summaryrefslogtreecommitdiff
path: root/tests/long/60.bzip2/ref
diff options
context:
space:
mode:
authorAli Saidi <saidi@eecs.umich.edu>2011-09-13 12:58:09 -0400
committerAli Saidi <saidi@eecs.umich.edu>2011-09-13 12:58:09 -0400
commit28a2236ec18e3d5a82d6f7caffbf8285aec48b38 (patch)
treebfd2d8d78733f95b30e9f671229ce2f0f55f4d94 /tests/long/60.bzip2/ref
parent649c239ceef2d107fae253b1008c6f214f242d73 (diff)
downloadgem5-28a2236ec18e3d5a82d6f7caffbf8285aec48b38.tar.xz
O3: Update stats for new ordering fix.
Diffstat (limited to 'tests/long/60.bzip2/ref')
-rw-r--r--tests/long/60.bzip2/ref/alpha/tru64/o3-timing/config.ini2
-rwxr-xr-xtests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout12
-rw-r--r--tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt774
-rw-r--r--tests/long/60.bzip2/ref/arm/linux/o3-timing/config.ini2
-rwxr-xr-xtests/long/60.bzip2/ref/arm/linux/o3-timing/simout10
-rw-r--r--tests/long/60.bzip2/ref/arm/linux/o3-timing/stats.txt770
6 files changed, 783 insertions, 787 deletions
diff --git a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/config.ini b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/config.ini
index c23f9d7a4..a21027897 100644
--- a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/config.ini
+++ b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/config.ini
@@ -500,7 +500,7 @@ egid=100
env=
errout=cerr
euid=100
-executable=/arm/scratch/sysexplr/dist/cpu2000/binaries/alpha/tru64/bzip2
+executable=/dist/m5/cpu2000/binaries/alpha/tru64/bzip2
gid=100
input=cin
max_stack_size=67108864
diff --git a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout
index f6c6ec79d..a891031f9 100755
--- a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout
+++ b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout
@@ -1,12 +1,10 @@
-Redirecting stdout to build/ALPHA_SE/tests/opt/long/60.bzip2/alpha/tru64/o3-timing/simout
-Redirecting stderr to build/ALPHA_SE/tests/opt/long/60.bzip2/alpha/tru64/o3-timing/simerr
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Aug 17 2011 14:47:20
-gem5 started Aug 17 2011 15:02:03
-gem5 executing on nadc-0388
-command line: build/ALPHA_SE/gem5.opt -d build/ALPHA_SE/tests/opt/long/60.bzip2/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/opt/long/60.bzip2/alpha/tru64/o3-timing
+gem5 compiled Aug 20 2011 16:10:02
+gem5 started Aug 20 2011 21:33:03
+gem5 executing on zizzer
+command line: ./build/ALPHA_SE/gem5.opt -d build/ALPHA_SE/tests/opt/long/60.bzip2/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/opt/long/60.bzip2/alpha/tru64/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
@@ -25,4 +23,4 @@ Uncompressing Data
Uncompressed data 1048576 bytes in length
Uncompressed data compared correctly
Tested 1MB buffer: OK!
-Exiting @ tick 620013549500 because target called exit()
+Exiting @ tick 615292058500 because target called exit()
diff --git a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
index a98b75386..73dcce945 100644
--- a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,33 +1,33 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.620014 # Number of seconds simulated
-sim_ticks 620013549500 # Number of ticks simulated
+sim_seconds 0.615292 # Number of seconds simulated
+sim_ticks 615292058500 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 119897 # Simulator instruction rate (inst/s)
-host_tick_rate 42820054 # Simulator tick rate (ticks/s)
-host_mem_usage 252132 # Number of bytes of host memory used
-host_seconds 14479.51 # Real time elapsed on the host
+host_inst_rate 150883 # Simulator instruction rate (inst/s)
+host_tick_rate 53476218 # Simulator tick rate (ticks/s)
+host_mem_usage 211804 # Number of bytes of host memory used
+host_seconds 11505.90 # Real time elapsed on the host
sim_insts 1736043781 # Number of instructions simulated
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 605264801 # DTB read hits
-system.cpu.dtb.read_misses 10656374 # DTB read misses
+system.cpu.dtb.read_hits 602552271 # DTB read hits
+system.cpu.dtb.read_misses 10614048 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 615921175 # DTB read accesses
-system.cpu.dtb.write_hits 208028494 # DTB write hits
-system.cpu.dtb.write_misses 6799304 # DTB write misses
+system.cpu.dtb.read_accesses 613166319 # DTB read accesses
+system.cpu.dtb.write_hits 207913538 # DTB write hits
+system.cpu.dtb.write_misses 6806894 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 214827798 # DTB write accesses
-system.cpu.dtb.data_hits 813293295 # DTB hits
-system.cpu.dtb.data_misses 17455678 # DTB misses
+system.cpu.dtb.write_accesses 214720432 # DTB write accesses
+system.cpu.dtb.data_hits 810465809 # DTB hits
+system.cpu.dtb.data_misses 17420942 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 830748973 # DTB accesses
-system.cpu.itb.fetch_hits 388376966 # ITB hits
+system.cpu.dtb.data_accesses 827886751 # DTB accesses
+system.cpu.itb.fetch_hits 385401096 # ITB hits
system.cpu.itb.fetch_misses 38 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 388377004 # ITB accesses
+system.cpu.itb.fetch_accesses 385401134 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -41,246 +41,246 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 29 # Number of system calls
-system.cpu.numCycles 1240027100 # number of cpu cycles simulated
+system.cpu.numCycles 1230584118 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 371321925 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 286983057 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 19433409 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 338368339 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 331826895 # Number of BTB hits
+system.cpu.BPredUnit.lookups 368788427 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 284655595 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 19443984 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 335810201 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 329206676 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 24336199 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 1812 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 400687979 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 3119280790 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 371321925 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 356163094 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 611390068 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 134440863 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 114604724 # Number of cycles fetch has spent blocked
+system.cpu.BPredUnit.usedRAS 24336435 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 1745 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 397544739 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 3103801885 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 368788427 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 353543111 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 607804339 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 131920976 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 113986099 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 26 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 951 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 388376966 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 9643914 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 1234576300 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.526600 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.016057 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 385401096 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 9585477 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 1225061020 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.533590 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.019465 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 623186232 50.48% 50.48% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 52867156 4.28% 54.76% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 35732021 2.89% 57.65% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 53999250 4.37% 62.03% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 136250417 11.04% 73.06% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 74701815 6.05% 79.12% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 52334630 4.24% 83.35% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 43604913 3.53% 86.89% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 161899866 13.11% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 617256681 50.39% 50.39% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 52795543 4.31% 54.70% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 34983733 2.86% 57.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 53721044 4.39% 61.94% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 135046011 11.02% 72.96% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 74719502 6.10% 79.06% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 51323378 4.19% 83.25% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 43567102 3.56% 86.80% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 161648026 13.20% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 1234576300 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.299447 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.515494 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 429010583 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 102446210 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 582198456 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 13029284 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 107891767 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 57297832 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 881 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 3038448049 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 1952 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 107891767 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 451268352 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 59486920 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 3651 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 571427779 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 44497831 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 2952461199 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 509967 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 3056593 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 38427215 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 2208688695 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 3815339116 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 3814332639 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 1006477 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 1225061020 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.299686 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.522218 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 426009855 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 101612047 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 578250802 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 13464213 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 105724103 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 57118243 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 889 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 3023280149 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 1933 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 105724103 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 448226724 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 58166398 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 3444 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 568166155 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 44774196 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 2937967281 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 510732 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 1525332 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 40266143 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 2197783940 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 3797275773 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 3796267426 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 1008347 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1376202963 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 832485732 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 193 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 190 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 93322285 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 667580197 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 249072955 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 55659961 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 31733911 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 2660179037 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 172 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 2468673818 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 1992617 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 912469366 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 383003969 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 143 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 1234576300 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.999612 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.936572 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 821580977 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 180 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 178 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 93606956 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 663953354 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 248514283 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 54484359 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 31450059 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 2647456890 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 154 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 2459087861 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 1981205 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 899874302 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 377613541 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 125 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1225061020 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.007319 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.938295 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 394722049 31.97% 31.97% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 200520183 16.24% 48.21% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 195096973 15.80% 64.02% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 152865023 12.38% 76.40% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 138702547 11.23% 87.63% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 76304962 6.18% 93.81% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 56923142 4.61% 98.43% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 14040598 1.14% 99.56% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 5400823 0.44% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 390052689 31.84% 31.84% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 197664545 16.14% 47.97% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 194534552 15.88% 63.85% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 152397104 12.44% 76.29% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 138172730 11.28% 87.57% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 75830053 6.19% 93.76% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 56958095 4.65% 98.41% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 14036871 1.15% 99.56% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 5414381 0.44% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 1234576300 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1225061020 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 1834419 11.27% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 11081610 68.08% 79.35% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 3361740 20.65% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 1870870 11.50% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.50% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 11042349 67.89% 79.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 3352440 20.61% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 1613757187 65.37% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 92 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 253 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 20 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 155 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 16 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 24 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.37% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 634184534 25.69% 91.06% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 220731537 8.94% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1607157901 65.36% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 88 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 251 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 20 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 149 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 19 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 24 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.36% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 631365239 25.67% 91.03% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 220564170 8.97% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 2468673818 # Type of FU issued
-system.cpu.iq.rate 1.990822 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 16277769 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.006594 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 6188434736 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 3572169427 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 2366146276 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 1759586 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 1005347 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 824789 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 2484075446 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 876141 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 54414516 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 2459087861 # Type of FU issued
+system.cpu.iq.rate 1.998309 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 16265659 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.006615 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 6159722029 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 3546409355 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 2357254024 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 1761577 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 1006663 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 825129 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2474476437 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 877083 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 54564037 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 222984534 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 276039 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 531067 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 88344453 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 219357691 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 276764 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 87944 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 87785781 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 70 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 162806 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 71 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 162830 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 107891767 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 22183001 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 1020429 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 2801921331 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 12930096 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 667580197 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 249072955 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 172 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 231741 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 17901 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 531067 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 20319343 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 2050255 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 22369598 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 2414335785 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 615921372 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 54338033 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 105724103 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 22305472 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 1113476 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 2788688851 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 12944530 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 663953354 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 248514283 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 154 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 231462 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 18115 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 87944 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 20335960 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 2039327 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 22375287 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 2405013673 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 613166540 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 54074188 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 141742122 # number of nop insts executed
-system.cpu.iew.exec_refs 830749189 # number of memory reference insts executed
-system.cpu.iew.exec_branches 295817735 # Number of branches executed
-system.cpu.iew.exec_stores 214827817 # Number of stores executed
-system.cpu.iew.exec_rate 1.947002 # Inst execution rate
-system.cpu.iew.wb_sent 2393878434 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 2366971065 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1353323878 # num instructions producing a value
-system.cpu.iew.wb_consumers 1710357727 # num instructions consuming a value
+system.cpu.iew.exec_nop 141231807 # number of nop insts executed
+system.cpu.iew.exec_refs 827886992 # number of memory reference insts executed
+system.cpu.iew.exec_branches 294323253 # Number of branches executed
+system.cpu.iew.exec_stores 214720452 # Number of stores executed
+system.cpu.iew.exec_rate 1.954368 # Inst execution rate
+system.cpu.iew.wb_sent 2384887539 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 2358079153 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1347433304 # num instructions producing a value
+system.cpu.iew.wb_consumers 1703552370 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.908806 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.791252 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.916228 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.790955 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 1819780126 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 748592924 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 736139047 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 29 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 19432624 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 1126684533 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.615164 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.477479 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 19443221 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 1119336917 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.625766 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.487685 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 590961452 52.45% 52.45% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 189557925 16.82% 69.28% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 95769677 8.50% 77.78% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 53357223 4.74% 82.51% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 37491988 3.33% 85.84% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 27218230 2.42% 88.26% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 21816919 1.94% 90.19% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 22438390 1.99% 92.18% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 88072729 7.82% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 586822597 52.43% 52.43% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 186310200 16.64% 69.07% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 95274520 8.51% 77.58% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 53747896 4.80% 82.38% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 37177452 3.32% 85.71% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 26985316 2.41% 88.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 21737766 1.94% 90.06% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 22635146 2.02% 92.08% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 88646024 7.92% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 1126684533 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 1119336917 # Number of insts commited each cycle
system.cpu.commit.count 1819780126 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 605324165 # Number of memory references committed
@@ -290,50 +290,50 @@ system.cpu.commit.branches 214632552 # Nu
system.cpu.commit.fp_insts 805525 # Number of committed floating point instructions.
system.cpu.commit.int_insts 1718967519 # Number of committed integer instructions.
system.cpu.commit.function_calls 16767440 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 88072729 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 88646024 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 3521205654 # The number of ROB reads
-system.cpu.rob.rob_writes 5244829032 # The number of ROB writes
-system.cpu.timesIdled 389205 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 5450800 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 3500830866 # The number of ROB reads
+system.cpu.rob.rob_writes 5217723058 # The number of ROB writes
+system.cpu.timesIdled 398057 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 5523098 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 1736043781 # Number of Instructions Simulated
system.cpu.committedInsts_total 1736043781 # Number of Instructions Simulated
-system.cpu.cpi 0.714283 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.714283 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.400005 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.400005 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 3248506464 # number of integer regfile reads
-system.cpu.int_regfile_writes 1894457648 # number of integer regfile writes
-system.cpu.fp_regfile_reads 12410 # number of floating regfile reads
-system.cpu.fp_regfile_writes 512 # number of floating regfile writes
+system.cpu.cpi 0.708844 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.708844 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.410748 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.410748 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 3237009112 # number of integer regfile reads
+system.cpu.int_regfile_writes 1887111006 # number of integer regfile writes
+system.cpu.fp_regfile_reads 12550 # number of floating regfile reads
+system.cpu.fp_regfile_writes 508 # number of floating regfile writes
system.cpu.misc_regfile_reads 25 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
system.cpu.icache.replacements 1 # number of replacements
-system.cpu.icache.tagsinuse 749.102661 # Cycle average of tags in use
-system.cpu.icache.total_refs 388375634 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 943 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 411851.149523 # Average number of references to valid blocks.
+system.cpu.icache.tagsinuse 746.155324 # Cycle average of tags in use
+system.cpu.icache.total_refs 385399748 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 942 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 409129.244161 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 749.102661 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.365773 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 388375634 # number of ReadReq hits
-system.cpu.icache.demand_hits 388375634 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 388375634 # number of overall hits
-system.cpu.icache.ReadReq_misses 1332 # number of ReadReq misses
-system.cpu.icache.demand_misses 1332 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 1332 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 46849500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 46849500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 46849500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 388376966 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 388376966 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 388376966 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::0 746.155324 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.364334 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 385399748 # number of ReadReq hits
+system.cpu.icache.demand_hits 385399748 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 385399748 # number of overall hits
+system.cpu.icache.ReadReq_misses 1348 # number of ReadReq misses
+system.cpu.icache.demand_misses 1348 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 1348 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency 47398000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 47398000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 47398000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 385401096 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 385401096 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 385401096 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.000003 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.000003 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.000003 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 35172.297297 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 35172.297297 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 35172.297297 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency 35161.721068 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 35161.721068 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 35161.721068 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -343,169 +343,169 @@ system.cpu.icache.avg_blocked_cycles::no_targets no_value
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 389 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 389 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 389 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 943 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 943 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 943 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_hits 406 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits 406 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 406 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 942 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 942 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 942 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 33478000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 33478000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 33478000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency 33448000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 33448000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 33448000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate 0.000002 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 35501.590668 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 35501.590668 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 35501.590668 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 35507.430998 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 35507.430998 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 35507.430998 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 9160008 # number of replacements
-system.cpu.dcache.tagsinuse 4087.032311 # Cycle average of tags in use
-system.cpu.dcache.total_refs 696282176 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 9164104 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 75.979297 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 5156765000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4087.032311 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.997811 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 540448912 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 155833261 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits 3 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits 696282173 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 696282173 # number of overall hits
-system.cpu.dcache.ReadReq_misses 10323793 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 4895241 # number of WriteReq misses
+system.cpu.dcache.replacements 9159821 # number of replacements
+system.cpu.dcache.tagsinuse 4086.961398 # Cycle average of tags in use
+system.cpu.dcache.total_refs 693411949 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 9163917 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 75.667637 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 5157991000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4086.961398 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.997793 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 537597174 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 155814773 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits 2 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits 693411947 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 693411947 # number of overall hits
+system.cpu.dcache.ReadReq_misses 10313435 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 4913729 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses 1 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses 15219034 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 15219034 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 172136393500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 136959411379 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses 15227164 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 15227164 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 172073260500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 137521396881 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency 38500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency 309095804879 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 309095804879 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 550772705 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency 309594657381 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 309594657381 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 547910609 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 160728502 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses 4 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 711501207 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 711501207 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.018744 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.030457 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate 0.250000 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate 0.021390 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.021390 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 16673.754840 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 27978.073271 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_accesses 3 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses 708639111 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 708639111 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.018823 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate 0.030572 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate 0.333333 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate 0.021488 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate 0.021488 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency 16684.379210 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 27987.175703 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency 38500 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 20309.817619 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 20309.817619 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 119249756 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 2148365000 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 37808 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 65111 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 3154.087918 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 32995.423200 # average number of cycles each access was blocked
+system.cpu.dcache.demand_avg_miss_latency 20331.734615 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 20331.734615 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 119268264 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 2148368000 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 37813 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 65113 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 3154.160315 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 32994.455792 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 3077590 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 3044730 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 3010201 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 6054931 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 6054931 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 7279063 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 1885040 # number of WriteReq MSHR misses
+system.cpu.dcache.writebacks 3077535 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits 3034555 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits 3028693 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits 6063248 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 6063248 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 7278880 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses 1885036 # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses 1 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 9164103 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 9164103 # number of overall MSHR misses
+system.cpu.dcache.demand_mshr_misses 9163916 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 9163916 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 80943069500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 38634312034 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency 81039107500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 38640356536 # number of WriteReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency 35500 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 119577381534 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 119577381534 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 119679464036 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 119679464036 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.013216 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.013285 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.011728 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate 0.250000 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.012880 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.012880 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 11119.984743 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20495.221340 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate 0.333333 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_mshr_miss_rate 0.012932 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.012932 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 11133.458375 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20498.471401 # average WriteReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency 35500 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 13048.454555 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 13048.454555 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 13059.860439 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 13059.860439 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 2693796 # number of replacements
-system.cpu.l2cache.tagsinuse 26682.483839 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 7633391 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 2718433 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.808011 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 127776884500 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 15920.049734 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 10762.434105 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.485841 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.328443 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 5459110 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 3077590 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 1001562 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 6460672 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 6460672 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 1820887 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 883488 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 2704375 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 2704375 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 62517574500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 30445882000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 92963456500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 92963456500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 7279997 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 3077590 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 1885050 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 9165047 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 9165047 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.250122 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.468681 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.295075 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.295075 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34333.582754 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 34461.002300 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34375.209244 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34375.209244 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 17565000 # number of cycles access was blocked
+system.cpu.l2cache.replacements 2693797 # number of replacements
+system.cpu.l2cache.tagsinuse 26669.588705 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 7633154 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 2718439 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.807918 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 126954186500 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::0 15903.024773 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 10766.563932 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.485322 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::1 0.328569 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits 5458962 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 3077535 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits 1001516 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits 6460478 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 6460478 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 1820852 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses 883529 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses 2704381 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 2704381 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency 62524059000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 30450873000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 92974932000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 92974932000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 7279814 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses 3077535 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses 1885045 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses 9164859 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 9164859 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.250123 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate 0.468704 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.295082 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.295082 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 34337.803951 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 34465.052081 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 34379.376279 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 34379.376279 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 17570000 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 1700 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 1704 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 10332.352941 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 10311.032864 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 1171832 # number of writebacks
+system.cpu.l2cache.writebacks 1171820 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 1820887 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 883488 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 2704375 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 2704375 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses 1820852 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 883529 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 2704381 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 2704381 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 56727891500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 27629735500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 84357627000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 84357627000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency 56737753000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 27632234500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 84369987500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 84369987500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.250122 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.468681 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.295075 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.295075 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31153.987864 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31273.470041 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31193.021308 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31193.021308 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.250123 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.468704 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate 0.295082 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate 0.295082 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31160.002570 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31274.847232 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 31197.522649 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 31197.522649 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
diff --git a/tests/long/60.bzip2/ref/arm/linux/o3-timing/config.ini b/tests/long/60.bzip2/ref/arm/linux/o3-timing/config.ini
index a651bdb28..93cd8d25f 100644
--- a/tests/long/60.bzip2/ref/arm/linux/o3-timing/config.ini
+++ b/tests/long/60.bzip2/ref/arm/linux/o3-timing/config.ini
@@ -500,7 +500,7 @@ egid=100
env=
errout=cerr
euid=100
-executable=/arm/scratch/sysexplr/dist/cpu2000/binaries/arm/linux/bzip2
+executable=/chips/pd/randd/dist/cpu2000/binaries/arm/linux/bzip2
gid=100
input=cin
max_stack_size=67108864
diff --git a/tests/long/60.bzip2/ref/arm/linux/o3-timing/simout b/tests/long/60.bzip2/ref/arm/linux/o3-timing/simout
index 83af142ca..bf70270df 100755
--- a/tests/long/60.bzip2/ref/arm/linux/o3-timing/simout
+++ b/tests/long/60.bzip2/ref/arm/linux/o3-timing/simout
@@ -1,11 +1,9 @@
-Redirecting stdout to build/ARM_SE/tests/opt/long/60.bzip2/arm/linux/o3-timing/simout
-Redirecting stderr to build/ARM_SE/tests/opt/long/60.bzip2/arm/linux/o3-timing/simerr
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Aug 18 2011 17:30:35
-gem5 started Aug 18 2011 17:40:43
-gem5 executing on nadc-0330
+gem5 compiled Sep 11 2011 21:12:14
+gem5 started Sep 11 2011 22:28:54
+gem5 executing on u200439-lin.austin.arm.com
command line: build/ARM_SE/gem5.opt -d build/ARM_SE/tests/opt/long/60.bzip2/arm/linux/o3-timing -re tests/run.py build/ARM_SE/tests/opt/long/60.bzip2/arm/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
@@ -26,4 +24,4 @@ Uncompressing Data
Uncompressed data 1048576 bytes in length
Uncompressed data compared correctly
Tested 1MB buffer: OK!
-Exiting @ tick 506532922500 because target called exit()
+Exiting @ tick 483520764000 because target called exit()
diff --git a/tests/long/60.bzip2/ref/arm/linux/o3-timing/stats.txt b/tests/long/60.bzip2/ref/arm/linux/o3-timing/stats.txt
index 135431d57..24e250396 100644
--- a/tests/long/60.bzip2/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/60.bzip2/ref/arm/linux/o3-timing/stats.txt
@@ -1,12 +1,12 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.506533 # Number of seconds simulated
-sim_ticks 506532922500 # Number of ticks simulated
+sim_seconds 0.483521 # Number of seconds simulated
+sim_ticks 483520764000 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 123802 # Simulator instruction rate (inst/s)
-host_tick_rate 36394183 # Simulator tick rate (ticks/s)
-host_mem_usage 263680 # Number of bytes of host memory used
-host_seconds 13917.96 # Real time elapsed on the host
+host_inst_rate 88254 # Simulator instruction rate (inst/s)
+host_tick_rate 24765480 # Simulator tick rate (ticks/s)
+host_mem_usage 263692 # Number of bytes of host memory used
+host_seconds 19523.98 # Real time elapsed on the host
sim_insts 1723073849 # Number of instructions simulated
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
@@ -51,247 +51,247 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 46 # Number of system calls
-system.cpu.numCycles 1013065846 # number of cpu cycles simulated
+system.cpu.numCycles 967041529 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 315530681 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 258143608 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 18340117 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 278231679 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 251492518 # Number of BTB hits
+system.cpu.BPredUnit.lookups 298900449 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 243980938 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 18344304 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 264330532 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 238781777 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 20187042 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 3509 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 313870814 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 2260978275 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 315530681 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 271679560 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 505214363 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 101212316 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 104532477 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 8 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 328 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 301063999 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 6471754 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 1002877503 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.508485 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.026652 # Number of instructions fetched each cycle (Total)
+system.cpu.BPredUnit.usedRAS 17662867 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 3505 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 295983189 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 2175588902 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 298900449 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 256444644 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 484812336 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 87085918 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 107601139 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 9 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 294 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 285066920 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 5311321 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 956724152 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.521766 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.026486 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 497663194 49.62% 49.62% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 37228948 3.71% 53.34% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 66606984 6.64% 59.98% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 71463437 7.13% 67.10% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 48876391 4.87% 71.98% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 60858176 6.07% 78.05% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 55641741 5.55% 83.59% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 19086125 1.90% 85.50% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 145452507 14.50% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 471911868 49.33% 49.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 35379148 3.70% 53.02% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 65139184 6.81% 59.83% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 66872594 6.99% 66.82% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 46913058 4.90% 71.73% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 59711536 6.24% 77.97% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 54259656 5.67% 83.64% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 17705492 1.85% 85.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 138831616 14.51% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 1002877503 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.311461 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.231818 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 341996878 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 89611613 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 478932686 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 13077462 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 79258864 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 48434993 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 667 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 2450495134 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 2272 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 79258864 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 363548311 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 45530514 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 19331 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 469125778 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 45394705 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 2388695520 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 19323 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 2689291 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 36489292 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 11 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 2366306887 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 11027767520 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 11027765811 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 1709 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 956724152 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.309088 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.249737 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 323003673 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 92138171 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 459624740 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 13631035 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 68326533 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 46888019 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 679 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 2352946295 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 2296 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 68326533 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 343140693 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 46558738 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 19729 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 451876616 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 46801843 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 2296129706 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 19815 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 2700855 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 37763142 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 3 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 2264720698 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 10606897757 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 10606896049 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 1708 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1706319951 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 659986931 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 807 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 800 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 96182774 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 645482909 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 225885161 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 74160075 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 61434686 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 2258262830 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 791 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 2062701357 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 3805579 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 528742156 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 1247770653 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 334 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 1002877503 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.056783 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.854473 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 558400742 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 819 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 812 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 98759000 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 618794544 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 222188124 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 74432694 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 62140550 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 2187930244 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 806 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 2018487398 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 3289652 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 458712680 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 1051172668 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 349 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 956724152 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.109790 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.840040 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 290604713 28.98% 28.98% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 157949600 15.75% 44.73% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 174074952 17.36% 62.08% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 138718897 13.83% 75.92% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 127592193 12.72% 88.64% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 68569400 6.84% 95.48% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 32608818 3.25% 98.73% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 10494958 1.05% 99.77% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 2263972 0.23% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 261965292 27.38% 27.38% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 150944559 15.78% 43.16% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 168632678 17.63% 60.78% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 136410439 14.26% 75.04% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 125113434 13.08% 88.12% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 73446986 7.68% 95.80% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 29046356 3.04% 98.83% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 10235900 1.07% 99.90% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 928508 0.10% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 1002877503 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 956724152 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 2048519 7.53% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 180 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 7.53% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 19993289 73.47% 81.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 5169269 19.00% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 898312 3.71% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 170 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.71% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 18874903 77.94% 81.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 4444569 18.35% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 1260792748 61.12% 61.12% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 1057290 0.05% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 6 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 1 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 7 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.17% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 606172338 29.39% 90.56% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 194678965 9.44% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1238989796 61.38% 61.38% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 1018767 0.05% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 11 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 1 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 9 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 1 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.43% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 583947158 28.93% 90.36% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 194531653 9.64% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 2062701357 # Type of FU issued
-system.cpu.iq.rate 2.036098 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 27211257 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.013192 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 5159296764 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 2790611549 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 1986898801 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 289 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 310 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 125 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 2089912468 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 146 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 50578054 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 2018487398 # Type of FU issued
+system.cpu.iq.rate 2.087281 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 24217954 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.011998 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 5021206278 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 2646821889 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 1958327848 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 276 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 316 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 115 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2042705213 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 139 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 55649565 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 159556137 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 214192 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 3609503 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 51038115 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 132867772 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 211365 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 180609 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 47341078 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 2 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 451763 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 452178 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 79258864 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 21822492 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 1097447 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 2258327486 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 7242198 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 645482909 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 225885161 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 728 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 222856 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 63033 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 3609503 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 18937238 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 1831687 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 20768925 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 2019710082 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 582582512 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 42991275 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 68326533 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 22149991 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 1213461 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 2187949319 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 7278781 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 618794544 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 222188124 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 743 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 219838 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 61091 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 180609 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 18951981 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 1826621 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 20778602 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 1986068567 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 570288882 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 32418831 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 63865 # number of nop insts executed
-system.cpu.iew.exec_refs 773812500 # number of memory reference insts executed
-system.cpu.iew.exec_branches 240248597 # Number of branches executed
-system.cpu.iew.exec_stores 191229988 # Number of stores executed
-system.cpu.iew.exec_rate 1.993661 # Inst execution rate
-system.cpu.iew.wb_sent 1997612417 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 1986898926 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1306276482 # num instructions producing a value
-system.cpu.iew.wb_consumers 2072612086 # num instructions consuming a value
+system.cpu.iew.exec_nop 18269 # number of nop insts executed
+system.cpu.iew.exec_refs 761473758 # number of memory reference insts executed
+system.cpu.iew.exec_branches 238644907 # Number of branches executed
+system.cpu.iew.exec_stores 191184876 # Number of stores executed
+system.cpu.iew.exec_rate 2.053757 # Inst execution rate
+system.cpu.iew.wb_sent 1967261719 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 1958327963 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1288121662 # num instructions producing a value
+system.cpu.iew.wb_consumers 2036910460 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.961273 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.630256 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.025071 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.632390 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 1723073867 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 535450016 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 464956551 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 457 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 18340062 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 923618640 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.865569 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.641231 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 18344332 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 888397620 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.939530 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.671610 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 417808285 45.24% 45.24% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 197293052 21.36% 66.60% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 87052087 9.43% 76.02% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 38036803 4.12% 80.14% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 20677754 2.24% 82.38% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 32036200 3.47% 85.85% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 19042329 2.06% 87.91% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 12956798 1.40% 89.31% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 98715332 10.69% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 383037346 43.12% 43.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 200906061 22.61% 65.73% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 81946763 9.22% 74.95% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 38644775 4.35% 79.30% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 19780530 2.23% 81.53% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 30949131 3.48% 85.01% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 22271905 2.51% 87.52% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 12048122 1.36% 88.88% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 98812987 11.12% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 923618640 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 888397620 # Number of insts commited each cycle
system.cpu.commit.count 1723073867 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 660773817 # Number of memory references committed
@@ -301,50 +301,50 @@ system.cpu.commit.branches 213462365 # Nu
system.cpu.commit.fp_insts 36 # Number of committed floating point instructions.
system.cpu.commit.int_insts 1536941853 # Number of committed integer instructions.
system.cpu.commit.function_calls 13665177 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 98715332 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 98812987 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 3083426592 # The number of ROB reads
-system.cpu.rob.rob_writes 4596573652 # The number of ROB writes
-system.cpu.timesIdled 890932 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 10188343 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 2977614452 # The number of ROB reads
+system.cpu.rob.rob_writes 4444617859 # The number of ROB writes
+system.cpu.timesIdled 920049 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 10317377 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 1723073849 # Number of Instructions Simulated
system.cpu.committedInsts_total 1723073849 # Number of Instructions Simulated
-system.cpu.cpi 0.587941 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.587941 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.700851 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.700851 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 10108398592 # number of integer regfile reads
-system.cpu.int_regfile_writes 1972581504 # number of integer regfile writes
-system.cpu.fp_regfile_reads 113 # number of floating regfile reads
-system.cpu.fp_regfile_writes 31 # number of floating regfile writes
-system.cpu.misc_regfile_reads 3008512623 # number of misc regfile reads
+system.cpu.cpi 0.561230 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.561230 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.781799 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.781799 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 9941893014 # number of integer regfile reads
+system.cpu.int_regfile_writes 1939859629 # number of integer regfile writes
+system.cpu.fp_regfile_reads 106 # number of floating regfile reads
+system.cpu.fp_regfile_writes 43 # number of floating regfile writes
+system.cpu.misc_regfile_reads 2914173755 # number of misc regfile reads
system.cpu.misc_regfile_writes 126 # number of misc regfile writes
-system.cpu.icache.replacements 11 # number of replacements
-system.cpu.icache.tagsinuse 611.156574 # Cycle average of tags in use
-system.cpu.icache.total_refs 301062972 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 745 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 404111.371812 # Average number of references to valid blocks.
+system.cpu.icache.replacements 10 # number of replacements
+system.cpu.icache.tagsinuse 611.960208 # Cycle average of tags in use
+system.cpu.icache.total_refs 285065889 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 746 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 382125.856568 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 611.156574 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.298416 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 301062972 # number of ReadReq hits
-system.cpu.icache.demand_hits 301062972 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 301062972 # number of overall hits
-system.cpu.icache.ReadReq_misses 1027 # number of ReadReq misses
-system.cpu.icache.demand_misses 1027 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 1027 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 35502000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 35502000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 35502000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 301063999 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 301063999 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 301063999 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate 0.000003 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate 0.000003 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate 0.000003 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 34568.646543 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 34568.646543 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 34568.646543 # average overall miss latency
+system.cpu.icache.occ_blocks::0 611.960208 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.298809 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 285065889 # number of ReadReq hits
+system.cpu.icache.demand_hits 285065889 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 285065889 # number of overall hits
+system.cpu.icache.ReadReq_misses 1031 # number of ReadReq misses
+system.cpu.icache.demand_misses 1031 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 1031 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency 35526500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 35526500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 35526500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 285066920 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 285066920 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 285066920 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate 0.000004 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate 0.000004 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate 0.000004 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency 34458.292919 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 34458.292919 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 34458.292919 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -354,169 +354,169 @@ system.cpu.icache.avg_blocked_cycles::no_targets no_value
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 282 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 282 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 282 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 745 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 745 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 745 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_hits 285 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits 285 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 285 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 746 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 746 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 746 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 25601000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 25601000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 25601000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency 25635000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 25635000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 25635000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000002 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate 0.000002 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate 0.000002 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 34363.758389 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 34363.758389 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 34363.758389 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_miss_rate 0.000003 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate 0.000003 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate 0.000003 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 34363.270777 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 34363.270777 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 34363.270777 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 9572249 # number of replacements
-system.cpu.dcache.tagsinuse 4087.950948 # Cycle average of tags in use
-system.cpu.dcache.total_refs 684182956 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 9576345 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 71.445103 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 3569933000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4087.950948 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.998035 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 516770094 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 167412740 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits 60 # number of LoadLockedReq hits
+system.cpu.dcache.replacements 9570715 # number of replacements
+system.cpu.dcache.tagsinuse 4087.762174 # Cycle average of tags in use
+system.cpu.dcache.total_refs 666971462 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 9574811 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 69.658969 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 3484394000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4087.762174 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.997989 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 499575855 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 167395484 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits 61 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits 62 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits 684182834 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 684182834 # number of overall hits
-system.cpu.dcache.ReadReq_misses 10495679 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 5173307 # number of WriteReq misses
+system.cpu.dcache.demand_hits 666971339 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 666971339 # number of overall hits
+system.cpu.dcache.ReadReq_misses 10446749 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 5190563 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses 3 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses 15668986 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 15668986 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 184475737500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 128174581168 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses 15637312 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 15637312 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 184495426500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 128540257604 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency 113500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency 312650318668 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 312650318668 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 527265773 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency 313035684104 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 313035684104 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 510022604 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 172586047 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses 63 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses 64 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses 62 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 699851820 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 699851820 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.019906 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.029975 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate 0.047619 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate 0.022389 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.022389 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 17576.350944 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 24776.140517 # average WriteReq miss latency
+system.cpu.dcache.demand_accesses 682608651 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 682608651 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.020483 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate 0.030075 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate 0.046875 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate 0.022908 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate 0.022908 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency 17660.558945 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 24764.222610 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency 37833.333333 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 19953.449360 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 19953.449360 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 267517156 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 206500 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 91155 # number of cycles access was blocked
+system.cpu.dcache.demand_avg_miss_latency 20018.509837 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 20018.509837 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 267225153 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 199000 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 90802 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 12 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 2934.750217 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 17208.333333 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 2942.943470 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 16583.333333 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 3128719 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 2812049 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 3280592 # number of WriteReq MSHR hits
+system.cpu.dcache.writebacks 3128462 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits 2764582 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits 3297919 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits 3 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 6092641 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 6092641 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 7683630 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 1892715 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 9576345 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 9576345 # number of overall MSHR misses
+system.cpu.dcache.demand_mshr_hits 6062501 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 6062501 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 7682167 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses 1892644 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses 9574811 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 9574811 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 91948284500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 45274333885 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 137222618385 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 137222618385 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency 92043723000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 45263737820 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 137307460820 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 137307460820 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.014573 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.010967 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.013683 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.013683 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 11966.776706 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 23920.312295 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 14329.331116 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 14329.331116 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.015062 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate 0.010966 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate 0.014027 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.014027 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 11981.479054 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 23915.611082 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 14340.487851 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 14340.487851 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 2927741 # number of replacements
-system.cpu.l2cache.tagsinuse 26823.943722 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 7852858 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 2955065 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.657423 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 103629166500 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 16019.902231 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 10804.041491 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.488889 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.329713 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 5656678 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 3128719 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 980284 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 6636962 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 6636962 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 2027695 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 912433 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 2940128 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 2940128 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 69610117500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 31648090500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 101258208000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 101258208000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 7684373 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 3128719 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 1892717 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 9577090 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 9577090 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.263873 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.482076 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.306996 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.306996 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34329.678527 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 34685.385667 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34440.067915 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34440.067915 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 56477000 # number of cycles access was blocked
+system.cpu.l2cache.replacements 2927649 # number of replacements
+system.cpu.l2cache.tagsinuse 26780.067409 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 7851232 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 2954973 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.656956 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 102089125500 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::0 15983.054222 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 10797.013187 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.487764 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::1 0.329499 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits 5655215 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 3128462 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits 980262 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits 6635477 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 6635477 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 2027697 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses 912383 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses 2940080 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 2940080 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency 69611953000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 31645995500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 101257948500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 101257948500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 7682912 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses 3128462 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses 1892645 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses 9575557 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 9575557 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.263923 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate 0.482068 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.307040 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.307040 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 34330.549880 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 34684.990295 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 34440.541924 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 34440.541924 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 56517000 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 6600 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 6610 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 8557.121212 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 8550.226929 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 1217526 # number of writebacks
+system.cpu.l2cache.writebacks 1217515 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_hits 11 # number of ReadReq MSHR hits
system.cpu.l2cache.demand_mshr_hits 11 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 11 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 2027684 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 912433 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 2940117 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 2940117 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses 2027686 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 912383 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 2940069 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 2940069 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 63223600000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 28815061500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 92038661500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 92038661500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency 63233834500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 28812323000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 92046157500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 92046157500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.263871 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.482076 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.306995 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.306995 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31180.203621 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31580.468374 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31304.421389 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31304.421389 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.263922 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.482068 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate 0.307039 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate 0.307039 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31185.220246 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31579.197552 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 31307.482069 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 31307.482069 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions