summaryrefslogtreecommitdiff
path: root/tests/long/60.bzip2
diff options
context:
space:
mode:
authorAli Saidi <Ali.Saidi@ARM.com>2011-08-19 15:08:06 -0500
committerAli Saidi <Ali.Saidi@ARM.com>2011-08-19 15:08:06 -0500
commitf125ef22b997d5ba6173d9d3f0d07ae741e279bd (patch)
treed3d103939211116d7f8ed7e04db73fbac0b9e9be /tests/long/60.bzip2
parentd0e04859023702ec23c97683700c638949a1dad1 (diff)
downloadgem5-f125ef22b997d5ba6173d9d3f0d07ae741e279bd.tar.xz
O3: Update stats for LSQ changes.
Diffstat (limited to 'tests/long/60.bzip2')
-rwxr-xr-xtests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout6
-rw-r--r--tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt774
-rwxr-xr-xtests/long/60.bzip2/ref/arm/linux/o3-timing/simout6
-rw-r--r--tests/long/60.bzip2/ref/arm/linux/o3-timing/stats.txt793
4 files changed, 793 insertions, 786 deletions
diff --git a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout
index ffc7fc253..634bd1ef5 100755
--- a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout
+++ b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/simout
@@ -1,8 +1,8 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jul 8 2011 15:00:53
-gem5 started Jul 8 2011 17:16:45
+gem5 compiled Jul 15 2011 17:43:54
+gem5 started Jul 15 2011 19:08:37
gem5 executing on u200439-lin.austin.arm.com
command line: build/ALPHA_SE/gem5.opt -d build/ALPHA_SE/tests/opt/long/60.bzip2/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/opt/long/60.bzip2/alpha/tru64/o3-timing
Global frequency set at 1000000000000 ticks per second
@@ -23,4 +23,4 @@ Uncompressing Data
Uncompressed data 1048576 bytes in length
Uncompressed data compared correctly
Tested 1MB buffer: OK!
-Exiting @ tick 635013348500 because target called exit()
+Exiting @ tick 630794322500 because target called exit()
diff --git a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
index dda342878..612ce5ecb 100644
--- a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,33 +1,33 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.635013 # Number of seconds simulated
-sim_ticks 635013348500 # Number of ticks simulated
+sim_seconds 0.630794 # Number of seconds simulated
+sim_ticks 630794322500 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 68058 # Simulator instruction rate (inst/s)
-host_tick_rate 24894495 # Simulator tick rate (ticks/s)
-host_mem_usage 246392 # Number of bytes of host memory used
-host_seconds 25508.18 # Real time elapsed on the host
+host_inst_rate 76362 # Simulator instruction rate (inst/s)
+host_tick_rate 27746395 # Simulator tick rate (ticks/s)
+host_mem_usage 246464 # Number of bytes of host memory used
+host_seconds 22734.28 # Real time elapsed on the host
sim_insts 1736043781 # Number of instructions simulated
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 603338361 # DTB read hits
-system.cpu.dtb.read_misses 10295627 # DTB read misses
+system.cpu.dtb.read_hits 603175408 # DTB read hits
+system.cpu.dtb.read_misses 10382155 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 613633988 # DTB read accesses
-system.cpu.dtb.write_hits 208599183 # DTB write hits
-system.cpu.dtb.write_misses 6680918 # DTB write misses
+system.cpu.dtb.read_accesses 613557563 # DTB read accesses
+system.cpu.dtb.write_hits 207486280 # DTB write hits
+system.cpu.dtb.write_misses 6703729 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 215280101 # DTB write accesses
-system.cpu.dtb.data_hits 811937544 # DTB hits
-system.cpu.dtb.data_misses 16976545 # DTB misses
+system.cpu.dtb.write_accesses 214190009 # DTB write accesses
+system.cpu.dtb.data_hits 810661688 # DTB hits
+system.cpu.dtb.data_misses 17085884 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 828914089 # DTB accesses
-system.cpu.itb.fetch_hits 391544242 # ITB hits
-system.cpu.itb.fetch_misses 36 # ITB misses
+system.cpu.dtb.data_accesses 827747572 # DTB accesses
+system.cpu.itb.fetch_hits 389142997 # ITB hits
+system.cpu.itb.fetch_misses 38 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 391544278 # ITB accesses
+system.cpu.itb.fetch_accesses 389143035 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -41,246 +41,246 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 29 # Number of system calls
-system.cpu.numCycles 1270026698 # number of cpu cycles simulated
+system.cpu.numCycles 1261588646 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 374312464 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 289169438 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 19496445 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 340941395 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 334345011 # Number of BTB hits
+system.cpu.BPredUnit.lookups 372091723 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 287344410 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 19482025 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 339026759 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 332564866 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 24666648 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 1937 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 404704037 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 3147798119 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 374312464 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 359011659 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 616794499 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 137998027 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 125668111 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 27 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.BPredUnit.usedRAS 24521483 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 1913 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 401603290 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 3128927097 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 372091723 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 357086349 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 613258490 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 135586269 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 127041969 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 26 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 951 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 391544242 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 8927962 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 1258617999 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.500996 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.012045 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 389142997 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 9519109 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 1250962446 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.501216 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.011577 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 641823500 50.99% 50.99% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 53319636 4.24% 55.23% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 35799554 2.84% 58.08% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 54964384 4.37% 62.44% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 137079474 10.89% 73.33% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 75209346 5.98% 79.31% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 52974044 4.21% 83.52% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 43807155 3.48% 87.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 163640906 13.00% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 637703956 50.98% 50.98% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 53070188 4.24% 55.22% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 35635977 2.85% 58.07% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 54551976 4.36% 62.43% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 136343152 10.90% 73.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 75070366 6.00% 79.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 52403227 4.19% 83.52% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 43683605 3.49% 87.01% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 162499999 12.99% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 1258617999 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.294728 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.478529 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 434225808 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 112156946 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 585871640 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 14914010 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 111449595 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 58364893 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 867 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 3066482661 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 1948 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 111449595 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 456759816 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 64512146 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 4249 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 576631270 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 49260923 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 2982899565 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 509098 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 7685931 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 38326944 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 2232338965 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 3854814610 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 3853783957 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 1030653 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 1250962446 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.294939 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.480148 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 431101199 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 113892603 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 582711633 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 14200214 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 109056797 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 57497676 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 1028 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 3047130030 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 2024 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 109056797 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 453766318 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 66152638 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 4489 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 572459547 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 49522657 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 2962251585 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 509472 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 8488964 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 37728922 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 2215831278 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 3828352305 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 3827339752 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 1012553 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1376202963 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 856136002 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 193 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 190 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 103200080 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 676333170 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 252017068 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 107962644 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 56514638 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 2687392423 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 179 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 2469741583 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 1752104 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 940434860 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 416211296 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 150 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 1258617999 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.962265 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.926131 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 839628315 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 266 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 263 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 102105357 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 670128900 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 250448120 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 97927277 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 62674140 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 2669873432 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 219 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 2466087969 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 1699054 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 923450677 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 397988094 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 190 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1250962446 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.971353 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.922762 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 411515074 32.70% 32.70% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 202456949 16.09% 48.78% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 202249342 16.07% 64.85% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 156364195 12.42% 77.27% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 139152023 11.06% 88.33% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 73667183 5.85% 94.18% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 48795801 3.88% 98.06% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 19364904 1.54% 99.60% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 5052528 0.40% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 403537577 32.26% 32.26% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 206908557 16.54% 48.80% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 196272095 15.69% 64.49% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 156883452 12.54% 77.03% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 140843033 11.26% 88.29% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 74249795 5.94% 94.22% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 49611438 3.97% 98.19% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 17556861 1.40% 99.59% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 5099638 0.41% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 1258617999 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1250962446 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 3576452 24.84% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 24.84% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 9406298 65.33% 90.17% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 1415397 9.83% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 3929936 26.79% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 26.79% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 9164613 62.47% 89.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 1575877 10.74% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 1617611726 65.50% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 92 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 252 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 20 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 146 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 18 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 24 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.50% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 631548427 25.57% 91.07% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 220580878 8.93% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1614368204 65.46% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 93 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 252 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 20 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 149 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 19 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 24 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.46% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 631861651 25.62% 91.08% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 219857557 8.92% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 2469741583 # Type of FU issued
-system.cpu.iq.rate 1.944638 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 14398147 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.005830 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 6212471762 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 3627257196 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 2370962102 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 1779654 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 1040695 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 834376 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 2483251910 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 887820 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 52535371 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 2466087969 # Type of FU issued
+system.cpu.iq.rate 1.954748 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 14670426 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.005949 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 6197744460 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 3592745886 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 2365749940 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 1763404 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 1020600 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 828073 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2479878842 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 879553 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 54119833 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 231737507 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 276679 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 497053 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 91288566 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 225533237 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 274653 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 443666 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 89719618 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 59 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 156775 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 53 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 162300 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 111449595 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 23764552 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 1337877 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 2830649403 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 12818049 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 676333170 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 252017068 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 179 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 569958 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 21987 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 497053 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 20334660 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 2042240 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 22376900 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 2418005225 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 613634241 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 51736358 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 109056797 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 23925138 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 1338311 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 2811874535 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 12833381 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 670128900 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 250448120 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 219 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 545828 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 18223 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 443666 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 20334836 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 2010249 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 22345085 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 2412233933 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 613557757 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 53854036 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 143256801 # number of nop insts executed
-system.cpu.iew.exec_refs 828914361 # number of memory reference insts executed
-system.cpu.iew.exec_branches 295415710 # Number of branches executed
-system.cpu.iew.exec_stores 215280120 # Number of stores executed
-system.cpu.iew.exec_rate 1.903901 # Inst execution rate
-system.cpu.iew.wb_sent 2397586638 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 2371796478 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1365189773 # num instructions producing a value
-system.cpu.iew.wb_consumers 1727887810 # num instructions consuming a value
+system.cpu.iew.exec_nop 142000884 # number of nop insts executed
+system.cpu.iew.exec_refs 827747782 # number of memory reference insts executed
+system.cpu.iew.exec_branches 295599123 # Number of branches executed
+system.cpu.iew.exec_stores 214190025 # Number of stores executed
+system.cpu.iew.exec_rate 1.912061 # Inst execution rate
+system.cpu.iew.wb_sent 2392748648 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 2366578013 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1358866108 # num instructions producing a value
+system.cpu.iew.wb_consumers 1719778019 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.867517 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.790092 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.875871 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.790140 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 1819780126 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 780151578 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 759617769 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 29 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 19495666 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 1147168404 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.586323 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.463059 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 19481102 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 1141905649 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.593634 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.464996 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 609653045 53.14% 53.14% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 194676784 16.97% 70.11% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 91786029 8.00% 78.12% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 52706326 4.59% 82.71% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 37714625 3.29% 86.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 27440530 2.39% 88.39% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 24523987 2.14% 90.53% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 21129390 1.84% 92.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 87537688 7.63% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 604531379 52.94% 52.94% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 194846854 17.06% 70.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 88590760 7.76% 77.76% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 56412510 4.94% 82.70% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 37294667 3.27% 85.97% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 28799723 2.52% 88.49% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 22448338 1.97% 90.46% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 21204433 1.86% 92.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 87776985 7.69% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 1147168404 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 1141905649 # Number of insts commited each cycle
system.cpu.commit.count 1819780126 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 605324165 # Number of memory references committed
@@ -290,50 +290,50 @@ system.cpu.commit.branches 214632552 # Nu
system.cpu.commit.fp_insts 805525 # Number of committed floating point instructions.
system.cpu.commit.int_insts 1718967519 # Number of committed integer instructions.
system.cpu.commit.function_calls 16767440 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 87537688 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 87776985 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 3573783220 # The number of ROB reads
-system.cpu.rob.rob_writes 5311487808 # The number of ROB writes
-system.cpu.timesIdled 516531 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 11408699 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 3547747359 # The number of ROB reads
+system.cpu.rob.rob_writes 5268048666 # The number of ROB writes
+system.cpu.timesIdled 494946 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 10626200 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 1736043781 # Number of Instructions Simulated
system.cpu.committedInsts_total 1736043781 # Number of Instructions Simulated
-system.cpu.cpi 0.731564 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.731564 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.366935 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.366935 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 3252607111 # number of integer regfile reads
-system.cpu.int_regfile_writes 1898786107 # number of integer regfile writes
-system.cpu.fp_regfile_reads 15156 # number of floating regfile reads
+system.cpu.cpi 0.726703 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.726703 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.376078 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.376078 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 3245673408 # number of integer regfile reads
+system.cpu.int_regfile_writes 1894558271 # number of integer regfile writes
+system.cpu.fp_regfile_reads 13236 # number of floating regfile reads
system.cpu.fp_regfile_writes 507 # number of floating regfile writes
system.cpu.misc_regfile_reads 25 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
system.cpu.icache.replacements 1 # number of replacements
-system.cpu.icache.tagsinuse 750.127276 # Cycle average of tags in use
-system.cpu.icache.total_refs 391542886 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 943 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 415209.847296 # Average number of references to valid blocks.
+system.cpu.icache.tagsinuse 755.752117 # Cycle average of tags in use
+system.cpu.icache.total_refs 389141650 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 944 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 412226.324153 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 750.127276 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.366273 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 391542886 # number of ReadReq hits
-system.cpu.icache.demand_hits 391542886 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 391542886 # number of overall hits
-system.cpu.icache.ReadReq_misses 1356 # number of ReadReq misses
-system.cpu.icache.demand_misses 1356 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 1356 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 47427000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 47427000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 47427000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 391544242 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 391544242 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 391544242 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::0 755.752117 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.369020 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 389141650 # number of ReadReq hits
+system.cpu.icache.demand_hits 389141650 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 389141650 # number of overall hits
+system.cpu.icache.ReadReq_misses 1347 # number of ReadReq misses
+system.cpu.icache.demand_misses 1347 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 1347 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency 47225000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 47225000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 47225000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 389142997 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 389142997 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 389142997 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.000003 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.000003 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.000003 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 34975.663717 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 34975.663717 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 34975.663717 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency 35059.391240 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 35059.391240 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 35059.391240 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -343,169 +343,169 @@ system.cpu.icache.avg_blocked_cycles::no_targets no_value
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 413 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 413 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 413 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 943 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 943 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 943 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_hits 403 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits 403 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 403 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 944 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 944 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 944 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 33462000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 33462000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 33462000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency 33492000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 33492000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 33492000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate 0.000002 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 35484.623542 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 35484.623542 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 35484.623542 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 35478.813559 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 35478.813559 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 35478.813559 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 9159383 # number of replacements
-system.cpu.dcache.tagsinuse 4087.248136 # Cycle average of tags in use
-system.cpu.dcache.total_refs 696439531 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 9163479 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 76.001651 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 5155151000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4087.248136 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.997863 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 540576764 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 155862765 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits 2 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits 696439529 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 696439529 # number of overall hits
-system.cpu.dcache.ReadReq_misses 10153388 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 4865737 # number of WriteReq misses
+system.cpu.dcache.replacements 9159626 # number of replacements
+system.cpu.dcache.tagsinuse 4087.185824 # Cycle average of tags in use
+system.cpu.dcache.total_refs 694644975 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 9163722 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 75.803803 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 5155515000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4087.185824 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.997848 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 538784960 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 155860012 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits 3 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits 694644972 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 694644972 # number of overall hits
+system.cpu.dcache.ReadReq_misses 10193496 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 4868490 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses 1 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses 15019125 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 15019125 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 168572903500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 135364757471 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses 15061986 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 15061986 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 169402977500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 135886448359 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency 38500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency 303937660971 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 303937660971 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 550730152 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency 305289425859 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 305289425859 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 548978456 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 160728502 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses 3 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 711458654 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 711458654 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.018436 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.030273 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate 0.333333 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate 0.021110 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.021110 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 16602.625990 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 27819.990573 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_accesses 4 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses 709706958 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 709706958 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.018568 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate 0.030290 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate 0.250000 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate 0.021223 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate 0.021223 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency 16618.731935 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 27911.415728 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency 38500 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 20236.708928 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 20236.708928 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 117209937 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 2148380000 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 37031 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 65114 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 3165.184224 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 32994.133366 # average number of cycles each access was blocked
+system.cpu.dcache.demand_avg_miss_latency 20268.869315 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 20268.869315 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 119358733 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 2148382000 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 37827 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 65115 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 3155.384593 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 32993.657375 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 3077410 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 2875087 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 2980560 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 5855647 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 5855647 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 7278301 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 1885177 # number of WriteReq MSHR misses
+system.cpu.dcache.writebacks 3077546 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits 2914965 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits 2983300 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits 5898265 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 5898265 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 7278531 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses 1885190 # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses 1 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 9163478 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 9163478 # number of overall MSHR misses
+system.cpu.dcache.demand_mshr_misses 9163721 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 9163721 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 80739671500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 38395339625 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency 80729480000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 38630501513 # number of WriteReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency 35500 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 119135011125 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 119135011125 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 119359981513 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 119359981513 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.013216 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.013258 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.011729 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate 0.333333 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.012880 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.012880 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 11093.203139 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20366.967996 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate 0.250000 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_mshr_miss_rate 0.012912 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.012912 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 11091.452382 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20491.569292 # average WriteReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency 35500 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 13001.069149 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 13001.069149 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 13025.274505 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 13025.274505 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 2693761 # number of replacements
-system.cpu.l2cache.tagsinuse 26701.570875 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 7632488 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 2718396 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.807717 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 128397458500 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 15961.645382 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 10739.925493 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.487111 # Average percentage of cache occupancy
+system.cpu.l2cache.replacements 2693791 # number of replacements
+system.cpu.l2cache.tagsinuse 26705.078667 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 7632821 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 2718423 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.807812 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 127919553500 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::0 15965.123035 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 10739.955632 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.487217 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::1 0.327757 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 5458441 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 3077410 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 1001668 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 6460109 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 6460109 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 1820800 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 883513 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 2704313 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 2704313 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 62491098500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 30447807000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 92938905500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 92938905500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 7279241 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 3077410 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 1885181 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 9164422 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 9164422 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.250136 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.468662 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.295088 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.295088 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34320.682392 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 34462.205989 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34366.918881 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34366.918881 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 17342500 # number of cycles access was blocked
+system.cpu.l2cache.ReadReq_hits 5458638 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 3077546 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits 1001691 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits 6460329 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 6460329 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 1820833 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses 883504 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses 2704337 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 2704337 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency 62507649000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 30451140500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 92958789500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 92958789500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 7279471 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses 3077546 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses 1885195 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses 9164666 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 9164666 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.250133 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate 0.468654 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.295083 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.295083 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 34329.149900 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 34466.330090 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 34373.966521 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 34373.966521 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 17593500 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 1668 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 1703 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 10397.182254 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 10330.886671 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 1171800 # number of writebacks
+system.cpu.l2cache.writebacks 1171811 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 1820800 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 883513 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 2704313 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 2704313 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses 1820833 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 883504 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 2704337 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 2704337 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 56720900500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 27626952000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 84347852500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 84347852500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency 56722118000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 27628606500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 84350724500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 84350724500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.250136 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.468662 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.295088 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.295088 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31151.636918 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31269.434632 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31190.122038 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31190.122038 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.250133 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.468654 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate 0.295083 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate 0.295083 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31151.740989 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31271.625822 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 31190.907235 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 31190.907235 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
diff --git a/tests/long/60.bzip2/ref/arm/linux/o3-timing/simout b/tests/long/60.bzip2/ref/arm/linux/o3-timing/simout
index fe3177229..30a5002e0 100755
--- a/tests/long/60.bzip2/ref/arm/linux/o3-timing/simout
+++ b/tests/long/60.bzip2/ref/arm/linux/o3-timing/simout
@@ -1,8 +1,8 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jul 8 2011 15:18:43
-gem5 started Jul 9 2011 03:49:53
+gem5 compiled Jul 15 2011 18:02:03
+gem5 started Jul 16 2011 03:24:30
gem5 executing on u200439-lin.austin.arm.com
command line: build/ARM_SE/gem5.opt -d build/ARM_SE/tests/opt/long/60.bzip2/arm/linux/o3-timing -re tests/run.py build/ARM_SE/tests/opt/long/60.bzip2/arm/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
@@ -24,4 +24,4 @@ Uncompressing Data
Uncompressed data 1048576 bytes in length
Uncompressed data compared correctly
Tested 1MB buffer: OK!
-Exiting @ tick 524441606000 because target called exit()
+Exiting @ tick 520816837000 because target called exit()
diff --git a/tests/long/60.bzip2/ref/arm/linux/o3-timing/stats.txt b/tests/long/60.bzip2/ref/arm/linux/o3-timing/stats.txt
index f09bdc94a..efe6a8ef1 100644
--- a/tests/long/60.bzip2/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/60.bzip2/ref/arm/linux/o3-timing/stats.txt
@@ -1,13 +1,13 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.524442 # Number of seconds simulated
-sim_ticks 524441606000 # Number of ticks simulated
+sim_seconds 0.520817 # Number of seconds simulated
+sim_ticks 520816837000 # Number of ticks simulated
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 101251 # Simulator instruction rate (inst/s)
-host_tick_rate 30817067 # Simulator tick rate (ticks/s)
-host_mem_usage 257952 # Number of bytes of host memory used
-host_seconds 17017.90 # Real time elapsed on the host
-sim_insts 1723073904 # Number of instructions simulated
+host_inst_rate 106291 # Simulator instruction rate (inst/s)
+host_tick_rate 32127421 # Simulator tick rate (ticks/s)
+host_mem_usage 257992 # Number of bytes of host memory used
+host_seconds 16210.98 # Real time elapsed on the host
+sim_insts 1723073899 # Number of instructions simulated
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -51,300 +51,300 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 46 # Number of system calls
-system.cpu.numCycles 1048883213 # number of cpu cycles simulated
+system.cpu.numCycles 1041633675 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 317450426 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 259852467 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 18436703 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 279904663 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 254677721 # Number of BTB hits
+system.cpu.BPredUnit.lookups 316759816 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 259210728 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 18340703 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 279172110 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 252354125 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 20220648 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 4428 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 315501768 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 2280935015 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 317450426 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 274898369 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 509081814 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 103935328 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 124227879 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 9 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 270 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 303015456 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 6379891 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 1031116877 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.459992 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.013809 # Number of instructions fetched each cycle (Total)
+system.cpu.BPredUnit.usedRAS 20423833 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 3592 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 314505496 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 2269650018 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 316759816 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 272777958 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 507209823 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 102718581 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 118023116 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 13 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 378 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 301735103 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 6341301 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 1020560450 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.475963 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.020968 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 522035116 50.63% 50.63% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 37818104 3.67% 54.30% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 65533745 6.36% 60.65% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 69512456 6.74% 67.39% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 53414736 5.18% 72.57% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 61047606 5.92% 78.49% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 57075579 5.54% 84.03% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 19670108 1.91% 85.94% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 145009427 14.06% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 513350682 50.30% 50.30% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 37274170 3.65% 53.95% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 66826624 6.55% 60.50% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 71750061 7.03% 67.53% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 48900197 4.79% 72.32% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 61148306 5.99% 78.31% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 56009489 5.49% 83.80% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 19114722 1.87% 85.68% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 146186199 14.32% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 1031116877 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.302656 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.174632 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 346461175 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 106173290 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 477865699 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 18312225 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 82304488 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 48528259 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 664 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 2473135818 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 2289 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 82304488 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 368931509 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 50902781 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 20077 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 472181274 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 56776748 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 2411760057 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 18939 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 5901279 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 44092765 # Number of times rename has blocked due to LSQ full
+system.cpu.fetch.rateDist::total 1020560450 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.304099 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.178933 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 345277471 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 100386253 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 476244724 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 17831036 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 80820966 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 48621536 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 684 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 2461002046 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 2293 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 80820966 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 367852317 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 46560982 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 20161 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 470070702 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 55235322 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 2399093241 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 19112 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 7084037 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 41612105 # Number of times rename has blocked due to LSQ full
system.cpu.rename.FullRegisterEvents 5 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 2386823429 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 11134835710 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 11134834246 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 1464 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 1706320039 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 680503385 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 855 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 848 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 119214990 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 651763451 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 230362141 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 123114303 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 108844207 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 2285934828 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 851 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 2067906375 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 3040241 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 557691684 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 1352307582 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 383 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 1031116877 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.005501 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.810247 # Number of insts issued each cycle
+system.cpu.rename.RenamedOperands 2375633121 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 11077295262 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 11077294016 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 1246 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 1706320031 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 669313040 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 859 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 852 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 115610874 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 649413230 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 228367203 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 119305836 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 109745450 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 2270974746 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 855 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 2053846795 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 4950214 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 542412841 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 1352419496 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 388 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1020560450 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.012470 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.816171 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 302093175 29.30% 29.30% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 161453829 15.66% 44.96% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 185974655 18.04% 62.99% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 152722281 14.81% 77.80% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 122859599 11.92% 89.72% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 63855935 6.19% 95.91% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 30343304 2.94% 98.85% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 10954294 1.06% 99.92% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 859805 0.08% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 295638482 28.97% 28.97% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 162908535 15.96% 44.93% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 186570916 18.28% 63.21% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 146485651 14.35% 77.57% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 124092307 12.16% 89.72% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 60745284 5.95% 95.68% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 32474390 3.18% 98.86% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 9761593 0.96% 99.82% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 1883292 0.18% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 1031116877 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1020560450 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 735734 3.76% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 145 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 17865428 91.35% 95.11% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 956298 4.89% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 1886665 8.33% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 129 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 8.33% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 20021118 88.41% 96.75% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 736661 3.25% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 1267972738 61.32% 61.32% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 1165735 0.06% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 9 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 1 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 9 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.37% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 605808033 29.30% 90.67% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 192959848 9.33% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1258507909 61.28% 61.28% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 1049624 0.05% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 6 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 1 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 7 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.33% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 601998559 29.31% 90.64% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 192290687 9.36% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 2067906375 # Type of FU issued
-system.cpu.iq.rate 1.971532 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 19557605 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.009458 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 5189527225 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 2846700346 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 1993811028 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 248 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 266 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 105 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 2087463854 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 126 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 48700640 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 2053846795 # Type of FU issued
+system.cpu.iq.rate 1.971755 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 22644573 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.011025 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 5155848613 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 2816902201 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 1979021508 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 207 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 208 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 87 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2076491261 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 107 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 49405456 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 165836668 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 182984 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 3082033 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 55515084 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 163486436 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 194823 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 3514757 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 53520135 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 3 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 451401 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 2 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 451218 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 82304488 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 22549936 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 1320929 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 2286019853 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 6521602 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 651763451 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 230362141 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 777 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 333118 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 65136 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 3082033 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 18892989 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 1847041 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 20740030 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 2026288483 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 583345448 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 41617892 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 80820966 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 21846614 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 1532145 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 2271045706 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 6454862 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 649413230 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 228367203 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 782 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 463327 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 64846 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 3514757 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 18903388 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 1825622 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 20729010 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 2013025353 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 580460904 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 40821435 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 84174 # number of nop insts executed
-system.cpu.iew.exec_refs 773137523 # number of memory reference insts executed
-system.cpu.iew.exec_branches 241378100 # Number of branches executed
-system.cpu.iew.exec_stores 189792075 # Number of stores executed
-system.cpu.iew.exec_rate 1.931853 # Inst execution rate
-system.cpu.iew.wb_sent 2004592772 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 1993811133 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1313765556 # num instructions producing a value
-system.cpu.iew.wb_consumers 2094642495 # num instructions consuming a value
+system.cpu.iew.exec_nop 70105 # number of nop insts executed
+system.cpu.iew.exec_refs 769390557 # number of memory reference insts executed
+system.cpu.iew.exec_branches 240046376 # Number of branches executed
+system.cpu.iew.exec_stores 188929653 # Number of stores executed
+system.cpu.iew.exec_rate 1.932566 # Inst execution rate
+system.cpu.iew.wb_sent 1991598100 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 1979021595 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1304894020 # num instructions producing a value
+system.cpu.iew.wb_consumers 2076228305 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.900890 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.627203 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.899921 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.628493 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitCommittedInsts 1723073922 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 563083903 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 468 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 18443845 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 948812390 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.816032 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.570732 # Number of insts commited each cycle
+system.cpu.commit.commitCommittedInsts 1723073917 # The number of committed instructions
+system.cpu.commit.commitSquashedInsts 548129621 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 467 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 18348258 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 939739485 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.833566 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.580985 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 421119309 44.38% 44.38% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 219659546 23.15% 67.53% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 84920332 8.95% 76.49% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 40130029 4.23% 80.71% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 24924955 2.63% 83.34% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 30334777 3.20% 86.54% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 23612661 2.49% 89.03% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 12752294 1.34% 90.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 91358487 9.63% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 417784524 44.46% 44.46% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 209332361 22.28% 66.73% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 89117008 9.48% 76.22% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 41409082 4.41% 80.62% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 23428101 2.49% 83.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 30586895 3.25% 86.37% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 22243111 2.37% 88.74% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 15532475 1.65% 90.39% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 90305928 9.61% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 948812390 # Number of insts commited each cycle
-system.cpu.commit.count 1723073922 # Number of instructions committed
+system.cpu.commit.committed_per_cycle::total 939739485 # Number of insts commited each cycle
+system.cpu.commit.count 1723073917 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 660773839 # Number of memory references committed
-system.cpu.commit.loads 485926782 # Number of loads committed
+system.cpu.commit.refs 660773837 # Number of memory references committed
+system.cpu.commit.loads 485926781 # Number of loads committed
system.cpu.commit.membars 62 # Number of memory barriers committed
-system.cpu.commit.branches 213462376 # Number of branches committed
+system.cpu.commit.branches 213462375 # Number of branches committed
system.cpu.commit.fp_insts 36 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 1536941897 # Number of committed integer instructions.
+system.cpu.commit.int_insts 1536941893 # Number of committed integer instructions.
system.cpu.commit.function_calls 13665177 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 91358487 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 90305928 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 3143611129 # The number of ROB reads
-system.cpu.rob.rob_writes 4654874733 # The number of ROB writes
-system.cpu.timesIdled 997575 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 17766336 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.committedInsts 1723073904 # Number of Instructions Simulated
-system.cpu.committedInsts_total 1723073904 # Number of Instructions Simulated
-system.cpu.cpi 0.608728 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.608728 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.642770 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.642770 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 10134733413 # number of integer regfile reads
-system.cpu.int_regfile_writes 1980533280 # number of integer regfile writes
-system.cpu.fp_regfile_reads 92 # number of floating regfile reads
-system.cpu.fp_regfile_writes 35 # number of floating regfile writes
-system.cpu.misc_regfile_reads 3028358925 # number of misc regfile reads
-system.cpu.misc_regfile_writes 148 # number of misc regfile writes
-system.cpu.icache.replacements 9 # number of replacements
-system.cpu.icache.tagsinuse 611.010403 # Cycle average of tags in use
-system.cpu.icache.total_refs 303014437 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 739 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 410033.067659 # Average number of references to valid blocks.
+system.cpu.rob.rob_reads 3120636496 # The number of ROB reads
+system.cpu.rob.rob_writes 4623496698 # The number of ROB writes
+system.cpu.timesIdled 989897 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 21073225 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.committedInsts 1723073899 # Number of Instructions Simulated
+system.cpu.committedInsts_total 1723073899 # Number of Instructions Simulated
+system.cpu.cpi 0.604521 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.604521 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.654203 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.654203 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 10072525015 # number of integer regfile reads
+system.cpu.int_regfile_writes 1968285521 # number of integer regfile writes
+system.cpu.fp_regfile_reads 75 # number of floating regfile reads
+system.cpu.fp_regfile_writes 31 # number of floating regfile writes
+system.cpu.misc_regfile_reads 3013509835 # number of misc regfile reads
+system.cpu.misc_regfile_writes 146 # number of misc regfile writes
+system.cpu.icache.replacements 13 # number of replacements
+system.cpu.icache.tagsinuse 614.807125 # Cycle average of tags in use
+system.cpu.icache.total_refs 301734075 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 749 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 402849.232310 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 611.010403 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.298345 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 303014437 # number of ReadReq hits
-system.cpu.icache.demand_hits 303014437 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 303014437 # number of overall hits
-system.cpu.icache.ReadReq_misses 1019 # number of ReadReq misses
-system.cpu.icache.demand_misses 1019 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 1019 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 35224000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 35224000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 35224000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 303015456 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 303015456 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 303015456 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::0 614.807125 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.300199 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 301734075 # number of ReadReq hits
+system.cpu.icache.demand_hits 301734075 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 301734075 # number of overall hits
+system.cpu.icache.ReadReq_misses 1028 # number of ReadReq misses
+system.cpu.icache.demand_misses 1028 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 1028 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency 35478500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 35478500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 35478500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 301735103 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 301735103 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 301735103 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.000003 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.000003 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.000003 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 34567.222767 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 34567.222767 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 34567.222767 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency 34512.159533 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 34512.159533 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 34512.159533 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -354,169 +354,176 @@ system.cpu.icache.avg_blocked_cycles::no_targets no_value
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 280 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 280 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 280 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 739 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 739 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 739 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_hits 277 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits 277 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 277 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 751 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 751 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 751 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 25462500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 25462500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 25462500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency 25803000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 25803000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 25803000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate 0.000002 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 34455.345061 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 34455.345061 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 34455.345061 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 34358.189081 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 34358.189081 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 34358.189081 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 9572098 # number of replacements
-system.cpu.dcache.tagsinuse 4088.159469 # Cycle average of tags in use
-system.cpu.dcache.total_refs 687277052 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 9576194 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 71.769333 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 3603059000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4088.159469 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.998086 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 519599165 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 167677732 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits 82 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits 73 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits 687276897 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 687276897 # number of overall hits
-system.cpu.dcache.ReadReq_misses 10430920 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 4908315 # number of WriteReq misses
+system.cpu.dcache.replacements 9571252 # number of replacements
+system.cpu.dcache.tagsinuse 4088.168167 # Cycle average of tags in use
+system.cpu.dcache.total_refs 683613233 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 9575348 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 71.393043 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 3571196000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4088.168167 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.998088 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 515943773 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 167669303 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits 81 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits 72 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits 683613076 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 683613076 # number of overall hits
+system.cpu.dcache.ReadReq_misses 10432910 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 4916744 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses 3 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses 15339235 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 15339235 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 181621482000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 122280886057 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses 15349654 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 15349654 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 181536100500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 122414115127 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency 113500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency 303902368057 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 303902368057 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 530030085 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency 303950215627 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 303950215627 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 526376683 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 172586047 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses 85 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses 73 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 702616132 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 702616132 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.019680 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.028440 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate 0.035294 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate 0.021832 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.021832 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 17411.837307 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 24913.007021 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_accesses 84 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses 72 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses 698962730 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 698962730 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.019820 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate 0.028489 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate 0.035714 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate 0.021961 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate 0.021961 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency 17400.332266 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 24897.394521 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency 37833.333333 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 19812.094153 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 19812.094153 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 267003640 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 196000 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 90682 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 9 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 2944.395139 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 21777.777778 # average number of cycles each access was blocked
+system.cpu.dcache.demand_avg_miss_latency 19801.763325 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 19801.763325 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 267203110 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 176500 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 90930 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 8 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 2938.558342 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 22062.500000 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 3128448 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 2747497 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 3015544 # number of WriteReq MSHR hits
+system.cpu.dcache.writebacks 3128377 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits 2750280 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits 3024025 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits 3 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 5763041 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 5763041 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 7683423 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 1892771 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 9576194 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 9576194 # number of overall MSHR misses
+system.cpu.dcache.demand_mshr_hits 5774305 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 5774305 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 7682630 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses 1892719 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses 9575349 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 9575349 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 90753159500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 45245223293 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 135998382793 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 135998382793 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency 90548331000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 45239706866 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 135788037866 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 135788037866 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.014496 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.014595 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.010967 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.013629 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.013629 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 11811.553197 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 23904.224702 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 14201.715503 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 14201.715503 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate 0.013699 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.013699 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 11786.111136 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 23901.966888 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 14181.001430 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 14181.001430 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 2927988 # number of replacements
-system.cpu.l2cache.tagsinuse 26803.816569 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 7852126 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 2955312 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.656953 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 105427800500 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 15979.704689 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 10824.111881 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.487662 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.330326 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 5656220 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 3128448 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 980310 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 6636530 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 6636530 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 2027940 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses 912463 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 2940403 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 2940403 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 69613457000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 31659273500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 101272730500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 101272730500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 7684160 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 3128448 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 1892773 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 9576933 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 9576933 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.263912 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.482077 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.307030 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.307030 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34327.177826 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 34696.501118 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34441.785871 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34441.785871 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 56425500 # number of cycles access was blocked
+system.cpu.l2cache.replacements 2927724 # number of replacements
+system.cpu.l2cache.tagsinuse 26806.292865 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 7851539 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 2955046 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.656994 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 103976307500 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::0 15984.419596 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 10821.873269 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.487806 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::1 0.330257 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits 5655745 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 3128377 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits 980223 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits 6635968 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 6635968 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 2027633 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses 1 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses 912497 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses 2940130 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 2940130 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency 69565462000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 31656932500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 101222394500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 101222394500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 7683378 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses 3128377 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses 1 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses 1892720 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses 9576098 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 9576098 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.263899 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate 0.482109 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.307028 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.307028 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 34308.704780 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 34692.642825 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 34427.863564 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 34427.863564 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 56270500 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 6606 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 6598 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs 8541.553134 # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 8528.417702 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 1217599 # number of writebacks
+system.cpu.l2cache.writebacks 1217507 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_hits 12 # number of ReadReq MSHR hits
system.cpu.l2cache.demand_mshr_hits 12 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 12 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 2027928 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 912463 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 2940391 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 2940391 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses 2027621 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses 1 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 912497 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 2940118 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 2940118 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 63193895000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 28814819500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 92008714500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 92008714500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency 63172977500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency 32000 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 28814369500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 91987347000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 91987347000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.263910 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.482077 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.307028 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.307028 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31161.804068 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31579.164854 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31291.319590 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31291.319590 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.263897 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.482109 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate 0.307027 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate 0.307027 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31156.205967 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 32000 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31577.495049 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 31286.957530 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 31286.957530 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions