summaryrefslogtreecommitdiff
path: root/tests/long/70.twolf/ref
diff options
context:
space:
mode:
authorKorey Sewell <ksewell@umich.edu>2011-02-04 00:09:22 -0500
committerKorey Sewell <ksewell@umich.edu>2011-02-04 00:09:22 -0500
commita48fe2729a0c7b5e269c82375b2b1810b8caac79 (patch)
tree2e5e721909b611f49c446fd7972dc1705a1f0af9 /tests/long/70.twolf/ref
parente396a34b0155d5054a099c67a91baa66c095d3d8 (diff)
downloadgem5-a48fe2729a0c7b5e269c82375b2b1810b8caac79.tar.xz
imported patch regression_updates
Diffstat (limited to 'tests/long/70.twolf/ref')
-rw-r--r--tests/long/70.twolf/ref/alpha/tru64/inorder-timing/config.ini5
-rwxr-xr-xtests/long/70.twolf/ref/alpha/tru64/inorder-timing/simerr6
-rwxr-xr-xtests/long/70.twolf/ref/alpha/tru64/inorder-timing/simout14
-rw-r--r--tests/long/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt361
4 files changed, 198 insertions, 188 deletions
diff --git a/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/config.ini b/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/config.ini
index ee561cd14..389a82884 100644
--- a/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/config.ini
+++ b/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/config.ini
@@ -35,6 +35,7 @@ div8RepeatRate=1
do_checkpoint_insts=true
do_statistics_insts=true
dtb=system.cpu.dtb
+fetchBuffSize=4
fetchMemPort=icache_port
functionTrace=false
functionTraceStart=0
@@ -61,7 +62,7 @@ phase=0
predType=tournament
progress_interval=0
stageTracing=false
-stageWidth=1
+stageWidth=4
system=system
threadModel=SMT
tracer=system.cpu.tracer
@@ -191,7 +192,7 @@ egid=100
env=
errout=cerr
euid=100
-executable=/chips/pd/randd/dist/cpu2000/binaries/alpha/tru64/twolf
+executable=/dist/m5/cpu2000/binaries/alpha/tru64/twolf
gid=100
input=cin
max_stack_size=67108864
diff --git a/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/simerr b/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/simerr
index 67f69f09d..79a2396a6 100755
--- a/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/simerr
+++ b/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/simerr
@@ -1,5 +1,11 @@
warn: Sockets disabled, not accepting gdb connections
For more information see: http://www.m5sim.org/warn/d946bea6
+warn: Prefetch instrutions is Alpha do not do anything
+For more information see: http://www.m5sim.org/warn/3e0eccba
+warn: Prefetch instrutions is Alpha do not do anything
+For more information see: http://www.m5sim.org/warn/3e0eccba
+warn: Prefetch instrutions is Alpha do not do anything
+For more information see: http://www.m5sim.org/warn/3e0eccba
warn: ignoring syscall sigprocmask(18446744073709547831, 1, ...)
For more information see: http://www.m5sim.org/warn/5c5b547f
hack: be nice to actually delete the event here
diff --git a/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/simout b/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/simout
index dfb916a40..6bea6bb9d 100755
--- a/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/simout
+++ b/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/simout
@@ -1,5 +1,3 @@
-Redirecting stdout to build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/inorder-timing/simout
-Redirecting stderr to build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/inorder-timing/simerr
M5 Simulator System
Copyright (c) 2001-2008
@@ -7,11 +5,13 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled Nov 2 2010 21:30:55
-M5 revision 0af3760102ec+ 7713+ default qtip ext/alpha_prefetch.patch tip
-M5 started Nov 2 2010 21:31:02
-M5 executing on aus-bc2-b15
+M5 compiled Jan 24 2011 21:05:28
+M5 revision Unknown
+M5 started Jan 24 2011 21:05:32
+M5 executing on m55-002.pool
command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/inorder-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/inorder-timing
+Couldn't unlink build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/inorder-timing/smred.sav
+Couldn't unlink build/ALPHA_SE/tests/fast/long/70.twolf/alpha/tru64/inorder-timing/smred.sv2
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
@@ -28,4 +28,4 @@ Authors: Carl Sechen, Bill Swartz
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
-122 123 124 Exiting @ tick 98335161000 because target called exit()
+122 123 124 Exiting @ tick 40531473000 because halt instruction encountered
diff --git a/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt b/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
index 09e1aaa64..81e378671 100644
--- a/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
+++ b/tests/long/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
@@ -1,103 +1,105 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 68324 # Simulator instruction rate (inst/s)
-host_mem_usage 244132 # Number of bytes of host memory used
-host_seconds 1345.11 # Real time elapsed on the host
-host_tick_rate 73105878 # Simulator tick rate (ticks/s)
+host_inst_rate 66004 # Simulator instruction rate (inst/s)
+host_mem_usage 1421192 # Number of bytes of host memory used
+host_seconds 1392.38 # Real time elapsed on the host
+host_tick_rate 29109416 # Simulator tick rate (ticks/s)
sim_freq 1000000000000 # Frequency of simulated ticks
-sim_insts 91903056 # Number of instructions simulated
-sim_seconds 0.098335 # Number of seconds simulated
-sim_ticks 98335161000 # Number of ticks simulated
-system.cpu.AGEN-Unit.agens 26497301 # Number of Address Generations
-system.cpu.Branch-Predictor.BTBHitPct 64.034182 # BTB Hit Percentage
-system.cpu.Branch-Predictor.BTBHits 5496951 # Number of BTB hits
-system.cpu.Branch-Predictor.BTBLookups 8584401 # Number of BTB lookups
-system.cpu.Branch-Predictor.RASInCorrect 174 # Number of incorrect RAS predictions.
-system.cpu.Branch-Predictor.condIncorrect 2321041 # Number of conditional branches incorrect
-system.cpu.Branch-Predictor.condPredicted 7465012 # Number of conditional branches predicted
-system.cpu.Branch-Predictor.lookups 10240685 # Number of BP lookups
-system.cpu.Branch-Predictor.predictedNotTaken 2702033 # Number of Branches Predicted As Not Taken (False).
-system.cpu.Branch-Predictor.predictedTaken 7538652 # Number of Branches Predicted As Taken (True).
-system.cpu.Branch-Predictor.usedRAS 1029596 # Number of times the RAS was used to get a target.
-system.cpu.Execution-Unit.executions 64947503 # Number of Instructions Executed.
-system.cpu.Execution-Unit.mispredictPct 22.664900 # Percentage of Incorrect Branches Predicts
-system.cpu.Execution-Unit.mispredicted 2321041 # Number of Branches Incorrectly Predicted
-system.cpu.Execution-Unit.predicted 7919644 # Number of Branches Incorrectly Predicted
-system.cpu.Execution-Unit.predictedNotTakenIncorrect 409064 # Number of Branches Incorrectly Predicted As Not Taken).
-system.cpu.Execution-Unit.predictedTakenIncorrect 1911977 # Number of Branches Incorrectly Predicted As Taken.
+sim_insts 91903057 # Number of instructions simulated
+sim_seconds 0.040531 # Number of seconds simulated
+sim_ticks 40531473000 # Number of ticks simulated
+system.cpu.AGEN-Unit.agens 27308571 # Number of Address Generations
+system.cpu.Branch-Predictor.BTBHitPct 59.146475 # BTB Hit Percentage
+system.cpu.Branch-Predictor.BTBHits 4489525 # Number of BTB hits
+system.cpu.Branch-Predictor.BTBLookups 7590520 # Number of BTB lookups
+system.cpu.Branch-Predictor.RASInCorrect 138 # Number of incorrect RAS predictions.
+system.cpu.Branch-Predictor.condIncorrect 2806970 # Number of conditional branches incorrect
+system.cpu.Branch-Predictor.condPredicted 7883251 # Number of conditional branches predicted
+system.cpu.Branch-Predictor.lookups 11539981 # Number of BP lookups
+system.cpu.Branch-Predictor.predictedNotTaken 4913265 # Number of Branches Predicted As Not Taken (False).
+system.cpu.Branch-Predictor.predictedTaken 6626716 # Number of Branches Predicted As Taken (True).
+system.cpu.Branch-Predictor.usedRAS 1029619 # Number of times the RAS was used to get a target.
+system.cpu.Execution-Unit.executions 66407277 # Number of Instructions Executed.
+system.cpu.Execution-Unit.mispredictPct 27.409983 # Percentage of Incorrect Branches Predicts
+system.cpu.Execution-Unit.mispredicted 2806970 # Number of Branches Incorrectly Predicted
+system.cpu.Execution-Unit.predicted 7433715 # Number of Branches Incorrectly Predicted
+system.cpu.Execution-Unit.predictedNotTakenIncorrect 1384945 # Number of Branches Incorrectly Predicted As Not Taken).
+system.cpu.Execution-Unit.predictedTakenIncorrect 1422025 # Number of Branches Incorrectly Predicted As Taken.
system.cpu.Mult-Div-Unit.divides 0 # Number of Divide Operations Executed
system.cpu.Mult-Div-Unit.multiplies 458252 # Number of Multipy Operations Executed
-system.cpu.RegFile-Manager.regFileAccesses 185972268 # Number of Total Accesses (Read+Write) to the Register File
-system.cpu.RegFile-Manager.regFileReads 117544907 # Number of Reads from Register File
+system.cpu.RegFile-Manager.regFileAccesses 152685933 # Number of Total Accesses (Read+Write) to the Register File
+system.cpu.RegFile-Manager.regFileReads 84258572 # Number of Reads from Register File
system.cpu.RegFile-Manager.regFileWrites 68427361 # Number of Writes to Register File
-system.cpu.RegFile-Manager.regForwards 2843090 # Number of Registers Read Through Forwarding Logic
-system.cpu.activity 95.462226 # Percentage of cycles cpu is active
+system.cpu.RegFile-Manager.regForwards 38185925 # Number of Registers Read Through Forwarding Logic
+system.cpu.activity 91.670105 # Percentage of cycles cpu is active
system.cpu.comBranches 10240685 # Number of Branches instructions committed
system.cpu.comFloats 3775974 # Number of Floating Point instructions committed
system.cpu.comInts 43665352 # Number of Integer instructions committed
system.cpu.comLoads 19996198 # Number of Load instructions committed
-system.cpu.comNonSpec 389 # Number of Non-Speculative instructions committed
+system.cpu.comNonSpec 390 # Number of Non-Speculative instructions committed
system.cpu.comNops 7723346 # Number of Nop instructions committed
system.cpu.comStores 6501103 # Number of Store instructions committed
-system.cpu.committedInsts 91903056 # Number of Instructions Simulated (Per-Thread)
-system.cpu.committedInsts_total 91903056 # Number of Instructions Simulated (Total)
+system.cpu.committedInsts 91903057 # Number of Instructions Simulated (Per-Thread)
+system.cpu.committedInsts_total 91903057 # Number of Instructions Simulated (Total)
system.cpu.contextSwitches 1 # Number of context switches
-system.cpu.cpi 2.139976 # CPI: Cycles Per Instruction (Per-Thread)
-system.cpu.cpi_total 2.139976 # CPI: Total CPI of All Threads
+system.cpu.cpi 0.882048 # CPI: Cycles Per Instruction (Per-Thread)
+system.cpu.cpi_total 0.882048 # CPI: Total CPI of All Threads
system.cpu.dcache.ReadReq_accesses 19996198 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency 51549.473684 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 48524.210526 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits 19995723 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency 24486000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_rate 0.000024 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_misses 475 # number of ReadReq misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 23049000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_avg_miss_latency 51751.953125 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 48809.473684 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_hits 19995686 # number of ReadReq hits
+system.cpu.dcache.ReadReq_miss_latency 26497000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_rate 0.000026 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_misses 512 # number of ReadReq misses
+system.cpu.dcache.ReadReq_mshr_hits 37 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_miss_latency 23184500 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses 475 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses 6501103 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_avg_miss_latency 55595.537757 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 52592.105263 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_hits 6499355 # number of WriteReq hits
-system.cpu.dcache.WriteReq_miss_latency 97181000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_rate 0.000269 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_misses 1748 # number of WriteReq misses
-system.cpu.dcache.WriteReq_mshr_miss_latency 91931000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_avg_miss_latency 55922.090261 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 52793.478261 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_hits 6496893 # number of WriteReq hits
+system.cpu.dcache.WriteReq_miss_latency 235432000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_rate 0.000648 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_misses 4210 # number of WriteReq misses
+system.cpu.dcache.WriteReq_mshr_hits 2462 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_miss_latency 92283000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate 0.000269 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses 1748 # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs 11918.613585 # Average number of references to valid blocks.
+system.cpu.dcache.avg_blocked_cycles::no_targets 52826.923077 # average number of cycles each access was blocked
+system.cpu.dcache.avg_refs 11917.489429 # Average number of references to valid blocks.
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 26 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 1373500 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.demand_accesses 26497301 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency 54730.994152 # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 51722.896986 # average overall mshr miss latency
-system.cpu.dcache.demand_hits 26495078 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 121667000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_rate 0.000084 # miss rate for demand accesses
-system.cpu.dcache.demand_misses 2223 # number of demand (read+write) misses
-system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 114980000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_avg_miss_latency 55469.927997 # average overall miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 51942.195232 # average overall mshr miss latency
+system.cpu.dcache.demand_hits 26492579 # number of demand (read+write) hits
+system.cpu.dcache.demand_miss_latency 261929000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_rate 0.000178 # miss rate for demand accesses
+system.cpu.dcache.demand_misses 4722 # number of demand (read+write) misses
+system.cpu.dcache.demand_mshr_hits 2499 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_miss_latency 115467500 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate 0.000084 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses 2223 # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.occ_%::0 0.352016 # Average percentage of cache occupancy
-system.cpu.dcache.occ_blocks::0 1441.857733 # Average occupied blocks per context
+system.cpu.dcache.occ_%::0 0.351931 # Average percentage of cache occupancy
+system.cpu.dcache.occ_blocks::0 1441.507978 # Average occupied blocks per context
system.cpu.dcache.overall_accesses 26497301 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency 54730.994152 # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 51722.896986 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_miss_latency 55469.927997 # average overall miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 51942.195232 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits 26495078 # number of overall hits
-system.cpu.dcache.overall_miss_latency 121667000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_rate 0.000084 # miss rate for overall accesses
-system.cpu.dcache.overall_misses 2223 # number of overall misses
-system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 114980000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_hits 26492579 # number of overall hits
+system.cpu.dcache.overall_miss_latency 261929000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_rate 0.000178 # miss rate for overall accesses
+system.cpu.dcache.overall_misses 4722 # number of overall misses
+system.cpu.dcache.overall_mshr_hits 2499 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_miss_latency 115467500 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate 0.000084 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses 2223 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
@@ -105,8 +107,8 @@ system.cpu.dcache.overall_mshr_uncacheable_misses 0
system.cpu.dcache.replacements 157 # number of replacements
system.cpu.dcache.sampled_refs 2223 # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 1441.857733 # Cycle average of tags in use
-system.cpu.dcache.total_refs 26495078 # Total number of references to valid blocks.
+system.cpu.dcache.tagsinuse 1441.507978 # Cycle average of tags in use
+system.cpu.dcache.total_refs 26492579 # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 107 # number of writebacks
system.cpu.dtb.data_accesses 26497334 # DTB accesses
@@ -125,72 +127,72 @@ system.cpu.dtb.write_accesses 6501126 # DT
system.cpu.dtb.write_acv 0 # DTB write access violations
system.cpu.dtb.write_hits 6501103 # DTB write hits
system.cpu.dtb.write_misses 23 # DTB write misses
-system.cpu.icache.ReadReq_accesses 101762751 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency 27216.197508 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 23985.134662 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_hits 101754083 # number of ReadReq hits
-system.cpu.icache.ReadReq_miss_latency 235910000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_rate 0.000085 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_misses 8668 # number of ReadReq misses
-system.cpu.icache.ReadReq_mshr_hits 91 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_miss_latency 205720500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.000084 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_misses 8577 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_accesses 9759566 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_avg_miss_latency 26777.900606 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 23139.891881 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_hits 9749163 # number of ReadReq hits
+system.cpu.icache.ReadReq_miss_latency 278570500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_rate 0.001066 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_misses 10403 # number of ReadReq misses
+system.cpu.icache.ReadReq_mshr_hits 599 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_miss_latency 226863500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate 0.001005 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_misses 9804 # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets 2000 # average number of cycles each access was blocked
-system.cpu.icache.avg_refs 11863.598344 # Average number of references to valid blocks.
+system.cpu.icache.avg_blocked_cycles::no_targets 18409.090909 # average number of cycles each access was blocked
+system.cpu.icache.avg_refs 994.406671 # Average number of references to valid blocks.
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 1 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 11 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 2000 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 202500 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses 101762751 # number of demand (read+write) accesses
-system.cpu.icache.demand_avg_miss_latency 27216.197508 # average overall miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 23985.134662 # average overall mshr miss latency
-system.cpu.icache.demand_hits 101754083 # number of demand (read+write) hits
-system.cpu.icache.demand_miss_latency 235910000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_rate 0.000085 # miss rate for demand accesses
-system.cpu.icache.demand_misses 8668 # number of demand (read+write) misses
-system.cpu.icache.demand_mshr_hits 91 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_miss_latency 205720500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_rate 0.000084 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_misses 8577 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_accesses 9759566 # number of demand (read+write) accesses
+system.cpu.icache.demand_avg_miss_latency 26777.900606 # average overall miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 23139.891881 # average overall mshr miss latency
+system.cpu.icache.demand_hits 9749163 # number of demand (read+write) hits
+system.cpu.icache.demand_miss_latency 278570500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_rate 0.001066 # miss rate for demand accesses
+system.cpu.icache.demand_misses 10403 # number of demand (read+write) misses
+system.cpu.icache.demand_mshr_hits 599 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_miss_latency 226863500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_rate 0.001005 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_misses 9804 # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.occ_%::0 0.697636 # Average percentage of cache occupancy
-system.cpu.icache.occ_blocks::0 1428.759296 # Average occupied blocks per context
-system.cpu.icache.overall_accesses 101762751 # number of overall (read+write) accesses
-system.cpu.icache.overall_avg_miss_latency 27216.197508 # average overall miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 23985.134662 # average overall mshr miss latency
+system.cpu.icache.occ_%::0 0.729171 # Average percentage of cache occupancy
+system.cpu.icache.occ_blocks::0 1493.341258 # Average occupied blocks per context
+system.cpu.icache.overall_accesses 9759566 # number of overall (read+write) accesses
+system.cpu.icache.overall_avg_miss_latency 26777.900606 # average overall miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 23139.891881 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.icache.overall_hits 101754083 # number of overall hits
-system.cpu.icache.overall_miss_latency 235910000 # number of overall miss cycles
-system.cpu.icache.overall_miss_rate 0.000085 # miss rate for overall accesses
-system.cpu.icache.overall_misses 8668 # number of overall misses
-system.cpu.icache.overall_mshr_hits 91 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_miss_latency 205720500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_rate 0.000084 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_misses 8577 # number of overall MSHR misses
+system.cpu.icache.overall_hits 9749163 # number of overall hits
+system.cpu.icache.overall_miss_latency 278570500 # number of overall miss cycles
+system.cpu.icache.overall_miss_rate 0.001066 # miss rate for overall accesses
+system.cpu.icache.overall_misses 10403 # number of overall misses
+system.cpu.icache.overall_mshr_hits 599 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_miss_latency 226863500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_rate 0.001005 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_misses 9804 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.replacements 6743 # number of replacements
-system.cpu.icache.sampled_refs 8577 # Sample count of references to valid blocks.
+system.cpu.icache.replacements 7919 # number of replacements
+system.cpu.icache.sampled_refs 9804 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 1428.759296 # Cycle average of tags in use
-system.cpu.icache.total_refs 101754083 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 1493.341258 # Cycle average of tags in use
+system.cpu.icache.total_refs 9749163 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.idleCycles 8924455 # Number of cycles cpu's stages were not processed
-system.cpu.ipc 0.467295 # IPC: Instructions Per Cycle (Per-Thread)
-system.cpu.ipc_total 0.467295 # IPC: Total IPC of All Threads
+system.cpu.idleCycles 6752458 # Number of cycles cpu's stages were not processed
+system.cpu.ipc 1.133725 # IPC: Instructions Per Cycle (Per-Thread)
+system.cpu.ipc_total 1.133725 # IPC: Total IPC of All Threads
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_hits 0 # DTB hits
system.cpu.itb.data_misses 0 # DTB misses
-system.cpu.itb.fetch_accesses 101762799 # ITB accesses
+system.cpu.itb.fetch_accesses 9759621 # ITB accesses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_hits 101762752 # ITB hits
+system.cpu.itb.fetch_hits 9759574 # ITB hits
system.cpu.itb.fetch_misses 47 # ITB misses
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -201,96 +203,97 @@ system.cpu.itb.write_acv 0 # DT
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.l2cache.ReadExReq_accesses 1748 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_avg_miss_latency 52216.318235 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40005.807201 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 52356.562137 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40114.401858 # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_hits 26 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_miss_latency 89916500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 90158000 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate 0.985126 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_misses 1722 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 68890000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 69077000 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.985126 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_misses 1722 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadReq_accesses 9052 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_avg_miss_latency 52167.972576 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40020.078355 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_hits 5989 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_miss_latency 159790500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_rate 0.338378 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_misses 3063 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 122581500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.338378 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_misses 3063 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_accesses 10279 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_avg_miss_latency 52322.450249 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40125.777363 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_hits 7063 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_miss_latency 168269000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_rate 0.312871 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_misses 3216 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency 129044500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.312871 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_misses 3216 # number of ReadReq MSHR misses
system.cpu.l2cache.Writeback_accesses 107 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_hits 107 # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
-system.cpu.l2cache.avg_refs 1.916906 # Average number of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.154784 # Average number of references to valid blocks.
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.demand_accesses 10800 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_avg_miss_latency 52185.370951 # average overall miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 40014.942529 # average overall mshr miss latency
-system.cpu.l2cache.demand_hits 6015 # number of demand (read+write) hits
-system.cpu.l2cache.demand_miss_latency 249707000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_rate 0.443056 # miss rate for demand accesses
-system.cpu.l2cache.demand_misses 4785 # number of demand (read+write) misses
+system.cpu.l2cache.demand_accesses 12027 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_avg_miss_latency 52334.345889 # average overall miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 40121.810450 # average overall mshr miss latency
+system.cpu.l2cache.demand_hits 7089 # number of demand (read+write) hits
+system.cpu.l2cache.demand_miss_latency 258427000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_rate 0.410576 # miss rate for demand accesses
+system.cpu.l2cache.demand_misses 4938 # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_miss_latency 191471500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_rate 0.443056 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_misses 4785 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_miss_latency 198121500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_rate 0.410576 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_misses 4938 # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.occ_%::0 0.063286 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_%::1 0.000543 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_blocks::0 2073.767582 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 17.791341 # Average occupied blocks per context
-system.cpu.l2cache.overall_accesses 10800 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_avg_miss_latency 52185.370951 # average overall miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 40014.942529 # average overall mshr miss latency
+system.cpu.l2cache.occ_%::0 0.066327 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_%::1 0.000542 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::0 2173.408404 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 17.762794 # Average occupied blocks per context
+system.cpu.l2cache.overall_accesses 12027 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_avg_miss_latency 52334.345889 # average overall miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 40121.810450 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
-system.cpu.l2cache.overall_hits 6015 # number of overall hits
-system.cpu.l2cache.overall_miss_latency 249707000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_rate 0.443056 # miss rate for overall accesses
-system.cpu.l2cache.overall_misses 4785 # number of overall misses
+system.cpu.l2cache.overall_hits 7089 # number of overall hits
+system.cpu.l2cache.overall_miss_latency 258427000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_rate 0.410576 # miss rate for overall accesses
+system.cpu.l2cache.overall_misses 4938 # number of overall misses
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_miss_latency 191471500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_rate 0.443056 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_misses 4785 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_miss_latency 198121500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_rate 0.410576 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_misses 4938 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.sampled_refs 3129 # Sample count of references to valid blocks.
+system.cpu.l2cache.sampled_refs 3282 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 2091.558923 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 5998 # Total number of references to valid blocks.
+system.cpu.l2cache.tagsinuse 2191.171198 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 7072 # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks 0 # number of writebacks
-system.cpu.numCycles 196670323 # number of cpu cycles simulated
-system.cpu.runCycles 187745868 # Number of cycles cpu stages are processed.
+system.cpu.numCycles 81062947 # number of cpu cycles simulated
+system.cpu.runCycles 74310489 # Number of cycles cpu stages are processed.
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions Simulated (Per-Thread)
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
system.cpu.smt_cpi no_value # CPI: Total SMT-CPI
system.cpu.smt_ipc no_value # IPC: Total SMT-IPC
-system.cpu.stage-0.idleCycles 94907524 # Number of cycles 0 instructions are processed.
-system.cpu.stage-0.runCycles 101762799 # Number of cycles 1+ instructions are processed.
-system.cpu.stage-0.utilization 51.742834 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage-1.idleCycles 104509809 # Number of cycles 0 instructions are processed.
-system.cpu.stage-1.runCycles 92160514 # Number of cycles 1+ instructions are processed.
-system.cpu.stage-1.utilization 46.860407 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage-2.idleCycles 103177839 # Number of cycles 0 instructions are processed.
-system.cpu.stage-2.runCycles 93492484 # Number of cycles 1+ instructions are processed.
-system.cpu.stage-2.utilization 47.537667 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage-3.idleCycles 170172999 # Number of cycles 0 instructions are processed.
-system.cpu.stage-3.runCycles 26497324 # Number of cycles 1+ instructions are processed.
-system.cpu.stage-3.utilization 13.472965 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage-4.idleCycles 104767267 # Number of cycles 0 instructions are processed.
-system.cpu.stage-4.runCycles 91903056 # Number of cycles 1+ instructions are processed.
-system.cpu.stage-4.utilization 46.729499 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.threadCycles 196670323 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.stage-0.idleCycles 27951481 # Number of cycles 0 instructions are processed.
+system.cpu.stage-0.runCycles 53111466 # Number of cycles 1+ instructions are processed.
+system.cpu.stage-0.utilization 65.518795 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage-1.idleCycles 33263015 # Number of cycles 0 instructions are processed.
+system.cpu.stage-1.runCycles 47799932 # Number of cycles 1+ instructions are processed.
+system.cpu.stage-1.utilization 58.966438 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage-2.idleCycles 32674388 # Number of cycles 0 instructions are processed.
+system.cpu.stage-2.runCycles 48388559 # Number of cycles 1+ instructions are processed.
+system.cpu.stage-2.utilization 59.692573 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage-3.idleCycles 63236669 # Number of cycles 0 instructions are processed.
+system.cpu.stage-3.runCycles 17826278 # Number of cycles 1+ instructions are processed.
+system.cpu.stage-3.utilization 21.990661 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage-4.idleCycles 26883449 # Number of cycles 0 instructions are processed.
+system.cpu.stage-4.runCycles 54179498 # Number of cycles 1+ instructions are processed.
+system.cpu.stage-4.utilization 66.836329 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.threadCycles 80608290 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.timesIdled 10787 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls 389 # Number of system calls
---------- End Simulation Statistics ----------