summaryrefslogtreecommitdiff
path: root/tests/long/fs/10.linux-boot/ref/alpha/linux
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2012-10-25 13:14:42 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2012-10-25 13:14:42 -0400
commit8fe556338db4cc50a3f1ba20306bc5e464941f2b (patch)
treed95b1933c18d142f9c533f32ac7b84bd1f2d0da5 /tests/long/fs/10.linux-boot/ref/alpha/linux
parent66e331c7bb7d503c35808325e1bfaa9f18f4bdb9 (diff)
downloadgem5-8fe556338db4cc50a3f1ba20306bc5e464941f2b.tar.xz
stats: Update stats to reflect use of SimpleDRAM
This patch bumps the stats to match the use of SimpleDRAM instead of SimpleMemory in all inorder and O3 regressions, and also all full-system regressions. A number of performance-related stats change, and a whole bunch of stats are added for the memory controller.
Diffstat (limited to 'tests/long/fs/10.linux-boot/ref/alpha/linux')
-rw-r--r--tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt3160
-rw-r--r--tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt1682
2 files changed, 2580 insertions, 2262 deletions
diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt
index a9e8e7d4a..71c7ebea7 100644
--- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt
+++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3-dual/stats.txt
@@ -1,218 +1,376 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.902683 # Number of seconds simulated
-sim_ticks 1902682770000 # Number of ticks simulated
-final_tick 1902682770000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.898954 # Number of seconds simulated
+sim_ticks 1898954186500 # Number of ticks simulated
+final_tick 1898954186500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 192931 # Simulator instruction rate (inst/s)
-host_op_rate 192931 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 6436506827 # Simulator tick rate (ticks/s)
-host_mem_usage 296908 # Number of bytes of host memory used
-host_seconds 295.61 # Real time elapsed on the host
-sim_insts 57032045 # Number of instructions simulated
-sim_ops 57032045 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu0.inst 906816 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.data 24518592 # Number of bytes read from this memory
-system.physmem.bytes_read::tsunami.ide 2650816 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.inst 73984 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.data 789824 # Number of bytes read from this memory
-system.physmem.bytes_read::total 28940032 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu0.inst 906816 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu1.inst 73984 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 980800 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7895360 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7895360 # Number of bytes written to this memory
-system.physmem.num_reads::cpu0.inst 14169 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.data 383103 # Number of read requests responded to by this memory
-system.physmem.num_reads::tsunami.ide 41419 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.inst 1156 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.data 12341 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 452188 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 123365 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 123365 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu0.inst 476599 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.data 12886327 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::tsunami.ide 1393199 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.inst 38884 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.data 415111 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 15210119 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu0.inst 476599 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu1.inst 38884 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 515483 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 4149593 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 4149593 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 4149593 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.inst 476599 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.data 12886327 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::tsunami.ide 1393199 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.inst 38884 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.data 415111 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 19359713 # Total bandwidth to/from this memory (bytes/s)
-system.l2c.replacements 345291 # number of replacements
-system.l2c.tagsinuse 65280.360301 # Cycle average of tags in use
-system.l2c.total_refs 2575351 # Total number of references to valid blocks.
-system.l2c.sampled_refs 410382 # Sample count of references to valid blocks.
-system.l2c.avg_refs 6.275497 # Average number of references to valid blocks.
-system.l2c.warmup_cycle 6143524000 # Cycle when the warmup percentage was hit.
-system.l2c.occ_blocks::writebacks 53635.672684 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.inst 5378.326569 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.data 6042.958234 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.inst 144.667579 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.data 78.735234 # Average occupied blocks per requestor
-system.l2c.occ_percent::writebacks 0.818415 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu0.inst 0.082067 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu0.data 0.092208 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.inst 0.002207 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.data 0.001201 # Average percentage of cache occupancy
-system.l2c.occ_percent::total 0.996099 # Average percentage of cache occupancy
-system.l2c.ReadReq_hits::cpu0.inst 798441 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.data 696934 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.inst 292090 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.data 99595 # number of ReadReq hits
-system.l2c.ReadReq_hits::total 1887060 # number of ReadReq hits
-system.l2c.Writeback_hits::writebacks 812223 # number of Writeback hits
-system.l2c.Writeback_hits::total 812223 # number of Writeback hits
-system.l2c.UpgradeReq_hits::cpu0.data 169 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::cpu1.data 397 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::total 566 # number of UpgradeReq hits
-system.l2c.SCUpgradeReq_hits::cpu0.data 46 # number of SCUpgradeReq hits
+host_inst_rate 93254 # Simulator instruction rate (inst/s)
+host_op_rate 93254 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 3072830921 # Simulator tick rate (ticks/s)
+host_mem_usage 330780 # Number of bytes of host memory used
+host_seconds 617.98 # Real time elapsed on the host
+sim_insts 57629320 # Number of instructions simulated
+sim_ops 57629320 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::cpu0.inst 946048 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.data 24721152 # Number of bytes read from this memory
+system.physmem.bytes_read::tsunami.ide 2650624 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.inst 36608 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.data 493888 # Number of bytes read from this memory
+system.physmem.bytes_read::total 28848320 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu0.inst 946048 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu1.inst 36608 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 982656 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7831936 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7831936 # Number of bytes written to this memory
+system.physmem.num_reads::cpu0.inst 14782 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.data 386268 # Number of read requests responded to by this memory
+system.physmem.num_reads::tsunami.ide 41416 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.inst 572 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.data 7717 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 450755 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 122374 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 122374 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu0.inst 498194 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.data 13018298 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::tsunami.ide 1395834 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.inst 19278 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.data 260084 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 15191688 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu0.inst 498194 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu1.inst 19278 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 517472 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 4124342 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 4124342 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 4124342 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.inst 498194 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.data 13018298 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::tsunami.ide 1395834 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.inst 19278 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.data 260084 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 19316030 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 450755 # Total number of read requests seen
+system.physmem.writeReqs 122374 # Total number of write requests seen
+system.physmem.cpureqs 604625 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 28848320 # Total number of bytes read from memory
+system.physmem.bytesWritten 7831936 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 28848320 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 7831936 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 65 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 7306 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 28435 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 28036 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 28258 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 28004 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 28415 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 28091 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 28033 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 28162 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 28315 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 27858 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 28248 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 28366 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 28107 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 28166 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 28158 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 28038 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 7848 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 7611 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 7694 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 7488 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 7815 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 7537 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 7442 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 7588 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 7788 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 7389 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 7747 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 7895 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 7671 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 7728 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 7650 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 7483 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 772 # Number of times wr buffer was full causing retry
+system.physmem.totGap 1898947634000 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 450755 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 123146 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 7306 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 322964 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 66672 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 31035 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 6570 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 2878 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2432 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1794 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 1990 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 1691 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1963 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1555 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 1554 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 1646 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 1804 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 1273 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 1481 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 919 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 238 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 126 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 103 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 4068 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 5048 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 5145 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 5193 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 5273 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 5291 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 5313 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 5313 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 5313 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 5321 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 5321 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 5321 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 5321 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 5321 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 5320 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 5320 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 5320 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 5320 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 5320 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 5320 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 5320 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 5320 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 5320 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 1253 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 273 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 176 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 128 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 48 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 30 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 6521684939 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 13830350939 # Sum of mem lat for all requests
+system.physmem.totBusLat 1802760000 # Total cycles spent in databus access
+system.physmem.totBankLat 5505906000 # Total cycles spent in bank access
+system.physmem.avgQLat 14470.45 # Average queueing delay per request
+system.physmem.avgBankLat 12216.61 # Average bank access latency per request
+system.physmem.avgBusLat 4000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 30687.06 # Average memory access latency
+system.physmem.avgRdBW 15.19 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 4.12 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 15.19 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 4.12 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.12 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.01 # Average read queue length over time
+system.physmem.avgWrQLen 13.13 # Average write queue length over time
+system.physmem.readRowHits 430277 # Number of row buffer hits during reads
+system.physmem.writeRowHits 78021 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 95.47 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 63.76 # Row buffer hit rate for writes
+system.physmem.avgGap 3313298.81 # Average gap between requests
+system.l2c.replacements 343856 # number of replacements
+system.l2c.tagsinuse 65278.684390 # Cycle average of tags in use
+system.l2c.total_refs 2547974 # Total number of references to valid blocks.
+system.l2c.sampled_refs 408869 # Sample count of references to valid blocks.
+system.l2c.avg_refs 6.231761 # Average number of references to valid blocks.
+system.l2c.warmup_cycle 5415654002 # Cycle when the warmup percentage was hit.
+system.l2c.occ_blocks::writebacks 53716.705985 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu0.inst 5434.737424 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu0.data 5906.149934 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu1.inst 139.277407 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu1.data 81.813640 # Average occupied blocks per requestor
+system.l2c.occ_percent::writebacks 0.819652 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu0.inst 0.082928 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu0.data 0.090121 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu1.inst 0.002125 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu1.data 0.001248 # Average percentage of cache occupancy
+system.l2c.occ_percent::total 0.996074 # Average percentage of cache occupancy
+system.l2c.ReadReq_hits::cpu0.inst 735942 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.data 661355 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.inst 365668 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.data 116985 # number of ReadReq hits
+system.l2c.ReadReq_hits::total 1879950 # number of ReadReq hits
+system.l2c.Writeback_hits::writebacks 792215 # number of Writeback hits
+system.l2c.Writeback_hits::total 792215 # number of Writeback hits
+system.l2c.UpgradeReq_hits::cpu0.data 181 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::cpu1.data 554 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::total 735 # number of UpgradeReq hits
+system.l2c.SCUpgradeReq_hits::cpu0.data 48 # number of SCUpgradeReq hits
system.l2c.SCUpgradeReq_hits::cpu1.data 29 # number of SCUpgradeReq hits
-system.l2c.SCUpgradeReq_hits::total 75 # number of SCUpgradeReq hits
-system.l2c.ReadExReq_hits::cpu0.data 135544 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::cpu1.data 39704 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::total 175248 # number of ReadExReq hits
-system.l2c.demand_hits::cpu0.inst 798441 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.data 832478 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.inst 292090 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.data 139299 # number of demand (read+write) hits
-system.l2c.demand_hits::total 2062308 # number of demand (read+write) hits
-system.l2c.overall_hits::cpu0.inst 798441 # number of overall hits
-system.l2c.overall_hits::cpu0.data 832478 # number of overall hits
-system.l2c.overall_hits::cpu1.inst 292090 # number of overall hits
-system.l2c.overall_hits::cpu1.data 139299 # number of overall hits
-system.l2c.overall_hits::total 2062308 # number of overall hits
-system.l2c.ReadReq_misses::cpu0.inst 14171 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu0.data 272326 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.inst 1173 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.data 1502 # number of ReadReq misses
-system.l2c.ReadReq_misses::total 289172 # number of ReadReq misses
-system.l2c.UpgradeReq_misses::cpu0.data 2767 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::cpu1.data 1411 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::total 4178 # number of UpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu0.data 606 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu1.data 630 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::total 1236 # number of SCUpgradeReq misses
-system.l2c.ReadExReq_misses::cpu0.data 111402 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::cpu1.data 10975 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::total 122377 # number of ReadExReq misses
-system.l2c.demand_misses::cpu0.inst 14171 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.data 383728 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.inst 1173 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.data 12477 # number of demand (read+write) misses
-system.l2c.demand_misses::total 411549 # number of demand (read+write) misses
-system.l2c.overall_misses::cpu0.inst 14171 # number of overall misses
-system.l2c.overall_misses::cpu0.data 383728 # number of overall misses
-system.l2c.overall_misses::cpu1.inst 1173 # number of overall misses
-system.l2c.overall_misses::cpu1.data 12477 # number of overall misses
-system.l2c.overall_misses::total 411549 # number of overall misses
-system.l2c.ReadReq_miss_latency::cpu0.inst 755985500 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu0.data 14184372500 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu1.inst 62331000 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu1.data 81509998 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::total 15084198998 # number of ReadReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu0.data 1749500 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu1.data 16214497 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::total 17963997 # number of UpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::cpu0.data 2002500 # number of SCUpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::cpu1.data 367000 # number of SCUpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::total 2369500 # number of SCUpgradeReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu0.data 6034072500 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu1.data 609639000 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::total 6643711500 # number of ReadExReq miss cycles
-system.l2c.demand_miss_latency::cpu0.inst 755985500 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu0.data 20218445000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.inst 62331000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.data 691148998 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::total 21727910498 # number of demand (read+write) miss cycles
-system.l2c.overall_miss_latency::cpu0.inst 755985500 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu0.data 20218445000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.inst 62331000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.data 691148998 # number of overall miss cycles
-system.l2c.overall_miss_latency::total 21727910498 # number of overall miss cycles
-system.l2c.ReadReq_accesses::cpu0.inst 812612 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.data 969260 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.inst 293263 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.data 101097 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::total 2176232 # number of ReadReq accesses(hits+misses)
-system.l2c.Writeback_accesses::writebacks 812223 # number of Writeback accesses(hits+misses)
-system.l2c.Writeback_accesses::total 812223 # number of Writeback accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu0.data 2936 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu1.data 1808 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::total 4744 # number of UpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu0.data 652 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu1.data 659 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::total 1311 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu0.data 246946 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu1.data 50679 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::total 297625 # number of ReadExReq accesses(hits+misses)
-system.l2c.demand_accesses::cpu0.inst 812612 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.data 1216206 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.inst 293263 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.data 151776 # number of demand (read+write) accesses
-system.l2c.demand_accesses::total 2473857 # number of demand (read+write) accesses
-system.l2c.overall_accesses::cpu0.inst 812612 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.data 1216206 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.inst 293263 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.data 151776 # number of overall (read+write) accesses
-system.l2c.overall_accesses::total 2473857 # number of overall (read+write) accesses
-system.l2c.ReadReq_miss_rate::cpu0.inst 0.017439 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu0.data 0.280963 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.inst 0.004000 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.data 0.014857 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::total 0.132877 # miss rate for ReadReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu0.data 0.942439 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu1.data 0.780420 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::total 0.880691 # miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.929448 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.955994 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::total 0.942792 # miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_miss_rate::cpu0.data 0.451119 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::cpu1.data 0.216559 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::total 0.411178 # miss rate for ReadExReq accesses
-system.l2c.demand_miss_rate::cpu0.inst 0.017439 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.data 0.315512 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.inst 0.004000 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.data 0.082207 # miss rate for demand accesses
-system.l2c.demand_miss_rate::total 0.166359 # miss rate for demand accesses
-system.l2c.overall_miss_rate::cpu0.inst 0.017439 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.data 0.315512 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.inst 0.004000 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.data 0.082207 # miss rate for overall accesses
-system.l2c.overall_miss_rate::total 0.166359 # miss rate for overall accesses
-system.l2c.ReadReq_avg_miss_latency::cpu0.inst 53347.364336 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu0.data 52086.001704 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu1.inst 53138.107417 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu1.data 54267.641811 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::total 52163.414847 # average ReadReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 632.273220 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 11491.493267 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::total 4299.664193 # average UpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 3304.455446 # average SCUpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 582.539683 # average SCUpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::total 1917.071197 # average SCUpgradeReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu0.data 54164.848926 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu1.data 55547.972665 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::total 54288.890069 # average ReadExReq miss latency
-system.l2c.demand_avg_miss_latency::cpu0.inst 53347.364336 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu0.data 52689.522266 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.inst 53138.107417 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.data 55393.844514 # average overall miss latency
-system.l2c.demand_avg_miss_latency::total 52795.439906 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.inst 53347.364336 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.data 52689.522266 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.inst 53138.107417 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.data 55393.844514 # average overall miss latency
-system.l2c.overall_avg_miss_latency::total 52795.439906 # average overall miss latency
+system.l2c.SCUpgradeReq_hits::total 77 # number of SCUpgradeReq hits
+system.l2c.ReadExReq_hits::cpu0.data 120772 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::cpu1.data 49783 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::total 170555 # number of ReadExReq hits
+system.l2c.demand_hits::cpu0.inst 735942 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.data 782127 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.inst 365668 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.data 166768 # number of demand (read+write) hits
+system.l2c.demand_hits::total 2050505 # number of demand (read+write) hits
+system.l2c.overall_hits::cpu0.inst 735942 # number of overall hits
+system.l2c.overall_hits::cpu0.data 782127 # number of overall hits
+system.l2c.overall_hits::cpu1.inst 365668 # number of overall hits
+system.l2c.overall_hits::cpu1.data 166768 # number of overall hits
+system.l2c.overall_hits::total 2050505 # number of overall hits
+system.l2c.ReadReq_misses::cpu0.inst 14784 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu0.data 273448 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.inst 589 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.data 372 # number of ReadReq misses
+system.l2c.ReadReq_misses::total 289193 # number of ReadReq misses
+system.l2c.UpgradeReq_misses::cpu0.data 2956 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::cpu1.data 1861 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::total 4817 # number of UpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu0.data 961 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu1.data 970 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::total 1931 # number of SCUpgradeReq misses
+system.l2c.ReadExReq_misses::cpu0.data 113696 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::cpu1.data 7374 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::total 121070 # number of ReadExReq misses
+system.l2c.demand_misses::cpu0.inst 14784 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.data 387144 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.inst 589 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.data 7746 # number of demand (read+write) misses
+system.l2c.demand_misses::total 410263 # number of demand (read+write) misses
+system.l2c.overall_misses::cpu0.inst 14784 # number of overall misses
+system.l2c.overall_misses::cpu0.data 387144 # number of overall misses
+system.l2c.overall_misses::cpu1.inst 589 # number of overall misses
+system.l2c.overall_misses::cpu1.data 7746 # number of overall misses
+system.l2c.overall_misses::total 410263 # number of overall misses
+system.l2c.ReadReq_miss_latency::cpu0.inst 905760500 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu0.data 11767860000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu1.inst 39830500 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu1.data 25154000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::total 12738605000 # number of ReadReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu0.data 1223500 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu1.data 10690992 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::total 11914492 # number of UpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::cpu0.data 822500 # number of SCUpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::cpu1.data 139000 # number of SCUpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::total 961500 # number of SCUpgradeReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu0.data 8153056000 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu1.data 935278000 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::total 9088334000 # number of ReadExReq miss cycles
+system.l2c.demand_miss_latency::cpu0.inst 905760500 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu0.data 19920916000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.inst 39830500 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.data 960432000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::total 21826939000 # number of demand (read+write) miss cycles
+system.l2c.overall_miss_latency::cpu0.inst 905760500 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu0.data 19920916000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.inst 39830500 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.data 960432000 # number of overall miss cycles
+system.l2c.overall_miss_latency::total 21826939000 # number of overall miss cycles
+system.l2c.ReadReq_accesses::cpu0.inst 750726 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.data 934803 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.inst 366257 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.data 117357 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::total 2169143 # number of ReadReq accesses(hits+misses)
+system.l2c.Writeback_accesses::writebacks 792215 # number of Writeback accesses(hits+misses)
+system.l2c.Writeback_accesses::total 792215 # number of Writeback accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu0.data 3137 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu1.data 2415 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::total 5552 # number of UpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu0.data 1009 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu1.data 999 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::total 2008 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu0.data 234468 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu1.data 57157 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::total 291625 # number of ReadExReq accesses(hits+misses)
+system.l2c.demand_accesses::cpu0.inst 750726 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.data 1169271 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.inst 366257 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.data 174514 # number of demand (read+write) accesses
+system.l2c.demand_accesses::total 2460768 # number of demand (read+write) accesses
+system.l2c.overall_accesses::cpu0.inst 750726 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.data 1169271 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.inst 366257 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.data 174514 # number of overall (read+write) accesses
+system.l2c.overall_accesses::total 2460768 # number of overall (read+write) accesses
+system.l2c.ReadReq_miss_rate::cpu0.inst 0.019693 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu0.data 0.292519 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.inst 0.001608 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.data 0.003170 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::total 0.133321 # miss rate for ReadReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu0.data 0.942302 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu1.data 0.770600 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::total 0.867615 # miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.952428 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.970971 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::total 0.961653 # miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_miss_rate::cpu0.data 0.484911 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::cpu1.data 0.129013 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::total 0.415156 # miss rate for ReadExReq accesses
+system.l2c.demand_miss_rate::cpu0.inst 0.019693 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.data 0.331099 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.inst 0.001608 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.data 0.044386 # miss rate for demand accesses
+system.l2c.demand_miss_rate::total 0.166722 # miss rate for demand accesses
+system.l2c.overall_miss_rate::cpu0.inst 0.019693 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.data 0.331099 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.inst 0.001608 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.data 0.044386 # miss rate for overall accesses
+system.l2c.overall_miss_rate::total 0.166722 # miss rate for overall accesses
+system.l2c.ReadReq_avg_miss_latency::cpu0.inst 61266.267587 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu0.data 43035.092595 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu1.inst 67623.938879 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu1.data 67618.279570 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::total 44048.801320 # average ReadReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 413.903924 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 5744.756582 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::total 2473.425784 # average UpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 855.879292 # average SCUpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 143.298969 # average SCUpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::total 497.928534 # average SCUpgradeReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu0.data 71709.259780 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu1.data 126834.553838 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::total 75066.771289 # average ReadExReq miss latency
+system.l2c.demand_avg_miss_latency::cpu0.inst 61266.267587 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu0.data 51456.088691 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.inst 67623.938879 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.data 123990.704880 # average overall miss latency
+system.l2c.demand_avg_miss_latency::total 53202.309250 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.inst 61266.267587 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.data 51456.088691 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.inst 67623.938879 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.data 123990.704880 # average overall miss latency
+system.l2c.overall_avg_miss_latency::total 53202.309250 # average overall miss latency
system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -221,8 +379,8 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av
system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.l2c.fast_writes 0 # number of fast writes performed
system.l2c.cache_copies 0 # number of cache copies performed
-system.l2c.writebacks::writebacks 81845 # number of writebacks
-system.l2c.writebacks::total 81845 # number of writebacks
+system.l2c.writebacks::writebacks 80854 # number of writebacks
+system.l2c.writebacks::total 80854 # number of writebacks
system.l2c.ReadReq_mshr_hits::cpu0.inst 1 # number of ReadReq MSHR hits
system.l2c.ReadReq_mshr_hits::cpu1.inst 17 # number of ReadReq MSHR hits
system.l2c.ReadReq_mshr_hits::total 18 # number of ReadReq MSHR hits
@@ -232,111 +390,111 @@ system.l2c.demand_mshr_hits::total 18 # nu
system.l2c.overall_mshr_hits::cpu0.inst 1 # number of overall MSHR hits
system.l2c.overall_mshr_hits::cpu1.inst 17 # number of overall MSHR hits
system.l2c.overall_mshr_hits::total 18 # number of overall MSHR hits
-system.l2c.ReadReq_mshr_misses::cpu0.inst 14170 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu0.data 272326 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu1.inst 1156 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu1.data 1502 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::total 289154 # number of ReadReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu0.data 2767 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu1.data 1411 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::total 4178 # number of UpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 606 # number of SCUpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 630 # number of SCUpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::total 1236 # number of SCUpgradeReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu0.data 111402 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu1.data 10975 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::total 122377 # number of ReadExReq MSHR misses
-system.l2c.demand_mshr_misses::cpu0.inst 14170 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu0.data 383728 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.inst 1156 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.data 12477 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::total 411531 # number of demand (read+write) MSHR misses
-system.l2c.overall_mshr_misses::cpu0.inst 14170 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu0.data 383728 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.inst 1156 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.data 12477 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::total 411531 # number of overall MSHR misses
-system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 582633500 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu0.data 10923275000 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 47336500 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu1.data 63194498 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::total 11616439498 # number of ReadReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 110819971 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 56511497 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::total 167331468 # number of UpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 24296484 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 25202500 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::total 49498984 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 4677812000 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 476518500 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::total 5154330500 # number of ReadExReq MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.inst 582633500 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.data 15601087000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.inst 47336500 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.data 539712998 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::total 16770769998 # number of demand (read+write) MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.inst 582633500 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.data 15601087000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.inst 47336500 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.data 539712998 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::total 16770769998 # number of overall MSHR miss cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 1358127000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 28700000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::total 1386827000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 2042144000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 647379000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::total 2689523000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu0.data 3400271000 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu1.data 676079000 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::total 4076350000 # number of overall MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.017438 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.280963 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.003942 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.014857 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::total 0.132869 # mshr miss rate for ReadReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.942439 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.780420 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::total 0.880691 # mshr miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.929448 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.955994 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.942792 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.451119 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.216559 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::total 0.411178 # mshr miss rate for ReadExReq accesses
-system.l2c.demand_mshr_miss_rate::cpu0.inst 0.017438 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu0.data 0.315512 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.inst 0.003942 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.data 0.082207 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::total 0.166352 # mshr miss rate for demand accesses
-system.l2c.overall_mshr_miss_rate::cpu0.inst 0.017438 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu0.data 0.315512 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.inst 0.003942 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.data 0.082207 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::total 0.166352 # mshr miss rate for overall accesses
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 41117.395907 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 40111.025021 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 40948.529412 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 42073.567244 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::total 40173.884843 # average ReadReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 40050.585833 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 40050.671155 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::total 40050.614648 # average UpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 40093.207921 # average SCUpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 40003.968254 # average SCUpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 40047.721683 # average SCUpgradeReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 41990.377193 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 43418.542141 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::total 42118.457717 # average ReadExReq mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 41117.395907 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.data 40656.629175 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 40948.529412 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.data 43256.632043 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::total 40752.142604 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 41117.395907 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.data 40656.629175 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 40948.529412 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.data 43256.632043 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::total 40752.142604 # average overall mshr miss latency
+system.l2c.ReadReq_mshr_misses::cpu0.inst 14783 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu0.data 273448 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu1.inst 572 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu1.data 372 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::total 289175 # number of ReadReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu0.data 2956 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu1.data 1861 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::total 4817 # number of UpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 961 # number of SCUpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 970 # number of SCUpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::total 1931 # number of SCUpgradeReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu0.data 113696 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu1.data 7374 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::total 121070 # number of ReadExReq MSHR misses
+system.l2c.demand_mshr_misses::cpu0.inst 14783 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu0.data 387144 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.inst 572 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.data 7746 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::total 410245 # number of demand (read+write) MSHR misses
+system.l2c.overall_mshr_misses::cpu0.inst 14783 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu0.data 387144 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.inst 572 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.data 7746 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::total 410245 # number of overall MSHR misses
+system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 719112815 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu0.data 8229861169 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 31860434 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu1.data 20498491 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::total 9001332909 # number of ReadReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 29748918 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 18618850 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::total 48367768 # number of UpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 9718450 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 9707468 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::total 19425918 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 6759605005 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 843564976 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::total 7603169981 # number of ReadExReq MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.inst 719112815 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.data 14989466174 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.inst 31860434 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.data 864063467 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::total 16604502890 # number of demand (read+write) MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.inst 719112815 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.data 14989466174 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.inst 31860434 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.data 864063467 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::total 16604502890 # number of overall MSHR miss cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 1376462500 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 16944500 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::total 1393407000 # number of ReadReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 2154636000 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 678881500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::total 2833517500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu0.data 3531098500 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu1.data 695826000 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::total 4226924500 # number of overall MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.019692 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.292519 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.001562 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.003170 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::total 0.133313 # mshr miss rate for ReadReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.942302 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.770600 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::total 0.867615 # mshr miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.952428 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.970971 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.961653 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.484911 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.129013 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::total 0.415156 # mshr miss rate for ReadExReq accesses
+system.l2c.demand_mshr_miss_rate::cpu0.inst 0.019692 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu0.data 0.331099 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.inst 0.001562 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.data 0.044386 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::total 0.166714 # mshr miss rate for demand accesses
+system.l2c.overall_mshr_miss_rate::cpu0.inst 0.019692 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu0.data 0.331099 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.inst 0.001562 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.data 0.044386 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::total 0.166714 # mshr miss rate for overall accesses
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 48644.579246 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 30096.622279 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 55700.059441 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 55103.470430 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::total 31127.631742 # average ReadReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10063.910014 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10004.755508 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10041.056259 # average UpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10112.851197 # average SCUpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10007.698969 # average SCUpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10060.030036 # average SCUpgradeReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 59453.322940 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 114397.203146 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::total 62799.785091 # average ReadExReq mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 48644.579246 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.data 38718.064012 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 55700.059441 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.data 111549.634263 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::total 40474.601494 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 48644.579246 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.data 38718.064012 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 55700.059441 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.data 111549.634263 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::total 40474.601494 # average overall mshr miss latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
@@ -347,39 +505,39 @@ system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data inf
system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency
system.l2c.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate
-system.iocache.replacements 41697 # number of replacements
-system.iocache.tagsinuse 0.492574 # Cycle average of tags in use
+system.iocache.replacements 41694 # number of replacements
+system.iocache.tagsinuse 0.494943 # Cycle average of tags in use
system.iocache.total_refs 0 # Total number of references to valid blocks.
-system.iocache.sampled_refs 41713 # Sample count of references to valid blocks.
+system.iocache.sampled_refs 41710 # Sample count of references to valid blocks.
system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 1709348959000 # Cycle when the warmup percentage was hit.
-system.iocache.occ_blocks::tsunami.ide 0.492574 # Average occupied blocks per requestor
-system.iocache.occ_percent::tsunami.ide 0.030786 # Average percentage of cache occupancy
-system.iocache.occ_percent::total 0.030786 # Average percentage of cache occupancy
-system.iocache.ReadReq_misses::tsunami.ide 177 # number of ReadReq misses
-system.iocache.ReadReq_misses::total 177 # number of ReadReq misses
+system.iocache.warmup_cycle 1705457230000 # Cycle when the warmup percentage was hit.
+system.iocache.occ_blocks::tsunami.ide 0.494943 # Average occupied blocks per requestor
+system.iocache.occ_percent::tsunami.ide 0.030934 # Average percentage of cache occupancy
+system.iocache.occ_percent::total 0.030934 # Average percentage of cache occupancy
+system.iocache.ReadReq_misses::tsunami.ide 174 # number of ReadReq misses
+system.iocache.ReadReq_misses::total 174 # number of ReadReq misses
system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses
system.iocache.WriteReq_misses::total 41552 # number of WriteReq misses
-system.iocache.demand_misses::tsunami.ide 41729 # number of demand (read+write) misses
-system.iocache.demand_misses::total 41729 # number of demand (read+write) misses
-system.iocache.overall_misses::tsunami.ide 41729 # number of overall misses
-system.iocache.overall_misses::total 41729 # number of overall misses
-system.iocache.ReadReq_miss_latency::tsunami.ide 21127998 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 21127998 # number of ReadReq miss cycles
-system.iocache.WriteReq_miss_latency::tsunami.ide 11486516806 # number of WriteReq miss cycles
-system.iocache.WriteReq_miss_latency::total 11486516806 # number of WriteReq miss cycles
-system.iocache.demand_miss_latency::tsunami.ide 11507644804 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 11507644804 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::tsunami.ide 11507644804 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 11507644804 # number of overall miss cycles
-system.iocache.ReadReq_accesses::tsunami.ide 177 # number of ReadReq accesses(hits+misses)
-system.iocache.ReadReq_accesses::total 177 # number of ReadReq accesses(hits+misses)
+system.iocache.demand_misses::tsunami.ide 41726 # number of demand (read+write) misses
+system.iocache.demand_misses::total 41726 # number of demand (read+write) misses
+system.iocache.overall_misses::tsunami.ide 41726 # number of overall misses
+system.iocache.overall_misses::total 41726 # number of overall misses
+system.iocache.ReadReq_miss_latency::tsunami.ide 21041998 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 21041998 # number of ReadReq miss cycles
+system.iocache.WriteReq_miss_latency::tsunami.ide 9500949806 # number of WriteReq miss cycles
+system.iocache.WriteReq_miss_latency::total 9500949806 # number of WriteReq miss cycles
+system.iocache.demand_miss_latency::tsunami.ide 9521991804 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 9521991804 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::tsunami.ide 9521991804 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 9521991804 # number of overall miss cycles
+system.iocache.ReadReq_accesses::tsunami.ide 174 # number of ReadReq accesses(hits+misses)
+system.iocache.ReadReq_accesses::total 174 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::tsunami.ide 41552 # number of WriteReq accesses(hits+misses)
system.iocache.WriteReq_accesses::total 41552 # number of WriteReq accesses(hits+misses)
-system.iocache.demand_accesses::tsunami.ide 41729 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 41729 # number of demand (read+write) accesses
-system.iocache.overall_accesses::tsunami.ide 41729 # number of overall (read+write) accesses
-system.iocache.overall_accesses::total 41729 # number of overall (read+write) accesses
+system.iocache.demand_accesses::tsunami.ide 41726 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 41726 # number of demand (read+write) accesses
+system.iocache.overall_accesses::tsunami.ide 41726 # number of overall (read+write) accesses
+system.iocache.overall_accesses::total 41726 # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
system.iocache.WriteReq_miss_rate::tsunami.ide 1 # miss rate for WriteReq accesses
@@ -388,40 +546,40 @@ system.iocache.demand_miss_rate::tsunami.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::tsunami.ide 119367.220339 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 119367.220339 # average ReadReq miss latency
-system.iocache.WriteReq_avg_miss_latency::tsunami.ide 276437.158404 # average WriteReq miss latency
-system.iocache.WriteReq_avg_miss_latency::total 276437.158404 # average WriteReq miss latency
-system.iocache.demand_avg_miss_latency::tsunami.ide 275770.921997 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 275770.921997 # average overall miss latency
-system.iocache.overall_avg_miss_latency::tsunami.ide 275770.921997 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 275770.921997 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 200533 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::tsunami.ide 120931.022989 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 120931.022989 # average ReadReq miss latency
+system.iocache.WriteReq_avg_miss_latency::tsunami.ide 228652.045774 # average WriteReq miss latency
+system.iocache.WriteReq_avg_miss_latency::total 228652.045774 # average WriteReq miss latency
+system.iocache.demand_avg_miss_latency::tsunami.ide 228202.842448 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 228202.842448 # average overall miss latency
+system.iocache.overall_avg_miss_latency::tsunami.ide 228202.842448 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 228202.842448 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 192112 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 24673 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 23026 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 8.127629 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 8.343264 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
system.iocache.writebacks::writebacks 41520 # number of writebacks
system.iocache.writebacks::total 41520 # number of writebacks
-system.iocache.ReadReq_mshr_misses::tsunami.ide 177 # number of ReadReq MSHR misses
-system.iocache.ReadReq_mshr_misses::total 177 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::tsunami.ide 174 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::total 174 # number of ReadReq MSHR misses
system.iocache.WriteReq_mshr_misses::tsunami.ide 41552 # number of WriteReq MSHR misses
system.iocache.WriteReq_mshr_misses::total 41552 # number of WriteReq MSHR misses
-system.iocache.demand_mshr_misses::tsunami.ide 41729 # number of demand (read+write) MSHR misses
-system.iocache.demand_mshr_misses::total 41729 # number of demand (read+write) MSHR misses
-system.iocache.overall_mshr_misses::tsunami.ide 41729 # number of overall MSHR misses
-system.iocache.overall_mshr_misses::total 41729 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 11923998 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 11923998 # number of ReadReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 9325812806 # number of WriteReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::total 9325812806 # number of WriteReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::tsunami.ide 9337736804 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 9337736804 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::tsunami.ide 9337736804 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 9337736804 # number of overall MSHR miss cycles
+system.iocache.demand_mshr_misses::tsunami.ide 41726 # number of demand (read+write) MSHR misses
+system.iocache.demand_mshr_misses::total 41726 # number of demand (read+write) MSHR misses
+system.iocache.overall_mshr_misses::tsunami.ide 41726 # number of overall MSHR misses
+system.iocache.overall_mshr_misses::total 41726 # number of overall MSHR misses
+system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 11993000 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 11993000 # number of ReadReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 7338178524 # number of WriteReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::total 7338178524 # number of WriteReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::tsunami.ide 7350171524 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 7350171524 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::tsunami.ide 7350171524 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 7350171524 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteReq accesses
@@ -430,14 +588,14 @@ system.iocache.demand_mshr_miss_rate::tsunami.ide 1
system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 67367.220339 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 67367.220339 # average ReadReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 224437.158404 # average WriteReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::total 224437.158404 # average WriteReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 223770.921997 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 223770.921997 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 223770.921997 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 223770.921997 # average overall mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 68925.287356 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 68925.287356 # average ReadReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 176602.294089 # average WriteReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::total 176602.294089 # average WriteReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 176153.274313 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 176153.274313 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 176153.274313 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 176153.274313 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
@@ -455,22 +613,22 @@ system.cpu0.dtb.fetch_hits 0 # IT
system.cpu0.dtb.fetch_misses 0 # ITB misses
system.cpu0.dtb.fetch_acv 0 # ITB acv
system.cpu0.dtb.fetch_accesses 0 # ITB accesses
-system.cpu0.dtb.read_hits 8304100 # DTB read hits
-system.cpu0.dtb.read_misses 28307 # DTB read misses
-system.cpu0.dtb.read_acv 549 # DTB read access violations
-system.cpu0.dtb.read_accesses 542239 # DTB read accesses
-system.cpu0.dtb.write_hits 5411904 # DTB write hits
-system.cpu0.dtb.write_misses 5987 # DTB write misses
+system.cpu0.dtb.read_hits 8153093 # DTB read hits
+system.cpu0.dtb.read_misses 30801 # DTB read misses
+system.cpu0.dtb.read_acv 546 # DTB read access violations
+system.cpu0.dtb.read_accesses 631302 # DTB read accesses
+system.cpu0.dtb.write_hits 5186191 # DTB write hits
+system.cpu0.dtb.write_misses 6023 # DTB write misses
system.cpu0.dtb.write_acv 347 # DTB write access violations
-system.cpu0.dtb.write_accesses 182798 # DTB write accesses
-system.cpu0.dtb.data_hits 13716004 # DTB hits
-system.cpu0.dtb.data_misses 34294 # DTB misses
-system.cpu0.dtb.data_acv 896 # DTB access violations
-system.cpu0.dtb.data_accesses 725037 # DTB accesses
-system.cpu0.itb.fetch_hits 908718 # ITB hits
-system.cpu0.itb.fetch_misses 19910 # ITB misses
-system.cpu0.itb.fetch_acv 927 # ITB acv
-system.cpu0.itb.fetch_accesses 928628 # ITB accesses
+system.cpu0.dtb.write_accesses 217125 # DTB write accesses
+system.cpu0.dtb.data_hits 13339284 # DTB hits
+system.cpu0.dtb.data_misses 36824 # DTB misses
+system.cpu0.dtb.data_acv 893 # DTB access violations
+system.cpu0.dtb.data_accesses 848427 # DTB accesses
+system.cpu0.itb.fetch_hits 954719 # ITB hits
+system.cpu0.itb.fetch_misses 30502 # ITB misses
+system.cpu0.itb.fetch_acv 1031 # ITB acv
+system.cpu0.itb.fetch_accesses 985221 # ITB accesses
system.cpu0.itb.read_hits 0 # DTB read hits
system.cpu0.itb.read_misses 0 # DTB read misses
system.cpu0.itb.read_acv 0 # DTB read access violations
@@ -483,277 +641,277 @@ system.cpu0.itb.data_hits 0 # DT
system.cpu0.itb.data_misses 0 # DTB misses
system.cpu0.itb.data_acv 0 # DTB access violations
system.cpu0.itb.data_accesses 0 # DTB accesses
-system.cpu0.numCycles 102599658 # number of cpu cycles simulated
+system.cpu0.numCycles 96359628 # number of cpu cycles simulated
system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu0.BPredUnit.lookups 11825647 # Number of BP lookups
-system.cpu0.BPredUnit.condPredicted 9917652 # Number of conditional branches predicted
-system.cpu0.BPredUnit.condIncorrect 342692 # Number of conditional branches incorrect
-system.cpu0.BPredUnit.BTBLookups 8240217 # Number of BTB lookups
-system.cpu0.BPredUnit.BTBHits 5044056 # Number of BTB hits
+system.cpu0.BPredUnit.lookups 11511160 # Number of BP lookups
+system.cpu0.BPredUnit.condPredicted 9658650 # Number of conditional branches predicted
+system.cpu0.BPredUnit.condIncorrect 337362 # Number of conditional branches incorrect
+system.cpu0.BPredUnit.BTBLookups 8089137 # Number of BTB lookups
+system.cpu0.BPredUnit.BTBHits 5013359 # Number of BTB hits
system.cpu0.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu0.BPredUnit.usedRAS 768623 # Number of times the RAS was used to get a target.
-system.cpu0.BPredUnit.RASInCorrect 31919 # Number of incorrect RAS predictions.
-system.cpu0.fetch.icacheStallCycles 23566044 # Number of cycles fetch is stalled on an Icache miss
-system.cpu0.fetch.Insts 60418395 # Number of instructions fetch has processed
-system.cpu0.fetch.Branches 11825647 # Number of branches that fetch encountered
-system.cpu0.fetch.predictedBranches 5812679 # Number of branches that fetch has predicted taken
-system.cpu0.fetch.Cycles 11434253 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu0.fetch.SquashCycles 1624928 # Number of cycles fetch has spent squashing
-system.cpu0.fetch.BlockedCycles 35275815 # Number of cycles fetch has spent blocked
-system.cpu0.fetch.MiscStallCycles 31363 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu0.fetch.PendingTrapStallCycles 170412 # Number of stall cycles due to pending traps
-system.cpu0.fetch.PendingQuiesceStallCycles 309547 # Number of stall cycles due to pending quiesce instructions
-system.cpu0.fetch.IcacheWaitRetryStallCycles 160 # Number of stall cycles due to full MSHR
-system.cpu0.fetch.CacheLines 7444211 # Number of cache lines fetched
-system.cpu0.fetch.IcacheSquashes 224420 # Number of outstanding Icache misses that were squashed
-system.cpu0.fetch.rateDist::samples 71849758 # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::mean 0.840899 # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::stdev 2.174060 # Number of instructions fetched each cycle (Total)
+system.cpu0.BPredUnit.usedRAS 738841 # Number of times the RAS was used to get a target.
+system.cpu0.BPredUnit.RASInCorrect 28813 # Number of incorrect RAS predictions.
+system.cpu0.fetch.icacheStallCycles 22209501 # Number of cycles fetch is stalled on an Icache miss
+system.cpu0.fetch.Insts 59836413 # Number of instructions fetch has processed
+system.cpu0.fetch.Branches 11511160 # Number of branches that fetch encountered
+system.cpu0.fetch.predictedBranches 5752200 # Number of branches that fetch has predicted taken
+system.cpu0.fetch.Cycles 11350991 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu0.fetch.SquashCycles 1703319 # Number of cycles fetch has spent squashing
+system.cpu0.fetch.BlockedCycles 34574956 # Number of cycles fetch has spent blocked
+system.cpu0.fetch.MiscStallCycles 35024 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu0.fetch.PendingTrapStallCycles 203611 # Number of stall cycles due to pending traps
+system.cpu0.fetch.PendingQuiesceStallCycles 316697 # Number of stall cycles due to pending quiesce instructions
+system.cpu0.fetch.IcacheWaitRetryStallCycles 225 # Number of stall cycles due to full MSHR
+system.cpu0.fetch.CacheLines 7365602 # Number of cache lines fetched
+system.cpu0.fetch.IcacheSquashes 218420 # Number of outstanding Icache misses that were squashed
+system.cpu0.fetch.rateDist::samples 69794661 # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::mean 0.857321 # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::stdev 2.189603 # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::0 60415505 84.09% 84.09% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::1 744936 1.04% 85.12% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::2 1526054 2.12% 87.25% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::3 669496 0.93% 88.18% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::4 2482176 3.45% 91.63% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::5 513952 0.72% 92.35% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::6 559997 0.78% 93.13% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::7 746719 1.04% 94.17% # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::8 4190923 5.83% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::0 58443670 83.74% 83.74% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::1 721745 1.03% 84.77% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::2 1525948 2.19% 86.96% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::3 670208 0.96% 87.92% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::4 2529232 3.62% 91.54% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::5 511055 0.73% 92.27% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::6 558087 0.80% 93.07% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::7 646305 0.93% 94.00% # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.rateDist::8 4188411 6.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu0.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.rateDist::total 71849758 # Number of instructions fetched each cycle (Total)
-system.cpu0.fetch.branchRate 0.115260 # Number of branch fetches per cycle
-system.cpu0.fetch.rate 0.588875 # Number of inst fetches per cycle
-system.cpu0.decode.IdleCycles 24832568 # Number of cycles decode is idle
-system.cpu0.decode.BlockedCycles 34702410 # Number of cycles decode is blocked
-system.cpu0.decode.RunCycles 10423010 # Number of cycles decode is running
-system.cpu0.decode.UnblockCycles 862232 # Number of cycles decode is unblocking
-system.cpu0.decode.SquashCycles 1029537 # Number of cycles decode is squashing
-system.cpu0.decode.BranchResolved 502827 # Number of times decode resolved a branch
-system.cpu0.decode.BranchMispred 32976 # Number of times decode detected a branch misprediction
-system.cpu0.decode.DecodedInsts 59359454 # Number of instructions handled by decode
-system.cpu0.decode.SquashedInsts 95150 # Number of squashed instructions handled by decode
-system.cpu0.rename.SquashCycles 1029537 # Number of cycles rename is squashing
-system.cpu0.rename.IdleCycles 25748676 # Number of cycles rename is idle
-system.cpu0.rename.BlockCycles 14416729 # Number of cycles rename is blocking
-system.cpu0.rename.serializeStallCycles 17004300 # count of cycles rename stalled for serializing inst
-system.cpu0.rename.RunCycles 9792924 # Number of cycles rename is running
-system.cpu0.rename.UnblockCycles 3857590 # Number of cycles rename is unblocking
-system.cpu0.rename.RenamedInsts 56337606 # Number of instructions processed by rename
-system.cpu0.rename.ROBFullEvents 6610 # Number of times rename has blocked due to ROB full
-system.cpu0.rename.IQFullEvents 598180 # Number of times rename has blocked due to IQ full
-system.cpu0.rename.LSQFullEvents 1362975 # Number of times rename has blocked due to LSQ full
-system.cpu0.rename.RenamedOperands 37819724 # Number of destination operands rename has renamed
-system.cpu0.rename.RenameLookups 68629747 # Number of register rename lookups that rename has made
-system.cpu0.rename.int_rename_lookups 68286150 # Number of integer rename lookups
-system.cpu0.rename.fp_rename_lookups 343597 # Number of floating rename lookups
-system.cpu0.rename.CommittedMaps 33121112 # Number of HB maps that are committed
-system.cpu0.rename.UndoneMaps 4698612 # Number of HB maps that are undone due to squashing
-system.cpu0.rename.serializingInsts 1343902 # count of serializing insts renamed
-system.cpu0.rename.tempSerializingInsts 201432 # count of temporary serializing insts renamed
-system.cpu0.rename.skidInsts 10333121 # count of insts added to the skid buffer
-system.cpu0.memDep0.insertedLoads 8734327 # Number of loads inserted to the mem dependence unit.
-system.cpu0.memDep0.insertedStores 5677673 # Number of stores inserted to the mem dependence unit.
-system.cpu0.memDep0.conflictingLoads 1105299 # Number of conflicting loads.
-system.cpu0.memDep0.conflictingStores 704273 # Number of conflicting stores.
-system.cpu0.iq.iqInstsAdded 50005822 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu0.iq.iqNonSpecInstsAdded 1695696 # Number of non-speculative instructions added to the IQ
-system.cpu0.iq.iqInstsIssued 48865145 # Number of instructions issued
-system.cpu0.iq.iqSquashedInstsIssued 103608 # Number of squashed instructions issued
-system.cpu0.iq.iqSquashedInstsExamined 5731519 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu0.iq.iqSquashedOperandsExamined 2860845 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu0.iq.iqSquashedNonSpecRemoved 1151664 # Number of squashed non-spec instructions that were removed
-system.cpu0.iq.issued_per_cycle::samples 71849758 # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::mean 0.680102 # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::stdev 1.326568 # Number of insts issued each cycle
+system.cpu0.fetch.rateDist::total 69794661 # Number of instructions fetched each cycle (Total)
+system.cpu0.fetch.branchRate 0.119460 # Number of branch fetches per cycle
+system.cpu0.fetch.rate 0.620970 # Number of inst fetches per cycle
+system.cpu0.decode.IdleCycles 23572170 # Number of cycles decode is idle
+system.cpu0.decode.BlockedCycles 33977525 # Number of cycles decode is blocked
+system.cpu0.decode.RunCycles 10309860 # Number of cycles decode is running
+system.cpu0.decode.UnblockCycles 863665 # Number of cycles decode is unblocking
+system.cpu0.decode.SquashCycles 1071440 # Number of cycles decode is squashing
+system.cpu0.decode.BranchResolved 494315 # Number of times decode resolved a branch
+system.cpu0.decode.BranchMispred 32656 # Number of times decode detected a branch misprediction
+system.cpu0.decode.DecodedInsts 58557743 # Number of instructions handled by decode
+system.cpu0.decode.SquashedInsts 90732 # Number of squashed instructions handled by decode
+system.cpu0.rename.SquashCycles 1071440 # Number of cycles rename is squashing
+system.cpu0.rename.IdleCycles 24508121 # Number of cycles rename is idle
+system.cpu0.rename.BlockCycles 14373596 # Number of cycles rename is blocking
+system.cpu0.rename.serializeStallCycles 16410684 # count of cycles rename stalled for serializing inst
+system.cpu0.rename.RunCycles 9644673 # Number of cycles rename is running
+system.cpu0.rename.UnblockCycles 3786145 # Number of cycles rename is unblocking
+system.cpu0.rename.RenamedInsts 55387876 # Number of instructions processed by rename
+system.cpu0.rename.ROBFullEvents 6888 # Number of times rename has blocked due to ROB full
+system.cpu0.rename.IQFullEvents 592503 # Number of times rename has blocked due to IQ full
+system.cpu0.rename.LSQFullEvents 1353497 # Number of times rename has blocked due to LSQ full
+system.cpu0.rename.RenamedOperands 37339158 # Number of destination operands rename has renamed
+system.cpu0.rename.RenameLookups 67830341 # Number of register rename lookups that rename has made
+system.cpu0.rename.int_rename_lookups 67526671 # Number of integer rename lookups
+system.cpu0.rename.fp_rename_lookups 303670 # Number of floating rename lookups
+system.cpu0.rename.CommittedMaps 32375017 # Number of HB maps that are committed
+system.cpu0.rename.UndoneMaps 4964141 # Number of HB maps that are undone due to squashing
+system.cpu0.rename.serializingInsts 1283235 # count of serializing insts renamed
+system.cpu0.rename.tempSerializingInsts 190076 # count of temporary serializing insts renamed
+system.cpu0.rename.skidInsts 10267361 # count of insts added to the skid buffer
+system.cpu0.memDep0.insertedLoads 8584787 # Number of loads inserted to the mem dependence unit.
+system.cpu0.memDep0.insertedStores 5466291 # Number of stores inserted to the mem dependence unit.
+system.cpu0.memDep0.conflictingLoads 1084962 # Number of conflicting loads.
+system.cpu0.memDep0.conflictingStores 724878 # Number of conflicting stores.
+system.cpu0.iq.iqInstsAdded 49128818 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu0.iq.iqNonSpecInstsAdded 1589448 # Number of non-speculative instructions added to the IQ
+system.cpu0.iq.iqInstsIssued 47805943 # Number of instructions issued
+system.cpu0.iq.iqSquashedInstsIssued 98656 # Number of squashed instructions issued
+system.cpu0.iq.iqSquashedInstsExamined 5900406 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu0.iq.iqSquashedOperandsExamined 3193389 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu0.iq.iqSquashedNonSpecRemoved 1078704 # Number of squashed non-spec instructions that were removed
+system.cpu0.iq.issued_per_cycle::samples 69794661 # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::mean 0.684951 # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::stdev 1.331704 # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::0 50068220 69.68% 69.68% # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::1 9955153 13.86% 83.54% # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::2 4454682 6.20% 89.74% # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::3 2911875 4.05% 93.79% # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::4 2358569 3.28% 97.08% # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::5 1157257 1.61% 98.69% # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::6 610758 0.85% 99.54% # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::7 286058 0.40% 99.93% # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::8 47186 0.07% 100.00% # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::0 48560473 69.58% 69.58% # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::1 9626391 13.79% 83.37% # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::2 4360326 6.25% 89.62% # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::3 2905573 4.16% 93.78% # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::4 2277062 3.26% 97.04% # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::5 1128487 1.62% 98.66% # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::6 610541 0.87% 99.53% # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::7 278212 0.40% 99.93% # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::8 47596 0.07% 100.00% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu0.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu0.iq.issued_per_cycle::total 71849758 # Number of insts issued each cycle
+system.cpu0.iq.issued_per_cycle::total 69794661 # Number of insts issued each cycle
system.cpu0.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu0.iq.fu_full::IntAlu 80509 12.84% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::IntMult 1 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::IntDiv 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::FloatAdd 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::FloatCmp 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::FloatCvt 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::FloatMult 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::FloatDiv 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::FloatSqrt 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdAdd 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdAddAcc 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdAlu 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdCmp 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdCvt 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdMisc 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdMult 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdMultAcc 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdShift 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdShiftAcc 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdSqrt 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdFloatAdd 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdFloatAlu 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdFloatCmp 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdFloatCvt 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdFloatDiv 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdFloatMisc 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdFloatMult 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdFloatMultAcc 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::SimdFloatSqrt 0 0.00% 12.84% # attempts to use FU when none available
-system.cpu0.iq.fu_full::MemRead 294043 46.91% 59.75% # attempts to use FU when none available
-system.cpu0.iq.fu_full::MemWrite 252280 40.25% 100.00% # attempts to use FU when none available
+system.cpu0.iq.fu_full::IntAlu 83272 13.43% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::IntMult 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::IntDiv 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::FloatAdd 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::FloatCmp 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::FloatCvt 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::FloatMult 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::FloatDiv 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::FloatSqrt 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdAdd 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdAddAcc 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdAlu 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdCmp 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdCvt 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdMisc 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdMult 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdMultAcc 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdShift 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdShiftAcc 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdSqrt 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdFloatAdd 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdFloatAlu 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdFloatCmp 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdFloatCvt 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdFloatDiv 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdFloatMisc 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdFloatMult 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdFloatMultAcc 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::SimdFloatSqrt 0 0.00% 13.43% # attempts to use FU when none available
+system.cpu0.iq.fu_full::MemRead 288642 46.54% 59.97% # attempts to use FU when none available
+system.cpu0.iq.fu_full::MemWrite 248279 40.03% 100.00% # attempts to use FU when none available
system.cpu0.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu0.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu0.iq.FU_type_0::No_OpClass 2557 0.01% 0.01% # Type of FU issued
-system.cpu0.iq.FU_type_0::IntAlu 33918404 69.41% 69.42% # Type of FU issued
-system.cpu0.iq.FU_type_0::IntMult 54116 0.11% 69.53% # Type of FU issued
-system.cpu0.iq.FU_type_0::IntDiv 0 0.00% 69.53% # Type of FU issued
-system.cpu0.iq.FU_type_0::FloatAdd 12070 0.02% 69.55% # Type of FU issued
-system.cpu0.iq.FU_type_0::FloatCmp 0 0.00% 69.55% # Type of FU issued
-system.cpu0.iq.FU_type_0::FloatCvt 0 0.00% 69.55% # Type of FU issued
-system.cpu0.iq.FU_type_0::FloatMult 0 0.00% 69.55% # Type of FU issued
-system.cpu0.iq.FU_type_0::FloatDiv 1267 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::FloatSqrt 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdAdd 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdAddAcc 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdAlu 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdCmp 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdCvt 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdMisc 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdMult 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdMultAcc 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdShift 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdShiftAcc 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdSqrt 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdFloatAdd 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdFloatAlu 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdFloatCmp 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdFloatCvt 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdFloatDiv 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdFloatMisc 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdFloatMult 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::SimdFloatSqrt 0 0.00% 69.56% # Type of FU issued
-system.cpu0.iq.FU_type_0::MemRead 8648673 17.70% 87.25% # Type of FU issued
-system.cpu0.iq.FU_type_0::MemWrite 5478002 11.21% 98.47% # Type of FU issued
-system.cpu0.iq.FU_type_0::IprAccess 750056 1.53% 100.00% # Type of FU issued
+system.cpu0.iq.FU_type_0::No_OpClass 3328 0.01% 0.01% # Type of FU issued
+system.cpu0.iq.FU_type_0::IntAlu 33277792 69.61% 69.62% # Type of FU issued
+system.cpu0.iq.FU_type_0::IntMult 52563 0.11% 69.73% # Type of FU issued
+system.cpu0.iq.FU_type_0::IntDiv 0 0.00% 69.73% # Type of FU issued
+system.cpu0.iq.FU_type_0::FloatAdd 13047 0.03% 69.75% # Type of FU issued
+system.cpu0.iq.FU_type_0::FloatCmp 0 0.00% 69.75% # Type of FU issued
+system.cpu0.iq.FU_type_0::FloatCvt 0 0.00% 69.75% # Type of FU issued
+system.cpu0.iq.FU_type_0::FloatMult 0 0.00% 69.75% # Type of FU issued
+system.cpu0.iq.FU_type_0::FloatDiv 1656 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::FloatSqrt 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdAdd 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdAddAcc 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdAlu 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdCmp 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdCvt 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdMisc 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdMult 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdMultAcc 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdShift 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdShiftAcc 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdSqrt 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdFloatAdd 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdFloatAlu 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdFloatCmp 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdFloatCvt 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdFloatDiv 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdFloatMisc 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdFloatMult 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::SimdFloatSqrt 0 0.00% 69.76% # Type of FU issued
+system.cpu0.iq.FU_type_0::MemRead 8484999 17.75% 87.51% # Type of FU issued
+system.cpu0.iq.FU_type_0::MemWrite 5253957 10.99% 98.50% # Type of FU issued
+system.cpu0.iq.FU_type_0::IprAccess 718601 1.50% 100.00% # Type of FU issued
system.cpu0.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu0.iq.FU_type_0::total 48865145 # Type of FU issued
-system.cpu0.iq.rate 0.476270 # Inst issue rate
-system.cpu0.iq.fu_busy_cnt 626833 # FU busy when requested
-system.cpu0.iq.fu_busy_rate 0.012828 # FU busy rate (busy events/executed inst)
-system.cpu0.iq.int_inst_queue_reads 169818867 # Number of integer instruction queue reads
-system.cpu0.iq.int_inst_queue_writes 57206555 # Number of integer instruction queue writes
-system.cpu0.iq.int_inst_queue_wakeup_accesses 47890608 # Number of integer instruction queue wakeup accesses
-system.cpu0.iq.fp_inst_queue_reads 491622 # Number of floating instruction queue reads
-system.cpu0.iq.fp_inst_queue_writes 238128 # Number of floating instruction queue writes
-system.cpu0.iq.fp_inst_queue_wakeup_accesses 232129 # Number of floating instruction queue wakeup accesses
-system.cpu0.iq.int_alu_accesses 49232078 # Number of integer alu accesses
-system.cpu0.iq.fp_alu_accesses 257343 # Number of floating point alu accesses
-system.cpu0.iew.lsq.thread0.forwLoads 523556 # Number of loads that had data forwarded from stores
+system.cpu0.iq.FU_type_0::total 47805943 # Type of FU issued
+system.cpu0.iq.rate 0.496120 # Inst issue rate
+system.cpu0.iq.fu_busy_cnt 620193 # FU busy when requested
+system.cpu0.iq.fu_busy_rate 0.012973 # FU busy rate (busy events/executed inst)
+system.cpu0.iq.int_inst_queue_reads 165689680 # Number of integer instruction queue reads
+system.cpu0.iq.int_inst_queue_writes 56419476 # Number of integer instruction queue writes
+system.cpu0.iq.int_inst_queue_wakeup_accesses 46799675 # Number of integer instruction queue wakeup accesses
+system.cpu0.iq.fp_inst_queue_reads 435716 # Number of floating instruction queue reads
+system.cpu0.iq.fp_inst_queue_writes 211307 # Number of floating instruction queue writes
+system.cpu0.iq.fp_inst_queue_wakeup_accesses 205983 # Number of floating instruction queue wakeup accesses
+system.cpu0.iq.int_alu_accesses 48194794 # Number of integer alu accesses
+system.cpu0.iq.fp_alu_accesses 228014 # Number of floating point alu accesses
+system.cpu0.iew.lsq.thread0.forwLoads 514272 # Number of loads that had data forwarded from stores
system.cpu0.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu0.iew.lsq.thread0.squashedLoads 1075506 # Number of loads squashed
-system.cpu0.iew.lsq.thread0.ignoredResponses 2442 # Number of memory responses ignored because the instruction is squashed
-system.cpu0.iew.lsq.thread0.memOrderViolation 11895 # Number of memory ordering violations
-system.cpu0.iew.lsq.thread0.squashedStores 454594 # Number of stores squashed
+system.cpu0.iew.lsq.thread0.squashedLoads 1137404 # Number of loads squashed
+system.cpu0.iew.lsq.thread0.ignoredResponses 2618 # Number of memory responses ignored because the instruction is squashed
+system.cpu0.iew.lsq.thread0.memOrderViolation 12330 # Number of memory ordering violations
+system.cpu0.iew.lsq.thread0.squashedStores 467046 # Number of stores squashed
system.cpu0.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu0.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu0.iew.lsq.thread0.rescheduledLoads 18421 # Number of loads that were rescheduled
-system.cpu0.iew.lsq.thread0.cacheBlocked 86028 # Number of times an access to memory failed due to the cache being blocked
+system.cpu0.iew.lsq.thread0.rescheduledLoads 18608 # Number of loads that were rescheduled
+system.cpu0.iew.lsq.thread0.cacheBlocked 143062 # Number of times an access to memory failed due to the cache being blocked
system.cpu0.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu0.iew.iewSquashCycles 1029537 # Number of cycles IEW is squashing
-system.cpu0.iew.iewBlockCycles 10326104 # Number of cycles IEW is blocking
-system.cpu0.iew.iewUnblockCycles 769928 # Number of cycles IEW is unblocking
-system.cpu0.iew.iewDispatchedInsts 54791843 # Number of instructions dispatched to IQ
-system.cpu0.iew.iewDispSquashedInsts 549393 # Number of squashed instructions skipped by dispatch
-system.cpu0.iew.iewDispLoadInsts 8734327 # Number of dispatched load instructions
-system.cpu0.iew.iewDispStoreInsts 5677673 # Number of dispatched store instructions
-system.cpu0.iew.iewDispNonSpecInsts 1493453 # Number of dispatched non-speculative instructions
-system.cpu0.iew.iewIQFullEvents 559696 # Number of times the IQ has become full, causing a stall
-system.cpu0.iew.iewLSQFullEvents 5669 # Number of times the LSQ has become full, causing a stall
-system.cpu0.iew.memOrderViolationEvents 11895 # Number of memory order violations
-system.cpu0.iew.predictedTakenIncorrect 183351 # Number of branches that were predicted taken incorrectly
-system.cpu0.iew.predictedNotTakenIncorrect 329192 # Number of branches that were predicted not taken incorrectly
-system.cpu0.iew.branchMispredicts 512543 # Number of branch mispredicts detected at execute
-system.cpu0.iew.iewExecutedInsts 48451300 # Number of executed instructions
-system.cpu0.iew.iewExecLoadInsts 8354077 # Number of load instructions executed
-system.cpu0.iew.iewExecSquashedInsts 413845 # Number of squashed instructions skipped in execute
+system.cpu0.iew.iewSquashCycles 1071440 # Number of cycles IEW is squashing
+system.cpu0.iew.iewBlockCycles 10277613 # Number of cycles IEW is blocking
+system.cpu0.iew.iewUnblockCycles 727728 # Number of cycles IEW is unblocking
+system.cpu0.iew.iewDispatchedInsts 53688552 # Number of instructions dispatched to IQ
+system.cpu0.iew.iewDispSquashedInsts 610167 # Number of squashed instructions skipped by dispatch
+system.cpu0.iew.iewDispLoadInsts 8584787 # Number of dispatched load instructions
+system.cpu0.iew.iewDispStoreInsts 5466291 # Number of dispatched store instructions
+system.cpu0.iew.iewDispNonSpecInsts 1400307 # Number of dispatched non-speculative instructions
+system.cpu0.iew.iewIQFullEvents 521112 # Number of times the IQ has become full, causing a stall
+system.cpu0.iew.iewLSQFullEvents 4713 # Number of times the LSQ has become full, causing a stall
+system.cpu0.iew.memOrderViolationEvents 12330 # Number of memory order violations
+system.cpu0.iew.predictedTakenIncorrect 181936 # Number of branches that were predicted taken incorrectly
+system.cpu0.iew.predictedNotTakenIncorrect 316829 # Number of branches that were predicted not taken incorrectly
+system.cpu0.iew.branchMispredicts 498765 # Number of branch mispredicts detected at execute
+system.cpu0.iew.iewExecutedInsts 47397397 # Number of executed instructions
+system.cpu0.iew.iewExecLoadInsts 8205181 # Number of load instructions executed
+system.cpu0.iew.iewExecSquashedInsts 408546 # Number of squashed instructions skipped in execute
system.cpu0.iew.exec_swp 0 # number of swp insts executed
-system.cpu0.iew.exec_nop 3090325 # number of nop insts executed
-system.cpu0.iew.exec_refs 13784796 # number of memory reference insts executed
-system.cpu0.iew.exec_branches 7754310 # Number of branches executed
-system.cpu0.iew.exec_stores 5430719 # Number of stores executed
-system.cpu0.iew.exec_rate 0.472236 # Inst execution rate
-system.cpu0.iew.wb_sent 48208648 # cumulative count of insts sent to commit
-system.cpu0.iew.wb_count 48122737 # cumulative count of insts written-back
-system.cpu0.iew.wb_producers 24107105 # num instructions producing a value
-system.cpu0.iew.wb_consumers 32426814 # num instructions consuming a value
+system.cpu0.iew.exec_nop 2970286 # number of nop insts executed
+system.cpu0.iew.exec_refs 13410008 # number of memory reference insts executed
+system.cpu0.iew.exec_branches 7582856 # Number of branches executed
+system.cpu0.iew.exec_stores 5204827 # Number of stores executed
+system.cpu0.iew.exec_rate 0.491880 # Inst execution rate
+system.cpu0.iew.wb_sent 47094366 # cumulative count of insts sent to commit
+system.cpu0.iew.wb_count 47005658 # cumulative count of insts written-back
+system.cpu0.iew.wb_producers 23624719 # num instructions producing a value
+system.cpu0.iew.wb_consumers 31676204 # num instructions consuming a value
system.cpu0.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu0.iew.wb_rate 0.469034 # insts written-back per cycle
-system.cpu0.iew.wb_fanout 0.743431 # average fanout of values written-back
+system.cpu0.iew.wb_rate 0.487815 # insts written-back per cycle
+system.cpu0.iew.wb_fanout 0.745819 # average fanout of values written-back
system.cpu0.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu0.commit.commitSquashedInsts 6216029 # The number of squashed insts skipped by commit
-system.cpu0.commit.commitNonSpecStalls 544032 # The number of times commit has been forced to stall to communicate backwards
-system.cpu0.commit.branchMispredicts 479899 # The number of times a branch was mispredicted
-system.cpu0.commit.committed_per_cycle::samples 70820221 # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::mean 0.684637 # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::stdev 1.594318 # Number of insts commited each cycle
+system.cpu0.commit.commitSquashedInsts 6363159 # The number of squashed insts skipped by commit
+system.cpu0.commit.commitNonSpecStalls 510744 # The number of times commit has been forced to stall to communicate backwards
+system.cpu0.commit.branchMispredicts 465851 # The number of times a branch was mispredicted
+system.cpu0.commit.committed_per_cycle::samples 68723221 # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::mean 0.687218 # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::stdev 1.593416 # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::0 52470926 74.09% 74.09% # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::1 7676401 10.84% 84.93% # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::2 4235846 5.98% 90.91% # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::3 2227139 3.14% 94.06% # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::4 1283042 1.81% 95.87% # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::5 528527 0.75% 96.61% # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::6 441494 0.62% 97.24% # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::7 421867 0.60% 97.83% # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::8 1534979 2.17% 100.00% # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::0 50805017 73.93% 73.93% # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::1 7482510 10.89% 84.81% # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::2 4158339 6.05% 90.87% # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::3 2211388 3.22% 94.08% # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::4 1226271 1.78% 95.87% # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::5 519535 0.76% 96.62% # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::6 434174 0.63% 97.26% # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::7 401210 0.58% 97.84% # Number of insts commited each cycle
+system.cpu0.commit.committed_per_cycle::8 1484777 2.16% 100.00% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu0.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu0.commit.committed_per_cycle::total 70820221 # Number of insts commited each cycle
-system.cpu0.commit.committedInsts 48486178 # Number of instructions committed
-system.cpu0.commit.committedOps 48486178 # Number of ops (including micro ops) committed
+system.cpu0.commit.committed_per_cycle::total 68723221 # Number of insts commited each cycle
+system.cpu0.commit.committedInsts 47227841 # Number of instructions committed
+system.cpu0.commit.committedOps 47227841 # Number of ops (including micro ops) committed
system.cpu0.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu0.commit.refs 12881900 # Number of memory references committed
-system.cpu0.commit.loads 7658821 # Number of loads committed
-system.cpu0.commit.membars 183715 # Number of memory barriers committed
-system.cpu0.commit.branches 7346956 # Number of branches committed
-system.cpu0.commit.fp_insts 229898 # Number of committed floating point instructions.
-system.cpu0.commit.int_insts 44900899 # Number of committed integer instructions.
-system.cpu0.commit.function_calls 613493 # Number of function calls committed.
-system.cpu0.commit.bw_lim_events 1534979 # number cycles where commit BW limit reached
+system.cpu0.commit.refs 12446628 # Number of memory references committed
+system.cpu0.commit.loads 7447383 # Number of loads committed
+system.cpu0.commit.membars 170869 # Number of memory barriers committed
+system.cpu0.commit.branches 7170885 # Number of branches committed
+system.cpu0.commit.fp_insts 203520 # Number of committed floating point instructions.
+system.cpu0.commit.int_insts 43794871 # Number of committed integer instructions.
+system.cpu0.commit.function_calls 589410 # Number of function calls committed.
+system.cpu0.commit.bw_lim_events 1484777 # number cycles where commit BW limit reached
system.cpu0.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu0.rob.rob_reads 123809295 # The number of ROB reads
-system.cpu0.rob.rob_writes 110434143 # The number of ROB writes
-system.cpu0.timesIdled 1033297 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu0.idleCycles 30749900 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu0.quiesceCycles 3702120338 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
-system.cpu0.committedInsts 45684021 # Number of Instructions Simulated
-system.cpu0.committedOps 45684021 # Number of Ops (including micro ops) Simulated
-system.cpu0.committedInsts_total 45684021 # Number of Instructions Simulated
-system.cpu0.cpi 2.245854 # CPI: Cycles Per Instruction
-system.cpu0.cpi_total 2.245854 # CPI: Total CPI of All Threads
-system.cpu0.ipc 0.445265 # IPC: Instructions Per Cycle
-system.cpu0.ipc_total 0.445265 # IPC: Total IPC of All Threads
-system.cpu0.int_regfile_reads 63838240 # number of integer regfile reads
-system.cpu0.int_regfile_writes 34928793 # number of integer regfile writes
-system.cpu0.fp_regfile_reads 112215 # number of floating regfile reads
-system.cpu0.fp_regfile_writes 113746 # number of floating regfile writes
-system.cpu0.misc_regfile_reads 1561574 # number of misc regfile reads
-system.cpu0.misc_regfile_writes 757779 # number of misc regfile writes
+system.cpu0.rob.rob_reads 120629648 # The number of ROB reads
+system.cpu0.rob.rob_writes 108253472 # The number of ROB writes
+system.cpu0.timesIdled 983557 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu0.idleCycles 26564967 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu0.quiesceCycles 3700831730 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
+system.cpu0.committedInsts 44545141 # Number of Instructions Simulated
+system.cpu0.committedOps 44545141 # Number of Ops (including micro ops) Simulated
+system.cpu0.committedInsts_total 44545141 # Number of Instructions Simulated
+system.cpu0.cpi 2.163191 # CPI: Cycles Per Instruction
+system.cpu0.cpi_total 2.163191 # CPI: Total CPI of All Threads
+system.cpu0.ipc 0.462280 # IPC: Instructions Per Cycle
+system.cpu0.ipc_total 0.462280 # IPC: Total IPC of All Threads
+system.cpu0.int_regfile_reads 62595782 # number of integer regfile reads
+system.cpu0.int_regfile_writes 34216642 # number of integer regfile writes
+system.cpu0.fp_regfile_reads 100415 # number of floating regfile reads
+system.cpu0.fp_regfile_writes 101247 # number of floating regfile writes
+system.cpu0.misc_regfile_reads 1454133 # number of misc regfile reads
+system.cpu0.misc_regfile_writes 720721 # number of misc regfile writes
system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA
@@ -785,245 +943,245 @@ system.tsunami.ethernet.totalRxOrn 0 # to
system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
-system.cpu0.icache.replacements 812060 # number of replacements
-system.cpu0.icache.tagsinuse 510.054551 # Cycle average of tags in use
-system.cpu0.icache.total_refs 6590229 # Total number of references to valid blocks.
-system.cpu0.icache.sampled_refs 812572 # Sample count of references to valid blocks.
-system.cpu0.icache.avg_refs 8.110332 # Average number of references to valid blocks.
-system.cpu0.icache.warmup_cycle 23200943000 # Cycle when the warmup percentage was hit.
-system.cpu0.icache.occ_blocks::cpu0.inst 510.054551 # Average occupied blocks per requestor
-system.cpu0.icache.occ_percent::cpu0.inst 0.996200 # Average percentage of cache occupancy
-system.cpu0.icache.occ_percent::total 0.996200 # Average percentage of cache occupancy
-system.cpu0.icache.ReadReq_hits::cpu0.inst 6590229 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::total 6590229 # number of ReadReq hits
-system.cpu0.icache.demand_hits::cpu0.inst 6590229 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::total 6590229 # number of demand (read+write) hits
-system.cpu0.icache.overall_hits::cpu0.inst 6590229 # number of overall hits
-system.cpu0.icache.overall_hits::total 6590229 # number of overall hits
-system.cpu0.icache.ReadReq_misses::cpu0.inst 853981 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::total 853981 # number of ReadReq misses
-system.cpu0.icache.demand_misses::cpu0.inst 853981 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::total 853981 # number of demand (read+write) misses
-system.cpu0.icache.overall_misses::cpu0.inst 853981 # number of overall misses
-system.cpu0.icache.overall_misses::total 853981 # number of overall misses
-system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 11857055495 # number of ReadReq miss cycles
-system.cpu0.icache.ReadReq_miss_latency::total 11857055495 # number of ReadReq miss cycles
-system.cpu0.icache.demand_miss_latency::cpu0.inst 11857055495 # number of demand (read+write) miss cycles
-system.cpu0.icache.demand_miss_latency::total 11857055495 # number of demand (read+write) miss cycles
-system.cpu0.icache.overall_miss_latency::cpu0.inst 11857055495 # number of overall miss cycles
-system.cpu0.icache.overall_miss_latency::total 11857055495 # number of overall miss cycles
-system.cpu0.icache.ReadReq_accesses::cpu0.inst 7444210 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::total 7444210 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.demand_accesses::cpu0.inst 7444210 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::total 7444210 # number of demand (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu0.inst 7444210 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::total 7444210 # number of overall (read+write) accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.114717 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::total 0.114717 # miss rate for ReadReq accesses
-system.cpu0.icache.demand_miss_rate::cpu0.inst 0.114717 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::total 0.114717 # miss rate for demand accesses
-system.cpu0.icache.overall_miss_rate::cpu0.inst 0.114717 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::total 0.114717 # miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 13884.448828 # average ReadReq miss latency
-system.cpu0.icache.ReadReq_avg_miss_latency::total 13884.448828 # average ReadReq miss latency
-system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 13884.448828 # average overall miss latency
-system.cpu0.icache.demand_avg_miss_latency::total 13884.448828 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 13884.448828 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::total 13884.448828 # average overall miss latency
-system.cpu0.icache.blocked_cycles::no_mshrs 2511 # number of cycles access was blocked
-system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu0.icache.blocked::no_mshrs 127 # number of cycles access was blocked
-system.cpu0.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu0.icache.avg_blocked_cycles::no_mshrs 19.771654 # average number of cycles each access was blocked
-system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu0.icache.replacements 750148 # number of replacements
+system.cpu0.icache.tagsinuse 510.325521 # Cycle average of tags in use
+system.cpu0.icache.total_refs 6574672 # Total number of references to valid blocks.
+system.cpu0.icache.sampled_refs 750660 # Sample count of references to valid blocks.
+system.cpu0.icache.avg_refs 8.758522 # Average number of references to valid blocks.
+system.cpu0.icache.warmup_cycle 20341529000 # Cycle when the warmup percentage was hit.
+system.cpu0.icache.occ_blocks::cpu0.inst 510.325521 # Average occupied blocks per requestor
+system.cpu0.icache.occ_percent::cpu0.inst 0.996730 # Average percentage of cache occupancy
+system.cpu0.icache.occ_percent::total 0.996730 # Average percentage of cache occupancy
+system.cpu0.icache.ReadReq_hits::cpu0.inst 6574672 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::total 6574672 # number of ReadReq hits
+system.cpu0.icache.demand_hits::cpu0.inst 6574672 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::total 6574672 # number of demand (read+write) hits
+system.cpu0.icache.overall_hits::cpu0.inst 6574672 # number of overall hits
+system.cpu0.icache.overall_hits::total 6574672 # number of overall hits
+system.cpu0.icache.ReadReq_misses::cpu0.inst 790930 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::total 790930 # number of ReadReq misses
+system.cpu0.icache.demand_misses::cpu0.inst 790930 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::total 790930 # number of demand (read+write) misses
+system.cpu0.icache.overall_misses::cpu0.inst 790930 # number of overall misses
+system.cpu0.icache.overall_misses::total 790930 # number of overall misses
+system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 11244615993 # number of ReadReq miss cycles
+system.cpu0.icache.ReadReq_miss_latency::total 11244615993 # number of ReadReq miss cycles
+system.cpu0.icache.demand_miss_latency::cpu0.inst 11244615993 # number of demand (read+write) miss cycles
+system.cpu0.icache.demand_miss_latency::total 11244615993 # number of demand (read+write) miss cycles
+system.cpu0.icache.overall_miss_latency::cpu0.inst 11244615993 # number of overall miss cycles
+system.cpu0.icache.overall_miss_latency::total 11244615993 # number of overall miss cycles
+system.cpu0.icache.ReadReq_accesses::cpu0.inst 7365602 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::total 7365602 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.demand_accesses::cpu0.inst 7365602 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::total 7365602 # number of demand (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu0.inst 7365602 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::total 7365602 # number of overall (read+write) accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.107382 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::total 0.107382 # miss rate for ReadReq accesses
+system.cpu0.icache.demand_miss_rate::cpu0.inst 0.107382 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::total 0.107382 # miss rate for demand accesses
+system.cpu0.icache.overall_miss_rate::cpu0.inst 0.107382 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::total 0.107382 # miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 14216.954715 # average ReadReq miss latency
+system.cpu0.icache.ReadReq_avg_miss_latency::total 14216.954715 # average ReadReq miss latency
+system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 14216.954715 # average overall miss latency
+system.cpu0.icache.demand_avg_miss_latency::total 14216.954715 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 14216.954715 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::total 14216.954715 # average overall miss latency
+system.cpu0.icache.blocked_cycles::no_mshrs 2954 # number of cycles access was blocked
+system.cpu0.icache.blocked_cycles::no_targets 318 # number of cycles access was blocked
+system.cpu0.icache.blocked::no_mshrs 148 # number of cycles access was blocked
+system.cpu0.icache.blocked::no_targets 1 # number of cycles access was blocked
+system.cpu0.icache.avg_blocked_cycles::no_mshrs 19.959459 # average number of cycles each access was blocked
+system.cpu0.icache.avg_blocked_cycles::no_targets 318 # average number of cycles each access was blocked
system.cpu0.icache.fast_writes 0 # number of fast writes performed
system.cpu0.icache.cache_copies 0 # number of cache copies performed
-system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst 41272 # number of ReadReq MSHR hits
-system.cpu0.icache.ReadReq_mshr_hits::total 41272 # number of ReadReq MSHR hits
-system.cpu0.icache.demand_mshr_hits::cpu0.inst 41272 # number of demand (read+write) MSHR hits
-system.cpu0.icache.demand_mshr_hits::total 41272 # number of demand (read+write) MSHR hits
-system.cpu0.icache.overall_mshr_hits::cpu0.inst 41272 # number of overall MSHR hits
-system.cpu0.icache.overall_mshr_hits::total 41272 # number of overall MSHR hits
-system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 812709 # number of ReadReq MSHR misses
-system.cpu0.icache.ReadReq_mshr_misses::total 812709 # number of ReadReq MSHR misses
-system.cpu0.icache.demand_mshr_misses::cpu0.inst 812709 # number of demand (read+write) MSHR misses
-system.cpu0.icache.demand_mshr_misses::total 812709 # number of demand (read+write) MSHR misses
-system.cpu0.icache.overall_mshr_misses::cpu0.inst 812709 # number of overall MSHR misses
-system.cpu0.icache.overall_mshr_misses::total 812709 # number of overall MSHR misses
-system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 9799988995 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_latency::total 9799988995 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 9799988995 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::total 9799988995 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 9799988995 # number of overall MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::total 9799988995 # number of overall MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.109173 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.109173 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.109173 # mshr miss rate for demand accesses
-system.cpu0.icache.demand_mshr_miss_rate::total 0.109173 # mshr miss rate for demand accesses
-system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.109173 # mshr miss rate for overall accesses
-system.cpu0.icache.overall_mshr_miss_rate::total 0.109173 # mshr miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 12058.423119 # average ReadReq mshr miss latency
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 12058.423119 # average ReadReq mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 12058.423119 # average overall mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::total 12058.423119 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 12058.423119 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::total 12058.423119 # average overall mshr miss latency
+system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst 40102 # number of ReadReq MSHR hits
+system.cpu0.icache.ReadReq_mshr_hits::total 40102 # number of ReadReq MSHR hits
+system.cpu0.icache.demand_mshr_hits::cpu0.inst 40102 # number of demand (read+write) MSHR hits
+system.cpu0.icache.demand_mshr_hits::total 40102 # number of demand (read+write) MSHR hits
+system.cpu0.icache.overall_mshr_hits::cpu0.inst 40102 # number of overall MSHR hits
+system.cpu0.icache.overall_mshr_hits::total 40102 # number of overall MSHR hits
+system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 750828 # number of ReadReq MSHR misses
+system.cpu0.icache.ReadReq_mshr_misses::total 750828 # number of ReadReq MSHR misses
+system.cpu0.icache.demand_mshr_misses::cpu0.inst 750828 # number of demand (read+write) MSHR misses
+system.cpu0.icache.demand_mshr_misses::total 750828 # number of demand (read+write) MSHR misses
+system.cpu0.icache.overall_mshr_misses::cpu0.inst 750828 # number of overall MSHR misses
+system.cpu0.icache.overall_mshr_misses::total 750828 # number of overall MSHR misses
+system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 9260198495 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_latency::total 9260198495 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 9260198495 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::total 9260198495 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 9260198495 # number of overall MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::total 9260198495 # number of overall MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.101937 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.101937 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.101937 # mshr miss rate for demand accesses
+system.cpu0.icache.demand_mshr_miss_rate::total 0.101937 # mshr miss rate for demand accesses
+system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.101937 # mshr miss rate for overall accesses
+system.cpu0.icache.overall_mshr_miss_rate::total 0.101937 # mshr miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 12333.315347 # average ReadReq mshr miss latency
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 12333.315347 # average ReadReq mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 12333.315347 # average overall mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::total 12333.315347 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 12333.315347 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::total 12333.315347 # average overall mshr miss latency
system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu0.dcache.replacements 1218511 # number of replacements
-system.cpu0.dcache.tagsinuse 505.616339 # Cycle average of tags in use
-system.cpu0.dcache.total_refs 9815926 # Total number of references to valid blocks.
-system.cpu0.dcache.sampled_refs 1218945 # Sample count of references to valid blocks.
-system.cpu0.dcache.avg_refs 8.052805 # Average number of references to valid blocks.
-system.cpu0.dcache.warmup_cycle 23286000 # Cycle when the warmup percentage was hit.
-system.cpu0.dcache.occ_blocks::cpu0.data 505.616339 # Average occupied blocks per requestor
-system.cpu0.dcache.occ_percent::cpu0.data 0.987532 # Average percentage of cache occupancy
-system.cpu0.dcache.occ_percent::total 0.987532 # Average percentage of cache occupancy
-system.cpu0.dcache.ReadReq_hits::cpu0.data 6063177 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::total 6063177 # number of ReadReq hits
-system.cpu0.dcache.WriteReq_hits::cpu0.data 3417347 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::total 3417347 # number of WriteReq hits
-system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 151987 # number of LoadLockedReq hits
-system.cpu0.dcache.LoadLockedReq_hits::total 151987 # number of LoadLockedReq hits
-system.cpu0.dcache.StoreCondReq_hits::cpu0.data 174443 # number of StoreCondReq hits
-system.cpu0.dcache.StoreCondReq_hits::total 174443 # number of StoreCondReq hits
-system.cpu0.dcache.demand_hits::cpu0.data 9480524 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::total 9480524 # number of demand (read+write) hits
-system.cpu0.dcache.overall_hits::cpu0.data 9480524 # number of overall hits
-system.cpu0.dcache.overall_hits::total 9480524 # number of overall hits
-system.cpu0.dcache.ReadReq_misses::cpu0.data 1492446 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::total 1492446 # number of ReadReq misses
-system.cpu0.dcache.WriteReq_misses::cpu0.data 1612731 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::total 1612731 # number of WriteReq misses
-system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 19429 # number of LoadLockedReq misses
-system.cpu0.dcache.LoadLockedReq_misses::total 19429 # number of LoadLockedReq misses
-system.cpu0.dcache.StoreCondReq_misses::cpu0.data 4062 # number of StoreCondReq misses
-system.cpu0.dcache.StoreCondReq_misses::total 4062 # number of StoreCondReq misses
-system.cpu0.dcache.demand_misses::cpu0.data 3105177 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::total 3105177 # number of demand (read+write) misses
-system.cpu0.dcache.overall_misses::cpu0.data 3105177 # number of overall misses
-system.cpu0.dcache.overall_misses::total 3105177 # number of overall misses
-system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 34499425000 # number of ReadReq miss cycles
-system.cpu0.dcache.ReadReq_miss_latency::total 34499425000 # number of ReadReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 55944257946 # number of WriteReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::total 55944257946 # number of WriteReq miss cycles
-system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 264930500 # number of LoadLockedReq miss cycles
-system.cpu0.dcache.LoadLockedReq_miss_latency::total 264930500 # number of LoadLockedReq miss cycles
-system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 47614500 # number of StoreCondReq miss cycles
-system.cpu0.dcache.StoreCondReq_miss_latency::total 47614500 # number of StoreCondReq miss cycles
-system.cpu0.dcache.demand_miss_latency::cpu0.data 90443682946 # number of demand (read+write) miss cycles
-system.cpu0.dcache.demand_miss_latency::total 90443682946 # number of demand (read+write) miss cycles
-system.cpu0.dcache.overall_miss_latency::cpu0.data 90443682946 # number of overall miss cycles
-system.cpu0.dcache.overall_miss_latency::total 90443682946 # number of overall miss cycles
-system.cpu0.dcache.ReadReq_accesses::cpu0.data 7555623 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::total 7555623 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu0.data 5030078 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::total 5030078 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 171416 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::total 171416 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 178505 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::total 178505 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.demand_accesses::cpu0.data 12585701 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::total 12585701 # number of demand (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu0.data 12585701 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::total 12585701 # number of overall (read+write) accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.197528 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::total 0.197528 # miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.320617 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::total 0.320617 # miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.113344 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.113344 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.022756 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::total 0.022756 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_miss_rate::cpu0.data 0.246723 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::total 0.246723 # miss rate for demand accesses
-system.cpu0.dcache.overall_miss_rate::cpu0.data 0.246723 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::total 0.246723 # miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 23116.028989 # average ReadReq miss latency
-system.cpu0.dcache.ReadReq_avg_miss_latency::total 23116.028989 # average ReadReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 34689.144033 # average WriteReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::total 34689.144033 # average WriteReq miss latency
-system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 13635.827886 # average LoadLockedReq miss latency
-system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 13635.827886 # average LoadLockedReq miss latency
-system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 11721.935007 # average StoreCondReq miss latency
-system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 11721.935007 # average StoreCondReq miss latency
-system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 29126.739940 # average overall miss latency
-system.cpu0.dcache.demand_avg_miss_latency::total 29126.739940 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 29126.739940 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::total 29126.739940 # average overall miss latency
-system.cpu0.dcache.blocked_cycles::no_mshrs 1403245 # number of cycles access was blocked
-system.cpu0.dcache.blocked_cycles::no_targets 435 # number of cycles access was blocked
-system.cpu0.dcache.blocked::no_mshrs 52795 # number of cycles access was blocked
+system.cpu0.dcache.replacements 1172092 # number of replacements
+system.cpu0.dcache.tagsinuse 505.853040 # Cycle average of tags in use
+system.cpu0.dcache.total_refs 9524802 # Total number of references to valid blocks.
+system.cpu0.dcache.sampled_refs 1172488 # Sample count of references to valid blocks.
+system.cpu0.dcache.avg_refs 8.123582 # Average number of references to valid blocks.
+system.cpu0.dcache.warmup_cycle 21811000 # Cycle when the warmup percentage was hit.
+system.cpu0.dcache.occ_blocks::cpu0.data 505.853040 # Average occupied blocks per requestor
+system.cpu0.dcache.occ_percent::cpu0.data 0.987994 # Average percentage of cache occupancy
+system.cpu0.dcache.occ_percent::total 0.987994 # Average percentage of cache occupancy
+system.cpu0.dcache.ReadReq_hits::cpu0.data 5943112 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::total 5943112 # number of ReadReq hits
+system.cpu0.dcache.WriteReq_hits::cpu0.data 3262323 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::total 3262323 # number of WriteReq hits
+system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 143230 # number of LoadLockedReq hits
+system.cpu0.dcache.LoadLockedReq_hits::total 143230 # number of LoadLockedReq hits
+system.cpu0.dcache.StoreCondReq_hits::cpu0.data 162594 # number of StoreCondReq hits
+system.cpu0.dcache.StoreCondReq_hits::total 162594 # number of StoreCondReq hits
+system.cpu0.dcache.demand_hits::cpu0.data 9205435 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::total 9205435 # number of demand (read+write) hits
+system.cpu0.dcache.overall_hits::cpu0.data 9205435 # number of overall hits
+system.cpu0.dcache.overall_hits::total 9205435 # number of overall hits
+system.cpu0.dcache.ReadReq_misses::cpu0.data 1417911 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::total 1417911 # number of ReadReq misses
+system.cpu0.dcache.WriteReq_misses::cpu0.data 1553318 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::total 1553318 # number of WriteReq misses
+system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 17723 # number of LoadLockedReq misses
+system.cpu0.dcache.LoadLockedReq_misses::total 17723 # number of LoadLockedReq misses
+system.cpu0.dcache.StoreCondReq_misses::cpu0.data 5875 # number of StoreCondReq misses
+system.cpu0.dcache.StoreCondReq_misses::total 5875 # number of StoreCondReq misses
+system.cpu0.dcache.demand_misses::cpu0.data 2971229 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::total 2971229 # number of demand (read+write) misses
+system.cpu0.dcache.overall_misses::cpu0.data 2971229 # number of overall misses
+system.cpu0.dcache.overall_misses::total 2971229 # number of overall misses
+system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 31710477500 # number of ReadReq miss cycles
+system.cpu0.dcache.ReadReq_miss_latency::total 31710477500 # number of ReadReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 68102427025 # number of WriteReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::total 68102427025 # number of WriteReq miss cycles
+system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 236251500 # number of LoadLockedReq miss cycles
+system.cpu0.dcache.LoadLockedReq_miss_latency::total 236251500 # number of LoadLockedReq miss cycles
+system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 44454500 # number of StoreCondReq miss cycles
+system.cpu0.dcache.StoreCondReq_miss_latency::total 44454500 # number of StoreCondReq miss cycles
+system.cpu0.dcache.demand_miss_latency::cpu0.data 99812904525 # number of demand (read+write) miss cycles
+system.cpu0.dcache.demand_miss_latency::total 99812904525 # number of demand (read+write) miss cycles
+system.cpu0.dcache.overall_miss_latency::cpu0.data 99812904525 # number of overall miss cycles
+system.cpu0.dcache.overall_miss_latency::total 99812904525 # number of overall miss cycles
+system.cpu0.dcache.ReadReq_accesses::cpu0.data 7361023 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::total 7361023 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu0.data 4815641 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::total 4815641 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 160953 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::total 160953 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 168469 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::total 168469 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.demand_accesses::cpu0.data 12176664 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::total 12176664 # number of demand (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu0.data 12176664 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::total 12176664 # number of overall (read+write) accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.192624 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::total 0.192624 # miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.322557 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::total 0.322557 # miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.110113 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.110113 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.034873 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::total 0.034873 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_miss_rate::cpu0.data 0.244010 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::total 0.244010 # miss rate for demand accesses
+system.cpu0.dcache.overall_miss_rate::cpu0.data 0.244010 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::total 0.244010 # miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 22364.222790 # average ReadReq miss latency
+system.cpu0.dcache.ReadReq_avg_miss_latency::total 22364.222790 # average ReadReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 43843.196966 # average WriteReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::total 43843.196966 # average WriteReq miss latency
+system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 13330.220617 # average LoadLockedReq miss latency
+system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 13330.220617 # average LoadLockedReq miss latency
+system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 7566.723404 # average StoreCondReq miss latency
+system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 7566.723404 # average StoreCondReq miss latency
+system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 33593.137562 # average overall miss latency
+system.cpu0.dcache.demand_avg_miss_latency::total 33593.137562 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 33593.137562 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::total 33593.137562 # average overall miss latency
+system.cpu0.dcache.blocked_cycles::no_mshrs 2427231 # number of cycles access was blocked
+system.cpu0.dcache.blocked_cycles::no_targets 1005 # number of cycles access was blocked
+system.cpu0.dcache.blocked::no_mshrs 46334 # number of cycles access was blocked
system.cpu0.dcache.blocked::no_targets 7 # number of cycles access was blocked
-system.cpu0.dcache.avg_blocked_cycles::no_mshrs 26.579127 # average number of cycles each access was blocked
-system.cpu0.dcache.avg_blocked_cycles::no_targets 62.142857 # average number of cycles each access was blocked
+system.cpu0.dcache.avg_blocked_cycles::no_mshrs 52.385527 # average number of cycles each access was blocked
+system.cpu0.dcache.avg_blocked_cycles::no_targets 143.571429 # average number of cycles each access was blocked
system.cpu0.dcache.fast_writes 0 # number of fast writes performed
system.cpu0.dcache.cache_copies 0 # number of cache copies performed
-system.cpu0.dcache.writebacks::writebacks 710192 # number of writebacks
-system.cpu0.dcache.writebacks::total 710192 # number of writebacks
-system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 524907 # number of ReadReq MSHR hits
-system.cpu0.dcache.ReadReq_mshr_hits::total 524907 # number of ReadReq MSHR hits
-system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 1358576 # number of WriteReq MSHR hits
-system.cpu0.dcache.WriteReq_mshr_hits::total 1358576 # number of WriteReq MSHR hits
-system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data 4179 # number of LoadLockedReq MSHR hits
-system.cpu0.dcache.LoadLockedReq_mshr_hits::total 4179 # number of LoadLockedReq MSHR hits
-system.cpu0.dcache.demand_mshr_hits::cpu0.data 1883483 # number of demand (read+write) MSHR hits
-system.cpu0.dcache.demand_mshr_hits::total 1883483 # number of demand (read+write) MSHR hits
-system.cpu0.dcache.overall_mshr_hits::cpu0.data 1883483 # number of overall MSHR hits
-system.cpu0.dcache.overall_mshr_hits::total 1883483 # number of overall MSHR hits
-system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 967539 # number of ReadReq MSHR misses
-system.cpu0.dcache.ReadReq_mshr_misses::total 967539 # number of ReadReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 254155 # number of WriteReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::total 254155 # number of WriteReq MSHR misses
-system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 15250 # number of LoadLockedReq MSHR misses
-system.cpu0.dcache.LoadLockedReq_mshr_misses::total 15250 # number of LoadLockedReq MSHR misses
-system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 4062 # number of StoreCondReq MSHR misses
-system.cpu0.dcache.StoreCondReq_mshr_misses::total 4062 # number of StoreCondReq MSHR misses
-system.cpu0.dcache.demand_mshr_misses::cpu0.data 1221694 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.demand_mshr_misses::total 1221694 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.overall_mshr_misses::cpu0.data 1221694 # number of overall MSHR misses
-system.cpu0.dcache.overall_mshr_misses::total 1221694 # number of overall MSHR misses
-system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 23357450000 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_miss_latency::total 23357450000 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 8081474275 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::total 8081474275 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 163906000 # number of LoadLockedReq MSHR miss cycles
-system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 163906000 # number of LoadLockedReq MSHR miss cycles
-system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 39490500 # number of StoreCondReq MSHR miss cycles
-system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 39490500 # number of StoreCondReq MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 31438924275 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::total 31438924275 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 31438924275 # number of overall MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::total 31438924275 # number of overall MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 1451861000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 1451861000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 2167064498 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 2167064498 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 3618925498 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::total 3618925498 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.128055 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.128055 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.050527 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.050527 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.088965 # mshr miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.088965 # mshr miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.022756 # mshr miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.022756 # mshr miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.097070 # mshr miss rate for demand accesses
-system.cpu0.dcache.demand_mshr_miss_rate::total 0.097070 # mshr miss rate for demand accesses
-system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.097070 # mshr miss rate for overall accesses
-system.cpu0.dcache.overall_mshr_miss_rate::total 0.097070 # mshr miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 24141.094054 # average ReadReq mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 24141.094054 # average ReadReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 31797.423915 # average WriteReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 31797.423915 # average WriteReq mshr miss latency
-system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 10747.934426 # average LoadLockedReq mshr miss latency
-system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 10747.934426 # average LoadLockedReq mshr miss latency
-system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 9721.935007 # average StoreCondReq mshr miss latency
-system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 9721.935007 # average StoreCondReq mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 25733.877939 # average overall mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::total 25733.877939 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 25733.877939 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::total 25733.877939 # average overall mshr miss latency
+system.cpu0.dcache.writebacks::writebacks 669951 # number of writebacks
+system.cpu0.dcache.writebacks::total 669951 # number of writebacks
+system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data 478870 # number of ReadReq MSHR hits
+system.cpu0.dcache.ReadReq_mshr_hits::total 478870 # number of ReadReq MSHR hits
+system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data 1309589 # number of WriteReq MSHR hits
+system.cpu0.dcache.WriteReq_mshr_hits::total 1309589 # number of WriteReq MSHR hits
+system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data 3866 # number of LoadLockedReq MSHR hits
+system.cpu0.dcache.LoadLockedReq_mshr_hits::total 3866 # number of LoadLockedReq MSHR hits
+system.cpu0.dcache.demand_mshr_hits::cpu0.data 1788459 # number of demand (read+write) MSHR hits
+system.cpu0.dcache.demand_mshr_hits::total 1788459 # number of demand (read+write) MSHR hits
+system.cpu0.dcache.overall_mshr_hits::cpu0.data 1788459 # number of overall MSHR hits
+system.cpu0.dcache.overall_mshr_hits::total 1788459 # number of overall MSHR hits
+system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 939041 # number of ReadReq MSHR misses
+system.cpu0.dcache.ReadReq_mshr_misses::total 939041 # number of ReadReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 243729 # number of WriteReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::total 243729 # number of WriteReq MSHR misses
+system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 13857 # number of LoadLockedReq MSHR misses
+system.cpu0.dcache.LoadLockedReq_mshr_misses::total 13857 # number of LoadLockedReq MSHR misses
+system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 5874 # number of StoreCondReq MSHR misses
+system.cpu0.dcache.StoreCondReq_mshr_misses::total 5874 # number of StoreCondReq MSHR misses
+system.cpu0.dcache.demand_mshr_misses::cpu0.data 1182770 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.demand_mshr_misses::total 1182770 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.overall_mshr_misses::cpu0.data 1182770 # number of overall MSHR misses
+system.cpu0.dcache.overall_mshr_misses::total 1182770 # number of overall MSHR misses
+system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 20515201000 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_miss_latency::total 20515201000 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 9973935364 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::total 9973935364 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 136652000 # number of LoadLockedReq MSHR miss cycles
+system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 136652000 # number of LoadLockedReq MSHR miss cycles
+system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 32706500 # number of StoreCondReq MSHR miss cycles
+system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 32706500 # number of StoreCondReq MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 30489136364 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::total 30489136364 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 30489136364 # number of overall MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::total 30489136364 # number of overall MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 1471717500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 1471717500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 2287191498 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 2287191498 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 3758908998 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::total 3758908998 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.127569 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.127569 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.050612 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.050612 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.086093 # mshr miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.086093 # mshr miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.034867 # mshr miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.034867 # mshr miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.097134 # mshr miss rate for demand accesses
+system.cpu0.dcache.demand_mshr_miss_rate::total 0.097134 # mshr miss rate for demand accesses
+system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.097134 # mshr miss rate for overall accesses
+system.cpu0.dcache.overall_mshr_miss_rate::total 0.097134 # mshr miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 21846.970473 # average ReadReq mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 21846.970473 # average ReadReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 40922.234794 # average WriteReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 40922.234794 # average WriteReq mshr miss latency
+system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 9861.586202 # average LoadLockedReq mshr miss latency
+system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 9861.586202 # average LoadLockedReq mshr miss latency
+system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 5568.011576 # average StoreCondReq mshr miss latency
+system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 5568.011576 # average StoreCondReq mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 25777.739006 # average overall mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::total 25777.739006 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 25777.739006 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::total 25777.739006 # average overall mshr miss latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data inf # average WriteReq mshr uncacheable latency
@@ -1035,22 +1193,22 @@ system.cpu1.dtb.fetch_hits 0 # IT
system.cpu1.dtb.fetch_misses 0 # ITB misses
system.cpu1.dtb.fetch_acv 0 # ITB acv
system.cpu1.dtb.fetch_accesses 0 # ITB accesses
-system.cpu1.dtb.read_hits 2472786 # DTB read hits
-system.cpu1.dtb.read_misses 14686 # DTB read misses
-system.cpu1.dtb.read_acv 33 # DTB read access violations
-system.cpu1.dtb.read_accesses 413814 # DTB read accesses
-system.cpu1.dtb.write_hits 1645990 # DTB write hits
-system.cpu1.dtb.write_misses 3399 # DTB write misses
-system.cpu1.dtb.write_acv 61 # DTB write access violations
-system.cpu1.dtb.write_accesses 158815 # DTB write accesses
-system.cpu1.dtb.data_hits 4118776 # DTB hits
-system.cpu1.dtb.data_misses 18085 # DTB misses
-system.cpu1.dtb.data_acv 94 # DTB access violations
-system.cpu1.dtb.data_accesses 572629 # DTB accesses
-system.cpu1.itb.fetch_hits 546471 # ITB hits
-system.cpu1.itb.fetch_misses 10636 # ITB misses
-system.cpu1.itb.fetch_acv 251 # ITB acv
-system.cpu1.itb.fetch_accesses 557107 # ITB accesses
+system.cpu1.dtb.read_hits 2751784 # DTB read hits
+system.cpu1.dtb.read_misses 11470 # DTB read misses
+system.cpu1.dtb.read_acv 7 # DTB read access violations
+system.cpu1.dtb.read_accesses 320817 # DTB read accesses
+system.cpu1.dtb.write_hits 1920140 # DTB write hits
+system.cpu1.dtb.write_misses 2953 # DTB write misses
+system.cpu1.dtb.write_acv 42 # DTB write access violations
+system.cpu1.dtb.write_accesses 122077 # DTB write accesses
+system.cpu1.dtb.data_hits 4671924 # DTB hits
+system.cpu1.dtb.data_misses 14423 # DTB misses
+system.cpu1.dtb.data_acv 49 # DTB access violations
+system.cpu1.dtb.data_accesses 442894 # DTB accesses
+system.cpu1.itb.fetch_hits 498760 # ITB hits
+system.cpu1.itb.fetch_misses 8025 # ITB misses
+system.cpu1.itb.fetch_acv 112 # ITB acv
+system.cpu1.itb.fetch_accesses 506785 # ITB accesses
system.cpu1.itb.read_hits 0 # DTB read hits
system.cpu1.itb.read_misses 0 # DTB read misses
system.cpu1.itb.read_acv 0 # DTB read access violations
@@ -1063,516 +1221,515 @@ system.cpu1.itb.data_hits 0 # DT
system.cpu1.itb.data_misses 0 # DTB misses
system.cpu1.itb.data_acv 0 # DTB access violations
system.cpu1.itb.data_accesses 0 # DTB accesses
-system.cpu1.numCycles 20144234 # number of cpu cycles simulated
+system.cpu1.numCycles 23450533 # number of cpu cycles simulated
system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu1.BPredUnit.lookups 3332472 # Number of BP lookups
-system.cpu1.BPredUnit.condPredicted 2756183 # Number of conditional branches predicted
-system.cpu1.BPredUnit.condIncorrect 108633 # Number of conditional branches incorrect
-system.cpu1.BPredUnit.BTBLookups 2168857 # Number of BTB lookups
-system.cpu1.BPredUnit.BTBHits 1160511 # Number of BTB hits
+system.cpu1.BPredUnit.lookups 3776767 # Number of BP lookups
+system.cpu1.BPredUnit.condPredicted 3137470 # Number of conditional branches predicted
+system.cpu1.BPredUnit.condIncorrect 107427 # Number of conditional branches incorrect
+system.cpu1.BPredUnit.BTBLookups 2636449 # Number of BTB lookups
+system.cpu1.BPredUnit.BTBHits 1329693 # Number of BTB hits
system.cpu1.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu1.BPredUnit.usedRAS 228547 # Number of times the RAS was used to get a target.
-system.cpu1.BPredUnit.RASInCorrect 10150 # Number of incorrect RAS predictions.
-system.cpu1.fetch.icacheStallCycles 7838813 # Number of cycles fetch is stalled on an Icache miss
-system.cpu1.fetch.Insts 15883595 # Number of instructions fetch has processed
-system.cpu1.fetch.Branches 3332472 # Number of branches that fetch encountered
-system.cpu1.fetch.predictedBranches 1389058 # Number of branches that fetch has predicted taken
-system.cpu1.fetch.Cycles 2861385 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu1.fetch.SquashCycles 534677 # Number of cycles fetch has spent squashing
-system.cpu1.fetch.BlockedCycles 7961253 # Number of cycles fetch has spent blocked
-system.cpu1.fetch.MiscStallCycles 27792 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu1.fetch.PendingTrapStallCycles 84864 # Number of stall cycles due to pending traps
-system.cpu1.fetch.PendingQuiesceStallCycles 61219 # Number of stall cycles due to pending quiesce instructions
-system.cpu1.fetch.IcacheWaitRetryStallCycles 2 # Number of stall cycles due to full MSHR
-system.cpu1.fetch.CacheLines 1925840 # Number of cache lines fetched
-system.cpu1.fetch.IcacheSquashes 71197 # Number of outstanding Icache misses that were squashed
-system.cpu1.fetch.rateDist::samples 19177134 # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::mean 0.828257 # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::stdev 2.199800 # Number of instructions fetched each cycle (Total)
+system.cpu1.BPredUnit.usedRAS 256698 # Number of times the RAS was used to get a target.
+system.cpu1.BPredUnit.RASInCorrect 10696 # Number of incorrect RAS predictions.
+system.cpu1.fetch.icacheStallCycles 9578000 # Number of cycles fetch is stalled on an Icache miss
+system.cpu1.fetch.Insts 17862357 # Number of instructions fetch has processed
+system.cpu1.fetch.Branches 3776767 # Number of branches that fetch encountered
+system.cpu1.fetch.predictedBranches 1586391 # Number of branches that fetch has predicted taken
+system.cpu1.fetch.Cycles 3193569 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu1.fetch.SquashCycles 532728 # Number of cycles fetch has spent squashing
+system.cpu1.fetch.BlockedCycles 8846684 # Number of cycles fetch has spent blocked
+system.cpu1.fetch.MiscStallCycles 29714 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu1.fetch.PendingTrapStallCycles 64849 # Number of stall cycles due to pending traps
+system.cpu1.fetch.PendingQuiesceStallCycles 64234 # Number of stall cycles due to pending quiesce instructions
+system.cpu1.fetch.CacheLines 2092153 # Number of cache lines fetched
+system.cpu1.fetch.IcacheSquashes 72512 # Number of outstanding Icache misses that were squashed
+system.cpu1.fetch.rateDist::samples 22109536 # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::mean 0.807903 # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::stdev 2.182028 # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::0 16315749 85.08% 85.08% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::1 188313 0.98% 86.06% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::2 313367 1.63% 87.70% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::3 233008 1.22% 88.91% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::4 393584 2.05% 90.96% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::5 151826 0.79% 91.75% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::6 167771 0.87% 92.63% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::7 278696 1.45% 94.08% # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::8 1134820 5.92% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::0 18915967 85.56% 85.56% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::1 225371 1.02% 86.58% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::2 332195 1.50% 88.08% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::3 235368 1.06% 89.14% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::4 429129 1.94% 91.08% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::5 160604 0.73% 91.81% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::6 176264 0.80% 92.61% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::7 387732 1.75% 94.36% # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.rateDist::8 1246906 5.64% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu1.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.rateDist::total 19177134 # Number of instructions fetched each cycle (Total)
-system.cpu1.fetch.branchRate 0.165431 # Number of branch fetches per cycle
-system.cpu1.fetch.rate 0.788493 # Number of inst fetches per cycle
-system.cpu1.decode.IdleCycles 7716271 # Number of cycles decode is idle
-system.cpu1.decode.BlockedCycles 8310209 # Number of cycles decode is blocked
-system.cpu1.decode.RunCycles 2661595 # Number of cycles decode is running
-system.cpu1.decode.UnblockCycles 156637 # Number of cycles decode is unblocking
-system.cpu1.decode.SquashCycles 332421 # Number of cycles decode is squashing
-system.cpu1.decode.BranchResolved 147192 # Number of times decode resolved a branch
-system.cpu1.decode.BranchMispred 9531 # Number of times decode detected a branch misprediction
-system.cpu1.decode.DecodedInsts 15577857 # Number of instructions handled by decode
-system.cpu1.decode.SquashedInsts 28018 # Number of squashed instructions handled by decode
-system.cpu1.rename.SquashCycles 332421 # Number of cycles rename is squashing
-system.cpu1.rename.IdleCycles 7986115 # Number of cycles rename is idle
-system.cpu1.rename.BlockCycles 672083 # Number of cycles rename is blocking
-system.cpu1.rename.serializeStallCycles 6791538 # count of cycles rename stalled for serializing inst
-system.cpu1.rename.RunCycles 2542197 # Number of cycles rename is running
-system.cpu1.rename.UnblockCycles 852778 # Number of cycles rename is unblocking
-system.cpu1.rename.RenamedInsts 14454091 # Number of instructions processed by rename
-system.cpu1.rename.ROBFullEvents 131 # Number of times rename has blocked due to ROB full
-system.cpu1.rename.IQFullEvents 86206 # Number of times rename has blocked due to IQ full
-system.cpu1.rename.LSQFullEvents 218054 # Number of times rename has blocked due to LSQ full
-system.cpu1.rename.RenamedOperands 9478411 # Number of destination operands rename has renamed
-system.cpu1.rename.RenameLookups 17286766 # Number of register rename lookups that rename has made
-system.cpu1.rename.int_rename_lookups 17086477 # Number of integer rename lookups
-system.cpu1.rename.fp_rename_lookups 200289 # Number of floating rename lookups
-system.cpu1.rename.CommittedMaps 8045295 # Number of HB maps that are committed
-system.cpu1.rename.UndoneMaps 1433108 # Number of HB maps that are undone due to squashing
-system.cpu1.rename.serializingInsts 570111 # count of serializing insts renamed
-system.cpu1.rename.tempSerializingInsts 60569 # count of temporary serializing insts renamed
-system.cpu1.rename.skidInsts 2590157 # count of insts added to the skid buffer
-system.cpu1.memDep0.insertedLoads 2624799 # Number of loads inserted to the mem dependence unit.
-system.cpu1.memDep0.insertedStores 1738404 # Number of stores inserted to the mem dependence unit.
-system.cpu1.memDep0.conflictingLoads 257229 # Number of conflicting loads.
-system.cpu1.memDep0.conflictingStores 149585 # Number of conflicting stores.
-system.cpu1.iq.iqInstsAdded 12667252 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu1.iq.iqNonSpecInstsAdded 630653 # Number of non-speculative instructions added to the IQ
-system.cpu1.iq.iqInstsIssued 12308685 # Number of instructions issued
-system.cpu1.iq.iqSquashedInstsIssued 34992 # Number of squashed instructions issued
-system.cpu1.iq.iqSquashedInstsExamined 1859186 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu1.iq.iqSquashedOperandsExamined 963032 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu1.iq.iqSquashedNonSpecRemoved 447479 # Number of squashed non-spec instructions that were removed
-system.cpu1.iq.issued_per_cycle::samples 19177134 # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::mean 0.641842 # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::stdev 1.313805 # Number of insts issued each cycle
+system.cpu1.fetch.rateDist::total 22109536 # Number of instructions fetched each cycle (Total)
+system.cpu1.fetch.branchRate 0.161053 # Number of branch fetches per cycle
+system.cpu1.fetch.rate 0.761704 # Number of inst fetches per cycle
+system.cpu1.decode.IdleCycles 9287856 # Number of cycles decode is idle
+system.cpu1.decode.BlockedCycles 9344742 # Number of cycles decode is blocked
+system.cpu1.decode.RunCycles 2981707 # Number of cycles decode is running
+system.cpu1.decode.UnblockCycles 172176 # Number of cycles decode is unblocking
+system.cpu1.decode.SquashCycles 323054 # Number of cycles decode is squashing
+system.cpu1.decode.BranchResolved 161936 # Number of times decode resolved a branch
+system.cpu1.decode.BranchMispred 9554 # Number of times decode detected a branch misprediction
+system.cpu1.decode.DecodedInsts 17577560 # Number of instructions handled by decode
+system.cpu1.decode.SquashedInsts 27080 # Number of squashed instructions handled by decode
+system.cpu1.rename.SquashCycles 323054 # Number of cycles rename is squashing
+system.cpu1.rename.IdleCycles 9598975 # Number of cycles rename is idle
+system.cpu1.rename.BlockCycles 567037 # Number of cycles rename is blocking
+system.cpu1.rename.serializeStallCycles 7834145 # count of cycles rename stalled for serializing inst
+system.cpu1.rename.RunCycles 2842462 # Number of cycles rename is running
+system.cpu1.rename.UnblockCycles 943861 # Number of cycles rename is unblocking
+system.cpu1.rename.RenamedInsts 16294411 # Number of instructions processed by rename
+system.cpu1.rename.ROBFullEvents 62 # Number of times rename has blocked due to ROB full
+system.cpu1.rename.IQFullEvents 85147 # Number of times rename has blocked due to IQ full
+system.cpu1.rename.LSQFullEvents 230847 # Number of times rename has blocked due to LSQ full
+system.cpu1.rename.RenamedOperands 10570715 # Number of destination operands rename has renamed
+system.cpu1.rename.RenameLookups 19279832 # Number of register rename lookups that rename has made
+system.cpu1.rename.int_rename_lookups 19004281 # Number of integer rename lookups
+system.cpu1.rename.fp_rename_lookups 275551 # Number of floating rename lookups
+system.cpu1.rename.CommittedMaps 9242282 # Number of HB maps that are committed
+system.cpu1.rename.UndoneMaps 1328425 # Number of HB maps that are undone due to squashing
+system.cpu1.rename.serializingInsts 653029 # count of serializing insts renamed
+system.cpu1.rename.tempSerializingInsts 73319 # count of temporary serializing insts renamed
+system.cpu1.rename.skidInsts 2960053 # count of insts added to the skid buffer
+system.cpu1.memDep0.insertedLoads 2891333 # Number of loads inserted to the mem dependence unit.
+system.cpu1.memDep0.insertedStores 2010374 # Number of stores inserted to the mem dependence unit.
+system.cpu1.memDep0.conflictingLoads 258927 # Number of conflicting loads.
+system.cpu1.memDep0.conflictingStores 184993 # Number of conflicting stores.
+system.cpu1.iq.iqInstsAdded 14228135 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu1.iq.iqNonSpecInstsAdded 747471 # Number of non-speculative instructions added to the IQ
+system.cpu1.iq.iqInstsIssued 13980669 # Number of instructions issued
+system.cpu1.iq.iqSquashedInstsIssued 34327 # Number of squashed instructions issued
+system.cpu1.iq.iqSquashedInstsExamined 1780795 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu1.iq.iqSquashedOperandsExamined 830376 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu1.iq.iqSquashedNonSpecRemoved 520995 # Number of squashed non-spec instructions that were removed
+system.cpu1.iq.issued_per_cycle::samples 22109536 # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::mean 0.632337 # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::stdev 1.304677 # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::0 13743416 71.67% 71.67% # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::1 2506419 13.07% 84.74% # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::2 1066336 5.56% 90.30% # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::3 706714 3.69% 93.98% # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::4 606260 3.16% 97.14% # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::5 273557 1.43% 98.57% # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::6 174545 0.91% 99.48% # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::7 89739 0.47% 99.95% # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::8 10148 0.05% 100.00% # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::0 15925897 72.03% 72.03% # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::1 2876428 13.01% 85.04% # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::2 1188641 5.38% 90.42% # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::3 788361 3.57% 93.98% # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::4 710967 3.22% 97.20% # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::5 312206 1.41% 98.61% # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::6 203719 0.92% 99.53% # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::7 91872 0.42% 99.95% # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::8 11445 0.05% 100.00% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu1.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu1.iq.issued_per_cycle::total 19177134 # Number of insts issued each cycle
+system.cpu1.iq.issued_per_cycle::total 22109536 # Number of insts issued each cycle
system.cpu1.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu1.iq.fu_full::IntAlu 4629 1.86% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::IntMult 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::IntDiv 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::FloatAdd 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::FloatCmp 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::FloatCvt 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::FloatMult 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::FloatDiv 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::FloatSqrt 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdAdd 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdAddAcc 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdAlu 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdCmp 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdCvt 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdMisc 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdMult 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdMultAcc 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdShift 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdShiftAcc 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdSqrt 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdFloatAdd 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdFloatAlu 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdFloatCmp 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdFloatCvt 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdFloatDiv 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdFloatMisc 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdFloatMult 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::SimdFloatSqrt 0 0.00% 1.86% # attempts to use FU when none available
-system.cpu1.iq.fu_full::MemRead 131937 52.95% 54.80% # attempts to use FU when none available
-system.cpu1.iq.fu_full::MemWrite 112626 45.20% 100.00% # attempts to use FU when none available
+system.cpu1.iq.fu_full::IntAlu 4072 1.54% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::IntMult 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::IntDiv 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::FloatAdd 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::FloatCmp 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::FloatCvt 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::FloatMult 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::FloatDiv 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::FloatSqrt 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdAdd 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdAddAcc 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdAlu 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdCmp 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdCvt 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdMisc 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdMult 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdMultAcc 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdShift 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdShiftAcc 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdSqrt 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdFloatAdd 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdFloatAlu 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdFloatCmp 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdFloatCvt 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdFloatDiv 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdFloatMisc 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdFloatMult 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::SimdFloatSqrt 0 0.00% 1.54% # attempts to use FU when none available
+system.cpu1.iq.fu_full::MemRead 138321 52.40% 53.95% # attempts to use FU when none available
+system.cpu1.iq.fu_full::MemWrite 121563 46.05% 100.00% # attempts to use FU when none available
system.cpu1.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu1.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu1.iq.FU_type_0::No_OpClass 4751 0.04% 0.04% # Type of FU issued
-system.cpu1.iq.FU_type_0::IntAlu 7659302 62.23% 62.27% # Type of FU issued
-system.cpu1.iq.FU_type_0::IntMult 19564 0.16% 62.42% # Type of FU issued
-system.cpu1.iq.FU_type_0::IntDiv 0 0.00% 62.42% # Type of FU issued
-system.cpu1.iq.FU_type_0::FloatAdd 14781 0.12% 62.54% # Type of FU issued
-system.cpu1.iq.FU_type_0::FloatCmp 0 0.00% 62.54% # Type of FU issued
-system.cpu1.iq.FU_type_0::FloatCvt 0 0.00% 62.54% # Type of FU issued
-system.cpu1.iq.FU_type_0::FloatMult 0 0.00% 62.54% # Type of FU issued
-system.cpu1.iq.FU_type_0::FloatDiv 2375 0.02% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::FloatSqrt 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdAdd 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdAddAcc 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdAlu 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdCmp 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdCvt 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdMisc 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdMult 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdMultAcc 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdShift 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdShiftAcc 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdSqrt 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdFloatAdd 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdFloatAlu 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdFloatCmp 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdFloatCvt 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdFloatDiv 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdFloatMisc 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdFloatMult 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::SimdFloatSqrt 0 0.00% 62.56% # Type of FU issued
-system.cpu1.iq.FU_type_0::MemRead 2596890 21.10% 83.66% # Type of FU issued
-system.cpu1.iq.FU_type_0::MemWrite 1675725 13.61% 97.28% # Type of FU issued
-system.cpu1.iq.FU_type_0::IprAccess 335297 2.72% 100.00% # Type of FU issued
+system.cpu1.iq.FU_type_0::No_OpClass 3973 0.03% 0.03% # Type of FU issued
+system.cpu1.iq.FU_type_0::IntAlu 8718475 62.36% 62.39% # Type of FU issued
+system.cpu1.iq.FU_type_0::IntMult 23525 0.17% 62.56% # Type of FU issued
+system.cpu1.iq.FU_type_0::IntDiv 0 0.00% 62.56% # Type of FU issued
+system.cpu1.iq.FU_type_0::FloatAdd 14518 0.10% 62.66% # Type of FU issued
+system.cpu1.iq.FU_type_0::FloatCmp 0 0.00% 62.66% # Type of FU issued
+system.cpu1.iq.FU_type_0::FloatCvt 0 0.00% 62.66% # Type of FU issued
+system.cpu1.iq.FU_type_0::FloatMult 0 0.00% 62.66% # Type of FU issued
+system.cpu1.iq.FU_type_0::FloatDiv 1986 0.01% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::FloatSqrt 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdAdd 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdAddAcc 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdAlu 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdCmp 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdCvt 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdMisc 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdMult 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdMultAcc 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdShift 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdShiftAcc 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdSqrt 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdFloatAdd 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdFloatAlu 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdFloatCmp 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdFloatCvt 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdFloatDiv 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdFloatMisc 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdFloatMult 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::SimdFloatSqrt 0 0.00% 62.68% # Type of FU issued
+system.cpu1.iq.FU_type_0::MemRead 2887601 20.65% 83.33% # Type of FU issued
+system.cpu1.iq.FU_type_0::MemWrite 1950660 13.95% 97.28% # Type of FU issued
+system.cpu1.iq.FU_type_0::IprAccess 379931 2.72% 100.00% # Type of FU issued
system.cpu1.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu1.iq.FU_type_0::total 12308685 # Type of FU issued
-system.cpu1.iq.rate 0.611028 # Inst issue rate
-system.cpu1.iq.fu_busy_cnt 249192 # FU busy when requested
-system.cpu1.iq.fu_busy_rate 0.020245 # FU busy rate (busy events/executed inst)
-system.cpu1.iq.int_inst_queue_reads 43789272 # Number of integer instruction queue reads
-system.cpu1.iq.int_inst_queue_writes 15018387 # Number of integer instruction queue writes
-system.cpu1.iq.int_inst_queue_wakeup_accesses 11932725 # Number of integer instruction queue wakeup accesses
-system.cpu1.iq.fp_inst_queue_reads 289415 # Number of floating instruction queue reads
-system.cpu1.iq.fp_inst_queue_writes 141077 # Number of floating instruction queue writes
-system.cpu1.iq.fp_inst_queue_wakeup_accesses 136872 # Number of floating instruction queue wakeup accesses
-system.cpu1.iq.int_alu_accesses 12402102 # Number of integer alu accesses
-system.cpu1.iq.fp_alu_accesses 151024 # Number of floating point alu accesses
-system.cpu1.iew.lsq.thread0.forwLoads 115183 # Number of loads that had data forwarded from stores
+system.cpu1.iq.FU_type_0::total 13980669 # Type of FU issued
+system.cpu1.iq.rate 0.596177 # Inst issue rate
+system.cpu1.iq.fu_busy_cnt 263956 # FU busy when requested
+system.cpu1.iq.fu_busy_rate 0.018880 # FU busy rate (busy events/executed inst)
+system.cpu1.iq.int_inst_queue_reads 49973211 # Number of integer instruction queue reads
+system.cpu1.iq.int_inst_queue_writes 16565755 # Number of integer instruction queue writes
+system.cpu1.iq.int_inst_queue_wakeup_accesses 13576031 # Number of integer instruction queue wakeup accesses
+system.cpu1.iq.fp_inst_queue_reads 395945 # Number of floating instruction queue reads
+system.cpu1.iq.fp_inst_queue_writes 192396 # Number of floating instruction queue writes
+system.cpu1.iq.fp_inst_queue_wakeup_accesses 186883 # Number of floating instruction queue wakeup accesses
+system.cpu1.iq.int_alu_accesses 14033908 # Number of integer alu accesses
+system.cpu1.iq.fp_alu_accesses 206744 # Number of floating point alu accesses
+system.cpu1.iew.lsq.thread0.forwLoads 127652 # Number of loads that had data forwarded from stores
system.cpu1.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu1.iew.lsq.thread0.squashedLoads 382493 # Number of loads squashed
-system.cpu1.iew.lsq.thread0.ignoredResponses 680 # Number of memory responses ignored because the instruction is squashed
-system.cpu1.iew.lsq.thread0.memOrderViolation 2469 # Number of memory ordering violations
-system.cpu1.iew.lsq.thread0.squashedStores 155910 # Number of stores squashed
+system.cpu1.iew.lsq.thread0.squashedLoads 343707 # Number of loads squashed
+system.cpu1.iew.lsq.thread0.ignoredResponses 718 # Number of memory responses ignored because the instruction is squashed
+system.cpu1.iew.lsq.thread0.memOrderViolation 1847 # Number of memory ordering violations
+system.cpu1.iew.lsq.thread0.squashedStores 149646 # Number of stores squashed
system.cpu1.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu1.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu1.iew.lsq.thread0.rescheduledLoads 398 # Number of loads that were rescheduled
-system.cpu1.iew.lsq.thread0.cacheBlocked 20099 # Number of times an access to memory failed due to the cache being blocked
+system.cpu1.iew.lsq.thread0.rescheduledLoads 268 # Number of loads that were rescheduled
+system.cpu1.iew.lsq.thread0.cacheBlocked 8933 # Number of times an access to memory failed due to the cache being blocked
system.cpu1.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu1.iew.iewSquashCycles 332421 # Number of cycles IEW is squashing
-system.cpu1.iew.iewBlockCycles 409059 # Number of cycles IEW is blocking
-system.cpu1.iew.iewUnblockCycles 59053 # Number of cycles IEW is unblocking
-system.cpu1.iew.iewDispatchedInsts 13963733 # Number of instructions dispatched to IQ
-system.cpu1.iew.iewDispSquashedInsts 192284 # Number of squashed instructions skipped by dispatch
-system.cpu1.iew.iewDispLoadInsts 2624799 # Number of dispatched load instructions
-system.cpu1.iew.iewDispStoreInsts 1738404 # Number of dispatched store instructions
-system.cpu1.iew.iewDispNonSpecInsts 567278 # Number of dispatched non-speculative instructions
-system.cpu1.iew.iewIQFullEvents 49311 # Number of times the IQ has become full, causing a stall
-system.cpu1.iew.iewLSQFullEvents 2791 # Number of times the LSQ has become full, causing a stall
-system.cpu1.iew.memOrderViolationEvents 2469 # Number of memory order violations
-system.cpu1.iew.predictedTakenIncorrect 54746 # Number of branches that were predicted taken incorrectly
-system.cpu1.iew.predictedNotTakenIncorrect 126604 # Number of branches that were predicted not taken incorrectly
-system.cpu1.iew.branchMispredicts 181350 # Number of branch mispredicts detected at execute
-system.cpu1.iew.iewExecutedInsts 12183266 # Number of executed instructions
-system.cpu1.iew.iewExecLoadInsts 2497630 # Number of load instructions executed
-system.cpu1.iew.iewExecSquashedInsts 125418 # Number of squashed instructions skipped in execute
+system.cpu1.iew.iewSquashCycles 323054 # Number of cycles IEW is squashing
+system.cpu1.iew.iewBlockCycles 323914 # Number of cycles IEW is blocking
+system.cpu1.iew.iewUnblockCycles 83587 # Number of cycles IEW is unblocking
+system.cpu1.iew.iewDispatchedInsts 15804070 # Number of instructions dispatched to IQ
+system.cpu1.iew.iewDispSquashedInsts 217247 # Number of squashed instructions skipped by dispatch
+system.cpu1.iew.iewDispLoadInsts 2891333 # Number of dispatched load instructions
+system.cpu1.iew.iewDispStoreInsts 2010374 # Number of dispatched store instructions
+system.cpu1.iew.iewDispNonSpecInsts 666348 # Number of dispatched non-speculative instructions
+system.cpu1.iew.iewIQFullEvents 75335 # Number of times the IQ has become full, causing a stall
+system.cpu1.iew.iewLSQFullEvents 2938 # Number of times the LSQ has become full, causing a stall
+system.cpu1.iew.memOrderViolationEvents 1847 # Number of memory order violations
+system.cpu1.iew.predictedTakenIncorrect 54178 # Number of branches that were predicted taken incorrectly
+system.cpu1.iew.predictedNotTakenIncorrect 138289 # Number of branches that were predicted not taken incorrectly
+system.cpu1.iew.branchMispredicts 192467 # Number of branch mispredicts detected at execute
+system.cpu1.iew.iewExecutedInsts 13856768 # Number of executed instructions
+system.cpu1.iew.iewExecLoadInsts 2775542 # Number of load instructions executed
+system.cpu1.iew.iewExecSquashedInsts 123900 # Number of squashed instructions skipped in execute
system.cpu1.iew.exec_swp 0 # number of swp insts executed
-system.cpu1.iew.exec_nop 665828 # number of nop insts executed
-system.cpu1.iew.exec_refs 4154589 # number of memory reference insts executed
-system.cpu1.iew.exec_branches 1827055 # Number of branches executed
-system.cpu1.iew.exec_stores 1656959 # Number of stores executed
-system.cpu1.iew.exec_rate 0.604802 # Inst execution rate
-system.cpu1.iew.wb_sent 12107744 # cumulative count of insts sent to commit
-system.cpu1.iew.wb_count 12069597 # cumulative count of insts written-back
-system.cpu1.iew.wb_producers 5640555 # num instructions producing a value
-system.cpu1.iew.wb_consumers 7931807 # num instructions consuming a value
+system.cpu1.iew.exec_nop 828464 # number of nop insts executed
+system.cpu1.iew.exec_refs 4708126 # number of memory reference insts executed
+system.cpu1.iew.exec_branches 2079937 # Number of branches executed
+system.cpu1.iew.exec_stores 1932584 # Number of stores executed
+system.cpu1.iew.exec_rate 0.590894 # Inst execution rate
+system.cpu1.iew.wb_sent 13794604 # cumulative count of insts sent to commit
+system.cpu1.iew.wb_count 13762914 # cumulative count of insts written-back
+system.cpu1.iew.wb_producers 6356145 # num instructions producing a value
+system.cpu1.iew.wb_consumers 9022133 # num instructions consuming a value
system.cpu1.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu1.iew.wb_rate 0.599159 # insts written-back per cycle
-system.cpu1.iew.wb_fanout 0.711131 # average fanout of values written-back
+system.cpu1.iew.wb_rate 0.586891 # insts written-back per cycle
+system.cpu1.iew.wb_fanout 0.704506 # average fanout of values written-back
system.cpu1.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu1.commit.commitSquashedInsts 1943114 # The number of squashed insts skipped by commit
-system.cpu1.commit.commitNonSpecStalls 183174 # The number of times commit has been forced to stall to communicate backwards
-system.cpu1.commit.branchMispredicts 170211 # The number of times a branch was mispredicted
-system.cpu1.commit.committed_per_cycle::samples 18844713 # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::mean 0.633421 # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::stdev 1.575988 # Number of insts commited each cycle
+system.cpu1.commit.commitSquashedInsts 1892811 # The number of squashed insts skipped by commit
+system.cpu1.commit.commitNonSpecStalls 226476 # The number of times commit has been forced to stall to communicate backwards
+system.cpu1.commit.branchMispredicts 180279 # The number of times a branch was mispredicted
+system.cpu1.commit.committed_per_cycle::samples 21786482 # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::mean 0.634671 # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::stdev 1.584399 # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::0 14387001 76.35% 76.35% # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::1 2066578 10.97% 87.31% # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::2 777942 4.13% 91.44% # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::3 478446 2.54% 93.98% # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::4 347277 1.84% 95.82% # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::5 135394 0.72% 96.54% # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::6 132721 0.70% 97.24% # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::7 138400 0.73% 97.98% # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::8 380954 2.02% 100.00% # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::0 16693912 76.63% 76.63% # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::1 2323450 10.66% 87.29% # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::2 881751 4.05% 91.34% # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::3 546550 2.51% 93.85% # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::4 424121 1.95% 95.79% # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::5 149663 0.69% 96.48% # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::6 143043 0.66% 97.14% # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::7 194342 0.89% 98.03% # Number of insts commited each cycle
+system.cpu1.commit.committed_per_cycle::8 429650 1.97% 100.00% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu1.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu1.commit.committed_per_cycle::total 18844713 # Number of insts commited each cycle
-system.cpu1.commit.committedInsts 11936636 # Number of instructions committed
-system.cpu1.commit.committedOps 11936636 # Number of ops (including micro ops) committed
+system.cpu1.commit.committed_per_cycle::total 21786482 # Number of insts commited each cycle
+system.cpu1.commit.committedInsts 13827253 # Number of instructions committed
+system.cpu1.commit.committedOps 13827253 # Number of ops (including micro ops) committed
system.cpu1.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu1.commit.refs 3824800 # Number of memory references committed
-system.cpu1.commit.loads 2242306 # Number of loads committed
-system.cpu1.commit.membars 59908 # Number of memory barriers committed
-system.cpu1.commit.branches 1711003 # Number of branches committed
-system.cpu1.commit.fp_insts 135276 # Number of committed floating point instructions.
-system.cpu1.commit.int_insts 11053668 # Number of committed integer instructions.
-system.cpu1.commit.function_calls 186526 # Number of function calls committed.
-system.cpu1.commit.bw_lim_events 380954 # number cycles where commit BW limit reached
+system.cpu1.commit.refs 4408354 # Number of memory references committed
+system.cpu1.commit.loads 2547626 # Number of loads committed
+system.cpu1.commit.membars 77059 # Number of memory barriers committed
+system.cpu1.commit.branches 1974738 # Number of branches committed
+system.cpu1.commit.fp_insts 185573 # Number of committed floating point instructions.
+system.cpu1.commit.int_insts 12741220 # Number of committed integer instructions.
+system.cpu1.commit.function_calls 216858 # Number of function calls committed.
+system.cpu1.commit.bw_lim_events 429650 # number cycles where commit BW limit reached
system.cpu1.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu1.rob.rob_reads 32234171 # The number of ROB reads
-system.cpu1.rob.rob_writes 28090700 # The number of ROB writes
-system.cpu1.timesIdled 170938 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu1.idleCycles 967100 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu1.quiesceCycles 3785218747 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
-system.cpu1.committedInsts 11348024 # Number of Instructions Simulated
-system.cpu1.committedOps 11348024 # Number of Ops (including micro ops) Simulated
-system.cpu1.committedInsts_total 11348024 # Number of Instructions Simulated
-system.cpu1.cpi 1.775131 # CPI: Cycles Per Instruction
-system.cpu1.cpi_total 1.775131 # CPI: Total CPI of All Threads
-system.cpu1.ipc 0.563339 # IPC: Instructions Per Cycle
-system.cpu1.ipc_total 0.563339 # IPC: Total IPC of All Threads
-system.cpu1.int_regfile_reads 15713233 # number of integer regfile reads
-system.cpu1.int_regfile_writes 8535659 # number of integer regfile writes
-system.cpu1.fp_regfile_reads 74431 # number of floating regfile reads
-system.cpu1.fp_regfile_writes 74222 # number of floating regfile writes
-system.cpu1.misc_regfile_reads 667576 # number of misc regfile reads
-system.cpu1.misc_regfile_writes 284444 # number of misc regfile writes
-system.cpu1.icache.replacements 292722 # number of replacements
-system.cpu1.icache.tagsinuse 471.494279 # Cycle average of tags in use
-system.cpu1.icache.total_refs 1621349 # Total number of references to valid blocks.
-system.cpu1.icache.sampled_refs 293230 # Sample count of references to valid blocks.
-system.cpu1.icache.avg_refs 5.529274 # Average number of references to valid blocks.
-system.cpu1.icache.warmup_cycle 1876700215000 # Cycle when the warmup percentage was hit.
-system.cpu1.icache.occ_blocks::cpu1.inst 471.494279 # Average occupied blocks per requestor
-system.cpu1.icache.occ_percent::cpu1.inst 0.920887 # Average percentage of cache occupancy
-system.cpu1.icache.occ_percent::total 0.920887 # Average percentage of cache occupancy
-system.cpu1.icache.ReadReq_hits::cpu1.inst 1621349 # number of ReadReq hits
-system.cpu1.icache.ReadReq_hits::total 1621349 # number of ReadReq hits
-system.cpu1.icache.demand_hits::cpu1.inst 1621349 # number of demand (read+write) hits
-system.cpu1.icache.demand_hits::total 1621349 # number of demand (read+write) hits
-system.cpu1.icache.overall_hits::cpu1.inst 1621349 # number of overall hits
-system.cpu1.icache.overall_hits::total 1621349 # number of overall hits
-system.cpu1.icache.ReadReq_misses::cpu1.inst 304491 # number of ReadReq misses
-system.cpu1.icache.ReadReq_misses::total 304491 # number of ReadReq misses
-system.cpu1.icache.demand_misses::cpu1.inst 304491 # number of demand (read+write) misses
-system.cpu1.icache.demand_misses::total 304491 # number of demand (read+write) misses
-system.cpu1.icache.overall_misses::cpu1.inst 304491 # number of overall misses
-system.cpu1.icache.overall_misses::total 304491 # number of overall misses
-system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 4065162500 # number of ReadReq miss cycles
-system.cpu1.icache.ReadReq_miss_latency::total 4065162500 # number of ReadReq miss cycles
-system.cpu1.icache.demand_miss_latency::cpu1.inst 4065162500 # number of demand (read+write) miss cycles
-system.cpu1.icache.demand_miss_latency::total 4065162500 # number of demand (read+write) miss cycles
-system.cpu1.icache.overall_miss_latency::cpu1.inst 4065162500 # number of overall miss cycles
-system.cpu1.icache.overall_miss_latency::total 4065162500 # number of overall miss cycles
-system.cpu1.icache.ReadReq_accesses::cpu1.inst 1925840 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.ReadReq_accesses::total 1925840 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.demand_accesses::cpu1.inst 1925840 # number of demand (read+write) accesses
-system.cpu1.icache.demand_accesses::total 1925840 # number of demand (read+write) accesses
-system.cpu1.icache.overall_accesses::cpu1.inst 1925840 # number of overall (read+write) accesses
-system.cpu1.icache.overall_accesses::total 1925840 # number of overall (read+write) accesses
-system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.158108 # miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_miss_rate::total 0.158108 # miss rate for ReadReq accesses
-system.cpu1.icache.demand_miss_rate::cpu1.inst 0.158108 # miss rate for demand accesses
-system.cpu1.icache.demand_miss_rate::total 0.158108 # miss rate for demand accesses
-system.cpu1.icache.overall_miss_rate::cpu1.inst 0.158108 # miss rate for overall accesses
-system.cpu1.icache.overall_miss_rate::total 0.158108 # miss rate for overall accesses
-system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13350.681958 # average ReadReq miss latency
-system.cpu1.icache.ReadReq_avg_miss_latency::total 13350.681958 # average ReadReq miss latency
-system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13350.681958 # average overall miss latency
-system.cpu1.icache.demand_avg_miss_latency::total 13350.681958 # average overall miss latency
-system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13350.681958 # average overall miss latency
-system.cpu1.icache.overall_avg_miss_latency::total 13350.681958 # average overall miss latency
-system.cpu1.icache.blocked_cycles::no_mshrs 203 # number of cycles access was blocked
+system.cpu1.rob.rob_reads 36982885 # The number of ROB reads
+system.cpu1.rob.rob_writes 31761465 # The number of ROB writes
+system.cpu1.timesIdled 211192 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu1.idleCycles 1340997 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu1.quiesceCycles 3774455201 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
+system.cpu1.committedInsts 13084179 # Number of Instructions Simulated
+system.cpu1.committedOps 13084179 # Number of Ops (including micro ops) Simulated
+system.cpu1.committedInsts_total 13084179 # Number of Instructions Simulated
+system.cpu1.cpi 1.792282 # CPI: Cycles Per Instruction
+system.cpu1.cpi_total 1.792282 # CPI: Total CPI of All Threads
+system.cpu1.ipc 0.557948 # IPC: Instructions Per Cycle
+system.cpu1.ipc_total 0.557948 # IPC: Total IPC of All Threads
+system.cpu1.int_regfile_reads 17801475 # number of integer regfile reads
+system.cpu1.int_regfile_writes 9673582 # number of integer regfile writes
+system.cpu1.fp_regfile_reads 97896 # number of floating regfile reads
+system.cpu1.fp_regfile_writes 98917 # number of floating regfile writes
+system.cpu1.misc_regfile_reads 828029 # number of misc regfile reads
+system.cpu1.misc_regfile_writes 335588 # number of misc regfile writes
+system.cpu1.icache.replacements 365714 # number of replacements
+system.cpu1.icache.tagsinuse 472.361820 # Cycle average of tags in use
+system.cpu1.icache.total_refs 1714322 # Total number of references to valid blocks.
+system.cpu1.icache.sampled_refs 366225 # Sample count of references to valid blocks.
+system.cpu1.icache.avg_refs 4.681062 # Average number of references to valid blocks.
+system.cpu1.icache.warmup_cycle 1888132363000 # Cycle when the warmup percentage was hit.
+system.cpu1.icache.occ_blocks::cpu1.inst 472.361820 # Average occupied blocks per requestor
+system.cpu1.icache.occ_percent::cpu1.inst 0.922582 # Average percentage of cache occupancy
+system.cpu1.icache.occ_percent::total 0.922582 # Average percentage of cache occupancy
+system.cpu1.icache.ReadReq_hits::cpu1.inst 1714323 # number of ReadReq hits
+system.cpu1.icache.ReadReq_hits::total 1714323 # number of ReadReq hits
+system.cpu1.icache.demand_hits::cpu1.inst 1714323 # number of demand (read+write) hits
+system.cpu1.icache.demand_hits::total 1714323 # number of demand (read+write) hits
+system.cpu1.icache.overall_hits::cpu1.inst 1714323 # number of overall hits
+system.cpu1.icache.overall_hits::total 1714323 # number of overall hits
+system.cpu1.icache.ReadReq_misses::cpu1.inst 377830 # number of ReadReq misses
+system.cpu1.icache.ReadReq_misses::total 377830 # number of ReadReq misses
+system.cpu1.icache.demand_misses::cpu1.inst 377830 # number of demand (read+write) misses
+system.cpu1.icache.demand_misses::total 377830 # number of demand (read+write) misses
+system.cpu1.icache.overall_misses::cpu1.inst 377830 # number of overall misses
+system.cpu1.icache.overall_misses::total 377830 # number of overall misses
+system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 5021047500 # number of ReadReq miss cycles
+system.cpu1.icache.ReadReq_miss_latency::total 5021047500 # number of ReadReq miss cycles
+system.cpu1.icache.demand_miss_latency::cpu1.inst 5021047500 # number of demand (read+write) miss cycles
+system.cpu1.icache.demand_miss_latency::total 5021047500 # number of demand (read+write) miss cycles
+system.cpu1.icache.overall_miss_latency::cpu1.inst 5021047500 # number of overall miss cycles
+system.cpu1.icache.overall_miss_latency::total 5021047500 # number of overall miss cycles
+system.cpu1.icache.ReadReq_accesses::cpu1.inst 2092153 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.ReadReq_accesses::total 2092153 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.demand_accesses::cpu1.inst 2092153 # number of demand (read+write) accesses
+system.cpu1.icache.demand_accesses::total 2092153 # number of demand (read+write) accesses
+system.cpu1.icache.overall_accesses::cpu1.inst 2092153 # number of overall (read+write) accesses
+system.cpu1.icache.overall_accesses::total 2092153 # number of overall (read+write) accesses
+system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.180594 # miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_miss_rate::total 0.180594 # miss rate for ReadReq accesses
+system.cpu1.icache.demand_miss_rate::cpu1.inst 0.180594 # miss rate for demand accesses
+system.cpu1.icache.demand_miss_rate::total 0.180594 # miss rate for demand accesses
+system.cpu1.icache.overall_miss_rate::cpu1.inst 0.180594 # miss rate for overall accesses
+system.cpu1.icache.overall_miss_rate::total 0.180594 # miss rate for overall accesses
+system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13289.171056 # average ReadReq miss latency
+system.cpu1.icache.ReadReq_avg_miss_latency::total 13289.171056 # average ReadReq miss latency
+system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13289.171056 # average overall miss latency
+system.cpu1.icache.demand_avg_miss_latency::total 13289.171056 # average overall miss latency
+system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13289.171056 # average overall miss latency
+system.cpu1.icache.overall_avg_miss_latency::total 13289.171056 # average overall miss latency
+system.cpu1.icache.blocked_cycles::no_mshrs 20 # number of cycles access was blocked
system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu1.icache.blocked::no_mshrs 23 # number of cycles access was blocked
+system.cpu1.icache.blocked::no_mshrs 6 # number of cycles access was blocked
system.cpu1.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu1.icache.avg_blocked_cycles::no_mshrs 8.826087 # average number of cycles each access was blocked
+system.cpu1.icache.avg_blocked_cycles::no_mshrs 3.333333 # average number of cycles each access was blocked
system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.icache.fast_writes 0 # number of fast writes performed
system.cpu1.icache.cache_copies 0 # number of cache copies performed
-system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst 11170 # number of ReadReq MSHR hits
-system.cpu1.icache.ReadReq_mshr_hits::total 11170 # number of ReadReq MSHR hits
-system.cpu1.icache.demand_mshr_hits::cpu1.inst 11170 # number of demand (read+write) MSHR hits
-system.cpu1.icache.demand_mshr_hits::total 11170 # number of demand (read+write) MSHR hits
-system.cpu1.icache.overall_mshr_hits::cpu1.inst 11170 # number of overall MSHR hits
-system.cpu1.icache.overall_mshr_hits::total 11170 # number of overall MSHR hits
-system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 293321 # number of ReadReq MSHR misses
-system.cpu1.icache.ReadReq_mshr_misses::total 293321 # number of ReadReq MSHR misses
-system.cpu1.icache.demand_mshr_misses::cpu1.inst 293321 # number of demand (read+write) MSHR misses
-system.cpu1.icache.demand_mshr_misses::total 293321 # number of demand (read+write) MSHR misses
-system.cpu1.icache.overall_mshr_misses::cpu1.inst 293321 # number of overall MSHR misses
-system.cpu1.icache.overall_mshr_misses::total 293321 # number of overall MSHR misses
-system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 3385018500 # number of ReadReq MSHR miss cycles
-system.cpu1.icache.ReadReq_mshr_miss_latency::total 3385018500 # number of ReadReq MSHR miss cycles
-system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 3385018500 # number of demand (read+write) MSHR miss cycles
-system.cpu1.icache.demand_mshr_miss_latency::total 3385018500 # number of demand (read+write) MSHR miss cycles
-system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 3385018500 # number of overall MSHR miss cycles
-system.cpu1.icache.overall_mshr_miss_latency::total 3385018500 # number of overall MSHR miss cycles
-system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.152308 # mshr miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.152308 # mshr miss rate for ReadReq accesses
-system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.152308 # mshr miss rate for demand accesses
-system.cpu1.icache.demand_mshr_miss_rate::total 0.152308 # mshr miss rate for demand accesses
-system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.152308 # mshr miss rate for overall accesses
-system.cpu1.icache.overall_mshr_miss_rate::total 0.152308 # mshr miss rate for overall accesses
-system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11540.321013 # average ReadReq mshr miss latency
-system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11540.321013 # average ReadReq mshr miss latency
-system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11540.321013 # average overall mshr miss latency
-system.cpu1.icache.demand_avg_mshr_miss_latency::total 11540.321013 # average overall mshr miss latency
-system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11540.321013 # average overall mshr miss latency
-system.cpu1.icache.overall_avg_mshr_miss_latency::total 11540.321013 # average overall mshr miss latency
+system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst 11532 # number of ReadReq MSHR hits
+system.cpu1.icache.ReadReq_mshr_hits::total 11532 # number of ReadReq MSHR hits
+system.cpu1.icache.demand_mshr_hits::cpu1.inst 11532 # number of demand (read+write) MSHR hits
+system.cpu1.icache.demand_mshr_hits::total 11532 # number of demand (read+write) MSHR hits
+system.cpu1.icache.overall_mshr_hits::cpu1.inst 11532 # number of overall MSHR hits
+system.cpu1.icache.overall_mshr_hits::total 11532 # number of overall MSHR hits
+system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 366298 # number of ReadReq MSHR misses
+system.cpu1.icache.ReadReq_mshr_misses::total 366298 # number of ReadReq MSHR misses
+system.cpu1.icache.demand_mshr_misses::cpu1.inst 366298 # number of demand (read+write) MSHR misses
+system.cpu1.icache.demand_mshr_misses::total 366298 # number of demand (read+write) MSHR misses
+system.cpu1.icache.overall_mshr_misses::cpu1.inst 366298 # number of overall MSHR misses
+system.cpu1.icache.overall_mshr_misses::total 366298 # number of overall MSHR misses
+system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 4196886000 # number of ReadReq MSHR miss cycles
+system.cpu1.icache.ReadReq_mshr_miss_latency::total 4196886000 # number of ReadReq MSHR miss cycles
+system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 4196886000 # number of demand (read+write) MSHR miss cycles
+system.cpu1.icache.demand_mshr_miss_latency::total 4196886000 # number of demand (read+write) MSHR miss cycles
+system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 4196886000 # number of overall MSHR miss cycles
+system.cpu1.icache.overall_mshr_miss_latency::total 4196886000 # number of overall MSHR miss cycles
+system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.175082 # mshr miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.175082 # mshr miss rate for ReadReq accesses
+system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.175082 # mshr miss rate for demand accesses
+system.cpu1.icache.demand_mshr_miss_rate::total 0.175082 # mshr miss rate for demand accesses
+system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.175082 # mshr miss rate for overall accesses
+system.cpu1.icache.overall_mshr_miss_rate::total 0.175082 # mshr miss rate for overall accesses
+system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11457.572796 # average ReadReq mshr miss latency
+system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11457.572796 # average ReadReq mshr miss latency
+system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11457.572796 # average overall mshr miss latency
+system.cpu1.icache.demand_avg_mshr_miss_latency::total 11457.572796 # average overall mshr miss latency
+system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11457.572796 # average overall mshr miss latency
+system.cpu1.icache.overall_avg_mshr_miss_latency::total 11457.572796 # average overall mshr miss latency
system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu1.dcache.replacements 154238 # number of replacements
-system.cpu1.dcache.tagsinuse 492.768701 # Cycle average of tags in use
-system.cpu1.dcache.total_refs 3312022 # Total number of references to valid blocks.
-system.cpu1.dcache.sampled_refs 154750 # Sample count of references to valid blocks.
-system.cpu1.dcache.avg_refs 21.402404 # Average number of references to valid blocks.
-system.cpu1.dcache.warmup_cycle 38606824000 # Cycle when the warmup percentage was hit.
-system.cpu1.dcache.occ_blocks::cpu1.data 492.768701 # Average occupied blocks per requestor
-system.cpu1.dcache.occ_percent::cpu1.data 0.962439 # Average percentage of cache occupancy
-system.cpu1.dcache.occ_percent::total 0.962439 # Average percentage of cache occupancy
-system.cpu1.dcache.ReadReq_hits::cpu1.data 2009764 # number of ReadReq hits
-system.cpu1.dcache.ReadReq_hits::total 2009764 # number of ReadReq hits
-system.cpu1.dcache.WriteReq_hits::cpu1.data 1195197 # number of WriteReq hits
-system.cpu1.dcache.WriteReq_hits::total 1195197 # number of WriteReq hits
-system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 47136 # number of LoadLockedReq hits
-system.cpu1.dcache.LoadLockedReq_hits::total 47136 # number of LoadLockedReq hits
-system.cpu1.dcache.StoreCondReq_hits::cpu1.data 45762 # number of StoreCondReq hits
-system.cpu1.dcache.StoreCondReq_hits::total 45762 # number of StoreCondReq hits
-system.cpu1.dcache.demand_hits::cpu1.data 3204961 # number of demand (read+write) hits
-system.cpu1.dcache.demand_hits::total 3204961 # number of demand (read+write) hits
-system.cpu1.dcache.overall_hits::cpu1.data 3204961 # number of overall hits
-system.cpu1.dcache.overall_hits::total 3204961 # number of overall hits
-system.cpu1.dcache.ReadReq_misses::cpu1.data 288765 # number of ReadReq misses
-system.cpu1.dcache.ReadReq_misses::total 288765 # number of ReadReq misses
-system.cpu1.dcache.WriteReq_misses::cpu1.data 330549 # number of WriteReq misses
-system.cpu1.dcache.WriteReq_misses::total 330549 # number of WriteReq misses
-system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 7490 # number of LoadLockedReq misses
-system.cpu1.dcache.LoadLockedReq_misses::total 7490 # number of LoadLockedReq misses
-system.cpu1.dcache.StoreCondReq_misses::cpu1.data 4284 # number of StoreCondReq misses
-system.cpu1.dcache.StoreCondReq_misses::total 4284 # number of StoreCondReq misses
-system.cpu1.dcache.demand_misses::cpu1.data 619314 # number of demand (read+write) misses
-system.cpu1.dcache.demand_misses::total 619314 # number of demand (read+write) misses
-system.cpu1.dcache.overall_misses::cpu1.data 619314 # number of overall misses
-system.cpu1.dcache.overall_misses::total 619314 # number of overall misses
-system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 4275169500 # number of ReadReq miss cycles
-system.cpu1.dcache.ReadReq_miss_latency::total 4275169500 # number of ReadReq miss cycles
-system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 8473061608 # number of WriteReq miss cycles
-system.cpu1.dcache.WriteReq_miss_latency::total 8473061608 # number of WriteReq miss cycles
-system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 77853000 # number of LoadLockedReq miss cycles
-system.cpu1.dcache.LoadLockedReq_miss_latency::total 77853000 # number of LoadLockedReq miss cycles
-system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 49370500 # number of StoreCondReq miss cycles
-system.cpu1.dcache.StoreCondReq_miss_latency::total 49370500 # number of StoreCondReq miss cycles
-system.cpu1.dcache.demand_miss_latency::cpu1.data 12748231108 # number of demand (read+write) miss cycles
-system.cpu1.dcache.demand_miss_latency::total 12748231108 # number of demand (read+write) miss cycles
-system.cpu1.dcache.overall_miss_latency::cpu1.data 12748231108 # number of overall miss cycles
-system.cpu1.dcache.overall_miss_latency::total 12748231108 # number of overall miss cycles
-system.cpu1.dcache.ReadReq_accesses::cpu1.data 2298529 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.ReadReq_accesses::total 2298529 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::cpu1.data 1525746 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::total 1525746 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 54626 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::total 54626 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 50046 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::total 50046 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.demand_accesses::cpu1.data 3824275 # number of demand (read+write) accesses
-system.cpu1.dcache.demand_accesses::total 3824275 # number of demand (read+write) accesses
-system.cpu1.dcache.overall_accesses::cpu1.data 3824275 # number of overall (read+write) accesses
-system.cpu1.dcache.overall_accesses::total 3824275 # number of overall (read+write) accesses
-system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.125630 # miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_miss_rate::total 0.125630 # miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.216647 # miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::total 0.216647 # miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.137114 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.137114 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.085601 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::total 0.085601 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_miss_rate::cpu1.data 0.161943 # miss rate for demand accesses
-system.cpu1.dcache.demand_miss_rate::total 0.161943 # miss rate for demand accesses
-system.cpu1.dcache.overall_miss_rate::cpu1.data 0.161943 # miss rate for overall accesses
-system.cpu1.dcache.overall_miss_rate::total 0.161943 # miss rate for overall accesses
-system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 14805.012727 # average ReadReq miss latency
-system.cpu1.dcache.ReadReq_avg_miss_latency::total 14805.012727 # average ReadReq miss latency
-system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 25633.299777 # average WriteReq miss latency
-system.cpu1.dcache.WriteReq_avg_miss_latency::total 25633.299777 # average WriteReq miss latency
-system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 10394.259012 # average LoadLockedReq miss latency
-system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 10394.259012 # average LoadLockedReq miss latency
-system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 11524.393091 # average StoreCondReq miss latency
-system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 11524.393091 # average StoreCondReq miss latency
-system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 20584.438763 # average overall miss latency
-system.cpu1.dcache.demand_avg_miss_latency::total 20584.438763 # average overall miss latency
-system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 20584.438763 # average overall miss latency
-system.cpu1.dcache.overall_avg_miss_latency::total 20584.438763 # average overall miss latency
-system.cpu1.dcache.blocked_cycles::no_mshrs 148655 # number of cycles access was blocked
+system.cpu1.dcache.replacements 177713 # number of replacements
+system.cpu1.dcache.tagsinuse 493.227826 # Cycle average of tags in use
+system.cpu1.dcache.total_refs 3781655 # Total number of references to valid blocks.
+system.cpu1.dcache.sampled_refs 178225 # Sample count of references to valid blocks.
+system.cpu1.dcache.avg_refs 21.218432 # Average number of references to valid blocks.
+system.cpu1.dcache.warmup_cycle 31174945000 # Cycle when the warmup percentage was hit.
+system.cpu1.dcache.occ_blocks::cpu1.data 493.227826 # Average occupied blocks per requestor
+system.cpu1.dcache.occ_percent::cpu1.data 0.963336 # Average percentage of cache occupancy
+system.cpu1.dcache.occ_percent::total 0.963336 # Average percentage of cache occupancy
+system.cpu1.dcache.ReadReq_hits::cpu1.data 2216837 # number of ReadReq hits
+system.cpu1.dcache.ReadReq_hits::total 2216837 # number of ReadReq hits
+system.cpu1.dcache.WriteReq_hits::cpu1.data 1431438 # number of WriteReq hits
+system.cpu1.dcache.WriteReq_hits::total 1431438 # number of WriteReq hits
+system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 57301 # number of LoadLockedReq hits
+system.cpu1.dcache.LoadLockedReq_hits::total 57301 # number of LoadLockedReq hits
+system.cpu1.dcache.StoreCondReq_hits::cpu1.data 56389 # number of StoreCondReq hits
+system.cpu1.dcache.StoreCondReq_hits::total 56389 # number of StoreCondReq hits
+system.cpu1.dcache.demand_hits::cpu1.data 3648275 # number of demand (read+write) hits
+system.cpu1.dcache.demand_hits::total 3648275 # number of demand (read+write) hits
+system.cpu1.dcache.overall_hits::cpu1.data 3648275 # number of overall hits
+system.cpu1.dcache.overall_hits::total 3648275 # number of overall hits
+system.cpu1.dcache.ReadReq_misses::cpu1.data 345575 # number of ReadReq misses
+system.cpu1.dcache.ReadReq_misses::total 345575 # number of ReadReq misses
+system.cpu1.dcache.WriteReq_misses::cpu1.data 359483 # number of WriteReq misses
+system.cpu1.dcache.WriteReq_misses::total 359483 # number of WriteReq misses
+system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 10381 # number of LoadLockedReq misses
+system.cpu1.dcache.LoadLockedReq_misses::total 10381 # number of LoadLockedReq misses
+system.cpu1.dcache.StoreCondReq_misses::cpu1.data 6326 # number of StoreCondReq misses
+system.cpu1.dcache.StoreCondReq_misses::total 6326 # number of StoreCondReq misses
+system.cpu1.dcache.demand_misses::cpu1.data 705058 # number of demand (read+write) misses
+system.cpu1.dcache.demand_misses::total 705058 # number of demand (read+write) misses
+system.cpu1.dcache.overall_misses::cpu1.data 705058 # number of overall misses
+system.cpu1.dcache.overall_misses::total 705058 # number of overall misses
+system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 4984534000 # number of ReadReq miss cycles
+system.cpu1.dcache.ReadReq_miss_latency::total 4984534000 # number of ReadReq miss cycles
+system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 10785650333 # number of WriteReq miss cycles
+system.cpu1.dcache.WriteReq_miss_latency::total 10785650333 # number of WriteReq miss cycles
+system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 103272500 # number of LoadLockedReq miss cycles
+system.cpu1.dcache.LoadLockedReq_miss_latency::total 103272500 # number of LoadLockedReq miss cycles
+system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 46472500 # number of StoreCondReq miss cycles
+system.cpu1.dcache.StoreCondReq_miss_latency::total 46472500 # number of StoreCondReq miss cycles
+system.cpu1.dcache.demand_miss_latency::cpu1.data 15770184333 # number of demand (read+write) miss cycles
+system.cpu1.dcache.demand_miss_latency::total 15770184333 # number of demand (read+write) miss cycles
+system.cpu1.dcache.overall_miss_latency::cpu1.data 15770184333 # number of overall miss cycles
+system.cpu1.dcache.overall_miss_latency::total 15770184333 # number of overall miss cycles
+system.cpu1.dcache.ReadReq_accesses::cpu1.data 2562412 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.ReadReq_accesses::total 2562412 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::cpu1.data 1790921 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::total 1790921 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 67682 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::total 67682 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 62715 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::total 62715 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.demand_accesses::cpu1.data 4353333 # number of demand (read+write) accesses
+system.cpu1.dcache.demand_accesses::total 4353333 # number of demand (read+write) accesses
+system.cpu1.dcache.overall_accesses::cpu1.data 4353333 # number of overall (read+write) accesses
+system.cpu1.dcache.overall_accesses::total 4353333 # number of overall (read+write) accesses
+system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.134863 # miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_miss_rate::total 0.134863 # miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.200725 # miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::total 0.200725 # miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.153379 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.153379 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.100869 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::total 0.100869 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_miss_rate::cpu1.data 0.161958 # miss rate for demand accesses
+system.cpu1.dcache.demand_miss_rate::total 0.161958 # miss rate for demand accesses
+system.cpu1.dcache.overall_miss_rate::cpu1.data 0.161958 # miss rate for overall accesses
+system.cpu1.dcache.overall_miss_rate::total 0.161958 # miss rate for overall accesses
+system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 14423.884830 # average ReadReq miss latency
+system.cpu1.dcache.ReadReq_avg_miss_latency::total 14423.884830 # average ReadReq miss latency
+system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 30003.227783 # average WriteReq miss latency
+system.cpu1.dcache.WriteReq_avg_miss_latency::total 30003.227783 # average WriteReq miss latency
+system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 9948.222715 # average LoadLockedReq miss latency
+system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 9948.222715 # average LoadLockedReq miss latency
+system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 7346.269365 # average StoreCondReq miss latency
+system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 7346.269365 # average StoreCondReq miss latency
+system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 22367.215652 # average overall miss latency
+system.cpu1.dcache.demand_avg_miss_latency::total 22367.215652 # average overall miss latency
+system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 22367.215652 # average overall miss latency
+system.cpu1.dcache.overall_avg_miss_latency::total 22367.215652 # average overall miss latency
+system.cpu1.dcache.blocked_cycles::no_mshrs 367146 # number of cycles access was blocked
system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu1.dcache.blocked::no_mshrs 7912 # number of cycles access was blocked
+system.cpu1.dcache.blocked::no_mshrs 4032 # number of cycles access was blocked
system.cpu1.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu1.dcache.avg_blocked_cycles::no_mshrs 18.788549 # average number of cycles each access was blocked
+system.cpu1.dcache.avg_blocked_cycles::no_mshrs 91.058036 # average number of cycles each access was blocked
system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.dcache.fast_writes 0 # number of fast writes performed
system.cpu1.dcache.cache_copies 0 # number of cache copies performed
-system.cpu1.dcache.writebacks::writebacks 102031 # number of writebacks
-system.cpu1.dcache.writebacks::total 102031 # number of writebacks
-system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data 180109 # number of ReadReq MSHR hits
-system.cpu1.dcache.ReadReq_mshr_hits::total 180109 # number of ReadReq MSHR hits
-system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data 273076 # number of WriteReq MSHR hits
-system.cpu1.dcache.WriteReq_mshr_hits::total 273076 # number of WriteReq MSHR hits
-system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.data 765 # number of LoadLockedReq MSHR hits
-system.cpu1.dcache.LoadLockedReq_mshr_hits::total 765 # number of LoadLockedReq MSHR hits
-system.cpu1.dcache.demand_mshr_hits::cpu1.data 453185 # number of demand (read+write) MSHR hits
-system.cpu1.dcache.demand_mshr_hits::total 453185 # number of demand (read+write) MSHR hits
-system.cpu1.dcache.overall_mshr_hits::cpu1.data 453185 # number of overall MSHR hits
-system.cpu1.dcache.overall_mshr_hits::total 453185 # number of overall MSHR hits
-system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 108656 # number of ReadReq MSHR misses
-system.cpu1.dcache.ReadReq_mshr_misses::total 108656 # number of ReadReq MSHR misses
-system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 57473 # number of WriteReq MSHR misses
-system.cpu1.dcache.WriteReq_mshr_misses::total 57473 # number of WriteReq MSHR misses
-system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 6725 # number of LoadLockedReq MSHR misses
-system.cpu1.dcache.LoadLockedReq_mshr_misses::total 6725 # number of LoadLockedReq MSHR misses
-system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 4282 # number of StoreCondReq MSHR misses
-system.cpu1.dcache.StoreCondReq_mshr_misses::total 4282 # number of StoreCondReq MSHR misses
-system.cpu1.dcache.demand_mshr_misses::cpu1.data 166129 # number of demand (read+write) MSHR misses
-system.cpu1.dcache.demand_mshr_misses::total 166129 # number of demand (read+write) MSHR misses
-system.cpu1.dcache.overall_mshr_misses::cpu1.data 166129 # number of overall MSHR misses
-system.cpu1.dcache.overall_mshr_misses::total 166129 # number of overall MSHR misses
-system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1328748500 # number of ReadReq MSHR miss cycles
-system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1328748500 # number of ReadReq MSHR miss cycles
-system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 1211037987 # number of WriteReq MSHR miss cycles
-system.cpu1.dcache.WriteReq_mshr_miss_latency::total 1211037987 # number of WriteReq MSHR miss cycles
-system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 54734500 # number of LoadLockedReq MSHR miss cycles
-system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 54734500 # number of LoadLockedReq MSHR miss cycles
-system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 40806500 # number of StoreCondReq MSHR miss cycles
-system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 40806500 # number of StoreCondReq MSHR miss cycles
-system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 2539786487 # number of demand (read+write) MSHR miss cycles
-system.cpu1.dcache.demand_mshr_miss_latency::total 2539786487 # number of demand (read+write) MSHR miss cycles
-system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 2539786487 # number of overall MSHR miss cycles
-system.cpu1.dcache.overall_mshr_miss_latency::total 2539786487 # number of overall MSHR miss cycles
-system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 30975000 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 30975000 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 686558000 # number of WriteReq MSHR uncacheable cycles
-system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 686558000 # number of WriteReq MSHR uncacheable cycles
-system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 717533000 # number of overall MSHR uncacheable cycles
-system.cpu1.dcache.overall_mshr_uncacheable_latency::total 717533000 # number of overall MSHR uncacheable cycles
-system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.047272 # mshr miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.047272 # mshr miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.037669 # mshr miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.037669 # mshr miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.123110 # mshr miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.123110 # mshr miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.085561 # mshr miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.085561 # mshr miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.043441 # mshr miss rate for demand accesses
-system.cpu1.dcache.demand_mshr_miss_rate::total 0.043441 # mshr miss rate for demand accesses
-system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.043441 # mshr miss rate for overall accesses
-system.cpu1.dcache.overall_mshr_miss_rate::total 0.043441 # mshr miss rate for overall accesses
-system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 12228.947320 # average ReadReq mshr miss latency
-system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 12228.947320 # average ReadReq mshr miss latency
-system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 21071.424617 # average WriteReq mshr miss latency
-system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 21071.424617 # average WriteReq mshr miss latency
-system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 8138.959108 # average LoadLockedReq mshr miss latency
-system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 8138.959108 # average LoadLockedReq mshr miss latency
-system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 9529.775806 # average StoreCondReq mshr miss latency
-system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 9529.775806 # average StoreCondReq mshr miss latency
-system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 15288.038133 # average overall mshr miss latency
-system.cpu1.dcache.demand_avg_mshr_miss_latency::total 15288.038133 # average overall mshr miss latency
-system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 15288.038133 # average overall mshr miss latency
-system.cpu1.dcache.overall_avg_mshr_miss_latency::total 15288.038133 # average overall mshr miss latency
+system.cpu1.dcache.writebacks::writebacks 122264 # number of writebacks
+system.cpu1.dcache.writebacks::total 122264 # number of writebacks
+system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data 218997 # number of ReadReq MSHR hits
+system.cpu1.dcache.ReadReq_mshr_hits::total 218997 # number of ReadReq MSHR hits
+system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data 293003 # number of WriteReq MSHR hits
+system.cpu1.dcache.WriteReq_mshr_hits::total 293003 # number of WriteReq MSHR hits
+system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.data 737 # number of LoadLockedReq MSHR hits
+system.cpu1.dcache.LoadLockedReq_mshr_hits::total 737 # number of LoadLockedReq MSHR hits
+system.cpu1.dcache.demand_mshr_hits::cpu1.data 512000 # number of demand (read+write) MSHR hits
+system.cpu1.dcache.demand_mshr_hits::total 512000 # number of demand (read+write) MSHR hits
+system.cpu1.dcache.overall_mshr_hits::cpu1.data 512000 # number of overall MSHR hits
+system.cpu1.dcache.overall_mshr_hits::total 512000 # number of overall MSHR hits
+system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 126578 # number of ReadReq MSHR misses
+system.cpu1.dcache.ReadReq_mshr_misses::total 126578 # number of ReadReq MSHR misses
+system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 66480 # number of WriteReq MSHR misses
+system.cpu1.dcache.WriteReq_mshr_misses::total 66480 # number of WriteReq MSHR misses
+system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 9644 # number of LoadLockedReq MSHR misses
+system.cpu1.dcache.LoadLockedReq_mshr_misses::total 9644 # number of LoadLockedReq MSHR misses
+system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 6325 # number of StoreCondReq MSHR misses
+system.cpu1.dcache.StoreCondReq_mshr_misses::total 6325 # number of StoreCondReq MSHR misses
+system.cpu1.dcache.demand_mshr_misses::cpu1.data 193058 # number of demand (read+write) MSHR misses
+system.cpu1.dcache.demand_mshr_misses::total 193058 # number of demand (read+write) MSHR misses
+system.cpu1.dcache.overall_mshr_misses::cpu1.data 193058 # number of overall MSHR misses
+system.cpu1.dcache.overall_mshr_misses::total 193058 # number of overall MSHR misses
+system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1500682500 # number of ReadReq MSHR miss cycles
+system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1500682500 # number of ReadReq MSHR miss cycles
+system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 1627145493 # number of WriteReq MSHR miss cycles
+system.cpu1.dcache.WriteReq_mshr_miss_latency::total 1627145493 # number of WriteReq MSHR miss cycles
+system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 75395000 # number of LoadLockedReq MSHR miss cycles
+system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 75395000 # number of LoadLockedReq MSHR miss cycles
+system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 33822500 # number of StoreCondReq MSHR miss cycles
+system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 33822500 # number of StoreCondReq MSHR miss cycles
+system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 3127827993 # number of demand (read+write) MSHR miss cycles
+system.cpu1.dcache.demand_mshr_miss_latency::total 3127827993 # number of demand (read+write) MSHR miss cycles
+system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 3127827993 # number of overall MSHR miss cycles
+system.cpu1.dcache.overall_mshr_miss_latency::total 3127827993 # number of overall MSHR miss cycles
+system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 18098500 # number of ReadReq MSHR uncacheable cycles
+system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 18098500 # number of ReadReq MSHR uncacheable cycles
+system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 718992500 # number of WriteReq MSHR uncacheable cycles
+system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 718992500 # number of WriteReq MSHR uncacheable cycles
+system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 737091000 # number of overall MSHR uncacheable cycles
+system.cpu1.dcache.overall_mshr_uncacheable_latency::total 737091000 # number of overall MSHR uncacheable cycles
+system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.049398 # mshr miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.049398 # mshr miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.037121 # mshr miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.037121 # mshr miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.142490 # mshr miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.142490 # mshr miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.100853 # mshr miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.100853 # mshr miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.044347 # mshr miss rate for demand accesses
+system.cpu1.dcache.demand_mshr_miss_rate::total 0.044347 # mshr miss rate for demand accesses
+system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.044347 # mshr miss rate for overall accesses
+system.cpu1.dcache.overall_mshr_miss_rate::total 0.044347 # mshr miss rate for overall accesses
+system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 11855.792476 # average ReadReq mshr miss latency
+system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 11855.792476 # average ReadReq mshr miss latency
+system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 24475.714395 # average WriteReq mshr miss latency
+system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 24475.714395 # average WriteReq mshr miss latency
+system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 7817.814185 # average LoadLockedReq mshr miss latency
+system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 7817.814185 # average LoadLockedReq mshr miss latency
+system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 5347.430830 # average StoreCondReq mshr miss latency
+system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 5347.430830 # average StoreCondReq mshr miss latency
+system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 16201.493815 # average overall mshr miss latency
+system.cpu1.dcache.demand_avg_mshr_miss_latency::total 16201.493815 # average overall mshr miss latency
+system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 16201.493815 # average overall mshr miss latency
+system.cpu1.dcache.overall_avg_mshr_miss_latency::total 16201.493815 # average overall mshr miss latency
system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency
system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data inf # average WriteReq mshr uncacheable latency
@@ -1581,170 +1738,161 @@ system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data inf
system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu1.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu0.kern.inst.arm 0 # number of arm instructions executed
-system.cpu0.kern.inst.quiesce 6652 # number of quiesce instructions executed
-system.cpu0.kern.inst.hwrei 169834 # number of hwrei instructions executed
-system.cpu0.kern.ipl_count::0 59752 40.24% 40.24% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::21 131 0.09% 40.32% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::22 1927 1.30% 41.62% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::30 283 0.19% 41.81% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::31 86412 58.19% 100.00% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::total 148505 # number of times we switched to this ipl
-system.cpu0.kern.ipl_good::0 58939 49.14% 49.14% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::21 131 0.11% 49.25% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::22 1927 1.61% 50.86% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::30 283 0.24% 51.09% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::31 58656 48.91% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::total 119936 # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_ticks::0 1864736682500 98.02% 98.02% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::21 62604500 0.00% 98.03% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::22 575436000 0.03% 98.06% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::30 137989000 0.01% 98.06% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::31 36850597000 1.94% 100.00% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::total 1902363309000 # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_used::0 0.986394 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.inst.quiesce 6891 # number of quiesce instructions executed
+system.cpu0.kern.inst.hwrei 160705 # number of hwrei instructions executed
+system.cpu0.kern.ipl_count::0 55206 40.22% 40.22% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::21 141 0.10% 40.32% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::22 1925 1.40% 41.72% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::30 459 0.33% 42.06% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::31 79532 57.94% 100.00% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::total 137263 # number of times we switched to this ipl
+system.cpu0.kern.ipl_good::0 54744 49.07% 49.07% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::21 141 0.13% 49.20% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::22 1925 1.73% 50.92% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::30 459 0.41% 51.34% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::31 54290 48.66% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::total 111559 # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_ticks::0 1864428350500 98.20% 98.20% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::21 66694000 0.00% 98.20% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::22 571257500 0.03% 98.23% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::30 222612500 0.01% 98.25% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::31 33310195000 1.75% 100.00% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::total 1898599109500 # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_used::0 0.991631 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.ipl_used::31 0.678795 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.ipl_used::total 0.807623 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.syscall::2 7 3.93% 3.93% # number of syscalls executed
-system.cpu0.kern.syscall::3 15 8.43% 12.36% # number of syscalls executed
-system.cpu0.kern.syscall::4 4 2.25% 14.61% # number of syscalls executed
-system.cpu0.kern.syscall::6 26 14.61% 29.21% # number of syscalls executed
-system.cpu0.kern.syscall::12 1 0.56% 29.78% # number of syscalls executed
-system.cpu0.kern.syscall::17 6 3.37% 33.15% # number of syscalls executed
-system.cpu0.kern.syscall::19 7 3.93% 37.08% # number of syscalls executed
-system.cpu0.kern.syscall::20 4 2.25% 39.33% # number of syscalls executed
-system.cpu0.kern.syscall::23 1 0.56% 39.89% # number of syscalls executed
-system.cpu0.kern.syscall::24 3 1.69% 41.57% # number of syscalls executed
-system.cpu0.kern.syscall::33 6 3.37% 44.94% # number of syscalls executed
-system.cpu0.kern.syscall::41 2 1.12% 46.07% # number of syscalls executed
-system.cpu0.kern.syscall::45 29 16.29% 62.36% # number of syscalls executed
-system.cpu0.kern.syscall::47 3 1.69% 64.04% # number of syscalls executed
-system.cpu0.kern.syscall::48 8 4.49% 68.54% # number of syscalls executed
-system.cpu0.kern.syscall::54 8 4.49% 73.03% # number of syscalls executed
-system.cpu0.kern.syscall::59 6 3.37% 76.40% # number of syscalls executed
-system.cpu0.kern.syscall::71 17 9.55% 85.96% # number of syscalls executed
-system.cpu0.kern.syscall::73 3 1.69% 87.64% # number of syscalls executed
-system.cpu0.kern.syscall::74 4 2.25% 89.89% # number of syscalls executed
-system.cpu0.kern.syscall::87 1 0.56% 90.45% # number of syscalls executed
-system.cpu0.kern.syscall::90 2 1.12% 91.57% # number of syscalls executed
-system.cpu0.kern.syscall::92 7 3.93% 95.51% # number of syscalls executed
-system.cpu0.kern.syscall::97 2 1.12% 96.63% # number of syscalls executed
-system.cpu0.kern.syscall::98 2 1.12% 97.75% # number of syscalls executed
-system.cpu0.kern.syscall::132 1 0.56% 98.31% # number of syscalls executed
-system.cpu0.kern.syscall::144 1 0.56% 98.88% # number of syscalls executed
-system.cpu0.kern.syscall::147 2 1.12% 100.00% # number of syscalls executed
-system.cpu0.kern.syscall::total 178 # number of syscalls executed
+system.cpu0.kern.ipl_used::31 0.682618 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.ipl_used::total 0.812739 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.syscall::2 8 3.60% 3.60% # number of syscalls executed
+system.cpu0.kern.syscall::3 19 8.56% 12.16% # number of syscalls executed
+system.cpu0.kern.syscall::4 4 1.80% 13.96% # number of syscalls executed
+system.cpu0.kern.syscall::6 32 14.41% 28.38% # number of syscalls executed
+system.cpu0.kern.syscall::12 1 0.45% 28.83% # number of syscalls executed
+system.cpu0.kern.syscall::17 9 4.05% 32.88% # number of syscalls executed
+system.cpu0.kern.syscall::19 10 4.50% 37.39% # number of syscalls executed
+system.cpu0.kern.syscall::20 6 2.70% 40.09% # number of syscalls executed
+system.cpu0.kern.syscall::23 1 0.45% 40.54% # number of syscalls executed
+system.cpu0.kern.syscall::24 3 1.35% 41.89% # number of syscalls executed
+system.cpu0.kern.syscall::33 7 3.15% 45.05% # number of syscalls executed
+system.cpu0.kern.syscall::41 2 0.90% 45.95% # number of syscalls executed
+system.cpu0.kern.syscall::45 36 16.22% 62.16% # number of syscalls executed
+system.cpu0.kern.syscall::47 3 1.35% 63.51% # number of syscalls executed
+system.cpu0.kern.syscall::48 10 4.50% 68.02% # number of syscalls executed
+system.cpu0.kern.syscall::54 10 4.50% 72.52% # number of syscalls executed
+system.cpu0.kern.syscall::58 1 0.45% 72.97% # number of syscalls executed
+system.cpu0.kern.syscall::59 6 2.70% 75.68% # number of syscalls executed
+system.cpu0.kern.syscall::71 23 10.36% 86.04% # number of syscalls executed
+system.cpu0.kern.syscall::73 3 1.35% 87.39% # number of syscalls executed
+system.cpu0.kern.syscall::74 6 2.70% 90.09% # number of syscalls executed
+system.cpu0.kern.syscall::87 1 0.45% 90.54% # number of syscalls executed
+system.cpu0.kern.syscall::90 3 1.35% 91.89% # number of syscalls executed
+system.cpu0.kern.syscall::92 9 4.05% 95.95% # number of syscalls executed
+system.cpu0.kern.syscall::97 2 0.90% 96.85% # number of syscalls executed
+system.cpu0.kern.syscall::98 2 0.90% 97.75% # number of syscalls executed
+system.cpu0.kern.syscall::132 1 0.45% 98.20% # number of syscalls executed
+system.cpu0.kern.syscall::144 2 0.90% 99.10% # number of syscalls executed
+system.cpu0.kern.syscall::147 2 0.90% 100.00% # number of syscalls executed
+system.cpu0.kern.syscall::total 222 # number of syscalls executed
system.cpu0.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
-system.cpu0.kern.callpal::wripir 383 0.25% 0.25% # number of callpals executed
-system.cpu0.kern.callpal::wrmces 1 0.00% 0.25% # number of callpals executed
-system.cpu0.kern.callpal::wrfen 1 0.00% 0.25% # number of callpals executed
-system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.25% # number of callpals executed
-system.cpu0.kern.callpal::swpctx 3188 2.04% 2.29% # number of callpals executed
-system.cpu0.kern.callpal::tbi 48 0.03% 2.32% # number of callpals executed
-system.cpu0.kern.callpal::wrent 7 0.00% 2.32% # number of callpals executed
-system.cpu0.kern.callpal::swpipl 141921 90.80% 93.12% # number of callpals executed
-system.cpu0.kern.callpal::rdps 6055 3.87% 96.99% # number of callpals executed
-system.cpu0.kern.callpal::wrkgp 1 0.00% 96.99% # number of callpals executed
-system.cpu0.kern.callpal::wrusp 2 0.00% 96.99% # number of callpals executed
-system.cpu0.kern.callpal::rdusp 8 0.01% 97.00% # number of callpals executed
-system.cpu0.kern.callpal::whami 2 0.00% 97.00% # number of callpals executed
-system.cpu0.kern.callpal::rti 4242 2.71% 99.71% # number of callpals executed
-system.cpu0.kern.callpal::callsys 315 0.20% 99.92% # number of callpals executed
-system.cpu0.kern.callpal::imb 132 0.08% 100.00% # number of callpals executed
-system.cpu0.kern.callpal::total 156308 # number of callpals executed
-system.cpu0.kern.mode_switch::kernel 6637 # number of protection mode switches
-system.cpu0.kern.mode_switch::user 1098 # number of protection mode switches
+system.cpu0.kern.callpal::wripir 540 0.37% 0.37% # number of callpals executed
+system.cpu0.kern.callpal::wrmces 1 0.00% 0.37% # number of callpals executed
+system.cpu0.kern.callpal::wrfen 1 0.00% 0.37% # number of callpals executed
+system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.37% # number of callpals executed
+system.cpu0.kern.callpal::swpctx 2997 2.06% 2.43% # number of callpals executed
+system.cpu0.kern.callpal::tbi 51 0.04% 2.47% # number of callpals executed
+system.cpu0.kern.callpal::wrent 7 0.00% 2.47% # number of callpals executed
+system.cpu0.kern.callpal::swpipl 130488 89.67% 92.14% # number of callpals executed
+system.cpu0.kern.callpal::rdps 6655 4.57% 96.71% # number of callpals executed
+system.cpu0.kern.callpal::wrkgp 1 0.00% 96.71% # number of callpals executed
+system.cpu0.kern.callpal::wrusp 3 0.00% 96.71% # number of callpals executed
+system.cpu0.kern.callpal::rdusp 9 0.01% 96.72% # number of callpals executed
+system.cpu0.kern.callpal::whami 2 0.00% 96.72% # number of callpals executed
+system.cpu0.kern.callpal::rti 4254 2.92% 99.64% # number of callpals executed
+system.cpu0.kern.callpal::callsys 381 0.26% 99.91% # number of callpals executed
+system.cpu0.kern.callpal::imb 136 0.09% 100.00% # number of callpals executed
+system.cpu0.kern.callpal::total 145528 # number of callpals executed
+system.cpu0.kern.mode_switch::kernel 6813 # number of protection mode switches
+system.cpu0.kern.mode_switch::user 1282 # number of protection mode switches
system.cpu0.kern.mode_switch::idle 0 # number of protection mode switches
-system.cpu0.kern.mode_good::kernel 1098
-system.cpu0.kern.mode_good::user 1098
+system.cpu0.kern.mode_good::kernel 1282
+system.cpu0.kern.mode_good::user 1282
system.cpu0.kern.mode_good::idle 0
-system.cpu0.kern.mode_switch_good::kernel 0.165436 # fraction of useful protection mode switches
+system.cpu0.kern.mode_switch_good::kernel 0.188170 # fraction of useful protection mode switches
system.cpu0.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
system.cpu0.kern.mode_switch_good::idle nan # fraction of useful protection mode switches
-system.cpu0.kern.mode_switch_good::total 0.283904 # fraction of useful protection mode switches
-system.cpu0.kern.mode_ticks::kernel 1900423407500 99.92% 99.92% # number of ticks spent at the given mode
-system.cpu0.kern.mode_ticks::user 1609733000 0.08% 100.00% # number of ticks spent at the given mode
+system.cpu0.kern.mode_switch_good::total 0.316739 # fraction of useful protection mode switches
+system.cpu0.kern.mode_ticks::kernel 1896637292000 99.90% 99.90% # number of ticks spent at the given mode
+system.cpu0.kern.mode_ticks::user 1952797500 0.10% 100.00% # number of ticks spent at the given mode
system.cpu0.kern.mode_ticks::idle 0 0.00% 100.00% # number of ticks spent at the given mode
-system.cpu0.kern.swap_context 3189 # number of times the context was actually changed
+system.cpu0.kern.swap_context 2998 # number of times the context was actually changed
system.cpu1.kern.inst.arm 0 # number of arm instructions executed
-system.cpu1.kern.inst.quiesce 2560 # number of quiesce instructions executed
-system.cpu1.kern.inst.hwrei 70963 # number of hwrei instructions executed
-system.cpu1.kern.ipl_count::0 22970 38.17% 38.17% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::22 1925 3.20% 41.37% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::30 383 0.64% 42.01% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::31 34900 57.99% 100.00% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::total 60178 # number of times we switched to this ipl
-system.cpu1.kern.ipl_good::0 22406 47.94% 47.94% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::22 1925 4.12% 52.06% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::30 383 0.82% 52.88% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::31 22023 47.12% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::total 46737 # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_ticks::0 1874192202500 98.50% 98.50% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::22 532510000 0.03% 98.53% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::30 178162000 0.01% 98.54% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::31 27779026000 1.46% 100.00% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::total 1902681900500 # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_used::0 0.975446 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.inst.quiesce 2640 # number of quiesce instructions executed
+system.cpu1.kern.inst.hwrei 82284 # number of hwrei instructions executed
+system.cpu1.kern.ipl_count::0 28208 38.75% 38.75% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::22 1924 2.64% 41.39% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::30 540 0.74% 42.13% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::31 42124 57.87% 100.00% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::total 72796 # number of times we switched to this ipl
+system.cpu1.kern.ipl_good::0 27293 48.30% 48.30% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::22 1924 3.40% 51.70% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::30 540 0.96% 52.66% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::31 26753 47.34% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::total 56510 # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_ticks::0 1872083396500 98.59% 98.59% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::22 532362500 0.03% 98.61% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::30 246280000 0.01% 98.63% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::31 26091314000 1.37% 100.00% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::total 1898953353000 # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_used::0 0.967562 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.ipl_used::31 0.631032 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.ipl_used::total 0.776646 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.syscall::2 1 0.68% 0.68% # number of syscalls executed
-system.cpu1.kern.syscall::3 15 10.14% 10.81% # number of syscalls executed
-system.cpu1.kern.syscall::6 16 10.81% 21.62% # number of syscalls executed
-system.cpu1.kern.syscall::15 1 0.68% 22.30% # number of syscalls executed
-system.cpu1.kern.syscall::17 9 6.08% 28.38% # number of syscalls executed
-system.cpu1.kern.syscall::19 3 2.03% 30.41% # number of syscalls executed
-system.cpu1.kern.syscall::20 2 1.35% 31.76% # number of syscalls executed
-system.cpu1.kern.syscall::23 3 2.03% 33.78% # number of syscalls executed
-system.cpu1.kern.syscall::24 3 2.03% 35.81% # number of syscalls executed
-system.cpu1.kern.syscall::33 5 3.38% 39.19% # number of syscalls executed
-system.cpu1.kern.syscall::45 25 16.89% 56.08% # number of syscalls executed
-system.cpu1.kern.syscall::47 3 2.03% 58.11% # number of syscalls executed
-system.cpu1.kern.syscall::48 2 1.35% 59.46% # number of syscalls executed
-system.cpu1.kern.syscall::54 2 1.35% 60.81% # number of syscalls executed
-system.cpu1.kern.syscall::58 1 0.68% 61.49% # number of syscalls executed
-system.cpu1.kern.syscall::59 1 0.68% 62.16% # number of syscalls executed
-system.cpu1.kern.syscall::71 37 25.00% 87.16% # number of syscalls executed
-system.cpu1.kern.syscall::74 12 8.11% 95.27% # number of syscalls executed
-system.cpu1.kern.syscall::90 1 0.68% 95.95% # number of syscalls executed
-system.cpu1.kern.syscall::92 2 1.35% 97.30% # number of syscalls executed
-system.cpu1.kern.syscall::132 3 2.03% 99.32% # number of syscalls executed
-system.cpu1.kern.syscall::144 1 0.68% 100.00% # number of syscalls executed
-system.cpu1.kern.syscall::total 148 # number of syscalls executed
+system.cpu1.kern.ipl_used::31 0.635101 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.ipl_used::total 0.776279 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.syscall::3 11 10.58% 10.58% # number of syscalls executed
+system.cpu1.kern.syscall::6 10 9.62% 20.19% # number of syscalls executed
+system.cpu1.kern.syscall::15 1 0.96% 21.15% # number of syscalls executed
+system.cpu1.kern.syscall::17 6 5.77% 26.92% # number of syscalls executed
+system.cpu1.kern.syscall::23 3 2.88% 29.81% # number of syscalls executed
+system.cpu1.kern.syscall::24 3 2.88% 32.69% # number of syscalls executed
+system.cpu1.kern.syscall::33 4 3.85% 36.54% # number of syscalls executed
+system.cpu1.kern.syscall::45 18 17.31% 53.85% # number of syscalls executed
+system.cpu1.kern.syscall::47 3 2.88% 56.73% # number of syscalls executed
+system.cpu1.kern.syscall::59 1 0.96% 57.69% # number of syscalls executed
+system.cpu1.kern.syscall::71 31 29.81% 87.50% # number of syscalls executed
+system.cpu1.kern.syscall::74 10 9.62% 97.12% # number of syscalls executed
+system.cpu1.kern.syscall::132 3 2.88% 100.00% # number of syscalls executed
+system.cpu1.kern.syscall::total 104 # number of syscalls executed
system.cpu1.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
-system.cpu1.kern.callpal::wripir 283 0.45% 0.45% # number of callpals executed
-system.cpu1.kern.callpal::wrmces 1 0.00% 0.45% # number of callpals executed
-system.cpu1.kern.callpal::wrfen 1 0.00% 0.46% # number of callpals executed
-system.cpu1.kern.callpal::swpctx 1593 2.54% 3.00% # number of callpals executed
-system.cpu1.kern.callpal::tbi 5 0.01% 3.00% # number of callpals executed
-system.cpu1.kern.callpal::wrent 7 0.01% 3.01% # number of callpals executed
-system.cpu1.kern.callpal::swpipl 54358 86.66% 89.67% # number of callpals executed
-system.cpu1.kern.callpal::rdps 2709 4.32% 93.99% # number of callpals executed
-system.cpu1.kern.callpal::wrkgp 1 0.00% 93.99% # number of callpals executed
-system.cpu1.kern.callpal::wrusp 5 0.01% 94.00% # number of callpals executed
-system.cpu1.kern.callpal::rdusp 1 0.00% 94.00% # number of callpals executed
-system.cpu1.kern.callpal::whami 3 0.00% 94.01% # number of callpals executed
-system.cpu1.kern.callpal::rti 3511 5.60% 99.60% # number of callpals executed
-system.cpu1.kern.callpal::callsys 200 0.32% 99.92% # number of callpals executed
-system.cpu1.kern.callpal::imb 48 0.08% 100.00% # number of callpals executed
+system.cpu1.kern.callpal::wripir 459 0.61% 0.61% # number of callpals executed
+system.cpu1.kern.callpal::wrmces 1 0.00% 0.61% # number of callpals executed
+system.cpu1.kern.callpal::wrfen 1 0.00% 0.61% # number of callpals executed
+system.cpu1.kern.callpal::swpctx 2146 2.85% 3.47% # number of callpals executed
+system.cpu1.kern.callpal::tbi 3 0.00% 3.47% # number of callpals executed
+system.cpu1.kern.callpal::wrent 7 0.01% 3.48% # number of callpals executed
+system.cpu1.kern.callpal::swpipl 66489 88.37% 91.85% # number of callpals executed
+system.cpu1.kern.callpal::rdps 2102 2.79% 94.64% # number of callpals executed
+system.cpu1.kern.callpal::wrkgp 1 0.00% 94.64% # number of callpals executed
+system.cpu1.kern.callpal::wrusp 4 0.01% 94.65% # number of callpals executed
+system.cpu1.kern.callpal::whami 3 0.00% 94.65% # number of callpals executed
+system.cpu1.kern.callpal::rti 3842 5.11% 99.76% # number of callpals executed
+system.cpu1.kern.callpal::callsys 136 0.18% 99.94% # number of callpals executed
+system.cpu1.kern.callpal::imb 44 0.06% 100.00% # number of callpals executed
system.cpu1.kern.callpal::rdunique 1 0.00% 100.00% # number of callpals executed
-system.cpu1.kern.callpal::total 62728 # number of callpals executed
-system.cpu1.kern.mode_switch::kernel 1948 # number of protection mode switches
-system.cpu1.kern.mode_switch::user 639 # number of protection mode switches
-system.cpu1.kern.mode_switch::idle 2607 # number of protection mode switches
-system.cpu1.kern.mode_good::kernel 948
-system.cpu1.kern.mode_good::user 639
-system.cpu1.kern.mode_good::idle 309
-system.cpu1.kern.mode_switch_good::kernel 0.486653 # fraction of useful protection mode switches
+system.cpu1.kern.callpal::total 75240 # number of callpals executed
+system.cpu1.kern.mode_switch::kernel 2162 # number of protection mode switches
+system.cpu1.kern.mode_switch::user 464 # number of protection mode switches
+system.cpu1.kern.mode_switch::idle 2922 # number of protection mode switches
+system.cpu1.kern.mode_good::kernel 928
+system.cpu1.kern.mode_good::user 464
+system.cpu1.kern.mode_good::idle 464
+system.cpu1.kern.mode_switch_good::kernel 0.429232 # fraction of useful protection mode switches
system.cpu1.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
-system.cpu1.kern.mode_switch_good::idle 0.118527 # fraction of useful protection mode switches
-system.cpu1.kern.mode_switch_good::total 0.365037 # fraction of useful protection mode switches
-system.cpu1.kern.mode_ticks::kernel 6500961500 0.34% 0.34% # number of ticks spent at the given mode
-system.cpu1.kern.mode_ticks::user 1047066000 0.06% 0.40% # number of ticks spent at the given mode
-system.cpu1.kern.mode_ticks::idle 1895133865000 99.60% 100.00% # number of ticks spent at the given mode
-system.cpu1.kern.swap_context 1594 # number of times the context was actually changed
+system.cpu1.kern.mode_switch_good::idle 0.158795 # fraction of useful protection mode switches
+system.cpu1.kern.mode_switch_good::total 0.334535 # fraction of useful protection mode switches
+system.cpu1.kern.mode_ticks::kernel 8174267000 0.43% 0.43% # number of ticks spent at the given mode
+system.cpu1.kern.mode_ticks::user 802919500 0.04% 0.47% # number of ticks spent at the given mode
+system.cpu1.kern.mode_ticks::idle 1889976158500 99.53% 100.00% # number of ticks spent at the given mode
+system.cpu1.kern.swap_context 2147 # number of times the context was actually changed
---------- End Simulation Statistics ----------
diff --git a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt
index 76f868d7e..135d2aacf 100644
--- a/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt
+++ b/tests/long/fs/10.linux-boot/ref/alpha/linux/tsunami-o3/stats.txt
@@ -1,52 +1,210 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.855236 # Number of seconds simulated
-sim_ticks 1855236450500 # Number of ticks simulated
-final_tick 1855236450500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.854370 # Number of seconds simulated
+sim_ticks 1854370484500 # Number of ticks simulated
+final_tick 1854370484500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 182093 # Simulator instruction rate (inst/s)
-host_op_rate 182093 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 6374280472 # Simulator tick rate (ticks/s)
-host_mem_usage 298212 # Number of bytes of host memory used
-host_seconds 291.05 # Real time elapsed on the host
-sim_insts 52998368 # Number of instructions simulated
-sim_ops 52998368 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 969536 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 24881216 # Number of bytes read from this memory
-system.physmem.bytes_read::tsunami.ide 2652288 # Number of bytes read from this memory
-system.physmem.bytes_read::total 28503040 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 969536 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 969536 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7522688 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7522688 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 15149 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 388769 # Number of read requests responded to by this memory
-system.physmem.num_reads::tsunami.ide 41442 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 445360 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 117542 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 117542 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 522594 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 13411345 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::tsunami.ide 1429623 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 15363562 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 522594 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 522594 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 4054841 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 4054841 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 4054841 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 522594 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 13411345 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::tsunami.ide 1429623 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 19418402 # Total bandwidth to/from this memory (bytes/s)
+host_inst_rate 94446 # Simulator instruction rate (inst/s)
+host_op_rate 94446 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 3304859837 # Simulator tick rate (ticks/s)
+host_mem_usage 326668 # Number of bytes of host memory used
+host_seconds 561.10 # Real time elapsed on the host
+sim_insts 52993965 # Number of instructions simulated
+sim_ops 52993965 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::cpu.inst 969088 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 24876288 # Number of bytes read from this memory
+system.physmem.bytes_read::tsunami.ide 2652352 # Number of bytes read from this memory
+system.physmem.bytes_read::total 28497728 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 969088 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 969088 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7507712 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7507712 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 15142 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 388692 # Number of read requests responded to by this memory
+system.physmem.num_reads::tsunami.ide 41443 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 445277 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 117308 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 117308 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 522597 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 13414950 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::tsunami.ide 1430325 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 15367872 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 522597 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 522597 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 4048658 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 4048658 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 4048658 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 522597 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 13414950 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::tsunami.ide 1430325 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 19416530 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 445277 # Total number of read requests seen
+system.physmem.writeReqs 117308 # Total number of write requests seen
+system.physmem.cpureqs 564090 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 28497728 # Total number of bytes read from memory
+system.physmem.bytesWritten 7507712 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 28497728 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 7507712 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 56 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 175 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 28080 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 27611 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 27911 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 27629 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 28123 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 28001 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 27963 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 27770 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 27692 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 27278 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 27918 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 28145 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 27785 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 27747 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 27834 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 27734 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 7584 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 7270 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 7291 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 7101 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 7583 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 7405 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 7380 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 7215 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 7260 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 6854 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 7428 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 7671 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 7427 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 7350 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 7315 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 7174 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 772 # Number of times wr buffer was full causing retry
+system.physmem.totGap 1854365055000 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 445277 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 118080 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 175 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 331917 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 65103 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 18248 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 6337 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 2872 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2456 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1809 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 2035 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 1684 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1980 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1575 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 1548 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 1648 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 1788 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 1261 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 1518 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 936 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 252 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 140 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 108 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 4 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 3912 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 4841 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 4917 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 4965 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 5049 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 5061 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 5094 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 5094 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 5093 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 5100 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 1189 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 260 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 184 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 136 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 52 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 40 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 6175508423 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 13385774423 # Sum of mem lat for all requests
+system.physmem.totBusLat 1780884000 # Total cycles spent in databus access
+system.physmem.totBankLat 5429382000 # Total cycles spent in bank access
+system.physmem.avgQLat 13870.66 # Average queueing delay per request
+system.physmem.avgBankLat 12194.80 # Average bank access latency per request
+system.physmem.avgBusLat 4000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 30065.46 # Average memory access latency
+system.physmem.avgRdBW 15.37 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 4.05 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 15.37 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 4.05 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.12 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.01 # Average read queue length over time
+system.physmem.avgWrQLen 10.01 # Average write queue length over time
+system.physmem.readRowHits 425232 # Number of row buffer hits during reads
+system.physmem.writeRowHits 76485 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 95.51 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 65.20 # Row buffer hit rate for writes
+system.physmem.avgGap 3296150.90 # Average gap between requests
system.iocache.replacements 41685 # number of replacements
-system.iocache.tagsinuse 1.255779 # Cycle average of tags in use
+system.iocache.tagsinuse 1.265505 # Cycle average of tags in use
system.iocache.total_refs 0 # Total number of references to valid blocks.
system.iocache.sampled_refs 41701 # Sample count of references to valid blocks.
system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 1706412007000 # Cycle when the warmup percentage was hit.
-system.iocache.occ_blocks::tsunami.ide 1.255779 # Average occupied blocks per requestor
-system.iocache.occ_percent::tsunami.ide 0.078486 # Average percentage of cache occupancy
-system.iocache.occ_percent::total 0.078486 # Average percentage of cache occupancy
+system.iocache.warmup_cycle 1704471567000 # Cycle when the warmup percentage was hit.
+system.iocache.occ_blocks::tsunami.ide 1.265505 # Average occupied blocks per requestor
+system.iocache.occ_percent::tsunami.ide 0.079094 # Average percentage of cache occupancy
+system.iocache.occ_percent::total 0.079094 # Average percentage of cache occupancy
system.iocache.ReadReq_misses::tsunami.ide 173 # number of ReadReq misses
system.iocache.ReadReq_misses::total 173 # number of ReadReq misses
system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses
@@ -55,14 +213,14 @@ system.iocache.demand_misses::tsunami.ide 41725 # n
system.iocache.demand_misses::total 41725 # number of demand (read+write) misses
system.iocache.overall_misses::tsunami.ide 41725 # number of overall misses
system.iocache.overall_misses::total 41725 # number of overall misses
-system.iocache.ReadReq_miss_latency::tsunami.ide 20672998 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 20672998 # number of ReadReq miss cycles
-system.iocache.WriteReq_miss_latency::tsunami.ide 11469598806 # number of WriteReq miss cycles
-system.iocache.WriteReq_miss_latency::total 11469598806 # number of WriteReq miss cycles
-system.iocache.demand_miss_latency::tsunami.ide 11490271804 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 11490271804 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::tsunami.ide 11490271804 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 11490271804 # number of overall miss cycles
+system.iocache.ReadReq_miss_latency::tsunami.ide 20930998 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 20930998 # number of ReadReq miss cycles
+system.iocache.WriteReq_miss_latency::tsunami.ide 9501230806 # number of WriteReq miss cycles
+system.iocache.WriteReq_miss_latency::total 9501230806 # number of WriteReq miss cycles
+system.iocache.demand_miss_latency::tsunami.ide 9522161804 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 9522161804 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::tsunami.ide 9522161804 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 9522161804 # number of overall miss cycles
system.iocache.ReadReq_accesses::tsunami.ide 173 # number of ReadReq accesses(hits+misses)
system.iocache.ReadReq_accesses::total 173 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::tsunami.ide 41552 # number of WriteReq accesses(hits+misses)
@@ -79,19 +237,19 @@ system.iocache.demand_miss_rate::tsunami.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::tsunami.ide 119497.098266 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 119497.098266 # average ReadReq miss latency
-system.iocache.WriteReq_avg_miss_latency::tsunami.ide 276030.005920 # average WriteReq miss latency
-system.iocache.WriteReq_avg_miss_latency::total 276030.005920 # average WriteReq miss latency
-system.iocache.demand_avg_miss_latency::tsunami.ide 275380.989910 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 275380.989910 # average overall miss latency
-system.iocache.overall_avg_miss_latency::tsunami.ide 275380.989910 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 275380.989910 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 200042 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::tsunami.ide 120988.427746 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 120988.427746 # average ReadReq miss latency
+system.iocache.WriteReq_avg_miss_latency::tsunami.ide 228658.808385 # average WriteReq miss latency
+system.iocache.WriteReq_avg_miss_latency::total 228658.808385 # average WriteReq miss latency
+system.iocache.demand_avg_miss_latency::tsunami.ide 228212.385956 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 228212.385956 # average overall miss latency
+system.iocache.overall_avg_miss_latency::tsunami.ide 228212.385956 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 228212.385956 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 190847 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 24684 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 22837 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 8.104116 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 8.356921 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
@@ -105,14 +263,14 @@ system.iocache.demand_mshr_misses::tsunami.ide 41725
system.iocache.demand_mshr_misses::total 41725 # number of demand (read+write) MSHR misses
system.iocache.overall_mshr_misses::tsunami.ide 41725 # number of overall MSHR misses
system.iocache.overall_mshr_misses::total 41725 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 11676998 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 11676998 # number of ReadReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 9308894806 # number of WriteReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::total 9308894806 # number of WriteReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::tsunami.ide 9320571804 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 9320571804 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::tsunami.ide 9320571804 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 9320571804 # number of overall MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 11934000 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 11934000 # number of ReadReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 7338470481 # number of WriteReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::total 7338470481 # number of WriteReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::tsunami.ide 7350404481 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 7350404481 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::tsunami.ide 7350404481 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 7350404481 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteReq accesses
@@ -121,14 +279,14 @@ system.iocache.demand_mshr_miss_rate::tsunami.ide 1
system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 67497.098266 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 67497.098266 # average ReadReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 224030.005920 # average WriteReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::total 224030.005920 # average WriteReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 223380.989910 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 223380.989910 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 223380.989910 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 223380.989910 # average overall mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 68982.658960 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 68982.658960 # average ReadReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 176609.320394 # average WriteReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::total 176609.320394 # average WriteReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 176163.079233 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 176163.079233 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 176163.079233 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 176163.079233 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
@@ -146,22 +304,22 @@ system.cpu.dtb.fetch_hits 0 # IT
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 9942716 # DTB read hits
-system.cpu.dtb.read_misses 44791 # DTB read misses
-system.cpu.dtb.read_acv 565 # DTB read access violations
-system.cpu.dtb.read_accesses 947396 # DTB read accesses
-system.cpu.dtb.write_hits 6623666 # DTB write hits
-system.cpu.dtb.write_misses 10259 # DTB write misses
-system.cpu.dtb.write_acv 393 # DTB write access violations
-system.cpu.dtb.write_accesses 338396 # DTB write accesses
-system.cpu.dtb.data_hits 16566382 # DTB hits
-system.cpu.dtb.data_misses 55050 # DTB misses
-system.cpu.dtb.data_acv 958 # DTB access violations
-system.cpu.dtb.data_accesses 1285792 # DTB accesses
-system.cpu.itb.fetch_hits 1328947 # ITB hits
-system.cpu.itb.fetch_misses 38142 # ITB misses
-system.cpu.itb.fetch_acv 1080 # ITB acv
-system.cpu.itb.fetch_accesses 1367089 # ITB accesses
+system.cpu.dtb.read_hits 10013236 # DTB read hits
+system.cpu.dtb.read_misses 44959 # DTB read misses
+system.cpu.dtb.read_acv 558 # DTB read access violations
+system.cpu.dtb.read_accesses 947796 # DTB read accesses
+system.cpu.dtb.write_hits 6616814 # DTB write hits
+system.cpu.dtb.write_misses 10390 # DTB write misses
+system.cpu.dtb.write_acv 394 # DTB write access violations
+system.cpu.dtb.write_accesses 338465 # DTB write accesses
+system.cpu.dtb.data_hits 16630050 # DTB hits
+system.cpu.dtb.data_misses 55349 # DTB misses
+system.cpu.dtb.data_acv 952 # DTB access violations
+system.cpu.dtb.data_accesses 1286261 # DTB accesses
+system.cpu.itb.fetch_hits 1329992 # ITB hits
+system.cpu.itb.fetch_misses 37108 # ITB misses
+system.cpu.itb.fetch_acv 1110 # ITB acv
+system.cpu.itb.fetch_accesses 1367100 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -174,277 +332,277 @@ system.cpu.itb.data_hits 0 # DT
system.cpu.itb.data_misses 0 # DTB misses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
-system.cpu.numCycles 112948398 # number of cpu cycles simulated
+system.cpu.numCycles 109331520 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 13966796 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 11655953 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 444631 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 10036743 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 5871104 # Number of BTB hits
+system.cpu.BPredUnit.lookups 14034298 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 11727409 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 442398 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 10070774 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 5936443 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 934424 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 41946 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 28374488 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 71061459 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 13966796 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 6805528 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 13370359 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 2059258 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 37279668 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 32466 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 255422 # Number of stall cycles due to pending traps
-system.cpu.fetch.PendingQuiesceStallCycles 316546 # Number of stall cycles due to pending quiesce instructions
-system.cpu.fetch.IcacheWaitRetryStallCycles 158 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 8741472 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 286615 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 80977441 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 0.877546 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.218344 # Number of instructions fetched each cycle (Total)
+system.cpu.BPredUnit.usedRAS 932889 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 42550 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 28466944 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 71882691 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 14034298 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 6869332 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 13501507 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 2157830 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 37395096 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 33730 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 253371 # Number of stall cycles due to pending traps
+system.cpu.fetch.PendingQuiesceStallCycles 308992 # Number of stall cycles due to pending quiesce instructions
+system.cpu.fetch.IcacheWaitRetryStallCycles 216 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 8797269 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 284448 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 81356871 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 0.883548 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.225368 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 67607082 83.49% 83.49% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 875013 1.08% 84.57% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 1738431 2.15% 86.72% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 848390 1.05% 87.76% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 2741333 3.39% 91.15% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 593371 0.73% 91.88% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 672322 0.83% 92.71% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1013697 1.25% 93.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 4887802 6.04% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 67855364 83.40% 83.40% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 872636 1.07% 84.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 1735283 2.13% 86.61% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 845860 1.04% 87.65% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 2811672 3.46% 91.11% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 591009 0.73% 91.83% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 671901 0.83% 92.66% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1016398 1.25% 93.91% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 4956748 6.09% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 80977441 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.123656 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.629150 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 29512235 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 36965653 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 12232048 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 961909 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 1305595 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 610411 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 43204 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 69782793 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 129607 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 1305595 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 30617338 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 13493069 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 19707624 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 11473805 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 4380008 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 66097462 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 6655 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 499537 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 1599586 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 44156593 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 80173165 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 79693699 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 479466 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 38191541 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 5965044 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 1694326 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 247806 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 12010371 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 10525116 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 6937010 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 1314782 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 853291 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 58559009 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 2080853 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 57074473 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 118261 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 7262069 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 3652702 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1416008 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 80977441 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.704819 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.361989 # Number of insts issued each cycle
+system.cpu.fetch.rateDist::total 81356871 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.128365 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.657475 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 29579770 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 37116939 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 12329905 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 976081 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 1354175 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 610220 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 43308 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 70446207 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 129922 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 1354175 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 30731567 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 13642128 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 19830183 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 11551170 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 4247646 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 66474061 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 6758 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 499961 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 1485755 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 44416415 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 80669752 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 80190207 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 479545 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 38187514 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 6228893 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 1695379 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 248206 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 12171415 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 10595299 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 6961029 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 1313529 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 845283 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 58768050 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 2080813 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 57151750 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 119190 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 7476261 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 3968695 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1415822 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 81356871 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.702482 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.362452 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 56039637 69.20% 69.20% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 11066851 13.67% 82.87% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 5221770 6.45% 89.32% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 3374541 4.17% 93.49% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 2635998 3.26% 96.74% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 1459561 1.80% 98.54% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 750162 0.93% 99.47% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 333678 0.41% 99.88% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 95243 0.12% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 56509821 69.46% 69.46% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 10919806 13.42% 82.88% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 5202066 6.39% 89.28% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 3421332 4.21% 93.48% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 2660699 3.27% 96.75% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 1462898 1.80% 98.55% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 750627 0.92% 99.47% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 334208 0.41% 99.88% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 95414 0.12% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 80977441 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 81356871 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 88366 11.20% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 374779 47.48% 58.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 326184 41.32% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 88942 11.25% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.25% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 375615 47.50% 58.75% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 326165 41.25% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 7286 0.01% 0.01% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 38932323 68.21% 68.23% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 61748 0.11% 68.33% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 68.33% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 25607 0.04% 68.38% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 68.38% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 68.38% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 68.38% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.39% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 10391482 18.21% 86.59% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 6703636 11.75% 98.34% # Type of FU issued
-system.cpu.iq.FU_type_0::IprAccess 948755 1.66% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass 7287 0.01% 0.01% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 38947584 68.15% 68.16% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 61688 0.11% 68.27% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 68.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 25607 0.04% 68.31% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 68.31% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 68.31% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 68.31% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 68.32% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 10460697 18.30% 86.62% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 6696198 11.72% 98.34% # Type of FU issued
+system.cpu.iq.FU_type_0::IprAccess 949053 1.66% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 57074473 # Type of FU issued
-system.cpu.iq.rate 0.505315 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 789329 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.013830 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 195341432 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 67578548 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 55793685 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 692544 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 336641 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 327847 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 57495160 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 361356 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 596122 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 57151750 # Type of FU issued
+system.cpu.iq.rate 0.522738 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 790722 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.013835 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 195876832 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 68001610 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 55798747 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 693450 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 336801 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 327935 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 57573031 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 362154 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 597795 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1429701 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 3754 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 13594 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 555558 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1500833 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 3663 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 13623 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 580148 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 17950 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 159161 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 17973 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 208284 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 1305595 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 9769239 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 682868 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 64195167 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 659293 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 10525116 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 6937010 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 1832536 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 511952 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 18439 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 13594 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 242380 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 420357 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 662737 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 56550869 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 10016393 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 523603 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 1354175 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 9957840 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 684465 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 64406962 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 718774 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 10595299 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 6961029 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 1833098 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 512595 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 19043 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 13623 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 239398 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 420347 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 659745 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 56634449 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 10087078 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 517300 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 3555305 # number of nop insts executed
-system.cpu.iew.exec_refs 16665522 # number of memory reference insts executed
-system.cpu.iew.exec_branches 8969939 # Number of branches executed
-system.cpu.iew.exec_stores 6649129 # Number of stores executed
-system.cpu.iew.exec_rate 0.500679 # Inst execution rate
-system.cpu.iew.wb_sent 56244022 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 56121532 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 27804186 # num instructions producing a value
-system.cpu.iew.wb_consumers 37617732 # num instructions consuming a value
+system.cpu.iew.exec_nop 3558099 # number of nop insts executed
+system.cpu.iew.exec_refs 16729501 # number of memory reference insts executed
+system.cpu.iew.exec_branches 8966109 # Number of branches executed
+system.cpu.iew.exec_stores 6642423 # Number of stores executed
+system.cpu.iew.exec_rate 0.518007 # Inst execution rate
+system.cpu.iew.wb_sent 56249945 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 56126682 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 27860065 # num instructions producing a value
+system.cpu.iew.wb_consumers 37718288 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.496878 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.739124 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.513362 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.738635 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 7890216 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 664845 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 612833 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 79671846 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.705254 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.627009 # Number of insts commited each cycle
+system.cpu.commit.commitSquashedInsts 8108089 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 664991 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 610571 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 80002696 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.702279 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.626723 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 58664724 73.63% 73.63% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 8821985 11.07% 84.71% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 4676702 5.87% 90.58% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 2526569 3.17% 93.75% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1499177 1.88% 95.63% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 615140 0.77% 96.40% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 529950 0.67% 97.07% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 519091 0.65% 97.72% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 1818508 2.28% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 59120918 73.90% 73.90% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 8670305 10.84% 84.74% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 4656948 5.82% 90.56% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 2544039 3.18% 93.74% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1525301 1.91% 95.64% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 612184 0.77% 96.41% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 529748 0.66% 97.07% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 518714 0.65% 97.72% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 1824539 2.28% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 79671846 # Number of insts commited each cycle
-system.cpu.commit.committedInsts 56188905 # Number of instructions committed
-system.cpu.commit.committedOps 56188905 # Number of ops (including micro ops) committed
+system.cpu.commit.committed_per_cycle::total 80002696 # Number of insts commited each cycle
+system.cpu.commit.committedInsts 56184240 # Number of instructions committed
+system.cpu.commit.committedOps 56184240 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 15476867 # Number of memory references committed
-system.cpu.commit.loads 9095415 # Number of loads committed
-system.cpu.commit.membars 226300 # Number of memory barriers committed
-system.cpu.commit.branches 8447820 # Number of branches committed
+system.cpu.commit.refs 15475347 # Number of memory references committed
+system.cpu.commit.loads 9094466 # Number of loads committed
+system.cpu.commit.membars 226347 # Number of memory barriers committed
+system.cpu.commit.branches 8447798 # Number of branches committed
system.cpu.commit.fp_insts 324384 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 52034961 # Number of committed integer instructions.
-system.cpu.commit.function_calls 740468 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 1818508 # number cycles where commit BW limit reached
+system.cpu.commit.int_insts 52030338 # Number of committed integer instructions.
+system.cpu.commit.function_calls 740415 # Number of function calls committed.
+system.cpu.commit.bw_lim_events 1824539 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 141682968 # The number of ROB reads
-system.cpu.rob.rob_writes 129465441 # The number of ROB writes
-system.cpu.timesIdled 1179964 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 31970957 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.quiesceCycles 3597518061 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
-system.cpu.committedInsts 52998368 # Number of Instructions Simulated
-system.cpu.committedOps 52998368 # Number of Ops (including micro ops) Simulated
-system.cpu.committedInsts_total 52998368 # Number of Instructions Simulated
-system.cpu.cpi 2.131167 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 2.131167 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.469226 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.469226 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 74144483 # number of integer regfile reads
-system.cpu.int_regfile_writes 40484328 # number of integer regfile writes
-system.cpu.fp_regfile_reads 165992 # number of floating regfile reads
-system.cpu.fp_regfile_writes 167427 # number of floating regfile writes
-system.cpu.misc_regfile_reads 1993361 # number of misc regfile reads
-system.cpu.misc_regfile_writes 946826 # number of misc regfile writes
+system.cpu.rob.rob_reads 142220967 # The number of ROB reads
+system.cpu.rob.rob_writes 129940455 # The number of ROB writes
+system.cpu.timesIdled 1178635 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 27974649 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.quiesceCycles 3599403014 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
+system.cpu.committedInsts 52993965 # Number of Instructions Simulated
+system.cpu.committedOps 52993965 # Number of Ops (including micro ops) Simulated
+system.cpu.committedInsts_total 52993965 # Number of Instructions Simulated
+system.cpu.cpi 2.063094 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 2.063094 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.484709 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.484709 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 74218754 # number of integer regfile reads
+system.cpu.int_regfile_writes 40498790 # number of integer regfile writes
+system.cpu.fp_regfile_reads 166070 # number of floating regfile reads
+system.cpu.fp_regfile_writes 167447 # number of floating regfile writes
+system.cpu.misc_regfile_reads 1994018 # number of misc regfile reads
+system.cpu.misc_regfile_writes 947042 # number of misc regfile writes
system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA
@@ -476,245 +634,245 @@ system.tsunami.ethernet.totalRxOrn 0 # to
system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
-system.cpu.icache.replacements 1020348 # number of replacements
-system.cpu.icache.tagsinuse 510.019758 # Cycle average of tags in use
-system.cpu.icache.total_refs 7661720 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 1020856 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 7.505192 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 22969954000 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 510.019758 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.996132 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.996132 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 7661721 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 7661721 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 7661721 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 7661721 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 7661721 # number of overall hits
-system.cpu.icache.overall_hits::total 7661721 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1079749 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1079749 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1079749 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1079749 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1079749 # number of overall misses
-system.cpu.icache.overall_misses::total 1079749 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 14523691994 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 14523691994 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 14523691994 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 14523691994 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 14523691994 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 14523691994 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 8741470 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 8741470 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 8741470 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 8741470 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 8741470 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 8741470 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.123520 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.123520 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.123520 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.123520 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.123520 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.123520 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13450.989067 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 13450.989067 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 13450.989067 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 13450.989067 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 13450.989067 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 13450.989067 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 2830 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 136 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 20.808824 # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.icache.replacements 1020188 # number of replacements
+system.cpu.icache.tagsinuse 510.304097 # Cycle average of tags in use
+system.cpu.icache.total_refs 7717774 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 1020696 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 7.561286 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 20124452000 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::cpu.inst 510.304097 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.996688 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.996688 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 7717775 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 7717775 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 7717775 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 7717775 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 7717775 # number of overall hits
+system.cpu.icache.overall_hits::total 7717775 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1079494 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1079494 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1079494 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1079494 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1079494 # number of overall misses
+system.cpu.icache.overall_misses::total 1079494 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 14680685994 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 14680685994 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 14680685994 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 14680685994 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 14680685994 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 14680685994 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 8797269 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 8797269 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 8797269 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 8797269 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 8797269 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 8797269 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.122708 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.122708 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.122708 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.122708 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.122708 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.122708 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13599.599436 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 13599.599436 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 13599.599436 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 13599.599436 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 13599.599436 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 13599.599436 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 3410 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 686 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 137 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 1 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 24.890511 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets 686 # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 58677 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 58677 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 58677 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 58677 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 58677 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 58677 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1021072 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 1021072 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 1021072 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 1021072 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 1021072 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 1021072 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11930955996 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 11930955996 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11930955996 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 11930955996 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11930955996 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 11930955996 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.116808 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.116808 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.116808 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.116808 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.116808 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.116808 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11684.735255 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11684.735255 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11684.735255 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 11684.735255 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11684.735255 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 11684.735255 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 58579 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 58579 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 58579 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 58579 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 58579 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 58579 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1020915 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 1020915 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 1020915 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 1020915 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 1020915 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 1020915 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12036646497 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 12036646497 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12036646497 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 12036646497 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12036646497 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 12036646497 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.116049 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.116049 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.116049 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.116049 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.116049 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.116049 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11790.057446 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11790.057446 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11790.057446 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 11790.057446 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11790.057446 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 11790.057446 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 1402622 # number of replacements
-system.cpu.dcache.tagsinuse 511.994917 # Cycle average of tags in use
-system.cpu.dcache.total_refs 11889704 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1403134 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 8.473677 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 23228000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 511.994917 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.999990 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.999990 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 7274743 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 7274743 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 4204816 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 4204816 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 190397 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 190397 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 219522 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 219522 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 11479559 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 11479559 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 11479559 # number of overall hits
-system.cpu.dcache.overall_hits::total 11479559 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1797475 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1797475 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1942414 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1942414 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 23040 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 23040 # number of LoadLockedReq misses
-system.cpu.dcache.StoreCondReq_misses::cpu.data 1 # number of StoreCondReq misses
-system.cpu.dcache.StoreCondReq_misses::total 1 # number of StoreCondReq misses
-system.cpu.dcache.demand_misses::cpu.data 3739889 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 3739889 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 3739889 # number of overall misses
-system.cpu.dcache.overall_misses::total 3739889 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 35378004500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 35378004500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 56417909184 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 56417909184 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 304480000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 304480000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 13000 # number of StoreCondReq miss cycles
-system.cpu.dcache.StoreCondReq_miss_latency::total 13000 # number of StoreCondReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 91795913684 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 91795913684 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 91795913684 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 91795913684 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 9072218 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 9072218 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 6147230 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 6147230 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 213437 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 213437 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 219523 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 219523 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 15219448 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 15219448 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 15219448 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 15219448 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.198130 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.198130 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.315982 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.315982 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.107948 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.107948 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000005 # miss rate for StoreCondReq accesses
-system.cpu.dcache.StoreCondReq_miss_rate::total 0.000005 # miss rate for StoreCondReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.245731 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.245731 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.245731 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.245731 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 19682.056496 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 19682.056496 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 29045.254608 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 29045.254608 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13215.277778 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13215.277778 # average LoadLockedReq miss latency
-system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 13000 # average StoreCondReq miss latency
-system.cpu.dcache.StoreCondReq_avg_miss_latency::total 13000 # average StoreCondReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 24545.090425 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 24545.090425 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 24545.090425 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 24545.090425 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 1615102 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 442 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 110012 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 9 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 14.681144 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 49.111111 # average number of cycles each access was blocked
+system.cpu.dcache.replacements 1402245 # number of replacements
+system.cpu.dcache.tagsinuse 511.995160 # Cycle average of tags in use
+system.cpu.dcache.total_refs 11879672 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1402757 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 8.468803 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 21544000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 511.995160 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999991 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999991 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 7264730 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 7264730 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 4204895 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 4204895 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 190246 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 190246 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 219552 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 219552 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 11469625 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 11469625 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 11469625 # number of overall hits
+system.cpu.dcache.overall_hits::total 11469625 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1801434 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1801434 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1941730 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1941730 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 22995 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 22995 # number of LoadLockedReq misses
+system.cpu.dcache.StoreCondReq_misses::cpu.data 2 # number of StoreCondReq misses
+system.cpu.dcache.StoreCondReq_misses::total 2 # number of StoreCondReq misses
+system.cpu.dcache.demand_misses::cpu.data 3743164 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 3743164 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 3743164 # number of overall misses
+system.cpu.dcache.overall_misses::total 3743164 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 33852672500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 33852672500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 70445086639 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 70445086639 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 307962000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 307962000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 38000 # number of StoreCondReq miss cycles
+system.cpu.dcache.StoreCondReq_miss_latency::total 38000 # number of StoreCondReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 104297759139 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 104297759139 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 104297759139 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 104297759139 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 9066164 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 9066164 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 6146625 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 6146625 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 213241 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 213241 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 219554 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 219554 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 15212789 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 15212789 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 15212789 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 15212789 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.198699 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.198699 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.315902 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.315902 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.107836 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.107836 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000009 # miss rate for StoreCondReq accesses
+system.cpu.dcache.StoreCondReq_miss_rate::total 0.000009 # miss rate for StoreCondReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.246054 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.246054 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.246054 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.246054 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 18792.069263 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 18792.069263 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 36279.547949 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 36279.547949 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13392.563601 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13392.563601 # average LoadLockedReq miss latency
+system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 19000 # average StoreCondReq miss latency
+system.cpu.dcache.StoreCondReq_avg_miss_latency::total 19000 # average StoreCondReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 27863.529126 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 27863.529126 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 27863.529126 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 27863.529126 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 2571682 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 508 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 95435 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 7 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 26.946948 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 72.571429 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 841878 # number of writebacks
-system.cpu.dcache.writebacks::total 841878 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 712313 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 712313 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1642186 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 1642186 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5152 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::total 5152 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 2354499 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 2354499 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 2354499 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 2354499 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1085162 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 1085162 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 300228 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 300228 # number of WriteReq MSHR misses
-system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17888 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.LoadLockedReq_mshr_misses::total 17888 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 1 # number of StoreCondReq MSHR misses
-system.cpu.dcache.StoreCondReq_mshr_misses::total 1 # number of StoreCondReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1385390 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1385390 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1385390 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1385390 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 23663666500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 23663666500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8402034783 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 8402034783 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 201708000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 201708000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 11000 # number of StoreCondReq MSHR miss cycles
-system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 11000 # number of StoreCondReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 32065701283 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 32065701283 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 32065701283 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 32065701283 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1424101000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1424101000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1997524498 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1997524498 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3421625498 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::total 3421625498 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.119614 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.119614 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.048840 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.048840 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.083809 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.083809 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000005 # mshr miss rate for StoreCondReq accesses
-system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000005 # mshr miss rate for StoreCondReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091028 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.091028 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091028 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.091028 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21806.574963 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21806.574963 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 27985.513620 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 27985.513620 # average WriteReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11276.162791 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11276.162791 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 11000 # average StoreCondReq mshr miss latency
-system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 11000 # average StoreCondReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 23145.613353 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 23145.613353 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 23145.613353 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 23145.613353 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 841139 # number of writebacks
+system.cpu.dcache.writebacks::total 841139 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 716695 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 716695 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1641513 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 1641513 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 5045 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 5045 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 2358208 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 2358208 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 2358208 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 2358208 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1084739 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 1084739 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 300217 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 300217 # number of WriteReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17950 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::total 17950 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 2 # number of StoreCondReq MSHR misses
+system.cpu.dcache.StoreCondReq_mshr_misses::total 2 # number of StoreCondReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 1384956 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 1384956 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 1384956 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 1384956 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21195472500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 21195472500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10712390769 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 10712390769 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 204757500 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 204757500 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 34000 # number of StoreCondReq MSHR miss cycles
+system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 34000 # number of StoreCondReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 31907863269 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 31907863269 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 31907863269 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 31907863269 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1423908000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1423908000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 1997718998 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 1997718998 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3421626998 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::total 3421626998 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.119647 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.119647 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.048843 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.048843 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.084177 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.084177 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000009 # mshr miss rate for StoreCondReq accesses
+system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000009 # mshr miss rate for StoreCondReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091039 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.091039 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091039 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.091039 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 19539.698029 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 19539.698029 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35682.159135 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 35682.159135 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11407.103064 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11407.103064 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 17000 # average StoreCondReq mshr miss latency
+system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 17000 # average StoreCondReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 23038.900347 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 23038.900347 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 23038.900347 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 23038.900347 # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -722,105 +880,109 @@ system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 338417 # number of replacements
-system.cpu.l2cache.tagsinuse 65352.111585 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 2559541 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 403585 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 6.342012 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 4707423000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 53923.419199 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 5354.651362 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 6074.041024 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.822806 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.081705 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.092683 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.997194 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 1005811 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 828504 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1834315 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 841878 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 841878 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 26 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 26 # number of UpgradeReq hits
+system.cpu.l2cache.replacements 338360 # number of replacements
+system.cpu.l2cache.tagsinuse 65364.997376 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 2558215 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 403528 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 6.339622 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 4044746002 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::writebacks 53963.120653 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 5350.230870 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 6051.645853 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.823412 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.081638 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.092341 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.997391 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 1005648 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 828171 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1833819 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 841139 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 841139 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 31 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 31 # number of UpgradeReq hits
system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 1 # number of SCUpgradeReq hits
system.cpu.l2cache.SCUpgradeReq_hits::total 1 # number of SCUpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 185452 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 185452 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 1005811 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 1013956 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2019767 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 1005811 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 1013956 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2019767 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 15151 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 273885 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 289036 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 33 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 33 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 115380 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 115380 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 15151 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 389265 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 404416 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 15151 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 389265 # number of overall misses
-system.cpu.l2cache.overall_misses::total 404416 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 808283500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 14265189000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 15073472500 # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 384500 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 384500 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6187369500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 6187369500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 808283500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 20452558500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 21260842000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 808283500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 20452558500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 21260842000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 1020962 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1102389 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 2123351 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 841878 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 841878 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 59 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 59 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 1 # number of SCUpgradeReq accesses(hits+misses)
-system.cpu.l2cache.SCUpgradeReq_accesses::total 1 # number of SCUpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 300832 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 300832 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 1020962 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1403221 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2424183 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 1020962 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1403221 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2424183 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014840 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.248447 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.136123 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.559322 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.559322 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.383536 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.383536 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014840 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.277408 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.166826 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014840 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.277408 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.166826 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 53348.524850 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52084.593899 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52150.847991 # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 11651.515152 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 11651.515152 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 53626.014041 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 53626.014041 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 53348.524850 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52541.478170 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52571.713285 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 53348.524850 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52541.478170 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52571.713285 # average overall miss latency
+system.cpu.l2cache.ReadExReq_hits::cpu.data 185483 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 185483 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 1005648 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 1013654 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 2019302 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 1005648 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 1013654 # number of overall hits
+system.cpu.l2cache.overall_hits::total 2019302 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 15144 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 273859 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 289003 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 36 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 36 # number of UpgradeReq misses
+system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 1 # number of SCUpgradeReq misses
+system.cpu.l2cache.SCUpgradeReq_misses::total 1 # number of SCUpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 115327 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 115327 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 15144 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 389186 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 404330 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 15144 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 389186 # number of overall misses
+system.cpu.l2cache.overall_misses::total 404330 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 916217000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 11804091500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 12720308500 # number of ReadReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 261500 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 261500 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8496192000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 8496192000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 916217000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 20300283500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 21216500500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 916217000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 20300283500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 21216500500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 1020792 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1102030 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 2122822 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 841139 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 841139 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 67 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 67 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 2 # number of SCUpgradeReq accesses(hits+misses)
+system.cpu.l2cache.SCUpgradeReq_accesses::total 2 # number of SCUpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 300810 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 300810 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 1020792 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1402840 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2423632 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 1020792 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1402840 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2423632 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014836 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.248504 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.136141 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.537313 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.537313 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.500000 # miss rate for SCUpgradeReq accesses
+system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.500000 # miss rate for SCUpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.383388 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.383388 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014836 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.277427 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.166828 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014836 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.277427 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.166828 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 60500.330164 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 43102.806554 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 44014.451407 # average ReadReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 7263.888889 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 7263.888889 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73670.450111 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73670.450111 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 60500.330164 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52160.878089 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 52473.228551 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 60500.330164 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52160.878089 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 52473.228551 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -829,72 +991,80 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 76030 # number of writebacks
-system.cpu.l2cache.writebacks::total 76030 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 75796 # number of writebacks
+system.cpu.l2cache.writebacks::total 75796 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
system.cpu.l2cache.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total 1 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15150 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273885 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 289035 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 33 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 33 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115380 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 115380 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 15150 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 389265 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 404415 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 15150 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 389265 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 404415 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 622919500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 10986768000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 11609687500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1412500 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1412500 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4791050000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4791050000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 622919500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 15777818000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 16400737500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 622919500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 15777818000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 16400737500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1331599500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1331599500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1880939500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1880939500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3212539000 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3212539000 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014839 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.248447 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.136122 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.559322 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.559322 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.383536 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.383536 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014839 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.277408 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.166825 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014839 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.277408 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.166825 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 41116.798680 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40114.529821 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40167.064542 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 42803.030303 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 42803.030303 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 41524.094297 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 41524.094297 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 41116.798680 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40532.331445 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40554.226475 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 41116.798680 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40532.331445 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40554.226475 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 15143 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 273859 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 289002 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 36 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 36 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 1 # number of SCUpgradeReq MSHR misses
+system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 1 # number of SCUpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 115327 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 115327 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 15143 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 389186 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 404329 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 15143 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 389186 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 404329 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 725022440 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 8259922361 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 8984944801 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 511032 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 511032 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 10001 # number of SCUpgradeReq MSHR miss cycles
+system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 10001 # number of SCUpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7067951103 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7067951103 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 725022440 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 15327873464 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 16052895904 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 725022440 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 15327873464 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 16052895904 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1331389500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1331389500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1881061000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1881061000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3212450500 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3212450500 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014835 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.248504 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.136140 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.537313 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.537313 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for SCUpgradeReq accesses
+system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.500000 # mshr miss rate for SCUpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.383388 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.383388 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014835 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.277427 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.166828 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014835 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.277427 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.166828 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 47878.388694 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 30161.222969 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31089.559245 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 14195.333333 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 14195.333333 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency
+system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61286.178458 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61286.178458 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 47878.388694 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 39384.442051 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 39702.558817 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 47878.388694 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 39384.442051 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 39702.558817 # average overall mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -903,28 +1073,28 @@ system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.kern.inst.arm 0 # number of arm instructions executed
-system.cpu.kern.inst.quiesce 6443 # number of quiesce instructions executed
-system.cpu.kern.inst.hwrei 210941 # number of hwrei instructions executed
-system.cpu.kern.ipl_count::0 74638 40.97% 40.97% # number of times we switched to this ipl
+system.cpu.kern.inst.quiesce 6436 # number of quiesce instructions executed
+system.cpu.kern.inst.hwrei 211013 # number of hwrei instructions executed
+system.cpu.kern.ipl_count::0 74663 40.97% 40.97% # number of times we switched to this ipl
system.cpu.kern.ipl_count::21 131 0.07% 41.04% # number of times we switched to this ipl
-system.cpu.kern.ipl_count::22 1878 1.03% 42.07% # number of times we switched to this ipl
-system.cpu.kern.ipl_count::31 105526 57.93% 100.00% # number of times we switched to this ipl
-system.cpu.kern.ipl_count::total 182173 # number of times we switched to this ipl
-system.cpu.kern.ipl_good::0 73271 49.32% 49.32% # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_count::22 1880 1.03% 42.07% # number of times we switched to this ipl
+system.cpu.kern.ipl_count::31 105569 57.93% 100.00% # number of times we switched to this ipl
+system.cpu.kern.ipl_count::total 182243 # number of times we switched to this ipl
+system.cpu.kern.ipl_good::0 73296 49.32% 49.32% # number of times we switched to this ipl from a different ipl
system.cpu.kern.ipl_good::21 131 0.09% 49.41% # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_good::22 1878 1.26% 50.68% # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_good::31 73271 49.32% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_good::total 148551 # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_ticks::0 1816492246000 97.91% 97.91% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::21 64137000 0.00% 97.92% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::22 560297500 0.03% 97.95% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::31 38118929000 2.05% 100.00% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::total 1855235609500 # number of cycles we spent at this ipl
-system.cpu.kern.ipl_used::0 0.981685 # fraction of swpipl calls that actually changed the ipl
+system.cpu.kern.ipl_good::22 1880 1.27% 50.68% # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_good::31 73296 49.32% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_good::total 148603 # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_ticks::0 1818451122500 98.06% 98.06% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::21 64044500 0.00% 98.07% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::22 561305000 0.03% 98.10% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::31 35293166500 1.90% 100.00% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::total 1854369638500 # number of cycles we spent at this ipl
+system.cpu.kern.ipl_used::0 0.981691 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu.kern.ipl_used::31 0.694341 # fraction of swpipl calls that actually changed the ipl
-system.cpu.kern.ipl_used::total 0.815439 # fraction of swpipl calls that actually changed the ipl
+system.cpu.kern.ipl_used::31 0.694295 # fraction of swpipl calls that actually changed the ipl
+system.cpu.kern.ipl_used::total 0.815411 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.syscall::2 8 2.45% 2.45% # number of syscalls executed
system.cpu.kern.syscall::3 30 9.20% 11.66% # number of syscalls executed
system.cpu.kern.syscall::4 4 1.23% 12.88% # number of syscalls executed
@@ -963,29 +1133,29 @@ system.cpu.kern.callpal::wrvptptr 1 0.00% 0.00% # nu
system.cpu.kern.callpal::swpctx 4176 2.18% 2.18% # number of callpals executed
system.cpu.kern.callpal::tbi 54 0.03% 2.21% # number of callpals executed
system.cpu.kern.callpal::wrent 7 0.00% 2.21% # number of callpals executed
-system.cpu.kern.callpal::swpipl 175060 91.22% 93.43% # number of callpals executed
-system.cpu.kern.callpal::rdps 6783 3.53% 96.97% # number of callpals executed
+system.cpu.kern.callpal::swpipl 175126 91.22% 93.43% # number of callpals executed
+system.cpu.kern.callpal::rdps 6785 3.53% 96.97% # number of callpals executed
system.cpu.kern.callpal::wrkgp 1 0.00% 96.97% # number of callpals executed
system.cpu.kern.callpal::wrusp 7 0.00% 96.97% # number of callpals executed
system.cpu.kern.callpal::rdusp 9 0.00% 96.98% # number of callpals executed
system.cpu.kern.callpal::whami 2 0.00% 96.98% # number of callpals executed
-system.cpu.kern.callpal::rti 5103 2.66% 99.64% # number of callpals executed
+system.cpu.kern.callpal::rti 5105 2.66% 99.64% # number of callpals executed
system.cpu.kern.callpal::callsys 515 0.27% 99.91% # number of callpals executed
system.cpu.kern.callpal::imb 181 0.09% 100.00% # number of callpals executed
-system.cpu.kern.callpal::total 191902 # number of callpals executed
-system.cpu.kern.mode_switch::kernel 5848 # number of protection mode switches
+system.cpu.kern.callpal::total 191972 # number of callpals executed
+system.cpu.kern.mode_switch::kernel 5851 # number of protection mode switches
system.cpu.kern.mode_switch::user 1739 # number of protection mode switches
-system.cpu.kern.mode_switch::idle 2097 # number of protection mode switches
+system.cpu.kern.mode_switch::idle 2096 # number of protection mode switches
system.cpu.kern.mode_good::kernel 1909
system.cpu.kern.mode_good::user 1739
system.cpu.kern.mode_good::idle 170
-system.cpu.kern.mode_switch_good::kernel 0.326436 # fraction of useful protection mode switches
+system.cpu.kern.mode_switch_good::kernel 0.326269 # fraction of useful protection mode switches
system.cpu.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
-system.cpu.kern.mode_switch_good::idle 0.081068 # fraction of useful protection mode switches
-system.cpu.kern.mode_switch_good::total 0.394259 # fraction of useful protection mode switches
-system.cpu.kern.mode_ticks::kernel 28997338000 1.56% 1.56% # number of ticks spent at the given mode
-system.cpu.kern.mode_ticks::user 2608198500 0.14% 1.70% # number of ticks spent at the given mode
-system.cpu.kern.mode_ticks::idle 1823630065000 98.30% 100.00% # number of ticks spent at the given mode
+system.cpu.kern.mode_switch_good::idle 0.081107 # fraction of useful protection mode switches
+system.cpu.kern.mode_switch_good::total 0.394177 # fraction of useful protection mode switches
+system.cpu.kern.mode_ticks::kernel 29748704000 1.60% 1.60% # number of ticks spent at the given mode
+system.cpu.kern.mode_ticks::user 2690261500 0.15% 1.75% # number of ticks spent at the given mode
+system.cpu.kern.mode_ticks::idle 1821930665000 98.25% 100.00% # number of ticks spent at the given mode
system.cpu.kern.swap_context 4177 # number of times the context was actually changed
---------- End Simulation Statistics ----------