summaryrefslogtreecommitdiff
path: root/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker
diff options
context:
space:
mode:
authorAli Saidi <Ali.Saidi@ARM.com>2012-11-02 11:50:06 -0500
committerAli Saidi <Ali.Saidi@ARM.com>2012-11-02 11:50:06 -0500
commit1dbf9bb4ca6cc3bee68713a28778c1bdfe222f75 (patch)
tree81108e7ff1951b652258f53bd5615a617b734ce2 /tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker
parentddd6af414cdd4939f4ff382f0e83e7dfa695781d (diff)
downloadgem5-1dbf9bb4ca6cc3bee68713a28778c1bdfe222f75.tar.xz
update stats for preceeding changes
Diffstat (limited to 'tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker')
-rw-r--r--tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/config.ini206
-rwxr-xr-xtests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/simerr41
-rwxr-xr-xtests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/simout6
-rw-r--r--tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/stats.txt1784
4 files changed, 1022 insertions, 1015 deletions
diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/config.ini b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/config.ini
index f66d752af..219ef17ea 100644
--- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/config.ini
+++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/config.ini
@@ -8,13 +8,14 @@ time_sync_spin_threshold=100000000
[system]
type=LinuxArmSystem
-children=bridge cf0 cpu intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver
+children=bridge cf0 cpu intrctrl iobus iocache membus physmem realview terminal vncserver
atags_addr=256
boot_loader=/projects/pd/randd/dist/binaries/boot.arm
boot_osflags=earlyprintk console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB root=/dev/sda1
-clock=1
+clock=1000
dtb_filename=
early_kernel_symbols=false
+enable_context_switch_stats_dump=false
flags_addr=268435504
gic_cpu_addr=520093952
init_param=0
@@ -39,7 +40,7 @@ system_port=system.membus.slave[0]
[system.bridge]
type=Bridge
-clock=1
+clock=1000
delay=50000
ranges=268435456:520093695 1073741824:1610612735
req_size=16
@@ -69,7 +70,7 @@ read_only=true
[system.cpu]
type=DerivO3CPU
-children=checker dcache dtb fuPool icache interrupts itb tracer
+children=checker dcache dtb fuPool icache interrupts itb l2cache toL2Bus tracer
BTBEntries=4096
BTBTagSize=16
LFSTSize=1024
@@ -167,7 +168,7 @@ icache_port=system.cpu.icache.cpu_side
type=O3Checker
children=dtb itb tracer
checker=Null
-clock=1
+clock=500
cpu_id=0
defer_registration=false
do_checkpoint_insts=true
@@ -200,10 +201,10 @@ walker=system.cpu.checker.dtb.walker
[system.cpu.checker.dtb.walker]
type=ArmTableWalker
-clock=1
+clock=500
num_squash_per_cycle=2
sys=system
-port=system.toL2Bus.slave[5]
+port=system.cpu.toL2Bus.slave[5]
[system.cpu.checker.itb]
type=ArmTLB
@@ -213,10 +214,10 @@ walker=system.cpu.checker.itb.walker
[system.cpu.checker.itb.walker]
type=ArmTableWalker
-clock=1
+clock=500
num_squash_per_cycle=2
sys=system
-port=system.toL2Bus.slave[4]
+port=system.cpu.toL2Bus.slave[4]
[system.cpu.checker.tracer]
type=ExeTracer
@@ -226,10 +227,10 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=4
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=1000
+hit_latency=2
is_top_level=true
max_miss_count=0
mshrs=4
@@ -237,7 +238,7 @@ prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=1000
+response_latency=2
size=32768
subblock_size=0
system=system
@@ -246,7 +247,7 @@ trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.dcache_port
-mem_side=system.toL2Bus.slave[1]
+mem_side=system.cpu.toL2Bus.slave[1]
[system.cpu.dtb]
type=ArmTLB
@@ -256,10 +257,10 @@ walker=system.cpu.dtb.walker
[system.cpu.dtb.walker]
type=ArmTableWalker
-clock=1
+clock=500
num_squash_per_cycle=2
sys=system
-port=system.toL2Bus.slave[3]
+port=system.cpu.toL2Bus.slave[3]
[system.cpu.fuPool]
type=FUPool
@@ -529,10 +530,10 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=1
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=1000
+hit_latency=2
is_top_level=true
max_miss_count=0
mshrs=4
@@ -540,7 +541,7 @@ prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=1000
+response_latency=2
size=32768
subblock_size=0
system=system
@@ -549,7 +550,7 @@ trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.icache_port
-mem_side=system.toL2Bus.slave[0]
+mem_side=system.cpu.toL2Bus.slave[0]
[system.cpu.interrupts]
type=ArmInterrupts
@@ -562,10 +563,47 @@ walker=system.cpu.itb.walker
[system.cpu.itb.walker]
type=ArmTableWalker
-clock=1
+clock=500
num_squash_per_cycle=2
sys=system
-port=system.toL2Bus.slave[2]
+port=system.cpu.toL2Bus.slave[2]
+
+[system.cpu.l2cache]
+type=BaseCache
+addr_ranges=0:18446744073709551615
+assoc=8
+block_size=64
+clock=500
+forward_snoops=true
+hash_delay=1
+hit_latency=20
+is_top_level=false
+max_miss_count=0
+mshrs=20
+prefetch_on_access=false
+prefetcher=Null
+prioritizeRequests=false
+repl=Null
+response_latency=20
+size=4194304
+subblock_size=0
+system=system
+tgts_per_mshr=12
+trace_addr=0
+two_queue=false
+write_buffers=8
+cpu_side=system.cpu.toL2Bus.master[0]
+mem_side=system.membus.slave[2]
+
+[system.cpu.toL2Bus]
+type=CoherentBus
+block_size=64
+clock=500
+header_cycles=1
+use_default_range=false
+width=32
+master=system.cpu.l2cache.cpu_side
+slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port system.cpu.checker.itb.walker.port system.cpu.checker.dtb.walker.port
[system.cpu.tracer]
type=ExeTracer
@@ -589,18 +627,18 @@ type=BaseCache
addr_ranges=0:268435455
assoc=8
block_size=64
-clock=1
+clock=1000
forward_snoops=false
hash_delay=1
-hit_latency=50000
-is_top_level=false
+hit_latency=50
+is_top_level=true
max_miss_count=0
mshrs=20
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=50000
+response_latency=50
size=1024
subblock_size=0
system=system
@@ -611,33 +649,6 @@ write_buffers=8
cpu_side=system.iobus.master[25]
mem_side=system.membus.slave[1]
-[system.l2c]
-type=BaseCache
-addr_ranges=0:18446744073709551615
-assoc=8
-block_size=64
-clock=1
-forward_snoops=true
-hash_delay=1
-hit_latency=10000
-is_top_level=false
-max_miss_count=0
-mshrs=92
-prefetch_on_access=false
-prefetcher=Null
-prioritizeRequests=false
-repl=Null
-response_latency=10000
-size=4194304
-subblock_size=0
-system=system
-tgts_per_mshr=16
-trace_addr=0
-two_queue=false
-write_buffers=8
-cpu_side=system.toL2Bus.master[0]
-mem_side=system.membus.slave[2]
-
[system.membus]
type=CoherentBus
children=badaddr_responder
@@ -648,11 +659,11 @@ use_default_range=false
width=8
default=system.membus.badaddr_responder.pio
master=system.bridge.slave system.realview.nvmem.port system.physmem.port system.realview.gic.pio system.realview.l2x0_fake.pio system.realview.a9scu.pio system.realview.local_cpu_timer.pio
-slave=system.system_port system.iocache.mem_side system.l2c.mem_side
+slave=system.system_port system.iocache.mem_side system.cpu.l2cache.mem_side
[system.membus.badaddr_responder]
type=IsaFake
-clock=1
+clock=1000
fake_mem=false
pio_addr=0
pio_latency=100000
@@ -668,15 +679,28 @@ warn_access=warn
pio=system.membus.default
[system.physmem]
-type=SimpleMemory
-bandwidth=73.000000
-clock=1
+type=SimpleDRAM
+addr_mapping=openmap
+banks_per_rank=8
+clock=1000
conf_table_reported=true
in_addr_map=true
-latency=30000
-latency_var=0
+lines_per_rowbuffer=64
+mem_sched_policy=fcfs
null=false
+page_policy=open
range=0:134217727
+ranks_per_channel=2
+read_buffer_size=32
+tBURST=4000
+tCL=14000
+tRCD=14000
+tREFI=7800000
+tRFC=300000
+tRP=14000
+tWTR=1000
+write_buffer_size=32
+write_thresh_perc=70
zero=false
port=system.membus.master[2]
@@ -691,7 +715,7 @@ system=system
[system.realview.a9scu]
type=A9SCU
-clock=1
+clock=1000
pio_addr=520093696
pio_latency=100000
system=system
@@ -700,7 +724,7 @@ pio=system.membus.master[5]
[system.realview.aaci_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268451840
pio_latency=100000
@@ -747,7 +771,7 @@ SubClassCode=1
SubsystemID=0
SubsystemVendorID=0
VendorID=32902
-clock=1
+clock=1000
config_latency=20000
ctrl_offset=2
disks=system.cf0
@@ -778,7 +802,7 @@ pio=system.iobus.master[4]
[system.realview.dmac_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268632064
pio_latency=100000
@@ -787,7 +811,7 @@ pio=system.iobus.master[9]
[system.realview.flash_fake]
type=IsaFake
-clock=1
+clock=1000
fake_mem=true
pio_addr=1073741824
pio_latency=100000
@@ -804,7 +828,7 @@ pio=system.iobus.master[24]
[system.realview.gic]
type=Gic
-clock=1
+clock=1000
cpu_addr=520093952
cpu_pio_delay=10000
dist_addr=520097792
@@ -818,7 +842,7 @@ pio=system.membus.master[3]
[system.realview.gpio0_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268513280
pio_latency=100000
@@ -828,7 +852,7 @@ pio=system.iobus.master[16]
[system.realview.gpio1_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268517376
pio_latency=100000
@@ -838,7 +862,7 @@ pio=system.iobus.master[17]
[system.realview.gpio2_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268521472
pio_latency=100000
@@ -848,7 +872,7 @@ pio=system.iobus.master[18]
[system.realview.kmi0]
type=Pl050
amba_id=1314896
-clock=1
+clock=1000
gic=system.realview.gic
int_delay=1000000
int_num=52
@@ -862,7 +886,7 @@ pio=system.iobus.master[5]
[system.realview.kmi1]
type=Pl050
amba_id=1314896
-clock=1
+clock=1000
gic=system.realview.gic
int_delay=1000000
int_num=53
@@ -875,7 +899,7 @@ pio=system.iobus.master[6]
[system.realview.l2x0_fake]
type=IsaFake
-clock=1
+clock=1000
fake_mem=false
pio_addr=520101888
pio_latency=100000
@@ -904,7 +928,7 @@ pio=system.membus.master[6]
[system.realview.mmc_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268455936
pio_latency=100000
@@ -914,7 +938,7 @@ pio=system.iobus.master[22]
[system.realview.nvmem]
type=SimpleMemory
bandwidth=73.000000
-clock=1
+clock=1000
conf_table_reported=false
in_addr_map=true
latency=30000
@@ -926,7 +950,7 @@ port=system.membus.master[1]
[system.realview.realview_io]
type=RealViewCtrl
-clock=1
+clock=1000
idreg=0
pio_addr=268435456
pio_latency=100000
@@ -938,7 +962,7 @@ pio=system.iobus.master[1]
[system.realview.rtc]
type=PL031
amba_id=3412017
-clock=1
+clock=1000
gic=system.realview.gic
int_delay=100000
int_num=42
@@ -951,7 +975,7 @@ pio=system.iobus.master[23]
[system.realview.sci_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268492800
pio_latency=100000
@@ -961,7 +985,7 @@ pio=system.iobus.master[20]
[system.realview.smc_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=269357056
pio_latency=100000
@@ -971,7 +995,7 @@ pio=system.iobus.master[13]
[system.realview.sp810_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=true
pio_addr=268439552
pio_latency=100000
@@ -981,7 +1005,7 @@ pio=system.iobus.master[14]
[system.realview.ssp_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268488704
pio_latency=100000
@@ -991,7 +1015,7 @@ pio=system.iobus.master[19]
[system.realview.timer0]
type=Sp804
amba_id=1316868
-clock=1
+clock=1000
clock0=1000000
clock1=1000000
gic=system.realview.gic
@@ -1005,7 +1029,7 @@ pio=system.iobus.master[2]
[system.realview.timer1]
type=Sp804
amba_id=1316868
-clock=1
+clock=1000
clock0=1000000
clock1=1000000
gic=system.realview.gic
@@ -1018,7 +1042,7 @@ pio=system.iobus.master[3]
[system.realview.uart]
type=Pl011
-clock=1
+clock=1000
end_on_eot=false
gic=system.realview.gic
int_delay=100000
@@ -1033,7 +1057,7 @@ pio=system.iobus.master[0]
[system.realview.uart1_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268476416
pio_latency=100000
@@ -1043,7 +1067,7 @@ pio=system.iobus.master[10]
[system.realview.uart2_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268480512
pio_latency=100000
@@ -1053,7 +1077,7 @@ pio=system.iobus.master[11]
[system.realview.uart3_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268484608
pio_latency=100000
@@ -1063,7 +1087,7 @@ pio=system.iobus.master[12]
[system.realview.watchdog_fake]
type=AmbaFake
amba_id=0
-clock=1
+clock=1000
ignore_access=false
pio_addr=268500992
pio_latency=100000
@@ -1077,16 +1101,6 @@ number=0
output=true
port=3456
-[system.toL2Bus]
-type=CoherentBus
-block_size=64
-clock=1000
-header_cycles=1
-use_default_range=false
-width=8
-master=system.l2c.cpu_side
-slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port system.cpu.checker.itb.walker.port system.cpu.checker.dtb.walker.port
-
[system.vncserver]
type=VncServer
frame_capture=false
diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/simerr b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/simerr
index 3e85e4166..2082cdfd9 100755
--- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/simerr
+++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/simerr
@@ -10,34 +10,27 @@ warn: instruction 'mcr icialluis' unimplemented
warn: instruction 'mcr dccimvac' unimplemented
warn: instruction 'mcr dccmvau' unimplemented
warn: instruction 'mcr icimvau' unimplemented
-warn: 6471379000: Instruction results do not match! (Values may not actually be integers) Inst: 0x3744, checker: 0x3748
-warn: 6479236500: Instruction results do not match! (Values may not actually be integers) Inst: 0x3704, checker: 0x3708
-warn: 6488789500: Instruction results do not match! (Values may not actually be integers) Inst: 0x36c4, checker: 0x36c8
-warn: 6527432500: Instruction results do not match! (Values may not actually be integers) Inst: 0x3604, checker: 0x3608
-warn: 6543641500: Instruction results do not match! (Values may not actually be integers) Inst: 0x35c4, checker: 0x35c8
-warn: 7089434000: Instruction results do not match! (Values may not actually be integers) Inst: 0x34f0, checker: 0x34f8
-warn: 12809896500: Instruction results do not match! (Values may not actually be integers) Inst: 0xc02dd14c, checker: 0xc781befc
-warn: 12854316500: Instruction results do not match! (Values may not actually be integers) Inst: 0xc02dd14c, checker: 0xc781befc
-warn: 13169361500: Instruction results do not match! (Values may not actually be integers) Inst: 0xc02dd14c, checker: 0xc781befc
-warn: 14424922500: Instruction results do not match! (Values may not actually be integers) Inst: 0xc02dd14c, checker: 0xc781befc
-warn: 14474529500: Instruction results do not match! (Values may not actually be integers) Inst: 0xc02dd14c, checker: 0xc781befc
-warn: 15519752500: Instruction results do not match! (Values may not actually be integers) Inst: 0xc02dd14c, checker: 0xc781befc
-warn: 15669382500: Instruction results do not match! (Values may not actually be integers) Inst: 0xc02dd14c, checker: 0xc781befc
+warn: 5946987000: Instruction results do not match! (Values may not actually be integers) Inst: 0x3744, checker: 0x3748
+warn: 5954355500: Instruction results do not match! (Values may not actually be integers) Inst: 0x3704, checker: 0x3708
+warn: 5963229500: Instruction results do not match! (Values may not actually be integers) Inst: 0x36c4, checker: 0x36c8
+warn: 5999905500: Instruction results do not match! (Values may not actually be integers) Inst: 0x3604, checker: 0x3608
+warn: 6015449500: Instruction results do not match! (Values may not actually be integers) Inst: 0x35c4, checker: 0x35c8
warn: LCD dual screen mode not supported
-warn: 54391557500: Instruction results do not match! (Values may not actually be integers) Inst: 0x19dc, checker: 0x1a04
+warn: 51801575500: Instruction results do not match! (Values may not actually be integers) Inst: 0x19dc, checker: 0x1a04
warn: Returning thumbEE disabled for now since we don't support CP14config registers and jumping to ThumbEE vectors
warn: Returning thumbEE disabled for now since we don't support CP14config registers and jumping to ThumbEE vectors
warn: Returning thumbEE disabled for now since we don't support CP14config registers and jumping to ThumbEE vectors
-warn: 816692532000: Instruction results do not match! (Values may not actually be integers) Inst: 0, checker: 0x1
warn: instruction 'mcr icialluis' unimplemented
warn: instruction 'mcr bpiallis' unimplemented
-warn: 2486377425500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9debc, checker: 0
-warn: 2500398254500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d2b4, checker: 0
-warn: 2501706856500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d2a4, checker: 0
-warn: 2523057678500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d2b4, checker: 0
-warn: 2523647855500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d2b4, checker: 0
-warn: 2529994034500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d974, checker: 0
-warn: 2530576345500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d954, checker: 0
-warn: 2531219324500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d9fc, checker: 0
-warn: 2531220454500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9da34, checker: 0
+warn: 2473940227500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9debc, checker: 0
+warn: 2487729164500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d2b4, checker: 0
+warn: 2488940395000: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d2a4, checker: 0
+warn: 2503139484500: Instruction results do not match! (Values may not actually be integers) Inst: 0x2, checker: 0
+warn: 2510001697500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d2b4, checker: 0
+warn: 2510516362000: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d2b4, checker: 0
+warn: 2516240346500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d974, checker: 0
+warn: 2516753495000: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d954, checker: 0
+warn: 2517315503000: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d9fc, checker: 0
+warn: 2517316610000: Instruction results do not match! (Values may not actually be integers) Inst: 0x9da34, checker: 0
+warn: 2517867351500: Instruction results do not match! (Values may not actually be integers) Inst: 0x9d2fc, checker: 0
hack: be nice to actually delete the event here
diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/simout b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/simout
index 5011d2336..a3de8bb34 100755
--- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/simout
+++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/simout
@@ -1,12 +1,12 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Sep 21 2012 11:19:00
-gem5 started Sep 21 2012 12:35:22
+gem5 compiled Nov 1 2012 15:18:10
+gem5 started Nov 2 2012 01:09:00
gem5 executing on u200540-lin
command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-o3-checker -re tests/run.py build/ARM/tests/opt/long/fs/10.linux-boot/arm/linux/realview-o3-checker
Global frequency set at 1000000000000 ticks per second
info: kernel located at: /projects/pd/randd/dist/binaries/vmlinux.arm.smp.fb.2.6.38.8
info: Using bootloader at address 0x80000000
info: Entering event queue @ 0. Starting simulation...
-Exiting @ tick 2537929870500 because m5_exit instruction encountered
+Exiting @ tick 2523500318000 because m5_exit instruction encountered
diff --git a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/stats.txt b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/stats.txt
index 3725b6e15..a24f5a985 100644
--- a/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/stats.txt
+++ b/tests/long/fs/10.linux-boot/ref/arm/linux/realview-o3-checker/stats.txt
@@ -1,114 +1,114 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 2.523629 # Number of seconds simulated
-sim_ticks 2523629285500 # Number of ticks simulated
-final_tick 2523629285500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 2.523500 # Number of seconds simulated
+sim_ticks 2523500318000 # Number of ticks simulated
+final_tick 2523500318000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 68763 # Simulator instruction rate (inst/s)
-host_op_rate 88448 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 2863680529 # Simulator tick rate (ticks/s)
-host_mem_usage 399792 # Number of bytes of host memory used
-host_seconds 881.25 # Real time elapsed on the host
-sim_insts 60597236 # Number of instructions simulated
-sim_ops 77945371 # Number of ops (including micro ops) simulated
+host_inst_rate 54734 # Simulator instruction rate (inst/s)
+host_op_rate 70403 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2279341302 # Simulator tick rate (ticks/s)
+host_mem_usage 401036 # Number of bytes of host memory used
+host_seconds 1107.12 # Real time elapsed on the host
+sim_insts 60596849 # Number of instructions simulated
+sim_ops 77944928 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::realview.clcd 119537664 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.dtb.walker 3520 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.itb.walker 64 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.inst 799232 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 9095696 # Number of bytes read from this memory
-system.physmem.bytes_read::total 129436176 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 799232 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 799232 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 3784448 # Number of bytes written to this memory
+system.physmem.bytes_read::cpu.dtb.walker 2752 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.itb.walker 128 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 798592 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 9094096 # Number of bytes read from this memory
+system.physmem.bytes_read::total 129433232 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 798592 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 798592 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 3784064 # Number of bytes written to this memory
system.physmem.bytes_written::cpu.data 3016072 # Number of bytes written to this memory
-system.physmem.bytes_written::total 6800520 # Number of bytes written to this memory
+system.physmem.bytes_written::total 6800136 # Number of bytes written to this memory
system.physmem.num_reads::realview.clcd 14942208 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.dtb.walker 55 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.itb.walker 1 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.inst 12488 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 142154 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 15096906 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 59132 # Number of write requests responded to by this memory
+system.physmem.num_reads::cpu.dtb.walker 43 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.itb.walker 2 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.inst 12478 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 142129 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 15096860 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 59126 # Number of write requests responded to by this memory
system.physmem.num_writes::cpu.data 754018 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 813150 # Number of write requests responded to by this memory
-system.physmem.bw_read::realview.clcd 47367363 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.dtb.walker 1395 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.itb.walker 25 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.inst 316699 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 3604212 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 51289695 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 316699 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 316699 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 1499605 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::cpu.data 1195133 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 2694738 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 1499605 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::realview.clcd 47367363 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.dtb.walker 1395 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.itb.walker 25 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 316699 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 4799345 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 53984433 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 15096906 # Total number of read requests seen
-system.physmem.writeReqs 813150 # Total number of write requests seen
-system.physmem.cpureqs 218484 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 966201984 # Total number of bytes read from memory
-system.physmem.bytesWritten 52041600 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 129436176 # bytesRead derated as per pkt->getSize()
-system.physmem.bytesConsumedWr 6800520 # bytesWritten derated as per pkt->getSize()
-system.physmem.servicedByWrQ 390 # Number of read reqs serviced by write Q
-system.physmem.neitherReadNorWrite 4690 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 943619 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 943957 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 943433 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 943463 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 943389 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 943250 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 943110 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 943289 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 943778 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 943634 # Track reads on a per bank basis
+system.physmem.num_writes::total 813144 # Number of write requests responded to by this memory
+system.physmem.bw_read::realview.clcd 47369784 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.dtb.walker 1091 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.itb.walker 51 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 316462 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 3603763 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 51291149 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 316462 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 316462 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 1499530 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu.data 1195194 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 2694724 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 1499530 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::realview.clcd 47369784 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.dtb.walker 1091 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.itb.walker 51 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 316462 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 4798956 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 53985873 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 15096860 # Total number of read requests seen
+system.physmem.writeReqs 813144 # Total number of write requests seen
+system.physmem.cpureqs 218421 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 966199040 # Total number of bytes read from memory
+system.physmem.bytesWritten 52041216 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 129433232 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 6800136 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 334 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 4679 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 943626 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 943958 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 943414 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 943465 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 943376 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 943238 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 943099 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 943292 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 943771 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 943641 # Track reads on a per bank basis
system.physmem.perBankRdReqs::10 943712 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 943686 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 943739 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 943592 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 943646 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 943219 # Track reads on a per bank basis
-system.physmem.perBankWrReqs::0 50102 # Track writes on a per bank basis
+system.physmem.perBankRdReqs::11 943689 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 943743 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 943611 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 943653 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 943238 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 50107 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 50378 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::2 49977 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::3 50030 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::4 50914 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::5 50821 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::6 50673 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::7 50817 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::8 51140 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::9 51219 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::10 51127 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 49961 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 50027 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 50912 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 50814 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 50662 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 50821 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 51143 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 51225 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 51129 # Track writes on a per bank basis
system.physmem.perBankWrReqs::11 51111 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::12 51352 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::13 51158 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::14 51299 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::15 51032 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 51353 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 51175 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 51296 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 51030 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
-system.physmem.numWrRetry 1156336 # Number of times wr buffer was full causing retry
-system.physmem.totGap 2523628152000 # Total gap between requests
+system.physmem.numWrRetry 1153879 # Number of times wr buffer was full causing retry
+system.physmem.totGap 2523499110500 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 36 # Categorize read packet sizes
system.physmem.readPktSize::3 14942208 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 154662 # Categorize read packet sizes
+system.physmem.readPktSize::6 154616 # Categorize read packet sizes
system.physmem.readPktSize::7 0 # Categorize read packet sizes
system.physmem.readPktSize::8 0 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # categorize write packet sizes
system.physmem.writePktSize::1 0 # categorize write packet sizes
-system.physmem.writePktSize::2 1910354 # categorize write packet sizes
+system.physmem.writePktSize::2 1907897 # categorize write packet sizes
system.physmem.writePktSize::3 0 # categorize write packet sizes
system.physmem.writePktSize::4 0 # categorize write packet sizes
system.physmem.writePktSize::5 0 # categorize write packet sizes
-system.physmem.writePktSize::6 59132 # categorize write packet sizes
+system.physmem.writePktSize::6 59126 # categorize write packet sizes
system.physmem.writePktSize::7 0 # categorize write packet sizes
system.physmem.writePktSize::8 0 # categorize write packet sizes
system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
@@ -117,28 +117,28 @@ system.physmem.neitherpktsize::2 0 # ca
system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::6 4690 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 4679 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 14955823 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 89957 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 6537 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 2881 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 2334 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 2059 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 1873 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 1682 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 14954842 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 89676 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 6568 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 2998 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 2443 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2395 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 2334 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 1858 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 1270 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 1277 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 1234 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 6283 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 9566 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 13077 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 563 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 50 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::16 33 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1251 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1236 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 6388 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 9595 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 13055 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 523 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 48 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 31 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17 15 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::18 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
@@ -153,15 +153,15 @@ system.physmem.rdQLenPdf::29 0 # Wh
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 2800 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 2950 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 3067 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 3195 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 3352 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 3546 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 3760 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 3932 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 4090 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::0 2802 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 2959 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 3079 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 3181 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 3335 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 3514 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 3726 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 3889 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 4040 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9 35354 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10 35354 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::11 35354 # What write queue length does an incoming req see
@@ -176,37 +176,37 @@ system.physmem.wrQLenPdf::19 35354 # Wh
system.physmem.wrQLenPdf::20 35354 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21 35354 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22 35354 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 32555 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 32405 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 32288 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 32160 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 32003 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 31809 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 31595 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 31423 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 31264 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 32553 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 32396 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 32275 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 32173 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 32019 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 31840 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 31628 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 31465 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 31314 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 46839255594 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 317495505594 # Sum of mem lat for all requests
-system.physmem.totBusLat 60386064000 # Total cycles spent in databus access
-system.physmem.totBankLat 210270186000 # Total cycles spent in bank access
-system.physmem.avgQLat 3102.65 # Average queueing delay per request
-system.physmem.avgBankLat 13928.39 # Average bank access latency per request
+system.physmem.totQLat 47052553851 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 317720785851 # Sum of mem lat for all requests
+system.physmem.totBusLat 60386104000 # Total cycles spent in databus access
+system.physmem.totBankLat 210282128000 # Total cycles spent in bank access
+system.physmem.avgQLat 3116.78 # Average queueing delay per request
+system.physmem.avgBankLat 13929.17 # Average bank access latency per request
system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 21031.04 # Average memory access latency
-system.physmem.avgRdBW 382.86 # Average achieved read bandwidth in MB/s
+system.physmem.avgMemAccLat 21045.95 # Average memory access latency
+system.physmem.avgRdBW 382.88 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 20.62 # Average achieved write bandwidth in MB/s
system.physmem.avgConsumedRdBW 51.29 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 2.69 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 2.52 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.13 # Average read queue length over time
-system.physmem.avgWrQLen 13.20 # Average write queue length over time
-system.physmem.readRowHits 15050623 # Number of row buffer hits during reads
-system.physmem.writeRowHits 784578 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 99.70 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 96.49 # Row buffer hit rate for writes
-system.physmem.avgGap 158618.43 # Average gap between requests
+system.physmem.avgWrQLen 11.37 # Average write queue length over time
+system.physmem.readRowHits 15049962 # Number of row buffer hits during reads
+system.physmem.writeRowHits 784769 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 99.69 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 96.51 # Row buffer hit rate for writes
+system.physmem.avgGap 158610.84 # Average gap between requests
system.realview.nvmem.bytes_read::cpu.inst 64 # Number of bytes read from this memory
system.realview.nvmem.bytes_read::total 64 # Number of bytes read from this memory
system.realview.nvmem.bytes_inst_read::cpu.inst 64 # Number of instructions bytes read from this memory
@@ -227,9 +227,9 @@ system.cf0.dma_write_bytes 0 # Nu
system.cf0.dma_write_txs 0 # Number of DMA write transactions.
system.cpu.checker.dtb.inst_hits 0 # ITB inst hits
system.cpu.checker.dtb.inst_misses 0 # ITB inst misses
-system.cpu.checker.dtb.read_hits 15048943 # DTB read hits
-system.cpu.checker.dtb.read_misses 7309 # DTB read misses
-system.cpu.checker.dtb.write_hits 11294215 # DTB write hits
+system.cpu.checker.dtb.read_hits 15048842 # DTB read hits
+system.cpu.checker.dtb.read_misses 7308 # DTB read misses
+system.cpu.checker.dtb.write_hits 11294147 # DTB write hits
system.cpu.checker.dtb.write_misses 2189 # DTB write misses
system.cpu.checker.dtb.flush_tlb 4 # Number of times complete TLB was flushed
system.cpu.checker.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
@@ -240,13 +240,13 @@ system.cpu.checker.dtb.align_faults 0 # Nu
system.cpu.checker.dtb.prefetch_faults 178 # Number of TLB faults due to prefetch
system.cpu.checker.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
system.cpu.checker.dtb.perms_faults 452 # Number of TLB faults due to permissions restrictions
-system.cpu.checker.dtb.read_accesses 15056252 # DTB read accesses
-system.cpu.checker.dtb.write_accesses 11296404 # DTB write accesses
+system.cpu.checker.dtb.read_accesses 15056150 # DTB read accesses
+system.cpu.checker.dtb.write_accesses 11296336 # DTB write accesses
system.cpu.checker.dtb.inst_accesses 0 # ITB inst accesses
-system.cpu.checker.dtb.hits 26343158 # DTB hits
-system.cpu.checker.dtb.misses 9498 # DTB misses
-system.cpu.checker.dtb.accesses 26352656 # DTB accesses
-system.cpu.checker.itb.inst_hits 61775988 # ITB inst hits
+system.cpu.checker.dtb.hits 26342989 # DTB hits
+system.cpu.checker.dtb.misses 9497 # DTB misses
+system.cpu.checker.dtb.accesses 26352486 # DTB accesses
+system.cpu.checker.itb.inst_hits 61775601 # ITB inst hits
system.cpu.checker.itb.inst_misses 4471 # ITB inst misses
system.cpu.checker.itb.read_hits 0 # DTB read hits
system.cpu.checker.itb.read_misses 0 # DTB read misses
@@ -263,36 +263,36 @@ system.cpu.checker.itb.domain_faults 0 # Nu
system.cpu.checker.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
system.cpu.checker.itb.read_accesses 0 # DTB read accesses
system.cpu.checker.itb.write_accesses 0 # DTB write accesses
-system.cpu.checker.itb.inst_accesses 61780459 # ITB inst accesses
-system.cpu.checker.itb.hits 61775988 # DTB hits
+system.cpu.checker.itb.inst_accesses 61780072 # ITB inst accesses
+system.cpu.checker.itb.hits 61775601 # DTB hits
system.cpu.checker.itb.misses 4471 # DTB misses
-system.cpu.checker.itb.accesses 61780459 # DTB accesses
-system.cpu.checker.numCycles 78235930 # number of cpu cycles simulated
+system.cpu.checker.itb.accesses 61780072 # DTB accesses
+system.cpu.checker.numCycles 78235487 # number of cpu cycles simulated
system.cpu.checker.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.checker.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
-system.cpu.dtb.read_hits 51393832 # DTB read hits
-system.cpu.dtb.read_misses 77273 # DTB read misses
-system.cpu.dtb.write_hits 11807513 # DTB write hits
-system.cpu.dtb.write_misses 17284 # DTB write misses
+system.cpu.dtb.read_hits 51279526 # DTB read hits
+system.cpu.dtb.read_misses 73667 # DTB read misses
+system.cpu.dtb.write_hits 11753863 # DTB write hits
+system.cpu.dtb.write_misses 17234 # DTB write misses
system.cpu.dtb.flush_tlb 4 # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid 2878 # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.flush_tlb_asid 126 # Number of times TLB was flushed by ASID
-system.cpu.dtb.flush_entries 7715 # Number of entries that have been flushed from TLB
-system.cpu.dtb.align_faults 2923 # Number of TLB faults due to alignment restrictions
-system.cpu.dtb.prefetch_faults 497 # Number of TLB faults due to prefetch
+system.cpu.dtb.flush_entries 7683 # Number of entries that have been flushed from TLB
+system.cpu.dtb.align_faults 2376 # Number of TLB faults due to alignment restrictions
+system.cpu.dtb.prefetch_faults 510 # Number of TLB faults due to prefetch
system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.dtb.perms_faults 1303 # Number of TLB faults due to permissions restrictions
-system.cpu.dtb.read_accesses 51471105 # DTB read accesses
-system.cpu.dtb.write_accesses 11824797 # DTB write accesses
+system.cpu.dtb.perms_faults 1366 # Number of TLB faults due to permissions restrictions
+system.cpu.dtb.read_accesses 51353193 # DTB read accesses
+system.cpu.dtb.write_accesses 11771097 # DTB write accesses
system.cpu.dtb.inst_accesses 0 # ITB inst accesses
-system.cpu.dtb.hits 63201345 # DTB hits
-system.cpu.dtb.misses 94557 # DTB misses
-system.cpu.dtb.accesses 63295902 # DTB accesses
-system.cpu.itb.inst_hits 11866090 # ITB inst hits
-system.cpu.itb.inst_misses 12256 # ITB inst misses
+system.cpu.dtb.hits 63033389 # DTB hits
+system.cpu.dtb.misses 90901 # DTB misses
+system.cpu.dtb.accesses 63124290 # DTB accesses
+system.cpu.itb.inst_hits 11603865 # ITB inst hits
+system.cpu.itb.inst_misses 11359 # ITB inst misses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.write_hits 0 # DTB write hits
@@ -301,538 +301,538 @@ system.cpu.itb.flush_tlb 4 # Nu
system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu.itb.flush_tlb_mva_asid 2878 # Number of times TLB was flushed by MVA & ASID
system.cpu.itb.flush_tlb_asid 126 # Number of times TLB was flushed by ASID
-system.cpu.itb.flush_entries 5202 # Number of entries that have been flushed from TLB
+system.cpu.itb.flush_entries 5142 # Number of entries that have been flushed from TLB
system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.itb.perms_faults 3056 # Number of TLB faults due to permissions restrictions
+system.cpu.itb.perms_faults 2961 # Number of TLB faults due to permissions restrictions
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.inst_accesses 11878346 # ITB inst accesses
-system.cpu.itb.hits 11866090 # DTB hits
-system.cpu.itb.misses 12256 # DTB misses
-system.cpu.itb.accesses 11878346 # DTB accesses
-system.cpu.numCycles 471617242 # number of cpu cycles simulated
+system.cpu.itb.inst_accesses 11615224 # ITB inst accesses
+system.cpu.itb.hits 11603865 # DTB hits
+system.cpu.itb.misses 11359 # DTB misses
+system.cpu.itb.accesses 11615224 # DTB accesses
+system.cpu.numCycles 470951029 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 14707934 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 11701482 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 783806 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 9735591 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 7867248 # Number of BTB hits
+system.cpu.BPredUnit.lookups 14482147 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 11548936 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 711590 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 9469344 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 7720983 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 1454059 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 82839 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 30177247 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 91949952 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 14707934 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 9321307 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 20604105 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 4981007 # Number of cycles fetch has spent squashing
-system.cpu.fetch.TlbCycles 133002 # Number of cycles fetch has spent waiting for tlb
-system.cpu.fetch.BlockedCycles 96623906 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 2605 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 100214 # Number of stall cycles due to pending traps
-system.cpu.fetch.PendingQuiesceStallCycles 208761 # Number of stall cycles due to pending quiesce instructions
-system.cpu.fetch.IcacheWaitRetryStallCycles 353 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 11862293 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 731589 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.ItlbSquashes 6461 # Number of outstanding ITLB misses that were squashed
-system.cpu.fetch.rateDist::samples 151283915 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 0.758817 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.115765 # Number of instructions fetched each cycle (Total)
+system.cpu.BPredUnit.usedRAS 1413907 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 72813 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 29880342 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 90834905 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 14482147 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 9134890 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 20280806 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 4750716 # Number of cycles fetch has spent squashing
+system.cpu.fetch.TlbCycles 122594 # Number of cycles fetch has spent waiting for tlb
+system.cpu.fetch.BlockedCycles 96709258 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 2560 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 94111 # Number of stall cycles due to pending traps
+system.cpu.fetch.PendingQuiesceStallCycles 205295 # Number of stall cycles due to pending quiesce instructions
+system.cpu.fetch.IcacheWaitRetryStallCycles 281 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 11600179 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 700998 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.ItlbSquashes 5704 # Number of outstanding ITLB misses that were squashed
+system.cpu.fetch.rateDist::samples 150571175 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 0.752471 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.109183 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 130696614 86.39% 86.39% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1382439 0.91% 87.31% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 1755242 1.16% 88.47% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 2339470 1.55% 90.01% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 2142585 1.42% 91.43% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 1134296 0.75% 92.18% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 2618835 1.73% 93.91% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 784869 0.52% 94.43% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 8429565 5.57% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 130305873 86.54% 86.54% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1344979 0.89% 87.43% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 1685836 1.12% 88.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 2306234 1.53% 90.09% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 2113026 1.40% 91.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 1118544 0.74% 92.23% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 2593877 1.72% 93.95% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 765442 0.51% 94.46% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 8337364 5.54% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 151283915 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.031186 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.194967 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 32009474 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 96255861 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 18724959 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 1031397 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 3262224 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 2019817 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 174593 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 109260478 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 576218 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 3262224 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 33806773 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 36827261 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 53335707 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 17902220 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 6149730 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 104066052 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 21507 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 1015259 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 4119258 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 31916 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 107817309 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 475022232 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 474932056 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 90176 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 78731209 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 29086099 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 892462 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 797997 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 12333143 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 20063520 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 13521808 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 1973034 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 2429271 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 96511584 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 2058662 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 123961862 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 189585 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 20013916 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 50091772 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 514148 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 151283915 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.819399 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.531663 # Number of insts issued each cycle
+system.cpu.fetch.rateDist::total 150571175 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.030751 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.192875 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 31657449 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 96342520 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 18430846 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 1034189 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 3106171 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 1969595 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 172369 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 107934392 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 571655 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 3106171 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 33426960 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 36897380 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 53334301 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 17638840 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 6167523 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 102924268 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 21343 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 1016075 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 4132060 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 29183 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 106686272 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 469883831 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 469792749 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 91082 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 78730768 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 27955503 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 879837 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 786100 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 12323975 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 19838005 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 13393703 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 1972033 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 2410684 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 95618817 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 2046180 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 123387582 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 174864 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 19151232 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 48036492 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 501695 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 150571175 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.819463 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.532492 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 106904579 70.66% 70.66% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 13863783 9.16% 79.83% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 7099546 4.69% 84.52% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 5863279 3.88% 88.40% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 12474907 8.25% 96.64% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2771705 1.83% 98.48% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 1719952 1.14% 99.61% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 458027 0.30% 99.92% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 128137 0.08% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 106455995 70.70% 70.70% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 13758975 9.14% 79.84% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 7009673 4.66% 84.49% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 5842702 3.88% 88.38% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 12442883 8.26% 96.64% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2768710 1.84% 98.48% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 1710517 1.14% 99.61% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 450789 0.30% 99.91% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 130931 0.09% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 151283915 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 150571175 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 57031 0.64% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 3 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 0.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 8373952 94.62% 95.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 418898 4.73% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 59954 0.68% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 4 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 8366032 94.65% 95.32% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 413370 4.68% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 363666 0.29% 0.29% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 58283800 47.02% 47.31% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 95201 0.08% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 19 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 5 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 13 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 2113 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 13 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.39% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 52766411 42.57% 89.96% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 12450621 10.04% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 57926411 46.95% 47.24% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 93267 0.08% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 22 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 1 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 17 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 2114 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 17 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.32% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 52616961 42.64% 89.96% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 12385106 10.04% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 123961862 # Type of FU issued
-system.cpu.iq.rate 0.262844 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 8849884 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.071392 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 408318037 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 118600535 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 86285351 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 23227 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 12408 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 10278 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 132435732 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 12348 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 629942 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 123387582 # Type of FU issued
+system.cpu.iq.rate 0.261997 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 8839360 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.071639 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 406427994 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 116832614 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 85860436 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 23103 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 12565 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 10308 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 131851026 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 12250 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 624646 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 4347483 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 7997 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 29897 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1723272 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 4122070 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 6381 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 30063 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1595239 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 34108218 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 695964 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 34107814 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 695818 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 3262224 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 27920683 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 435052 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 98794824 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 232558 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 20063520 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 13521808 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 1467094 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 114012 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 3652 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 29897 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 410015 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 293518 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 703533 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 121755337 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 52081116 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 2206525 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 3106171 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 27981842 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 438339 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 97885744 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 205866 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 19838005 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 13393703 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 1459318 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 116468 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 3836 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 30063 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 352690 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 272400 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 625090 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 121269392 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 51965419 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 2118190 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 224578 # number of nop insts executed
-system.cpu.iew.exec_refs 64400589 # number of memory reference insts executed
-system.cpu.iew.exec_branches 11599904 # Number of branches executed
-system.cpu.iew.exec_stores 12319473 # Number of stores executed
-system.cpu.iew.exec_rate 0.258166 # Inst execution rate
-system.cpu.iew.wb_sent 120729614 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 86295629 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 47354389 # num instructions producing a value
-system.cpu.iew.wb_consumers 88420573 # num instructions consuming a value
+system.cpu.iew.exec_nop 220747 # number of nop insts executed
+system.cpu.iew.exec_refs 64230871 # number of memory reference insts executed
+system.cpu.iew.exec_branches 11527542 # Number of branches executed
+system.cpu.iew.exec_stores 12265452 # Number of stores executed
+system.cpu.iew.exec_rate 0.257499 # Inst execution rate
+system.cpu.iew.wb_sent 120289637 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 85870744 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 47162688 # num instructions producing a value
+system.cpu.iew.wb_consumers 88075667 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.182978 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.535558 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.182335 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.535479 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 19868776 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 1544514 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 612308 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 148104118 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.527303 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.512767 # Number of insts commited each cycle
+system.cpu.commit.commitSquashedInsts 18952599 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 1544485 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 541833 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 147547429 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.529290 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.517447 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 120332893 81.25% 81.25% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 13565443 9.16% 90.41% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 3964002 2.68% 93.08% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 2135941 1.44% 94.53% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1954116 1.32% 95.85% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 973664 0.66% 96.50% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1592335 1.08% 97.58% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 730104 0.49% 98.07% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 2855620 1.93% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 119858518 81.23% 81.23% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 13515143 9.16% 90.39% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 3916529 2.65% 93.05% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 2132463 1.45% 94.49% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1950760 1.32% 95.82% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 976387 0.66% 96.48% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1592516 1.08% 97.56% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 731256 0.50% 98.05% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 2873857 1.95% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 148104118 # Number of insts commited each cycle
-system.cpu.commit.committedInsts 60747617 # Number of instructions committed
-system.cpu.commit.committedOps 78095752 # Number of ops (including micro ops) committed
+system.cpu.commit.committed_per_cycle::total 147547429 # Number of insts commited each cycle
+system.cpu.commit.committedInsts 60747230 # Number of instructions committed
+system.cpu.commit.committedOps 78095309 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 27514573 # Number of memory references committed
-system.cpu.commit.loads 15716037 # Number of loads committed
-system.cpu.commit.membars 413105 # Number of memory barriers committed
-system.cpu.commit.branches 10023091 # Number of branches committed
+system.cpu.commit.refs 27514399 # Number of memory references committed
+system.cpu.commit.loads 15715935 # Number of loads committed
+system.cpu.commit.membars 413101 # Number of memory barriers committed
+system.cpu.commit.branches 10023041 # Number of branches committed
system.cpu.commit.fp_insts 10212 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 69134185 # Number of committed integer instructions.
-system.cpu.commit.function_calls 995980 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 2855620 # number cycles where commit BW limit reached
+system.cpu.commit.int_insts 69133795 # Number of committed integer instructions.
+system.cpu.commit.function_calls 995976 # Number of function calls committed.
+system.cpu.commit.bw_lim_events 2873857 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 241297904 # The number of ROB reads
-system.cpu.rob.rob_writes 199283253 # The number of ROB writes
-system.cpu.timesIdled 1774711 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 320333327 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.quiesceCycles 4575553300 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
-system.cpu.committedInsts 60597236 # Number of Instructions Simulated
-system.cpu.committedOps 77945371 # Number of Ops (including micro ops) Simulated
-system.cpu.committedInsts_total 60597236 # Number of Instructions Simulated
-system.cpu.cpi 7.782818 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 7.782818 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.128488 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.128488 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 551506178 # number of integer regfile reads
-system.cpu.int_regfile_writes 88407138 # number of integer regfile writes
-system.cpu.fp_regfile_reads 8339 # number of floating regfile reads
-system.cpu.fp_regfile_writes 2916 # number of floating regfile writes
-system.cpu.misc_regfile_reads 124072221 # number of misc regfile reads
-system.cpu.misc_regfile_writes 912903 # number of misc regfile writes
-system.cpu.icache.replacements 990875 # number of replacements
-system.cpu.icache.tagsinuse 510.405236 # Cycle average of tags in use
-system.cpu.icache.total_refs 10787830 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 991387 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 10.881553 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 6691567000 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 510.405236 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.996885 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.996885 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 10787830 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 10787830 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 10787830 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 10787830 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 10787830 # number of overall hits
-system.cpu.icache.overall_hits::total 10787830 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1074333 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1074333 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1074333 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1074333 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1074333 # number of overall misses
-system.cpu.icache.overall_misses::total 1074333 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 14125562486 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 14125562486 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 14125562486 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 14125562486 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 14125562486 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 14125562486 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 11862163 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 11862163 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 11862163 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 11862163 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 11862163 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 11862163 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.090568 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.090568 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.090568 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.090568 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.090568 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.090568 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13148.216136 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 13148.216136 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 13148.216136 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 13148.216136 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 13148.216136 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 13148.216136 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 4400 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 296 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 14.864865 # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.rob.rob_reads 239806361 # The number of ROB reads
+system.cpu.rob.rob_writes 197293644 # The number of ROB writes
+system.cpu.timesIdled 1776983 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 320379854 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.quiesceCycles 4575961583 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
+system.cpu.committedInsts 60596849 # Number of Instructions Simulated
+system.cpu.committedOps 77944928 # Number of Ops (including micro ops) Simulated
+system.cpu.committedInsts_total 60596849 # Number of Instructions Simulated
+system.cpu.cpi 7.771873 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 7.771873 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.128669 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.128669 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 549353820 # number of integer regfile reads
+system.cpu.int_regfile_writes 87979072 # number of integer regfile writes
+system.cpu.fp_regfile_reads 8318 # number of floating regfile reads
+system.cpu.fp_regfile_writes 2932 # number of floating regfile writes
+system.cpu.misc_regfile_reads 122823412 # number of misc regfile reads
+system.cpu.misc_regfile_writes 912865 # number of misc regfile writes
+system.cpu.icache.replacements 980837 # number of replacements
+system.cpu.icache.tagsinuse 511.007226 # Cycle average of tags in use
+system.cpu.icache.total_refs 10539450 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 981349 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 10.739757 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 6666804000 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::cpu.inst 511.007226 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.998061 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.998061 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 10539450 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 10539450 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 10539450 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 10539450 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 10539450 # number of overall hits
+system.cpu.icache.overall_hits::total 10539450 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1060605 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1060605 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1060605 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1060605 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1060605 # number of overall misses
+system.cpu.icache.overall_misses::total 1060605 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 13961403491 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 13961403491 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 13961403491 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 13961403491 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 13961403491 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 13961403491 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 11600055 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 11600055 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 11600055 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 11600055 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 11600055 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 11600055 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.091431 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.091431 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.091431 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.091431 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.091431 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.091431 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13163.622169 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 13163.622169 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 13163.622169 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 13163.622169 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 13163.622169 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 13163.622169 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 5262 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles::no_targets 8 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 297 # number of cycles access was blocked
+system.cpu.icache.blocked::no_targets 1 # number of cycles access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 17.717172 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_targets 8 # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 82890 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 82890 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 82890 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 82890 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 82890 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 82890 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 991443 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 991443 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 991443 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 991443 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 991443 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 991443 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11470045988 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 11470045988 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11470045988 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 11470045988 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11470045988 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 11470045988 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 7052500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 7052500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 7052500 # number of overall MSHR uncacheable cycles
-system.cpu.icache.overall_mshr_uncacheable_latency::total 7052500 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.083580 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.083580 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.083580 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.083580 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.083580 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.083580 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11569.042283 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11569.042283 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11569.042283 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 11569.042283 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11569.042283 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 11569.042283 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 79214 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 79214 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 79214 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 79214 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 79214 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 79214 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 981391 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 981391 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 981391 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 981391 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 981391 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 981391 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11354795991 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 11354795991 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11354795991 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 11354795991 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11354795991 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 11354795991 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 6803000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 6803000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 6803000 # number of overall MSHR uncacheable cycles
+system.cpu.icache.overall_mshr_uncacheable_latency::total 6803000 # number of overall MSHR uncacheable cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.084602 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.084602 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.084602 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.084602 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.084602 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.084602 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11570.104057 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11570.104057 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11570.104057 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 11570.104057 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11570.104057 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 11570.104057 # average overall mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst inf # average ReadReq mshr uncacheable latency
system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst inf # average overall mshr uncacheable latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 645101 # number of replacements
-system.cpu.dcache.tagsinuse 511.994184 # Cycle average of tags in use
-system.cpu.dcache.total_refs 21772820 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 645613 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 33.724259 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 35202000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 511.994184 # Average occupied blocks per requestor
+system.cpu.dcache.replacements 643459 # number of replacements
+system.cpu.dcache.tagsinuse 511.994224 # Cycle average of tags in use
+system.cpu.dcache.total_refs 21664123 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 643971 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 33.641457 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 35006000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 511.994224 # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data 0.999989 # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total 0.999989 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 13909719 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 13909719 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 7289021 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 7289021 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 285196 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 285196 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 285739 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 285739 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 21198740 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 21198740 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 21198740 # number of overall hits
-system.cpu.dcache.overall_hits::total 21198740 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 730115 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 730115 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 2961662 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 2961662 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 13591 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 13591 # number of LoadLockedReq misses
-system.cpu.dcache.StoreCondReq_misses::cpu.data 19 # number of StoreCondReq misses
-system.cpu.dcache.StoreCondReq_misses::total 19 # number of StoreCondReq misses
-system.cpu.dcache.demand_misses::cpu.data 3691777 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 3691777 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 3691777 # number of overall misses
-system.cpu.dcache.overall_misses::total 3691777 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 9540231500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 9540231500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 104360444235 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 104360444235 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 180814000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 180814000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 283000 # number of StoreCondReq miss cycles
-system.cpu.dcache.StoreCondReq_miss_latency::total 283000 # number of StoreCondReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 113900675735 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 113900675735 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 113900675735 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 113900675735 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 14639834 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 14639834 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 10250683 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 10250683 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 298787 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 298787 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 285758 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 285758 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 24890517 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 24890517 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 24890517 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 24890517 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.049872 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.049872 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.288923 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.288923 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.045487 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.045487 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000066 # miss rate for StoreCondReq accesses
-system.cpu.dcache.StoreCondReq_miss_rate::total 0.000066 # miss rate for StoreCondReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.148321 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.148321 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.148321 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.148321 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13066.751813 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 13066.751813 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 35237.121669 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 35237.121669 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13303.951144 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13303.951144 # average LoadLockedReq miss latency
-system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 14894.736842 # average StoreCondReq miss latency
-system.cpu.dcache.StoreCondReq_avg_miss_latency::total 14894.736842 # average StoreCondReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 30852.534087 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 30852.534087 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 30852.534087 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 30852.534087 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 29089 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 14501 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 2531 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 252 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 11.493086 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 57.543651 # average number of cycles each access was blocked
+system.cpu.dcache.ReadReq_hits::cpu.data 13804735 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 13804735 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 7290056 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 7290056 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 280491 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 280491 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 285728 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 285728 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 21094791 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 21094791 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 21094791 # number of overall hits
+system.cpu.dcache.overall_hits::total 21094791 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 731455 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 731455 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 2960577 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 2960577 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 13626 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 13626 # number of LoadLockedReq misses
+system.cpu.dcache.StoreCondReq_misses::cpu.data 12 # number of StoreCondReq misses
+system.cpu.dcache.StoreCondReq_misses::total 12 # number of StoreCondReq misses
+system.cpu.dcache.demand_misses::cpu.data 3692032 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 3692032 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 3692032 # number of overall misses
+system.cpu.dcache.overall_misses::total 3692032 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 9566755000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 9566755000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 105515855226 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 105515855226 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 181290500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 181290500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 192000 # number of StoreCondReq miss cycles
+system.cpu.dcache.StoreCondReq_miss_latency::total 192000 # number of StoreCondReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 115082610226 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 115082610226 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 115082610226 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 115082610226 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 14536190 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 14536190 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 10250633 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 10250633 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 294117 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 294117 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 285740 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 285740 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 24786823 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 24786823 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 24786823 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 24786823 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.050320 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.050320 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.288819 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.288819 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.046329 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.046329 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000042 # miss rate for StoreCondReq accesses
+system.cpu.dcache.StoreCondReq_miss_rate::total 0.000042 # miss rate for StoreCondReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.148951 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.148951 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.148951 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.148951 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13079.075268 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 13079.075268 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 35640.300937 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 35640.300937 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13304.748275 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13304.748275 # average LoadLockedReq miss latency
+system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 16000 # average StoreCondReq miss latency
+system.cpu.dcache.StoreCondReq_avg_miss_latency::total 16000 # average StoreCondReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 31170.534336 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 31170.534336 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 31170.534336 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 31170.534336 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 30622 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 13737 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 2589 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 255 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 11.827733 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 53.870588 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 609133 # number of writebacks
-system.cpu.dcache.writebacks::total 609133 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 342878 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 342878 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2712526 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 2712526 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 1365 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::total 1365 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 3055404 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 3055404 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 3055404 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 3055404 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 387237 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 387237 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 249136 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 249136 # number of WriteReq MSHR misses
-system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 12226 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.LoadLockedReq_mshr_misses::total 12226 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 19 # number of StoreCondReq MSHR misses
-system.cpu.dcache.StoreCondReq_mshr_misses::total 19 # number of StoreCondReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 636373 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 636373 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 636373 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 636373 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4781839500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 4781839500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8147970920 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 8147970920 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 141479000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 141479000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 245000 # number of StoreCondReq MSHR miss cycles
-system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 245000 # number of StoreCondReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 12929810420 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 12929810420 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 12929810420 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 12929810420 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 182356641500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 182356641500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 28006523855 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 28006523855 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 210363165355 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::total 210363165355 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.026451 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.026451 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.024304 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.024304 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.040919 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.040919 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000066 # mshr miss rate for StoreCondReq accesses
-system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000066 # mshr miss rate for StoreCondReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025567 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.025567 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025567 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.025567 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12348.612090 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12348.612090 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32704.911855 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32704.911855 # average WriteReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11571.977752 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11571.977752 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 12894.736842 # average StoreCondReq mshr miss latency
-system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 12894.736842 # average StoreCondReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20317.974553 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 20317.974553 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20317.974553 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 20317.974553 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 607749 # number of writebacks
+system.cpu.dcache.writebacks::total 607749 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 345667 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 345667 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2711644 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 2711644 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 1415 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 1415 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 3057311 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 3057311 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 3057311 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 3057311 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 385788 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 385788 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 248933 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 248933 # number of WriteReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 12211 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::total 12211 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 12 # number of StoreCondReq MSHR misses
+system.cpu.dcache.StoreCondReq_mshr_misses::total 12 # number of StoreCondReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 634721 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 634721 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 634721 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 634721 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4768255000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 4768255000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8227495919 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 8227495919 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 141520500 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 141520500 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 168000 # number of StoreCondReq MSHR miss cycles
+system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 168000 # number of StoreCondReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 12995750919 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 12995750919 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 12995750919 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 12995750919 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 182357111500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 182357111500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 27981839814 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 27981839814 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 210338951314 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::total 210338951314 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.026540 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.026540 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.024285 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.024285 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.041517 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.041517 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000042 # mshr miss rate for StoreCondReq accesses
+system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000042 # mshr miss rate for StoreCondReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025607 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.025607 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025607 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.025607 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12359.780501 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12359.780501 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 33051.045538 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 33051.045538 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11589.591352 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11589.591352 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 14000 # average StoreCondReq mshr miss latency
+system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 14000 # average StoreCondReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20474.745469 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 20474.745469 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20474.745469 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 20474.745469 # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -840,149 +840,149 @@ system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 64428 # number of replacements
-system.cpu.l2cache.tagsinuse 51367.264734 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 1930539 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 129823 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 14.870547 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 2488482557500 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 36879.772922 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.dtb.walker 44.022997 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.000230 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 8192.461940 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 6251.006645 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.562741 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.dtb.walker 0.000672 # Average percentage of cache occupancy
+system.cpu.l2cache.replacements 64388 # number of replacements
+system.cpu.l2cache.tagsinuse 51373.602635 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 1911501 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 129780 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 14.728779 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 2488431429000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::writebacks 36915.014302 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.dtb.walker 29.696477 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.000348 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 8183.272105 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 6245.619403 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.563278 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.dtb.walker 0.000453 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.itb.walker 0.000000 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.125007 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.095383 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.783802 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 83028 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 12007 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.inst 977743 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 388649 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1461427 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 609133 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 609133 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 53 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 53 # number of UpgradeReq hits
-system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 16 # number of SCUpgradeReq hits
-system.cpu.l2cache.SCUpgradeReq_hits::total 16 # number of SCUpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 113031 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 113031 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.dtb.walker 83028 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.itb.walker 12007 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.inst 977743 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 501680 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 1574458 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.dtb.walker 83028 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.itb.walker 12007 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.inst 977743 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 501680 # number of overall hits
-system.cpu.l2cache.overall_hits::total 1574458 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 55 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 1 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.inst 12377 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 10733 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 23166 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 2933 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 2933 # number of UpgradeReq misses
+system.cpu.l2cache.occ_percent::cpu.inst 0.124867 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.095301 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.783899 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 79304 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 10595 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.inst 967765 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 387173 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1444837 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 607749 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 607749 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 43 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 43 # number of UpgradeReq hits
+system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 9 # number of SCUpgradeReq hits
+system.cpu.l2cache.SCUpgradeReq_hits::total 9 # number of SCUpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 112887 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 112887 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.dtb.walker 79304 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.itb.walker 10595 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 967765 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 500060 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 1557724 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.dtb.walker 79304 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.itb.walker 10595 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.inst 967765 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 500060 # number of overall hits
+system.cpu.l2cache.overall_hits::total 1557724 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 43 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 2 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 12372 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 10735 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 23152 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 2918 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 2918 # number of UpgradeReq misses
system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 3 # number of SCUpgradeReq misses
system.cpu.l2cache.SCUpgradeReq_misses::total 3 # number of SCUpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 133200 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 133200 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.dtb.walker 55 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.itb.walker 1 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.inst 12377 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 143933 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 156366 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.dtb.walker 55 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.itb.walker 1 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.inst 12377 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 143933 # number of overall misses
-system.cpu.l2cache.overall_misses::total 156366 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 3825000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 49000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 666073500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 589040998 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 1258988498 # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 478000 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 478000 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6695831998 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 6695831998 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 3825000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 49000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 666073500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 7284872996 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 7954820496 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 3825000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 49000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 666073500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 7284872996 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 7954820496 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 83083 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 12008 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 990120 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 399382 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 1484593 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 609133 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 609133 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2986 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 2986 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 19 # number of SCUpgradeReq accesses(hits+misses)
-system.cpu.l2cache.SCUpgradeReq_accesses::total 19 # number of SCUpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 246231 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 246231 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.dtb.walker 83083 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.itb.walker 12008 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.inst 990120 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 645613 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 1730824 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.dtb.walker 83083 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.itb.walker 12008 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 990120 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 645613 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 1730824 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000662 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000083 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.012501 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026874 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.015604 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.982251 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.982251 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.157895 # miss rate for SCUpgradeReq accesses
-system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.157895 # miss rate for SCUpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.540955 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.540955 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000662 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000083 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012501 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.222940 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.090342 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000662 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000083 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012501 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.222940 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.090342 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 69545.454545 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 49000 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 53815.423770 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 54881.300475 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 54346.391177 # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 162.973065 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 162.973065 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 50269.008994 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 50269.008994 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 69545.454545 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 49000 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 53815.423770 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 50612.944884 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 50873.082998 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 69545.454545 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 49000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 53815.423770 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 50612.944884 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 50873.082998 # average overall miss latency
+system.cpu.l2cache.ReadExReq_misses::cpu.data 133176 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 133176 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.dtb.walker 43 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.itb.walker 2 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 12372 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 143911 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 156328 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.dtb.walker 43 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.itb.walker 2 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.inst 12372 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 143911 # number of overall misses
+system.cpu.l2cache.overall_misses::total 156328 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 2913500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 118000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 660133000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 590903498 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1254067998 # number of ReadReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 477000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 477000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6777740498 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 6777740498 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 2913500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 118000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 660133000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 7368643996 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 8031808496 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 2913500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 118000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 660133000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 7368643996 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 8031808496 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 79347 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 10597 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 980137 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 397908 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 1467989 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 607749 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 607749 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2961 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 2961 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 12 # number of SCUpgradeReq accesses(hits+misses)
+system.cpu.l2cache.SCUpgradeReq_accesses::total 12 # number of SCUpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 246063 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 246063 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.dtb.walker 79347 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.itb.walker 10597 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 980137 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 643971 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 1714052 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.dtb.walker 79347 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.itb.walker 10597 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 980137 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 643971 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 1714052 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000542 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000189 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.012623 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026979 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.015771 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.985478 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.985478 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.250000 # miss rate for SCUpgradeReq accesses
+system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.250000 # miss rate for SCUpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.541227 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.541227 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000542 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000189 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012623 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.223474 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.091204 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000542 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000189 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012623 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.223474 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.091204 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 67755.813953 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 59000 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 53357.015842 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55044.573638 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 54166.724171 # average ReadReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 163.468129 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 163.468129 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 50893.107602 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 50893.107602 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 67755.813953 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 59000 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 53357.015842 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 51202.785027 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 51377.926513 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 67755.813953 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 59000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 53357.015842 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 51202.785027 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 51377.926513 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -991,109 +991,109 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 59132 # number of writebacks
-system.cpu.l2cache.writebacks::total 59132 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 13 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 61 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 74 # number of ReadReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 13 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 61 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 74 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 13 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 61 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 74 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 55 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 1 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 12364 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 10672 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 23092 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2933 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 2933 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.writebacks::writebacks 59126 # number of writebacks
+system.cpu.l2cache.writebacks::total 59126 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 12 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 60 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 72 # number of ReadReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 12 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 60 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 72 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 12 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 60 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 72 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 43 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 2 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 12360 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 10675 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 23080 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2918 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 2918 # number of UpgradeReq MSHR misses
system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 3 # number of SCUpgradeReq MSHR misses
system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 3 # number of SCUpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 133200 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 133200 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 55 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 1 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 12364 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 143872 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 156292 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 55 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 1 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 12364 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 143872 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 156292 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 3125110 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 37000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 508931159 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 450583388 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 962676657 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 29345422 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 29345422 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 133176 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 133176 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 43 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 2 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 12360 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 143851 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 156256 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 43 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 2 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 12360 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 143851 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 156256 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 2368082 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 93002 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 503399135 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 452451368 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 958311587 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 29209900 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 29209900 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 30003 # number of SCUpgradeReq MSHR miss cycles
system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 30003 # number of SCUpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 5043706030 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 5043706030 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 3125110 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 37000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 508931159 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5494289418 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 6006382687 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 3125110 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 37000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 508931159 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5494289418 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 6006382687 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 4470659 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 166963401029 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 166967871688 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 18112636815 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 18112636815 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 4470659 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 185076037844 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::total 185080508503 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000662 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000083 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.012487 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026721 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.015554 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.982251 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.982251 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.157895 # mshr miss rate for SCUpgradeReq accesses
-system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.157895 # mshr miss rate for SCUpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.540955 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.540955 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000662 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000083 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.012487 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.222846 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.090299 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000662 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000083 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.012487 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.222846 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.090299 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 56820.181818 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 37000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 41162.338968 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42221.082084 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 41688.751819 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10005.258098 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10005.258098 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 5125972608 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 5125972608 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 2368082 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 93002 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 503399135 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5578423976 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 6084284195 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 2368082 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 93002 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 503399135 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5578423976 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 6084284195 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 4345155 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 166963877530 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 166968222685 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 18087556027 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 18087556027 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 4345155 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 185051433557 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::total 185055778712 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000542 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000189 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.012610 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026828 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.015722 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.985478 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.985478 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.250000 # mshr miss rate for SCUpgradeReq accesses
+system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.250000 # mshr miss rate for SCUpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.541227 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.541227 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000542 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000189 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.012610 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.223381 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.091162 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000542 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000189 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.012610 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.223381 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.091162 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 55071.674419 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 46501 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40728.085356 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42384.203091 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 41521.299263 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10010.246744 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10010.246744 # average UpgradeReq mshr miss latency
system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency
system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 37865.660886 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 37865.660886 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 56820.181818 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 37000 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 41162.338968 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 38188.733166 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 38430.519073 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 56820.181818 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 37000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 41162.338968 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 38188.733166 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 38430.519073 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 38490.213011 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 38490.213011 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 55071.674419 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 46501 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40728.085356 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 38779.181069 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 38937.923632 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 55071.674419 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 46501 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40728.085356 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 38779.181069 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 38937.923632 # average overall mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
@@ -1117,16 +1117,16 @@ system.iocache.avg_blocked_cycles::no_mshrs nan #
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
-system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1068163777856 # number of ReadReq MSHR uncacheable cycles
-system.iocache.ReadReq_mshr_uncacheable_latency::total 1068163777856 # number of ReadReq MSHR uncacheable cycles
-system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1068163777856 # number of overall MSHR uncacheable cycles
-system.iocache.overall_mshr_uncacheable_latency::total 1068163777856 # number of overall MSHR uncacheable cycles
+system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1068305538529 # number of ReadReq MSHR uncacheable cycles
+system.iocache.ReadReq_mshr_uncacheable_latency::total 1068305538529 # number of ReadReq MSHR uncacheable cycles
+system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1068305538529 # number of overall MSHR uncacheable cycles
+system.iocache.overall_mshr_uncacheable_latency::total 1068305538529 # number of overall MSHR uncacheable cycles
system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd inf # average ReadReq mshr uncacheable latency
system.iocache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd inf # average overall mshr uncacheable latency
system.iocache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.kern.inst.arm 0 # number of arm instructions executed
-system.cpu.kern.inst.quiesce 88030 # number of quiesce instructions executed
+system.cpu.kern.inst.quiesce 88025 # number of quiesce instructions executed
---------- End Simulation Statistics ----------