summaryrefslogtreecommitdiff
path: root/tests/long/fs/10.linux-boot/ref/x86
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2014-03-23 11:12:19 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2014-03-23 11:12:19 -0400
commit8b4b1dcb86b0799a8c32056427581a8b6249a3bf (patch)
tree96016b415513dc6c2c29877e1a76220e0edae629 /tests/long/fs/10.linux-boot/ref/x86
parenta00383a40aeb8347af7e05f3966ab141484921a5 (diff)
downloadgem5-8b4b1dcb86b0799a8c32056427581a8b6249a3bf.tar.xz
stats: Update stats for DRAM changes
This patch updates the stats to reflect the changes to the DRAM controller.
Diffstat (limited to 'tests/long/fs/10.linux-boot/ref/x86')
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt2524
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_Two_Level/stats.txt42
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt2934
3 files changed, 2661 insertions, 2839 deletions
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt
index 467207c9e..6ae80aee8 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt
@@ -1,137 +1,137 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 5.133933 # Number of seconds simulated
-sim_ticks 5133933067000 # Number of ticks simulated
-final_tick 5133933067000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 5.137972 # Number of seconds simulated
+sim_ticks 5137971999000 # Number of ticks simulated
+final_tick 5137971999000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 186687 # Simulator instruction rate (inst/s)
-host_op_rate 369023 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 2350538489 # Simulator tick rate (ticks/s)
-host_mem_usage 736008 # Number of bytes of host memory used
-host_seconds 2184.15 # Real time elapsed on the host
-sim_insts 407751929 # Number of instructions simulated
-sim_ops 806002693 # Number of ops (including micro ops) simulated
+host_inst_rate 151274 # Simulator instruction rate (inst/s)
+host_op_rate 299020 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1905679647 # Simulator tick rate (ticks/s)
+host_mem_usage 770140 # Number of bytes of host memory used
+host_seconds 2696.14 # Real time elapsed on the host
+sim_insts 407854776 # Number of instructions simulated
+sim_ops 806198141 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::pc.south_bridge.ide 2437184 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.dtb.walker 3904 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.itb.walker 320 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.inst 1029376 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 10746496 # Number of bytes read from this memory
-system.physmem.bytes_read::total 14217280 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 1029376 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 1029376 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 9492672 # Number of bytes written to this memory
-system.physmem.bytes_written::total 9492672 # Number of bytes written to this memory
-system.physmem.num_reads::pc.south_bridge.ide 38081 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.dtb.walker 61 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.itb.walker 5 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.inst 16084 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 167914 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 222145 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 148323 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 148323 # Number of write requests responded to by this memory
-system.physmem.bw_read::pc.south_bridge.ide 474721 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.dtb.walker 760 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.itb.walker 62 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.inst 200504 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 2093229 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2769276 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 200504 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 200504 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 1849006 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 1849006 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 1849006 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::pc.south_bridge.ide 474721 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.dtb.walker 760 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.itb.walker 62 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 200504 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 2093229 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 4618282 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 222145 # Number of read requests accepted
-system.physmem.writeReqs 148323 # Number of write requests accepted
-system.physmem.readBursts 222145 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 148323 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 14211648 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 5632 # Total number of bytes read from write queue
-system.physmem.bytesWritten 9492416 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 14217280 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 9492672 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 88 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bytes_read::pc.south_bridge.ide 2477120 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.dtb.walker 3136 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.itb.walker 256 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 1034624 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 10750336 # Number of bytes read from this memory
+system.physmem.bytes_read::total 14265472 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 1034624 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 1034624 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 9529024 # Number of bytes written to this memory
+system.physmem.bytes_written::total 9529024 # Number of bytes written to this memory
+system.physmem.num_reads::pc.south_bridge.ide 38705 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.dtb.walker 49 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.itb.walker 4 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.inst 16166 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 167974 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 222898 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 148891 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 148891 # Number of write requests responded to by this memory
+system.physmem.bw_read::pc.south_bridge.ide 482120 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.dtb.walker 610 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.itb.walker 50 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 201368 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 2092331 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2776479 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 201368 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 201368 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 1854627 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 1854627 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 1854627 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::pc.south_bridge.ide 482120 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.dtb.walker 610 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.itb.walker 50 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 201368 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 2092331 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 4631107 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 222898 # Number of read requests accepted
+system.physmem.writeReqs 148891 # Number of write requests accepted
+system.physmem.readBursts 222898 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 148891 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 14252672 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 12800 # Total number of bytes read from write queue
+system.physmem.bytesWritten 9527360 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 14265472 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 9529024 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 200 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 1715 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 14970 # Per bank write bursts
-system.physmem.perBankRdBursts::1 13960 # Per bank write bursts
-system.physmem.perBankRdBursts::2 14769 # Per bank write bursts
-system.physmem.perBankRdBursts::3 13764 # Per bank write bursts
-system.physmem.perBankRdBursts::4 13644 # Per bank write bursts
-system.physmem.perBankRdBursts::5 13392 # Per bank write bursts
-system.physmem.perBankRdBursts::6 13407 # Per bank write bursts
-system.physmem.perBankRdBursts::7 13589 # Per bank write bursts
-system.physmem.perBankRdBursts::8 13408 # Per bank write bursts
-system.physmem.perBankRdBursts::9 13258 # Per bank write bursts
-system.physmem.perBankRdBursts::10 13821 # Per bank write bursts
-system.physmem.perBankRdBursts::11 13878 # Per bank write bursts
-system.physmem.perBankRdBursts::12 14332 # Per bank write bursts
-system.physmem.perBankRdBursts::13 14527 # Per bank write bursts
-system.physmem.perBankRdBursts::14 13749 # Per bank write bursts
-system.physmem.perBankRdBursts::15 13589 # Per bank write bursts
-system.physmem.perBankWrBursts::0 10370 # Per bank write bursts
-system.physmem.perBankWrBursts::1 9405 # Per bank write bursts
-system.physmem.perBankWrBursts::2 9871 # Per bank write bursts
-system.physmem.perBankWrBursts::3 9165 # Per bank write bursts
-system.physmem.perBankWrBursts::4 9017 # Per bank write bursts
-system.physmem.perBankWrBursts::5 8953 # Per bank write bursts
-system.physmem.perBankWrBursts::6 8740 # Per bank write bursts
-system.physmem.perBankWrBursts::7 8992 # Per bank write bursts
-system.physmem.perBankWrBursts::8 8721 # Per bank write bursts
-system.physmem.perBankWrBursts::9 8568 # Per bank write bursts
-system.physmem.perBankWrBursts::10 9309 # Per bank write bursts
-system.physmem.perBankWrBursts::11 9216 # Per bank write bursts
-system.physmem.perBankWrBursts::12 9686 # Per bank write bursts
-system.physmem.perBankWrBursts::13 9800 # Per bank write bursts
-system.physmem.perBankWrBursts::14 9415 # Per bank write bursts
-system.physmem.perBankWrBursts::15 9091 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 1701 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 14548 # Per bank write bursts
+system.physmem.perBankRdBursts::1 13887 # Per bank write bursts
+system.physmem.perBankRdBursts::2 14162 # Per bank write bursts
+system.physmem.perBankRdBursts::3 13520 # Per bank write bursts
+system.physmem.perBankRdBursts::4 14300 # Per bank write bursts
+system.physmem.perBankRdBursts::5 13581 # Per bank write bursts
+system.physmem.perBankRdBursts::6 13426 # Per bank write bursts
+system.physmem.perBankRdBursts::7 13413 # Per bank write bursts
+system.physmem.perBankRdBursts::8 13607 # Per bank write bursts
+system.physmem.perBankRdBursts::9 13662 # Per bank write bursts
+system.physmem.perBankRdBursts::10 13602 # Per bank write bursts
+system.physmem.perBankRdBursts::11 13631 # Per bank write bursts
+system.physmem.perBankRdBursts::12 14336 # Per bank write bursts
+system.physmem.perBankRdBursts::13 14588 # Per bank write bursts
+system.physmem.perBankRdBursts::14 14340 # Per bank write bursts
+system.physmem.perBankRdBursts::15 14095 # Per bank write bursts
+system.physmem.perBankWrBursts::0 9881 # Per bank write bursts
+system.physmem.perBankWrBursts::1 9301 # Per bank write bursts
+system.physmem.perBankWrBursts::2 9417 # Per bank write bursts
+system.physmem.perBankWrBursts::3 9104 # Per bank write bursts
+system.physmem.perBankWrBursts::4 9702 # Per bank write bursts
+system.physmem.perBankWrBursts::5 8858 # Per bank write bursts
+system.physmem.perBankWrBursts::6 8862 # Per bank write bursts
+system.physmem.perBankWrBursts::7 8906 # Per bank write bursts
+system.physmem.perBankWrBursts::8 8978 # Per bank write bursts
+system.physmem.perBankWrBursts::9 9056 # Per bank write bursts
+system.physmem.perBankWrBursts::10 9081 # Per bank write bursts
+system.physmem.perBankWrBursts::11 9102 # Per bank write bursts
+system.physmem.perBankWrBursts::12 9605 # Per bank write bursts
+system.physmem.perBankWrBursts::13 9854 # Per bank write bursts
+system.physmem.perBankWrBursts::14 9646 # Per bank write bursts
+system.physmem.perBankWrBursts::15 9512 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
-system.physmem.numWrRetry 8 # Number of times write queue was full causing retry
-system.physmem.totGap 5133933013500 # Total gap between requests
+system.physmem.numWrRetry 7 # Number of times write queue was full causing retry
+system.physmem.totGap 5137971883500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 222145 # Read request sizes (log2)
+system.physmem.readPktSize::6 222898 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 148323 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 174666 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 21456 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 6950 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 2913 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 2112 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 2066 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 1506 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 1520 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 1430 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 1072 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 864 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 755 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 678 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 656 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 606 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 583 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::16 571 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::17 555 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::18 538 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::19 523 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::20 33 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::21 3 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::22 1 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 148891 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 173419 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 13832 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 4649 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 2839 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 2570 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 4077 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 3447 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 3320 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 2968 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1935 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1633 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 1479 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 1288 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 1096 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 836 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 757 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 725 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 696 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 691 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 416 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 25 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
@@ -141,369 +141,239 @@ system.physmem.rdQLenPdf::28 0 # Wh
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 6022 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 6256 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 6299 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 6341 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 6448 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 6596 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 6608 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 6666 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 6998 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9 7022 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10 7020 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11 7083 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12 7644 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::13 7121 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::14 7236 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 7399 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 7458 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 6317 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 6247 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 6188 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 6157 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 6233 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 386 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 282 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 69 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 52 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 42 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 36 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 32 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 23 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 20 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 22 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 68754 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 344.735608 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 150.882581 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 1084.800437 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::64-67 30893 44.93% 44.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-131 10573 15.38% 60.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::192-195 6859 9.98% 70.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-259 4406 6.41% 76.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::320-323 2663 3.87% 80.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-387 2166 3.15% 83.72% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::448-451 1652 2.40% 86.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-515 1226 1.78% 87.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::576-579 1018 1.48% 89.39% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-643 978 1.42% 90.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::704-707 656 0.95% 91.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-771 637 0.93% 92.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::832-835 446 0.65% 93.34% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-899 438 0.64% 93.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::960-963 344 0.50% 94.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1027 542 0.79% 95.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1088-1091 252 0.37% 95.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1152-1155 218 0.32% 95.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1216-1219 163 0.24% 96.18% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1280-1283 136 0.20% 96.38% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1344-1347 158 0.23% 96.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1408-1411 420 0.61% 97.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1472-1475 150 0.22% 97.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1536-1539 127 0.18% 97.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1600-1603 107 0.16% 97.78% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1664-1667 87 0.13% 97.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1728-1731 59 0.09% 97.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1792-1795 64 0.09% 98.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1856-1859 17 0.02% 98.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1920-1923 43 0.06% 98.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1984-1987 19 0.03% 98.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2048-2051 31 0.05% 98.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2112-2115 20 0.03% 98.28% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2176-2179 40 0.06% 98.33% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2240-2243 10 0.01% 98.35% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2304-2307 13 0.02% 98.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2368-2371 16 0.02% 98.39% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2432-2435 31 0.05% 98.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2496-2499 10 0.01% 98.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2560-2563 6 0.01% 98.46% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2624-2627 13 0.02% 98.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2688-2691 31 0.05% 98.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2752-2755 12 0.02% 98.54% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2816-2819 4 0.01% 98.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2880-2883 6 0.01% 98.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2944-2947 27 0.04% 98.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3008-3011 9 0.01% 98.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3072-3075 12 0.02% 98.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3136-3139 6 0.01% 98.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3200-3203 28 0.04% 98.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3264-3267 6 0.01% 98.68% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3328-3331 7 0.01% 98.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3392-3395 2 0.00% 98.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3456-3459 25 0.04% 98.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3520-3523 3 0.00% 98.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3584-3587 5 0.01% 98.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3648-3651 5 0.01% 98.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3712-3715 26 0.04% 98.79% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3776-3779 10 0.01% 98.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3840-3843 5 0.01% 98.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3904-3907 9 0.01% 98.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3968-3971 28 0.04% 98.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4032-4035 4 0.01% 98.87% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4096-4099 15 0.02% 98.89% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4160-4163 3 0.00% 98.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4224-4227 27 0.04% 98.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4288-4291 3 0.00% 98.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4352-4355 2 0.00% 98.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4416-4419 2 0.00% 98.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4480-4483 23 0.03% 98.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4544-4547 3 0.00% 98.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4608-4611 2 0.00% 98.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4672-4675 5 0.01% 98.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4736-4739 25 0.04% 99.03% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4800-4803 4 0.01% 99.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4864-4867 1 0.00% 99.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4992-4995 22 0.03% 99.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5056-5059 2 0.00% 99.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5120-5123 3 0.00% 99.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5184-5187 4 0.01% 99.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5248-5251 26 0.04% 99.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5376-5379 1 0.00% 99.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5440-5443 2 0.00% 99.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5504-5507 22 0.03% 99.16% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5568-5571 4 0.01% 99.16% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5696-5699 3 0.00% 99.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5760-5763 24 0.03% 99.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5824-5827 4 0.01% 99.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5888-5891 1 0.00% 99.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5952-5955 1 0.00% 99.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6016-6019 24 0.03% 99.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6080-6083 1 0.00% 99.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6144-6147 1 0.00% 99.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6208-6211 3 0.00% 99.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6272-6275 24 0.03% 99.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6336-6339 3 0.00% 99.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6400-6403 4 0.01% 99.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6464-6467 1 0.00% 99.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6528-6531 23 0.03% 99.33% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6592-6595 4 0.01% 99.34% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6656-6659 75 0.11% 99.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6720-6723 3 0.00% 99.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6784-6787 2 0.00% 99.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6848-6851 5 0.01% 99.46% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6912-6915 5 0.01% 99.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6976-6979 3 0.00% 99.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7040-7043 9 0.01% 99.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7104-7107 2 0.00% 99.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7168-7171 11 0.02% 99.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7232-7235 2 0.00% 99.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7360-7363 1 0.00% 99.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7488-7491 2 0.00% 99.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7552-7555 2 0.00% 99.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7616-7619 2 0.00% 99.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7680-7683 1 0.00% 99.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7744-7747 2 0.00% 99.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7808-7811 3 0.00% 99.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7872-7875 4 0.01% 99.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7936-7939 3 0.00% 99.54% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8000-8003 1 0.00% 99.54% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8064-8067 5 0.01% 99.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8128-8131 3 0.00% 99.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8192-8195 15 0.02% 99.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8320-8323 1 0.00% 99.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8384-8387 1 0.00% 99.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8448-8451 1 0.00% 99.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8512-8515 5 0.01% 99.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8640-8643 2 0.00% 99.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8704-8707 2 0.00% 99.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8768-8771 2 0.00% 99.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8832-8835 1 0.00% 99.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8896-8899 1 0.00% 99.60% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9024-9027 1 0.00% 99.60% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9152-9155 4 0.01% 99.60% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9216-9219 5 0.01% 99.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9344-9347 1 0.00% 99.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9472-9475 1 0.00% 99.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9536-9539 4 0.01% 99.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9600-9603 4 0.01% 99.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9664-9667 2 0.00% 99.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9792-9795 2 0.00% 99.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9856-9859 2 0.00% 99.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9920-9923 2 0.00% 99.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9984-9987 3 0.00% 99.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10112-10115 3 0.00% 99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10304-10307 1 0.00% 99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10432-10435 1 0.00% 99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10496-10499 1 0.00% 99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10560-10563 1 0.00% 99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10624-10627 1 0.00% 99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10880-10883 1 0.00% 99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10944-10947 1 0.00% 99.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11072-11075 1 0.00% 99.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11136-11139 1 0.00% 99.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11200-11203 2 0.00% 99.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11264-11267 1 0.00% 99.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11328-11331 1 0.00% 99.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11392-11395 3 0.00% 99.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11520-11523 3 0.00% 99.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11712-11715 2 0.00% 99.68% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11904-11907 1 0.00% 99.68% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12160-12163 2 0.00% 99.68% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12224-12227 2 0.00% 99.68% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12416-12419 2 0.00% 99.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12608-12611 1 0.00% 99.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12672-12675 3 0.00% 99.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12736-12739 1 0.00% 99.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12928-12931 2 0.00% 99.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13056-13059 2 0.00% 99.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13184-13187 1 0.00% 99.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13248-13251 2 0.00% 99.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13312-13315 1 0.00% 99.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13632-13635 2 0.00% 99.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13696-13699 3 0.00% 99.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13824-13827 1 0.00% 99.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13888-13891 6 0.01% 99.72% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13952-13955 5 0.01% 99.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14016-14019 1 0.00% 99.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14080-14083 1 0.00% 99.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14208-14211 2 0.00% 99.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14272-14275 4 0.01% 99.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14400-14403 2 0.00% 99.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14464-14467 1 0.00% 99.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14528-14531 2 0.00% 99.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14592-14595 1 0.00% 99.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14656-14659 2 0.00% 99.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14720-14723 2 0.00% 99.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14784-14787 1 0.00% 99.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14848-14851 1 0.00% 99.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14912-14915 25 0.04% 99.79% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14976-14979 6 0.01% 99.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15040-15043 8 0.01% 99.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15104-15107 4 0.01% 99.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15168-15171 3 0.00% 99.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15232-15235 8 0.01% 99.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15296-15299 3 0.00% 99.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15360-15363 14 0.02% 99.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15424-15427 1 0.00% 99.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15488-15491 1 0.00% 99.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15552-15555 2 0.00% 99.87% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15616-15619 2 0.00% 99.87% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15680-15683 5 0.01% 99.88% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15744-15747 1 0.00% 99.88% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15808-15811 4 0.01% 99.89% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15872-15875 3 0.00% 99.89% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15936-15939 5 0.01% 99.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16000-16003 1 0.00% 99.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16064-16067 3 0.00% 99.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16128-16131 4 0.01% 99.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16192-16195 2 0.00% 99.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16256-16259 10 0.01% 99.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16320-16323 9 0.01% 99.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16384-16387 42 0.06% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 68754 # Bytes accessed per row activation
-system.physmem.totQLat 5103462500 # Total ticks spent queuing
-system.physmem.totMemAccLat 9310522500 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 1110285000 # Total ticks spent in databus transfers
-system.physmem.totBankLat 3096775000 # Total ticks spent accessing banks
-system.physmem.avgQLat 22982.67 # Average queueing delay per DRAM burst
-system.physmem.avgBankLat 13945.86 # Average bank access latency per DRAM burst
+system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 1621 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 1713 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 2212 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 6088 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 6446 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 6550 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 6593 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 6786 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 6786 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 6856 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 8981 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 7771 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 7845 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 9165 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 8452 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 8559 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 8587 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 8595 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 2877 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 2483 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 2347 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 2192 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 2164 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 2092 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 1899 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 1791 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 1654 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 1568 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 1402 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 1217 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 1040 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 892 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 750 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 634 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 513 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 450 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 352 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 284 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 218 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 132 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 92 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 64 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::57 49 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::58 35 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::59 21 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::60 18 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::61 13 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::62 13 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::63 14 # What write queue length does an incoming req see
+system.physmem.bytesPerActivate::samples 49868 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 381.994064 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 221.175651 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 374.202346 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 15813 31.71% 31.71% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 11064 22.19% 53.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 5080 10.19% 64.08% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 2824 5.66% 69.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 1980 3.97% 73.72% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 1284 2.57% 76.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 922 1.85% 78.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 716 1.44% 79.58% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 10185 20.42% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 49868 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 8142 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 27.350037 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 531.765782 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-2047 8141 99.99% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::47104-49151 1 0.01% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::total 8142 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 8142 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 18.283591 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 17.627324 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 6.611364 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16-17 6056 74.38% 74.38% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18-19 1276 15.67% 90.05% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20-21 101 1.24% 91.29% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22-23 41 0.50% 91.80% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24-25 52 0.64% 92.43% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26-27 70 0.86% 93.29% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::28-29 65 0.80% 94.09% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::30-31 71 0.87% 94.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::32-33 51 0.63% 95.59% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::34-35 44 0.54% 96.13% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::36-37 56 0.69% 96.82% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::38-39 33 0.41% 97.22% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::40-41 34 0.42% 97.64% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::42-43 29 0.36% 98.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::44-45 35 0.43% 98.43% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::46-47 23 0.28% 98.71% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::48-49 19 0.23% 98.94% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::50-51 12 0.15% 99.09% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::52-53 12 0.15% 99.24% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::54-55 9 0.11% 99.35% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::56-57 6 0.07% 99.42% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::58-59 7 0.09% 99.51% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::60-61 2 0.02% 99.53% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::62-63 13 0.16% 99.69% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::64-65 13 0.16% 99.85% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::66-67 1 0.01% 99.86% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::70-71 1 0.01% 99.88% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::72-73 4 0.05% 99.93% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::74-75 3 0.04% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::76-77 2 0.02% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::80-81 1 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 8142 # Writes before turning the bus around for reads
+system.physmem.totQLat 5275412250 # Total ticks spent queuing
+system.physmem.totMemAccLat 9510468500 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 1113490000 # Total ticks spent in databus transfers
+system.physmem.totBankLat 3121566250 # Total ticks spent accessing banks
+system.physmem.avgQLat 23688.64 # Average queueing delay per DRAM burst
+system.physmem.avgBankLat 14017.04 # Average bank access latency per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 41928.53 # Average memory access latency per DRAM burst
+system.physmem.avgMemAccLat 42705.68 # Average memory access latency per DRAM burst
system.physmem.avgRdBW 2.77 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 1.85 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 2.77 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 2.78 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 1.85 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.04 # Data bus utilization in percentage
system.physmem.busUtilRead 0.02 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.01 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 0.00 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 8.57 # Average write queue length when enqueuing
-system.physmem.readRowHits 193293 # Number of row buffer hits during reads
-system.physmem.writeRowHits 108329 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 87.05 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 73.04 # Row buffer hit rate for writes
-system.physmem.avgGap 13857966.18 # Average gap between requests
-system.physmem.pageHitRate 81.44 # Row buffer hit rate, read and write combined
+system.physmem.avgRdQLen 1.01 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.02 # Average write queue length when enqueuing
+system.physmem.readRowHits 186969 # Number of row buffer hits during reads
+system.physmem.writeRowHits 110725 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 83.96 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 74.37 # Row buffer hit rate for writes
+system.physmem.avgGap 13819590.91 # Average gap between requests
+system.physmem.pageHitRate 80.11 # Row buffer hit rate, read and write combined
system.physmem.prechargeAllPercent 0.14 # Percentage of time for which DRAM has all the banks in precharge state
-system.membus.throughput 5095991 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 662317 # Transaction distribution
-system.membus.trans_dist::ReadResp 662311 # Transaction distribution
-system.membus.trans_dist::WriteReq 13762 # Transaction distribution
-system.membus.trans_dist::WriteResp 13762 # Transaction distribution
-system.membus.trans_dist::Writeback 148323 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 2201 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 1734 # Transaction distribution
-system.membus.trans_dist::ReadExReq 179351 # Transaction distribution
-system.membus.trans_dist::ReadExResp 179346 # Transaction distribution
-system.membus.trans_dist::MessageReq 1642 # Transaction distribution
-system.membus.trans_dist::MessageResp 1642 # Transaction distribution
-system.membus.trans_dist::BadAddressError 6 # Transaction distribution
-system.membus.pkt_count_system.apicbridge.master::system.cpu.interrupts.int_slave 3284 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.apicbridge.master::total 3284 # Packet count per connected master and slave (bytes)
+system.membus.throughput 5100645 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 662331 # Transaction distribution
+system.membus.trans_dist::ReadResp 662323 # Transaction distribution
+system.membus.trans_dist::WriteReq 13764 # Transaction distribution
+system.membus.trans_dist::WriteResp 13764 # Transaction distribution
+system.membus.trans_dist::Writeback 148891 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 2168 # Transaction distribution
+system.membus.trans_dist::UpgradeResp 1718 # Transaction distribution
+system.membus.trans_dist::ReadExReq 179464 # Transaction distribution
+system.membus.trans_dist::ReadExResp 179461 # Transaction distribution
+system.membus.trans_dist::MessageReq 1643 # Transaction distribution
+system.membus.trans_dist::MessageResp 1643 # Transaction distribution
+system.membus.trans_dist::BadAddressError 8 # Transaction distribution
+system.membus.pkt_count_system.apicbridge.master::system.cpu.interrupts.int_slave 3286 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.apicbridge.master::total 3286 # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 471038 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 775072 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 474374 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 12 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1720496 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 132379 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::total 132379 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 1856159 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.apicbridge.master::system.cpu.interrupts.int_slave 6568 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.apicbridge.master::total 6568 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 775076 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 475146 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 16 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1721276 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 133006 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::total 133006 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 1857568 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.apicbridge.master::system.cpu.interrupts.int_slave 6572 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.apicbridge.master::total 6572 # Cumulative packet size per connected master and slave (bytes)
system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 241802 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 1550141 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 18286080 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 20078023 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 5423872 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.iocache.mem_side::total 5423872 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 25508463 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 25508463 # Total data (bytes)
-system.membus.snoop_data_through_bus 654016 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 250556000 # Layer occupancy (ticks)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 1550149 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 18330624 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 20122575 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 5463872 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.iocache.mem_side::total 5463872 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 25593019 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 25593019 # Total data (bytes)
+system.membus.snoop_data_through_bus 613952 # Total snoop data (bytes)
+system.membus.reqLayer0.occupancy 250521000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer1.occupancy 583258500 # Layer occupancy (ticks)
+system.membus.reqLayer1.occupancy 583253500 # Layer occupancy (ticks)
system.membus.reqLayer1.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer2.occupancy 3284000 # Layer occupancy (ticks)
+system.membus.reqLayer2.occupancy 3286000 # Layer occupancy (ticks)
system.membus.reqLayer2.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer3.occupancy 1605908499 # Layer occupancy (ticks)
+system.membus.reqLayer3.occupancy 1611616249 # Layer occupancy (ticks)
system.membus.reqLayer3.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer4.occupancy 8000 # Layer occupancy (ticks)
+system.membus.reqLayer4.occupancy 10500 # Layer occupancy (ticks)
system.membus.reqLayer4.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer0.occupancy 1642000 # Layer occupancy (ticks)
+system.membus.respLayer0.occupancy 1643000 # Layer occupancy (ticks)
system.membus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer2.occupancy 3150989153 # Layer occupancy (ticks)
+system.membus.respLayer2.occupancy 3152435901 # Layer occupancy (ticks)
system.membus.respLayer2.utilization 0.1 # Layer utilization (%)
-system.membus.respLayer4.occupancy 429464748 # Layer occupancy (ticks)
+system.membus.respLayer4.occupancy 429736248 # Layer occupancy (ticks)
system.membus.respLayer4.utilization 0.0 # Layer utilization (%)
-system.iocache.tags.replacements 47576 # number of replacements
-system.iocache.tags.tagsinuse 0.103980 # Cycle average of tags in use
+system.iocache.tags.replacements 47579 # number of replacements
+system.iocache.tags.tagsinuse 0.116331 # Cycle average of tags in use
system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
-system.iocache.tags.sampled_refs 47592 # Sample count of references to valid blocks.
+system.iocache.tags.sampled_refs 47595 # Sample count of references to valid blocks.
system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.tags.warmup_cycle 4992951939000 # Cycle when the warmup percentage was hit.
-system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.103980 # Average occupied blocks per requestor
-system.iocache.tags.occ_percent::pc.south_bridge.ide 0.006499 # Average percentage of cache occupancy
-system.iocache.tags.occ_percent::total 0.006499 # Average percentage of cache occupancy
+system.iocache.tags.warmup_cycle 4992993838000 # Cycle when the warmup percentage was hit.
+system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.116331 # Average occupied blocks per requestor
+system.iocache.tags.occ_percent::pc.south_bridge.ide 0.007271 # Average percentage of cache occupancy
+system.iocache.tags.occ_percent::total 0.007271 # Average percentage of cache occupancy
system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id
system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id
system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id
-system.iocache.tags.tag_accesses 428679 # Number of tag accesses
-system.iocache.tags.data_accesses 428679 # Number of data accesses
-system.iocache.ReadReq_misses::pc.south_bridge.ide 911 # number of ReadReq misses
-system.iocache.ReadReq_misses::total 911 # number of ReadReq misses
+system.iocache.tags.tag_accesses 428697 # Number of tag accesses
+system.iocache.tags.data_accesses 428697 # Number of data accesses
+system.iocache.ReadReq_misses::pc.south_bridge.ide 913 # number of ReadReq misses
+system.iocache.ReadReq_misses::total 913 # number of ReadReq misses
system.iocache.WriteReq_misses::pc.south_bridge.ide 46720 # number of WriteReq misses
system.iocache.WriteReq_misses::total 46720 # number of WriteReq misses
-system.iocache.demand_misses::pc.south_bridge.ide 47631 # number of demand (read+write) misses
-system.iocache.demand_misses::total 47631 # number of demand (read+write) misses
-system.iocache.overall_misses::pc.south_bridge.ide 47631 # number of overall misses
-system.iocache.overall_misses::total 47631 # number of overall misses
-system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 151022435 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 151022435 # number of ReadReq miss cycles
-system.iocache.WriteReq_miss_latency::pc.south_bridge.ide 11480088301 # number of WriteReq miss cycles
-system.iocache.WriteReq_miss_latency::total 11480088301 # number of WriteReq miss cycles
-system.iocache.demand_miss_latency::pc.south_bridge.ide 11631110736 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 11631110736 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::pc.south_bridge.ide 11631110736 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 11631110736 # number of overall miss cycles
-system.iocache.ReadReq_accesses::pc.south_bridge.ide 911 # number of ReadReq accesses(hits+misses)
-system.iocache.ReadReq_accesses::total 911 # number of ReadReq accesses(hits+misses)
+system.iocache.demand_misses::pc.south_bridge.ide 47633 # number of demand (read+write) misses
+system.iocache.demand_misses::total 47633 # number of demand (read+write) misses
+system.iocache.overall_misses::pc.south_bridge.ide 47633 # number of overall misses
+system.iocache.overall_misses::total 47633 # number of overall misses
+system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 149265435 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 149265435 # number of ReadReq miss cycles
+system.iocache.WriteReq_miss_latency::pc.south_bridge.ide 11474717915 # number of WriteReq miss cycles
+system.iocache.WriteReq_miss_latency::total 11474717915 # number of WriteReq miss cycles
+system.iocache.demand_miss_latency::pc.south_bridge.ide 11623983350 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 11623983350 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::pc.south_bridge.ide 11623983350 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 11623983350 # number of overall miss cycles
+system.iocache.ReadReq_accesses::pc.south_bridge.ide 913 # number of ReadReq accesses(hits+misses)
+system.iocache.ReadReq_accesses::total 913 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::pc.south_bridge.ide 46720 # number of WriteReq accesses(hits+misses)
system.iocache.WriteReq_accesses::total 46720 # number of WriteReq accesses(hits+misses)
-system.iocache.demand_accesses::pc.south_bridge.ide 47631 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 47631 # number of demand (read+write) accesses
-system.iocache.overall_accesses::pc.south_bridge.ide 47631 # number of overall (read+write) accesses
-system.iocache.overall_accesses::total 47631 # number of overall (read+write) accesses
+system.iocache.demand_accesses::pc.south_bridge.ide 47633 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 47633 # number of demand (read+write) accesses
+system.iocache.overall_accesses::pc.south_bridge.ide 47633 # number of overall (read+write) accesses
+system.iocache.overall_accesses::total 47633 # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::pc.south_bridge.ide 1 # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
system.iocache.WriteReq_miss_rate::pc.south_bridge.ide 1 # miss rate for WriteReq accesses
@@ -512,40 +382,40 @@ system.iocache.demand_miss_rate::pc.south_bridge.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::pc.south_bridge.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 165776.547750 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 165776.547750 # average ReadReq miss latency
-system.iocache.WriteReq_avg_miss_latency::pc.south_bridge.ide 245721.068086 # average WriteReq miss latency
-system.iocache.WriteReq_avg_miss_latency::total 245721.068086 # average WriteReq miss latency
-system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 244192.033256 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 244192.033256 # average overall miss latency
-system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 244192.033256 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 244192.033256 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 172788 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 163488.975904 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 163488.975904 # average ReadReq miss latency
+system.iocache.WriteReq_avg_miss_latency::pc.south_bridge.ide 245606.119756 # average WriteReq miss latency
+system.iocache.WriteReq_avg_miss_latency::total 245606.119756 # average WriteReq miss latency
+system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 244032.148930 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 244032.148930 # average overall miss latency
+system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 244032.148930 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 244032.148930 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 177888 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 10383 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 14382 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 16.641433 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 12.368794 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
-system.iocache.writebacks::writebacks 46667 # number of writebacks
-system.iocache.writebacks::total 46667 # number of writebacks
-system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 911 # number of ReadReq MSHR misses
-system.iocache.ReadReq_mshr_misses::total 911 # number of ReadReq MSHR misses
+system.iocache.writebacks::writebacks 46668 # number of writebacks
+system.iocache.writebacks::total 46668 # number of writebacks
+system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 913 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::total 913 # number of ReadReq MSHR misses
system.iocache.WriteReq_mshr_misses::pc.south_bridge.ide 46720 # number of WriteReq MSHR misses
system.iocache.WriteReq_mshr_misses::total 46720 # number of WriteReq MSHR misses
-system.iocache.demand_mshr_misses::pc.south_bridge.ide 47631 # number of demand (read+write) MSHR misses
-system.iocache.demand_mshr_misses::total 47631 # number of demand (read+write) MSHR misses
-system.iocache.overall_mshr_misses::pc.south_bridge.ide 47631 # number of overall MSHR misses
-system.iocache.overall_mshr_misses::total 47631 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 103624935 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 103624935 # number of ReadReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::pc.south_bridge.ide 9049102305 # number of WriteReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::total 9049102305 # number of WriteReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 9152727240 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 9152727240 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 9152727240 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 9152727240 # number of overall MSHR miss cycles
+system.iocache.demand_mshr_misses::pc.south_bridge.ide 47633 # number of demand (read+write) MSHR misses
+system.iocache.demand_mshr_misses::total 47633 # number of demand (read+write) MSHR misses
+system.iocache.overall_mshr_misses::pc.south_bridge.ide 47633 # number of overall MSHR misses
+system.iocache.overall_mshr_misses::total 47633 # number of overall MSHR misses
+system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 101762935 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 101762935 # number of ReadReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::pc.south_bridge.ide 9043225919 # number of WriteReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::total 9043225919 # number of WriteReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 9144988854 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 9144988854 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 9144988854 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 9144988854 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for WriteReq accesses
@@ -554,14 +424,14 @@ system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 1
system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 113748.556531 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 113748.556531 # average ReadReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::pc.south_bridge.ide 193687.977419 # average WriteReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::total 193687.977419 # average WriteReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 192159.040121 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 192159.040121 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 192159.040121 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 192159.040121 # average overall mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 111459.950712 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 111459.950712 # average ReadReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::pc.south_bridge.ide 193562.198609 # average WriteReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::total 193562.198609 # average WriteReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 191988.513300 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 191988.513300 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 191988.513300 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 191988.513300 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.pc.south_bridge.ide.disks0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.pc.south_bridge.ide.disks0.dma_read_bytes 34816 # Number of bytes transfered via DMA reads (not PRD).
@@ -575,13 +445,13 @@ system.pc.south_bridge.ide.disks1.dma_read_txs 0
system.pc.south_bridge.ide.disks1.dma_write_full_pages 1 # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_bytes 4096 # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_txs 1 # Number of DMA write transactions.
-system.iobus.throughput 638147 # Throughput (bytes/s)
-system.iobus.trans_dist::ReadReq 225559 # Transaction distribution
-system.iobus.trans_dist::ReadResp 225559 # Transaction distribution
+system.iobus.throughput 637649 # Throughput (bytes/s)
+system.iobus.trans_dist::ReadReq 225561 # Transaction distribution
+system.iobus.trans_dist::ReadResp 225561 # Transaction distribution
system.iobus.trans_dist::WriteReq 57591 # Transaction distribution
system.iobus.trans_dist::WriteResp 57591 # Transaction distribution
-system.iobus.trans_dist::MessageReq 1642 # Transaction distribution
-system.iobus.trans_dist::MessageResp 1642 # Transaction distribution
+system.iobus.trans_dist::MessageReq 1643 # Transaction distribution
+system.iobus.trans_dist::MessageResp 1643 # Transaction distribution
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.cmos.pio 44 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.dma1.pio 6 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide.pio 11134 # Packet count per connected master and slave (bytes)
@@ -601,11 +471,11 @@ system.iobus.pkt_count_system.bridge.master::system.pc.fake_com_4.pio
system.iobus.pkt_count_system.bridge.master::system.pc.fake_floppy.pio 10 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.pciconfig.pio 2128 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::total 471038 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 95262 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 95262 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3284 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 3284 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count::total 569584 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 95266 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 95266 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3286 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 3286 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count::total 569590 # Packet count per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.cmos.pio 22 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.dma1.pio 3 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.ide.pio 6712 # Cumulative packet size per connected master and slave (bytes)
@@ -625,13 +495,13 @@ system.iobus.tot_pkt_size_system.bridge.master::system.pc.fake_com_4.pio
system.iobus.tot_pkt_size_system.bridge.master::system.pc.fake_floppy.pio 5 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.pciconfig.pio 4256 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::total 241802 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 3027832 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::total 3027832 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 6568 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::total 6568 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size::total 3276202 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.data_through_bus 3276202 # Total data (bytes)
-system.iobus.reqLayer0.occupancy 3916600 # Layer occupancy (ticks)
+system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 3027848 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::total 3027848 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 6572 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::total 6572 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size::total 3276222 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.data_through_bus 3276222 # Total data (bytes)
+system.iobus.reqLayer0.occupancy 3918904 # Layer occupancy (ticks)
system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer1.occupancy 34000 # Layer occupancy (ticks)
system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%)
@@ -667,155 +537,155 @@ system.iobus.reqLayer16.occupancy 9000 # La
system.iobus.reqLayer16.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer17.occupancy 10000 # Layer occupancy (ticks)
system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer18.occupancy 424364988 # Layer occupancy (ticks)
+system.iobus.reqLayer18.occupancy 425268102 # Layer occupancy (ticks)
system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer19.occupancy 1064000 # Layer occupancy (ticks)
system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%)
system.iobus.respLayer0.occupancy 460167000 # Layer occupancy (ticks)
system.iobus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer1.occupancy 53080252 # Layer occupancy (ticks)
+system.iobus.respLayer1.occupancy 53403752 # Layer occupancy (ticks)
system.iobus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer2.occupancy 1642000 # Layer occupancy (ticks)
+system.iobus.respLayer2.occupancy 1643000 # Layer occupancy (ticks)
system.iobus.respLayer2.utilization 0.0 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 85602749 # Number of BP lookups
-system.cpu.branchPred.condPredicted 85602749 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 882967 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 79146839 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 77528417 # Number of BTB hits
+system.cpu.branchPred.lookups 85606951 # Number of BP lookups
+system.cpu.branchPred.condPredicted 85606951 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 878900 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 79252981 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 77536604 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 97.955165 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1444593 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 180696 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 97.834306 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1442152 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 179942 # Number of incorrect RAS predictions.
system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
-system.cpu.numCycles 453810576 # number of cpu cycles simulated
+system.cpu.numCycles 453123649 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 25587128 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 422793434 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 85602749 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 78973010 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 162653475 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 3995125 # Number of cycles fetch has spent squashing
-system.cpu.fetch.TlbCycles 108453 # Number of cycles fetch has spent waiting for tlb
-system.cpu.fetch.BlockedCycles 71359520 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 43835 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 87857 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 286 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 8489508 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 384110 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.ItlbSquashes 2391 # Number of outstanding ITLB misses that were squashed
-system.cpu.fetch.rateDist::samples 262908725 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 3.175877 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.411274 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 25513299 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 422793316 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 85606951 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 78978756 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 162666775 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 3977899 # Number of cycles fetch has spent squashing
+system.cpu.fetch.TlbCycles 109317 # Number of cycles fetch has spent waiting for tlb
+system.cpu.fetch.BlockedCycles 70887668 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 43514 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 89257 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 186 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 8479758 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 384207 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.ItlbSquashes 2414 # Number of outstanding ITLB misses that were squashed
+system.cpu.fetch.rateDist::samples 262364646 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 3.182537 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.411732 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 100670178 38.29% 38.29% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1530444 0.58% 38.87% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 71820335 27.32% 66.19% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 896426 0.34% 66.53% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 1566584 0.60% 67.13% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 2396730 0.91% 68.04% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1019321 0.39% 68.43% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1330214 0.51% 68.93% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 81678493 31.07% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 100112047 38.16% 38.16% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1537808 0.59% 38.74% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 71834602 27.38% 66.12% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 894624 0.34% 66.46% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 1560586 0.59% 67.06% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 2393199 0.91% 67.97% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 1018516 0.39% 68.36% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1331320 0.51% 68.87% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 81681944 31.13% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 262908725 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.188631 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.931652 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 29469022 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 68533895 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 158500921 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 3336716 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 3068171 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 832628882 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 1005 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 3068171 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 32166033 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 43333689 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 12473461 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 158788115 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 13079256 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 829706187 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 21464 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 6056720 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 5143219 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 991368832 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 1800529447 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 1106981108 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 114 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 963921381 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 27447449 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 454679 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 459073 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 29562257 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 16738170 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 9831898 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 1099509 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 931888 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 824922108 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 1185282 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 820965230 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 150616 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 19266581 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 29327510 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 130776 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 262908725 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 3.122625 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.401229 # Number of insts issued each cycle
+system.cpu.fetch.rateDist::total 262364646 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.188926 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.933064 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 29407134 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 68048451 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 158512522 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 3341909 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 3054630 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 832669874 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 887 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 3054630 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 32105381 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 42832622 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 12466754 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 158806940 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 13098319 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 829768905 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 20738 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 6073581 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 5148249 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 991466417 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 1800660067 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 1107048961 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 106 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 964157062 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 27309353 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 454429 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 460129 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 29597584 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 16731616 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 9822119 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 1090956 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 912656 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 824999655 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 1185445 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 821065367 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 147374 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 19153823 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 29264539 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 130709 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 262364646 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 3.129482 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.399412 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 76541753 29.11% 29.11% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 15760378 5.99% 35.11% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 10546081 4.01% 39.12% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 7369618 2.80% 41.92% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 75729447 28.80% 70.73% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 3748882 1.43% 72.15% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 72293205 27.50% 99.65% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 772480 0.29% 99.94% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 146881 0.06% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 75980319 28.96% 28.96% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 15750588 6.00% 34.96% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 10556494 4.02% 38.99% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 7365908 2.81% 41.79% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 75746368 28.87% 70.66% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 3736962 1.42% 72.09% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 72307682 27.56% 99.65% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 774907 0.30% 99.94% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 145418 0.06% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 262908725 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 262364646 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 349560 33.18% 33.18% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 241 0.02% 33.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 1967 0.19% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 33.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 548780 52.08% 85.47% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 153094 14.53% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 352804 33.38% 33.38% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 241 0.02% 33.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 895 0.08% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 33.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 548620 51.91% 85.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 154313 14.60% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 307236 0.04% 0.04% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 793474466 96.65% 96.69% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 149866 0.02% 96.71% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 124488 0.02% 96.72% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass 307554 0.04% 0.04% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 793584898 96.65% 96.69% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 150109 0.02% 96.71% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 124066 0.02% 96.72% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 96.72% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 96.72% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 96.72% # Type of FU issued
@@ -842,297 +712,297 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.72% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 96.72% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.72% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.72% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 17682042 2.15% 98.88% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 9227132 1.12% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 17676623 2.15% 98.88% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 9222117 1.12% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 820965230 # Type of FU issued
-system.cpu.iq.rate 1.809048 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 1053642 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.001283 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 1906151693 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 845384400 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 817050943 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 198 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 210 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 54 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 821711543 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 93 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1694469 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 821065367 # Type of FU issued
+system.cpu.iq.rate 1.812012 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 1056873 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.001287 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 1905808819 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 845349453 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 817155578 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 173 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 180 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 48 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 821814606 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 80 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1693534 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 2748093 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 19141 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 11819 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1409863 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 2731831 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 17734 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 12108 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1395931 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 1931395 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 11998 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 1932011 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 12232 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 3068171 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 31463417 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 2151711 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 826107390 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 248376 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 16738170 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 9831898 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 690155 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 1620159 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 12279 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 11819 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 498534 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 508074 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1006608 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 819554351 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 17378079 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1410878 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 3054630 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 30960729 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 2157350 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 826185100 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 241589 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 16731616 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 9822119 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 690497 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 1620390 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 12858 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 12108 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 495281 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 506440 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 1001721 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 819661058 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 17373288 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1404308 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 26421028 # number of memory reference insts executed
-system.cpu.iew.exec_branches 83090233 # Number of branches executed
-system.cpu.iew.exec_stores 9042949 # Number of stores executed
-system.cpu.iew.exec_rate 1.805939 # Inst execution rate
-system.cpu.iew.wb_sent 819150966 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 817050997 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 638575855 # num instructions producing a value
-system.cpu.iew.wb_consumers 1043882621 # num instructions consuming a value
+system.cpu.iew.exec_refs 26412112 # number of memory reference insts executed
+system.cpu.iew.exec_branches 83101028 # Number of branches executed
+system.cpu.iew.exec_stores 9038824 # Number of stores executed
+system.cpu.iew.exec_rate 1.808913 # Inst execution rate
+system.cpu.iew.wb_sent 819257147 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 817155626 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 638657480 # num instructions producing a value
+system.cpu.iew.wb_consumers 1044041746 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.800423 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.611731 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.803383 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.611716 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 19994665 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 1054506 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 892807 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 259840554 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 3.101913 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.863847 # Number of insts commited each cycle
+system.cpu.commit.commitSquashedInsts 19877862 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 1054736 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 888910 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 259310016 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 3.109013 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.863250 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 88304488 33.98% 33.98% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 11858711 4.56% 38.55% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 3833949 1.48% 40.02% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 74748511 28.77% 68.79% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 2384583 0.92% 69.71% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1475819 0.57% 70.28% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 859128 0.33% 70.61% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 70844564 27.26% 97.87% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5530801 2.13% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 87730314 33.83% 33.83% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 11862694 4.57% 38.41% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 3835821 1.48% 39.89% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 74768182 28.83% 68.72% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 2381229 0.92% 69.64% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1479438 0.57% 70.21% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 861979 0.33% 70.54% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 70857593 27.33% 97.87% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5532766 2.13% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 259840554 # Number of insts commited each cycle
-system.cpu.commit.committedInsts 407751929 # Number of instructions committed
-system.cpu.commit.committedOps 806002693 # Number of ops (including micro ops) committed
+system.cpu.commit.committed_per_cycle::total 259310016 # Number of insts commited each cycle
+system.cpu.commit.committedInsts 407854776 # Number of instructions committed
+system.cpu.commit.committedOps 806198141 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 22412111 # Number of memory references committed
-system.cpu.commit.loads 13990076 # Number of loads committed
-system.cpu.commit.membars 474663 # Number of memory barriers committed
-system.cpu.commit.branches 82157264 # Number of branches committed
+system.cpu.commit.refs 22425972 # Number of memory references committed
+system.cpu.commit.loads 13999784 # Number of loads committed
+system.cpu.commit.membars 474669 # Number of memory barriers committed
+system.cpu.commit.branches 82177261 # Number of branches committed
system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 734852381 # Number of committed integer instructions.
-system.cpu.commit.function_calls 1155163 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 5530801 # number cycles where commit BW limit reached
+system.cpu.commit.int_insts 735033306 # Number of committed integer instructions.
+system.cpu.commit.function_calls 1155486 # Number of function calls committed.
+system.cpu.commit.bw_lim_events 5532766 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 1080228878 # The number of ROB reads
-system.cpu.rob.rob_writes 1655077473 # The number of ROB writes
-system.cpu.timesIdled 1260592 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 190901851 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.quiesceCycles 9814061063 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
-system.cpu.committedInsts 407751929 # Number of Instructions Simulated
-system.cpu.committedOps 806002693 # Number of Ops (including micro ops) Simulated
-system.cpu.committedInsts_total 407751929 # Number of Instructions Simulated
-system.cpu.cpi 1.112958 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 1.112958 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.898507 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.898507 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 1088763208 # number of integer regfile reads
-system.cpu.int_regfile_writes 653821136 # number of integer regfile writes
-system.cpu.fp_regfile_reads 54 # number of floating regfile reads
-system.cpu.cc_regfile_reads 415622850 # number of cc regfile reads
-system.cpu.cc_regfile_writes 321492626 # number of cc regfile writes
-system.cpu.misc_regfile_reads 264082516 # number of misc regfile reads
-system.cpu.misc_regfile_writes 402300 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 53661983 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 3016761 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 3016231 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WriteReq 13762 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WriteResp 13762 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 1581663 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeReq 2241 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeResp 2241 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 334732 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 288041 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::BadAddressError 6 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1916491 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6123200 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 19443 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 154439 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 8213573 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61324288 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 207594695 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 616960 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 5463872 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 274999815 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 274973191 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 523840 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 4039348922 # Layer occupancy (ticks)
+system.cpu.rob.rob_reads 1079774887 # The number of ROB reads
+system.cpu.rob.rob_writes 1655221365 # The number of ROB writes
+system.cpu.timesIdled 1257777 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 190759003 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.quiesceCycles 9822826051 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
+system.cpu.committedInsts 407854776 # Number of Instructions Simulated
+system.cpu.committedOps 806198141 # Number of Ops (including micro ops) Simulated
+system.cpu.committedInsts_total 407854776 # Number of Instructions Simulated
+system.cpu.cpi 1.110993 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 1.110993 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.900096 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.900096 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 1088904390 # number of integer regfile reads
+system.cpu.int_regfile_writes 653903158 # number of integer regfile writes
+system.cpu.fp_regfile_reads 48 # number of floating regfile reads
+system.cpu.cc_regfile_reads 415697548 # number of cc regfile reads
+system.cpu.cc_regfile_writes 321557341 # number of cc regfile writes
+system.cpu.misc_regfile_reads 264102486 # number of misc regfile reads
+system.cpu.misc_regfile_writes 402568 # number of misc regfile writes
+system.cpu.toL2Bus.throughput 53587278 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 3014875 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 3014340 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WriteReq 13764 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WriteResp 13764 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 1579042 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeReq 2208 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeResp 2208 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 336648 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 289942 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::BadAddressError 8 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1911181 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6131826 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 18757 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 150026 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 8211790 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61153920 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 207959183 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 582080 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 5191488 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size::total 274886671 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 274861071 # Total data (bytes)
+system.cpu.toL2Bus.snoop_data_through_bus 468864 # Total snoop data (bytes)
+system.cpu.toL2Bus.reqLayer0.occupancy 4035423910 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
-system.cpu.toL2Bus.snoopLayer0.occupancy 624000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoopLayer0.occupancy 600000 # Layer occupancy (ticks)
system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 1440815600 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 1436807344 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 3139539816 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 3142634309 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer2.occupancy 14707994 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer2.occupancy 14495745 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer3.occupancy 103656142 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer3.occupancy 103414152 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%)
-system.cpu.icache.tags.replacements 957724 # number of replacements
-system.cpu.icache.tags.tagsinuse 509.254964 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 7477774 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 958236 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 7.803687 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 147611306250 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 509.254964 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.994639 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.994639 # Average percentage of cache occupancy
+system.cpu.icache.tags.replacements 955079 # number of replacements
+system.cpu.icache.tags.tagsinuse 509.954947 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 7470392 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 955591 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 7.817562 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 147668859250 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 509.954947 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.996006 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.996006 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 101 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 215 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2 196 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 95 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 242 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 175 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 9447804 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 9447804 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 7477774 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 7477774 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 7477774 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 7477774 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 7477774 # number of overall hits
-system.cpu.icache.overall_hits::total 7477774 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1011731 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1011731 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1011731 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1011731 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1011731 # number of overall misses
-system.cpu.icache.overall_misses::total 1011731 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 14180716030 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 14180716030 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 14180716030 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 14180716030 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 14180716030 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 14180716030 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 8489505 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 8489505 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 8489505 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 8489505 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 8489505 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 8489505 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.119174 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.119174 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.119174 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.119174 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.119174 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.119174 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14016.290921 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 14016.290921 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 14016.290921 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 14016.290921 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 14016.290921 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 14016.290921 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 5333 # number of cycles access was blocked
+system.cpu.icache.tags.tag_accesses 9435405 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 9435405 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 7470392 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 7470392 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 7470392 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 7470392 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 7470392 # number of overall hits
+system.cpu.icache.overall_hits::total 7470392 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1009362 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1009362 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1009362 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1009362 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1009362 # number of overall misses
+system.cpu.icache.overall_misses::total 1009362 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 14063763284 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 14063763284 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 14063763284 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 14063763284 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 14063763284 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 14063763284 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 8479754 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 8479754 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 8479754 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 8479754 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 8479754 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 8479754 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.119032 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.119032 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.119032 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.119032 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.119032 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.119032 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13933.319546 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 13933.319546 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 13933.319546 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 13933.319546 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 13933.319546 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 13933.319546 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 4512 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 185 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 173 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 28.827027 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 26.080925 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 53432 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 53432 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 53432 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 53432 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 53432 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 53432 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 958299 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 958299 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 958299 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 958299 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 958299 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 958299 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11693776143 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 11693776143 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11693776143 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 11693776143 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11693776143 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 11693776143 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.112880 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.112880 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.112880 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.112880 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.112880 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.112880 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12202.638365 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12202.638365 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12202.638365 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 12202.638365 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12202.638365 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 12202.638365 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 53711 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 53711 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 53711 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 53711 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 53711 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 53711 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 955651 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 955651 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 955651 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 955651 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 955651 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 955651 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11613116903 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 11613116903 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11613116903 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 11613116903 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11613116903 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 11613116903 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.112698 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.112698 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.112698 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.112698 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.112698 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.112698 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12152.048083 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12152.048083 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12152.048083 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 12152.048083 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12152.048083 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 12152.048083 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.itb_walker_cache.tags.replacements 8926 # number of replacements
-system.cpu.itb_walker_cache.tags.tagsinuse 6.004704 # Cycle average of tags in use
-system.cpu.itb_walker_cache.tags.total_refs 20407 # Total number of references to valid blocks.
-system.cpu.itb_walker_cache.tags.sampled_refs 8940 # Sample count of references to valid blocks.
-system.cpu.itb_walker_cache.tags.avg_refs 2.282662 # Average number of references to valid blocks.
-system.cpu.itb_walker_cache.tags.warmup_cycle 5105549292500 # Cycle when the warmup percentage was hit.
-system.cpu.itb_walker_cache.tags.occ_blocks::cpu.itb.walker 6.004704 # Average occupied blocks per requestor
-system.cpu.itb_walker_cache.tags.occ_percent::cpu.itb.walker 0.375294 # Average percentage of cache occupancy
-system.cpu.itb_walker_cache.tags.occ_percent::total 0.375294 # Average percentage of cache occupancy
+system.cpu.itb_walker_cache.tags.replacements 8788 # number of replacements
+system.cpu.itb_walker_cache.tags.tagsinuse 5.050842 # Cycle average of tags in use
+system.cpu.itb_walker_cache.tags.total_refs 20362 # Total number of references to valid blocks.
+system.cpu.itb_walker_cache.tags.sampled_refs 8802 # Sample count of references to valid blocks.
+system.cpu.itb_walker_cache.tags.avg_refs 2.313338 # Average number of references to valid blocks.
+system.cpu.itb_walker_cache.tags.warmup_cycle 5105053160000 # Cycle when the warmup percentage was hit.
+system.cpu.itb_walker_cache.tags.occ_blocks::cpu.itb.walker 5.050842 # Average occupied blocks per requestor
+system.cpu.itb_walker_cache.tags.occ_percent::cpu.itb.walker 0.315678 # Average percentage of cache occupancy
+system.cpu.itb_walker_cache.tags.occ_percent::total 0.315678 # Average percentage of cache occupancy
system.cpu.itb_walker_cache.tags.occ_task_id_blocks::1024 14 # Occupied blocks per task id
system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::0 6 # Occupied blocks per task id
system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::1 2 # Occupied blocks per task id
system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::2 6 # Occupied blocks per task id
system.cpu.itb_walker_cache.tags.occ_task_id_percent::1024 0.875000 # Percentage of cache occupancy per task id
-system.cpu.itb_walker_cache.tags.tag_accesses 70243 # Number of tag accesses
-system.cpu.itb_walker_cache.tags.data_accesses 70243 # Number of data accesses
-system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 20415 # number of ReadReq hits
-system.cpu.itb_walker_cache.ReadReq_hits::total 20415 # number of ReadReq hits
+system.cpu.itb_walker_cache.tags.tag_accesses 69716 # Number of tag accesses
+system.cpu.itb_walker_cache.tags.data_accesses 69716 # Number of data accesses
+system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 20363 # number of ReadReq hits
+system.cpu.itb_walker_cache.ReadReq_hits::total 20363 # number of ReadReq hits
system.cpu.itb_walker_cache.WriteReq_hits::cpu.itb.walker 2 # number of WriteReq hits
system.cpu.itb_walker_cache.WriteReq_hits::total 2 # number of WriteReq hits
-system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 20417 # number of demand (read+write) hits
-system.cpu.itb_walker_cache.demand_hits::total 20417 # number of demand (read+write) hits
-system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 20417 # number of overall hits
-system.cpu.itb_walker_cache.overall_hits::total 20417 # number of overall hits
-system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 9803 # number of ReadReq misses
-system.cpu.itb_walker_cache.ReadReq_misses::total 9803 # number of ReadReq misses
-system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 9803 # number of demand (read+write) misses
-system.cpu.itb_walker_cache.demand_misses::total 9803 # number of demand (read+write) misses
-system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 9803 # number of overall misses
-system.cpu.itb_walker_cache.overall_misses::total 9803 # number of overall misses
-system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 109186247 # number of ReadReq miss cycles
-system.cpu.itb_walker_cache.ReadReq_miss_latency::total 109186247 # number of ReadReq miss cycles
-system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 109186247 # number of demand (read+write) miss cycles
-system.cpu.itb_walker_cache.demand_miss_latency::total 109186247 # number of demand (read+write) miss cycles
-system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 109186247 # number of overall miss cycles
-system.cpu.itb_walker_cache.overall_miss_latency::total 109186247 # number of overall miss cycles
-system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 30218 # number of ReadReq accesses(hits+misses)
-system.cpu.itb_walker_cache.ReadReq_accesses::total 30218 # number of ReadReq accesses(hits+misses)
+system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 20365 # number of demand (read+write) hits
+system.cpu.itb_walker_cache.demand_hits::total 20365 # number of demand (read+write) hits
+system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 20365 # number of overall hits
+system.cpu.itb_walker_cache.overall_hits::total 20365 # number of overall hits
+system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 9662 # number of ReadReq misses
+system.cpu.itb_walker_cache.ReadReq_misses::total 9662 # number of ReadReq misses
+system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 9662 # number of demand (read+write) misses
+system.cpu.itb_walker_cache.demand_misses::total 9662 # number of demand (read+write) misses
+system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 9662 # number of overall misses
+system.cpu.itb_walker_cache.overall_misses::total 9662 # number of overall misses
+system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 109674498 # number of ReadReq miss cycles
+system.cpu.itb_walker_cache.ReadReq_miss_latency::total 109674498 # number of ReadReq miss cycles
+system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 109674498 # number of demand (read+write) miss cycles
+system.cpu.itb_walker_cache.demand_miss_latency::total 109674498 # number of demand (read+write) miss cycles
+system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 109674498 # number of overall miss cycles
+system.cpu.itb_walker_cache.overall_miss_latency::total 109674498 # number of overall miss cycles
+system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 30025 # number of ReadReq accesses(hits+misses)
+system.cpu.itb_walker_cache.ReadReq_accesses::total 30025 # number of ReadReq accesses(hits+misses)
system.cpu.itb_walker_cache.WriteReq_accesses::cpu.itb.walker 2 # number of WriteReq accesses(hits+misses)
system.cpu.itb_walker_cache.WriteReq_accesses::total 2 # number of WriteReq accesses(hits+misses)
-system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 30220 # number of demand (read+write) accesses
-system.cpu.itb_walker_cache.demand_accesses::total 30220 # number of demand (read+write) accesses
-system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 30220 # number of overall (read+write) accesses
-system.cpu.itb_walker_cache.overall_accesses::total 30220 # number of overall (read+write) accesses
-system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.324409 # miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.324409 # miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.324388 # miss rate for demand accesses
-system.cpu.itb_walker_cache.demand_miss_rate::total 0.324388 # miss rate for demand accesses
-system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.324388 # miss rate for overall accesses
-system.cpu.itb_walker_cache.overall_miss_rate::total 0.324388 # miss rate for overall accesses
-system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 11138.044170 # average ReadReq miss latency
-system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 11138.044170 # average ReadReq miss latency
-system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 11138.044170 # average overall miss latency
-system.cpu.itb_walker_cache.demand_avg_miss_latency::total 11138.044170 # average overall miss latency
-system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 11138.044170 # average overall miss latency
-system.cpu.itb_walker_cache.overall_avg_miss_latency::total 11138.044170 # average overall miss latency
+system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 30027 # number of demand (read+write) accesses
+system.cpu.itb_walker_cache.demand_accesses::total 30027 # number of demand (read+write) accesses
+system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 30027 # number of overall (read+write) accesses
+system.cpu.itb_walker_cache.overall_accesses::total 30027 # number of overall (read+write) accesses
+system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.321799 # miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.321799 # miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.321777 # miss rate for demand accesses
+system.cpu.itb_walker_cache.demand_miss_rate::total 0.321777 # miss rate for demand accesses
+system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.321777 # miss rate for overall accesses
+system.cpu.itb_walker_cache.overall_miss_rate::total 0.321777 # miss rate for overall accesses
+system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 11351.117574 # average ReadReq miss latency
+system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 11351.117574 # average ReadReq miss latency
+system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 11351.117574 # average overall miss latency
+system.cpu.itb_walker_cache.demand_avg_miss_latency::total 11351.117574 # average overall miss latency
+system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 11351.117574 # average overall miss latency
+system.cpu.itb_walker_cache.overall_avg_miss_latency::total 11351.117574 # average overall miss latency
system.cpu.itb_walker_cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1141,85 +1011,85 @@ system.cpu.itb_walker_cache.avg_blocked_cycles::no_mshrs nan
system.cpu.itb_walker_cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.itb_walker_cache.fast_writes 0 # number of fast writes performed
system.cpu.itb_walker_cache.cache_copies 0 # number of cache copies performed
-system.cpu.itb_walker_cache.writebacks::writebacks 1993 # number of writebacks
-system.cpu.itb_walker_cache.writebacks::total 1993 # number of writebacks
-system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 9803 # number of ReadReq MSHR misses
-system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 9803 # number of ReadReq MSHR misses
-system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 9803 # number of demand (read+write) MSHR misses
-system.cpu.itb_walker_cache.demand_mshr_misses::total 9803 # number of demand (read+write) MSHR misses
-system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 9803 # number of overall MSHR misses
-system.cpu.itb_walker_cache.overall_mshr_misses::total 9803 # number of overall MSHR misses
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 89573259 # number of ReadReq MSHR miss cycles
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 89573259 # number of ReadReq MSHR miss cycles
-system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 89573259 # number of demand (read+write) MSHR miss cycles
-system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 89573259 # number of demand (read+write) MSHR miss cycles
-system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 89573259 # number of overall MSHR miss cycles
-system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 89573259 # number of overall MSHR miss cycles
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.324409 # mshr miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.324409 # mshr miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.324388 # mshr miss rate for demand accesses
-system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.324388 # mshr miss rate for demand accesses
-system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.324388 # mshr miss rate for overall accesses
-system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.324388 # mshr miss rate for overall accesses
-system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 9137.331327 # average ReadReq mshr miss latency
-system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 9137.331327 # average ReadReq mshr miss latency
-system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 9137.331327 # average overall mshr miss latency
-system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 9137.331327 # average overall mshr miss latency
-system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 9137.331327 # average overall mshr miss latency
-system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 9137.331327 # average overall mshr miss latency
+system.cpu.itb_walker_cache.writebacks::writebacks 1311 # number of writebacks
+system.cpu.itb_walker_cache.writebacks::total 1311 # number of writebacks
+system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 9662 # number of ReadReq MSHR misses
+system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 9662 # number of ReadReq MSHR misses
+system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 9662 # number of demand (read+write) MSHR misses
+system.cpu.itb_walker_cache.demand_mshr_misses::total 9662 # number of demand (read+write) MSHR misses
+system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 9662 # number of overall MSHR misses
+system.cpu.itb_walker_cache.overall_mshr_misses::total 9662 # number of overall MSHR misses
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 90345008 # number of ReadReq MSHR miss cycles
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 90345008 # number of ReadReq MSHR miss cycles
+system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 90345008 # number of demand (read+write) MSHR miss cycles
+system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 90345008 # number of demand (read+write) MSHR miss cycles
+system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 90345008 # number of overall MSHR miss cycles
+system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 90345008 # number of overall MSHR miss cycles
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.321799 # mshr miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.321799 # mshr miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.321777 # mshr miss rate for demand accesses
+system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.321777 # mshr miss rate for demand accesses
+system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.321777 # mshr miss rate for overall accesses
+system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.321777 # mshr miss rate for overall accesses
+system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 9350.549369 # average ReadReq mshr miss latency
+system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 9350.549369 # average ReadReq mshr miss latency
+system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 9350.549369 # average overall mshr miss latency
+system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 9350.549369 # average overall mshr miss latency
+system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 9350.549369 # average overall mshr miss latency
+system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 9350.549369 # average overall mshr miss latency
system.cpu.itb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dtb_walker_cache.tags.replacements 68011 # number of replacements
-system.cpu.dtb_walker_cache.tags.tagsinuse 14.842846 # Cycle average of tags in use
-system.cpu.dtb_walker_cache.tags.total_refs 91726 # Total number of references to valid blocks.
-system.cpu.dtb_walker_cache.tags.sampled_refs 68027 # Sample count of references to valid blocks.
-system.cpu.dtb_walker_cache.tags.avg_refs 1.348376 # Average number of references to valid blocks.
-system.cpu.dtb_walker_cache.tags.warmup_cycle 4994240386000 # Cycle when the warmup percentage was hit.
-system.cpu.dtb_walker_cache.tags.occ_blocks::cpu.dtb.walker 14.842846 # Average occupied blocks per requestor
-system.cpu.dtb_walker_cache.tags.occ_percent::cpu.dtb.walker 0.927678 # Average percentage of cache occupancy
-system.cpu.dtb_walker_cache.tags.occ_percent::total 0.927678 # Average percentage of cache occupancy
+system.cpu.dtb_walker_cache.tags.replacements 67950 # number of replacements
+system.cpu.dtb_walker_cache.tags.tagsinuse 13.831671 # Cycle average of tags in use
+system.cpu.dtb_walker_cache.tags.total_refs 92323 # Total number of references to valid blocks.
+system.cpu.dtb_walker_cache.tags.sampled_refs 67966 # Sample count of references to valid blocks.
+system.cpu.dtb_walker_cache.tags.avg_refs 1.358370 # Average number of references to valid blocks.
+system.cpu.dtb_walker_cache.tags.warmup_cycle 5101646178000 # Cycle when the warmup percentage was hit.
+system.cpu.dtb_walker_cache.tags.occ_blocks::cpu.dtb.walker 13.831671 # Average occupied blocks per requestor
+system.cpu.dtb_walker_cache.tags.occ_percent::cpu.dtb.walker 0.864479 # Average percentage of cache occupancy
+system.cpu.dtb_walker_cache.tags.occ_percent::total 0.864479 # Average percentage of cache occupancy
system.cpu.dtb_walker_cache.tags.occ_task_id_blocks::1024 16 # Occupied blocks per task id
system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::0 6 # Occupied blocks per task id
system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::1 7 # Occupied blocks per task id
system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::2 3 # Occupied blocks per task id
system.cpu.dtb_walker_cache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dtb_walker_cache.tags.tag_accesses 390650 # Number of tag accesses
-system.cpu.dtb_walker_cache.tags.data_accesses 390650 # Number of data accesses
-system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 91726 # number of ReadReq hits
-system.cpu.dtb_walker_cache.ReadReq_hits::total 91726 # number of ReadReq hits
-system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 91726 # number of demand (read+write) hits
-system.cpu.dtb_walker_cache.demand_hits::total 91726 # number of demand (read+write) hits
-system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 91726 # number of overall hits
-system.cpu.dtb_walker_cache.overall_hits::total 91726 # number of overall hits
-system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 69066 # number of ReadReq misses
-system.cpu.dtb_walker_cache.ReadReq_misses::total 69066 # number of ReadReq misses
-system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 69066 # number of demand (read+write) misses
-system.cpu.dtb_walker_cache.demand_misses::total 69066 # number of demand (read+write) misses
-system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 69066 # number of overall misses
-system.cpu.dtb_walker_cache.overall_misses::total 69066 # number of overall misses
-system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 860977213 # number of ReadReq miss cycles
-system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 860977213 # number of ReadReq miss cycles
-system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 860977213 # number of demand (read+write) miss cycles
-system.cpu.dtb_walker_cache.demand_miss_latency::total 860977213 # number of demand (read+write) miss cycles
-system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 860977213 # number of overall miss cycles
-system.cpu.dtb_walker_cache.overall_miss_latency::total 860977213 # number of overall miss cycles
-system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 160792 # number of ReadReq accesses(hits+misses)
-system.cpu.dtb_walker_cache.ReadReq_accesses::total 160792 # number of ReadReq accesses(hits+misses)
-system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 160792 # number of demand (read+write) accesses
-system.cpu.dtb_walker_cache.demand_accesses::total 160792 # number of demand (read+write) accesses
-system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 160792 # number of overall (read+write) accesses
-system.cpu.dtb_walker_cache.overall_accesses::total 160792 # number of overall (read+write) accesses
-system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.429536 # miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.429536 # miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.429536 # miss rate for demand accesses
-system.cpu.dtb_walker_cache.demand_miss_rate::total 0.429536 # miss rate for demand accesses
-system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.429536 # miss rate for overall accesses
-system.cpu.dtb_walker_cache.overall_miss_rate::total 0.429536 # miss rate for overall accesses
-system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 12466.006617 # average ReadReq miss latency
-system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 12466.006617 # average ReadReq miss latency
-system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 12466.006617 # average overall miss latency
-system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 12466.006617 # average overall miss latency
-system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 12466.006617 # average overall miss latency
-system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 12466.006617 # average overall miss latency
+system.cpu.dtb_walker_cache.tags.tag_accesses 391373 # Number of tag accesses
+system.cpu.dtb_walker_cache.tags.data_accesses 391373 # Number of data accesses
+system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 92323 # number of ReadReq hits
+system.cpu.dtb_walker_cache.ReadReq_hits::total 92323 # number of ReadReq hits
+system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 92323 # number of demand (read+write) hits
+system.cpu.dtb_walker_cache.demand_hits::total 92323 # number of demand (read+write) hits
+system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 92323 # number of overall hits
+system.cpu.dtb_walker_cache.overall_hits::total 92323 # number of overall hits
+system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 68909 # number of ReadReq misses
+system.cpu.dtb_walker_cache.ReadReq_misses::total 68909 # number of ReadReq misses
+system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 68909 # number of demand (read+write) misses
+system.cpu.dtb_walker_cache.demand_misses::total 68909 # number of demand (read+write) misses
+system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 68909 # number of overall misses
+system.cpu.dtb_walker_cache.overall_misses::total 68909 # number of overall misses
+system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 862549215 # number of ReadReq miss cycles
+system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 862549215 # number of ReadReq miss cycles
+system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 862549215 # number of demand (read+write) miss cycles
+system.cpu.dtb_walker_cache.demand_miss_latency::total 862549215 # number of demand (read+write) miss cycles
+system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 862549215 # number of overall miss cycles
+system.cpu.dtb_walker_cache.overall_miss_latency::total 862549215 # number of overall miss cycles
+system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 161232 # number of ReadReq accesses(hits+misses)
+system.cpu.dtb_walker_cache.ReadReq_accesses::total 161232 # number of ReadReq accesses(hits+misses)
+system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 161232 # number of demand (read+write) accesses
+system.cpu.dtb_walker_cache.demand_accesses::total 161232 # number of demand (read+write) accesses
+system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 161232 # number of overall (read+write) accesses
+system.cpu.dtb_walker_cache.overall_accesses::total 161232 # number of overall (read+write) accesses
+system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.427390 # miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.427390 # miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.427390 # miss rate for demand accesses
+system.cpu.dtb_walker_cache.demand_miss_rate::total 0.427390 # miss rate for demand accesses
+system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.427390 # miss rate for overall accesses
+system.cpu.dtb_walker_cache.overall_miss_rate::total 0.427390 # miss rate for overall accesses
+system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 12517.221481 # average ReadReq miss latency
+system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 12517.221481 # average ReadReq miss latency
+system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 12517.221481 # average overall miss latency
+system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 12517.221481 # average overall miss latency
+system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 12517.221481 # average overall miss latency
+system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 12517.221481 # average overall miss latency
system.cpu.dtb_walker_cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1228,153 +1098,153 @@ system.cpu.dtb_walker_cache.avg_blocked_cycles::no_mshrs nan
system.cpu.dtb_walker_cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dtb_walker_cache.fast_writes 0 # number of fast writes performed
system.cpu.dtb_walker_cache.cache_copies 0 # number of cache copies performed
-system.cpu.dtb_walker_cache.writebacks::writebacks 21216 # number of writebacks
-system.cpu.dtb_walker_cache.writebacks::total 21216 # number of writebacks
-system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 69066 # number of ReadReq MSHR misses
-system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 69066 # number of ReadReq MSHR misses
-system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 69066 # number of demand (read+write) MSHR misses
-system.cpu.dtb_walker_cache.demand_mshr_misses::total 69066 # number of demand (read+write) MSHR misses
-system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 69066 # number of overall MSHR misses
-system.cpu.dtb_walker_cache.overall_mshr_misses::total 69066 # number of overall MSHR misses
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 722730929 # number of ReadReq MSHR miss cycles
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 722730929 # number of ReadReq MSHR miss cycles
-system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 722730929 # number of demand (read+write) MSHR miss cycles
-system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 722730929 # number of demand (read+write) MSHR miss cycles
-system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 722730929 # number of overall MSHR miss cycles
-system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 722730929 # number of overall MSHR miss cycles
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.429536 # mshr miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.429536 # mshr miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.429536 # mshr miss rate for demand accesses
-system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.429536 # mshr miss rate for demand accesses
-system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.429536 # mshr miss rate for overall accesses
-system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.429536 # mshr miss rate for overall accesses
-system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 10464.351910 # average ReadReq mshr miss latency
-system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 10464.351910 # average ReadReq mshr miss latency
-system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 10464.351910 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 10464.351910 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 10464.351910 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 10464.351910 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.writebacks::writebacks 16529 # number of writebacks
+system.cpu.dtb_walker_cache.writebacks::total 16529 # number of writebacks
+system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 68909 # number of ReadReq MSHR misses
+system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 68909 # number of ReadReq MSHR misses
+system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 68909 # number of demand (read+write) MSHR misses
+system.cpu.dtb_walker_cache.demand_mshr_misses::total 68909 # number of demand (read+write) MSHR misses
+system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 68909 # number of overall MSHR misses
+system.cpu.dtb_walker_cache.overall_mshr_misses::total 68909 # number of overall MSHR misses
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 724629911 # number of ReadReq MSHR miss cycles
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 724629911 # number of ReadReq MSHR miss cycles
+system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 724629911 # number of demand (read+write) MSHR miss cycles
+system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 724629911 # number of demand (read+write) MSHR miss cycles
+system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 724629911 # number of overall MSHR miss cycles
+system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 724629911 # number of overall MSHR miss cycles
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.427390 # mshr miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.427390 # mshr miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.427390 # mshr miss rate for demand accesses
+system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.427390 # mshr miss rate for demand accesses
+system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.427390 # mshr miss rate for overall accesses
+system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.427390 # mshr miss rate for overall accesses
+system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 10515.751368 # average ReadReq mshr miss latency
+system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 10515.751368 # average ReadReq mshr miss latency
+system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 10515.751368 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 10515.751368 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 10515.751368 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 10515.751368 # average overall mshr miss latency
system.cpu.dtb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 1656829 # number of replacements
-system.cpu.dcache.tags.tagsinuse 511.997280 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 18997986 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 1657341 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 11.462931 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 39724250 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 511.997280 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.999995 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.999995 # Average percentage of cache occupancy
+system.cpu.dcache.tags.replacements 1659840 # number of replacements
+system.cpu.dcache.tags.tagsinuse 511.996448 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 18992605 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 1660352 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 11.438903 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 40084250 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 511.996448 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999993 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.999993 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 188 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 309 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 15 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 189 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 306 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 17 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 87846935 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 87846935 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 10898836 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 10898836 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 8096443 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 8096443 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 18995279 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 18995279 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 18995279 # number of overall hits
-system.cpu.dcache.overall_hits::total 18995279 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 2236048 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 2236048 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 316058 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 316058 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 2552106 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2552106 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2552106 # number of overall misses
-system.cpu.dcache.overall_misses::total 2552106 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 33041447208 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 33041447208 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 12234670517 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 12234670517 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 45276117725 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 45276117725 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 45276117725 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 45276117725 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 13134884 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 13134884 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 8412501 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 8412501 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 21547385 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 21547385 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 21547385 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 21547385 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.170237 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.170237 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037570 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.037570 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.118442 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.118442 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.118442 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.118442 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14776.716425 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 14776.716425 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38710.206725 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 38710.206725 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 17740.688563 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 17740.688563 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 17740.688563 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 17740.688563 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 395761 # number of cycles access was blocked
+system.cpu.dcache.tags.tag_accesses 87845319 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 87845319 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 10889826 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 10889826 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 8100117 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 8100117 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 18989943 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 18989943 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 18989943 # number of overall hits
+system.cpu.dcache.overall_hits::total 18989943 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 2239768 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 2239768 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 316527 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 316527 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 2556295 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2556295 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2556295 # number of overall misses
+system.cpu.dcache.overall_misses::total 2556295 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 32903838390 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 32903838390 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 11976667737 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 11976667737 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 44880506127 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 44880506127 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 44880506127 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 44880506127 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 13129594 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 13129594 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 8416644 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 8416644 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 21546238 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 21546238 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 21546238 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 21546238 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.170589 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.170589 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037607 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.037607 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.118642 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.118642 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.118642 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.118642 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14690.735107 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 14690.735107 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37837.744448 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 37837.744448 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 17556.857142 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 17556.857142 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 17556.857142 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 17556.857142 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 388578 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 42262 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 42350 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.364465 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.175396 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 1558454 # number of writebacks
-system.cpu.dcache.writebacks::total 1558454 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 866560 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 866560 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 25905 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 25905 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 892465 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 892465 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 892465 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 892465 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1369488 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 1369488 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 290153 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 290153 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1659641 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1659641 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1659641 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1659641 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 17811534705 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 17811534705 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11340798474 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 11340798474 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 29152333179 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 29152333179 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 29152333179 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 29152333179 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 97363398000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 97363398000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2536146500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2536146500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 99899544500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::total 99899544500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.104263 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.104263 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.034491 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.034491 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.077023 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.077023 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.077023 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.077023 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13005.980852 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13005.980852 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 39085.580621 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 39085.580621 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 17565.445285 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 17565.445285 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 17565.445285 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 17565.445285 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 1561202 # number of writebacks
+system.cpu.dcache.writebacks::total 1561202 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 869210 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 869210 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 24502 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 24502 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 893712 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 893712 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 893712 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 893712 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1370558 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 1370558 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 292025 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 292025 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 1662583 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 1662583 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 1662583 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 1662583 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 17741695710 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 17741695710 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11080104948 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 11080104948 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 28821800658 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 28821800658 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 28821800658 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 28821800658 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 97363380000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 97363380000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2536381000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2536381000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 99899761000 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::total 99899761000 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.104387 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.104387 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.034696 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.034696 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.077163 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.077163 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.077163 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.077163 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12944.870418 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12944.870418 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 37942.316404 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 37942.316404 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 17335.555974 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 17335.555974 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 17335.555974 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 17335.555974 # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -1382,150 +1252,150 @@ system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 111322 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 64824.350244 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 3788284 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 175285 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 21.612140 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 111989 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 64821.159717 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 3780351 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 176044 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 21.473899 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 50850.934653 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 9.783858 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.126014 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 3002.561725 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 10960.943994 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.775924 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000149 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000002 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.045815 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.167251 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.989141 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 63963 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 41 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 514 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3380 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 5452 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 54576 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.975998 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 34635418 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 34635418 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 64096 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 7642 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.inst 942107 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 1332840 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 2346685 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 1581663 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 1581663 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 320 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 320 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 155094 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 155094 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.dtb.walker 64096 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.itb.walker 7642 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.inst 942107 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 1487934 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2501779 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.dtb.walker 64096 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.itb.walker 7642 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.inst 942107 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 1487934 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2501779 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 61 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 5 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.inst 16085 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 35964 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 52115 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 1454 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 1454 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 132906 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 132906 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.dtb.walker 61 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.itb.walker 5 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.inst 16085 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 168870 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 185021 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.dtb.walker 61 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.itb.walker 5 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.inst 16085 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 168870 # number of overall misses
-system.cpu.l2cache.overall_misses::total 185021 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 5922249 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 375500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1293203490 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2919351194 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 4218852433 # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 17719300 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 17719300 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9455061655 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 9455061655 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 5922249 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 375500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 1293203490 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 12374412849 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 13673914088 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 5922249 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 375500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 1293203490 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 12374412849 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 13673914088 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 64157 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 7647 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 958192 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1368804 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 2398800 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 1581663 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 1581663 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1774 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 1774 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 288000 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 288000 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.dtb.walker 64157 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.itb.walker 7647 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.inst 958192 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1656804 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2686800 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.dtb.walker 64157 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.itb.walker 7647 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 958192 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1656804 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2686800 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000951 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000654 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.016787 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026274 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.021725 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.819617 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.819617 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.461479 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.461479 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000951 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000654 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.016787 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.101925 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.068863 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000951 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000654 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.016787 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.101925 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.068863 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 97086.049180 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 75100 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 80398.103202 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 81174.262985 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 80952.747443 # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 12186.588721 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 12186.588721 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 71140.969219 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 71140.969219 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 97086.049180 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 75100 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 80398.103202 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73277.745301 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 73904.659947 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 97086.049180 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 75100 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 80398.103202 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73277.745301 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 73904.659947 # average overall miss latency
+system.cpu.l2cache.tags.occ_blocks::writebacks 50592.226872 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 10.121398 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.097025 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2916.382816 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 11302.331606 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.771976 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000154 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000001 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.044500 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.172460 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.989092 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 64055 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 53 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 517 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3496 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6269 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 53720 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.977402 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 34623360 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 34623360 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 64539 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 7780 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.inst 939362 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 1333943 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 2345624 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 1579042 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 1579042 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 315 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 315 # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 156902 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 156902 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.dtb.walker 64539 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.itb.walker 7780 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 939362 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 1490845 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 2502526 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.dtb.walker 64539 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.itb.walker 7780 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.inst 939362 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 1490845 # number of overall hits
+system.cpu.l2cache.overall_hits::total 2502526 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 49 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 4 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 16168 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 35908 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 52129 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 1443 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 1443 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 133016 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 133016 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.dtb.walker 49 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.itb.walker 4 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 16168 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 168924 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 185145 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.dtb.walker 49 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.itb.walker 4 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.inst 16168 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 168924 # number of overall misses
+system.cpu.l2cache.overall_misses::total 185145 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 4159750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 369250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1243133741 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2836550442 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 4084213183 # number of ReadReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 17687795 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 17687795 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9175416141 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 9175416141 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 4159750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 369250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 1243133741 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 12011966583 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 13259629324 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 4159750 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 369250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 1243133741 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 12011966583 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 13259629324 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 64588 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 7784 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 955530 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1369851 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 2397753 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 1579042 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 1579042 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1758 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 1758 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 289918 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 289918 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.dtb.walker 64588 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.itb.walker 7784 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 955530 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1659769 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2687671 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.dtb.walker 64588 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.itb.walker 7784 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 955530 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1659769 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2687671 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000759 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000514 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.016920 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026213 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.021741 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.820819 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.820819 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.458806 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.458806 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000759 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000514 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.016920 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.101776 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.068887 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000759 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000514 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.016920 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.101776 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.068887 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 84892.857143 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 92312.500000 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76888.529255 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 78994.943801 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 78348.197414 # average ReadReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 12257.654193 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 12257.654193 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 68979.792965 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 68979.792965 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 84892.857143 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 92312.500000 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76888.529255 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71108.703222 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 71617.539356 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 84892.857143 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 92312.500000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76888.529255 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71108.703222 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 71617.539356 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1534,99 +1404,99 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 101656 # number of writebacks
-system.cpu.l2cache.writebacks::total 101656 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 1 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 2 # number of ReadReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 1 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 2 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 1 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 2 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 61 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 5 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 16084 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 35963 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 52113 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1454 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 1454 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 132906 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 132906 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 61 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 5 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 16084 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 168869 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 185019 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 61 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 5 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 16084 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 168869 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 185019 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 5166251 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 312500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1091253760 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2471371556 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3568104067 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 15558435 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 15558435 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7786682845 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7786682845 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 5166251 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 312500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1091253760 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10258054401 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 11354786912 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 5166251 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 312500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1091253760 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10258054401 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 11354786912 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 89250274500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 89250274500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2370476500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2370476500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 91620751000 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::total 91620751000 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000951 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000654 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.016786 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026273 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.021725 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.819617 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.819617 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.461479 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.461479 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000951 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000654 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.016786 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.101925 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.068862 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000951 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000654 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.016786 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.101925 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.068862 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 84692.639344 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 62500 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 67847.162397 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 68719.838612 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 68468.598373 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10700.436726 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10700.436726 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 58587.895543 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 58587.895543 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 84692.639344 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 62500 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 67847.162397 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60745.633604 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61370.923592 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 84692.639344 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 62500 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 67847.162397 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60745.633604 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61370.923592 # average overall mshr miss latency
+system.cpu.l2cache.writebacks::writebacks 102223 # number of writebacks
+system.cpu.l2cache.writebacks::total 102223 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 2 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 2 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 4 # number of ReadReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 2 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 4 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 2 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 4 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 49 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 4 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 16166 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 35906 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 52125 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1443 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 1443 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 133016 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 133016 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 49 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 4 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 16166 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 168922 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 185141 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 49 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 4 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 16166 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 168922 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 185141 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 3552250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 319250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1040184259 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2389977554 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3434033313 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 15330925 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 15330925 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7506177359 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7506177359 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 3552250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 319250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1040184259 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9896154913 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 10940210672 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 3552250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 319250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1040184259 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9896154913 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 10940210672 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 89250256000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 89250256000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2370696500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2370696500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 91620952500 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::total 91620952500 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000759 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000514 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.016918 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026212 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.021739 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.820819 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.820819 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.458806 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.458806 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000759 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000514 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.016918 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.101774 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.068885 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000759 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000514 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.016918 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.101774 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.068885 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 72494.897959 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 79812.500000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 64343.947730 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 66562.066340 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 65880.735022 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10624.341649 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10624.341649 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 56430.635104 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 56430.635104 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 72494.897959 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 79812.500000 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 64343.947730 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 58584.168510 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59091.236798 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 72494.897959 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 79812.500000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 64343.947730 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 58584.168510 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59091.236798 # average overall mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_Two_Level/stats.txt b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_Two_Level/stats.txt
index 269726e62..cc51e20ce 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_Two_Level/stats.txt
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_Two_Level/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 5.304497 # Nu
sim_ticks 5304496750000 # Number of ticks simulated
final_tick 5304496750000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 125034 # Simulator instruction rate (inst/s)
-host_op_rate 239740 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 6206530470 # Simulator tick rate (ticks/s)
-host_mem_usage 832476 # Number of bytes of host memory used
-host_seconds 854.66 # Real time elapsed on the host
+host_inst_rate 156851 # Simulator instruction rate (inst/s)
+host_op_rate 300747 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 7785889362 # Simulator tick rate (ticks/s)
+host_mem_usage 816820 # Number of bytes of host memory used
+host_seconds 681.30 # Real time elapsed on the host
sim_insts 106862058 # Number of instructions simulated
sim_ops 204897478 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -199,6 +199,38 @@ system.physmem.wrQLenPdf::28 0 # Wh
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
system.physmem.totQLat 0 # Total ticks spent queuing
system.physmem.totMemAccLat 0 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 0 # Total ticks spent in databus transfers
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt
index c3991f43e..b144561d0 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-switcheroo-full/stats.txt
@@ -1,161 +1,161 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 5.137456 # Number of seconds simulated
-sim_ticks 5137456264000 # Number of ticks simulated
-final_tick 5137456264000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 5.139775 # Number of seconds simulated
+sim_ticks 5139775442500 # Number of ticks simulated
+final_tick 5139775442500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 293296 # Simulator instruction rate (inst/s)
-host_op_rate 582999 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 6174974039 # Simulator tick rate (ticks/s)
-host_mem_usage 983548 # Number of bytes of host memory used
-host_seconds 831.98 # Real time elapsed on the host
-sim_insts 244016231 # Number of instructions simulated
-sim_ops 485043652 # Number of ops (including micro ops) simulated
+host_inst_rate 241106 # Simulator instruction rate (inst/s)
+host_op_rate 479260 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 5080243819 # Simulator tick rate (ticks/s)
+host_mem_usage 990760 # Number of bytes of host memory used
+host_seconds 1011.72 # Real time elapsed on the host
+sim_insts 243931071 # Number of instructions simulated
+sim_ops 484875903 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::pc.south_bridge.ide 2422400 # Number of bytes read from this memory
+system.physmem.bytes_read::pc.south_bridge.ide 2452480 # Number of bytes read from this memory
system.physmem.bytes_read::cpu0.itb.walker 256 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.inst 383808 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.data 5693376 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.inst 137536 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.data 1729152 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu2.dtb.walker 2176 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.inst 439552 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.data 5834944 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.inst 98048 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.data 1717440 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu2.dtb.walker 1664 # Number of bytes read from this memory
system.physmem.bytes_read::cpu2.itb.walker 128 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu2.inst 448384 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu2.data 2947264 # Number of bytes read from this memory
-system.physmem.bytes_read::total 13764480 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu0.inst 383808 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu1.inst 137536 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu2.inst 448384 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 969728 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 9086592 # Number of bytes written to this memory
-system.physmem.bytes_written::total 9086592 # Number of bytes written to this memory
-system.physmem.num_reads::pc.south_bridge.ide 37850 # Number of read requests responded to by this memory
+system.physmem.bytes_read::cpu2.inst 432064 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu2.data 2820032 # Number of bytes read from this memory
+system.physmem.bytes_read::total 13796608 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu0.inst 439552 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu1.inst 98048 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu2.inst 432064 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 969664 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 9118784 # Number of bytes written to this memory
+system.physmem.bytes_written::total 9118784 # Number of bytes written to this memory
+system.physmem.num_reads::pc.south_bridge.ide 38320 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu0.itb.walker 4 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.inst 5997 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.data 88959 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.inst 2149 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.data 27018 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu2.dtb.walker 34 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.inst 6868 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.data 91171 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.inst 1532 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.data 26835 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu2.dtb.walker 26 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu2.itb.walker 2 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu2.inst 7006 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu2.data 46051 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 215070 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 141978 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 141978 # Number of write requests responded to by this memory
-system.physmem.bw_read::pc.south_bridge.ide 471517 # Total read bandwidth from this memory (bytes/s)
+system.physmem.num_reads::cpu2.inst 6751 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu2.data 44063 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 215572 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 142481 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 142481 # Number of write requests responded to by this memory
+system.physmem.bw_read::pc.south_bridge.ide 477157 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu0.itb.walker 50 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.inst 74708 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.data 1108209 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.inst 26771 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.data 336577 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu2.dtb.walker 424 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.inst 85520 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.data 1135253 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.inst 19076 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.data 334147 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu2.dtb.walker 324 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu2.itb.walker 25 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu2.inst 87277 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu2.data 573682 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2679240 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu0.inst 74708 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu1.inst 26771 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu2.inst 87277 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 188756 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 1768695 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 1768695 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 1768695 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::pc.south_bridge.ide 471517 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu2.inst 84063 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu2.data 548668 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2684282 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu0.inst 85520 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu1.inst 19076 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu2.inst 84063 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 188659 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 1774160 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 1774160 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 1774160 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::pc.south_bridge.ide 477157 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu0.itb.walker 50 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.inst 74708 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.data 1108209 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.inst 26771 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.data 336577 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu2.dtb.walker 424 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.inst 85520 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.data 1135253 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.inst 19076 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.data 334147 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu2.dtb.walker 324 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu2.itb.walker 25 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu2.inst 87277 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu2.data 573682 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 4447935 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 102292 # Number of read requests accepted
-system.physmem.writeReqs 78374 # Number of write requests accepted
-system.physmem.readBursts 102292 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 78374 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 6544384 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 2304 # Total number of bytes read from write queue
-system.physmem.bytesWritten 5015936 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 6546688 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 5015936 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 36 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bw_total::cpu2.inst 84063 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu2.data 548668 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 4458442 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 98736 # Number of read requests accepted
+system.physmem.writeReqs 74818 # Number of write requests accepted
+system.physmem.readBursts 98736 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 74818 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 6312704 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 6400 # Total number of bytes read from write queue
+system.physmem.bytesWritten 4788352 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 6319104 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 4788352 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 100 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 862 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 6805 # Per bank write bursts
-system.physmem.perBankRdBursts::1 7244 # Per bank write bursts
-system.physmem.perBankRdBursts::2 6375 # Per bank write bursts
-system.physmem.perBankRdBursts::3 6857 # Per bank write bursts
-system.physmem.perBankRdBursts::4 6927 # Per bank write bursts
-system.physmem.perBankRdBursts::5 6780 # Per bank write bursts
-system.physmem.perBankRdBursts::6 5925 # Per bank write bursts
-system.physmem.perBankRdBursts::7 6310 # Per bank write bursts
-system.physmem.perBankRdBursts::8 5868 # Per bank write bursts
-system.physmem.perBankRdBursts::9 5795 # Per bank write bursts
-system.physmem.perBankRdBursts::10 5783 # Per bank write bursts
-system.physmem.perBankRdBursts::11 6231 # Per bank write bursts
-system.physmem.perBankRdBursts::12 6160 # Per bank write bursts
-system.physmem.perBankRdBursts::13 6316 # Per bank write bursts
-system.physmem.perBankRdBursts::14 6211 # Per bank write bursts
-system.physmem.perBankRdBursts::15 6669 # Per bank write bursts
-system.physmem.perBankWrBursts::0 5462 # Per bank write bursts
-system.physmem.perBankWrBursts::1 5811 # Per bank write bursts
-system.physmem.perBankWrBursts::2 4880 # Per bank write bursts
-system.physmem.perBankWrBursts::3 5445 # Per bank write bursts
-system.physmem.perBankWrBursts::4 5542 # Per bank write bursts
-system.physmem.perBankWrBursts::5 5461 # Per bank write bursts
-system.physmem.perBankWrBursts::6 4520 # Per bank write bursts
-system.physmem.perBankWrBursts::7 4685 # Per bank write bursts
-system.physmem.perBankWrBursts::8 4152 # Per bank write bursts
-system.physmem.perBankWrBursts::9 4422 # Per bank write bursts
-system.physmem.perBankWrBursts::10 4208 # Per bank write bursts
-system.physmem.perBankWrBursts::11 4507 # Per bank write bursts
-system.physmem.perBankWrBursts::12 4889 # Per bank write bursts
-system.physmem.perBankWrBursts::13 4664 # Per bank write bursts
-system.physmem.perBankWrBursts::14 4834 # Per bank write bursts
-system.physmem.perBankWrBursts::15 4892 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 734 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 6153 # Per bank write bursts
+system.physmem.perBankRdBursts::1 6286 # Per bank write bursts
+system.physmem.perBankRdBursts::2 6219 # Per bank write bursts
+system.physmem.perBankRdBursts::3 6279 # Per bank write bursts
+system.physmem.perBankRdBursts::4 6331 # Per bank write bursts
+system.physmem.perBankRdBursts::5 6377 # Per bank write bursts
+system.physmem.perBankRdBursts::6 5798 # Per bank write bursts
+system.physmem.perBankRdBursts::7 6202 # Per bank write bursts
+system.physmem.perBankRdBursts::8 5707 # Per bank write bursts
+system.physmem.perBankRdBursts::9 6391 # Per bank write bursts
+system.physmem.perBankRdBursts::10 5673 # Per bank write bursts
+system.physmem.perBankRdBursts::11 6223 # Per bank write bursts
+system.physmem.perBankRdBursts::12 6101 # Per bank write bursts
+system.physmem.perBankRdBursts::13 6086 # Per bank write bursts
+system.physmem.perBankRdBursts::14 6643 # Per bank write bursts
+system.physmem.perBankRdBursts::15 6167 # Per bank write bursts
+system.physmem.perBankWrBursts::0 4924 # Per bank write bursts
+system.physmem.perBankWrBursts::1 4781 # Per bank write bursts
+system.physmem.perBankWrBursts::2 4796 # Per bank write bursts
+system.physmem.perBankWrBursts::3 4885 # Per bank write bursts
+system.physmem.perBankWrBursts::4 4841 # Per bank write bursts
+system.physmem.perBankWrBursts::5 4959 # Per bank write bursts
+system.physmem.perBankWrBursts::6 4374 # Per bank write bursts
+system.physmem.perBankWrBursts::7 4731 # Per bank write bursts
+system.physmem.perBankWrBursts::8 4283 # Per bank write bursts
+system.physmem.perBankWrBursts::9 4855 # Per bank write bursts
+system.physmem.perBankWrBursts::10 4375 # Per bank write bursts
+system.physmem.perBankWrBursts::11 4455 # Per bank write bursts
+system.physmem.perBankWrBursts::12 4488 # Per bank write bursts
+system.physmem.perBankWrBursts::13 4484 # Per bank write bursts
+system.physmem.perBankWrBursts::14 5021 # Per bank write bursts
+system.physmem.perBankWrBursts::15 4566 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
-system.physmem.numWrRetry 5 # Number of times write queue was full causing retry
-system.physmem.totGap 5136272146500 # Total gap between requests
+system.physmem.numWrRetry 4 # Number of times write queue was full causing retry
+system.physmem.totGap 5135962999500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 102292 # Read request sizes (log2)
+system.physmem.readPktSize::6 98736 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 78374 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 79930 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 8799 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 3355 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 1482 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 1139 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 1118 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 809 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 828 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 776 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 583 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 457 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 398 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 373 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 356 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 333 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 313 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::16 307 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::17 303 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::18 296 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::19 282 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::20 17 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 74818 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 76556 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 4428 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 2029 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 1295 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 1291 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2072 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1756 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 1697 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 1521 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1005 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 865 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 756 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 662 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 578 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 432 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 398 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 380 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 350 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 340 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 203 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 21 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21 1 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::22 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
@@ -165,556 +165,474 @@ system.physmem.rdQLenPdf::28 0 # Wh
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 3289 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 3317 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 3333 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 3348 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 3412 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 3499 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 3502 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 3527 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 3740 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9 3713 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10 3732 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11 3757 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12 4015 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::13 3738 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::14 3805 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 3899 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 3928 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 3326 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 3289 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 3258 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 3232 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 3241 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 189 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 134 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 32 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 24 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 19 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 18 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 17 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 15 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 15 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 11 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 37207 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 310.623700 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 146.064630 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 1005.971949 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::64-67 16908 45.44% 45.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-131 5765 15.49% 60.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::192-195 3845 10.33% 71.27% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-259 2398 6.45% 77.72% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::320-323 1477 3.97% 81.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-387 1206 3.24% 84.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::448-451 882 2.37% 87.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-515 634 1.70% 89.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::576-579 564 1.52% 90.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-643 479 1.29% 91.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::704-707 331 0.89% 92.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-771 285 0.77% 93.46% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::832-835 209 0.56% 94.02% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-899 204 0.55% 94.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::960-963 197 0.53% 95.10% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1027 303 0.81% 95.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1088-1091 153 0.41% 96.33% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1152-1155 117 0.31% 96.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1216-1219 75 0.20% 96.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1280-1283 61 0.16% 97.01% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1344-1347 106 0.28% 97.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1408-1411 199 0.53% 97.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1472-1475 97 0.26% 98.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1536-1539 87 0.23% 98.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1600-1603 45 0.12% 98.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1664-1667 43 0.12% 98.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1728-1731 26 0.07% 98.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1792-1795 28 0.08% 98.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1856-1859 16 0.04% 98.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1920-1923 12 0.03% 98.78% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1984-1987 10 0.03% 98.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2048-2051 10 0.03% 98.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2112-2115 17 0.05% 98.88% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2176-2179 7 0.02% 98.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2240-2243 10 0.03% 98.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2304-2307 3 0.01% 98.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2368-2371 3 0.01% 98.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2432-2435 7 0.02% 98.96% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2496-2499 3 0.01% 98.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2560-2563 7 0.02% 98.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2624-2627 1 0.00% 98.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2688-2691 9 0.02% 99.01% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2752-2755 4 0.01% 99.02% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2816-2819 6 0.02% 99.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2880-2883 6 0.02% 99.05% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2944-2947 2 0.01% 99.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3008-3011 2 0.01% 99.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3072-3075 13 0.03% 99.10% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3136-3139 4 0.01% 99.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3200-3203 1 0.00% 99.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3264-3267 2 0.01% 99.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3328-3331 3 0.01% 99.13% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3392-3395 4 0.01% 99.14% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3456-3459 4 0.01% 99.15% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3520-3523 2 0.01% 99.15% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3584-3587 3 0.01% 99.16% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3648-3651 7 0.02% 99.18% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3712-3715 2 0.01% 99.19% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3776-3779 3 0.01% 99.19% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3840-3843 2 0.01% 99.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3904-3907 24 0.06% 99.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4032-4035 2 0.01% 99.27% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4096-4099 10 0.03% 99.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4160-4163 4 0.01% 99.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4288-4291 25 0.07% 99.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4352-4355 1 0.00% 99.38% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4480-4483 2 0.01% 99.38% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4544-4547 1 0.00% 99.38% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4608-4611 1 0.00% 99.39% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4672-4675 1 0.00% 99.39% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4736-4739 1 0.00% 99.39% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5056-5059 1 0.00% 99.40% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5120-5123 3 0.01% 99.40% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5184-5187 2 0.01% 99.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5248-5251 1 0.00% 99.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5312-5315 1 0.00% 99.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5376-5379 2 0.01% 99.42% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5504-5507 23 0.06% 99.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5632-5635 1 0.00% 99.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5760-5763 1 0.00% 99.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5824-5827 1 0.00% 99.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5952-5955 1 0.00% 99.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6016-6019 1 0.00% 99.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6080-6083 1 0.00% 99.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6272-6275 1 0.00% 99.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6400-6403 1 0.00% 99.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6464-6467 1 0.00% 99.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6528-6531 1 0.00% 99.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6592-6595 1 0.00% 99.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6720-6723 1 0.00% 99.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6848-6851 2 0.01% 99.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7040-7043 5 0.01% 99.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7104-7107 1 0.00% 99.54% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7168-7171 6 0.02% 99.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7360-7363 1 0.00% 99.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7552-7555 1 0.00% 99.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7616-7619 1 0.00% 99.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7680-7683 2 0.01% 99.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7744-7747 1 0.00% 99.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7872-7875 2 0.01% 99.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7936-7939 1 0.00% 99.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8064-8067 3 0.01% 99.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8192-8195 4 0.01% 99.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8384-8387 2 0.01% 99.60% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8640-8643 2 0.01% 99.60% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8768-8771 1 0.00% 99.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8896-8899 1 0.00% 99.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8960-8963 1 0.00% 99.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9088-9091 1 0.00% 99.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9216-9219 4 0.01% 99.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9408-9411 1 0.00% 99.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9536-9539 1 0.00% 99.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9600-9603 1 0.00% 99.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9728-9731 1 0.00% 99.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9792-9795 1 0.00% 99.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9856-9859 1 0.00% 99.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10048-10051 1 0.00% 99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10176-10179 2 0.01% 99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10496-10499 1 0.00% 99.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10560-10563 1 0.00% 99.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10752-10755 1 0.00% 99.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11008-11011 1 0.00% 99.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11136-11139 2 0.01% 99.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11264-11267 2 0.01% 99.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11520-11523 2 0.01% 99.68% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11648-11651 1 0.00% 99.68% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11712-11715 2 0.01% 99.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11840-11843 1 0.00% 99.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11968-11971 1 0.00% 99.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12032-12035 1 0.00% 99.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12224-12227 1 0.00% 99.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12288-12291 1 0.00% 99.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12544-12547 1 0.00% 99.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12672-12675 1 0.00% 99.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12736-12739 2 0.01% 99.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12800-12803 1 0.00% 99.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12928-12931 1 0.00% 99.72% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13056-13059 1 0.00% 99.72% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13120-13123 1 0.00% 99.72% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13248-13251 1 0.00% 99.72% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13440-13443 1 0.00% 99.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13504-13507 1 0.00% 99.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13568-13571 1 0.00% 99.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13696-13699 1 0.00% 99.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13888-13891 2 0.01% 99.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14144-14147 1 0.00% 99.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14272-14275 1 0.00% 99.74% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14336-14339 1 0.00% 99.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14400-14403 1 0.00% 99.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14592-14595 1 0.00% 99.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14656-14659 1 0.00% 99.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14720-14723 1 0.00% 99.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14784-14787 2 0.01% 99.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14912-14915 4 0.01% 99.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14976-14979 2 0.01% 99.78% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15040-15043 3 0.01% 99.79% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15104-15107 1 0.00% 99.79% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15168-15171 2 0.01% 99.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15232-15235 3 0.01% 99.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15296-15299 5 0.01% 99.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15360-15363 8 0.02% 99.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15424-15427 1 0.00% 99.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15488-15491 1 0.00% 99.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15552-15555 1 0.00% 99.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15680-15683 1 0.00% 99.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15808-15811 2 0.01% 99.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16000-16003 1 0.00% 99.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16064-16067 1 0.00% 99.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16128-16131 2 0.01% 99.87% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16192-16195 3 0.01% 99.87% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16256-16259 11 0.03% 99.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16320-16323 14 0.04% 99.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16384-16387 22 0.06% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 37207 # Bytes accessed per row activation
-system.physmem.totQLat 2596442750 # Total ticks spent queuing
-system.physmem.totMemAccLat 4566061500 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 511280000 # Total ticks spent in databus transfers
-system.physmem.totBankLat 1458338750 # Total ticks spent accessing banks
-system.physmem.avgQLat 25391.59 # Average queueing delay per DRAM burst
-system.physmem.avgBankLat 14261.64 # Average bank access latency per DRAM burst
+system.physmem.wrQLenPdf::0 110 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 67 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 65 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 61 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 58 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 57 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 54 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 54 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 53 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 53 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 53 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 52 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 52 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 52 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 53 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 1029 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 1079 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 1337 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 3068 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 3176 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 3199 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 3215 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 3295 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 3317 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 3341 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 4472 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 3777 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 3885 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 4534 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 4146 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 4247 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 4212 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 4224 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 1287 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 1217 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 1095 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 1013 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 1004 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 996 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 896 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 877 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 856 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 814 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 759 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 656 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 558 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 491 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 418 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 353 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 269 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 223 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 163 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 123 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 95 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 57 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 43 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 31 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::57 20 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::58 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::59 10 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::60 11 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::61 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::62 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::63 8 # What write queue length does an incoming req see
+system.physmem.bytesPerActivate::samples 22863 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 371.369637 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 216.870030 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 366.414967 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 7224 31.60% 31.60% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 5292 23.15% 54.74% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 2324 10.16% 64.91% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 1423 6.22% 71.13% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 882 3.86% 74.99% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 607 2.65% 77.65% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 442 1.93% 79.58% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 389 1.70% 81.28% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 4280 18.72% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 22863 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 4109 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 24.004867 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 117.614100 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-255 4100 99.78% 99.78% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::256-511 6 0.15% 99.93% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::512-767 1 0.02% 99.95% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2560-2815 1 0.02% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::6656-6911 1 0.02% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::total 4109 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 4109 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 18.208323 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 17.187975 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 6.583219 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::0-1 44 1.07% 1.07% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::2-3 6 0.15% 1.22% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::4-5 4 0.10% 1.31% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::6-7 4 0.10% 1.41% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::8-9 2 0.05% 1.46% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::14-15 4 0.10% 1.56% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16-17 2755 67.05% 68.61% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18-19 853 20.76% 89.36% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20-21 55 1.34% 90.70% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22-23 41 1.00% 91.70% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24-25 36 0.88% 92.58% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26-27 45 1.10% 93.67% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::28-29 25 0.61% 94.28% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::30-31 36 0.88% 95.16% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::32-33 20 0.49% 95.64% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::34-35 26 0.63% 96.28% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::36-37 28 0.68% 96.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::38-39 10 0.24% 97.20% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::40-41 24 0.58% 97.79% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::42-43 13 0.32% 98.10% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::44-45 21 0.51% 98.61% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::46-47 18 0.44% 99.05% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::48-49 6 0.15% 99.20% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::50-51 4 0.10% 99.29% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::52-53 10 0.24% 99.54% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::56-57 1 0.02% 99.56% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::58-59 2 0.05% 99.61% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::60-61 1 0.02% 99.63% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::62-63 4 0.10% 99.73% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::64-65 9 0.22% 99.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::68-69 1 0.02% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::76-77 1 0.02% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 4109 # Writes before turning the bus around for reads
+system.physmem.totQLat 2553947750 # Total ticks spent queuing
+system.physmem.totMemAccLat 4444375250 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 493180000 # Total ticks spent in databus transfers
+system.physmem.totBankLat 1397247500 # Total ticks spent accessing banks
+system.physmem.avgQLat 25892.65 # Average queueing delay per DRAM burst
+system.physmem.avgBankLat 14165.70 # Average bank access latency per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 44653.24 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1.27 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 0.98 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1.27 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 0.98 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 45058.35 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1.23 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 0.93 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1.23 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 0.93 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.02 # Data bus utilization in percentage
system.physmem.busUtilRead 0.01 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.01 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 0.00 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 0.11 # Average write queue length when enqueuing
-system.physmem.readRowHits 86197 # Number of row buffer hits during reads
-system.physmem.writeRowHits 57226 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 84.30 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 73.02 # Row buffer hit rate for writes
-system.physmem.avgGap 28429655.53 # Average gap between requests
-system.physmem.pageHitRate 79.40 # Row buffer hit rate, read and write combined
-system.physmem.prechargeAllPercent 0.13 # Percentage of time for which DRAM has all the banks in precharge state
-system.membus.throughput 6440814 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 424797 # Transaction distribution
-system.membus.trans_dist::ReadResp 424797 # Transaction distribution
-system.membus.trans_dist::WriteReq 7056 # Transaction distribution
-system.membus.trans_dist::WriteResp 7056 # Transaction distribution
-system.membus.trans_dist::Writeback 78374 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 877 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 877 # Transaction distribution
-system.membus.trans_dist::ReadExReq 80570 # Transaction distribution
-system.membus.trans_dist::ReadExResp 80570 # Transaction distribution
-system.membus.trans_dist::MessageReq 957 # Transaction distribution
-system.membus.trans_dist::MessageResp 957 # Transaction distribution
-system.membus.pkt_count_system.apicbridge.master::system.cpu0.interrupts.int_slave 1914 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.apicbridge.master::total 1914 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 312158 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::system.cpu0.interrupts.pio 497710 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 221000 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::total 1030868 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 68894 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::total 68894 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 1101676 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.apicbridge.master::system.cpu0.interrupts.int_slave 3828 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.apicbridge.master::total 3828 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.l2c.mem_side::system.bridge.slave 160435 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.l2c.mem_side::system.cpu0.interrupts.pio 995417 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.l2c.mem_side::system.physmem.port 8741760 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.l2c.mem_side::total 9897612 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 2820864 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.iocache.mem_side::total 2820864 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 12722304 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 32756791 # Total data (bytes)
-system.membus.snoop_data_through_bus 332608 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 164980499 # Layer occupancy (ticks)
+system.physmem.avgRdQLen 1.01 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 10.06 # Average write queue length when enqueuing
+system.physmem.readRowHits 80976 # Number of row buffer hits during reads
+system.physmem.writeRowHits 55952 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 82.10 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 74.78 # Row buffer hit rate for writes
+system.physmem.avgGap 29592881.75 # Average gap between requests
+system.physmem.pageHitRate 78.94 # Row buffer hit rate, read and write combined
+system.physmem.prechargeAllPercent 0.12 # Percentage of time for which DRAM has all the banks in precharge state
+system.membus.throughput 6444852 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 422305 # Transaction distribution
+system.membus.trans_dist::ReadResp 422303 # Transaction distribution
+system.membus.trans_dist::WriteReq 6370 # Transaction distribution
+system.membus.trans_dist::WriteResp 6370 # Transaction distribution
+system.membus.trans_dist::Writeback 74818 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 747 # Transaction distribution
+system.membus.trans_dist::UpgradeResp 747 # Transaction distribution
+system.membus.trans_dist::ReadExReq 78043 # Transaction distribution
+system.membus.trans_dist::ReadExResp 78043 # Transaction distribution
+system.membus.trans_dist::MessageReq 885 # Transaction distribution
+system.membus.trans_dist::MessageResp 885 # Transaction distribution
+system.membus.trans_dist::BadAddressError 2 # Transaction distribution
+system.membus.pkt_count_system.apicbridge.master::system.cpu0.interrupts.int_slave 1770 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.apicbridge.master::total 1770 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 309432 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::system.cpu0.interrupts.pio 497538 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 212160 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::system.membus.badaddr_responder.pio 4 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::total 1019134 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 66106 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::total 66106 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 1087010 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.apicbridge.master::system.cpu0.interrupts.int_slave 3540 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.apicbridge.master::total 3540 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.l2c.mem_side::system.bridge.slave 158682 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.l2c.mem_side::system.cpu0.interrupts.pio 995073 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.l2c.mem_side::system.physmem.port 8391680 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.l2c.mem_side::total 9545435 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 2715776 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.iocache.mem_side::total 2715776 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 12264751 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 32837413 # Total data (bytes)
+system.membus.snoop_data_through_bus 287680 # Total snoop data (bytes)
+system.membus.reqLayer0.occupancy 162853500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer1.occupancy 315323500 # Layer occupancy (ticks)
+system.membus.reqLayer1.occupancy 315156500 # Layer occupancy (ticks)
system.membus.reqLayer1.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer2.occupancy 1914000 # Layer occupancy (ticks)
+system.membus.reqLayer2.occupancy 1770000 # Layer occupancy (ticks)
system.membus.reqLayer2.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer3.occupancy 859913497 # Layer occupancy (ticks)
+system.membus.reqLayer3.occupancy 821391499 # Layer occupancy (ticks)
system.membus.reqLayer3.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer0.occupancy 957000 # Layer occupancy (ticks)
+system.membus.reqLayer4.occupancy 2500 # Layer occupancy (ticks)
+system.membus.reqLayer4.utilization 0.0 # Layer utilization (%)
+system.membus.respLayer0.occupancy 885000 # Layer occupancy (ticks)
system.membus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer2.occupancy 1658568572 # Layer occupancy (ticks)
+system.membus.respLayer2.occupancy 1625485201 # Layer occupancy (ticks)
system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.membus.respLayer4.occupancy 223775499 # Layer occupancy (ticks)
+system.membus.respLayer4.occupancy 213559749 # Layer occupancy (ticks)
system.membus.respLayer4.utilization 0.0 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.l2c.tags.replacements 103968 # number of replacements
-system.l2c.tags.tagsinuse 64819.095791 # Cycle average of tags in use
-system.l2c.tags.total_refs 3669692 # Total number of references to valid blocks.
-system.l2c.tags.sampled_refs 168243 # Sample count of references to valid blocks.
-system.l2c.tags.avg_refs 21.811855 # Average number of references to valid blocks.
+system.l2c.tags.replacements 104632 # number of replacements
+system.l2c.tags.tagsinuse 64756.494280 # Cycle average of tags in use
+system.l2c.tags.total_refs 3664896 # Total number of references to valid blocks.
+system.l2c.tags.sampled_refs 168700 # Sample count of references to valid blocks.
+system.l2c.tags.avg_refs 21.724339 # Average number of references to valid blocks.
system.l2c.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.l2c.tags.occ_blocks::writebacks 51211.809516 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu0.itb.walker 0.121912 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu0.inst 1304.363790 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu0.data 4492.907273 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu1.inst 251.742289 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu1.data 1518.622796 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu2.dtb.walker 11.780510 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu2.itb.walker 0.958868 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu2.inst 1352.233300 # Average occupied blocks per requestor
-system.l2c.tags.occ_blocks::cpu2.data 4674.555536 # Average occupied blocks per requestor
-system.l2c.tags.occ_percent::writebacks 0.781430 # Average percentage of cache occupancy
+system.l2c.tags.occ_blocks::writebacks 51511.220399 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.itb.walker 0.131167 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.inst 1228.361726 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.data 4265.224240 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu1.inst 282.161159 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu1.data 1465.784470 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu2.dtb.walker 10.322385 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu2.itb.walker 0.042344 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu2.inst 1365.490726 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu2.data 4627.755664 # Average occupied blocks per requestor
+system.l2c.tags.occ_percent::writebacks 0.785999 # Average percentage of cache occupancy
system.l2c.tags.occ_percent::cpu0.itb.walker 0.000002 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu0.inst 0.019903 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu0.data 0.068556 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu1.inst 0.003841 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu1.data 0.023172 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu2.dtb.walker 0.000180 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu2.itb.walker 0.000015 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu2.inst 0.020633 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::cpu2.data 0.071328 # Average percentage of cache occupancy
-system.l2c.tags.occ_percent::total 0.989061 # Average percentage of cache occupancy
-system.l2c.tags.occ_task_id_blocks::1024 64275 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::0 60 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::1 238 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::2 3733 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::3 7385 # Occupied blocks per task id
-system.l2c.tags.age_task_id_blocks_1024::4 52859 # Occupied blocks per task id
-system.l2c.tags.occ_task_id_percent::1024 0.980759 # Percentage of cache occupancy per task id
-system.l2c.tags.tag_accesses 33713228 # Number of tag accesses
-system.l2c.tags.data_accesses 33713228 # Number of data accesses
-system.l2c.ReadReq_hits::cpu0.dtb.walker 21716 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.itb.walker 11486 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.inst 326601 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.data 505560 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.dtb.walker 10498 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.itb.walker 5651 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.inst 148959 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.data 223967 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu2.dtb.walker 55385 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu2.itb.walker 11312 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu2.inst 366888 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu2.data 576803 # number of ReadReq hits
-system.l2c.ReadReq_hits::total 2264826 # number of ReadReq hits
+system.l2c.tags.occ_percent::cpu0.inst 0.018743 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu0.data 0.065082 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu1.inst 0.004305 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu1.data 0.022366 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu2.dtb.walker 0.000158 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu2.itb.walker 0.000001 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu2.inst 0.020836 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu2.data 0.070614 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::total 0.988106 # Average percentage of cache occupancy
+system.l2c.tags.occ_task_id_blocks::1024 64068 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::0 75 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::1 252 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::2 2732 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::3 7219 # Occupied blocks per task id
+system.l2c.tags.age_task_id_blocks_1024::4 53790 # Occupied blocks per task id
+system.l2c.tags.occ_task_id_percent::1024 0.977600 # Percentage of cache occupancy per task id
+system.l2c.tags.tag_accesses 33688290 # Number of tag accesses
+system.l2c.tags.data_accesses 33688290 # Number of data accesses
+system.l2c.ReadReq_hits::cpu0.dtb.walker 22061 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.itb.walker 11615 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.inst 344470 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.data 519863 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.dtb.walker 10165 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.itb.walker 5243 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.inst 139799 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.data 221175 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu2.dtb.walker 54188 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu2.itb.walker 10719 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu2.inst 354261 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu2.data 566062 # number of ReadReq hits
+system.l2c.ReadReq_hits::total 2259621 # number of ReadReq hits
system.l2c.WriteReq_hits::cpu0.itb.walker 2 # number of WriteReq hits
system.l2c.WriteReq_hits::total 2 # number of WriteReq hits
-system.l2c.Writeback_hits::writebacks 1544272 # number of Writeback hits
-system.l2c.Writeback_hits::total 1544272 # number of Writeback hits
-system.l2c.UpgradeReq_hits::cpu0.data 123 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::cpu1.data 38 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::cpu2.data 95 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::total 256 # number of UpgradeReq hits
-system.l2c.ReadExReq_hits::cpu0.data 65648 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::cpu1.data 35064 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::cpu2.data 65209 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::total 165921 # number of ReadExReq hits
-system.l2c.demand_hits::cpu0.dtb.walker 21716 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.itb.walker 11488 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.inst 326601 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.data 571208 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.dtb.walker 10498 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.itb.walker 5651 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.inst 148959 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.data 259031 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu2.dtb.walker 55385 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu2.itb.walker 11312 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu2.inst 366888 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu2.data 642012 # number of demand (read+write) hits
-system.l2c.demand_hits::total 2430749 # number of demand (read+write) hits
-system.l2c.overall_hits::cpu0.dtb.walker 21716 # number of overall hits
-system.l2c.overall_hits::cpu0.itb.walker 11488 # number of overall hits
-system.l2c.overall_hits::cpu0.inst 326601 # number of overall hits
-system.l2c.overall_hits::cpu0.data 571208 # number of overall hits
-system.l2c.overall_hits::cpu1.dtb.walker 10498 # number of overall hits
-system.l2c.overall_hits::cpu1.itb.walker 5651 # number of overall hits
-system.l2c.overall_hits::cpu1.inst 148959 # number of overall hits
-system.l2c.overall_hits::cpu1.data 259031 # number of overall hits
-system.l2c.overall_hits::cpu2.dtb.walker 55385 # number of overall hits
-system.l2c.overall_hits::cpu2.itb.walker 11312 # number of overall hits
-system.l2c.overall_hits::cpu2.inst 366888 # number of overall hits
-system.l2c.overall_hits::cpu2.data 642012 # number of overall hits
-system.l2c.overall_hits::total 2430749 # number of overall hits
+system.l2c.Writeback_hits::writebacks 1545523 # number of Writeback hits
+system.l2c.Writeback_hits::total 1545523 # number of Writeback hits
+system.l2c.UpgradeReq_hits::cpu0.data 137 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::cpu1.data 46 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::cpu2.data 93 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::total 276 # number of UpgradeReq hits
+system.l2c.ReadExReq_hits::cpu0.data 73996 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::cpu1.data 34699 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::cpu2.data 57996 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::total 166691 # number of ReadExReq hits
+system.l2c.demand_hits::cpu0.dtb.walker 22061 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.itb.walker 11617 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.inst 344470 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.data 593859 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.dtb.walker 10165 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.itb.walker 5243 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.inst 139799 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.data 255874 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu2.dtb.walker 54188 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu2.itb.walker 10719 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu2.inst 354261 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu2.data 624058 # number of demand (read+write) hits
+system.l2c.demand_hits::total 2426314 # number of demand (read+write) hits
+system.l2c.overall_hits::cpu0.dtb.walker 22061 # number of overall hits
+system.l2c.overall_hits::cpu0.itb.walker 11617 # number of overall hits
+system.l2c.overall_hits::cpu0.inst 344470 # number of overall hits
+system.l2c.overall_hits::cpu0.data 593859 # number of overall hits
+system.l2c.overall_hits::cpu1.dtb.walker 10165 # number of overall hits
+system.l2c.overall_hits::cpu1.itb.walker 5243 # number of overall hits
+system.l2c.overall_hits::cpu1.inst 139799 # number of overall hits
+system.l2c.overall_hits::cpu1.data 255874 # number of overall hits
+system.l2c.overall_hits::cpu2.dtb.walker 54188 # number of overall hits
+system.l2c.overall_hits::cpu2.itb.walker 10719 # number of overall hits
+system.l2c.overall_hits::cpu2.inst 354261 # number of overall hits
+system.l2c.overall_hits::cpu2.data 624058 # number of overall hits
+system.l2c.overall_hits::total 2426314 # number of overall hits
system.l2c.ReadReq_misses::cpu0.itb.walker 4 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu0.inst 5997 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu0.data 15878 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.inst 2150 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.data 4005 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu2.dtb.walker 34 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu0.inst 6868 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu0.data 16704 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.inst 1533 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.data 3888 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu2.dtb.walker 26 # number of ReadReq misses
system.l2c.ReadReq_misses::cpu2.itb.walker 2 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu2.inst 7008 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu2.data 12968 # number of ReadReq misses
-system.l2c.ReadReq_misses::total 48046 # number of ReadReq misses
-system.l2c.UpgradeReq_misses::cpu0.data 707 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::cpu1.data 185 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::cpu2.data 493 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::total 1385 # number of UpgradeReq misses
-system.l2c.ReadExReq_misses::cpu0.data 73415 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::cpu1.data 23238 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::cpu2.data 33467 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::total 130120 # number of ReadExReq misses
+system.l2c.ReadReq_misses::cpu2.inst 6752 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu2.data 12246 # number of ReadReq misses
+system.l2c.ReadReq_misses::total 48023 # number of ReadReq misses
+system.l2c.UpgradeReq_misses::cpu0.data 754 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::cpu1.data 206 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::cpu2.data 371 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::total 1331 # number of UpgradeReq misses
+system.l2c.ReadExReq_misses::cpu0.data 74862 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::cpu1.data 23137 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::cpu2.data 32148 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::total 130147 # number of ReadExReq misses
system.l2c.demand_misses::cpu0.itb.walker 4 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.inst 5997 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.data 89293 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.inst 2150 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.data 27243 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu2.dtb.walker 34 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.inst 6868 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.data 91566 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.inst 1533 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.data 27025 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu2.dtb.walker 26 # number of demand (read+write) misses
system.l2c.demand_misses::cpu2.itb.walker 2 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu2.inst 7008 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu2.data 46435 # number of demand (read+write) misses
-system.l2c.demand_misses::total 178166 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu2.inst 6752 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu2.data 44394 # number of demand (read+write) misses
+system.l2c.demand_misses::total 178170 # number of demand (read+write) misses
system.l2c.overall_misses::cpu0.itb.walker 4 # number of overall misses
-system.l2c.overall_misses::cpu0.inst 5997 # number of overall misses
-system.l2c.overall_misses::cpu0.data 89293 # number of overall misses
-system.l2c.overall_misses::cpu1.inst 2150 # number of overall misses
-system.l2c.overall_misses::cpu1.data 27243 # number of overall misses
-system.l2c.overall_misses::cpu2.dtb.walker 34 # number of overall misses
+system.l2c.overall_misses::cpu0.inst 6868 # number of overall misses
+system.l2c.overall_misses::cpu0.data 91566 # number of overall misses
+system.l2c.overall_misses::cpu1.inst 1533 # number of overall misses
+system.l2c.overall_misses::cpu1.data 27025 # number of overall misses
+system.l2c.overall_misses::cpu2.dtb.walker 26 # number of overall misses
system.l2c.overall_misses::cpu2.itb.walker 2 # number of overall misses
-system.l2c.overall_misses::cpu2.inst 7008 # number of overall misses
-system.l2c.overall_misses::cpu2.data 46435 # number of overall misses
-system.l2c.overall_misses::total 178166 # number of overall misses
-system.l2c.ReadReq_miss_latency::cpu1.inst 161561250 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu1.data 314335492 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu2.dtb.walker 2727499 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu2.itb.walker 170750 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu2.inst 583607489 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu2.data 1035968985 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::total 2098371465 # number of ReadReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu1.data 3143902 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu2.data 6170749 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::total 9314651 # number of UpgradeReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu1.data 1653854893 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu2.data 2482673598 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::total 4136528491 # number of ReadExReq miss cycles
-system.l2c.demand_miss_latency::cpu1.inst 161561250 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.data 1968190385 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu2.dtb.walker 2727499 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu2.itb.walker 170750 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu2.inst 583607489 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu2.data 3518642583 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::total 6234899956 # number of demand (read+write) miss cycles
-system.l2c.overall_miss_latency::cpu1.inst 161561250 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.data 1968190385 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu2.dtb.walker 2727499 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu2.itb.walker 170750 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu2.inst 583607489 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu2.data 3518642583 # number of overall miss cycles
-system.l2c.overall_miss_latency::total 6234899956 # number of overall miss cycles
-system.l2c.ReadReq_accesses::cpu0.dtb.walker 21716 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.itb.walker 11490 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.inst 332598 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.data 521438 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.dtb.walker 10498 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.itb.walker 5651 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.inst 151109 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.data 227972 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu2.dtb.walker 55419 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu2.itb.walker 11314 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu2.inst 373896 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu2.data 589771 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::total 2312872 # number of ReadReq accesses(hits+misses)
+system.l2c.overall_misses::cpu2.inst 6752 # number of overall misses
+system.l2c.overall_misses::cpu2.data 44394 # number of overall misses
+system.l2c.overall_misses::total 178170 # number of overall misses
+system.l2c.ReadReq_miss_latency::cpu1.inst 112485250 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu1.data 293047996 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu2.dtb.walker 2104000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu2.itb.walker 149000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu2.inst 524939486 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu2.data 946518491 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::total 1879244223 # number of ReadReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu1.data 2976906 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu2.data 4826300 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::total 7803206 # number of UpgradeReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu1.data 1584451415 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu2.data 2283457099 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::total 3867908514 # number of ReadExReq miss cycles
+system.l2c.demand_miss_latency::cpu1.inst 112485250 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.data 1877499411 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu2.dtb.walker 2104000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu2.itb.walker 149000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu2.inst 524939486 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu2.data 3229975590 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::total 5747152737 # number of demand (read+write) miss cycles
+system.l2c.overall_miss_latency::cpu1.inst 112485250 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.data 1877499411 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu2.dtb.walker 2104000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu2.itb.walker 149000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu2.inst 524939486 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu2.data 3229975590 # number of overall miss cycles
+system.l2c.overall_miss_latency::total 5747152737 # number of overall miss cycles
+system.l2c.ReadReq_accesses::cpu0.dtb.walker 22061 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.itb.walker 11619 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.inst 351338 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.data 536567 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.dtb.walker 10165 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.itb.walker 5243 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.inst 141332 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.data 225063 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu2.dtb.walker 54214 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu2.itb.walker 10721 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu2.inst 361013 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu2.data 578308 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::total 2307644 # number of ReadReq accesses(hits+misses)
system.l2c.WriteReq_accesses::cpu0.itb.walker 2 # number of WriteReq accesses(hits+misses)
system.l2c.WriteReq_accesses::total 2 # number of WriteReq accesses(hits+misses)
-system.l2c.Writeback_accesses::writebacks 1544272 # number of Writeback accesses(hits+misses)
-system.l2c.Writeback_accesses::total 1544272 # number of Writeback accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu0.data 830 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu1.data 223 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu2.data 588 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::total 1641 # number of UpgradeReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu0.data 139063 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu1.data 58302 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu2.data 98676 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::total 296041 # number of ReadExReq accesses(hits+misses)
-system.l2c.demand_accesses::cpu0.dtb.walker 21716 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.itb.walker 11492 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.inst 332598 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.data 660501 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.dtb.walker 10498 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.itb.walker 5651 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.inst 151109 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.data 286274 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu2.dtb.walker 55419 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu2.itb.walker 11314 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu2.inst 373896 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu2.data 688447 # number of demand (read+write) accesses
-system.l2c.demand_accesses::total 2608915 # number of demand (read+write) accesses
-system.l2c.overall_accesses::cpu0.dtb.walker 21716 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.itb.walker 11492 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.inst 332598 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.data 660501 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.dtb.walker 10498 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.itb.walker 5651 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.inst 151109 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.data 286274 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu2.dtb.walker 55419 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu2.itb.walker 11314 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu2.inst 373896 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu2.data 688447 # number of overall (read+write) accesses
-system.l2c.overall_accesses::total 2608915 # number of overall (read+write) accesses
-system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.000348 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu0.inst 0.018031 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu0.data 0.030450 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.inst 0.014228 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.data 0.017568 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu2.dtb.walker 0.000614 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu2.itb.walker 0.000177 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu2.inst 0.018743 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu2.data 0.021988 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::total 0.020773 # miss rate for ReadReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu0.data 0.851807 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu1.data 0.829596 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu2.data 0.838435 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::total 0.843998 # miss rate for UpgradeReq accesses
-system.l2c.ReadExReq_miss_rate::cpu0.data 0.527926 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::cpu1.data 0.398580 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::cpu2.data 0.339160 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::total 0.439534 # miss rate for ReadExReq accesses
-system.l2c.demand_miss_rate::cpu0.itb.walker 0.000348 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.inst 0.018031 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.data 0.135190 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.inst 0.014228 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.data 0.095164 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu2.dtb.walker 0.000614 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu2.itb.walker 0.000177 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu2.inst 0.018743 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu2.data 0.067449 # miss rate for demand accesses
-system.l2c.demand_miss_rate::total 0.068291 # miss rate for demand accesses
-system.l2c.overall_miss_rate::cpu0.itb.walker 0.000348 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.inst 0.018031 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.data 0.135190 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.inst 0.014228 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.data 0.095164 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu2.dtb.walker 0.000614 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu2.itb.walker 0.000177 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu2.inst 0.018743 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu2.data 0.067449 # miss rate for overall accesses
-system.l2c.overall_miss_rate::total 0.068291 # miss rate for overall accesses
-system.l2c.ReadReq_avg_miss_latency::cpu1.inst 75144.767442 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu1.data 78485.765793 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu2.dtb.walker 80220.558824 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu2.itb.walker 85375 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu2.inst 83277.324344 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu2.data 79886.565777 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::total 43674.217729 # average ReadReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 16994.064865 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu2.data 12516.732252 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::total 6725.379783 # average UpgradeReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu1.data 71170.276831 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu2.data 74182.735172 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::total 31790.105218 # average ReadExReq miss latency
-system.l2c.demand_avg_miss_latency::cpu1.inst 75144.767442 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.data 72245.728628 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu2.dtb.walker 80220.558824 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu2.itb.walker 85375 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu2.inst 83277.324344 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu2.data 75775.655928 # average overall miss latency
-system.l2c.demand_avg_miss_latency::total 34994.892157 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.inst 75144.767442 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.data 72245.728628 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu2.dtb.walker 80220.558824 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu2.itb.walker 85375 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu2.inst 83277.324344 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu2.data 75775.655928 # average overall miss latency
-system.l2c.overall_avg_miss_latency::total 34994.892157 # average overall miss latency
+system.l2c.Writeback_accesses::writebacks 1545523 # number of Writeback accesses(hits+misses)
+system.l2c.Writeback_accesses::total 1545523 # number of Writeback accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu0.data 891 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu1.data 252 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu2.data 464 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::total 1607 # number of UpgradeReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu0.data 148858 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu1.data 57836 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu2.data 90144 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::total 296838 # number of ReadExReq accesses(hits+misses)
+system.l2c.demand_accesses::cpu0.dtb.walker 22061 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.itb.walker 11621 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.inst 351338 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.data 685425 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.dtb.walker 10165 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.itb.walker 5243 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.inst 141332 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.data 282899 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu2.dtb.walker 54214 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu2.itb.walker 10721 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu2.inst 361013 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu2.data 668452 # number of demand (read+write) accesses
+system.l2c.demand_accesses::total 2604484 # number of demand (read+write) accesses
+system.l2c.overall_accesses::cpu0.dtb.walker 22061 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.itb.walker 11621 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.inst 351338 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.data 685425 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.dtb.walker 10165 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.itb.walker 5243 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.inst 141332 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.data 282899 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu2.dtb.walker 54214 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu2.itb.walker 10721 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu2.inst 361013 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu2.data 668452 # number of overall (read+write) accesses
+system.l2c.overall_accesses::total 2604484 # number of overall (read+write) accesses
+system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.000344 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu0.inst 0.019548 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu0.data 0.031131 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.inst 0.010847 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.data 0.017275 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu2.dtb.walker 0.000480 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu2.itb.walker 0.000187 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu2.inst 0.018703 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu2.data 0.021176 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::total 0.020810 # miss rate for ReadReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu0.data 0.846240 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu1.data 0.817460 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu2.data 0.799569 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::total 0.828251 # miss rate for UpgradeReq accesses
+system.l2c.ReadExReq_miss_rate::cpu0.data 0.502909 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::cpu1.data 0.400045 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::cpu2.data 0.356629 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::total 0.438445 # miss rate for ReadExReq accesses
+system.l2c.demand_miss_rate::cpu0.itb.walker 0.000344 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.inst 0.019548 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.data 0.133590 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.inst 0.010847 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.data 0.095529 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu2.dtb.walker 0.000480 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu2.itb.walker 0.000187 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu2.inst 0.018703 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu2.data 0.066413 # miss rate for demand accesses
+system.l2c.demand_miss_rate::total 0.068409 # miss rate for demand accesses
+system.l2c.overall_miss_rate::cpu0.itb.walker 0.000344 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.inst 0.019548 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.data 0.133590 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.inst 0.010847 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.data 0.095529 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu2.dtb.walker 0.000480 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu2.itb.walker 0.000187 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu2.inst 0.018703 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu2.data 0.066413 # miss rate for overall accesses
+system.l2c.overall_miss_rate::total 0.068409 # miss rate for overall accesses
+system.l2c.ReadReq_avg_miss_latency::cpu1.inst 73375.896934 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu1.data 75372.426955 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu2.dtb.walker 80923.076923 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu2.itb.walker 74500 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu2.inst 77745.776955 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu2.data 77292.053813 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::total 39132.170481 # average ReadReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 14451 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu2.data 13008.894879 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::total 5862.664162 # average UpgradeReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu1.data 68481.281713 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu2.data 71029.522801 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::total 29719.536478 # average ReadExReq miss latency
+system.l2c.demand_avg_miss_latency::cpu1.inst 73375.896934 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.data 69472.688659 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu2.dtb.walker 80923.076923 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu2.itb.walker 74500 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu2.inst 77745.776955 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu2.data 72757.030004 # average overall miss latency
+system.l2c.demand_avg_miss_latency::total 32256.568092 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.inst 73375.896934 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.data 69472.688659 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu2.dtb.walker 80923.076923 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu2.itb.walker 74500 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu2.inst 77745.776955 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu2.data 72757.030004 # average overall miss latency
+system.l2c.overall_avg_miss_latency::total 32256.568092 # average overall miss latency
system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -723,131 +641,131 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av
system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.l2c.fast_writes 0 # number of fast writes performed
system.l2c.cache_copies 0 # number of cache copies performed
-system.l2c.writebacks::writebacks 95311 # number of writebacks
-system.l2c.writebacks::total 95311 # number of writebacks
-system.l2c.ReadReq_mshr_hits::cpu2.inst 2 # number of ReadReq MSHR hits
-system.l2c.ReadReq_mshr_hits::total 2 # number of ReadReq MSHR hits
-system.l2c.demand_mshr_hits::cpu2.inst 2 # number of demand (read+write) MSHR hits
-system.l2c.demand_mshr_hits::total 2 # number of demand (read+write) MSHR hits
-system.l2c.overall_mshr_hits::cpu2.inst 2 # number of overall MSHR hits
-system.l2c.overall_mshr_hits::total 2 # number of overall MSHR hits
-system.l2c.ReadReq_mshr_misses::cpu1.inst 2150 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu1.data 4005 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu2.dtb.walker 34 # number of ReadReq MSHR misses
+system.l2c.writebacks::writebacks 95814 # number of writebacks
+system.l2c.writebacks::total 95814 # number of writebacks
+system.l2c.ReadReq_mshr_hits::cpu2.inst 1 # number of ReadReq MSHR hits
+system.l2c.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits
+system.l2c.demand_mshr_hits::cpu2.inst 1 # number of demand (read+write) MSHR hits
+system.l2c.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits
+system.l2c.overall_mshr_hits::cpu2.inst 1 # number of overall MSHR hits
+system.l2c.overall_mshr_hits::total 1 # number of overall MSHR hits
+system.l2c.ReadReq_mshr_misses::cpu1.inst 1533 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu1.data 3888 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu2.dtb.walker 26 # number of ReadReq MSHR misses
system.l2c.ReadReq_mshr_misses::cpu2.itb.walker 2 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu2.inst 7006 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu2.data 12968 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::total 26165 # number of ReadReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu1.data 185 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu2.data 493 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::total 678 # number of UpgradeReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu1.data 23238 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu2.data 33467 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::total 56705 # number of ReadExReq MSHR misses
-system.l2c.demand_mshr_misses::cpu1.inst 2150 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.data 27243 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu2.dtb.walker 34 # number of demand (read+write) MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu2.inst 6751 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu2.data 12246 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::total 24446 # number of ReadReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu1.data 206 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu2.data 371 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::total 577 # number of UpgradeReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu1.data 23137 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu2.data 32148 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::total 55285 # number of ReadExReq MSHR misses
+system.l2c.demand_mshr_misses::cpu1.inst 1533 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.data 27025 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu2.dtb.walker 26 # number of demand (read+write) MSHR misses
system.l2c.demand_mshr_misses::cpu2.itb.walker 2 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu2.inst 7006 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu2.data 46435 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::total 82870 # number of demand (read+write) MSHR misses
-system.l2c.overall_mshr_misses::cpu1.inst 2150 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.data 27243 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu2.dtb.walker 34 # number of overall MSHR misses
+system.l2c.demand_mshr_misses::cpu2.inst 6751 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu2.data 44394 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::total 79731 # number of demand (read+write) MSHR misses
+system.l2c.overall_mshr_misses::cpu1.inst 1533 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.data 27025 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu2.dtb.walker 26 # number of overall MSHR misses
system.l2c.overall_mshr_misses::cpu2.itb.walker 2 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu2.inst 7006 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu2.data 46435 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::total 82870 # number of overall MSHR misses
-system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 134244250 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu1.data 264246008 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu2.dtb.walker 2308001 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu2.itb.walker 145750 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu2.inst 495740261 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu2.data 873454007 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::total 1770138277 # number of ReadReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 2450173 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu2.data 5190488 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::total 7640661 # number of UpgradeReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 1355864107 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu2.data 2052275856 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::total 3408139963 # number of ReadExReq MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.inst 134244250 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.data 1620110115 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu2.dtb.walker 2308001 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu2.itb.walker 145750 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu2.inst 495740261 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu2.data 2925729863 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::total 5178278240 # number of demand (read+write) MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.inst 134244250 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.data 1620110115 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu2.dtb.walker 2308001 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu2.itb.walker 145750 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu2.inst 495740261 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu2.data 2925729863 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::total 5178278240 # number of overall MSHR miss cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 28143642000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu2.data 30477969500 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::total 58621611500 # number of ReadReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 483707000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu2.data 766316000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::total 1250023000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu1.data 28627349000 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu2.data 31244285500 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::total 59871634500 # number of overall MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.014228 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.017568 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu2.dtb.walker 0.000614 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu2.itb.walker 0.000177 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu2.inst 0.018738 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu2.data 0.021988 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::total 0.011313 # mshr miss rate for ReadReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.829596 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu2.data 0.838435 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::total 0.413163 # mshr miss rate for UpgradeReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.398580 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu2.data 0.339160 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::total 0.191544 # mshr miss rate for ReadExReq accesses
-system.l2c.demand_mshr_miss_rate::cpu1.inst 0.014228 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.data 0.095164 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu2.dtb.walker 0.000614 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu2.itb.walker 0.000177 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu2.inst 0.018738 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu2.data 0.067449 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::total 0.031764 # mshr miss rate for demand accesses
-system.l2c.overall_mshr_miss_rate::cpu1.inst 0.014228 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.data 0.095164 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu2.dtb.walker 0.000614 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu2.itb.walker 0.000177 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu2.inst 0.018738 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu2.data 0.067449 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::total 0.031764 # mshr miss rate for overall accesses
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 62439.186047 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 65979.028215 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.dtb.walker 67882.382353 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.itb.walker 72875 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.inst 70759.386383 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.data 67354.565623 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::total 67652.905676 # average ReadReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 13244.178378 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu2.data 10528.373225 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::total 11269.411504 # average UpgradeReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 58346.850288 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu2.data 61322.372964 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::total 60102.988502 # average ReadExReq mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 62439.186047 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.data 59468.858606 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu2.dtb.walker 67882.382353 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu2.itb.walker 72875 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu2.inst 70759.386383 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu2.data 63006.996081 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::total 62486.765295 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 62439.186047 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.data 59468.858606 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu2.dtb.walker 67882.382353 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu2.itb.walker 72875 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu2.inst 70759.386383 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu2.data 63006.996081 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::total 62486.765295 # average overall mshr miss latency
+system.l2c.overall_mshr_misses::cpu2.inst 6751 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu2.data 44394 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::total 79731 # number of overall MSHR misses
+system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 93050250 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu1.data 244480004 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu2.dtb.walker 1780500 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu2.itb.walker 125000 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu2.inst 440173014 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu2.data 793487001 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::total 1573095769 # number of ReadReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 2610195 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu2.data 3849868 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::total 6460063 # number of UpgradeReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 1288379085 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu2.data 1870619355 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::total 3158998440 # number of ReadExReq MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.inst 93050250 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.data 1532859089 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu2.dtb.walker 1780500 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu2.itb.walker 125000 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu2.inst 440173014 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu2.data 2664106356 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::total 4732094209 # number of demand (read+write) MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.inst 93050250 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.data 1532859089 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu2.dtb.walker 1780500 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu2.itb.walker 125000 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu2.inst 440173014 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu2.data 2664106356 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::total 4732094209 # number of overall MSHR miss cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 28007446000 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu2.data 30457930500 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::total 58465376500 # number of ReadReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 376483500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu2.data 742130500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::total 1118614000 # number of WriteReq MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu1.data 28383929500 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu2.data 31200061000 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::total 59583990500 # number of overall MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.010847 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.017275 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu2.dtb.walker 0.000480 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu2.itb.walker 0.000187 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu2.inst 0.018700 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu2.data 0.021176 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::total 0.010593 # mshr miss rate for ReadReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.817460 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu2.data 0.799569 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::total 0.359054 # mshr miss rate for UpgradeReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.400045 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu2.data 0.356629 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::total 0.186246 # mshr miss rate for ReadExReq accesses
+system.l2c.demand_mshr_miss_rate::cpu1.inst 0.010847 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.data 0.095529 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu2.dtb.walker 0.000480 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu2.itb.walker 0.000187 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu2.inst 0.018700 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu2.data 0.066413 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::total 0.030613 # mshr miss rate for demand accesses
+system.l2c.overall_mshr_miss_rate::cpu1.inst 0.010847 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.data 0.095529 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu2.dtb.walker 0.000480 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu2.itb.walker 0.000187 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu2.inst 0.018700 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu2.data 0.066413 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::total 0.030613 # mshr miss rate for overall accesses
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 60698.140900 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 62880.659465 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.dtb.walker 68480.769231 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.itb.walker 62500 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.inst 65201.157458 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu2.data 64795.606810 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::total 64349.822834 # average ReadReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 12670.849515 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu2.data 10377.002695 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::total 11195.949740 # average UpgradeReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 55684.794269 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu2.data 58187.736562 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::total 57140.244913 # average ReadExReq mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 60698.140900 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.data 56720.040296 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu2.dtb.walker 68480.769231 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu2.itb.walker 62500 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu2.inst 65201.157458 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu2.data 60010.504933 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::total 59350.744491 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 60698.140900 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.data 56720.040296 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu2.dtb.walker 68480.769231 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu2.itb.walker 62500 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu2.inst 65201.157458 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu2.data 60010.504933 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::total 59350.744491 # average overall mshr miss latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu2.data inf # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
@@ -858,44 +776,44 @@ system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data inf
system.l2c.overall_avg_mshr_uncacheable_latency::cpu2.data inf # average overall mshr uncacheable latency
system.l2c.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate
-system.iocache.tags.replacements 47574 # number of replacements
-system.iocache.tags.tagsinuse 0.092731 # Cycle average of tags in use
+system.iocache.tags.replacements 47572 # number of replacements
+system.iocache.tags.tagsinuse 0.107425 # Cycle average of tags in use
system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
-system.iocache.tags.sampled_refs 47590 # Sample count of references to valid blocks.
+system.iocache.tags.sampled_refs 47588 # Sample count of references to valid blocks.
system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.tags.warmup_cycle 5000213887009 # Cycle when the warmup percentage was hit.
-system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.092731 # Average occupied blocks per requestor
-system.iocache.tags.occ_percent::pc.south_bridge.ide 0.005796 # Average percentage of cache occupancy
-system.iocache.tags.occ_percent::total 0.005796 # Average percentage of cache occupancy
+system.iocache.tags.warmup_cycle 5000219024509 # Cycle when the warmup percentage was hit.
+system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.107425 # Average occupied blocks per requestor
+system.iocache.tags.occ_percent::pc.south_bridge.ide 0.006714 # Average percentage of cache occupancy
+system.iocache.tags.occ_percent::total 0.006714 # Average percentage of cache occupancy
system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id
system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id
system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id
-system.iocache.tags.tag_accesses 428661 # Number of tag accesses
-system.iocache.tags.data_accesses 428661 # Number of data accesses
-system.iocache.ReadReq_misses::pc.south_bridge.ide 909 # number of ReadReq misses
-system.iocache.ReadReq_misses::total 909 # number of ReadReq misses
+system.iocache.tags.tag_accesses 428643 # Number of tag accesses
+system.iocache.tags.data_accesses 428643 # Number of data accesses
+system.iocache.ReadReq_misses::pc.south_bridge.ide 907 # number of ReadReq misses
+system.iocache.ReadReq_misses::total 907 # number of ReadReq misses
system.iocache.WriteReq_misses::pc.south_bridge.ide 46720 # number of WriteReq misses
system.iocache.WriteReq_misses::total 46720 # number of WriteReq misses
-system.iocache.demand_misses::pc.south_bridge.ide 47629 # number of demand (read+write) misses
-system.iocache.demand_misses::total 47629 # number of demand (read+write) misses
-system.iocache.overall_misses::pc.south_bridge.ide 47629 # number of overall misses
-system.iocache.overall_misses::total 47629 # number of overall misses
-system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 135882017 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 135882017 # number of ReadReq miss cycles
-system.iocache.WriteReq_miss_latency::pc.south_bridge.ide 5955673280 # number of WriteReq miss cycles
-system.iocache.WriteReq_miss_latency::total 5955673280 # number of WriteReq miss cycles
-system.iocache.demand_miss_latency::pc.south_bridge.ide 6091555297 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 6091555297 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::pc.south_bridge.ide 6091555297 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 6091555297 # number of overall miss cycles
-system.iocache.ReadReq_accesses::pc.south_bridge.ide 909 # number of ReadReq accesses(hits+misses)
-system.iocache.ReadReq_accesses::total 909 # number of ReadReq accesses(hits+misses)
+system.iocache.demand_misses::pc.south_bridge.ide 47627 # number of demand (read+write) misses
+system.iocache.demand_misses::total 47627 # number of demand (read+write) misses
+system.iocache.overall_misses::pc.south_bridge.ide 47627 # number of overall misses
+system.iocache.overall_misses::total 47627 # number of overall misses
+system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 128792785 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 128792785 # number of ReadReq miss cycles
+system.iocache.WriteReq_miss_latency::pc.south_bridge.ide 5668191006 # number of WriteReq miss cycles
+system.iocache.WriteReq_miss_latency::total 5668191006 # number of WriteReq miss cycles
+system.iocache.demand_miss_latency::pc.south_bridge.ide 5796983791 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 5796983791 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::pc.south_bridge.ide 5796983791 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 5796983791 # number of overall miss cycles
+system.iocache.ReadReq_accesses::pc.south_bridge.ide 907 # number of ReadReq accesses(hits+misses)
+system.iocache.ReadReq_accesses::total 907 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::pc.south_bridge.ide 46720 # number of WriteReq accesses(hits+misses)
system.iocache.WriteReq_accesses::total 46720 # number of WriteReq accesses(hits+misses)
-system.iocache.demand_accesses::pc.south_bridge.ide 47629 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 47629 # number of demand (read+write) accesses
-system.iocache.overall_accesses::pc.south_bridge.ide 47629 # number of overall (read+write) accesses
-system.iocache.overall_accesses::total 47629 # number of overall (read+write) accesses
+system.iocache.demand_accesses::pc.south_bridge.ide 47627 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 47627 # number of demand (read+write) accesses
+system.iocache.overall_accesses::pc.south_bridge.ide 47627 # number of overall (read+write) accesses
+system.iocache.overall_accesses::total 47627 # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::pc.south_bridge.ide 1 # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
system.iocache.WriteReq_miss_rate::pc.south_bridge.ide 1 # miss rate for WriteReq accesses
@@ -904,60 +822,60 @@ system.iocache.demand_miss_rate::pc.south_bridge.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::pc.south_bridge.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 149485.167217 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 149485.167217 # average ReadReq miss latency
-system.iocache.WriteReq_avg_miss_latency::pc.south_bridge.ide 127475.883562 # average WriteReq miss latency
-system.iocache.WriteReq_avg_miss_latency::total 127475.883562 # average WriteReq miss latency
-system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 127895.930987 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 127895.930987 # average overall miss latency
-system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 127895.930987 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 127895.930987 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 91729 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 141998.660419 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 141998.660419 # average ReadReq miss latency
+system.iocache.WriteReq_avg_miss_latency::pc.south_bridge.ide 121322.581464 # average WriteReq miss latency
+system.iocache.WriteReq_avg_miss_latency::total 121322.581464 # average WriteReq miss latency
+system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 121716.332983 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 121716.332983 # average overall miss latency
+system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 121716.332983 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 121716.332983 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 88529 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 5124 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 7334 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 17.901835 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 12.071039 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
system.iocache.writebacks::writebacks 46667 # number of writebacks
system.iocache.writebacks::total 46667 # number of writebacks
-system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 754 # number of ReadReq MSHR misses
-system.iocache.ReadReq_mshr_misses::total 754 # number of ReadReq MSHR misses
-system.iocache.WriteReq_mshr_misses::pc.south_bridge.ide 24064 # number of WriteReq MSHR misses
-system.iocache.WriteReq_mshr_misses::total 24064 # number of WriteReq MSHR misses
-system.iocache.demand_mshr_misses::pc.south_bridge.ide 24818 # number of demand (read+write) MSHR misses
-system.iocache.demand_mshr_misses::total 24818 # number of demand (read+write) MSHR misses
-system.iocache.overall_mshr_misses::pc.south_bridge.ide 24818 # number of overall MSHR misses
-system.iocache.overall_mshr_misses::total 24818 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 96648017 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 96648017 # number of ReadReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::pc.south_bridge.ide 4703544282 # number of WriteReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::total 4703544282 # number of WriteReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 4800192299 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 4800192299 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 4800192299 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 4800192299 # number of overall MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 0.829483 # mshr miss rate for ReadReq accesses
-system.iocache.ReadReq_mshr_miss_rate::total 0.829483 # mshr miss rate for ReadReq accesses
-system.iocache.WriteReq_mshr_miss_rate::pc.south_bridge.ide 0.515068 # mshr miss rate for WriteReq accesses
-system.iocache.WriteReq_mshr_miss_rate::total 0.515068 # mshr miss rate for WriteReq accesses
-system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 0.521069 # mshr miss rate for demand accesses
-system.iocache.demand_mshr_miss_rate::total 0.521069 # mshr miss rate for demand accesses
-system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 0.521069 # mshr miss rate for overall accesses
-system.iocache.overall_mshr_miss_rate::total 0.521069 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 128180.393899 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 128180.393899 # average ReadReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::pc.south_bridge.ide 195459.785655 # average WriteReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::total 195459.785655 # average WriteReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 193415.758683 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 193415.758683 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 193415.758683 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 193415.758683 # average overall mshr miss latency
+system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 744 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::total 744 # number of ReadReq MSHR misses
+system.iocache.WriteReq_mshr_misses::pc.south_bridge.ide 22928 # number of WriteReq MSHR misses
+system.iocache.WriteReq_mshr_misses::total 22928 # number of WriteReq MSHR misses
+system.iocache.demand_mshr_misses::pc.south_bridge.ide 23672 # number of demand (read+write) MSHR misses
+system.iocache.demand_mshr_misses::total 23672 # number of demand (read+write) MSHR misses
+system.iocache.overall_mshr_misses::pc.south_bridge.ide 23672 # number of overall MSHR misses
+system.iocache.overall_mshr_misses::total 23672 # number of overall MSHR misses
+system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 90079785 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 90079785 # number of ReadReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::pc.south_bridge.ide 4474936508 # number of WriteReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::total 4474936508 # number of WriteReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 4565016293 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 4565016293 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 4565016293 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 4565016293 # number of overall MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 0.820287 # mshr miss rate for ReadReq accesses
+system.iocache.ReadReq_mshr_miss_rate::total 0.820287 # mshr miss rate for ReadReq accesses
+system.iocache.WriteReq_mshr_miss_rate::pc.south_bridge.ide 0.490753 # mshr miss rate for WriteReq accesses
+system.iocache.WriteReq_mshr_miss_rate::total 0.490753 # mshr miss rate for WriteReq accesses
+system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 0.497029 # mshr miss rate for demand accesses
+system.iocache.demand_mshr_miss_rate::total 0.497029 # mshr miss rate for demand accesses
+system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 0.497029 # mshr miss rate for overall accesses
+system.iocache.overall_mshr_miss_rate::total 0.497029 # mshr miss rate for overall accesses
+system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 121074.979839 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 121074.979839 # average ReadReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::pc.south_bridge.ide 195173.434578 # average WriteReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::total 195173.434578 # average WriteReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 192844.554453 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 192844.554453 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 192844.554453 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 192844.554453 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.pc.south_bridge.ide.disks0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.pc.south_bridge.ide.disks0.dma_read_bytes 34816 # Number of bytes transfered via DMA reads (not PRD).
-system.pc.south_bridge.ide.disks0.dma_read_txs 31 # Number of DMA read transactions (not PRD).
+system.pc.south_bridge.ide.disks0.dma_read_txs 32 # Number of DMA read transactions (not PRD).
system.pc.south_bridge.ide.disks0.dma_write_full_pages 693 # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks0.dma_write_bytes 2985984 # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks0.dma_write_txs 812 # Number of DMA write transactions.
@@ -967,474 +885,476 @@ system.pc.south_bridge.ide.disks1.dma_read_txs 0
system.pc.south_bridge.ide.disks1.dma_write_full_pages 1 # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_bytes 4096 # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_txs 1 # Number of DMA write transactions.
-system.toL2Bus.throughput 52370833 # Throughput (bytes/s)
-system.toL2Bus.trans_dist::ReadReq 1836862 # Transaction distribution
-system.toL2Bus.trans_dist::ReadResp 1836332 # Transaction distribution
-system.toL2Bus.trans_dist::WriteReq 7056 # Transaction distribution
-system.toL2Bus.trans_dist::WriteResp 7056 # Transaction distribution
-system.toL2Bus.trans_dist::Writeback 922959 # Transaction distribution
-system.toL2Bus.trans_dist::UpgradeReq 811 # Transaction distribution
-system.toL2Bus.trans_dist::UpgradeResp 811 # Transaction distribution
-system.toL2Bus.trans_dist::ReadExReq 181042 # Transaction distribution
-system.toL2Bus.trans_dist::ReadExResp 156978 # Transaction distribution
-system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 1050040 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 3684115 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu0.itb.walker.port::system.l2c.cpu_side 38115 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu0.dtb.walker.port::system.l2c.cpu_side 140219 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count::total 4912489 # Packet count per connected master and slave (bytes)
-system.toL2Bus.tot_pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 33600320 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.tot_pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 122621708 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.tot_pkt_size_system.cpu0.itb.walker.port::system.l2c.cpu_side 135720 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.tot_pkt_size_system.cpu0.dtb.walker.port::system.l2c.cpu_side 527336 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.tot_pkt_size::total 156885084 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.data_through_bus 268925359 # Total data (bytes)
-system.toL2Bus.snoop_data_through_bus 127504 # Total snoop data (bytes)
-system.toL2Bus.reqLayer0.occupancy 5157428290 # Layer occupancy (ticks)
+system.toL2Bus.throughput 52329028 # Throughput (bytes/s)
+system.toL2Bus.trans_dist::ReadReq 1794981 # Transaction distribution
+system.toL2Bus.trans_dist::ReadResp 1794440 # Transaction distribution
+system.toL2Bus.trans_dist::WriteReq 6370 # Transaction distribution
+system.toL2Bus.trans_dist::WriteResp 6370 # Transaction distribution
+system.toL2Bus.trans_dist::Writeback 902417 # Transaction distribution
+system.toL2Bus.trans_dist::UpgradeReq 716 # Transaction distribution
+system.toL2Bus.trans_dist::UpgradeResp 716 # Transaction distribution
+system.toL2Bus.trans_dist::ReadExReq 170908 # Transaction distribution
+system.toL2Bus.trans_dist::ReadExResp 147982 # Transaction distribution
+system.toL2Bus.trans_dist::BadAddressError 2 # Transaction distribution
+system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side 1004724 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side 3613728 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu0.itb.walker.port::system.l2c.cpu_side 35279 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu0.dtb.walker.port::system.l2c.cpu_side 136436 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count::total 4790167 # Packet count per connected master and slave (bytes)
+system.toL2Bus.tot_pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side 32150080 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.tot_pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side 119808027 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.tot_pkt_size_system.cpu0.itb.walker.port::system.l2c.cpu_side 127712 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.tot_pkt_size_system.cpu0.dtb.walker.port::system.l2c.cpu_side 515032 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.tot_pkt_size::total 152600851 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.data_through_bus 268845429 # Total data (bytes)
+system.toL2Bus.snoop_data_through_bus 114024 # Total snoop data (bytes)
+system.toL2Bus.reqLayer0.occupancy 5038805323 # Layer occupancy (ticks)
system.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
-system.toL2Bus.snoopLayer0.occupancy 1008000 # Layer occupancy (ticks)
+system.toL2Bus.snoopLayer0.occupancy 931500 # Layer occupancy (ticks)
system.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.respLayer0.occupancy 2365130940 # Layer occupancy (ticks)
+system.toL2Bus.respLayer0.occupancy 2262930320 # Layer occupancy (ticks)
system.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.respLayer1.occupancy 4803653283 # Layer occupancy (ticks)
+system.toL2Bus.respLayer1.occupancy 4696428413 # Layer occupancy (ticks)
system.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
-system.toL2Bus.respLayer2.occupancy 21171206 # Layer occupancy (ticks)
+system.toL2Bus.respLayer2.occupancy 19332464 # Layer occupancy (ticks)
system.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.respLayer3.occupancy 74417261 # Layer occupancy (ticks)
+system.toL2Bus.respLayer3.occupancy 72173756 # Layer occupancy (ticks)
system.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%)
-system.iobus.throughput 1276721 # Throughput (bytes/s)
-system.iobus.trans_dist::ReadReq 150736 # Transaction distribution
-system.iobus.trans_dist::ReadResp 150736 # Transaction distribution
-system.iobus.trans_dist::WriteReq 30161 # Transaction distribution
-system.iobus.trans_dist::WriteResp 30161 # Transaction distribution
-system.iobus.trans_dist::MessageReq 957 # Transaction distribution
-system.iobus.trans_dist::MessageResp 957 # Transaction distribution
+system.iobus.throughput 1276348 # Throughput (bytes/s)
+system.iobus.trans_dist::ReadReq 149977 # Transaction distribution
+system.iobus.trans_dist::ReadResp 149977 # Transaction distribution
+system.iobus.trans_dist::WriteReq 28411 # Transaction distribution
+system.iobus.trans_dist::WriteResp 28411 # Transaction distribution
+system.iobus.trans_dist::MessageReq 885 # Transaction distribution
+system.iobus.trans_dist::MessageResp 885 # Transaction distribution
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.cmos.pio 36 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.dma1.pio 2 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide.pio 5986 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide.pio 5752 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide-pciconf 2 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.keyboard.pio 1160 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic1.pio 46 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic2.pio 16 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.keyboard.pio 582 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic1.pio 50 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic2.pio 24 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pit.pio 18 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.speaker.pio 287076 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.io_apic.pio 580 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.speaker.pio 287032 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.io_apic.pio 332 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.i_dont_exist.pio 86 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::system.pc.com_1.pio 15082 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::system.pc.com_1.pio 13448 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.fake_floppy.pio 4 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.pc.pciconfig.pio 2064 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::total 312158 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 49636 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 49636 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 1914 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 1914 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count::total 363708 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::total 309432 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 47344 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 47344 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 1770 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 1770 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count::total 358546 # Packet count per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.cmos.pio 18 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.dma1.pio 1 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.ide.pio 3380 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.ide.pio 3245 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.ide-pciconf 4 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.keyboard.pio 580 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.pic1.pio 23 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.pic2.pio 8 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.keyboard.pio 291 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.pic1.pio 25 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.pic2.pio 12 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.pit.pio 9 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.speaker.pio 143538 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.io_apic.pio 1160 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.speaker.pio 143516 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.bridge.master::system.pc.south_bridge.io_apic.pio 664 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.i_dont_exist.pio 43 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.bridge.master::system.pc.com_1.pio 7541 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.bridge.master::system.pc.com_1.pio 6724 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.fake_floppy.pio 2 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.pc.pciconfig.pio 4128 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.bridge.master::total 160435 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 1576592 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::total 1576592 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3828 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::total 3828 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size::total 1740855 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.data_through_bus 6559098 # Total data (bytes)
-system.iobus.reqLayer0.occupancy 2255722 # Layer occupancy (ticks)
+system.iobus.tot_pkt_size_system.bridge.master::total 158682 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 1503808 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.pc.south_bridge.ide.dma::total 1503808 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3540 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.pc.south_bridge.io_apic.int_master::total 3540 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size::total 1666030 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.data_through_bus 6560144 # Total data (bytes)
+system.iobus.reqLayer0.occupancy 2116890 # Layer occupancy (ticks)
system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer1.occupancy 28000 # Layer occupancy (ticks)
system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer2.occupancy 2000 # Layer occupancy (ticks)
system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer3.occupancy 4948000 # Layer occupancy (ticks)
+system.iobus.reqLayer3.occupancy 4753000 # Layer occupancy (ticks)
system.iobus.reqLayer3.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer4.occupancy 1000 # Layer occupancy (ticks)
system.iobus.reqLayer4.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer5.occupancy 758000 # Layer occupancy (ticks)
+system.iobus.reqLayer5.occupancy 383000 # Layer occupancy (ticks)
system.iobus.reqLayer5.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer6.occupancy 39000 # Layer occupancy (ticks)
+system.iobus.reqLayer6.occupancy 42000 # Layer occupancy (ticks)
system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer7.occupancy 15000 # Layer occupancy (ticks)
+system.iobus.reqLayer7.occupancy 21000 # Layer occupancy (ticks)
system.iobus.reqLayer7.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer8.occupancy 18000 # Layer occupancy (ticks)
system.iobus.reqLayer8.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer9.occupancy 143539000 # Layer occupancy (ticks)
+system.iobus.reqLayer9.occupancy 143517000 # Layer occupancy (ticks)
system.iobus.reqLayer9.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer10.occupancy 458000 # Layer occupancy (ticks)
+system.iobus.reqLayer10.occupancy 264000 # Layer occupancy (ticks)
system.iobus.reqLayer10.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer11.occupancy 86000 # Layer occupancy (ticks)
system.iobus.reqLayer11.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer13.occupancy 11248000 # Layer occupancy (ticks)
+system.iobus.reqLayer13.occupancy 10048000 # Layer occupancy (ticks)
system.iobus.reqLayer13.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer17.occupancy 4000 # Layer occupancy (ticks)
system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer18.occupancy 218954798 # Layer occupancy (ticks)
+system.iobus.reqLayer18.occupancy 209101042 # Layer occupancy (ticks)
system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer19.occupancy 1032000 # Layer occupancy (ticks)
system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer0.occupancy 306061000 # Layer occupancy (ticks)
+system.iobus.respLayer0.occupancy 303949000 # Layer occupancy (ticks)
system.iobus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer1.occupancy 29747501 # Layer occupancy (ticks)
+system.iobus.respLayer1.occupancy 28759251 # Layer occupancy (ticks)
system.iobus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer2.occupancy 957000 # Layer occupancy (ticks)
+system.iobus.respLayer2.occupancy 885000 # Layer occupancy (ticks)
system.iobus.respLayer2.utilization 0.0 # Layer utilization (%)
system.cpu0.apic_clk_domain.clock 8000 # Clock period in ticks
-system.cpu0.numCycles 1152461068 # number of cpu cycles simulated
+system.cpu0.numCycles 1144797664 # number of cpu cycles simulated
system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu0.committedInsts 71542662 # Number of instructions committed
-system.cpu0.committedOps 145644721 # Number of ops (including micro ops) committed
-system.cpu0.num_int_alu_accesses 133686522 # Number of integer alu accesses
+system.cpu0.committedInsts 72999922 # Number of instructions committed
+system.cpu0.committedOps 148305710 # Number of ops (including micro ops) committed
+system.cpu0.num_int_alu_accesses 136279674 # Number of integer alu accesses
system.cpu0.num_fp_alu_accesses 0 # Number of float alu accesses
-system.cpu0.num_func_calls 963574 # number of times a function call or return occured
-system.cpu0.num_conditional_control_insts 14130614 # number of instructions that are conditional controls
-system.cpu0.num_int_insts 133686522 # number of integer instructions
+system.cpu0.num_func_calls 1016299 # number of times a function call or return occured
+system.cpu0.num_conditional_control_insts 14345558 # number of instructions that are conditional controls
+system.cpu0.num_int_insts 136279674 # number of integer instructions
system.cpu0.num_fp_insts 0 # number of float instructions
-system.cpu0.num_int_register_reads 245609809 # number of times the integer registers were read
-system.cpu0.num_int_register_writes 114802156 # number of times the integer registers were written
+system.cpu0.num_int_register_reads 250792350 # number of times the integer registers were read
+system.cpu0.num_int_register_writes 116890419 # number of times the integer registers were written
system.cpu0.num_fp_register_reads 0 # number of times the floating registers were read
system.cpu0.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu0.num_cc_register_reads 83145706 # number of times the CC registers were read
-system.cpu0.num_cc_register_writes 55494396 # number of times the CC registers were written
-system.cpu0.num_mem_refs 13834339 # number of memory refs
-system.cpu0.num_load_insts 10142209 # Number of load instructions
-system.cpu0.num_store_insts 3692130 # Number of store instructions
-system.cpu0.num_idle_cycles 1095316733.110107 # Number of idle cycles
-system.cpu0.num_busy_cycles 57144334.889893 # Number of busy cycles
-system.cpu0.not_idle_fraction 0.049585 # Percentage of non-idle cycles
-system.cpu0.idle_fraction 0.950415 # Percentage of idle cycles
-system.cpu0.Branches 15442715 # Number of branches fetched
+system.cpu0.num_cc_register_reads 84577193 # number of times the CC registers were read
+system.cpu0.num_cc_register_writes 56435831 # number of times the CC registers were written
+system.cpu0.num_mem_refs 14370687 # number of memory refs
+system.cpu0.num_load_insts 10454117 # Number of load instructions
+system.cpu0.num_store_insts 3916570 # Number of store instructions
+system.cpu0.num_idle_cycles 1087719763.352511 # Number of idle cycles
+system.cpu0.num_busy_cycles 57077900.647489 # Number of busy cycles
+system.cpu0.not_idle_fraction 0.049859 # Percentage of non-idle cycles
+system.cpu0.idle_fraction 0.950141 # Percentage of idle cycles
+system.cpu0.Branches 15728655 # Number of branches fetched
system.cpu0.kern.inst.arm 0 # number of arm instructions executed
system.cpu0.kern.inst.quiesce 0 # number of quiesce instructions executed
-system.cpu0.icache.tags.replacements 857108 # number of replacements
-system.cpu0.icache.tags.tagsinuse 510.816977 # Cycle average of tags in use
-system.cpu0.icache.tags.total_refs 128607019 # Total number of references to valid blocks.
-system.cpu0.icache.tags.sampled_refs 857620 # Sample count of references to valid blocks.
-system.cpu0.icache.tags.avg_refs 149.958046 # Average number of references to valid blocks.
-system.cpu0.icache.tags.warmup_cycle 147466681500 # Cycle when the warmup percentage was hit.
-system.cpu0.icache.tags.occ_blocks::cpu0.inst 303.791229 # Average occupied blocks per requestor
-system.cpu0.icache.tags.occ_blocks::cpu1.inst 134.865519 # Average occupied blocks per requestor
-system.cpu0.icache.tags.occ_blocks::cpu2.inst 72.160229 # Average occupied blocks per requestor
-system.cpu0.icache.tags.occ_percent::cpu0.inst 0.593342 # Average percentage of cache occupancy
-system.cpu0.icache.tags.occ_percent::cpu1.inst 0.263409 # Average percentage of cache occupancy
-system.cpu0.icache.tags.occ_percent::cpu2.inst 0.140938 # Average percentage of cache occupancy
-system.cpu0.icache.tags.occ_percent::total 0.997689 # Average percentage of cache occupancy
+system.cpu0.icache.tags.replacements 853193 # number of replacements
+system.cpu0.icache.tags.tagsinuse 510.838528 # Cycle average of tags in use
+system.cpu0.icache.tags.total_refs 129757026 # Total number of references to valid blocks.
+system.cpu0.icache.tags.sampled_refs 853705 # Sample count of references to valid blocks.
+system.cpu0.icache.tags.avg_refs 151.992815 # Average number of references to valid blocks.
+system.cpu0.icache.tags.warmup_cycle 147468978000 # Cycle when the warmup percentage was hit.
+system.cpu0.icache.tags.occ_blocks::cpu0.inst 295.878537 # Average occupied blocks per requestor
+system.cpu0.icache.tags.occ_blocks::cpu1.inst 138.959383 # Average occupied blocks per requestor
+system.cpu0.icache.tags.occ_blocks::cpu2.inst 76.000608 # Average occupied blocks per requestor
+system.cpu0.icache.tags.occ_percent::cpu0.inst 0.577888 # Average percentage of cache occupancy
+system.cpu0.icache.tags.occ_percent::cpu1.inst 0.271405 # Average percentage of cache occupancy
+system.cpu0.icache.tags.occ_percent::cpu2.inst 0.148439 # Average percentage of cache occupancy
+system.cpu0.icache.tags.occ_percent::total 0.997732 # Average percentage of cache occupancy
system.cpu0.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu0.icache.tags.age_task_id_blocks_1024::0 79 # Occupied blocks per task id
-system.cpu0.icache.tags.age_task_id_blocks_1024::1 138 # Occupied blocks per task id
-system.cpu0.icache.tags.age_task_id_blocks_1024::2 295 # Occupied blocks per task id
+system.cpu0.icache.tags.age_task_id_blocks_1024::0 86 # Occupied blocks per task id
+system.cpu0.icache.tags.age_task_id_blocks_1024::1 120 # Occupied blocks per task id
+system.cpu0.icache.tags.age_task_id_blocks_1024::2 303 # Occupied blocks per task id
+system.cpu0.icache.tags.age_task_id_blocks_1024::3 3 # Occupied blocks per task id
system.cpu0.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu0.icache.tags.tag_accesses 130343050 # Number of tag accesses
-system.cpu0.icache.tags.data_accesses 130343050 # Number of data accesses
-system.cpu0.icache.ReadReq_hits::cpu0.inst 87032678 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::cpu1.inst 38704601 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::cpu2.inst 2869740 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::total 128607019 # number of ReadReq hits
-system.cpu0.icache.demand_hits::cpu0.inst 87032678 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::cpu1.inst 38704601 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::cpu2.inst 2869740 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::total 128607019 # number of demand (read+write) hits
-system.cpu0.icache.overall_hits::cpu0.inst 87032678 # number of overall hits
-system.cpu0.icache.overall_hits::cpu1.inst 38704601 # number of overall hits
-system.cpu0.icache.overall_hits::cpu2.inst 2869740 # number of overall hits
-system.cpu0.icache.overall_hits::total 128607019 # number of overall hits
-system.cpu0.icache.ReadReq_misses::cpu0.inst 332599 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::cpu1.inst 151109 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::cpu2.inst 394689 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::total 878397 # number of ReadReq misses
-system.cpu0.icache.demand_misses::cpu0.inst 332599 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::cpu1.inst 151109 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::cpu2.inst 394689 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::total 878397 # number of demand (read+write) misses
-system.cpu0.icache.overall_misses::cpu0.inst 332599 # number of overall misses
-system.cpu0.icache.overall_misses::cpu1.inst 151109 # number of overall misses
-system.cpu0.icache.overall_misses::cpu2.inst 394689 # number of overall misses
-system.cpu0.icache.overall_misses::total 878397 # number of overall misses
-system.cpu0.icache.ReadReq_miss_latency::cpu1.inst 2111983250 # number of ReadReq miss cycles
-system.cpu0.icache.ReadReq_miss_latency::cpu2.inst 5690259841 # number of ReadReq miss cycles
-system.cpu0.icache.ReadReq_miss_latency::total 7802243091 # number of ReadReq miss cycles
-system.cpu0.icache.demand_miss_latency::cpu1.inst 2111983250 # number of demand (read+write) miss cycles
-system.cpu0.icache.demand_miss_latency::cpu2.inst 5690259841 # number of demand (read+write) miss cycles
-system.cpu0.icache.demand_miss_latency::total 7802243091 # number of demand (read+write) miss cycles
-system.cpu0.icache.overall_miss_latency::cpu1.inst 2111983250 # number of overall miss cycles
-system.cpu0.icache.overall_miss_latency::cpu2.inst 5690259841 # number of overall miss cycles
-system.cpu0.icache.overall_miss_latency::total 7802243091 # number of overall miss cycles
-system.cpu0.icache.ReadReq_accesses::cpu0.inst 87365277 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::cpu1.inst 38855710 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::cpu2.inst 3264429 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::total 129485416 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.demand_accesses::cpu0.inst 87365277 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::cpu1.inst 38855710 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::cpu2.inst 3264429 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::total 129485416 # number of demand (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu0.inst 87365277 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu1.inst 38855710 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu2.inst 3264429 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::total 129485416 # number of overall (read+write) accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.003807 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu1.inst 0.003889 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu2.inst 0.120906 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::total 0.006784 # miss rate for ReadReq accesses
-system.cpu0.icache.demand_miss_rate::cpu0.inst 0.003807 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::cpu1.inst 0.003889 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::cpu2.inst 0.120906 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::total 0.006784 # miss rate for demand accesses
-system.cpu0.icache.overall_miss_rate::cpu0.inst 0.003807 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::cpu1.inst 0.003889 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::cpu2.inst 0.120906 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::total 0.006784 # miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_miss_latency::cpu1.inst 13976.555003 # average ReadReq miss latency
-system.cpu0.icache.ReadReq_avg_miss_latency::cpu2.inst 14417.072280 # average ReadReq miss latency
-system.cpu0.icache.ReadReq_avg_miss_latency::total 8882.365367 # average ReadReq miss latency
-system.cpu0.icache.demand_avg_miss_latency::cpu1.inst 13976.555003 # average overall miss latency
-system.cpu0.icache.demand_avg_miss_latency::cpu2.inst 14417.072280 # average overall miss latency
-system.cpu0.icache.demand_avg_miss_latency::total 8882.365367 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::cpu1.inst 13976.555003 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::cpu2.inst 14417.072280 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::total 8882.365367 # average overall miss latency
-system.cpu0.icache.blocked_cycles::no_mshrs 6122 # number of cycles access was blocked
+system.cpu0.icache.tags.tag_accesses 131484548 # Number of tag accesses
+system.cpu0.icache.tags.data_accesses 131484548 # Number of data accesses
+system.cpu0.icache.ReadReq_hits::cpu0.inst 88843413 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::cpu1.inst 38144708 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::cpu2.inst 2768905 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::total 129757026 # number of ReadReq hits
+system.cpu0.icache.demand_hits::cpu0.inst 88843413 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::cpu1.inst 38144708 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::cpu2.inst 2768905 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::total 129757026 # number of demand (read+write) hits
+system.cpu0.icache.overall_hits::cpu0.inst 88843413 # number of overall hits
+system.cpu0.icache.overall_hits::cpu1.inst 38144708 # number of overall hits
+system.cpu0.icache.overall_hits::cpu2.inst 2768905 # number of overall hits
+system.cpu0.icache.overall_hits::total 129757026 # number of overall hits
+system.cpu0.icache.ReadReq_misses::cpu0.inst 351339 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::cpu1.inst 141332 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::cpu2.inst 381133 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::total 873804 # number of ReadReq misses
+system.cpu0.icache.demand_misses::cpu0.inst 351339 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::cpu1.inst 141332 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::cpu2.inst 381133 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::total 873804 # number of demand (read+write) misses
+system.cpu0.icache.overall_misses::cpu0.inst 351339 # number of overall misses
+system.cpu0.icache.overall_misses::cpu1.inst 141332 # number of overall misses
+system.cpu0.icache.overall_misses::cpu2.inst 381133 # number of overall misses
+system.cpu0.icache.overall_misses::total 873804 # number of overall misses
+system.cpu0.icache.ReadReq_miss_latency::cpu1.inst 1941508750 # number of ReadReq miss cycles
+system.cpu0.icache.ReadReq_miss_latency::cpu2.inst 5443063468 # number of ReadReq miss cycles
+system.cpu0.icache.ReadReq_miss_latency::total 7384572218 # number of ReadReq miss cycles
+system.cpu0.icache.demand_miss_latency::cpu1.inst 1941508750 # number of demand (read+write) miss cycles
+system.cpu0.icache.demand_miss_latency::cpu2.inst 5443063468 # number of demand (read+write) miss cycles
+system.cpu0.icache.demand_miss_latency::total 7384572218 # number of demand (read+write) miss cycles
+system.cpu0.icache.overall_miss_latency::cpu1.inst 1941508750 # number of overall miss cycles
+system.cpu0.icache.overall_miss_latency::cpu2.inst 5443063468 # number of overall miss cycles
+system.cpu0.icache.overall_miss_latency::total 7384572218 # number of overall miss cycles
+system.cpu0.icache.ReadReq_accesses::cpu0.inst 89194752 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::cpu1.inst 38286040 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::cpu2.inst 3150038 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::total 130630830 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.demand_accesses::cpu0.inst 89194752 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::cpu1.inst 38286040 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::cpu2.inst 3150038 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::total 130630830 # number of demand (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu0.inst 89194752 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu1.inst 38286040 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu2.inst 3150038 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::total 130630830 # number of overall (read+write) accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.003939 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu1.inst 0.003691 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu2.inst 0.120993 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::total 0.006689 # miss rate for ReadReq accesses
+system.cpu0.icache.demand_miss_rate::cpu0.inst 0.003939 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::cpu1.inst 0.003691 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::cpu2.inst 0.120993 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::total 0.006689 # miss rate for demand accesses
+system.cpu0.icache.overall_miss_rate::cpu0.inst 0.003939 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::cpu1.inst 0.003691 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::cpu2.inst 0.120993 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::total 0.006689 # miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_miss_latency::cpu1.inst 13737.219809 # average ReadReq miss latency
+system.cpu0.icache.ReadReq_avg_miss_latency::cpu2.inst 14281.270496 # average ReadReq miss latency
+system.cpu0.icache.ReadReq_avg_miss_latency::total 8451.062501 # average ReadReq miss latency
+system.cpu0.icache.demand_avg_miss_latency::cpu1.inst 13737.219809 # average overall miss latency
+system.cpu0.icache.demand_avg_miss_latency::cpu2.inst 14281.270496 # average overall miss latency
+system.cpu0.icache.demand_avg_miss_latency::total 8451.062501 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::cpu1.inst 13737.219809 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::cpu2.inst 14281.270496 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::total 8451.062501 # average overall miss latency
+system.cpu0.icache.blocked_cycles::no_mshrs 4847 # number of cycles access was blocked
system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu0.icache.blocked::no_mshrs 230 # number of cycles access was blocked
+system.cpu0.icache.blocked::no_mshrs 200 # number of cycles access was blocked
system.cpu0.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu0.icache.avg_blocked_cycles::no_mshrs 26.617391 # average number of cycles each access was blocked
+system.cpu0.icache.avg_blocked_cycles::no_mshrs 24.235000 # average number of cycles each access was blocked
system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.icache.fast_writes 0 # number of fast writes performed
system.cpu0.icache.cache_copies 0 # number of cache copies performed
-system.cpu0.icache.ReadReq_mshr_hits::cpu2.inst 20763 # number of ReadReq MSHR hits
-system.cpu0.icache.ReadReq_mshr_hits::total 20763 # number of ReadReq MSHR hits
-system.cpu0.icache.demand_mshr_hits::cpu2.inst 20763 # number of demand (read+write) MSHR hits
-system.cpu0.icache.demand_mshr_hits::total 20763 # number of demand (read+write) MSHR hits
-system.cpu0.icache.overall_mshr_hits::cpu2.inst 20763 # number of overall MSHR hits
-system.cpu0.icache.overall_mshr_hits::total 20763 # number of overall MSHR hits
-system.cpu0.icache.ReadReq_mshr_misses::cpu1.inst 151109 # number of ReadReq MSHR misses
-system.cpu0.icache.ReadReq_mshr_misses::cpu2.inst 373926 # number of ReadReq MSHR misses
-system.cpu0.icache.ReadReq_mshr_misses::total 525035 # number of ReadReq MSHR misses
-system.cpu0.icache.demand_mshr_misses::cpu1.inst 151109 # number of demand (read+write) MSHR misses
-system.cpu0.icache.demand_mshr_misses::cpu2.inst 373926 # number of demand (read+write) MSHR misses
-system.cpu0.icache.demand_mshr_misses::total 525035 # number of demand (read+write) MSHR misses
-system.cpu0.icache.overall_mshr_misses::cpu1.inst 151109 # number of overall MSHR misses
-system.cpu0.icache.overall_mshr_misses::cpu2.inst 373926 # number of overall MSHR misses
-system.cpu0.icache.overall_mshr_misses::total 525035 # number of overall MSHR misses
-system.cpu0.icache.ReadReq_mshr_miss_latency::cpu1.inst 1808966750 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_latency::cpu2.inst 4711215798 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_latency::total 6520182548 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::cpu1.inst 1808966750 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::cpu2.inst 4711215798 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::total 6520182548 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::cpu1.inst 1808966750 # number of overall MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::cpu2.inst 4711215798 # number of overall MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::total 6520182548 # number of overall MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.003889 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_mshr_miss_rate::cpu2.inst 0.114546 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.004055 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.demand_mshr_miss_rate::cpu1.inst 0.003889 # mshr miss rate for demand accesses
-system.cpu0.icache.demand_mshr_miss_rate::cpu2.inst 0.114546 # mshr miss rate for demand accesses
-system.cpu0.icache.demand_mshr_miss_rate::total 0.004055 # mshr miss rate for demand accesses
-system.cpu0.icache.overall_mshr_miss_rate::cpu1.inst 0.003889 # mshr miss rate for overall accesses
-system.cpu0.icache.overall_mshr_miss_rate::cpu2.inst 0.114546 # mshr miss rate for overall accesses
-system.cpu0.icache.overall_mshr_miss_rate::total 0.004055 # mshr miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11971.270738 # average ReadReq mshr miss latency
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu2.inst 12599.326599 # average ReadReq mshr miss latency
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 12418.567425 # average ReadReq mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::cpu1.inst 11971.270738 # average overall mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::cpu2.inst 12599.326599 # average overall mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::total 12418.567425 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::cpu1.inst 11971.270738 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::cpu2.inst 12599.326599 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::total 12418.567425 # average overall mshr miss latency
+system.cpu0.icache.ReadReq_mshr_hits::cpu2.inst 20086 # number of ReadReq MSHR hits
+system.cpu0.icache.ReadReq_mshr_hits::total 20086 # number of ReadReq MSHR hits
+system.cpu0.icache.demand_mshr_hits::cpu2.inst 20086 # number of demand (read+write) MSHR hits
+system.cpu0.icache.demand_mshr_hits::total 20086 # number of demand (read+write) MSHR hits
+system.cpu0.icache.overall_mshr_hits::cpu2.inst 20086 # number of overall MSHR hits
+system.cpu0.icache.overall_mshr_hits::total 20086 # number of overall MSHR hits
+system.cpu0.icache.ReadReq_mshr_misses::cpu1.inst 141332 # number of ReadReq MSHR misses
+system.cpu0.icache.ReadReq_mshr_misses::cpu2.inst 361047 # number of ReadReq MSHR misses
+system.cpu0.icache.ReadReq_mshr_misses::total 502379 # number of ReadReq MSHR misses
+system.cpu0.icache.demand_mshr_misses::cpu1.inst 141332 # number of demand (read+write) MSHR misses
+system.cpu0.icache.demand_mshr_misses::cpu2.inst 361047 # number of demand (read+write) MSHR misses
+system.cpu0.icache.demand_mshr_misses::total 502379 # number of demand (read+write) MSHR misses
+system.cpu0.icache.overall_mshr_misses::cpu1.inst 141332 # number of overall MSHR misses
+system.cpu0.icache.overall_mshr_misses::cpu2.inst 361047 # number of overall MSHR misses
+system.cpu0.icache.overall_mshr_misses::total 502379 # number of overall MSHR misses
+system.cpu0.icache.ReadReq_mshr_miss_latency::cpu1.inst 1658307250 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_latency::cpu2.inst 4510414171 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_latency::total 6168721421 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::cpu1.inst 1658307250 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::cpu2.inst 4510414171 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::total 6168721421 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::cpu1.inst 1658307250 # number of overall MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::cpu2.inst 4510414171 # number of overall MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::total 6168721421 # number of overall MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.003691 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_mshr_miss_rate::cpu2.inst 0.114617 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.003846 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.demand_mshr_miss_rate::cpu1.inst 0.003691 # mshr miss rate for demand accesses
+system.cpu0.icache.demand_mshr_miss_rate::cpu2.inst 0.114617 # mshr miss rate for demand accesses
+system.cpu0.icache.demand_mshr_miss_rate::total 0.003846 # mshr miss rate for demand accesses
+system.cpu0.icache.overall_mshr_miss_rate::cpu1.inst 0.003691 # mshr miss rate for overall accesses
+system.cpu0.icache.overall_mshr_miss_rate::cpu2.inst 0.114617 # mshr miss rate for overall accesses
+system.cpu0.icache.overall_mshr_miss_rate::total 0.003846 # mshr miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11733.416707 # average ReadReq mshr miss latency
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu2.inst 12492.595621 # average ReadReq mshr miss latency
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 12279.019268 # average ReadReq mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::cpu1.inst 11733.416707 # average overall mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::cpu2.inst 12492.595621 # average overall mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::total 12279.019268 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::cpu1.inst 11733.416707 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::cpu2.inst 12492.595621 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::total 12279.019268 # average overall mshr miss latency
system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu0.dcache.tags.replacements 1634697 # number of replacements
-system.cpu0.dcache.tags.tagsinuse 511.999455 # Cycle average of tags in use
-system.cpu0.dcache.tags.total_refs 19613816 # Total number of references to valid blocks.
-system.cpu0.dcache.tags.sampled_refs 1635209 # Sample count of references to valid blocks.
-system.cpu0.dcache.tags.avg_refs 11.994684 # Average number of references to valid blocks.
+system.cpu0.dcache.tags.replacements 1636224 # number of replacements
+system.cpu0.dcache.tags.tagsinuse 511.999323 # Cycle average of tags in use
+system.cpu0.dcache.tags.total_refs 19637131 # Total number of references to valid blocks.
+system.cpu0.dcache.tags.sampled_refs 1636736 # Sample count of references to valid blocks.
+system.cpu0.dcache.tags.avg_refs 11.997739 # Average number of references to valid blocks.
system.cpu0.dcache.tags.warmup_cycle 7549500 # Cycle when the warmup percentage was hit.
-system.cpu0.dcache.tags.occ_blocks::cpu0.data 200.851253 # Average occupied blocks per requestor
-system.cpu0.dcache.tags.occ_blocks::cpu1.data 304.204078 # Average occupied blocks per requestor
-system.cpu0.dcache.tags.occ_blocks::cpu2.data 6.944124 # Average occupied blocks per requestor
-system.cpu0.dcache.tags.occ_percent::cpu0.data 0.392288 # Average percentage of cache occupancy
-system.cpu0.dcache.tags.occ_percent::cpu1.data 0.594149 # Average percentage of cache occupancy
-system.cpu0.dcache.tags.occ_percent::cpu2.data 0.013563 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_blocks::cpu0.data 276.200499 # Average occupied blocks per requestor
+system.cpu0.dcache.tags.occ_blocks::cpu1.data 230.134495 # Average occupied blocks per requestor
+system.cpu0.dcache.tags.occ_blocks::cpu2.data 5.664329 # Average occupied blocks per requestor
+system.cpu0.dcache.tags.occ_percent::cpu0.data 0.539454 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_percent::cpu1.data 0.449481 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_percent::cpu2.data 0.011063 # Average percentage of cache occupancy
system.cpu0.dcache.tags.occ_percent::total 0.999999 # Average percentage of cache occupancy
system.cpu0.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu0.dcache.tags.age_task_id_blocks_1024::0 226 # Occupied blocks per task id
-system.cpu0.dcache.tags.age_task_id_blocks_1024::1 259 # Occupied blocks per task id
-system.cpu0.dcache.tags.age_task_id_blocks_1024::2 27 # Occupied blocks per task id
+system.cpu0.dcache.tags.age_task_id_blocks_1024::0 259 # Occupied blocks per task id
+system.cpu0.dcache.tags.age_task_id_blocks_1024::1 236 # Occupied blocks per task id
+system.cpu0.dcache.tags.age_task_id_blocks_1024::2 17 # Occupied blocks per task id
system.cpu0.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu0.dcache.tags.tag_accesses 88202622 # Number of tag accesses
-system.cpu0.dcache.tags.data_accesses 88202622 # Number of data accesses
-system.cpu0.dcache.ReadReq_hits::cpu0.data 5007486 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::cpu1.data 2456211 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::cpu2.data 4066814 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::total 11530511 # number of ReadReq hits
-system.cpu0.dcache.WriteReq_hits::cpu0.data 3548930 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::cpu1.data 1627224 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::cpu2.data 2905330 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::total 8081484 # number of WriteReq hits
-system.cpu0.dcache.demand_hits::cpu0.data 8556416 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::cpu1.data 4083435 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::cpu2.data 6972144 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::total 19611995 # number of demand (read+write) hits
-system.cpu0.dcache.overall_hits::cpu0.data 8556416 # number of overall hits
-system.cpu0.dcache.overall_hits::cpu1.data 4083435 # number of overall hits
-system.cpu0.dcache.overall_hits::cpu2.data 6972144 # number of overall hits
-system.cpu0.dcache.overall_hits::total 19611995 # number of overall hits
-system.cpu0.dcache.ReadReq_misses::cpu0.data 521438 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::cpu1.data 227972 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::cpu2.data 965445 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::total 1714855 # number of ReadReq misses
-system.cpu0.dcache.WriteReq_misses::cpu0.data 139893 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::cpu1.data 58525 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::cpu2.data 116582 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::total 315000 # number of WriteReq misses
-system.cpu0.dcache.demand_misses::cpu0.data 661331 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::cpu1.data 286497 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::cpu2.data 1082027 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::total 2029855 # number of demand (read+write) misses
-system.cpu0.dcache.overall_misses::cpu0.data 661331 # number of overall misses
-system.cpu0.dcache.overall_misses::cpu1.data 286497 # number of overall misses
-system.cpu0.dcache.overall_misses::cpu2.data 1082027 # number of overall misses
-system.cpu0.dcache.overall_misses::total 2029855 # number of overall misses
-system.cpu0.dcache.ReadReq_miss_latency::cpu1.data 3246346508 # number of ReadReq miss cycles
-system.cpu0.dcache.ReadReq_miss_latency::cpu2.data 15541427611 # number of ReadReq miss cycles
-system.cpu0.dcache.ReadReq_miss_latency::total 18787774119 # number of ReadReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::cpu1.data 2199408780 # number of WriteReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::cpu2.data 3682017546 # number of WriteReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::total 5881426326 # number of WriteReq miss cycles
-system.cpu0.dcache.demand_miss_latency::cpu1.data 5445755288 # number of demand (read+write) miss cycles
-system.cpu0.dcache.demand_miss_latency::cpu2.data 19223445157 # number of demand (read+write) miss cycles
-system.cpu0.dcache.demand_miss_latency::total 24669200445 # number of demand (read+write) miss cycles
-system.cpu0.dcache.overall_miss_latency::cpu1.data 5445755288 # number of overall miss cycles
-system.cpu0.dcache.overall_miss_latency::cpu2.data 19223445157 # number of overall miss cycles
-system.cpu0.dcache.overall_miss_latency::total 24669200445 # number of overall miss cycles
-system.cpu0.dcache.ReadReq_accesses::cpu0.data 5528924 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::cpu1.data 2684183 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::cpu2.data 5032259 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::total 13245366 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu0.data 3688823 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu1.data 1685749 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu2.data 3021912 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::total 8396484 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.demand_accesses::cpu0.data 9217747 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::cpu1.data 4369932 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::cpu2.data 8054171 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::total 21641850 # number of demand (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu0.data 9217747 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu1.data 4369932 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu2.data 8054171 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::total 21641850 # number of overall (read+write) accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.094311 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu1.data 0.084932 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu2.data 0.191851 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::total 0.129468 # miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.037923 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu1.data 0.034718 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu2.data 0.038579 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::total 0.037516 # miss rate for WriteReq accesses
-system.cpu0.dcache.demand_miss_rate::cpu0.data 0.071745 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::cpu1.data 0.065561 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::cpu2.data 0.134344 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::total 0.093793 # miss rate for demand accesses
-system.cpu0.dcache.overall_miss_rate::cpu0.data 0.071745 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::cpu1.data 0.065561 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::cpu2.data 0.134344 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::total 0.093793 # miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_miss_latency::cpu1.data 14240.110663 # average ReadReq miss latency
-system.cpu0.dcache.ReadReq_avg_miss_latency::cpu2.data 16097.683049 # average ReadReq miss latency
-system.cpu0.dcache.ReadReq_avg_miss_latency::total 10955.896632 # average ReadReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::cpu1.data 37580.671166 # average WriteReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::cpu2.data 31583.070680 # average WriteReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::total 18671.194686 # average WriteReq miss latency
-system.cpu0.dcache.demand_avg_miss_latency::cpu1.data 19008.070898 # average overall miss latency
-system.cpu0.dcache.demand_avg_miss_latency::cpu2.data 17766.141840 # average overall miss latency
-system.cpu0.dcache.demand_avg_miss_latency::total 12153.183575 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::cpu1.data 19008.070898 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::cpu2.data 17766.141840 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::total 12153.183575 # average overall miss latency
-system.cpu0.dcache.blocked_cycles::no_mshrs 177963 # number of cycles access was blocked
+system.cpu0.dcache.tags.tag_accesses 88232962 # Number of tag accesses
+system.cpu0.dcache.tags.data_accesses 88232962 # Number of data accesses
+system.cpu0.dcache.ReadReq_hits::cpu0.data 5302290 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::cpu1.data 2343807 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::cpu2.data 3905907 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::total 11552004 # number of ReadReq hits
+system.cpu0.dcache.WriteReq_hits::cpu0.data 3762855 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::cpu1.data 1548346 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::cpu2.data 2772193 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::total 8083394 # number of WriteReq hits
+system.cpu0.dcache.demand_hits::cpu0.data 9065145 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::cpu1.data 3892153 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::cpu2.data 6678100 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::total 19635398 # number of demand (read+write) hits
+system.cpu0.dcache.overall_hits::cpu0.data 9065145 # number of overall hits
+system.cpu0.dcache.overall_hits::cpu1.data 3892153 # number of overall hits
+system.cpu0.dcache.overall_hits::cpu2.data 6678100 # number of overall hits
+system.cpu0.dcache.overall_hits::total 19635398 # number of overall hits
+system.cpu0.dcache.ReadReq_misses::cpu0.data 536567 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::cpu1.data 225063 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::cpu2.data 936224 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::total 1697854 # number of ReadReq misses
+system.cpu0.dcache.WriteReq_misses::cpu0.data 149749 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::cpu1.data 58088 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::cpu2.data 107958 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::total 315795 # number of WriteReq misses
+system.cpu0.dcache.demand_misses::cpu0.data 686316 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::cpu1.data 283151 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::cpu2.data 1044182 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::total 2013649 # number of demand (read+write) misses
+system.cpu0.dcache.overall_misses::cpu0.data 686316 # number of overall misses
+system.cpu0.dcache.overall_misses::cpu1.data 283151 # number of overall misses
+system.cpu0.dcache.overall_misses::cpu2.data 1044182 # number of overall misses
+system.cpu0.dcache.overall_misses::total 2013649 # number of overall misses
+system.cpu0.dcache.ReadReq_miss_latency::cpu1.data 3188254504 # number of ReadReq miss cycles
+system.cpu0.dcache.ReadReq_miss_latency::cpu2.data 14965969569 # number of ReadReq miss cycles
+system.cpu0.dcache.ReadReq_miss_latency::total 18154224073 # number of ReadReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::cpu1.data 2125358780 # number of WriteReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::cpu2.data 3377412183 # number of WriteReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::total 5502770963 # number of WriteReq miss cycles
+system.cpu0.dcache.demand_miss_latency::cpu1.data 5313613284 # number of demand (read+write) miss cycles
+system.cpu0.dcache.demand_miss_latency::cpu2.data 18343381752 # number of demand (read+write) miss cycles
+system.cpu0.dcache.demand_miss_latency::total 23656995036 # number of demand (read+write) miss cycles
+system.cpu0.dcache.overall_miss_latency::cpu1.data 5313613284 # number of overall miss cycles
+system.cpu0.dcache.overall_miss_latency::cpu2.data 18343381752 # number of overall miss cycles
+system.cpu0.dcache.overall_miss_latency::total 23656995036 # number of overall miss cycles
+system.cpu0.dcache.ReadReq_accesses::cpu0.data 5838857 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::cpu1.data 2568870 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::cpu2.data 4842131 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::total 13249858 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu0.data 3912604 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu1.data 1606434 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu2.data 2880151 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::total 8399189 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.demand_accesses::cpu0.data 9751461 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::cpu1.data 4175304 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::cpu2.data 7722282 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::total 21649047 # number of demand (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu0.data 9751461 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu1.data 4175304 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu2.data 7722282 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::total 21649047 # number of overall (read+write) accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.091896 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu1.data 0.087612 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu2.data 0.193350 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::total 0.128141 # miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.038273 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu1.data 0.036160 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu2.data 0.037483 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::total 0.037598 # miss rate for WriteReq accesses
+system.cpu0.dcache.demand_miss_rate::cpu0.data 0.070381 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::cpu1.data 0.067816 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::cpu2.data 0.135217 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::total 0.093013 # miss rate for demand accesses
+system.cpu0.dcache.overall_miss_rate::cpu0.data 0.070381 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::cpu1.data 0.067816 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::cpu2.data 0.135217 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::total 0.093013 # miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_miss_latency::cpu1.data 14166.053523 # average ReadReq miss latency
+system.cpu0.dcache.ReadReq_avg_miss_latency::cpu2.data 15985.458148 # average ReadReq miss latency
+system.cpu0.dcache.ReadReq_avg_miss_latency::total 10692.452987 # average ReadReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::cpu1.data 36588.603154 # average WriteReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::cpu2.data 31284.501223 # average WriteReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::total 17425.136443 # average WriteReq miss latency
+system.cpu0.dcache.demand_avg_miss_latency::cpu1.data 18766.005714 # average overall miss latency
+system.cpu0.dcache.demand_avg_miss_latency::cpu2.data 17567.226549 # average overall miss latency
+system.cpu0.dcache.demand_avg_miss_latency::total 11748.321101 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::cpu1.data 18766.005714 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::cpu2.data 17567.226549 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::total 11748.321101 # average overall miss latency
+system.cpu0.dcache.blocked_cycles::no_mshrs 168342 # number of cycles access was blocked
system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu0.dcache.blocked::no_mshrs 11847 # number of cycles access was blocked
+system.cpu0.dcache.blocked::no_mshrs 11795 # number of cycles access was blocked
system.cpu0.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu0.dcache.avg_blocked_cycles::no_mshrs 15.021778 # average number of cycles each access was blocked
+system.cpu0.dcache.avg_blocked_cycles::no_mshrs 14.272319 # average number of cycles each access was blocked
system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.dcache.fast_writes 0 # number of fast writes performed
system.cpu0.dcache.cache_copies 0 # number of cache copies performed
-system.cpu0.dcache.writebacks::writebacks 1544272 # number of writebacks
-system.cpu0.dcache.writebacks::total 1544272 # number of writebacks
-system.cpu0.dcache.ReadReq_mshr_hits::cpu2.data 375629 # number of ReadReq MSHR hits
-system.cpu0.dcache.ReadReq_mshr_hits::total 375629 # number of ReadReq MSHR hits
-system.cpu0.dcache.WriteReq_mshr_hits::cpu2.data 17363 # number of WriteReq MSHR hits
-system.cpu0.dcache.WriteReq_mshr_hits::total 17363 # number of WriteReq MSHR hits
-system.cpu0.dcache.demand_mshr_hits::cpu2.data 392992 # number of demand (read+write) MSHR hits
-system.cpu0.dcache.demand_mshr_hits::total 392992 # number of demand (read+write) MSHR hits
-system.cpu0.dcache.overall_mshr_hits::cpu2.data 392992 # number of overall MSHR hits
-system.cpu0.dcache.overall_mshr_hits::total 392992 # number of overall MSHR hits
-system.cpu0.dcache.ReadReq_mshr_misses::cpu1.data 227972 # number of ReadReq MSHR misses
-system.cpu0.dcache.ReadReq_mshr_misses::cpu2.data 589816 # number of ReadReq MSHR misses
-system.cpu0.dcache.ReadReq_mshr_misses::total 817788 # number of ReadReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::cpu1.data 58525 # number of WriteReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::cpu2.data 99219 # number of WriteReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::total 157744 # number of WriteReq MSHR misses
-system.cpu0.dcache.demand_mshr_misses::cpu1.data 286497 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.demand_mshr_misses::cpu2.data 689035 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.demand_mshr_misses::total 975532 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.overall_mshr_misses::cpu1.data 286497 # number of overall MSHR misses
-system.cpu0.dcache.overall_mshr_misses::cpu2.data 689035 # number of overall MSHR misses
-system.cpu0.dcache.overall_mshr_misses::total 975532 # number of overall MSHR misses
-system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu1.data 2789367492 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu2.data 8524003053 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_miss_latency::total 11313370545 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu1.data 2071430220 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu2.data 3281431451 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::total 5352861671 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::cpu1.data 4860797712 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::cpu2.data 11805434504 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::total 16666232216 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::cpu1.data 4860797712 # number of overall MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::cpu2.data 11805434504 # number of overall MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::total 16666232216 # number of overall MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 30612926500 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu2.data 33246502500 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 63859429000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 519657500 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu2.data 815190500 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 1334848000 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu1.data 31132584000 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu2.data 34061693000 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::total 65194277000 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.084932 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu2.data 0.117207 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.061741 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.034718 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu2.data 0.032833 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.018787 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.demand_mshr_miss_rate::cpu1.data 0.065561 # mshr miss rate for demand accesses
-system.cpu0.dcache.demand_mshr_miss_rate::cpu2.data 0.085550 # mshr miss rate for demand accesses
-system.cpu0.dcache.demand_mshr_miss_rate::total 0.045076 # mshr miss rate for demand accesses
-system.cpu0.dcache.overall_mshr_miss_rate::cpu1.data 0.065561 # mshr miss rate for overall accesses
-system.cpu0.dcache.overall_mshr_miss_rate::cpu2.data 0.085550 # mshr miss rate for overall accesses
-system.cpu0.dcache.overall_mshr_miss_rate::total 0.045076 # mshr miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 12235.570561 # average ReadReq mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu2.data 14451.969857 # average ReadReq mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 13834.111707 # average ReadReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 35393.937975 # average WriteReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu2.data 33072.611607 # average WriteReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 33933.852768 # average WriteReq mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu1.data 16966.312778 # average overall mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu2.data 17133.287139 # average overall mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::total 17084.249636 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu1.data 16966.312778 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu2.data 17133.287139 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::total 17084.249636 # average overall mshr miss latency
+system.cpu0.dcache.writebacks::writebacks 1545523 # number of writebacks
+system.cpu0.dcache.writebacks::total 1545523 # number of writebacks
+system.cpu0.dcache.ReadReq_mshr_hits::cpu2.data 357871 # number of ReadReq MSHR hits
+system.cpu0.dcache.ReadReq_mshr_hits::total 357871 # number of ReadReq MSHR hits
+system.cpu0.dcache.WriteReq_mshr_hits::cpu2.data 17395 # number of WriteReq MSHR hits
+system.cpu0.dcache.WriteReq_mshr_hits::total 17395 # number of WriteReq MSHR hits
+system.cpu0.dcache.demand_mshr_hits::cpu2.data 375266 # number of demand (read+write) MSHR hits
+system.cpu0.dcache.demand_mshr_hits::total 375266 # number of demand (read+write) MSHR hits
+system.cpu0.dcache.overall_mshr_hits::cpu2.data 375266 # number of overall MSHR hits
+system.cpu0.dcache.overall_mshr_hits::total 375266 # number of overall MSHR hits
+system.cpu0.dcache.ReadReq_mshr_misses::cpu1.data 225063 # number of ReadReq MSHR misses
+system.cpu0.dcache.ReadReq_mshr_misses::cpu2.data 578353 # number of ReadReq MSHR misses
+system.cpu0.dcache.ReadReq_mshr_misses::total 803416 # number of ReadReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::cpu1.data 58088 # number of WriteReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::cpu2.data 90563 # number of WriteReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::total 148651 # number of WriteReq MSHR misses
+system.cpu0.dcache.demand_mshr_misses::cpu1.data 283151 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.demand_mshr_misses::cpu2.data 668916 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.demand_mshr_misses::total 952067 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.overall_mshr_misses::cpu1.data 283151 # number of overall MSHR misses
+system.cpu0.dcache.overall_mshr_misses::cpu2.data 668916 # number of overall MSHR misses
+system.cpu0.dcache.overall_mshr_misses::total 952067 # number of overall MSHR misses
+system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu1.data 2737161496 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu2.data 8309689554 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_miss_latency::total 11046851050 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu1.data 1998659220 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu2.data 2996226317 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::total 4994885537 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::cpu1.data 4735820716 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::cpu2.data 11305915871 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::total 16041736587 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::cpu1.data 4735820716 # number of overall MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::cpu2.data 11305915871 # number of overall MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::total 16041736587 # number of overall MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 30467694000 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu2.data 33225580500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 63693274500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 404660000 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu2.data 790542000 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 1195202000 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu1.data 30872354000 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu2.data 34016122500 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::total 64888476500 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.087612 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu2.data 0.119442 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.060636 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.036160 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu2.data 0.031444 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.017698 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.demand_mshr_miss_rate::cpu1.data 0.067816 # mshr miss rate for demand accesses
+system.cpu0.dcache.demand_mshr_miss_rate::cpu2.data 0.086622 # mshr miss rate for demand accesses
+system.cpu0.dcache.demand_mshr_miss_rate::total 0.043977 # mshr miss rate for demand accesses
+system.cpu0.dcache.overall_mshr_miss_rate::cpu1.data 0.067816 # mshr miss rate for overall accesses
+system.cpu0.dcache.overall_mshr_miss_rate::cpu2.data 0.086622 # mshr miss rate for overall accesses
+system.cpu0.dcache.overall_mshr_miss_rate::total 0.043977 # mshr miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 12161.756913 # average ReadReq mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu2.data 14367.850697 # average ReadReq mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 13749.851945 # average ReadReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 34407.437336 # average WriteReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu2.data 33084.441958 # average WriteReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 33601.425735 # average WriteReq mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu1.data 16725.424653 # average overall mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu2.data 16901.846975 # average overall mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::total 16849.377814 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu1.data 16725.424653 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu2.data 16901.846975 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::total 16849.377814 # average overall mshr miss latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu2.data inf # average ReadReq mshr uncacheable latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
@@ -1445,307 +1365,307 @@ system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data inf
system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu2.data inf # average overall mshr uncacheable latency
system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu1.numCycles 2606011326 # number of cpu cycles simulated
+system.cpu1.numCycles 2608015730 # number of cpu cycles simulated
system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu1.committedInsts 35164948 # Number of instructions committed
-system.cpu1.committedOps 68413270 # Number of ops (including micro ops) committed
-system.cpu1.num_int_alu_accesses 63529188 # Number of integer alu accesses
+system.cpu1.committedInsts 34716890 # Number of instructions committed
+system.cpu1.committedOps 67541836 # Number of ops (including micro ops) committed
+system.cpu1.num_int_alu_accesses 62669042 # Number of integer alu accesses
system.cpu1.num_fp_alu_accesses 0 # Number of float alu accesses
-system.cpu1.num_func_calls 457891 # number of times a function call or return occured
-system.cpu1.num_conditional_control_insts 6471423 # number of instructions that are conditional controls
-system.cpu1.num_int_insts 63529188 # number of integer instructions
+system.cpu1.num_func_calls 430919 # number of times a function call or return occured
+system.cpu1.num_conditional_control_insts 6413966 # number of instructions that are conditional controls
+system.cpu1.num_int_insts 62669042 # number of integer instructions
system.cpu1.num_fp_insts 0 # number of float instructions
-system.cpu1.num_int_register_reads 117257194 # number of times the integer registers were read
-system.cpu1.num_int_register_writes 54850904 # number of times the integer registers were written
+system.cpu1.num_int_register_reads 115548964 # number of times the integer registers were read
+system.cpu1.num_int_register_writes 54160900 # number of times the integer registers were written
system.cpu1.num_fp_register_reads 0 # number of times the floating registers were read
system.cpu1.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu1.num_cc_register_reads 36014934 # number of times the CC registers were read
-system.cpu1.num_cc_register_writes 26882843 # number of times the CC registers were written
-system.cpu1.num_mem_refs 4560424 # number of memory refs
-system.cpu1.num_load_insts 2872895 # Number of load instructions
-system.cpu1.num_store_insts 1687529 # Number of store instructions
-system.cpu1.num_idle_cycles 2475874291.383945 # Number of idle cycles
-system.cpu1.num_busy_cycles 130137034.616055 # Number of busy cycles
-system.cpu1.not_idle_fraction 0.049937 # Percentage of non-idle cycles
-system.cpu1.idle_fraction 0.950063 # Percentage of idle cycles
-system.cpu1.Branches 7096172 # Number of branches fetched
+system.cpu1.num_cc_register_reads 35562537 # number of times the CC registers were read
+system.cpu1.num_cc_register_writes 26614034 # number of times the CC registers were written
+system.cpu1.num_mem_refs 4364452 # number of memory refs
+system.cpu1.num_load_insts 2756893 # Number of load instructions
+system.cpu1.num_store_insts 1607559 # Number of store instructions
+system.cpu1.num_idle_cycles 2483429860.768801 # Number of idle cycles
+system.cpu1.num_busy_cycles 124585869.231199 # Number of busy cycles
+system.cpu1.not_idle_fraction 0.047770 # Percentage of non-idle cycles
+system.cpu1.idle_fraction 0.952230 # Percentage of idle cycles
+system.cpu1.Branches 7003911 # Number of branches fetched
system.cpu1.kern.inst.arm 0 # number of arm instructions executed
system.cpu1.kern.inst.quiesce 0 # number of quiesce instructions executed
-system.cpu2.branchPred.lookups 29049356 # Number of BP lookups
-system.cpu2.branchPred.condPredicted 29049356 # Number of conditional branches predicted
-system.cpu2.branchPred.condIncorrect 330189 # Number of conditional branches incorrect
-system.cpu2.branchPred.BTBLookups 26516680 # Number of BTB lookups
-system.cpu2.branchPred.BTBHits 25920061 # Number of BTB hits
+system.cpu2.branchPred.lookups 28782114 # Number of BP lookups
+system.cpu2.branchPred.condPredicted 28782114 # Number of conditional branches predicted
+system.cpu2.branchPred.condIncorrect 316524 # Number of conditional branches incorrect
+system.cpu2.branchPred.BTBLookups 26348266 # Number of BTB lookups
+system.cpu2.branchPred.BTBHits 25752004 # Number of BTB hits
system.cpu2.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu2.branchPred.BTBHitPct 97.750024 # BTB Hit Percentage
-system.cpu2.branchPred.usedRAS 553809 # Number of times the RAS was used to get a target.
-system.cpu2.branchPred.RASInCorrect 66194 # Number of incorrect RAS predictions.
-system.cpu2.numCycles 157465018 # number of cpu cycles simulated
+system.cpu2.branchPred.BTBHitPct 97.736997 # BTB Hit Percentage
+system.cpu2.branchPred.usedRAS 537542 # Number of times the RAS was used to get a target.
+system.cpu2.branchPred.RASInCorrect 63717 # Number of incorrect RAS predictions.
+system.cpu2.numCycles 155552038 # number of cpu cycles simulated
system.cpu2.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu2.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu2.fetch.icacheStallCycles 10014190 # Number of cycles fetch is stalled on an Icache miss
-system.cpu2.fetch.Insts 143120520 # Number of instructions fetch has processed
-system.cpu2.fetch.Branches 29049356 # Number of branches that fetch encountered
-system.cpu2.fetch.predictedBranches 26473870 # Number of branches that fetch has predicted taken
-system.cpu2.fetch.Cycles 54776048 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu2.fetch.SquashCycles 1540394 # Number of cycles fetch has spent squashing
-system.cpu2.fetch.TlbCycles 78659 # Number of cycles fetch has spent waiting for tlb
-system.cpu2.fetch.BlockedCycles 25463388 # Number of cycles fetch has spent blocked
-system.cpu2.fetch.MiscStallCycles 3574 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu2.fetch.PendingDrainCycles 6100 # Number of cycles fetch has spent waiting on pipes to drain
-system.cpu2.fetch.PendingTrapStallCycles 25165 # Number of stall cycles due to pending traps
-system.cpu2.fetch.IcacheWaitRetryStallCycles 454 # Number of stall cycles due to full MSHR
-system.cpu2.fetch.CacheLines 3264432 # Number of cache lines fetched
-system.cpu2.fetch.IcacheSquashes 152504 # Number of outstanding Icache misses that were squashed
-system.cpu2.fetch.ItlbSquashes 2125 # Number of outstanding ITLB misses that were squashed
-system.cpu2.fetch.rateDist::samples 91560833 # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::mean 3.080398 # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::stdev 3.405930 # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.icacheStallCycles 9686701 # Number of cycles fetch is stalled on an Icache miss
+system.cpu2.fetch.Insts 141772190 # Number of instructions fetch has processed
+system.cpu2.fetch.Branches 28782114 # Number of branches that fetch encountered
+system.cpu2.fetch.predictedBranches 26289546 # Number of branches that fetch has predicted taken
+system.cpu2.fetch.Cycles 54340809 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu2.fetch.SquashCycles 1470890 # Number of cycles fetch has spent squashing
+system.cpu2.fetch.TlbCycles 70055 # Number of cycles fetch has spent waiting for tlb
+system.cpu2.fetch.BlockedCycles 24627328 # Number of cycles fetch has spent blocked
+system.cpu2.fetch.MiscStallCycles 4722 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu2.fetch.PendingDrainCycles 7901 # Number of cycles fetch has spent waiting on pipes to drain
+system.cpu2.fetch.PendingTrapStallCycles 23768 # Number of stall cycles due to pending traps
+system.cpu2.fetch.IcacheWaitRetryStallCycles 376 # Number of stall cycles due to full MSHR
+system.cpu2.fetch.CacheLines 3150040 # Number of cache lines fetched
+system.cpu2.fetch.IcacheSquashes 144648 # Number of outstanding Icache misses that were squashed
+system.cpu2.fetch.ItlbSquashes 2015 # Number of outstanding ITLB misses that were squashed
+system.cpu2.fetch.rateDist::samples 89899907 # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::mean 3.110146 # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::stdev 3.408280 # Number of instructions fetched each cycle (Total)
system.cpu2.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::0 36927513 40.33% 40.33% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::1 611138 0.67% 41.00% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::2 23812381 26.01% 67.01% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::3 328703 0.36% 67.36% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::4 619714 0.68% 68.04% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::5 832275 0.91% 68.95% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::6 355282 0.39% 69.34% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::7 540716 0.59% 69.93% # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::8 27533111 30.07% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::0 35694732 39.70% 39.70% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::1 594255 0.66% 40.37% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::2 23712499 26.38% 66.74% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::3 314699 0.35% 67.09% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::4 599600 0.67% 67.76% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::5 812421 0.90% 68.66% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::6 338881 0.38% 69.04% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::7 517837 0.58% 69.62% # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.rateDist::8 27314983 30.38% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu2.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu2.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu2.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.rateDist::total 91560833 # Number of instructions fetched each cycle (Total)
-system.cpu2.fetch.branchRate 0.184481 # Number of branch fetches per cycle
-system.cpu2.fetch.rate 0.908904 # Number of inst fetches per cycle
-system.cpu2.decode.IdleCycles 11521398 # Number of cycles decode is idle
-system.cpu2.decode.BlockedCycles 24357574 # Number of cycles decode is blocked
-system.cpu2.decode.RunCycles 32837645 # Number of cycles decode is running
-system.cpu2.decode.UnblockCycles 1316376 # Number of cycles decode is unblocking
-system.cpu2.decode.SquashCycles 1196608 # Number of cycles decode is squashing
-system.cpu2.decode.DecodedInsts 281192085 # Number of instructions handled by decode
+system.cpu2.fetch.rateDist::total 89899907 # Number of instructions fetched each cycle (Total)
+system.cpu2.fetch.branchRate 0.185032 # Number of branch fetches per cycle
+system.cpu2.fetch.rate 0.911413 # Number of inst fetches per cycle
+system.cpu2.decode.IdleCycles 11154829 # Number of cycles decode is idle
+system.cpu2.decode.BlockedCycles 23540580 # Number of cycles decode is blocked
+system.cpu2.decode.RunCycles 30801007 # Number of cycles decode is running
+system.cpu2.decode.UnblockCycles 1287318 # Number of cycles decode is unblocking
+system.cpu2.decode.SquashCycles 1141583 # Number of cycles decode is squashing
+system.cpu2.decode.DecodedInsts 278785410 # Number of instructions handled by decode
system.cpu2.decode.SquashedInsts 11 # Number of squashed instructions handled by decode
-system.cpu2.rename.SquashCycles 1196608 # Number of cycles rename is squashing
-system.cpu2.rename.IdleCycles 12539536 # Number of cycles rename is idle
-system.cpu2.rename.BlockCycles 14626708 # Number of cycles rename is blocking
-system.cpu2.rename.serializeStallCycles 4503596 # count of cycles rename stalled for serializing inst
-system.cpu2.rename.RunCycles 32964525 # Number of cycles rename is running
-system.cpu2.rename.UnblockCycles 5398696 # Number of cycles rename is unblocking
-system.cpu2.rename.RenamedInsts 280154725 # Number of instructions processed by rename
-system.cpu2.rename.ROBFullEvents 7234 # Number of times rename has blocked due to ROB full
-system.cpu2.rename.IQFullEvents 2491982 # Number of times rename has blocked due to IQ full
-system.cpu2.rename.LSQFullEvents 2219031 # Number of times rename has blocked due to LSQ full
-system.cpu2.rename.RenamedOperands 334708153 # Number of destination operands rename has renamed
-system.cpu2.rename.RenameLookups 610319016 # Number of register rename lookups that rename has made
-system.cpu2.rename.int_rename_lookups 374834819 # Number of integer rename lookups
-system.cpu2.rename.fp_rename_lookups 56 # Number of floating rename lookups
-system.cpu2.rename.CommittedMaps 324049688 # Number of HB maps that are committed
-system.cpu2.rename.UndoneMaps 10658465 # Number of HB maps that are undone due to squashing
-system.cpu2.rename.serializingInsts 153621 # count of serializing insts renamed
-system.cpu2.rename.tempSerializingInsts 154561 # count of temporary serializing insts renamed
-system.cpu2.rename.skidInsts 11685330 # count of insts added to the skid buffer
-system.cpu2.memDep0.insertedLoads 6409686 # Number of loads inserted to the mem dependence unit.
-system.cpu2.memDep0.insertedStores 3556417 # Number of stores inserted to the mem dependence unit.
-system.cpu2.memDep0.conflictingLoads 350066 # Number of conflicting loads.
-system.cpu2.memDep0.conflictingStores 288206 # Number of conflicting stores.
-system.cpu2.iq.iqInstsAdded 278401976 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu2.iq.iqNonSpecInstsAdded 420214 # Number of non-speculative instructions added to the IQ
-system.cpu2.iq.iqInstsIssued 276663998 # Number of instructions issued
-system.cpu2.iq.iqSquashedInstsIssued 65469 # Number of squashed instructions issued
-system.cpu2.iq.iqSquashedInstsExamined 7519016 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu2.iq.iqSquashedOperandsExamined 11586940 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu2.iq.iqSquashedNonSpecRemoved 57670 # Number of squashed non-spec instructions that were removed
-system.cpu2.iq.issued_per_cycle::samples 91560833 # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::mean 3.021641 # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::stdev 2.405034 # Number of insts issued each cycle
+system.cpu2.rename.SquashCycles 1141583 # Number of cycles rename is squashing
+system.cpu2.rename.IdleCycles 12143079 # Number of cycles rename is idle
+system.cpu2.rename.BlockCycles 13933433 # Number of cycles rename is blocking
+system.cpu2.rename.serializeStallCycles 4524497 # count of cycles rename stalled for serializing inst
+system.cpu2.rename.RunCycles 30930733 # Number of cycles rename is running
+system.cpu2.rename.UnblockCycles 5252059 # Number of cycles rename is unblocking
+system.cpu2.rename.RenamedInsts 277791777 # Number of instructions processed by rename
+system.cpu2.rename.ROBFullEvents 7238 # Number of times rename has blocked due to ROB full
+system.cpu2.rename.IQFullEvents 2464468 # Number of times rename has blocked due to IQ full
+system.cpu2.rename.LSQFullEvents 2117220 # Number of times rename has blocked due to LSQ full
+system.cpu2.rename.RenamedOperands 331976691 # Number of destination operands rename has renamed
+system.cpu2.rename.RenameLookups 604531856 # Number of register rename lookups that rename has made
+system.cpu2.rename.int_rename_lookups 371338716 # Number of integer rename lookups
+system.cpu2.rename.fp_rename_lookups 38 # Number of floating rename lookups
+system.cpu2.rename.CommittedMaps 321781805 # Number of HB maps that are committed
+system.cpu2.rename.UndoneMaps 10194886 # Number of HB maps that are undone due to squashing
+system.cpu2.rename.serializingInsts 148461 # count of serializing insts renamed
+system.cpu2.rename.tempSerializingInsts 149473 # count of temporary serializing insts renamed
+system.cpu2.rename.skidInsts 11392573 # count of insts added to the skid buffer
+system.cpu2.memDep0.insertedLoads 6171654 # Number of loads inserted to the mem dependence unit.
+system.cpu2.memDep0.insertedStores 3395563 # Number of stores inserted to the mem dependence unit.
+system.cpu2.memDep0.conflictingLoads 345995 # Number of conflicting loads.
+system.cpu2.memDep0.conflictingStores 292325 # Number of conflicting stores.
+system.cpu2.iq.iqInstsAdded 276091246 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu2.iq.iqNonSpecInstsAdded 414813 # Number of non-speculative instructions added to the IQ
+system.cpu2.iq.iqInstsIssued 274477250 # Number of instructions issued
+system.cpu2.iq.iqSquashedInstsIssued 60541 # Number of squashed instructions issued
+system.cpu2.iq.iqSquashedInstsExamined 7173454 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu2.iq.iqSquashedOperandsExamined 11041443 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu2.iq.iqSquashedNonSpecRemoved 56132 # Number of squashed non-spec instructions that were removed
+system.cpu2.iq.issued_per_cycle::samples 89899907 # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::mean 3.053143 # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::stdev 2.400877 # Number of insts issued each cycle
system.cpu2.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::0 27548029 30.09% 30.09% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::1 6302445 6.88% 36.97% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::2 4040687 4.41% 41.38% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::3 2809709 3.07% 44.45% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::4 25166051 27.49% 71.94% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::5 1389542 1.52% 73.46% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::6 23947180 26.15% 99.61% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::7 301462 0.33% 99.94% # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::8 55728 0.06% 100.00% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::0 26563563 29.55% 29.55% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::1 6130901 6.82% 36.37% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::2 3934206 4.38% 40.74% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::3 2710119 3.01% 43.76% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::4 25036419 27.85% 71.61% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::5 1342117 1.49% 73.10% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::6 23840310 26.52% 99.62% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::7 288717 0.32% 99.94% # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::8 53555 0.06% 100.00% # Number of insts issued each cycle
system.cpu2.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu2.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu2.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu2.iq.issued_per_cycle::total 91560833 # Number of insts issued each cycle
+system.cpu2.iq.issued_per_cycle::total 89899907 # Number of insts issued each cycle
system.cpu2.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu2.iq.fu_full::IntAlu 136321 35.17% 35.17% # attempts to use FU when none available
-system.cpu2.iq.fu_full::IntMult 124 0.03% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::IntDiv 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatAdd 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatCmp 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatCvt 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatMult 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatDiv 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::FloatSqrt 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdAdd 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdAddAcc 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdAlu 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdCmp 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdCvt 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdMisc 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdMult 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdMultAcc 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdShift 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdShiftAcc 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdSqrt 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatAdd 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatAlu 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatCmp 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatCvt 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatDiv 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatMisc 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatMult 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatMultAcc 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::SimdFloatSqrt 0 0.00% 35.21% # attempts to use FU when none available
-system.cpu2.iq.fu_full::MemRead 194124 50.09% 85.29% # attempts to use FU when none available
-system.cpu2.iq.fu_full::MemWrite 56993 14.71% 100.00% # attempts to use FU when none available
+system.cpu2.iq.fu_full::IntAlu 122290 33.50% 33.50% # attempts to use FU when none available
+system.cpu2.iq.fu_full::IntMult 245 0.07% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::IntDiv 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatAdd 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatCmp 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatCvt 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatMult 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatDiv 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::FloatSqrt 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdAdd 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdAddAcc 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdAlu 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdCmp 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdCvt 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdMisc 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdMult 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdMultAcc 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdShift 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdShiftAcc 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdSqrt 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatAdd 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatAlu 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatCmp 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatCvt 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatDiv 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatMisc 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatMult 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatMultAcc 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::SimdFloatSqrt 0 0.00% 33.57% # attempts to use FU when none available
+system.cpu2.iq.fu_full::MemRead 189949 52.03% 85.60% # attempts to use FU when none available
+system.cpu2.iq.fu_full::MemWrite 52573 14.40% 100.00% # attempts to use FU when none available
system.cpu2.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu2.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu2.iq.FU_type_0::No_OpClass 81905 0.03% 0.03% # Type of FU issued
-system.cpu2.iq.FU_type_0::IntAlu 266468718 96.31% 96.34% # Type of FU issued
-system.cpu2.iq.FU_type_0::IntMult 56660 0.02% 96.37% # Type of FU issued
-system.cpu2.iq.FU_type_0::IntDiv 48242 0.02% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatAdd 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatCmp 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatCvt 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatMult 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatDiv 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::FloatSqrt 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdAdd 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdAddAcc 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdAlu 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdCmp 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdCvt 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdMisc 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdMult 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdMultAcc 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdShift 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdShiftAcc 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdSqrt 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatAdd 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatAlu 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatCmp 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatCvt 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatDiv 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatMult 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.38% # Type of FU issued
-system.cpu2.iq.FU_type_0::MemRead 6674536 2.41% 98.79% # Type of FU issued
-system.cpu2.iq.FU_type_0::MemWrite 3333937 1.21% 100.00% # Type of FU issued
+system.cpu2.iq.FU_type_0::No_OpClass 80536 0.03% 0.03% # Type of FU issued
+system.cpu2.iq.FU_type_0::IntAlu 264658650 96.42% 96.45% # Type of FU issued
+system.cpu2.iq.FU_type_0::IntMult 54855 0.02% 96.47% # Type of FU issued
+system.cpu2.iq.FU_type_0::IntDiv 48402 0.02% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatAdd 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatCmp 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatCvt 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatMult 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatDiv 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::FloatSqrt 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdAdd 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdAddAcc 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdAlu 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdCmp 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdCvt 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdMisc 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdMult 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdMultAcc 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdShift 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdShiftAcc 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdSqrt 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatAdd 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatAlu 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatCmp 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatCvt 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatDiv 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatMult 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.49% # Type of FU issued
+system.cpu2.iq.FU_type_0::MemRead 6455691 2.35% 98.84% # Type of FU issued
+system.cpu2.iq.FU_type_0::MemWrite 3179116 1.16% 100.00% # Type of FU issued
system.cpu2.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu2.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu2.iq.FU_type_0::total 276663998 # Type of FU issued
-system.cpu2.iq.rate 1.756987 # Inst issue rate
-system.cpu2.iq.fu_busy_cnt 387562 # FU busy when requested
-system.cpu2.iq.fu_busy_rate 0.001401 # FU busy rate (busy events/executed inst)
-system.cpu2.iq.int_inst_queue_reads 645385259 # Number of integer instruction queue reads
-system.cpu2.iq.int_inst_queue_writes 286345237 # Number of integer instruction queue writes
-system.cpu2.iq.int_inst_queue_wakeup_accesses 275267423 # Number of integer instruction queue wakeup accesses
-system.cpu2.iq.fp_inst_queue_reads 94 # Number of floating instruction queue reads
-system.cpu2.iq.fp_inst_queue_writes 106 # Number of floating instruction queue writes
-system.cpu2.iq.fp_inst_queue_wakeup_accesses 22 # Number of floating instruction queue wakeup accesses
-system.cpu2.iq.int_alu_accesses 276969613 # Number of integer alu accesses
-system.cpu2.iq.fp_alu_accesses 42 # Number of floating point alu accesses
-system.cpu2.iew.lsq.thread0.forwLoads 657734 # Number of loads that had data forwarded from stores
+system.cpu2.iq.FU_type_0::total 274477250 # Type of FU issued
+system.cpu2.iq.rate 1.764537 # Inst issue rate
+system.cpu2.iq.fu_busy_cnt 365057 # FU busy when requested
+system.cpu2.iq.fu_busy_rate 0.001330 # FU busy rate (busy events/executed inst)
+system.cpu2.iq.int_inst_queue_reads 639321511 # Number of integer instruction queue reads
+system.cpu2.iq.int_inst_queue_writes 283683445 # Number of integer instruction queue writes
+system.cpu2.iq.int_inst_queue_wakeup_accesses 273115126 # Number of integer instruction queue wakeup accesses
+system.cpu2.iq.fp_inst_queue_reads 61 # Number of floating instruction queue reads
+system.cpu2.iq.fp_inst_queue_writes 70 # Number of floating instruction queue writes
+system.cpu2.iq.fp_inst_queue_wakeup_accesses 18 # Number of floating instruction queue wakeup accesses
+system.cpu2.iq.int_alu_accesses 274761742 # Number of integer alu accesses
+system.cpu2.iq.fp_alu_accesses 29 # Number of floating point alu accesses
+system.cpu2.iew.lsq.thread0.forwLoads 634301 # Number of loads that had data forwarded from stores
system.cpu2.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu2.iew.lsq.thread0.squashedLoads 1052819 # Number of loads squashed
-system.cpu2.iew.lsq.thread0.ignoredResponses 6947 # Number of memory responses ignored because the instruction is squashed
-system.cpu2.iew.lsq.thread0.memOrderViolation 4672 # Number of memory ordering violations
-system.cpu2.iew.lsq.thread0.squashedStores 529632 # Number of stores squashed
+system.cpu2.iew.lsq.thread0.squashedLoads 1002623 # Number of loads squashed
+system.cpu2.iew.lsq.thread0.ignoredResponses 6718 # Number of memory responses ignored because the instruction is squashed
+system.cpu2.iew.lsq.thread0.memOrderViolation 4440 # Number of memory ordering violations
+system.cpu2.iew.lsq.thread0.squashedStores 510444 # Number of stores squashed
system.cpu2.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu2.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu2.iew.lsq.thread0.rescheduledLoads 656268 # Number of loads that were rescheduled
-system.cpu2.iew.lsq.thread0.cacheBlocked 10631 # Number of times an access to memory failed due to the cache being blocked
+system.cpu2.iew.lsq.thread0.rescheduledLoads 656391 # Number of loads that were rescheduled
+system.cpu2.iew.lsq.thread0.cacheBlocked 10280 # Number of times an access to memory failed due to the cache being blocked
system.cpu2.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu2.iew.iewSquashCycles 1196608 # Number of cycles IEW is squashing
-system.cpu2.iew.iewBlockCycles 9811775 # Number of cycles IEW is blocking
-system.cpu2.iew.iewUnblockCycles 820688 # Number of cycles IEW is unblocking
-system.cpu2.iew.iewDispatchedInsts 278822190 # Number of instructions dispatched to IQ
-system.cpu2.iew.iewDispSquashedInsts 75669 # Number of squashed instructions skipped by dispatch
-system.cpu2.iew.iewDispLoadInsts 6409704 # Number of dispatched load instructions
-system.cpu2.iew.iewDispStoreInsts 3556417 # Number of dispatched store instructions
-system.cpu2.iew.iewDispNonSpecInsts 239796 # Number of dispatched non-speculative instructions
-system.cpu2.iew.iewIQFullEvents 634227 # Number of times the IQ has become full, causing a stall
-system.cpu2.iew.iewLSQFullEvents 4101 # Number of times the LSQ has become full, causing a stall
-system.cpu2.iew.memOrderViolationEvents 4672 # Number of memory order violations
-system.cpu2.iew.predictedTakenIncorrect 184871 # Number of branches that were predicted taken incorrectly
-system.cpu2.iew.predictedNotTakenIncorrect 190702 # Number of branches that were predicted not taken incorrectly
-system.cpu2.iew.branchMispredicts 375573 # Number of branch mispredicts detected at execute
-system.cpu2.iew.iewExecutedInsts 276137017 # Number of executed instructions
-system.cpu2.iew.iewExecLoadInsts 6556879 # Number of load instructions executed
-system.cpu2.iew.iewExecSquashedInsts 526981 # Number of squashed instructions skipped in execute
+system.cpu2.iew.iewSquashCycles 1141583 # Number of cycles IEW is squashing
+system.cpu2.iew.iewBlockCycles 9227965 # Number of cycles IEW is blocking
+system.cpu2.iew.iewUnblockCycles 815382 # Number of cycles IEW is unblocking
+system.cpu2.iew.iewDispatchedInsts 276506059 # Number of instructions dispatched to IQ
+system.cpu2.iew.iewDispSquashedInsts 71664 # Number of squashed instructions skipped by dispatch
+system.cpu2.iew.iewDispLoadInsts 6171654 # Number of dispatched load instructions
+system.cpu2.iew.iewDispStoreInsts 3395563 # Number of dispatched store instructions
+system.cpu2.iew.iewDispNonSpecInsts 234992 # Number of dispatched non-speculative instructions
+system.cpu2.iew.iewIQFullEvents 633068 # Number of times the IQ has become full, causing a stall
+system.cpu2.iew.iewLSQFullEvents 3849 # Number of times the LSQ has become full, causing a stall
+system.cpu2.iew.memOrderViolationEvents 4440 # Number of memory order violations
+system.cpu2.iew.predictedTakenIncorrect 176570 # Number of branches that were predicted taken incorrectly
+system.cpu2.iew.predictedNotTakenIncorrect 182317 # Number of branches that were predicted not taken incorrectly
+system.cpu2.iew.branchMispredicts 358887 # Number of branch mispredicts detected at execute
+system.cpu2.iew.iewExecutedInsts 273973436 # Number of executed instructions
+system.cpu2.iew.iewExecLoadInsts 6342946 # Number of load instructions executed
+system.cpu2.iew.iewExecSquashedInsts 503814 # Number of squashed instructions skipped in execute
system.cpu2.iew.exec_swp 0 # number of swp insts executed
system.cpu2.iew.exec_nop 0 # number of nop insts executed
-system.cpu2.iew.exec_refs 9821909 # number of memory reference insts executed
-system.cpu2.iew.exec_branches 28090459 # Number of branches executed
-system.cpu2.iew.exec_stores 3265030 # Number of stores executed
-system.cpu2.iew.exec_rate 1.753640 # Inst execution rate
-system.cpu2.iew.wb_sent 275979435 # cumulative count of insts sent to commit
-system.cpu2.iew.wb_count 275267445 # cumulative count of insts written-back
-system.cpu2.iew.wb_producers 214496489 # num instructions producing a value
-system.cpu2.iew.wb_consumers 350700107 # num instructions consuming a value
+system.cpu2.iew.exec_refs 9455734 # number of memory reference insts executed
+system.cpu2.iew.exec_branches 27867681 # Number of branches executed
+system.cpu2.iew.exec_stores 3112788 # Number of stores executed
+system.cpu2.iew.exec_rate 1.761298 # Inst execution rate
+system.cpu2.iew.wb_sent 273823666 # cumulative count of insts sent to commit
+system.cpu2.iew.wb_count 273115144 # cumulative count of insts written-back
+system.cpu2.iew.wb_producers 212986974 # num instructions producing a value
+system.cpu2.iew.wb_consumers 348231532 # num instructions consuming a value
system.cpu2.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu2.iew.wb_rate 1.748118 # insts written-back per cycle
-system.cpu2.iew.wb_fanout 0.611624 # average fanout of values written-back
+system.cpu2.iew.wb_rate 1.755780 # insts written-back per cycle
+system.cpu2.iew.wb_fanout 0.611625 # average fanout of values written-back
system.cpu2.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu2.commit.commitSquashedInsts 7834345 # The number of squashed insts skipped by commit
-system.cpu2.commit.commitNonSpecStalls 362544 # The number of times commit has been forced to stall to communicate backwards
-system.cpu2.commit.branchMispredicts 332977 # The number of times a branch was mispredicted
-system.cpu2.commit.committed_per_cycle::samples 90364225 # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::mean 2.998816 # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::stdev 2.871519 # Number of insts commited each cycle
+system.cpu2.commit.commitSquashedInsts 7474898 # The number of squashed insts skipped by commit
+system.cpu2.commit.commitNonSpecStalls 358681 # The number of times commit has been forced to stall to communicate backwards
+system.cpu2.commit.branchMispredicts 318992 # The number of times a branch was mispredicted
+system.cpu2.commit.committed_per_cycle::samples 88758324 # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::mean 3.031021 # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::stdev 2.870805 # Number of insts commited each cycle
system.cpu2.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::0 32381210 35.83% 35.83% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::1 4545159 5.03% 40.86% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::2 1281676 1.42% 42.28% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::3 24783522 27.43% 69.71% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::4 890698 0.99% 70.69% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::5 597656 0.66% 71.36% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::6 358639 0.40% 71.75% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::7 23381642 25.87% 97.63% # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::8 2144023 2.37% 100.00% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::0 31301057 35.27% 35.27% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::1 4393147 4.95% 40.22% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::2 1229186 1.38% 41.60% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::3 24655081 27.78% 69.38% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::4 868070 0.98% 70.36% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::5 585819 0.66% 71.02% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::6 347474 0.39% 71.41% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::7 23302544 26.25% 97.66% # Number of insts commited each cycle
+system.cpu2.commit.committed_per_cycle::8 2075946 2.34% 100.00% # Number of insts commited each cycle
system.cpu2.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu2.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu2.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu2.commit.committed_per_cycle::total 90364225 # Number of insts commited each cycle
-system.cpu2.commit.committedInsts 137308621 # Number of instructions committed
-system.cpu2.commit.committedOps 270985661 # Number of ops (including micro ops) committed
+system.cpu2.commit.committed_per_cycle::total 88758324 # Number of insts commited each cycle
+system.cpu2.commit.committedInsts 136214259 # Number of instructions committed
+system.cpu2.commit.committedOps 269028357 # Number of ops (including micro ops) committed
system.cpu2.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu2.commit.refs 8383670 # Number of memory references committed
-system.cpu2.commit.loads 5356885 # Number of loads committed
-system.cpu2.commit.membars 165489 # Number of memory barriers committed
-system.cpu2.commit.branches 27738642 # Number of branches committed
+system.cpu2.commit.refs 8054150 # Number of memory references committed
+system.cpu2.commit.loads 5169031 # Number of loads committed
+system.cpu2.commit.membars 165004 # Number of memory barriers committed
+system.cpu2.commit.branches 27530478 # Number of branches committed
system.cpu2.commit.fp_insts 0 # Number of committed floating point instructions.
-system.cpu2.commit.int_insts 247503684 # Number of committed integer instructions.
-system.cpu2.commit.function_calls 442390 # Number of function calls committed.
-system.cpu2.commit.bw_lim_events 2144023 # number cycles where commit BW limit reached
+system.cpu2.commit.int_insts 245624895 # Number of committed integer instructions.
+system.cpu2.commit.function_calls 430032 # Number of function calls committed.
+system.cpu2.commit.bw_lim_events 2075946 # number cycles where commit BW limit reached
system.cpu2.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu2.rob.rob_reads 367011505 # The number of ROB reads
-system.cpu2.rob.rob_writes 558841004 # The number of ROB writes
-system.cpu2.timesIdled 481956 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu2.idleCycles 65904185 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu2.quiesceCycles 4905068069 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
-system.cpu2.committedInsts 137308621 # Number of Instructions Simulated
-system.cpu2.committedOps 270985661 # Number of Ops (including micro ops) Simulated
-system.cpu2.committedInsts_total 137308621 # Number of Instructions Simulated
-system.cpu2.cpi 1.146796 # CPI: Cycles Per Instruction
-system.cpu2.cpi_total 1.146796 # CPI: Total CPI of All Threads
-system.cpu2.ipc 0.871994 # IPC: Instructions Per Cycle
-system.cpu2.ipc_total 0.871994 # IPC: Total IPC of All Threads
-system.cpu2.int_regfile_reads 367544012 # number of integer regfile reads
-system.cpu2.int_regfile_writes 220503659 # number of integer regfile writes
-system.cpu2.fp_regfile_reads 72990 # number of floating regfile reads
-system.cpu2.fp_regfile_writes 72968 # number of floating regfile writes
-system.cpu2.cc_regfile_reads 140406201 # number of cc regfile reads
-system.cpu2.cc_regfile_writes 108013944 # number of cc regfile writes
-system.cpu2.misc_regfile_reads 89640596 # number of misc regfile reads
-system.cpu2.misc_regfile_writes 136839 # number of misc regfile writes
+system.cpu2.rob.rob_reads 363157720 # The number of ROB reads
+system.cpu2.rob.rob_writes 554152180 # The number of ROB writes
+system.cpu2.timesIdled 477715 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu2.idleCycles 65652131 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu2.quiesceCycles 4906975665 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
+system.cpu2.committedInsts 136214259 # Number of Instructions Simulated
+system.cpu2.committedOps 269028357 # Number of Ops (including micro ops) Simulated
+system.cpu2.committedInsts_total 136214259 # Number of Instructions Simulated
+system.cpu2.cpi 1.141966 # CPI: Cycles Per Instruction
+system.cpu2.cpi_total 1.141966 # CPI: Total CPI of All Threads
+system.cpu2.ipc 0.875683 # IPC: Instructions Per Cycle
+system.cpu2.ipc_total 0.875683 # IPC: Total IPC of All Threads
+system.cpu2.int_regfile_reads 364409735 # number of integer regfile reads
+system.cpu2.int_regfile_writes 218808578 # number of integer regfile writes
+system.cpu2.fp_regfile_reads 73042 # number of floating regfile reads
+system.cpu2.fp_regfile_writes 73024 # number of floating regfile writes
+system.cpu2.cc_regfile_reads 139320542 # number of cc regfile reads
+system.cpu2.cc_regfile_writes 107246688 # number of cc regfile writes
+system.cpu2.misc_regfile_reads 88724841 # number of misc regfile reads
+system.cpu2.misc_regfile_writes 132896 # number of misc regfile writes
system.cpu2.kern.inst.arm 0 # number of arm instructions executed
system.cpu2.kern.inst.quiesce 0 # number of quiesce instructions executed