diff options
author | Ali Saidi <Ali.Saidi@ARM.com> | 2012-06-29 11:19:03 -0400 |
---|---|---|
committer | Ali Saidi <Ali.Saidi@ARM.com> | 2012-06-29 11:19:03 -0400 |
commit | 3965ecc36b3d928cf8f6a66e50eed3c6de1a54c0 (patch) | |
tree | 63ce098bc690eb5b58b3297b747794d623cface4 /tests/long/se/00.gzip/ref/x86/linux | |
parent | af2b14a362281f36347728e13dcd6b2c4d3c4991 (diff) | |
download | gem5-3965ecc36b3d928cf8f6a66e50eed3c6de1a54c0.tar.xz |
Stats: Update stats for RAS and LRU fixes.
Diffstat (limited to 'tests/long/se/00.gzip/ref/x86/linux')
6 files changed, 652 insertions, 657 deletions
diff --git a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/config.ini b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/config.ini index 54d39141c..994a9cc44 100644 --- a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/config.ini +++ b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/config.ini @@ -510,7 +510,7 @@ type=ExeTracer [system.cpu.workload] type=LiveProcess cmd=gzip input.log 1 -cwd=build/X86/tests/opt/long/se/00.gzip/x86/linux/o3-timing +cwd=build/X86/tests/fast/long/se/00.gzip/x86/linux/o3-timing egid=100 env= errout=cerr diff --git a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/simout b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/simout index 5eab9f73c..486e549a7 100755 --- a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/simout +++ b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/simout @@ -1,10 +1,10 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 4 2012 13:44:28 -gem5 started Jun 4 2012 15:07:25 +gem5 compiled Jun 28 2012 22:08:09 +gem5 started Jun 28 2012 23:06:37 gem5 executing on zizzer -command line: build/X86/gem5.opt -d build/X86/tests/opt/long/se/00.gzip/x86/linux/o3-timing -re tests/run.py build/X86/tests/opt/long/se/00.gzip/x86/linux/o3-timing +command line: build/X86/gem5.fast -d build/X86/tests/fast/long/se/00.gzip/x86/linux/o3-timing -re tests/run.py build/X86/tests/fast/long/se/00.gzip/x86/linux/o3-timing Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... spec_init @@ -21,7 +21,6 @@ Uncompressed data compared correctly Compressing Input Data, level 3 Compressed data 97831 bytes in length Uncompressing Data -info: Increasing stack size by one page. Uncompressed data 1048576 bytes in length Uncompressed data compared correctly Compressing Input Data, level 5 @@ -40,4 +39,4 @@ Uncompressing Data Uncompressed data 1048576 bytes in length Uncompressed data compared correctly Tested 1MB buffer: OK! -Exiting @ tick 636988382500 because target called exit() +Exiting @ tick 636762784500 because target called exit() diff --git a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/stats.txt index 26e1be238..608862386 100644 --- a/tests/long/se/00.gzip/ref/x86/linux/o3-timing/stats.txt +++ b/tests/long/se/00.gzip/ref/x86/linux/o3-timing/stats.txt @@ -1,171 +1,171 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.636988 # Number of seconds simulated -sim_ticks 636988382500 # Number of ticks simulated -final_tick 636988382500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.636763 # Number of seconds simulated +sim_ticks 636762784500 # Number of ticks simulated +final_tick 636762784500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 63436 # Simulator instruction rate (inst/s) -host_op_rate 116883 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 45916521 # Simulator tick rate (ticks/s) -host_mem_usage 227532 # Number of bytes of host memory used -host_seconds 13872.75 # Real time elapsed on the host +host_inst_rate 102830 # Simulator instruction rate (inst/s) +host_op_rate 189469 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 74404788 # Simulator tick rate (ticks/s) +host_mem_usage 230588 # Number of bytes of host memory used +host_seconds 8558.09 # Real time elapsed on the host sim_insts 880025312 # Number of instructions simulated sim_ops 1621493982 # Number of ops (including micro ops) simulated -system.physmem.bytes_read::cpu.inst 59200 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 5774848 # Number of bytes read from this memory -system.physmem.bytes_read::total 5834048 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 59200 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 59200 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 3731712 # Number of bytes written to this memory -system.physmem.bytes_written::total 3731712 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 925 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 90232 # Number of read requests responded to by this memory -system.physmem.num_reads::total 91157 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 58308 # Number of write requests responded to by this memory -system.physmem.num_writes::total 58308 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 92937 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 9065861 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 9158798 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 92937 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 92937 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 5858367 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 5858367 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 5858367 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 92937 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 9065861 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 15017166 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bytes_read::cpu.inst 58816 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 1694912 # Number of bytes read from this memory +system.physmem.bytes_read::total 1753728 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 58816 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 58816 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 162944 # Number of bytes written to this memory +system.physmem.bytes_written::total 162944 # Number of bytes written to this memory +system.physmem.num_reads::cpu.inst 919 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 26483 # Number of read requests responded to by this memory +system.physmem.num_reads::total 27402 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 2546 # Number of write requests responded to by this memory +system.physmem.num_writes::total 2546 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 92367 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 2661764 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 2754131 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 92367 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 92367 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 255894 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 255894 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 255894 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 92367 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 2661764 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 3010025 # Total bandwidth to/from this memory (bytes/s) system.cpu.workload.num_syscalls 48 # Number of system calls -system.cpu.numCycles 1273976766 # number of cpu cycles simulated +system.cpu.numCycles 1273525570 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.BPredUnit.lookups 154678064 # Number of BP lookups -system.cpu.BPredUnit.condPredicted 154678064 # Number of conditional branches predicted -system.cpu.BPredUnit.condIncorrect 26667110 # Number of conditional branches incorrect -system.cpu.BPredUnit.BTBLookups 77406078 # Number of BTB lookups -system.cpu.BPredUnit.BTBHits 77035710 # Number of BTB hits +system.cpu.BPredUnit.lookups 155344135 # Number of BP lookups +system.cpu.BPredUnit.condPredicted 155344135 # Number of conditional branches predicted +system.cpu.BPredUnit.condIncorrect 26655607 # Number of conditional branches incorrect +system.cpu.BPredUnit.BTBLookups 77245204 # Number of BTB lookups +system.cpu.BPredUnit.BTBHits 76889704 # Number of BTB hits system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target. system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions. -system.cpu.fetch.icacheStallCycles 180711057 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 1490230522 # Number of instructions fetch has processed -system.cpu.fetch.Branches 154678064 # Number of branches that fetch encountered -system.cpu.fetch.predictedBranches 77035710 # Number of branches that fetch has predicted taken -system.cpu.fetch.Cycles 402278451 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.SquashCycles 93695646 # Number of cycles fetch has spent squashing -system.cpu.fetch.BlockedCycles 624053491 # Number of cycles fetch has spent blocked -system.cpu.fetch.MiscStallCycles 174 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.PendingTrapStallCycles 1298 # Number of stall cycles due to pending traps -system.cpu.fetch.CacheLines 186830267 # Number of cache lines fetched -system.cpu.fetch.IcacheSquashes 9529255 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.rateDist::samples 1273914012 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 1.999814 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 3.235188 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.icacheStallCycles 180802236 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.Insts 1488442027 # Number of instructions fetch has processed +system.cpu.fetch.Branches 155344135 # Number of branches that fetch encountered +system.cpu.fetch.predictedBranches 76889704 # Number of branches that fetch has predicted taken +system.cpu.fetch.Cycles 402274046 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.SquashCycles 93385401 # Number of cycles fetch has spent squashing +system.cpu.fetch.BlockedCycles 623851243 # Number of cycles fetch has spent blocked +system.cpu.fetch.MiscStallCycles 135 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.PendingTrapStallCycles 1029 # Number of stall cycles due to pending traps +system.cpu.fetch.CacheLines 186094276 # Number of cache lines fetched +system.cpu.fetch.IcacheSquashes 8755292 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.rateDist::samples 1273499648 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 1.998943 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 3.233820 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 878853214 68.99% 68.99% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 24303546 1.91% 70.90% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 15677834 1.23% 72.13% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 17928928 1.41% 73.53% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::4 26735770 2.10% 75.63% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::5 18262172 1.43% 77.07% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::6 28765750 2.26% 79.32% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::7 39797773 3.12% 82.45% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::8 223589025 17.55% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 878442365 68.98% 68.98% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 24602632 1.93% 70.91% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 15260428 1.20% 72.11% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 18256548 1.43% 73.54% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::4 26724815 2.10% 75.64% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::5 18280477 1.44% 77.08% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::6 29063774 2.28% 79.36% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::7 39873032 3.13% 82.49% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::8 222995577 17.51% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 1273914012 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.branchRate 0.121414 # Number of branch fetches per cycle -system.cpu.fetch.rate 1.169747 # Number of inst fetches per cycle -system.cpu.decode.IdleCycles 300082895 # Number of cycles decode is idle -system.cpu.decode.BlockedCycles 537078967 # Number of cycles decode is blocked -system.cpu.decode.RunCycles 281798821 # Number of cycles decode is running -system.cpu.decode.UnblockCycles 88083788 # Number of cycles decode is unblocking -system.cpu.decode.SquashCycles 66869541 # Number of cycles decode is squashing -system.cpu.decode.DecodedInsts 2368899404 # Number of instructions handled by decode -system.cpu.rename.SquashCycles 66869541 # Number of cycles rename is squashing -system.cpu.rename.IdleCycles 352603459 # Number of cycles rename is idle -system.cpu.rename.BlockCycles 124071504 # Number of cycles rename is blocking -system.cpu.rename.serializeStallCycles 2838 # count of cycles rename stalled for serializing inst -system.cpu.rename.RunCycles 302490800 # Number of cycles rename is running -system.cpu.rename.UnblockCycles 427875870 # Number of cycles rename is unblocking -system.cpu.rename.RenamedInsts 2273771459 # Number of instructions processed by rename -system.cpu.rename.ROBFullEvents 200 # Number of times rename has blocked due to ROB full -system.cpu.rename.IQFullEvents 293326885 # Number of times rename has blocked due to IQ full -system.cpu.rename.LSQFullEvents 103161675 # Number of times rename has blocked due to LSQ full -system.cpu.rename.FullRegisterEvents 640 # Number of times there has been no free registers -system.cpu.rename.RenamedOperands 3463149697 # Number of destination operands rename has renamed -system.cpu.rename.RenameLookups 7120628194 # Number of register rename lookups that rename has made -system.cpu.rename.int_rename_lookups 7120621014 # Number of integer rename lookups -system.cpu.rename.fp_rename_lookups 7180 # Number of floating rename lookups +system.cpu.fetch.rateDist::total 1273499648 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.branchRate 0.121980 # Number of branch fetches per cycle +system.cpu.fetch.rate 1.168757 # Number of inst fetches per cycle +system.cpu.decode.IdleCycles 300474409 # Number of cycles decode is idle +system.cpu.decode.BlockedCycles 536583689 # Number of cycles decode is blocked +system.cpu.decode.RunCycles 281514067 # Number of cycles decode is running +system.cpu.decode.UnblockCycles 88356524 # Number of cycles decode is unblocking +system.cpu.decode.SquashCycles 66570959 # Number of cycles decode is squashing +system.cpu.decode.DecodedInsts 2368586772 # Number of instructions handled by decode +system.cpu.rename.SquashCycles 66570959 # Number of cycles rename is squashing +system.cpu.rename.IdleCycles 352813558 # Number of cycles rename is idle +system.cpu.rename.BlockCycles 123796819 # Number of cycles rename is blocking +system.cpu.rename.serializeStallCycles 1672 # count of cycles rename stalled for serializing inst +system.cpu.rename.RunCycles 302654861 # Number of cycles rename is running +system.cpu.rename.UnblockCycles 427661779 # Number of cycles rename is unblocking +system.cpu.rename.RenamedInsts 2273830132 # Number of instructions processed by rename +system.cpu.rename.ROBFullEvents 2 # Number of times rename has blocked due to ROB full +system.cpu.rename.IQFullEvents 293323791 # Number of times rename has blocked due to IQ full +system.cpu.rename.LSQFullEvents 102919235 # Number of times rename has blocked due to LSQ full +system.cpu.rename.FullRegisterEvents 68 # Number of times there has been no free registers +system.cpu.rename.RenamedOperands 3464511326 # Number of destination operands rename has renamed +system.cpu.rename.RenameLookups 7120107939 # Number of register rename lookups that rename has made +system.cpu.rename.int_rename_lookups 7120100187 # Number of integer rename lookups +system.cpu.rename.fp_rename_lookups 7752 # Number of floating rename lookups system.cpu.rename.CommittedMaps 2493860970 # Number of HB maps that are committed -system.cpu.rename.UndoneMaps 969288727 # Number of HB maps that are undone due to squashing -system.cpu.rename.serializingInsts 110 # count of serializing insts renamed -system.cpu.rename.tempSerializingInsts 110 # count of temporary serializing insts renamed -system.cpu.rename.skidInsts 746079760 # count of insts added to the skid buffer -system.cpu.memDep0.insertedLoads 546341437 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 222247757 # Number of stores inserted to the mem dependence unit. -system.cpu.memDep0.conflictingLoads 352469730 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 147023702 # Number of conflicting stores. -system.cpu.iq.iqInstsAdded 2027529381 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqNonSpecInstsAdded 546 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqInstsIssued 1785574895 # Number of instructions issued -system.cpu.iq.iqSquashedInstsIssued 118982 # Number of squashed instructions issued -system.cpu.iq.iqSquashedInstsExamined 405869160 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedOperandsExamined 1051620727 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.iq.iqSquashedNonSpecRemoved 496 # Number of squashed non-spec instructions that were removed -system.cpu.iq.issued_per_cycle::samples 1273914012 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::mean 1.401645 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::stdev 1.311838 # Number of insts issued each cycle +system.cpu.rename.UndoneMaps 970650356 # Number of HB maps that are undone due to squashing +system.cpu.rename.serializingInsts 98 # count of serializing insts renamed +system.cpu.rename.tempSerializingInsts 98 # count of temporary serializing insts renamed +system.cpu.rename.skidInsts 745542263 # count of insts added to the skid buffer +system.cpu.memDep0.insertedLoads 545308074 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 222233244 # Number of stores inserted to the mem dependence unit. +system.cpu.memDep0.conflictingLoads 351719357 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 147016761 # Number of conflicting stores. +system.cpu.iq.iqInstsAdded 2026127683 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqNonSpecInstsAdded 554 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqInstsIssued 1785922004 # Number of instructions issued +system.cpu.iq.iqSquashedInstsIssued 133826 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 404499601 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedOperandsExamined 1046828617 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.iqSquashedNonSpecRemoved 504 # Number of squashed non-spec instructions that were removed +system.cpu.iq.issued_per_cycle::samples 1273499648 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::mean 1.402373 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::stdev 1.312278 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::0 347011244 27.24% 27.24% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::1 447440186 35.12% 62.36% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::2 243114046 19.08% 81.45% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::3 151317631 11.88% 93.33% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::4 40944695 3.21% 96.54% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::5 32410749 2.54% 99.08% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::6 9957171 0.78% 99.87% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::7 1368147 0.11% 99.97% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::8 350143 0.03% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::0 346409167 27.20% 27.20% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::1 447658448 35.15% 62.35% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::2 243252093 19.10% 81.45% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::3 151077765 11.86% 93.32% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::4 40789672 3.20% 96.52% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::5 32618177 2.56% 99.08% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::6 9933898 0.78% 99.86% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::7 1410310 0.11% 99.97% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::8 350118 0.03% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::total 1273914012 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::total 1273499648 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.fu_full::IntAlu 237387 9.29% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::IntMult 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::IntDiv 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatAdd 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCmp 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCvt 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatMult 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatDiv 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatSqrt 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAdd 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAlu 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCmp 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCvt 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMisc 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMult 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShift 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdSqrt 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.29% # attempts to use FU when none available -system.cpu.iq.fu_full::MemRead 2138623 83.73% 93.02% # attempts to use FU when none available -system.cpu.iq.fu_full::MemWrite 178205 6.98% 100.00% # attempts to use FU when none available +system.cpu.iq.fu_full::IntAlu 252918 9.83% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::IntMult 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::IntDiv 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatAdd 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCmp 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCvt 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatMult 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatDiv 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatSqrt 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAdd 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAlu 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCmp 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCvt 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMisc 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMult 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShift 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdSqrt 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.83% # attempts to use FU when none available +system.cpu.iq.fu_full::MemRead 2142956 83.30% 93.13% # attempts to use FU when none available +system.cpu.iq.fu_full::MemWrite 176798 6.87% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available -system.cpu.iq.FU_type_0::No_OpClass 46809715 2.62% 2.62% # Type of FU issued -system.cpu.iq.FU_type_0::IntAlu 1066790690 59.74% 62.37% # Type of FU issued +system.cpu.iq.FU_type_0::No_OpClass 46813783 2.62% 2.62% # Type of FU issued +system.cpu.iq.FU_type_0::IntAlu 1067070411 59.75% 62.37% # Type of FU issued system.cpu.iq.FU_type_0::IntMult 0 0.00% 62.37% # Type of FU issued system.cpu.iq.FU_type_0::IntDiv 0 0.00% 62.37% # Type of FU issued system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 62.37% # Type of FU issued @@ -194,86 +194,86 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 62.37% # Ty system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 62.37% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 62.37% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 62.37% # Type of FU issued -system.cpu.iq.FU_type_0::MemRead 479501542 26.85% 89.22% # Type of FU issued -system.cpu.iq.FU_type_0::MemWrite 192472948 10.78% 100.00% # Type of FU issued +system.cpu.iq.FU_type_0::MemRead 479563179 26.85% 89.22% # Type of FU issued +system.cpu.iq.FU_type_0::MemWrite 192474631 10.78% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.FU_type_0::total 1785574895 # Type of FU issued -system.cpu.iq.rate 1.401576 # Inst issue rate -system.cpu.iq.fu_busy_cnt 2554215 # FU busy when requested -system.cpu.iq.fu_busy_rate 0.001430 # FU busy rate (busy events/executed inst) -system.cpu.iq.int_inst_queue_reads 4847736227 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_writes 2433580235 # Number of integer instruction queue writes -system.cpu.iq.int_inst_queue_wakeup_accesses 1726806271 # Number of integer instruction queue wakeup accesses -system.cpu.iq.fp_inst_queue_reads 772 # Number of floating instruction queue reads -system.cpu.iq.fp_inst_queue_writes 2168 # Number of floating instruction queue writes -system.cpu.iq.fp_inst_queue_wakeup_accesses 84 # Number of floating instruction queue wakeup accesses -system.cpu.iq.int_alu_accesses 1741319146 # Number of integer alu accesses -system.cpu.iq.fp_alu_accesses 249 # Number of floating point alu accesses -system.cpu.iew.lsq.thread0.forwLoads 208956586 # Number of loads that had data forwarded from stores +system.cpu.iq.FU_type_0::total 1785922004 # Type of FU issued +system.cpu.iq.rate 1.402345 # Inst issue rate +system.cpu.iq.fu_busy_cnt 2572672 # FU busy when requested +system.cpu.iq.fu_busy_rate 0.001441 # FU busy rate (busy events/executed inst) +system.cpu.iq.int_inst_queue_reads 4848049464 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_writes 2430808619 # Number of integer instruction queue writes +system.cpu.iq.int_inst_queue_wakeup_accesses 1727155501 # Number of integer instruction queue wakeup accesses +system.cpu.iq.fp_inst_queue_reads 690 # Number of floating instruction queue reads +system.cpu.iq.fp_inst_queue_writes 2256 # Number of floating instruction queue writes +system.cpu.iq.fp_inst_queue_wakeup_accesses 76 # Number of floating instruction queue wakeup accesses +system.cpu.iq.int_alu_accesses 1741680668 # Number of integer alu accesses +system.cpu.iq.fp_alu_accesses 225 # Number of floating point alu accesses +system.cpu.iew.lsq.thread0.forwLoads 208913373 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu.iew.lsq.thread0.squashedLoads 127299312 # Number of loads squashed -system.cpu.iew.lsq.thread0.ignoredResponses 36681 # Number of memory responses ignored because the instruction is squashed -system.cpu.iew.lsq.thread0.memOrderViolation 190307 # Number of memory ordering violations -system.cpu.iew.lsq.thread0.squashedStores 34061700 # Number of stores squashed +system.cpu.iew.lsq.thread0.squashedLoads 126265949 # Number of loads squashed +system.cpu.iew.lsq.thread0.ignoredResponses 36209 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread0.memOrderViolation 190191 # Number of memory ordering violations +system.cpu.iew.lsq.thread0.squashedStores 34047187 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread0.rescheduledLoads 1845 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread0.rescheduledLoads 1764 # Number of loads that were rescheduled system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewSquashCycles 66869541 # Number of cycles IEW is squashing -system.cpu.iew.iewBlockCycles 356934 # Number of cycles IEW is blocking -system.cpu.iew.iewUnblockCycles 88692 # Number of cycles IEW is unblocking -system.cpu.iew.iewDispatchedInsts 2027529927 # Number of instructions dispatched to IQ -system.cpu.iew.iewDispSquashedInsts 63849570 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispLoadInsts 546341437 # Number of dispatched load instructions -system.cpu.iew.iewDispStoreInsts 222247757 # Number of dispatched store instructions -system.cpu.iew.iewDispNonSpecInsts 103 # Number of dispatched non-speculative instructions -system.cpu.iew.iewIQFullEvents 48888 # Number of times the IQ has become full, causing a stall -system.cpu.iew.iewLSQFullEvents 421 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.memOrderViolationEvents 190307 # Number of memory order violations -system.cpu.iew.predictedTakenIncorrect 2139656 # Number of branches that were predicted taken incorrectly -system.cpu.iew.predictedNotTakenIncorrect 24653796 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.branchMispredicts 26793452 # Number of branch mispredicts detected at execute -system.cpu.iew.iewExecutedInsts 1767588629 # Number of executed instructions -system.cpu.iew.iewExecLoadInsts 473898164 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 17986266 # Number of squashed instructions skipped in execute +system.cpu.iew.iewSquashCycles 66570959 # Number of cycles IEW is squashing +system.cpu.iew.iewBlockCycles 346337 # Number of cycles IEW is blocking +system.cpu.iew.iewUnblockCycles 84829 # Number of cycles IEW is unblocking +system.cpu.iew.iewDispatchedInsts 2026128237 # Number of instructions dispatched to IQ +system.cpu.iew.iewDispSquashedInsts 63751416 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispLoadInsts 545308074 # Number of dispatched load instructions +system.cpu.iew.iewDispStoreInsts 222233244 # Number of dispatched store instructions +system.cpu.iew.iewDispNonSpecInsts 86 # Number of dispatched non-speculative instructions +system.cpu.iew.iewIQFullEvents 49329 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewLSQFullEvents 412 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.memOrderViolationEvents 190191 # Number of memory order violations +system.cpu.iew.predictedTakenIncorrect 2137841 # Number of branches that were predicted taken incorrectly +system.cpu.iew.predictedNotTakenIncorrect 24642910 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.branchMispredicts 26780751 # Number of branch mispredicts detected at execute +system.cpu.iew.iewExecutedInsts 1767814472 # Number of executed instructions +system.cpu.iew.iewExecLoadInsts 473818516 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 18107532 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed system.cpu.iew.exec_nop 0 # number of nop insts executed -system.cpu.iew.exec_refs 665742013 # number of memory reference insts executed -system.cpu.iew.exec_branches 109684623 # Number of branches executed -system.cpu.iew.exec_stores 191843849 # Number of stores executed -system.cpu.iew.exec_rate 1.387458 # Inst execution rate -system.cpu.iew.wb_sent 1728148485 # cumulative count of insts sent to commit -system.cpu.iew.wb_count 1726806355 # cumulative count of insts written-back -system.cpu.iew.wb_producers 1262041827 # num instructions producing a value -system.cpu.iew.wb_consumers 2984894243 # num instructions consuming a value +system.cpu.iew.exec_refs 665662363 # number of memory reference insts executed +system.cpu.iew.exec_branches 109724389 # Number of branches executed +system.cpu.iew.exec_stores 191843847 # Number of stores executed +system.cpu.iew.exec_rate 1.388126 # Inst execution rate +system.cpu.iew.wb_sent 1728501294 # cumulative count of insts sent to commit +system.cpu.iew.wb_count 1727155577 # cumulative count of insts written-back +system.cpu.iew.wb_producers 1262384078 # num instructions producing a value +system.cpu.iew.wb_consumers 2985492726 # num instructions consuming a value system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ -system.cpu.iew.wb_rate 1.355446 # insts written-back per cycle -system.cpu.iew.wb_fanout 0.422810 # average fanout of values written-back +system.cpu.iew.wb_rate 1.356200 # insts written-back per cycle +system.cpu.iew.wb_fanout 0.422839 # average fanout of values written-back system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ system.cpu.commit.commitCommittedInsts 880025312 # The number of committed instructions system.cpu.commit.commitCommittedOps 1621493982 # The number of committed instructions -system.cpu.commit.commitSquashedInsts 406040141 # The number of squashed insts skipped by commit +system.cpu.commit.commitSquashedInsts 404636626 # The number of squashed insts skipped by commit system.cpu.commit.commitNonSpecStalls 50 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.branchMispredicts 26667277 # The number of times a branch was mispredicted -system.cpu.commit.committed_per_cycle::samples 1207044471 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::mean 1.343359 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::stdev 1.660546 # Number of insts commited each cycle +system.cpu.commit.branchMispredicts 26655738 # The number of times a branch was mispredicted +system.cpu.commit.committed_per_cycle::samples 1206928689 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::mean 1.343488 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::stdev 1.659364 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::0 437250010 36.22% 36.22% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::1 432641487 35.84% 72.07% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::2 93464877 7.74% 79.81% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::3 134893392 11.18% 90.99% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::4 35716518 2.96% 93.95% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::5 23306370 1.93% 95.88% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::6 25727632 2.13% 98.01% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::7 8874629 0.74% 98.74% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::8 15169556 1.26% 100.00% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::0 436768152 36.19% 36.19% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::1 432905754 35.87% 72.06% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::2 93527824 7.75% 79.81% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::3 134952786 11.18% 90.99% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::4 35694459 2.96% 93.94% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::5 23721563 1.97% 95.91% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::6 25354378 2.10% 98.01% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::7 8867881 0.73% 98.75% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::8 15135892 1.25% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::total 1207044471 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::total 1206928689 # Number of insts commited each cycle system.cpu.commit.committedInsts 880025312 # Number of instructions committed system.cpu.commit.committedOps 1621493982 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed @@ -284,68 +284,68 @@ system.cpu.commit.branches 107161579 # Nu system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. system.cpu.commit.int_insts 1621354492 # Number of committed integer instructions. system.cpu.commit.function_calls 0 # Number of function calls committed. -system.cpu.commit.bw_lim_events 15169556 # number cycles where commit BW limit reached +system.cpu.commit.bw_lim_events 15135892 # number cycles where commit BW limit reached system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits -system.cpu.rob.rob_reads 3219409038 # The number of ROB reads -system.cpu.rob.rob_writes 4121954747 # The number of ROB writes -system.cpu.timesIdled 1354 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 62754 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.rob.rob_reads 3217923405 # The number of ROB reads +system.cpu.rob.rob_writes 4118849074 # The number of ROB writes +system.cpu.timesIdled 528 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 25922 # Total number of cycles that the CPU has spent unscheduled due to idling system.cpu.committedInsts 880025312 # Number of Instructions Simulated system.cpu.committedOps 1621493982 # Number of Ops (including micro ops) Simulated system.cpu.committedInsts_total 880025312 # Number of Instructions Simulated -system.cpu.cpi 1.447659 # CPI: Cycles Per Instruction -system.cpu.cpi_total 1.447659 # CPI: Total CPI of All Threads -system.cpu.ipc 0.690770 # IPC: Instructions Per Cycle -system.cpu.ipc_total 0.690770 # IPC: Total IPC of All Threads -system.cpu.int_regfile_reads 4473469252 # number of integer regfile reads -system.cpu.int_regfile_writes 2589680881 # number of integer regfile writes -system.cpu.fp_regfile_reads 84 # number of floating regfile reads -system.cpu.misc_regfile_reads 911429698 # number of misc regfile reads -system.cpu.icache.replacements 22 # number of replacements -system.cpu.icache.tagsinuse 827.099302 # Cycle average of tags in use -system.cpu.icache.total_refs 186828876 # Total number of references to valid blocks. -system.cpu.icache.sampled_refs 928 # Sample count of references to valid blocks. -system.cpu.icache.avg_refs 201324.219828 # Average number of references to valid blocks. +system.cpu.cpi 1.447147 # CPI: Cycles Per Instruction +system.cpu.cpi_total 1.447147 # CPI: Total CPI of All Threads +system.cpu.ipc 0.691015 # IPC: Instructions Per Cycle +system.cpu.ipc_total 0.691015 # IPC: Total IPC of All Threads +system.cpu.int_regfile_reads 4473867691 # number of integer regfile reads +system.cpu.int_regfile_writes 2590130278 # number of integer regfile writes +system.cpu.fp_regfile_reads 76 # number of floating regfile reads +system.cpu.misc_regfile_reads 911455321 # number of misc regfile reads +system.cpu.icache.replacements 19 # number of replacements +system.cpu.icache.tagsinuse 827.665584 # Cycle average of tags in use +system.cpu.icache.total_refs 186092930 # Total number of references to valid blocks. +system.cpu.icache.sampled_refs 926 # Sample count of references to valid blocks. +system.cpu.icache.avg_refs 200964.287257 # Average number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.occ_blocks::cpu.inst 827.099302 # Average occupied blocks per requestor -system.cpu.icache.occ_percent::cpu.inst 0.403857 # Average percentage of cache occupancy -system.cpu.icache.occ_percent::total 0.403857 # Average percentage of cache occupancy -system.cpu.icache.ReadReq_hits::cpu.inst 186828882 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 186828882 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 186828882 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 186828882 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 186828882 # number of overall hits -system.cpu.icache.overall_hits::total 186828882 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 1385 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 1385 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 1385 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 1385 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 1385 # number of overall misses -system.cpu.icache.overall_misses::total 1385 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 46636000 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 46636000 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 46636000 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 46636000 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 46636000 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 46636000 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 186830267 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 186830267 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 186830267 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 186830267 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 186830267 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 186830267 # number of overall (read+write) accesses +system.cpu.icache.occ_blocks::cpu.inst 827.665584 # Average occupied blocks per requestor +system.cpu.icache.occ_percent::cpu.inst 0.404134 # Average percentage of cache occupancy +system.cpu.icache.occ_percent::total 0.404134 # Average percentage of cache occupancy +system.cpu.icache.ReadReq_hits::cpu.inst 186092930 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 186092930 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 186092930 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 186092930 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 186092930 # number of overall hits +system.cpu.icache.overall_hits::total 186092930 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 1346 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 1346 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 1346 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 1346 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 1346 # number of overall misses +system.cpu.icache.overall_misses::total 1346 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 45797000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 45797000 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 45797000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 45797000 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 45797000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 45797000 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 186094276 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 186094276 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 186094276 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 186094276 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 186094276 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 186094276 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000007 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000007 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000007 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000007 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000007 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000007 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 33672.202166 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 33672.202166 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 33672.202166 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 33672.202166 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 33672.202166 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 33672.202166 # average overall miss latency +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34024.517088 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 34024.517088 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 34024.517088 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 34024.517088 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 34024.517088 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 34024.517088 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -354,94 +354,94 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 450 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 450 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 450 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 450 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 450 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 450 # number of overall MSHR hits -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 935 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 935 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 935 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 935 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 935 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 935 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 32805000 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 32805000 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 32805000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 32805000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 32805000 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 32805000 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 420 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 420 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 420 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 420 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 420 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 420 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 926 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 926 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 926 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 926 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 926 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 926 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 32563500 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 32563500 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 32563500 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 32563500 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 32563500 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 32563500 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000005 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000005 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000005 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000005 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000005 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000005 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35085.561497 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35085.561497 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35085.561497 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 35085.561497 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35085.561497 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 35085.561497 # average overall mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35165.766739 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35165.766739 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35165.766739 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 35165.766739 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35165.766739 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 35165.766739 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.dcache.replacements 445407 # number of replacements -system.cpu.dcache.tagsinuse 4093.514636 # Cycle average of tags in use -system.cpu.dcache.total_refs 452671406 # Total number of references to valid blocks. -system.cpu.dcache.sampled_refs 449503 # Sample count of references to valid blocks. -system.cpu.dcache.avg_refs 1007.048687 # Average number of references to valid blocks. -system.cpu.dcache.warmup_cycle 723816000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.occ_blocks::cpu.data 4093.514636 # Average occupied blocks per requestor +system.cpu.dcache.replacements 445434 # number of replacements +system.cpu.dcache.tagsinuse 4093.513761 # Cycle average of tags in use +system.cpu.dcache.total_refs 452635366 # Total number of references to valid blocks. +system.cpu.dcache.sampled_refs 449530 # Sample count of references to valid blocks. +system.cpu.dcache.avg_refs 1006.908028 # Average number of references to valid blocks. +system.cpu.dcache.warmup_cycle 723815000 # Cycle when the warmup percentage was hit. +system.cpu.dcache.occ_blocks::cpu.data 4093.513761 # Average occupied blocks per requestor system.cpu.dcache.occ_percent::cpu.data 0.999393 # Average percentage of cache occupancy system.cpu.dcache.occ_percent::total 0.999393 # Average percentage of cache occupancy -system.cpu.dcache.ReadReq_hits::cpu.data 264731564 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 264731564 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 187939830 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 187939830 # number of WriteReq hits -system.cpu.dcache.demand_hits::cpu.data 452671394 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 452671394 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 452671394 # number of overall hits -system.cpu.dcache.overall_hits::total 452671394 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 206744 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 206744 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 246227 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 246227 # number of WriteReq misses -system.cpu.dcache.demand_misses::cpu.data 452971 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 452971 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 452971 # number of overall misses -system.cpu.dcache.overall_misses::total 452971 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 2148724000 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 2148724000 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 3224322500 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 3224322500 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 5373046500 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 5373046500 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 5373046500 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 5373046500 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 264938308 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 264938308 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_hits::cpu.data 264695512 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 264695512 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 187939854 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 187939854 # number of WriteReq hits +system.cpu.dcache.demand_hits::cpu.data 452635366 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 452635366 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 452635366 # number of overall hits +system.cpu.dcache.overall_hits::total 452635366 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 206467 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 206467 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 246203 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 246203 # number of WriteReq misses +system.cpu.dcache.demand_misses::cpu.data 452670 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 452670 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 452670 # number of overall misses +system.cpu.dcache.overall_misses::total 452670 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 1238244500 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 1238244500 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 2014411000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 2014411000 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 3252655500 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 3252655500 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 3252655500 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 3252655500 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 264901979 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 264901979 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 188186057 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 188186057 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 453124365 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 453124365 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 453124365 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 453124365 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000780 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.000780 # miss rate for ReadReq accesses +system.cpu.dcache.demand_accesses::cpu.data 453088036 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 453088036 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 453088036 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 453088036 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000779 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.000779 # miss rate for ReadReq accesses system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001308 # miss rate for WriteReq accesses system.cpu.dcache.WriteReq_miss_rate::total 0.001308 # miss rate for WriteReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.001000 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.001000 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.001000 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.001000 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 10393.162559 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 10393.162559 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 13094.918510 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 13094.918510 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 11861.789165 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 11861.789165 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 11861.789165 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 11861.789165 # average overall miss latency +system.cpu.dcache.demand_miss_rate::cpu.data 0.000999 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.000999 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.000999 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.000999 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 5997.299811 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 5997.299811 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 8181.910862 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 8181.910862 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 7185.489429 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 7185.489429 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 7185.489429 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 7185.489429 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -450,136 +450,132 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 400713 # number of writebacks -system.cpu.dcache.writebacks::total 400713 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3434 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 3434 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 25 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 25 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 3459 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 3459 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 3459 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 3459 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 203310 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 203310 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 246202 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 246202 # number of WriteReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 449512 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 449512 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 449512 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 449512 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1511006000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 1511006000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2485166000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 2485166000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 3996172000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 3996172000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 3996172000 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 3996172000 # number of overall MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000767 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000767 # mshr miss rate for ReadReq accesses +system.cpu.dcache.writebacks::writebacks 428484 # number of writebacks +system.cpu.dcache.writebacks::total 428484 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 3123 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 3123 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 15 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 15 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 3138 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 3138 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 3138 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 3138 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 203344 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 203344 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 246188 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 246188 # number of WriteReq MSHR misses +system.cpu.dcache.demand_mshr_misses::cpu.data 449532 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 449532 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 449532 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 449532 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 611389500 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 611389500 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1275715500 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 1275715500 # number of WriteReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 1887105000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 1887105000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 1887105000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 1887105000 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000768 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000768 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.001308 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.001308 # mshr miss rate for WriteReq accesses system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000992 # mshr miss rate for demand accesses system.cpu.dcache.demand_mshr_miss_rate::total 0.000992 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000992 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.000992 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 7432.029905 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 7432.029905 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 10094.012234 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 10094.012234 # average WriteReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 8890.022958 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 8890.022958 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 8890.022958 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 8890.022958 # average overall mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 3006.675879 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 3006.675879 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 5181.875234 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 5181.875234 # average WriteReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 4197.932516 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 4197.932516 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 4197.932516 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 4197.932516 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.replacements 72883 # number of replacements -system.cpu.l2cache.tagsinuse 17779.692577 # Cycle average of tags in use -system.cpu.l2cache.total_refs 433456 # Total number of references to valid blocks. -system.cpu.l2cache.sampled_refs 88505 # Sample count of references to valid blocks. -system.cpu.l2cache.avg_refs 4.897531 # Average number of references to valid blocks. +system.cpu.l2cache.replacements 2662 # number of replacements +system.cpu.l2cache.tagsinuse 22222.846443 # Cycle average of tags in use +system.cpu.l2cache.total_refs 517815 # Total number of references to valid blocks. +system.cpu.l2cache.sampled_refs 24238 # Sample count of references to valid blocks. +system.cpu.l2cache.avg_refs 21.363768 # Average number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.occ_blocks::writebacks 15879.164577 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.inst 61.338092 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.data 1839.189909 # Average occupied blocks per requestor -system.cpu.l2cache.occ_percent::writebacks 0.484594 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.inst 0.001872 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.data 0.056128 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::total 0.542593 # Average percentage of cache occupancy -system.cpu.l2cache.ReadReq_hits::cpu.inst 3 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.data 171391 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 171394 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 400713 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 400713 # number of Writeback hits -system.cpu.l2cache.UpgradeReq_hits::cpu.data 7 # number of UpgradeReq hits -system.cpu.l2cache.UpgradeReq_hits::total 7 # number of UpgradeReq hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 187882 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 187882 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.inst 3 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 359273 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 359276 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.inst 3 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 359273 # number of overall hits -system.cpu.l2cache.overall_hits::total 359276 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.inst 925 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 31911 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 32836 # number of ReadReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 58321 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 58321 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.inst 925 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 90232 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 91157 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 925 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 90232 # number of overall misses -system.cpu.l2cache.overall_misses::total 91157 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 31707500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1094294500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 1126002000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1998540500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 1998540500 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 31707500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 3092835000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 3124542500 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 31707500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 3092835000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 3124542500 # number of overall miss cycles -system.cpu.l2cache.ReadReq_accesses::cpu.inst 928 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.data 203302 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::total 204230 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 400713 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 400713 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::cpu.data 7 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::total 7 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 246203 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 246203 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 928 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 449505 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 450433 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 928 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 449505 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 450433 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996767 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.156964 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.160780 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.236882 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.236882 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996767 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.200736 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.202376 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996767 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.200736 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.202376 # miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34278.378378 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34292.077967 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::total 34291.692045 # average ReadReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34267.939507 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34267.939507 # average ReadExReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34278.378378 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34276.476195 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 34276.495497 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34278.378378 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34276.476195 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 34276.495497 # average overall miss latency +system.cpu.l2cache.occ_blocks::writebacks 20810.359304 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.inst 736.556866 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.data 675.930273 # Average occupied blocks per requestor +system.cpu.l2cache.occ_percent::writebacks 0.635082 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.inst 0.022478 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.data 0.020628 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::total 0.678187 # Average percentage of cache occupancy +system.cpu.l2cache.ReadReq_hits::cpu.inst 7 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::cpu.data 198774 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::total 198781 # number of ReadReq hits +system.cpu.l2cache.Writeback_hits::writebacks 428484 # number of Writeback hits +system.cpu.l2cache.Writeback_hits::total 428484 # number of Writeback hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 224275 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 224275 # number of ReadExReq hits +system.cpu.l2cache.demand_hits::cpu.inst 7 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 423049 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 423056 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.inst 7 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 423049 # number of overall hits +system.cpu.l2cache.overall_hits::total 423056 # number of overall hits +system.cpu.l2cache.ReadReq_misses::cpu.inst 919 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::cpu.data 4560 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::total 5479 # number of ReadReq misses +system.cpu.l2cache.ReadExReq_misses::cpu.data 21923 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 21923 # number of ReadExReq misses +system.cpu.l2cache.demand_misses::cpu.inst 919 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 26483 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 27402 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 919 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 26483 # number of overall misses +system.cpu.l2cache.overall_misses::total 27402 # number of overall misses +system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 31495500 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.data 157147500 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::total 188643000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 753146000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 753146000 # number of ReadExReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 31495500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 910293500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 941789000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 31495500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 910293500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 941789000 # number of overall miss cycles +system.cpu.l2cache.ReadReq_accesses::cpu.inst 926 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::cpu.data 203334 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_accesses::total 204260 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::writebacks 428484 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::total 428484 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 246198 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 246198 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.inst 926 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 449532 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 450458 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 926 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 449532 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 450458 # number of overall (read+write) accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.992441 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.022426 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::total 0.026824 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.089046 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.089046 # miss rate for ReadExReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.992441 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.058912 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.060831 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.992441 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.058912 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.060831 # miss rate for overall accesses +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34271.490751 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34462.171053 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_miss_latency::total 34430.187991 # average ReadReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34354.148611 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34354.148611 # average ReadExReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34271.490751 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34372.748556 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 34369.352602 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34271.490751 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34372.748556 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 34369.352602 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -588,52 +584,52 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 58308 # number of writebacks -system.cpu.l2cache.writebacks::total 58308 # number of writebacks -system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 925 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 31911 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 32836 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 58321 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 58321 # number of ReadExReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 925 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 90232 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 91157 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 925 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 90232 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 91157 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 28735500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 989353500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1018089000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1807989500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1807989500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 28735500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2797343000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 2826078500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 28735500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2797343000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 2826078500 # number of overall MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996767 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.156964 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.160780 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.236882 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.236882 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996767 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.200736 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.202376 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996767 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.200736 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.202376 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31065.405405 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31003.525430 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31005.268608 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31000.660140 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31000.660140 # average ReadExReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31065.405405 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31001.673464 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31002.320173 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31065.405405 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31001.673464 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31002.320173 # average overall mshr miss latency +system.cpu.l2cache.writebacks::writebacks 2546 # number of writebacks +system.cpu.l2cache.writebacks::total 2546 # number of writebacks +system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 919 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 4560 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::total 5479 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 21923 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 21923 # number of ReadExReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 919 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 26483 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 27402 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 919 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 26483 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 27402 # number of overall MSHR misses +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 28532500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 141346000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::total 169878500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 679632500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 679632500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 28532500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 820978500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 849511000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 28532500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 820978500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 849511000 # number of overall MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.992441 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.022426 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.026824 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.089046 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.089046 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.992441 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.058912 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.060831 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.992441 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.058912 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.060831 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31047.334059 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 30996.929825 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31005.384194 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31000.889477 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31000.889477 # average ReadExReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31047.334059 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31000.207680 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31001.788191 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31047.334059 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31000.207680 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31001.788191 # average overall mshr miss latency system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate ---------- End Simulation Statistics ---------- diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini index 30e9071fd..3c1333558 100644 --- a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini +++ b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/config.ini @@ -179,7 +179,7 @@ type=ExeTracer [system.cpu.workload] type=LiveProcess cmd=gzip input.log 1 -cwd=build/X86/tests/opt/long/se/00.gzip/x86/linux/simple-timing +cwd=build/X86/tests/fast/long/se/00.gzip/x86/linux/simple-timing egid=100 env= errout=cerr diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout index 7f0dbded6..9e79ba165 100755 --- a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout +++ b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/simout @@ -1,10 +1,10 @@ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jun 4 2012 13:44:28 -gem5 started Jun 4 2012 15:13:02 +gem5 compiled Jun 28 2012 22:08:09 +gem5 started Jun 28 2012 23:10:36 gem5 executing on zizzer -command line: build/X86/gem5.opt -d build/X86/tests/opt/long/se/00.gzip/x86/linux/simple-timing -re tests/run.py build/X86/tests/opt/long/se/00.gzip/x86/linux/simple-timing +command line: build/X86/gem5.fast -d build/X86/tests/fast/long/se/00.gzip/x86/linux/simple-timing -re tests/run.py build/X86/tests/fast/long/se/00.gzip/x86/linux/simple-timing Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... spec_init @@ -39,4 +39,4 @@ Uncompressing Data Uncompressed data 1048576 bytes in length Uncompressed data compared correctly Tested 1MB buffer: OK! -Exiting @ tick 1803258587000 because target called exit() +Exiting @ tick 1800635309000 because target called exit() diff --git a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt index 00ab9a331..a3d141ce0 100644 --- a/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt +++ b/tests/long/se/00.gzip/ref/x86/linux/simple-timing/stats.txt @@ -1,41 +1,41 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 1.803259 # Number of seconds simulated -sim_ticks 1803258587000 # Number of ticks simulated -final_tick 1803258587000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 1.800635 # Number of seconds simulated +sim_ticks 1800635309000 # Number of ticks simulated +final_tick 1800635309000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 587265 # Simulator instruction rate (inst/s) -host_op_rate 1082068 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 1203364849 # Simulator tick rate (ticks/s) -host_mem_usage 225604 # Number of bytes of host memory used -host_seconds 1498.51 # Real time elapsed on the host +host_inst_rate 904173 # Simulator instruction rate (inst/s) +host_op_rate 1665987 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 1850044030 # Simulator tick rate (ticks/s) +host_mem_usage 228536 # Number of bytes of host memory used +host_seconds 973.29 # Real time elapsed on the host sim_insts 880025313 # Number of instructions simulated sim_ops 1621493983 # Number of ops (including micro ops) simulated system.physmem.bytes_read::cpu.inst 46208 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 5679744 # Number of bytes read from this memory -system.physmem.bytes_read::total 5725952 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 1682368 # Number of bytes read from this memory +system.physmem.bytes_read::total 1728576 # Number of bytes read from this memory system.physmem.bytes_inst_read::cpu.inst 46208 # Number of instructions bytes read from this memory system.physmem.bytes_inst_read::total 46208 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 3712448 # Number of bytes written to this memory -system.physmem.bytes_written::total 3712448 # Number of bytes written to this memory +system.physmem.bytes_written::writebacks 160640 # Number of bytes written to this memory +system.physmem.bytes_written::total 160640 # Number of bytes written to this memory system.physmem.num_reads::cpu.inst 722 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 88746 # Number of read requests responded to by this memory -system.physmem.num_reads::total 89468 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 58007 # Number of write requests responded to by this memory -system.physmem.num_writes::total 58007 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 25625 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 3149711 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 3175336 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 25625 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 25625 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 2058744 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 2058744 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 2058744 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 25625 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 3149711 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 5234080 # Total bandwidth to/from this memory (bytes/s) +system.physmem.num_reads::cpu.data 26287 # Number of read requests responded to by this memory +system.physmem.num_reads::total 27009 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 2510 # Number of write requests responded to by this memory +system.physmem.num_writes::total 2510 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 25662 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 934319 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 959981 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 25662 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 25662 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 89213 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 89213 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 89213 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 25662 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 934319 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 1049194 # Total bandwidth to/from this memory (bytes/s) system.cpu.workload.num_syscalls 48 # Number of system calls -system.cpu.numCycles 3606517174 # number of cpu cycles simulated +system.cpu.numCycles 3601270618 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.committedInsts 880025313 # Number of instructions committed @@ -54,18 +54,18 @@ system.cpu.num_mem_refs 607228182 # nu system.cpu.num_load_insts 419042125 # Number of load instructions system.cpu.num_store_insts 188186057 # Number of store instructions system.cpu.num_idle_cycles 0 # Number of idle cycles -system.cpu.num_busy_cycles 3606517174 # Number of busy cycles +system.cpu.num_busy_cycles 3601270618 # Number of busy cycles system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles system.cpu.idle_fraction 0 # Percentage of idle cycles system.cpu.icache.replacements 4 # number of replacements -system.cpu.icache.tagsinuse 660.186297 # Cycle average of tags in use +system.cpu.icache.tagsinuse 660.189072 # Cycle average of tags in use system.cpu.icache.total_refs 1186516018 # Total number of references to valid blocks. system.cpu.icache.sampled_refs 722 # Sample count of references to valid blocks. system.cpu.icache.avg_refs 1643373.986150 # Average number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.occ_blocks::cpu.inst 660.186297 # Average occupied blocks per requestor -system.cpu.icache.occ_percent::cpu.inst 0.322357 # Average percentage of cache occupancy -system.cpu.icache.occ_percent::total 0.322357 # Average percentage of cache occupancy +system.cpu.icache.occ_blocks::cpu.inst 660.189072 # Average occupied blocks per requestor +system.cpu.icache.occ_percent::cpu.inst 0.322358 # Average percentage of cache occupancy +system.cpu.icache.occ_percent::total 0.322358 # Average percentage of cache occupancy system.cpu.icache.ReadReq_hits::cpu.inst 1186516018 # number of ReadReq hits system.cpu.icache.ReadReq_hits::total 1186516018 # number of ReadReq hits system.cpu.icache.demand_hits::cpu.inst 1186516018 # number of demand (read+write) hits @@ -136,14 +136,14 @@ system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53000 system.cpu.icache.overall_avg_mshr_miss_latency::total 53000 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.replacements 437952 # number of replacements -system.cpu.dcache.tagsinuse 4094.896939 # Cycle average of tags in use +system.cpu.dcache.tagsinuse 4094.895332 # Cycle average of tags in use system.cpu.dcache.total_refs 606786134 # Total number of references to valid blocks. system.cpu.dcache.sampled_refs 442048 # Sample count of references to valid blocks. system.cpu.dcache.avg_refs 1372.670239 # Average number of references to valid blocks. system.cpu.dcache.warmup_cycle 778540000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.occ_blocks::cpu.data 4094.896939 # Average occupied blocks per requestor -system.cpu.dcache.occ_percent::cpu.data 0.999731 # Average percentage of cache occupancy -system.cpu.dcache.occ_percent::total 0.999731 # Average percentage of cache occupancy +system.cpu.dcache.occ_blocks::cpu.data 4094.895332 # Average occupied blocks per requestor +system.cpu.dcache.occ_percent::cpu.data 0.999730 # Average percentage of cache occupancy +system.cpu.dcache.occ_percent::total 0.999730 # Average percentage of cache occupancy system.cpu.dcache.ReadReq_hits::cpu.data 418844799 # number of ReadReq hits system.cpu.dcache.ReadReq_hits::total 418844799 # number of ReadReq hits system.cpu.dcache.WriteReq_hits::cpu.data 187941335 # number of WriteReq hits @@ -160,14 +160,14 @@ system.cpu.dcache.demand_misses::cpu.data 442048 # n system.cpu.dcache.demand_misses::total 442048 # number of demand (read+write) misses system.cpu.dcache.overall_misses::cpu.data 442048 # number of overall misses system.cpu.dcache.overall_misses::total 442048 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 4043270000 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 4043270000 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 5872734000 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 5872734000 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 9916004000 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 9916004000 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 9916004000 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 9916004000 # number of overall miss cycles +system.cpu.dcache.ReadReq_miss_latency::cpu.data 2943878000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 2943878000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 4348848000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 4348848000 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 7292726000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 7292726000 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 7292726000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 7292726000 # number of overall miss cycles system.cpu.dcache.ReadReq_accesses::cpu.data 419042125 # number of ReadReq accesses(hits+misses) system.cpu.dcache.ReadReq_accesses::total 419042125 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 188186057 # number of WriteReq accesses(hits+misses) @@ -184,14 +184,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.000728 system.cpu.dcache.demand_miss_rate::total 0.000728 # miss rate for demand accesses system.cpu.dcache.overall_miss_rate::cpu.data 0.000728 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total 0.000728 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20490.305383 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 20490.305383 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 23997.572756 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 23997.572756 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 22431.962140 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 22431.962140 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 22431.962140 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 22431.962140 # average overall miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14918.855093 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 14918.855093 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 17770.564150 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 17770.564150 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 16497.588497 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 16497.588497 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 16497.588497 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 16497.588497 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -200,8 +200,8 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 396372 # number of writebacks -system.cpu.dcache.writebacks::total 396372 # number of writebacks +system.cpu.dcache.writebacks::writebacks 422980 # number of writebacks +system.cpu.dcache.writebacks::total 422980 # number of writebacks system.cpu.dcache.ReadReq_mshr_misses::cpu.data 197326 # number of ReadReq MSHR misses system.cpu.dcache.ReadReq_mshr_misses::total 197326 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::cpu.data 244722 # number of WriteReq MSHR misses @@ -210,14 +210,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 442048 system.cpu.dcache.demand_mshr_misses::total 442048 # number of demand (read+write) MSHR misses system.cpu.dcache.overall_mshr_misses::cpu.data 442048 # number of overall MSHR misses system.cpu.dcache.overall_mshr_misses::total 442048 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3451292000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 3451292000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5138568000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 5138568000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8589860000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 8589860000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8589860000 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 8589860000 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2351900000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 2351900000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3614682000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 3614682000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5966582000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 5966582000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 5966582000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 5966582000 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000471 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000471 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.001300 # mshr miss rate for WriteReq accesses @@ -226,65 +226,65 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000728 system.cpu.dcache.demand_mshr_miss_rate::total 0.000728 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000728 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.000728 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17490.305383 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17490.305383 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20997.572756 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 20997.572756 # average WriteReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 19431.962140 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 19431.962140 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 19431.962140 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 19431.962140 # average overall mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11918.855093 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11918.855093 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 14770.564150 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 14770.564150 # average WriteReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 13497.588497 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 13497.588497 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13497.588497 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 13497.588497 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.replacements 71208 # number of replacements -system.cpu.l2cache.tagsinuse 18056.923092 # Cycle average of tags in use -system.cpu.l2cache.total_refs 423014 # Total number of references to valid blocks. -system.cpu.l2cache.sampled_refs 86793 # Sample count of references to valid blocks. -system.cpu.l2cache.avg_refs 4.873826 # Average number of references to valid blocks. +system.cpu.l2cache.replacements 2581 # number of replacements +system.cpu.l2cache.tagsinuse 22163.019096 # Cycle average of tags in use +system.cpu.l2cache.total_refs 506758 # Total number of references to valid blocks. +system.cpu.l2cache.sampled_refs 23832 # Sample count of references to valid blocks. +system.cpu.l2cache.avg_refs 21.263763 # Average number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.occ_blocks::writebacks 16187.723361 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.inst 48.180025 # Average occupied blocks per requestor -system.cpu.l2cache.occ_blocks::cpu.data 1821.019706 # Average occupied blocks per requestor -system.cpu.l2cache.occ_percent::writebacks 0.494010 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.inst 0.001470 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::cpu.data 0.055573 # Average percentage of cache occupancy -system.cpu.l2cache.occ_percent::total 0.551054 # Average percentage of cache occupancy -system.cpu.l2cache.ReadReq_hits::cpu.data 166833 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 166833 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 396372 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 396372 # number of Writeback hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 186469 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 186469 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.data 353302 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 353302 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.data 353302 # number of overall hits -system.cpu.l2cache.overall_hits::total 353302 # number of overall hits +system.cpu.l2cache.occ_blocks::writebacks 21019.596332 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.inst 596.850673 # Average occupied blocks per requestor +system.cpu.l2cache.occ_blocks::cpu.data 546.572092 # Average occupied blocks per requestor +system.cpu.l2cache.occ_percent::writebacks 0.641467 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.inst 0.018214 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::cpu.data 0.016680 # Average percentage of cache occupancy +system.cpu.l2cache.occ_percent::total 0.676362 # Average percentage of cache occupancy +system.cpu.l2cache.ReadReq_hits::cpu.data 193009 # number of ReadReq hits +system.cpu.l2cache.ReadReq_hits::total 193009 # number of ReadReq hits +system.cpu.l2cache.Writeback_hits::writebacks 422980 # number of Writeback hits +system.cpu.l2cache.Writeback_hits::total 422980 # number of Writeback hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 222752 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 222752 # number of ReadExReq hits +system.cpu.l2cache.demand_hits::cpu.data 415761 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 415761 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.data 415761 # number of overall hits +system.cpu.l2cache.overall_hits::total 415761 # number of overall hits system.cpu.l2cache.ReadReq_misses::cpu.inst 722 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 30493 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 31215 # number of ReadReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 58253 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 58253 # number of ReadExReq misses +system.cpu.l2cache.ReadReq_misses::cpu.data 4317 # number of ReadReq misses +system.cpu.l2cache.ReadReq_misses::total 5039 # number of ReadReq misses +system.cpu.l2cache.ReadExReq_misses::cpu.data 21970 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 21970 # number of ReadExReq misses system.cpu.l2cache.demand_misses::cpu.inst 722 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 88746 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 89468 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 26287 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 27009 # number of demand (read+write) misses system.cpu.l2cache.overall_misses::cpu.inst 722 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 88746 # number of overall misses -system.cpu.l2cache.overall_misses::total 89468 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 26287 # number of overall misses +system.cpu.l2cache.overall_misses::total 27009 # number of overall misses system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 37544000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1585636000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 1623180000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3029156000 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 3029156000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::cpu.data 224484000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_latency::total 262028000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1142440000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 1142440000 # number of ReadExReq miss cycles system.cpu.l2cache.demand_miss_latency::cpu.inst 37544000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 4614792000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 4652336000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 1366924000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 1404468000 # number of demand (read+write) miss cycles system.cpu.l2cache.overall_miss_latency::cpu.inst 37544000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 4614792000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 4652336000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 1366924000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 1404468000 # number of overall miss cycles system.cpu.l2cache.ReadReq_accesses::cpu.inst 722 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.ReadReq_accesses::cpu.data 197326 # number of ReadReq accesses(hits+misses) system.cpu.l2cache.ReadReq_accesses::total 198048 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 396372 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 396372 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::writebacks 422980 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::total 422980 # number of Writeback accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::cpu.data 244722 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::total 244722 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.demand_accesses::cpu.inst 722 # number of demand (read+write) accesses @@ -294,16 +294,16 @@ system.cpu.l2cache.overall_accesses::cpu.inst 722 system.cpu.l2cache.overall_accesses::cpu.data 442048 # number of overall (read+write) accesses system.cpu.l2cache.overall_accesses::total 442770 # number of overall (read+write) accesses system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.154531 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.157613 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.238037 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.238037 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.021878 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_miss_rate::total 0.025443 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.089775 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.089775 # miss rate for ReadExReq accesses system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.200761 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.202064 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.059466 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.061000 # miss rate for demand accesses system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.200761 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.202064 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.059466 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.061000 # miss rate for overall accesses system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52000 # average ReadReq miss latency system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52000 # average ReadReq miss latency system.cpu.l2cache.ReadReq_avg_miss_latency::total 52000 # average ReadReq miss latency @@ -323,41 +323,41 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 58007 # number of writebacks -system.cpu.l2cache.writebacks::total 58007 # number of writebacks +system.cpu.l2cache.writebacks::writebacks 2510 # number of writebacks +system.cpu.l2cache.writebacks::total 2510 # number of writebacks system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 722 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 30493 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 31215 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 58253 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 58253 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 4317 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadReq_mshr_misses::total 5039 # number of ReadReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 21970 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 21970 # number of ReadExReq MSHR misses system.cpu.l2cache.demand_mshr_misses::cpu.inst 722 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 88746 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 89468 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 26287 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 27009 # number of demand (read+write) MSHR misses system.cpu.l2cache.overall_mshr_misses::cpu.inst 722 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 88746 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 89468 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 26287 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 27009 # number of overall MSHR misses system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 28880000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1219720000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1248600000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2330120000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2330120000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 172680000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_latency::total 201560000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 878800000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 878800000 # number of ReadExReq MSHR miss cycles system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 28880000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3549840000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 3578720000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 1051480000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 1080360000 # number of demand (read+write) MSHR miss cycles system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 28880000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3549840000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 3578720000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 1051480000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 1080360000 # number of overall MSHR miss cycles system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.154531 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.157613 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.238037 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.238037 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.021878 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.025443 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.089775 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.089775 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.200761 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.202064 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.059466 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.061000 # mshr miss rate for demand accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.200761 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.202064 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.059466 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.061000 # mshr miss rate for overall accesses system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40000 # average ReadReq mshr miss latency system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadReq mshr miss latency system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40000 # average ReadReq mshr miss latency |