summaryrefslogtreecommitdiff
path: root/tests/long/se/10.mcf
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2013-03-01 13:20:30 -0500
committerAndreas Hansson <andreas.hansson@arm.com>2013-03-01 13:20:30 -0500
commitcb9e208a4c1b564556275d9b6ee0257da4208a88 (patch)
tree6d1e5d4393ae0758da69261a11c37374c2a47a88 /tests/long/se/10.mcf
parent0facc8e1acb9b5261ac49f87ca489ba823c8e9f3 (diff)
downloadgem5-cb9e208a4c1b564556275d9b6ee0257da4208a88.tar.xz
stats: Update stats to reflect SimpleDRAM changes
This patch bumps the stats to reflect the slight change in how the retry is handled, and also the pruning of some redundant stats.
Diffstat (limited to 'tests/long/se/10.mcf')
-rw-r--r--tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt1131
-rw-r--r--tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt1165
2 files changed, 1133 insertions, 1163 deletions
diff --git a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
index b0849c006..e47377a85 100644
--- a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
@@ -1,57 +1,57 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.026779 # Number of seconds simulated
-sim_ticks 26779468500 # Number of ticks simulated
-final_tick 26779468500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.026786 # Number of seconds simulated
+sim_ticks 26785824500 # Number of ticks simulated
+final_tick 26785824500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 196675 # Simulator instruction rate (inst/s)
-host_op_rate 198087 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 58139571 # Simulator tick rate (ticks/s)
-host_mem_usage 373976 # Number of bytes of host memory used
-host_seconds 460.61 # Real time elapsed on the host
+host_inst_rate 121944 # Simulator instruction rate (inst/s)
+host_op_rate 122819 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 36056613 # Simulator tick rate (ticks/s)
+host_mem_usage 374016 # Number of bytes of host memory used
+host_seconds 742.88 # Real time elapsed on the host
sim_insts 90589798 # Number of instructions simulated
sim_ops 91240351 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 45248 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 44992 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 947840 # Number of bytes read from this memory
-system.physmem.bytes_read::total 993088 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 45248 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 45248 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 707 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 992832 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 44992 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 44992 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 703 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 14810 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 15517 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1689653 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 35394280 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 37083932 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1689653 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1689653 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1689653 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 35394280 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 37083932 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 15517 # Total number of read requests seen
+system.physmem.num_reads::total 15513 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1679694 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 35385881 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 37065575 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1679694 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1679694 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1679694 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 35385881 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 37065575 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 15513 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
-system.physmem.cpureqs 15520 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 993088 # Total number of bytes read from memory
+system.physmem.cpureqs 15516 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 992832 # Total number of bytes read from memory
system.physmem.bytesWritten 0 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 993088 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedRd 992832 # bytesRead derated as per pkt->getSize()
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 3 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 997 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::0 996 # Track reads on a per bank basis
system.physmem.perBankRdReqs::1 960 # Track reads on a per bank basis
system.physmem.perBankRdReqs::2 997 # Track reads on a per bank basis
system.physmem.perBankRdReqs::3 1012 # Track reads on a per bank basis
system.physmem.perBankRdReqs::4 996 # Track reads on a per bank basis
system.physmem.perBankRdReqs::5 1013 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 926 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 925 # Track reads on a per bank basis
system.physmem.perBankRdReqs::7 882 # Track reads on a per bank basis
system.physmem.perBankRdReqs::8 885 # Track reads on a per bank basis
system.physmem.perBankRdReqs::9 951 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 993 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 992 # Track reads on a per bank basis
system.physmem.perBankRdReqs::11 1001 # Track reads on a per bank basis
system.physmem.perBankRdReqs::12 966 # Track reads on a per bank basis
system.physmem.perBankRdReqs::13 968 # Track reads on a per bank basis
system.physmem.perBankRdReqs::14 968 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 1002 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 1001 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
@@ -70,37 +70,24 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 26779289500 # Total gap between requests
+system.physmem.totGap 26785652500 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 15517 # Categorize read packet sizes
-system.physmem.readPktSize::7 0 # Categorize read packet sizes
-system.physmem.readPktSize::8 0 # Categorize read packet sizes
-system.physmem.writePktSize::0 0 # categorize write packet sizes
-system.physmem.writePktSize::1 0 # categorize write packet sizes
-system.physmem.writePktSize::2 0 # categorize write packet sizes
-system.physmem.writePktSize::3 0 # categorize write packet sizes
-system.physmem.writePktSize::4 0 # categorize write packet sizes
-system.physmem.writePktSize::5 0 # categorize write packet sizes
-system.physmem.writePktSize::6 0 # categorize write packet sizes
-system.physmem.writePktSize::7 0 # categorize write packet sizes
-system.physmem.writePktSize::8 0 # categorize write packet sizes
-system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::6 3 # categorize neither packet sizes
-system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 10168 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 5067 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 252 # What read queue length does an incoming req see
+system.physmem.readPktSize::6 15513 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # Categorize write packet sizes
+system.physmem.writePktSize::1 0 # Categorize write packet sizes
+system.physmem.writePktSize::2 0 # Categorize write packet sizes
+system.physmem.writePktSize::3 0 # Categorize write packet sizes
+system.physmem.writePktSize::4 0 # Categorize write packet sizes
+system.physmem.writePktSize::5 0 # Categorize write packet sizes
+system.physmem.writePktSize::6 0 # Categorize write packet sizes
+system.physmem.rdQLenPdf::0 10163 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 5065 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 255 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 19 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see
@@ -130,7 +117,6 @@ system.physmem.rdQLenPdf::28 0 # Wh
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
@@ -163,37 +149,36 @@ system.physmem.wrQLenPdf::28 0 # Wh
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 52084984 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 311719984 # Sum of mem lat for all requests
-system.physmem.totBusLat 77585000 # Total cycles spent in databus access
-system.physmem.totBankLat 182050000 # Total cycles spent in bank access
-system.physmem.avgQLat 3356.64 # Average queueing delay per request
-system.physmem.avgBankLat 11732.29 # Average bank access latency per request
+system.physmem.totQLat 55611750 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 315006750 # Sum of mem lat for all requests
+system.physmem.totBusLat 77565000 # Total cycles spent in databus access
+system.physmem.totBankLat 181830000 # Total cycles spent in bank access
+system.physmem.avgQLat 3584.85 # Average queueing delay per request
+system.physmem.avgBankLat 11721.14 # Average bank access latency per request
system.physmem.avgBusLat 5000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 20088.93 # Average memory access latency
-system.physmem.avgRdBW 37.08 # Average achieved read bandwidth in MB/s
+system.physmem.avgMemAccLat 20305.99 # Average memory access latency
+system.physmem.avgRdBW 37.07 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 37.08 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedRdBW 37.07 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.29 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.01 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 14783 # Number of row buffer hits during reads
+system.physmem.readRowHits 14781 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 95.27 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 95.28 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 1725803.28 # Average gap between requests
-system.cpu.branchPred.lookups 26678818 # Number of BP lookups
-system.cpu.branchPred.condPredicted 21998913 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 842318 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 11366409 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 11281153 # Number of BTB hits
+system.physmem.avgGap 1726658.45 # Average gap between requests
+system.cpu.branchPred.lookups 26682480 # Number of BP lookups
+system.cpu.branchPred.condPredicted 22002618 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 841998 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 11368270 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 11282813 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 99.249930 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 69723 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 201 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 99.248285 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 69658 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 194 # Number of incorrect RAS predictions.
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -237,239 +222,239 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 442 # Number of system calls
-system.cpu.numCycles 53558938 # number of cpu cycles simulated
+system.cpu.numCycles 53571650 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 14172731 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 127871641 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 26678818 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 11350876 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 24033181 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 4760167 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 11226793 # Number of cycles fetch has spent blocked
+system.cpu.fetch.icacheStallCycles 14170612 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 127882618 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 26682480 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 11352471 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 24034762 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 4762849 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 11235788 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 94 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 11 # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles 9 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 13844867 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 331224 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 53334396 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.414044 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.215935 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 13843090 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 329835 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 53345786 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.413719 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.215837 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 29339451 55.01% 55.01% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 3389540 6.36% 61.37% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2028066 3.80% 65.17% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 1555662 2.92% 68.08% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 1667100 3.13% 71.21% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 2918330 5.47% 76.68% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1510510 2.83% 79.51% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1090066 2.04% 81.56% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 9835671 18.44% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 29349323 55.02% 55.02% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 3389433 6.35% 61.37% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 2028287 3.80% 65.17% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 1555177 2.92% 68.09% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 1667492 3.13% 71.21% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 2918592 5.47% 76.69% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 1510888 2.83% 79.52% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1090794 2.04% 81.56% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 9835800 18.44% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 53334396 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.498121 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.387494 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 16935376 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 9075535 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 22432463 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 998016 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 3893006 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 4442432 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 8659 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 126044255 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 42607 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 3893006 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 18714710 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 3545279 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 156066 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 21549370 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 5475965 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 123134352 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 19 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 422701 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 4592939 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 1259 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 143588919 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 536358187 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 536353466 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 4721 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 53345786 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.498071 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.387132 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 16933018 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 9083258 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 22434897 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 998703 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 3895910 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 4442085 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 8696 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 126062223 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 42630 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 3895910 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 18712984 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 3548131 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 156179 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 21551652 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 5480930 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 123149853 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 23 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 423091 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 4597179 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 1286 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 143608098 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 536423645 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 536418417 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 5228 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 107414186 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 36174733 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 4601 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 4599 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 12509318 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 29470006 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 5522308 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 2104178 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 1264650 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 118149095 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 8470 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 105144375 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 78107 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 26722736 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 65554797 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 252 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 53334396 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.971418 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.910922 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 36193912 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 4607 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 4605 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 12518412 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 29475899 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 5522776 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 2125822 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 1253238 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 118167784 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 8472 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 105151160 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 77497 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 26739027 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 65605268 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 254 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 53345786 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.971124 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.910487 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 15312252 28.71% 28.71% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 11634281 21.81% 50.52% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 8274633 15.51% 66.04% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 6753758 12.66% 78.70% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4949297 9.28% 87.98% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2972831 5.57% 93.56% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 2466224 4.62% 98.18% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 528093 0.99% 99.17% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 443027 0.83% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 15316861 28.71% 28.71% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 11639595 21.82% 50.53% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 8263506 15.49% 66.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 6760248 12.67% 78.69% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4974624 9.33% 88.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2955128 5.54% 93.56% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 2464546 4.62% 98.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 527827 0.99% 99.17% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 443451 0.83% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 53334396 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 53345786 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 44474 6.73% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 27 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.73% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 340155 51.46% 58.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 276363 41.81% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 44563 6.73% 6.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 27 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.74% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 340033 51.38% 58.11% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 277229 41.89% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 74414194 70.77% 70.77% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 10982 0.01% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 3 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 143 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 186 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 3 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 25601639 24.35% 95.13% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 5117225 4.87% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 74420309 70.77% 70.77% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 10977 0.01% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 2 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 155 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 201 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 3 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.79% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 25602989 24.35% 95.13% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 5116524 4.87% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 105144375 # Type of FU issued
-system.cpu.iq.rate 1.963153 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 661019 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.006287 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 264361545 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 144884747 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 102673470 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 727 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 1011 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 322 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 105805031 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 363 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 444404 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 105151160 # Type of FU issued
+system.cpu.iq.rate 1.962814 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 661852 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.006294 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 264386671 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 144919691 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 102682625 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 784 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 1077 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 339 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 105812622 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 390 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 443741 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 6896040 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 6651 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 6197 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 777464 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 6901933 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 6293 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 6180 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 777932 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 2 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 31327 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 31373 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 3893006 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 929576 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 127351 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 118170277 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 309597 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 29470006 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 5522308 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 4582 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 66448 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 6858 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 6197 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 446675 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 445546 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 892221 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 104166430 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 25281924 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 977945 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 3895910 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 928973 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 127070 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 118188976 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 309212 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 29475899 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 5522776 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 4584 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 66075 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 6911 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 6180 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 446439 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 445443 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 891882 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 104175676 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 25284542 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 975484 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 12712 # number of nop insts executed
-system.cpu.iew.exec_refs 30342174 # number of memory reference insts executed
-system.cpu.iew.exec_branches 21323986 # Number of branches executed
-system.cpu.iew.exec_stores 5060250 # Number of stores executed
-system.cpu.iew.exec_rate 1.944893 # Inst execution rate
-system.cpu.iew.wb_sent 102951824 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 102673792 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 62219945 # num instructions producing a value
-system.cpu.iew.wb_consumers 104261628 # num instructions consuming a value
+system.cpu.iew.exec_nop 12720 # number of nop insts executed
+system.cpu.iew.exec_refs 30343976 # number of memory reference insts executed
+system.cpu.iew.exec_branches 21325145 # Number of branches executed
+system.cpu.iew.exec_stores 5059434 # Number of stores executed
+system.cpu.iew.exec_rate 1.944605 # Inst execution rate
+system.cpu.iew.wb_sent 102960011 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 102682964 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 62233069 # num instructions producing a value
+system.cpu.iew.wb_consumers 104282875 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.917024 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.596767 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.916741 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.596772 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 26920302 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 26939053 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 8218 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 833747 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 49441390 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.845680 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.541256 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 833398 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 49449876 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.845363 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.541608 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 19945415 40.34% 40.34% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 13149428 26.60% 66.94% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 4162611 8.42% 75.36% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 3435070 6.95% 82.30% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1540295 3.12% 85.42% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 748484 1.51% 86.93% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 932633 1.89% 88.82% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 245930 0.50% 89.32% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5281524 10.68% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 19967148 40.38% 40.38% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 13135707 26.56% 66.94% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 4163389 8.42% 75.36% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 3434332 6.95% 82.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1535763 3.11% 85.41% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 744463 1.51% 86.92% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 942034 1.91% 88.82% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 246412 0.50% 89.32% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5280628 10.68% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 49441390 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 49449876 # Number of insts commited each cycle
system.cpu.commit.committedInsts 90602407 # Number of instructions committed
system.cpu.commit.committedOps 91252960 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -480,70 +465,70 @@ system.cpu.commit.branches 18732304 # Nu
system.cpu.commit.fp_insts 48 # Number of committed floating point instructions.
system.cpu.commit.int_insts 72525674 # Number of committed integer instructions.
system.cpu.commit.function_calls 56148 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 5281524 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 5280628 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 162327394 # The number of ROB reads
-system.cpu.rob.rob_writes 240259263 # The number of ROB writes
-system.cpu.timesIdled 43763 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 224542 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 162355527 # The number of ROB reads
+system.cpu.rob.rob_writes 240299704 # The number of ROB writes
+system.cpu.timesIdled 43654 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 225864 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 90589798 # Number of Instructions Simulated
system.cpu.committedOps 91240351 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 90589798 # Number of Instructions Simulated
-system.cpu.cpi 0.591225 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.591225 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.691404 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.691404 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 495495273 # number of integer regfile reads
-system.cpu.int_regfile_writes 120530797 # number of integer regfile writes
-system.cpu.fp_regfile_reads 175 # number of floating regfile reads
-system.cpu.fp_regfile_writes 405 # number of floating regfile writes
-system.cpu.misc_regfile_reads 29088840 # number of misc regfile reads
+system.cpu.cpi 0.591365 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.591365 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.691003 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.691003 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 495535708 # number of integer regfile reads
+system.cpu.int_regfile_writes 120542575 # number of integer regfile writes
+system.cpu.fp_regfile_reads 173 # number of floating regfile reads
+system.cpu.fp_regfile_writes 431 # number of floating regfile writes
+system.cpu.misc_regfile_reads 29089632 # number of misc regfile reads
system.cpu.misc_regfile_writes 7784 # number of misc regfile writes
system.cpu.icache.replacements 3 # number of replacements
-system.cpu.icache.tagsinuse 630.551988 # Cycle average of tags in use
-system.cpu.icache.total_refs 13843878 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 733 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 18886.600273 # Average number of references to valid blocks.
+system.cpu.icache.tagsinuse 630.397373 # Cycle average of tags in use
+system.cpu.icache.total_refs 13842106 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 728 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 19013.881868 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 630.551988 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.307887 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.307887 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 13843878 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 13843878 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 13843878 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 13843878 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 13843878 # number of overall hits
-system.cpu.icache.overall_hits::total 13843878 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 988 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 988 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 988 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 988 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 988 # number of overall misses
-system.cpu.icache.overall_misses::total 988 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 49634499 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 49634499 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 49634499 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 49634499 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 49634499 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 49634499 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 13844866 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 13844866 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 13844866 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 13844866 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 13844866 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 13844866 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::cpu.inst 630.397373 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.307811 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.307811 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 13842106 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 13842106 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 13842106 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 13842106 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 13842106 # number of overall hits
+system.cpu.icache.overall_hits::total 13842106 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 983 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 983 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 983 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 983 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 983 # number of overall misses
+system.cpu.icache.overall_misses::total 983 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 49432499 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 49432499 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 49432499 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 49432499 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 49432499 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 49432499 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 13843089 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 13843089 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 13843089 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 13843089 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 13843089 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 13843089 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000071 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000071 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000071 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000071 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000071 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000071 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 50237.347166 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 50237.347166 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 50237.347166 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 50237.347166 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 50237.347166 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 50237.347166 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 50287.384537 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 50287.384537 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 50287.384537 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 50287.384537 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 50287.384537 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 50287.384537 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 502 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 9 # number of cycles access was blocked
@@ -552,128 +537,128 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs 55.777778
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 251 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 251 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 251 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 251 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 251 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 251 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 737 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 737 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 737 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 737 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 737 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 737 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 38036999 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 38036999 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 38036999 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 38036999 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 38036999 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 38036999 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 250 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 250 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 250 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 250 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 250 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 250 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 733 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 733 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 733 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 733 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 733 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 733 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 37907999 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 37907999 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 37907999 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 37907999 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 37907999 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 37907999 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000053 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000053 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000053 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51610.582090 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51610.582090 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51610.582090 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 51610.582090 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51610.582090 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 51610.582090 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51716.233288 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51716.233288 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51716.233288 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 51716.233288 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51716.233288 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 51716.233288 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 10759.564287 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 1831570 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 15500 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 118.165806 # Average number of references to valid blocks.
+system.cpu.l2cache.tagsinuse 10760.479556 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 1831525 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 15496 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 118.193405 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 9910.782646 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 616.871655 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 231.909986 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.302453 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.018825 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::writebacks 9911.805562 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 616.761334 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 231.912660 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.302484 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.018822 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.007077 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.328356 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 25 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 903763 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 903788 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 942924 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 942924 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 29047 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 29047 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 25 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 932810 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 932835 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 25 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 932810 # number of overall hits
-system.cpu.l2cache.overall_hits::total 932835 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 708 # number of ReadReq misses
+system.cpu.l2cache.occ_percent::total 0.328384 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 24 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 903743 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 903767 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 942900 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 942900 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 2 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 2 # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 29045 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 29045 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 24 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 932788 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 932812 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 24 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 932788 # number of overall hits
+system.cpu.l2cache.overall_hits::total 932812 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 704 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 281 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 989 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 985 # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses::cpu.data 3 # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_misses::total 3 # number of UpgradeReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 14539 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 14539 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 708 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 704 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 14820 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 15528 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 708 # number of overall misses
+system.cpu.l2cache.demand_misses::total 15524 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 704 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 14820 # number of overall misses
-system.cpu.l2cache.overall_misses::total 15528 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 37036500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 15642500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 52679000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 625286000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 625286000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 37036500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 640928500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 677965000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 37036500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 640928500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 677965000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 733 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 904044 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 904777 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 942924 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 942924 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 4 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 4 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 43586 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 43586 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 733 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 947630 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 948363 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 733 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 947630 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 948363 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.965894 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_misses::total 15524 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 36918500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 15609500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 52528000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 628655000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 628655000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 36918500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 644264500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 681183000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 36918500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 644264500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 681183000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 728 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 904024 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 904752 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 942900 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 942900 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 5 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 5 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 43584 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 43584 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 728 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 947608 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 948336 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 728 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 947608 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 948336 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.967033 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000311 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.001093 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.750000 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.750000 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.333570 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.333570 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.965894 # miss rate for demand accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.001089 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.600000 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.600000 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.333586 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.333586 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.967033 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.015639 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.016373 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.965894 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.016370 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.967033 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.015639 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.016373 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52311.440678 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55667.259786 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 53264.914055 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 43007.497077 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 43007.497077 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52311.440678 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 43247.537112 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 43660.806285 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52311.440678 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 43247.537112 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 43660.806285 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.016370 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52441.051136 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55549.822064 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 53327.918782 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 43239.218653 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 43239.218653 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52441.051136 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 43472.638327 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 43879.348106 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52441.051136 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 43472.638327 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 43879.348106 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -691,184 +676,184 @@ system.cpu.l2cache.demand_mshr_hits::total 11 #
system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data 10 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total 11 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 707 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 703 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 271 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 978 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 974 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 3 # number of UpgradeReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::total 3 # number of UpgradeReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 14539 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 14539 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 707 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 703 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 14810 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 15517 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 707 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 15513 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 703 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 14810 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 15517 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 28010860 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 11866667 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 39877527 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.overall_mshr_misses::total 15513 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 27943554 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 11832709 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 39776263 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 30003 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 30003 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 445060185 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 445060185 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 28010860 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 456926852 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 484937712 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 28010860 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 456926852 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 484937712 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.964529 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 448424221 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 448424221 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 27943554 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 460256930 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 488200484 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 27943554 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 460256930 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 488200484 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.965659 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000300 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001081 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.750000 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.750000 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.333570 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.333570 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.964529 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015628 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.016362 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.964529 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015628 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.016362 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 39619.321075 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43788.439114 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40774.567485 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001077 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.600000 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.600000 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.333586 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.333586 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.965659 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015629 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.016358 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.965659 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015629 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.016358 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 39749.009957 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43663.132841 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40838.052361 # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 30611.471559 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 30611.471559 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 39619.321075 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 30852.589602 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31252.027583 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 39619.321075 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 30852.589602 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31252.027583 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 30842.851709 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 30842.851709 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 39749.009957 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31077.442944 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31470.410881 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 39749.009957 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31077.442944 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31470.410881 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 943534 # number of replacements
-system.cpu.dcache.tagsinuse 3674.806480 # Cycle average of tags in use
-system.cpu.dcache.total_refs 28135871 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 947630 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 29.690777 # Average number of references to valid blocks.
+system.cpu.dcache.replacements 943512 # number of replacements
+system.cpu.dcache.tagsinuse 3674.906425 # Cycle average of tags in use
+system.cpu.dcache.total_refs 28139228 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 947608 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 29.695009 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 7938358000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 3674.806480 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.897170 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.897170 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 23591287 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 23591287 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 4536767 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 4536767 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 3920 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 3920 # number of LoadLockedReq hits
+system.cpu.dcache.occ_blocks::cpu.data 3674.906425 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.897194 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.897194 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 23594668 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 23594668 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 4536751 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 4536751 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 3908 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 3908 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 3887 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 3887 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 28128054 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 28128054 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 28128054 # number of overall hits
-system.cpu.dcache.overall_hits::total 28128054 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1173096 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1173096 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 198214 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 198214 # number of WriteReq misses
+system.cpu.dcache.demand_hits::cpu.data 28131419 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 28131419 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 28131419 # number of overall hits
+system.cpu.dcache.overall_hits::total 28131419 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1172935 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1172935 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 198230 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 198230 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 6 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 6 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 1371310 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1371310 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1371310 # number of overall misses
-system.cpu.dcache.overall_misses::total 1371310 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 13884435000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 13884435000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 5574763392 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 5574763392 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses::cpu.data 1371165 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1371165 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1371165 # number of overall misses
+system.cpu.dcache.overall_misses::total 1371165 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 13884681000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 13884681000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 5602018407 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 5602018407 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 247000 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total 247000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 19459198392 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 19459198392 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 19459198392 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 19459198392 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 24764383 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 24764383 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency::cpu.data 19486699407 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 19486699407 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 19486699407 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 19486699407 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 24767603 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 24767603 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 4734981 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 4734981 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3926 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 3926 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3914 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 3914 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 3887 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 3887 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 29499364 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 29499364 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 29499364 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 29499364 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.047370 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.047370 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.041862 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.041862 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001528 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.001528 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.046486 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.046486 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.046486 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.046486 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11835.719327 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 11835.719327 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 28124.972969 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 28124.972969 # average WriteReq miss latency
+system.cpu.dcache.demand_accesses::cpu.data 29502584 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 29502584 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 29502584 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 29502584 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.047358 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.047358 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.041865 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.041865 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001533 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.001533 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.046476 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.046476 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.046476 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.046476 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11837.553658 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 11837.553658 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 28260.194759 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 28260.194759 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 41166.666667 # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 41166.666667 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 14190.225691 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 14190.225691 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 14190.225691 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 14190.225691 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 152485 # number of cycles access was blocked
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 14211.782978 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 14211.782978 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 14211.782978 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 14211.782978 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 152466 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 23871 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 23833 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 6.387877 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 6.397264 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 942924 # number of writebacks
-system.cpu.dcache.writebacks::total 942924 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 269038 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 269038 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 154638 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 154638 # number of WriteReq MSHR hits
+system.cpu.dcache.writebacks::writebacks 942900 # number of writebacks
+system.cpu.dcache.writebacks::total 942900 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 268897 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 268897 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 154655 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 154655 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 6 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 6 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 423676 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 423676 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 423676 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 423676 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 904058 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 904058 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43576 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 43576 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 947634 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 947634 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 947634 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 947634 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 9990434000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 9990434000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 980693945 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 980693945 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10971127945 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 10971127945 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10971127945 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 10971127945 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036506 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036506 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.demand_mshr_hits::cpu.data 423552 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 423552 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 423552 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 423552 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 904038 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 904038 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43575 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 43575 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 947613 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 947613 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 947613 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 947613 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 9990153500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 9990153500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 984037459 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 984037459 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10974190959 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 10974190959 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10974190959 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 10974190959 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036501 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036501 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009203 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009203 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032124 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.032124 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032124 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.032124 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11050.656042 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11050.656042 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22505.368666 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22505.368666 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11577.389525 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 11577.389525 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11577.389525 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 11577.389525 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032120 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.032120 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032120 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.032120 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11050.590241 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11050.590241 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22582.615238 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22582.615238 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11580.878438 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 11580.878438 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11580.878438 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 11580.878438 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
index 8e442dc5d..c14a5bb89 100644
--- a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
+++ b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
@@ -1,114 +1,101 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.066005 # Number of seconds simulated
-sim_ticks 66004575000 # Number of ticks simulated
-final_tick 66004575000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.066022 # Number of seconds simulated
+sim_ticks 66021796500 # Number of ticks simulated
+final_tick 66021796500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 124260 # Simulator instruction rate (inst/s)
-host_op_rate 218802 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 51913433 # Simulator tick rate (ticks/s)
-host_mem_usage 384868 # Number of bytes of host memory used
-host_seconds 1271.44 # Real time elapsed on the host
+host_inst_rate 92381 # Simulator instruction rate (inst/s)
+host_op_rate 162668 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 38604948 # Simulator tick rate (ticks/s)
+host_mem_usage 384888 # Number of bytes of host memory used
+host_seconds 1710.19 # Real time elapsed on the host
sim_insts 157988547 # Number of instructions simulated
sim_ops 278192463 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 65088 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 1882560 # Number of bytes read from this memory
-system.physmem.bytes_read::total 1947648 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 65088 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 65088 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 10816 # Number of bytes written to this memory
-system.physmem.bytes_written::total 10816 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 1017 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 29415 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 30432 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 169 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 169 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 986113 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 28521659 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 29507773 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 986113 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 986113 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 163867 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 163867 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 163867 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 986113 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 28521659 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 29671640 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 30434 # Total number of read requests seen
-system.physmem.writeReqs 169 # Total number of write requests seen
-system.physmem.cpureqs 30604 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 1947648 # Total number of bytes read from memory
-system.physmem.bytesWritten 10816 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 1947648 # bytesRead derated as per pkt->getSize()
-system.physmem.bytesConsumedWr 10816 # bytesWritten derated as per pkt->getSize()
-system.physmem.servicedByWrQ 60 # Number of read reqs serviced by write Q
+system.physmem.bytes_read::cpu.inst 64832 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 1881664 # Number of bytes read from this memory
+system.physmem.bytes_read::total 1946496 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 64832 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 64832 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 9856 # Number of bytes written to this memory
+system.physmem.bytes_written::total 9856 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 1013 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 29401 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 30414 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 154 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 154 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 981979 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 28500648 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 29482627 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 981979 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 981979 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 149284 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 149284 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 149284 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 981979 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 28500648 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 29631911 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 30416 # Total number of read requests seen
+system.physmem.writeReqs 154 # Total number of write requests seen
+system.physmem.cpureqs 30571 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 1946496 # Total number of bytes read from memory
+system.physmem.bytesWritten 9856 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 1946496 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 9856 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 46 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 1 # Reqs where no action is needed
system.physmem.perBankRdReqs::0 1928 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 1909 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 1972 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 1959 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 1883 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 1865 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 1906 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 1973 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 1961 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 1879 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 1864 # Track reads on a per bank basis
system.physmem.perBankRdReqs::6 1928 # Track reads on a per bank basis
system.physmem.perBankRdReqs::7 1952 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 1932 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 1937 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 1870 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 1874 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 1846 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 1891 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 1931 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 1939 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 1872 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 1873 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 1845 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 1890 # Track reads on a per bank basis
system.physmem.perBankRdReqs::14 1830 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 1798 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 1799 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::1 6 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 61 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::3 46 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::4 14 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 39 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 7 # Track writes on a per bank basis
system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::6 2 # Track writes on a per bank basis
system.physmem.perBankWrReqs::7 7 # Track writes on a per bank basis
system.physmem.perBankWrReqs::8 3 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::9 1 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::10 5 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::11 6 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::12 9 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::13 9 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 8 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 6 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 5 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 3 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 13 # Track writes on a per bank basis
system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 66004558000 # Total gap between requests
+system.physmem.totGap 66021783500 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 30434 # Categorize read packet sizes
-system.physmem.readPktSize::7 0 # Categorize read packet sizes
-system.physmem.readPktSize::8 0 # Categorize read packet sizes
-system.physmem.writePktSize::0 0 # categorize write packet sizes
-system.physmem.writePktSize::1 0 # categorize write packet sizes
-system.physmem.writePktSize::2 0 # categorize write packet sizes
-system.physmem.writePktSize::3 0 # categorize write packet sizes
-system.physmem.writePktSize::4 0 # categorize write packet sizes
-system.physmem.writePktSize::5 0 # categorize write packet sizes
-system.physmem.writePktSize::6 169 # categorize write packet sizes
-system.physmem.writePktSize::7 0 # categorize write packet sizes
-system.physmem.writePktSize::8 0 # categorize write packet sizes
-system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::6 1 # categorize neither packet sizes
-system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 29835 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 405 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 98 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 29 # What read queue length does an incoming req see
+system.physmem.readPktSize::6 30416 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # Categorize write packet sizes
+system.physmem.writePktSize::1 0 # Categorize write packet sizes
+system.physmem.writePktSize::2 0 # Categorize write packet sizes
+system.physmem.writePktSize::3 0 # Categorize write packet sizes
+system.physmem.writePktSize::4 0 # Categorize write packet sizes
+system.physmem.writePktSize::5 0 # Categorize write packet sizes
+system.physmem.writePktSize::6 154 # Categorize write packet sizes
+system.physmem.rdQLenPdf::0 29836 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 402 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 97 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 28 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
@@ -137,15 +124,14 @@ system.physmem.rdQLenPdf::28 0 # Wh
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::0 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 7 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::8 7 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::9 7 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::10 7 # What write queue length does an incoming req see
@@ -154,13 +140,13 @@ system.physmem.wrQLenPdf::12 7 # Wh
system.physmem.wrQLenPdf::13 7 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 7 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 6 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
@@ -170,164 +156,163 @@ system.physmem.wrQLenPdf::28 0 # Wh
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 12335337 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 610214087 # Sum of mem lat for all requests
-system.physmem.totBusLat 151870000 # Total cycles spent in databus access
-system.physmem.totBankLat 446008750 # Total cycles spent in bank access
-system.physmem.avgQLat 406.11 # Average queueing delay per request
-system.physmem.avgBankLat 14683.90 # Average bank access latency per request
+system.physmem.totQLat 12785750 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 610218250 # Sum of mem lat for all requests
+system.physmem.totBusLat 151850000 # Total cycles spent in databus access
+system.physmem.totBankLat 445582500 # Total cycles spent in bank access
+system.physmem.avgQLat 421.00 # Average queueing delay per request
+system.physmem.avgBankLat 14671.80 # Average bank access latency per request
system.physmem.avgBusLat 5000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 20090.01 # Average memory access latency
-system.physmem.avgRdBW 29.51 # Average achieved read bandwidth in MB/s
-system.physmem.avgWrBW 0.16 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 29.51 # Average consumed read bandwidth in MB/s
-system.physmem.avgConsumedWrBW 0.16 # Average consumed write bandwidth in MB/s
+system.physmem.avgMemAccLat 20092.80 # Average memory access latency
+system.physmem.avgRdBW 29.48 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 0.15 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 29.48 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 0.15 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.23 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.01 # Average read queue length over time
-system.physmem.avgWrQLen 1.18 # Average write queue length over time
-system.physmem.readRowHits 29113 # Number of row buffer hits during reads
-system.physmem.writeRowHits 87 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 95.85 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 51.48 # Row buffer hit rate for writes
-system.physmem.avgGap 2156800.25 # Average gap between requests
-system.cpu.branchPred.lookups 34551755 # Number of BP lookups
-system.cpu.branchPred.condPredicted 34551755 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 910403 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 24766802 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 24665055 # Number of BTB hits
+system.physmem.avgWrQLen 1.30 # Average write queue length over time
+system.physmem.readRowHits 29116 # Number of row buffer hits during reads
+system.physmem.writeRowHits 69 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 95.87 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 44.81 # Row buffer hit rate for writes
+system.physmem.avgGap 2159691.97 # Average gap between requests
+system.cpu.branchPred.lookups 34555739 # Number of BP lookups
+system.cpu.branchPred.condPredicted 34555739 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 911751 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 24769004 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 24665056 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 99.589180 # BTB Hit Percentage
+system.cpu.branchPred.BTBHitPct 99.580330 # BTB Hit Percentage
system.cpu.branchPred.usedRAS 0 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 0 # Number of incorrect RAS predictions.
system.cpu.workload.num_syscalls 444 # Number of system calls
-system.cpu.numCycles 132009151 # number of cpu cycles simulated
+system.cpu.numCycles 132043594 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 26590977 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 185543024 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 34551755 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 24665055 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 56499392 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 6118358 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 43667810 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 25 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 138 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 25944504 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 189453 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 131930197 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.484743 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.326414 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 26598616 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 185589305 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 34555739 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 24665056 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 56508781 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 6124933 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 43680261 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 26 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 134 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 25951098 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 190273 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 131964855 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.484572 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.326415 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 77978275 59.11% 59.11% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1995894 1.51% 60.62% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2955143 2.24% 62.86% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 3921314 2.97% 65.83% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 7795304 5.91% 71.74% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 4757842 3.61% 75.35% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 2730359 2.07% 77.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1578596 1.20% 78.61% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 28217470 21.39% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 78003722 59.11% 59.11% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1996961 1.51% 60.62% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 2955104 2.24% 62.86% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 3922098 2.97% 65.83% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 7793741 5.91% 71.74% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 4759235 3.61% 75.35% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 2730671 2.07% 77.42% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1579089 1.20% 78.61% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 28224234 21.39% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 131930197 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.261738 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.405532 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 37427999 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 35920173 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 44744893 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 8665277 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 5171855 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 324565548 # Number of instructions handled by decode
-system.cpu.rename.SquashCycles 5171855 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 42969195 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 8593654 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 9092 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 47590664 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 27595737 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 320190802 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 211 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 56984 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 25724332 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 365 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 322194206 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 849198017 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 849196232 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 1785 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 131964855 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.261699 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.405515 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 37438024 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 35931161 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 44761152 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 8657481 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 5177037 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 324625052 # Number of instructions handled by decode
+system.cpu.rename.SquashCycles 5177037 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 42998776 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 8560534 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 9611 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 47593573 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 27625324 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 320243292 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 235 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 57194 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 25761475 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 370 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 322250586 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 849328812 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 849326947 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 1865 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 279212745 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 42981461 # Number of HB maps that are undone due to squashing
+system.cpu.rename.UndoneMaps 43037841 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 469 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 463 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 62356862 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 102568377 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 35231338 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 39589479 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 6005074 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 315870239 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 1674 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 302163622 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 115310 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 37046058 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 54286160 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1229 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 131930197 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.290329 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.700150 # Number of insts issued each cycle
+system.cpu.rename.skidInsts 62395647 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 102574673 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 35240496 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 39587079 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 6070451 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 315904307 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 1659 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 302190238 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 114769 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 37077809 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 54333314 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1214 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 131964855 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.289930 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.700500 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 24515615 18.58% 18.58% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 23292289 17.66% 36.24% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 25896464 19.63% 55.87% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 25797972 19.55% 75.42% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 18916380 14.34% 89.76% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 8292938 6.29% 96.04% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 4139203 3.14% 99.18% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 915627 0.69% 99.88% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 163709 0.12% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 24574614 18.62% 18.62% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 23238985 17.61% 36.23% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 25913680 19.64% 55.87% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 25803819 19.55% 75.42% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 18917522 14.34% 89.76% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 8297062 6.29% 96.05% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 4140134 3.14% 99.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 916078 0.69% 99.88% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 162961 0.12% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 131930197 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 131964855 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 38493 1.98% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1820587 93.51% 95.49% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 87813 4.51% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 38351 1.96% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1834339 93.53% 95.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 88449 4.51% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 31282 0.01% 0.01% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 171146899 56.64% 56.65% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 171161474 56.64% 56.65% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 0 0.00% 56.65% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 56.65% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 35 0.00% 56.65% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 29 0.00% 56.65% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 56.65% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 56.65% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 56.65% # Type of FU issued
@@ -353,84 +338,84 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.65% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.65% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.65% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.65% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 97755630 32.35% 89.00% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 33229776 11.00% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 97761295 32.35% 89.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 33236158 11.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 302163622 # Type of FU issued
-system.cpu.iq.rate 2.288960 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 1946893 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.006443 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 738319072 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 352950108 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 299522625 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 572 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 867 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 162 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 304078975 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 258 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 53992768 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 302190238 # Type of FU issued
+system.cpu.iq.rate 2.288564 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 1961139 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.006490 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 738420696 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 353016005 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 299545946 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 543 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 861 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 154 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 304119846 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 249 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 53994204 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 11788993 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 26852 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 33996 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 3791586 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 11795289 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 26124 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 34117 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 3800744 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 3239 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 8506 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 3243 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 8488 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 5171855 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 1763635 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 159728 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 315871913 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 195728 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 102568377 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 35231338 # Number of dispatched store instructions
+system.cpu.iew.iewSquashCycles 5177037 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 1758271 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 159446 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 315905966 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 197291 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 102574673 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 35240496 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 464 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 3188 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 73556 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 33996 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 522451 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 444817 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 967268 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 300543939 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 97286160 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1619683 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewIQFullEvents 3186 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 73305 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 34117 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 522582 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 446237 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 968819 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 300569422 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 97293064 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1620816 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 130298049 # number of memory reference insts executed
-system.cpu.iew.exec_branches 30887567 # Number of branches executed
-system.cpu.iew.exec_stores 33011889 # Number of stores executed
-system.cpu.iew.exec_rate 2.276690 # Inst execution rate
-system.cpu.iew.wb_sent 299950982 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 299522787 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 219513248 # num instructions producing a value
-system.cpu.iew.wb_consumers 298024509 # num instructions consuming a value
+system.cpu.iew.exec_refs 130310023 # number of memory reference insts executed
+system.cpu.iew.exec_branches 30888402 # Number of branches executed
+system.cpu.iew.exec_stores 33016959 # Number of stores executed
+system.cpu.iew.exec_rate 2.276289 # Inst execution rate
+system.cpu.iew.wb_sent 299975987 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 299546100 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 219510783 # num instructions producing a value
+system.cpu.iew.wb_consumers 298009836 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.268955 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.736561 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.268539 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.736589 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 37692291 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 37726716 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 445 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 910422 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 126758342 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.194668 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.965617 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 911770 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 126787818 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.194158 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.965410 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 58200495 45.91% 45.91% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 19281721 15.21% 61.13% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 11800672 9.31% 70.44% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 9590531 7.57% 78.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1751465 1.38% 79.38% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 2073903 1.64% 81.02% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1296843 1.02% 82.04% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 720324 0.57% 82.61% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 22042388 17.39% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 58221604 45.92% 45.92% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 19287083 15.21% 61.13% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 11808302 9.31% 70.45% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 9592177 7.57% 78.01% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1746716 1.38% 79.39% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 2074829 1.64% 81.03% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1294024 1.02% 82.05% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 717572 0.57% 82.61% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 22045511 17.39% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 126758342 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 126787818 # Number of insts commited each cycle
system.cpu.commit.committedInsts 157988547 # Number of instructions committed
system.cpu.commit.committedOps 278192463 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -441,69 +426,69 @@ system.cpu.commit.branches 29309705 # Nu
system.cpu.commit.fp_insts 40 # Number of committed floating point instructions.
system.cpu.commit.int_insts 278186172 # Number of committed integer instructions.
system.cpu.commit.function_calls 0 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 22042388 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 22045511 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 420600708 # The number of ROB reads
-system.cpu.rob.rob_writes 636946432 # The number of ROB writes
-system.cpu.timesIdled 13762 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 78954 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 420661486 # The number of ROB reads
+system.cpu.rob.rob_writes 637020452 # The number of ROB writes
+system.cpu.timesIdled 13945 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 78739 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 157988547 # Number of Instructions Simulated
system.cpu.committedOps 278192463 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 157988547 # Number of Instructions Simulated
-system.cpu.cpi 0.835562 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.835562 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.196800 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.196800 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 592847791 # number of integer regfile reads
-system.cpu.int_regfile_writes 300194164 # number of integer regfile writes
-system.cpu.fp_regfile_reads 150 # number of floating regfile reads
-system.cpu.fp_regfile_writes 76 # number of floating regfile writes
-system.cpu.misc_regfile_reads 192689354 # number of misc regfile reads
-system.cpu.icache.replacements 61 # number of replacements
-system.cpu.icache.tagsinuse 835.847711 # Cycle average of tags in use
-system.cpu.icache.total_refs 25943160 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 1033 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 25114.385286 # Average number of references to valid blocks.
+system.cpu.cpi 0.835780 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.835780 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.196488 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.196488 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 592874208 # number of integer regfile reads
+system.cpu.int_regfile_writes 300213863 # number of integer regfile writes
+system.cpu.fp_regfile_reads 139 # number of floating regfile reads
+system.cpu.fp_regfile_writes 70 # number of floating regfile writes
+system.cpu.misc_regfile_reads 192707426 # number of misc regfile reads
+system.cpu.icache.replacements 62 # number of replacements
+system.cpu.icache.tagsinuse 835.762840 # Cycle average of tags in use
+system.cpu.icache.total_refs 25949757 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 1029 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 25218.422741 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 835.847711 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.408129 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.408129 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 25943160 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 25943160 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 25943160 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 25943160 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 25943160 # number of overall hits
-system.cpu.icache.overall_hits::total 25943160 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1344 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1344 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1344 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1344 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1344 # number of overall misses
-system.cpu.icache.overall_misses::total 1344 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 65684000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 65684000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 65684000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 65684000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 65684000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 65684000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 25944504 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 25944504 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 25944504 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 25944504 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 25944504 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 25944504 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::cpu.inst 835.762840 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.408087 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.408087 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 25949757 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 25949757 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 25949757 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 25949757 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 25949757 # number of overall hits
+system.cpu.icache.overall_hits::total 25949757 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1341 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1341 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1341 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1341 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1341 # number of overall misses
+system.cpu.icache.overall_misses::total 1341 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 65663000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 65663000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 65663000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 65663000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 65663000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 65663000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 25951098 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 25951098 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 25951098 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 25951098 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 25951098 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 25951098 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000052 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000052 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000052 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000052 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000052 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000052 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 48872.023810 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 48872.023810 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 48872.023810 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 48872.023810 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 48872.023810 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 48872.023810 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 48965.697241 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 48965.697241 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 48965.697241 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 48965.697241 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 48965.697241 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 48965.697241 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 133 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 5 # number of cycles access was blocked
@@ -512,126 +497,126 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs 26.600000
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 310 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 310 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 310 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 310 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 310 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 310 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1034 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 1034 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 1034 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 1034 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 1034 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 1034 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 51833500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 51833500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 51833500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 51833500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 51833500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 51833500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 311 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 311 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 311 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 311 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 311 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 311 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1030 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 1030 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 1030 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 1030 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 1030 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 1030 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 51831000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 51831000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 51831000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 51831000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 51831000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 51831000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000040 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50129.110251 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50129.110251 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50129.110251 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 50129.110251 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50129.110251 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 50129.110251 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50321.359223 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50321.359223 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50321.359223 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 50321.359223 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50321.359223 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 50321.359223 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 480 # number of replacements
-system.cpu.l2cache.tagsinuse 20802.892196 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 4028440 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 30411 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 132.466542 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 462 # number of replacements
+system.cpu.l2cache.tagsinuse 20805.290602 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 4028325 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 30393 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 132.541210 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 19867.143947 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 689.298857 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 246.449393 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.606297 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.021036 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.007521 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.634854 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::writebacks 19869.756423 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 689.265972 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 246.268207 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.606377 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.021035 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.007516 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.634927 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 16 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 1993529 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1993545 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 2066104 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 2066104 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 53248 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 53248 # number of ReadExReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 1993469 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1993485 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 2066038 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 2066038 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 53254 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 53254 # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst 16 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 2046777 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2046793 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 2046723 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 2046739 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 16 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 2046777 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2046793 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 1017 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 417 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 1434 # number of ReadReq misses
+system.cpu.l2cache.overall_hits::cpu.data 2046723 # number of overall hits
+system.cpu.l2cache.overall_hits::total 2046739 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 1013 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 404 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 1417 # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses::cpu.data 1 # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_misses::total 1 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 29000 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 29000 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 1017 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 29417 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 30434 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 1017 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 29417 # number of overall misses
-system.cpu.l2cache.overall_misses::total 30434 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 50633000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21040000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 71673000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1219810500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 1219810500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 50633000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 1240850500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 1291483500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 50633000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 1240850500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 1291483500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 1033 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1993946 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 1994979 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 2066104 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 2066104 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_misses::cpu.data 28999 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 28999 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 1013 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 29403 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 30416 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 1013 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 29403 # number of overall misses
+system.cpu.l2cache.overall_misses::total 30416 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 50632500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 20596000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 71228500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1219887500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 1219887500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 50632500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 1240483500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 1291116000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 50632500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 1240483500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 1291116000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 1029 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1993873 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 1994902 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 2066038 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 2066038 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1 # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::total 1 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 82248 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 82248 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 1033 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2076194 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2077227 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 1033 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2076194 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2077227 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.984511 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000209 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.000719 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 82253 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 82253 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 1029 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2076126 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2077155 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 1029 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2076126 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2077155 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.984451 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000203 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.000710 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.352592 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.352592 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.984511 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.014169 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.014651 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.984511 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.014169 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.014651 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 49786.627335 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 50455.635492 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 49981.171548 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 42062.431034 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 42062.431034 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 49786.627335 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 42181.408709 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 42435.549057 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 49786.627335 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 42181.408709 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 42435.549057 # average overall miss latency
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.352559 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.352559 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.984451 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.014162 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.014643 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.984451 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.014162 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.014643 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 49982.724580 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 50980.198020 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 50267.113620 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 42066.536777 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 42066.536777 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 49982.724580 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 42189.011325 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 42448.579695 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 49982.724580 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 42189.011325 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 42448.579695 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -640,168 +625,168 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 169 # number of writebacks
-system.cpu.l2cache.writebacks::total 169 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1017 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 417 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 1434 # number of ReadReq MSHR misses
+system.cpu.l2cache.writebacks::writebacks 154 # number of writebacks
+system.cpu.l2cache.writebacks::total 154 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1013 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 404 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 1417 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1 # number of UpgradeReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::total 1 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 29000 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 29000 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 1017 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 29417 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 30434 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 1017 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 29417 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 30434 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 38011868 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 15869892 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 53881760 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28999 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 28999 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 1013 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 29403 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 30416 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 1013 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 29403 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 30416 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 38064309 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 15602084 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 53666393 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 10001 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 10001 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 862092136 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 862092136 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 38011868 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 877962028 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 915973896 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 38011868 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 877962028 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 915973896 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.984511 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000209 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000719 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 862137460 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 862137460 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 38064309 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 877739544 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 915803853 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 38064309 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 877739544 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 915803853 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.984451 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000203 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000710 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.352592 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.352592 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.984511 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014169 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.014651 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.984511 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014169 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.014651 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 37376.468043 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 38057.294964 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 37574.449093 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.352559 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.352559 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.984451 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014162 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.014643 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.984451 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014162 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.014643 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 37575.823297 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 38619.019802 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 37873.248412 # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 29727.315034 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 29727.315034 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 37376.468043 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 29845.396471 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 30097.059079 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 37376.468043 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 29845.396471 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 30097.059079 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 29729.903100 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 29729.903100 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 37575.823297 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 29852.040404 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 30109.279754 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 37575.823297 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 29852.040404 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 30109.279754 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 2072095 # number of replacements
-system.cpu.dcache.tagsinuse 4072.471954 # Cycle average of tags in use
-system.cpu.dcache.total_refs 71964033 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 2076191 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 34.661567 # Average number of references to valid blocks.
+system.cpu.dcache.replacements 2072027 # number of replacements
+system.cpu.dcache.tagsinuse 4072.478091 # Cycle average of tags in use
+system.cpu.dcache.total_refs 71969321 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 2076123 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 34.665249 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 21154875000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 4072.471954 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.994256 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.994256 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 40622570 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 40622570 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 31341456 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 31341456 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 71964026 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 71964026 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 71964026 # number of overall hits
-system.cpu.dcache.overall_hits::total 71964026 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 2625435 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 2625435 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 98296 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 98296 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 2723731 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2723731 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2723731 # number of overall misses
-system.cpu.dcache.overall_misses::total 2723731 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 31317831000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 31317831000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 2109058498 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 2109058498 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 33426889498 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 33426889498 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 33426889498 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 33426889498 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 43248005 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 43248005 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.occ_blocks::cpu.data 4072.478091 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.994257 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.994257 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 40627855 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 40627855 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 31341459 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 31341459 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 71969314 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 71969314 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 71969314 # number of overall hits
+system.cpu.dcache.overall_hits::total 71969314 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 2625363 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 2625363 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 98293 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 98293 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 2723656 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2723656 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2723656 # number of overall misses
+system.cpu.dcache.overall_misses::total 2723656 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 31317935000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 31317935000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 2109133999 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 2109133999 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 33427068999 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 33427068999 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 33427068999 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 33427068999 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 43253218 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 43253218 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 31439752 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 31439752 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 74687757 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 74687757 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 74687757 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 74687757 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.060706 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.060706 # miss rate for ReadReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 74692970 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 74692970 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 74692970 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 74692970 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.060698 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.060698 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.003126 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.003126 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.036468 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.036468 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.036468 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.036468 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11928.625542 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 11928.625542 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 21456.198604 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 21456.198604 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 12272.463580 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 12272.463580 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 12272.463580 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 12272.463580 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 32211 # number of cycles access was blocked
+system.cpu.dcache.demand_miss_rate::cpu.data 0.036465 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.036465 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.036465 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.036465 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11928.992296 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 11928.992296 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 21457.621591 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 21457.621591 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 12272.867425 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 12272.867425 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 12272.867425 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 12272.867425 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 31969 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 9475 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 9433 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 3.399578 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 3.389060 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 2066104 # number of writebacks
-system.cpu.dcache.writebacks::total 2066104 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 631384 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 631384 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 16152 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 16152 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 647536 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 647536 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 647536 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 647536 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1994051 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 1994051 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82144 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 82144 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2076195 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2076195 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2076195 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2076195 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21987856500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 21987856500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1833812998 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 1833812998 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23821669498 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 23821669498 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23821669498 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 23821669498 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046107 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046107 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.writebacks::writebacks 2066038 # number of writebacks
+system.cpu.dcache.writebacks::total 2066038 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 631383 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 631383 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 16146 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 16146 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 647529 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 647529 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 647529 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 647529 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1993980 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 1993980 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82147 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 82147 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 2076127 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2076127 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2076127 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2076127 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21982224500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 21982224500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1833925499 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 1833925499 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23816149999 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 23816149999 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23816149999 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 23816149999 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046100 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046100 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002613 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002613 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.027798 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.027798 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.027798 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.027798 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11026.727250 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11026.727250 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22324.369376 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22324.369376 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11473.714896 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 11473.714896 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11473.714896 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 11473.714896 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.027795 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.027795 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.027795 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.027795 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11024.295379 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11024.295379 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22324.923600 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22324.923600 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11471.432142 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 11471.432142 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11471.432142 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 11471.432142 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------