summaryrefslogtreecommitdiff
path: root/tests/long/se/10.mcf
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2013-11-01 11:56:34 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2013-11-01 11:56:34 -0400
commitccfdc533b9d679f1596d43d647a093885d5e74ab (patch)
tree4c785a5e7a7e2d7244fbdbb0a316405898f99e75 /tests/long/se/10.mcf
parent460cc77d6db46eef34b14a458816084bf6097b32 (diff)
downloadgem5-ccfdc533b9d679f1596d43d647a093885d5e74ab.tar.xz
stats: Bump stats to match DRAM controller changes
This patch encompasses all the stats updates needed to reflect the changes to the DRAM controller.
Diffstat (limited to 'tests/long/se/10.mcf')
-rw-r--r--tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt1431
-rw-r--r--tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt1509
2 files changed, 1530 insertions, 1410 deletions
diff --git a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
index 5d8366912..6e907f4cc 100644
--- a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
@@ -1,96 +1,98 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.026877 # Number of seconds simulated
-sim_ticks 26877484000 # Number of ticks simulated
-final_tick 26877484000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.026913 # Number of seconds simulated
+sim_ticks 26912680500 # Number of ticks simulated
+final_tick 26912680500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 158705 # Simulator instruction rate (inst/s)
-host_op_rate 159844 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 47086787 # Simulator tick rate (ticks/s)
-host_mem_usage 380172 # Number of bytes of host memory used
-host_seconds 570.81 # Real time elapsed on the host
+host_inst_rate 145850 # Simulator instruction rate (inst/s)
+host_op_rate 146897 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 43329539 # Simulator tick rate (ticks/s)
+host_mem_usage 407732 # Number of bytes of host memory used
+host_seconds 621.12 # Real time elapsed on the host
sim_insts 90589798 # Number of instructions simulated
sim_ops 91240351 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 44928 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 947456 # Number of bytes read from this memory
-system.physmem.bytes_read::total 992384 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 44928 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 44928 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 702 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 14804 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 15506 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1671585 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 35250919 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 36922504 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1671585 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1671585 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1671585 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 35250919 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 36922504 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 15506 # Total number of read requests accepted by DRAM controller
-system.physmem.writeReqs 0 # Total number of write requests accepted by DRAM controller
-system.physmem.readBursts 15506 # Total number of DRAM read bursts. Each DRAM read request translates to either one or multiple DRAM read bursts
-system.physmem.writeBursts 0 # Total number of DRAM write bursts. Each DRAM write request translates to either one or multiple DRAM write bursts
-system.physmem.bytesRead 992384 # Total number of bytes read from memory
-system.physmem.bytesWritten 0 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 992384 # bytesRead derated as per pkt->getSize()
-system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
-system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by write Q
-system.physmem.neitherReadNorWrite 2 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 987 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 886 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 941 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 1028 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 1049 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 1105 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 1078 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 1079 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 1024 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 955 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 934 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 899 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 904 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 865 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 876 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 896 # Track reads on a per bank basis
-system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
-system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
-system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 26877282500 # Total gap between requests
-system.physmem.readPktSize::0 0 # Categorize read packet sizes
-system.physmem.readPktSize::1 0 # Categorize read packet sizes
-system.physmem.readPktSize::2 0 # Categorize read packet sizes
-system.physmem.readPktSize::3 0 # Categorize read packet sizes
-system.physmem.readPktSize::4 0 # Categorize read packet sizes
-system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 15506 # Categorize read packet sizes
-system.physmem.writePktSize::0 0 # Categorize write packet sizes
-system.physmem.writePktSize::1 0 # Categorize write packet sizes
-system.physmem.writePktSize::2 0 # Categorize write packet sizes
-system.physmem.writePktSize::3 0 # Categorize write packet sizes
-system.physmem.writePktSize::4 0 # Categorize write packet sizes
-system.physmem.writePktSize::5 0 # Categorize write packet sizes
-system.physmem.writePktSize::6 0 # Categorize write packet sizes
-system.physmem.rdQLenPdf::0 11153 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 4230 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 103 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 12 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
+system.physmem.bytes_read::cpu.inst 45248 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 947648 # Number of bytes read from this memory
+system.physmem.bytes_read::total 992896 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 45248 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 45248 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 707 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 14807 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 15514 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1681289 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 35211951 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 36893241 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1681289 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1681289 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1681289 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 35211951 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 36893241 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 15514 # Number of read requests accepted
+system.physmem.writeReqs 0 # Number of write requests accepted
+system.physmem.readBursts 15514 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 992896 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
+system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 992896 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
+system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
+system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 988 # Per bank write bursts
+system.physmem.perBankRdBursts::1 886 # Per bank write bursts
+system.physmem.perBankRdBursts::2 943 # Per bank write bursts
+system.physmem.perBankRdBursts::3 1028 # Per bank write bursts
+system.physmem.perBankRdBursts::4 1049 # Per bank write bursts
+system.physmem.perBankRdBursts::5 1105 # Per bank write bursts
+system.physmem.perBankRdBursts::6 1078 # Per bank write bursts
+system.physmem.perBankRdBursts::7 1078 # Per bank write bursts
+system.physmem.perBankRdBursts::8 1024 # Per bank write bursts
+system.physmem.perBankRdBursts::9 956 # Per bank write bursts
+system.physmem.perBankRdBursts::10 938 # Per bank write bursts
+system.physmem.perBankRdBursts::11 899 # Per bank write bursts
+system.physmem.perBankRdBursts::12 904 # Per bank write bursts
+system.physmem.perBankRdBursts::13 865 # Per bank write bursts
+system.physmem.perBankRdBursts::14 877 # Per bank write bursts
+system.physmem.perBankRdBursts::15 896 # Per bank write bursts
+system.physmem.perBankWrBursts::0 0 # Per bank write bursts
+system.physmem.perBankWrBursts::1 0 # Per bank write bursts
+system.physmem.perBankWrBursts::2 0 # Per bank write bursts
+system.physmem.perBankWrBursts::3 0 # Per bank write bursts
+system.physmem.perBankWrBursts::4 0 # Per bank write bursts
+system.physmem.perBankWrBursts::5 0 # Per bank write bursts
+system.physmem.perBankWrBursts::6 0 # Per bank write bursts
+system.physmem.perBankWrBursts::7 0 # Per bank write bursts
+system.physmem.perBankWrBursts::8 0 # Per bank write bursts
+system.physmem.perBankWrBursts::9 0 # Per bank write bursts
+system.physmem.perBankWrBursts::10 0 # Per bank write bursts
+system.physmem.perBankWrBursts::11 0 # Per bank write bursts
+system.physmem.perBankWrBursts::12 0 # Per bank write bursts
+system.physmem.perBankWrBursts::13 0 # Per bank write bursts
+system.physmem.perBankWrBursts::14 0 # Per bank write bursts
+system.physmem.perBankWrBursts::15 0 # Per bank write bursts
+system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
+system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
+system.physmem.totGap 26912480500 # Total gap between requests
+system.physmem.readPktSize::0 0 # Read request sizes (log2)
+system.physmem.readPktSize::1 0 # Read request sizes (log2)
+system.physmem.readPktSize::2 0 # Read request sizes (log2)
+system.physmem.readPktSize::3 0 # Read request sizes (log2)
+system.physmem.readPktSize::4 0 # Read request sizes (log2)
+system.physmem.readPktSize::5 0 # Read request sizes (log2)
+system.physmem.readPktSize::6 15514 # Read request sizes (log2)
+system.physmem.writePktSize::0 0 # Write request sizes (log2)
+system.physmem.writePktSize::1 0 # Write request sizes (log2)
+system.physmem.writePktSize::2 0 # Write request sizes (log2)
+system.physmem.writePktSize::3 0 # Write request sizes (log2)
+system.physmem.writePktSize::4 0 # Write request sizes (log2)
+system.physmem.writePktSize::5 0 # Write request sizes (log2)
+system.physmem.writePktSize::6 0 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 11168 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 4160 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 166 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 13 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -150,90 +152,163 @@ system.physmem.wrQLenPdf::28 0 # Wh
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 279 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 3465.405018 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 823.463699 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 3831.282142 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::64-65 68 24.37% 24.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-129 22 7.89% 32.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::192-193 15 5.38% 37.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-257 12 4.30% 41.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::320-321 10 3.58% 45.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-385 6 2.15% 47.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::448-449 2 0.72% 48.39% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-513 2 0.72% 49.10% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::576-577 2 0.72% 49.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-641 3 1.08% 50.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-769 1 0.36% 51.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::832-833 4 1.43% 52.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-897 1 0.36% 53.05% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::960-961 1 0.36% 53.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1025 1 0.36% 53.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1088-1089 2 0.72% 54.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1152-1153 1 0.36% 54.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1216-1217 1 0.36% 55.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1280-1281 2 0.72% 55.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1408-1409 1 0.36% 56.27% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1472-1473 1 0.36% 56.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1600-1601 2 0.72% 57.35% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1664-1665 1 0.36% 57.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2304-2305 2 0.72% 58.42% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2368-2369 2 0.72% 59.14% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3264-3265 1 0.36% 59.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4032-4033 1 0.36% 59.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4416-4417 1 0.36% 60.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4800-4801 1 0.36% 60.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4992-4993 1 0.36% 60.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5824-5825 1 0.36% 61.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8192-8193 108 38.71% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 279 # Bytes accessed per row activation
-system.physmem.totQLat 38456500 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 288012750 # Sum of mem lat for all requests
-system.physmem.totBusLat 77530000 # Total cycles spent in databus access
-system.physmem.totBankLat 172026250 # Total cycles spent in bank access
-system.physmem.avgQLat 2480.10 # Average queueing delay per request
-system.physmem.avgBankLat 11094.17 # Average bank access latency per request
-system.physmem.avgBusLat 5000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 18574.28 # Average memory access latency
-system.physmem.avgRdBW 36.92 # Average achieved read bandwidth in MB/s
-system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 36.92 # Average consumed read bandwidth in MB/s
-system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
-system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
+system.physmem.bytesPerActivate::samples 617 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 1603.423015 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 482.832317 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 2202.245443 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::64-65 156 25.28% 25.28% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-129 69 11.18% 36.47% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::192-193 40 6.48% 42.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-257 21 3.40% 46.35% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::320-321 12 1.94% 48.30% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-385 6 0.97% 49.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::448-449 26 4.21% 53.48% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-513 13 2.11% 55.59% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::576-577 5 0.81% 56.40% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-641 9 1.46% 57.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::704-705 4 0.65% 58.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-769 4 0.65% 59.16% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::832-833 5 0.81% 59.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-897 8 1.30% 61.26% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::960-961 3 0.49% 61.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1025 3 0.49% 62.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1088-1089 6 0.97% 63.21% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1152-1153 2 0.32% 63.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1216-1217 2 0.32% 63.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1280-1281 3 0.49% 64.34% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1344-1345 2 0.32% 64.67% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1408-1409 4 0.65% 65.32% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1472-1473 6 0.97% 66.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1536-1537 19 3.08% 69.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1600-1601 6 0.97% 70.34% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1664-1665 6 0.97% 71.31% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1792-1793 3 0.49% 71.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1856-1857 3 0.49% 72.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1984-1985 1 0.16% 72.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2048-2049 6 0.97% 73.42% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2112-2113 2 0.32% 73.74% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2176-2177 6 0.97% 74.72% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2304-2305 2 0.32% 75.04% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2368-2369 1 0.16% 75.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2496-2497 3 0.49% 75.69% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2560-2561 1 0.16% 75.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2624-2625 2 0.32% 76.18% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2688-2689 1 0.16% 76.34% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2752-2753 5 0.81% 77.15% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2816-2817 4 0.65% 77.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2944-2945 2 0.32% 78.12% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3008-3009 3 0.49% 78.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3072-3073 4 0.65% 79.25% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3136-3137 2 0.32% 79.58% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3200-3201 2 0.32% 79.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3264-3265 2 0.32% 80.23% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3392-3393 3 0.49% 80.71% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3456-3457 1 0.16% 80.88% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3520-3521 2 0.32% 81.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3584-3585 1 0.16% 81.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3648-3649 3 0.49% 81.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3712-3713 3 0.49% 82.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3776-3777 2 0.32% 82.66% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3904-3905 1 0.16% 82.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3968-3969 1 0.16% 82.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4032-4033 1 0.16% 83.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4096-4097 3 0.49% 83.63% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4160-4161 2 0.32% 83.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4224-4225 1 0.16% 84.12% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4416-4417 3 0.49% 84.60% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4480-4481 4 0.65% 85.25% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4544-4545 4 0.65% 85.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4608-4609 1 0.16% 86.06% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4672-4673 3 0.49% 86.55% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4736-4737 2 0.32% 86.87% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4800-4801 2 0.32% 87.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4864-4865 1 0.16% 87.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4928-4929 2 0.32% 87.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4992-4993 1 0.16% 87.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5056-5057 2 0.32% 88.17% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5120-5121 5 0.81% 88.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5184-5185 3 0.49% 89.47% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5248-5249 4 0.65% 90.11% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5376-5377 2 0.32% 90.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5440-5441 7 1.13% 91.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5504-5505 2 0.32% 91.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5568-5569 1 0.16% 92.06% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5696-5697 1 0.16% 92.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5824-5825 1 0.16% 92.38% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5888-5889 1 0.16% 92.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6016-6017 3 0.49% 93.03% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6080-6081 1 0.16% 93.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6144-6145 2 0.32% 93.52% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6208-6209 1 0.16% 93.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6272-6273 2 0.32% 94.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6336-6337 3 0.49% 94.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6400-6401 1 0.16% 94.65% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6528-6529 2 0.32% 94.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6592-6593 1 0.16% 95.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6656-6657 3 0.49% 95.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6720-6721 1 0.16% 95.79% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6784-6785 1 0.16% 95.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6912-6913 1 0.16% 96.11% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6976-6977 1 0.16% 96.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7040-7041 1 0.16% 96.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7104-7105 2 0.32% 96.76% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7168-7169 1 0.16% 96.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7424-7425 1 0.16% 97.08% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7616-7617 1 0.16% 97.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7680-7681 2 0.32% 97.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7872-7873 1 0.16% 97.73% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8128-8129 2 0.32% 98.06% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8192-8193 12 1.94% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 617 # Bytes accessed per row activation
+system.physmem.totQLat 103133500 # Total ticks spent queuing
+system.physmem.totMemAccLat 356414750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 77570000 # Total ticks spent in databus transfers
+system.physmem.totBankLat 175711250 # Total ticks spent accessing banks
+system.physmem.avgQLat 6647.77 # Average queueing delay per DRAM burst
+system.physmem.avgBankLat 11325.98 # Average bank access latency per DRAM burst
+system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
+system.physmem.avgMemAccLat 22973.75 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 36.89 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 36.89 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.29 # Data bus utilization in percentage
-system.physmem.avgRdQLen 0.01 # Average read queue length over time
-system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 15227 # Number of row buffer hits during reads
+system.physmem.busUtilRead 0.29 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 0.01 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
+system.physmem.readRowHits 14897 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 98.20 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 96.02 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 1733347.25 # Average gap between requests
-system.membus.throughput 36922504 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 968 # Transaction distribution
-system.membus.trans_dist::ReadResp 968 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 2 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 2 # Transaction distribution
+system.physmem.avgGap 1734722.22 # Average gap between requests
+system.physmem.pageHitRate 96.02 # Row buffer hit rate, read and write combined
+system.physmem.prechargeAllPercent 0.95 # Percentage of time for which DRAM has all the banks in precharge state
+system.membus.throughput 36893241 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 976 # Transaction distribution
+system.membus.trans_dist::ReadResp 976 # Transaction distribution
system.membus.trans_dist::ReadExReq 14538 # Transaction distribution
system.membus.trans_dist::ReadExResp 14538 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 31016 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 31016 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 992384 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 992384 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 992384 # Total data (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 31028 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 31028 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 992896 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 992896 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 992896 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 19239000 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 19247000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.1 # Layer utilization (%)
-system.membus.respLayer1.occupancy 145109998 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 145153250 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.5 # Layer utilization (%)
-system.cpu.branchPred.lookups 26677800 # Number of BP lookups
-system.cpu.branchPred.condPredicted 21997882 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 841974 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 11370900 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 11281126 # Number of BTB hits
+system.cpu.branchPred.lookups 26684421 # Number of BP lookups
+system.cpu.branchPred.condPredicted 22003515 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 842640 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 11361703 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 11279248 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 99.210493 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 69875 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 190 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 99.274273 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 70578 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 175 # Number of incorrect RAS predictions.
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -277,134 +352,134 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 442 # Number of system calls
-system.cpu.numCycles 53754969 # number of cpu cycles simulated
+system.cpu.numCycles 53825362 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 14167360 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 127859416 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 26677800 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 11351001 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 24030535 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 4760658 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 11306613 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 135 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 11 # Number of stall cycles due to pending traps
+system.cpu.fetch.icacheStallCycles 14170521 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 127888749 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 26684421 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 11349826 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 24033756 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 4765472 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 11324127 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 107 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 8 # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles 29 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 13839893 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 329843 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 53406892 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.410540 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.214942 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 13841798 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 328713 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 53434811 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.409872 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.214791 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 29414657 55.08% 55.08% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 3389704 6.35% 61.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2028213 3.80% 65.22% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 1552667 2.91% 68.13% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 1667858 3.12% 71.25% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 2917621 5.46% 76.71% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1511775 2.83% 79.54% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1090045 2.04% 81.59% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 9834352 18.41% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 29439353 55.09% 55.09% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 3386965 6.34% 61.43% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 2028576 3.80% 65.23% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 1554110 2.91% 68.14% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 1668608 3.12% 71.26% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 2917595 5.46% 76.72% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 1511603 2.83% 79.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1091436 2.04% 81.59% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 9836565 18.41% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 53406892 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.496285 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.378560 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 16930336 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 9153085 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 22398033 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 1031812 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 3893626 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 4442083 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 8660 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 126043342 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 42618 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 3893626 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 18711323 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 3589161 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 177598 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 21546569 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 5488615 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 123125799 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 21 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 427703 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 4597767 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 1304 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 143579240 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 536319966 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 499912232 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 925 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 53434811 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.495759 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.375994 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 16934142 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 9169646 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 22402191 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 1031199 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 3897633 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 4442994 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 8719 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 126071688 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 42592 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 3897633 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 18714767 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 3594336 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 187938 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 21550636 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 5489501 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 123153089 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 12 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 427273 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 4600360 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 1278 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 143605134 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 536434214 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 500014017 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 784 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 107414186 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 36165054 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 4615 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 4613 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 12549588 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 29468785 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 5519570 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 2135216 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 1252898 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 118144684 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 8486 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 105149299 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 79112 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 26716988 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 65524839 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 268 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 53406892 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.968834 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.909318 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 36190948 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 4612 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 4610 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 12546346 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 29477793 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 5522687 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 2151443 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 1269536 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 118168344 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 8478 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 105154526 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 78994 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 26741749 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 65618769 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 260 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 53434811 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.967903 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.908534 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 15356551 28.75% 28.75% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 11649216 21.81% 50.57% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 8254544 15.46% 66.02% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 6822524 12.77% 78.80% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4944372 9.26% 88.05% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2950581 5.52% 93.58% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 2452903 4.59% 98.17% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 533996 1.00% 99.17% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 442205 0.83% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 15376938 28.78% 28.78% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 11654897 21.81% 50.59% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 8243564 15.43% 66.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 6824643 12.77% 78.79% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4966766 9.30% 88.08% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2946722 5.51% 93.60% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 2453138 4.59% 98.19% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 526074 0.98% 99.17% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 442069 0.83% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 53406892 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 53434811 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 45764 6.91% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 27 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.91% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 341696 51.58% 58.49% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 274978 41.51% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 45800 6.91% 6.91% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 27 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 340417 51.39% 58.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 276226 41.70% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 74418524 70.77% 70.77% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 10973 0.01% 70.78% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 74421271 70.77% 70.77% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 10977 0.01% 70.78% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.78% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.78% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.78% # Type of FU issued
@@ -426,90 +501,90 @@ system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.78% # Ty
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.78% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.78% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatCmp 1 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 156 0.00% 70.78% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 148 0.00% 70.78% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 210 0.00% 70.78% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 190 0.00% 70.78% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.78% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 4 0.00% 70.78% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.78% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 25604703 24.35% 95.14% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 5114728 4.86% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 25608548 24.35% 95.14% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 5113387 4.86% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 105149299 # Type of FU issued
-system.cpu.iq.rate 1.956085 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 662465 # FU busy when requested
+system.cpu.iq.FU_type_0::total 105154526 # Type of FU issued
+system.cpu.iq.rate 1.953624 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 662470 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.006300 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 264446249 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 144874513 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 102679810 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 818 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 1193 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 350 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 105811363 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 401 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 442313 # Number of loads that had data forwarded from stores
+system.cpu.iq.int_inst_queue_reads 264484578 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 144923147 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 102682900 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 749 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 1045 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 323 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 105816623 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 373 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 441366 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 6894819 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 6564 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 6306 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 774726 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 6903827 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 6492 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 6312 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 777843 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 2 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 31505 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 31495 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 3893626 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 957081 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 126869 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 118165864 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 309166 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 29468785 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 5519570 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 4598 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 65994 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 6719 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 6306 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 446848 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 444951 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 891799 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 104175749 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 25286286 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 973550 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 3897633 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 959563 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 126871 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 118189516 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 310121 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 29477793 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 5522687 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 4590 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 65719 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 6709 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 6312 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 446751 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 446217 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 892968 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 104180481 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 25289750 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 974045 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 12694 # number of nop insts executed
-system.cpu.iew.exec_refs 30344072 # number of memory reference insts executed
-system.cpu.iew.exec_branches 21323909 # Number of branches executed
-system.cpu.iew.exec_stores 5057786 # Number of stores executed
-system.cpu.iew.exec_rate 1.937974 # Inst execution rate
-system.cpu.iew.wb_sent 102957516 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 102680160 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 62240823 # num instructions producing a value
-system.cpu.iew.wb_consumers 104288348 # num instructions consuming a value
+system.cpu.iew.exec_refs 30346354 # number of memory reference insts executed
+system.cpu.iew.exec_branches 21325110 # Number of branches executed
+system.cpu.iew.exec_stores 5056604 # Number of stores executed
+system.cpu.iew.exec_rate 1.935528 # Inst execution rate
+system.cpu.iew.wb_sent 102961531 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 102683223 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 62241416 # num instructions producing a value
+system.cpu.iew.wb_consumers 104299638 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.910152 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.596815 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.907711 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.596756 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 26915742 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 26939491 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 8218 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 833391 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 49513266 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.843000 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.540951 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 834010 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 49537178 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.842111 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.540648 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 20021121 40.44% 40.44% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 13151741 26.56% 67.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 4165163 8.41% 75.41% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 3429722 6.93% 82.34% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1536672 3.10% 85.44% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 726445 1.47% 86.91% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 951437 1.92% 88.83% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 253528 0.51% 89.34% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5277437 10.66% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 20048697 40.47% 40.47% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 13146284 26.54% 67.01% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 4166513 8.41% 75.42% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 3429547 6.92% 82.34% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1533299 3.10% 85.44% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 729419 1.47% 86.91% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 954733 1.93% 88.84% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 253168 0.51% 89.35% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5275518 10.65% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 49513266 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 49537178 # Number of insts commited each cycle
system.cpu.commit.committedInsts 90602407 # Number of instructions committed
system.cpu.commit.committedOps 91252960 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -520,222 +595,218 @@ system.cpu.commit.branches 18732304 # Nu
system.cpu.commit.fp_insts 48 # Number of committed floating point instructions.
system.cpu.commit.int_insts 72525674 # Number of committed integer instructions.
system.cpu.commit.function_calls 56148 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 5277437 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 5275518 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 162398797 # The number of ROB reads
-system.cpu.rob.rob_writes 240250691 # The number of ROB writes
-system.cpu.timesIdled 46136 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 348077 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 162448377 # The number of ROB reads
+system.cpu.rob.rob_writes 240302265 # The number of ROB writes
+system.cpu.timesIdled 46020 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 390551 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 90589798 # Number of Instructions Simulated
system.cpu.committedOps 91240351 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 90589798 # Number of Instructions Simulated
-system.cpu.cpi 0.593389 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.593389 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.685236 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.685236 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 495533268 # number of integer regfile reads
-system.cpu.int_regfile_writes 120542090 # number of integer regfile writes
-system.cpu.fp_regfile_reads 173 # number of floating regfile reads
-system.cpu.fp_regfile_writes 448 # number of floating regfile writes
-system.cpu.misc_regfile_reads 29087390 # number of misc regfile reads
+system.cpu.cpi 0.594166 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.594166 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.683032 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.683032 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 495553334 # number of integer regfile reads
+system.cpu.int_regfile_writes 120547287 # number of integer regfile writes
+system.cpu.fp_regfile_reads 170 # number of floating regfile reads
+system.cpu.fp_regfile_writes 410 # number of floating regfile writes
+system.cpu.misc_regfile_reads 29088502 # number of misc regfile reads
system.cpu.misc_regfile_writes 7784 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 4503454862 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 904620 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 904619 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 942919 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeReq 3 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeResp 3 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 43736 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 43736 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1454 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2838179 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 2839633 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 46400 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 120994944 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 121041344 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 121041344 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 192 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 1888558000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.throughput 4497529557 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 904650 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 904650 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 942911 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeReq 1 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeResp 1 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 43698 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 43698 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1465 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2838143 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 2839608 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 46848 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 120993664 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size::total 121040512 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 121040512 # Total data (bytes)
+system.cpu.toL2Bus.snoop_data_through_bus 64 # Total snoop data (bytes)
+system.cpu.toL2Bus.reqLayer0.occupancy 1888541000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 7.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 1225499 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 1216499 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 1424224742 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 1424134990 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 5.3 # Layer utilization (%)
system.cpu.icache.tags.replacements 3 # number of replacements
-system.cpu.icache.tags.tagsinuse 627.810421 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 13838909 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 725 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 19088.150345 # Average number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 633.195127 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 13840808 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 732 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 18908.207650 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 627.810421 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.306548 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.306548 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 13838909 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 13838909 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 13838909 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 13838909 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 13838909 # number of overall hits
-system.cpu.icache.overall_hits::total 13838909 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 983 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 983 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 983 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 983 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 983 # number of overall misses
-system.cpu.icache.overall_misses::total 983 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 64555998 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 64555998 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 64555998 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 64555998 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 64555998 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 64555998 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 13839892 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 13839892 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 13839892 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 13839892 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 13839892 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 13839892 # number of overall (read+write) accesses
+system.cpu.icache.tags.occ_blocks::cpu.inst 633.195127 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.309177 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.309177 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 13840808 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 13840808 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 13840808 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 13840808 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 13840808 # number of overall hits
+system.cpu.icache.overall_hits::total 13840808 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 989 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 989 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 989 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 989 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 989 # number of overall misses
+system.cpu.icache.overall_misses::total 989 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 66791248 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 66791248 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 66791248 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 66791248 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 66791248 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 66791248 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 13841797 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 13841797 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 13841797 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 13841797 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 13841797 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 13841797 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000071 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000071 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000071 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000071 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000071 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000071 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 65672.429298 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 65672.429298 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 65672.429298 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 65672.429298 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 65672.429298 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 65672.429298 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 629 # number of cycles access was blocked
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 67534.123357 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 67534.123357 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 67534.123357 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 67534.123357 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 67534.123357 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 67534.123357 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 596 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 10 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 11 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 62.900000 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 54.181818 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 254 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 254 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 254 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 254 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 254 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 254 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 729 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 729 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 729 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 729 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 729 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 729 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 49190750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 49190750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 49190750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 49190750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 49190750 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 49190750 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 256 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 256 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 256 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 256 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 256 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 256 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 733 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 733 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 733 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 733 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 733 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 733 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 50590750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 50590750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 50590750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 50590750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 50590750 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 50590750 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000053 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000053 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000053 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 67477.023320 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 67477.023320 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 67477.023320 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 67477.023320 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 67477.023320 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 67477.023320 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 69018.758527 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 69018.758527 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 69018.758527 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 69018.758527 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 69018.758527 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 69018.758527 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 10729.444424 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 1831414 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 15489 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 118.239654 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.tagsinuse 10730.387703 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 1831429 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 15497 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 118.179583 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 9885.972786 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 614.181359 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 229.290279 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.301696 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.018743 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.006997 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.327437 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 23 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 903615 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 903638 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 942919 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 942919 # number of Writeback hits
+system.cpu.l2cache.tags.occ_blocks::writebacks 9881.039169 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 619.212620 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 230.135914 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.301545 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.018897 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.007023 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.327465 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 24 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 903638 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 903662 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 942911 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 942911 # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits
system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 29198 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 29198 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 23 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 932813 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 932836 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 23 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 932813 # number of overall hits
-system.cpu.l2cache.overall_hits::total 932836 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 703 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 276 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 979 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 2 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 2 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_hits::cpu.data 29160 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 29160 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 24 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 932798 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 932822 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 24 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 932798 # number of overall hits
+system.cpu.l2cache.overall_hits::total 932822 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 708 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 279 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 987 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 14538 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 14538 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 703 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 14814 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 15517 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 703 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 14814 # number of overall misses
-system.cpu.l2cache.overall_misses::total 15517 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 48235000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 19323500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 67558500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 897218750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 897218750 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 48235000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 916542250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 964777250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 48235000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 916542250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 964777250 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 726 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 903891 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 904617 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 942919 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 942919 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 3 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 3 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 43736 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 43736 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 726 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 947627 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 948353 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 726 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 947627 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 948353 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.968320 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000305 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.001082 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.666667 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.666667 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.332404 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.332404 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.968320 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.015633 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.016362 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.968320 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.015633 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.016362 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68613.086771 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 70012.681159 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 69007.660878 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 61715.418214 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 61715.418214 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68613.086771 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 61870.004725 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 62175.501063 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68613.086771 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 61870.004725 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 62175.501063 # average overall miss latency
+system.cpu.l2cache.demand_misses::cpu.inst 708 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 14817 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 15525 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 708 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 14817 # number of overall misses
+system.cpu.l2cache.overall_misses::total 15525 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 49612500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21119250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 70731750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 962947000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 962947000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 49612500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 984066250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 1033678750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 49612500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 984066250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 1033678750 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 732 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 903917 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 904649 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 942911 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 942911 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 1 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 43698 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 43698 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 732 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 947615 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 948347 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 732 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 947615 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 948347 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.967213 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000309 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.001091 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.332693 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.332693 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.967213 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.015636 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.016371 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.967213 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.015636 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.016371 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70074.152542 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75696.236559 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 71663.373860 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66236.552483 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66236.552483 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70074.152542 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 66414.675710 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 66581.561997 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70074.152542 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 66414.675710 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 66581.561997 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -753,184 +824,176 @@ system.cpu.l2cache.demand_mshr_hits::total 11 #
system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data 10 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total 11 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 702 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 266 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 968 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 2 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 707 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 269 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 976 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 14538 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 14538 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 702 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 14804 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 15506 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 702 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 14804 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 15506 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 39349250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 15357000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 54706250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 20002 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 20002 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 714814750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 714814750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 39349250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 730171750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 769521000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 39349250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 730171750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 769521000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.966942 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000294 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001070 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.666667 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.666667 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.332404 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.332404 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.966942 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015622 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.016350 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.966942 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015622 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.016350 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 56053.062678 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 57733.082707 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56514.721074 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 49168.713028 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 49168.713028 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 56053.062678 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 49322.598622 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 49627.305559 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 56053.062678 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 49322.598622 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 49627.305559 # average overall mshr miss latency
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 707 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 14807 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 15514 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 707 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 14807 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 15514 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 40706750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 17150500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 57857250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 780571000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 780571000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 40706750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 797721500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 838428250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 40706750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 797721500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 838428250 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.965847 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000298 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001079 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.332693 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.332693 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.965847 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015626 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.016359 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.965847 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015626 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.016359 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 57576.732673 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63756.505576 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59279.969262 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 53691.773284 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 53691.773284 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 57576.732673 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 53874.620112 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 54043.331829 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 57576.732673 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 53874.620112 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 54043.331829 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 943531 # number of replacements
-system.cpu.dcache.tags.tagsinuse 3671.859513 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 28137843 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 947627 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 29.692952 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 7990494250 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 3671.859513 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.896450 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.896450 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 23597130 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 23597130 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 4532905 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 4532905 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 3915 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 3915 # number of LoadLockedReq hits
+system.cpu.dcache.tags.replacements 943519 # number of replacements
+system.cpu.dcache.tags.tagsinuse 3671.753264 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 28141899 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 947615 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 29.697608 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 8006034000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 3671.753264 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.896424 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.896424 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 23601231 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 23601231 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 4532867 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 4532867 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 3910 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 3910 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 3887 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 3887 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 28130035 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 28130035 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 28130035 # number of overall hits
-system.cpu.dcache.overall_hits::total 28130035 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1173788 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1173788 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 202076 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 202076 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 8 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 8 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 1375864 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1375864 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1375864 # number of overall misses
-system.cpu.dcache.overall_misses::total 1375864 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 13887695479 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 13887695479 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 7918602355 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 7918602355 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 251250 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 251250 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 21806297834 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 21806297834 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 21806297834 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 21806297834 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 24770918 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 24770918 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_hits::cpu.data 28134098 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 28134098 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 28134098 # number of overall hits
+system.cpu.dcache.overall_hits::total 28134098 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1173780 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1173780 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 202114 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 202114 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 7 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 7 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 1375894 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1375894 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1375894 # number of overall misses
+system.cpu.dcache.overall_misses::total 1375894 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 13893621478 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 13893621478 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 8458573839 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 8458573839 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 251500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 251500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 22352195317 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 22352195317 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 22352195317 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 22352195317 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 24775011 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 24775011 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 4734981 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 4734981 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3923 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 3923 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3917 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 3917 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 3887 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 3887 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 29505899 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 29505899 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 29505899 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 29505899 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.047386 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.047386 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.042677 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.042677 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.002039 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.002039 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.046630 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.046630 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.046630 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.046630 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11831.519388 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 11831.519388 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39186.258413 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 39186.258413 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 31406.250000 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 31406.250000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 15849.166657 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 15849.166657 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 15849.166657 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 15849.166657 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 154131 # number of cycles access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 29509992 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 29509992 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 29509992 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 29509992 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.047378 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.047378 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.042685 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.042685 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001787 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.001787 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.046625 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.046625 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.046625 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.046625 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11836.648672 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 11836.648672 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 41850.509312 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 41850.509312 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 35928.571429 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 35928.571429 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 16245.579468 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 16245.579468 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 16245.579468 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 16245.579468 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 154256 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 23950 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 23951 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 6.435532 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 6.440483 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 942919 # number of writebacks
-system.cpu.dcache.writebacks::total 942919 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 269877 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 269877 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 158357 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 158357 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 8 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::total 8 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 428234 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 428234 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 428234 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 428234 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 903911 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 903911 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43719 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 43719 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 947630 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 947630 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 947630 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 947630 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 9992457010 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 9992457010 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1254142688 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 1254142688 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 11246599698 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 11246599698 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 11246599698 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 11246599698 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036491 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036491 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009233 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009233 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032117 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.032117 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032117 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.032117 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11054.691236 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11054.691236 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 28686.444978 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 28686.444978 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11868.133869 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 11868.133869 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11868.133869 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 11868.133869 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 942911 # number of writebacks
+system.cpu.dcache.writebacks::total 942911 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 269842 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 269842 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 158436 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 158436 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 7 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 7 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 428278 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 428278 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 428278 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 428278 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 903938 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 903938 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43678 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 43678 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 947616 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 947616 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 947616 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 947616 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 9994572760 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 9994572760 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1319332173 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 1319332173 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 11313904933 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 11313904933 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 11313904933 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 11313904933 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036486 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036486 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009225 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009225 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032112 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.032112 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032112 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.032112 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11056.701632 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11056.701632 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30205.874193 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30205.874193 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11939.335061 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 11939.335061 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11939.335061 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 11939.335061 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
index 3b6f53bfa..1149689b6 100644
--- a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
+++ b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
@@ -1,102 +1,104 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.065497 # Number of seconds simulated
-sim_ticks 65497052500 # Number of ticks simulated
-final_tick 65497052500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.065614 # Number of seconds simulated
+sim_ticks 65613727000 # Number of ticks simulated
+final_tick 65613727000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 99498 # Simulator instruction rate (inst/s)
-host_op_rate 175200 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 41248682 # Simulator tick rate (ticks/s)
-host_mem_usage 388584 # Number of bytes of host memory used
-host_seconds 1587.86 # Real time elapsed on the host
+host_inst_rate 90206 # Simulator instruction rate (inst/s)
+host_op_rate 158838 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 37463203 # Simulator tick rate (ticks/s)
+host_mem_usage 416624 # Number of bytes of host memory used
+host_seconds 1751.42 # Real time elapsed on the host
sim_insts 157988547 # Number of instructions simulated
sim_ops 278192464 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 63296 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 1882240 # Number of bytes read from this memory
-system.physmem.bytes_read::total 1945536 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 63296 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 63296 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 9984 # Number of bytes written to this memory
-system.physmem.bytes_written::total 9984 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 989 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 29410 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 30399 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 156 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 156 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 966395 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 28737782 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 29704176 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 966395 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 966395 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 152434 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 152434 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 152434 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 966395 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 28737782 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 29856611 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 30400 # Total number of read requests accepted by DRAM controller
-system.physmem.writeReqs 156 # Total number of write requests accepted by DRAM controller
-system.physmem.readBursts 30400 # Total number of DRAM read bursts. Each DRAM read request translates to either one or multiple DRAM read bursts
-system.physmem.writeBursts 156 # Total number of DRAM write bursts. Each DRAM write request translates to either one or multiple DRAM write bursts
-system.physmem.bytesRead 1945536 # Total number of bytes read from memory
-system.physmem.bytesWritten 9984 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 1945536 # bytesRead derated as per pkt->getSize()
-system.physmem.bytesConsumedWr 9984 # bytesWritten derated as per pkt->getSize()
-system.physmem.servicedByWrQ 43 # Number of DRAM read bursts serviced by write Q
-system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 1924 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 2071 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 2025 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 1924 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 2029 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 1898 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 1963 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 1861 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 1938 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 1932 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 1804 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 1797 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 1792 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 1800 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 1820 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 1779 # Track reads on a per bank basis
-system.physmem.perBankWrReqs::0 14 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::1 101 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::2 2 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::3 4 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::4 14 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::5 1 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::6 12 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::9 5 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::10 3 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
-system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
-system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 65497035500 # Total gap between requests
-system.physmem.readPktSize::0 0 # Categorize read packet sizes
-system.physmem.readPktSize::1 0 # Categorize read packet sizes
-system.physmem.readPktSize::2 0 # Categorize read packet sizes
-system.physmem.readPktSize::3 0 # Categorize read packet sizes
-system.physmem.readPktSize::4 0 # Categorize read packet sizes
-system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 30400 # Categorize read packet sizes
-system.physmem.writePktSize::0 0 # Categorize write packet sizes
-system.physmem.writePktSize::1 0 # Categorize write packet sizes
-system.physmem.writePktSize::2 0 # Categorize write packet sizes
-system.physmem.writePktSize::3 0 # Categorize write packet sizes
-system.physmem.writePktSize::4 0 # Categorize write packet sizes
-system.physmem.writePktSize::5 0 # Categorize write packet sizes
-system.physmem.writePktSize::6 156 # Categorize write packet sizes
-system.physmem.rdQLenPdf::0 29908 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 365 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 65 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 16 # What read queue length does an incoming req see
+system.physmem.bytes_read::cpu.inst 63616 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 1883136 # Number of bytes read from this memory
+system.physmem.bytes_read::total 1946752 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 63616 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 63616 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 10688 # Number of bytes written to this memory
+system.physmem.bytes_written::total 10688 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 994 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 29424 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 30418 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 167 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 167 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 969553 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 28700336 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 29669889 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 969553 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 969553 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 162893 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 162893 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 162893 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 969553 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 28700336 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 29832782 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 30419 # Number of read requests accepted
+system.physmem.writeReqs 167 # Number of write requests accepted
+system.physmem.readBursts 30419 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 167 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 1943936 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 2880 # Total number of bytes read from write queue
+system.physmem.bytesWritten 9856 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 1946816 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 10688 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 45 # Number of DRAM read bursts serviced by the write queue
+system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
+system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 1928 # Per bank write bursts
+system.physmem.perBankRdBursts::1 2077 # Per bank write bursts
+system.physmem.perBankRdBursts::2 2029 # Per bank write bursts
+system.physmem.perBankRdBursts::3 1927 # Per bank write bursts
+system.physmem.perBankRdBursts::4 2026 # Per bank write bursts
+system.physmem.perBankRdBursts::5 1899 # Per bank write bursts
+system.physmem.perBankRdBursts::6 1963 # Per bank write bursts
+system.physmem.perBankRdBursts::7 1862 # Per bank write bursts
+system.physmem.perBankRdBursts::8 1939 # Per bank write bursts
+system.physmem.perBankRdBursts::9 1933 # Per bank write bursts
+system.physmem.perBankRdBursts::10 1805 # Per bank write bursts
+system.physmem.perBankRdBursts::11 1795 # Per bank write bursts
+system.physmem.perBankRdBursts::12 1792 # Per bank write bursts
+system.physmem.perBankRdBursts::13 1800 # Per bank write bursts
+system.physmem.perBankRdBursts::14 1821 # Per bank write bursts
+system.physmem.perBankRdBursts::15 1778 # Per bank write bursts
+system.physmem.perBankWrBursts::0 15 # Per bank write bursts
+system.physmem.perBankWrBursts::1 95 # Per bank write bursts
+system.physmem.perBankWrBursts::2 7 # Per bank write bursts
+system.physmem.perBankWrBursts::3 11 # Per bank write bursts
+system.physmem.perBankWrBursts::4 6 # Per bank write bursts
+system.physmem.perBankWrBursts::5 0 # Per bank write bursts
+system.physmem.perBankWrBursts::6 12 # Per bank write bursts
+system.physmem.perBankWrBursts::7 0 # Per bank write bursts
+system.physmem.perBankWrBursts::8 0 # Per bank write bursts
+system.physmem.perBankWrBursts::9 5 # Per bank write bursts
+system.physmem.perBankWrBursts::10 3 # Per bank write bursts
+system.physmem.perBankWrBursts::11 0 # Per bank write bursts
+system.physmem.perBankWrBursts::12 0 # Per bank write bursts
+system.physmem.perBankWrBursts::13 0 # Per bank write bursts
+system.physmem.perBankWrBursts::14 0 # Per bank write bursts
+system.physmem.perBankWrBursts::15 0 # Per bank write bursts
+system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
+system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
+system.physmem.totGap 65613689500 # Total gap between requests
+system.physmem.readPktSize::0 0 # Read request sizes (log2)
+system.physmem.readPktSize::1 0 # Read request sizes (log2)
+system.physmem.readPktSize::2 0 # Read request sizes (log2)
+system.physmem.readPktSize::3 0 # Read request sizes (log2)
+system.physmem.readPktSize::4 0 # Read request sizes (log2)
+system.physmem.readPktSize::5 0 # Read request sizes (log2)
+system.physmem.readPktSize::6 30419 # Read request sizes (log2)
+system.physmem.writePktSize::0 0 # Write request sizes (log2)
+system.physmem.writePktSize::1 0 # Write request sizes (log2)
+system.physmem.writePktSize::2 0 # Write request sizes (log2)
+system.physmem.writePktSize::3 0 # Write request sizes (log2)
+system.physmem.writePktSize::4 0 # Write request sizes (log2)
+system.physmem.writePktSize::5 0 # Write request sizes (log2)
+system.physmem.writePktSize::6 167 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 29918 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 362 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 73 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 18 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
@@ -125,29 +127,29 @@ system.physmem.rdQLenPdf::28 0 # Wh
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::0 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 8 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 7 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 7 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15 7 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16 7 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 6 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 6 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 6 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 6 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
@@ -157,331 +159,386 @@ system.physmem.wrQLenPdf::28 0 # Wh
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 535 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 3610.915888 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 887.471357 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 3852.235562 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::64-65 128 23.93% 23.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-129 47 8.79% 32.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::192-193 24 4.49% 37.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-257 12 2.24% 39.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::320-321 11 2.06% 41.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-385 11 2.06% 43.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::448-449 8 1.50% 45.05% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-513 3 0.56% 45.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::576-577 9 1.68% 47.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-641 10 1.87% 49.16% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::704-705 2 0.37% 49.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-769 7 1.31% 50.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::832-833 1 0.19% 51.03% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-897 3 0.56% 51.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::960-961 3 0.56% 52.15% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1088-1089 1 0.19% 52.34% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1152-1153 9 1.68% 54.02% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1216-1217 2 0.37% 54.39% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1344-1345 1 0.19% 54.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1408-1409 1 0.19% 54.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1472-1473 1 0.19% 54.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1536-1537 2 0.37% 55.33% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1600-1601 1 0.19% 55.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1664-1665 1 0.19% 55.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1856-1857 2 0.37% 56.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2112-2113 1 0.19% 56.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2304-2305 2 0.37% 56.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2368-2369 1 0.19% 56.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2432-2433 1 0.19% 57.01% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2624-2625 1 0.19% 57.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2880-2881 2 0.37% 57.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2944-2945 1 0.19% 57.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3264-3265 1 0.19% 57.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4032-4033 1 0.19% 58.13% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4096-4097 1 0.19% 58.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4608-4609 1 0.19% 58.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5312-5313 2 0.37% 58.88% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5888-5889 1 0.19% 59.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6144-6145 2 0.37% 59.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7232-7233 1 0.19% 59.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8000-8001 1 0.19% 59.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8192-8193 215 40.19% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 535 # Bytes accessed per row activation
-system.physmem.totQLat 5969250 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 581474250 # Sum of mem lat for all requests
-system.physmem.totBusLat 151785000 # Total cycles spent in databus access
-system.physmem.totBankLat 423720000 # Total cycles spent in bank access
-system.physmem.avgQLat 196.64 # Average queueing delay per request
-system.physmem.avgBankLat 13957.90 # Average bank access latency per request
-system.physmem.avgBusLat 5000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 19154.54 # Average memory access latency
-system.physmem.avgRdBW 29.70 # Average achieved read bandwidth in MB/s
-system.physmem.avgWrBW 0.15 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 29.70 # Average consumed read bandwidth in MB/s
-system.physmem.avgConsumedWrBW 0.15 # Average consumed write bandwidth in MB/s
-system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
+system.physmem.bytesPerActivate::samples 1275 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 1527.767843 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 562.023414 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 1657.823974 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::64 326 25.57% 25.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128 105 8.24% 33.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::192 43 3.37% 37.18% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256 28 2.20% 39.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::320 22 1.73% 41.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384 22 1.73% 42.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::448 19 1.49% 44.31% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512 15 1.18% 45.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::576 17 1.33% 46.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640 13 1.02% 47.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::704 46 3.61% 51.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768 12 0.94% 52.39% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::832 8 0.63% 53.02% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896 7 0.55% 53.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::960 12 0.94% 54.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024 11 0.86% 55.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1088 8 0.63% 56.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1152 16 1.25% 57.25% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1216 7 0.55% 57.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1280 9 0.71% 58.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1344 9 0.71% 59.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1408 7 0.55% 59.76% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1472 11 0.86% 60.63% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1536 6 0.47% 61.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1600 14 1.10% 62.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1664 4 0.31% 62.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1728 9 0.71% 63.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1792 6 0.47% 63.69% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1856 3 0.24% 63.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1920 12 0.94% 64.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1984 12 0.94% 65.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2048 8 0.63% 66.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2112 32 2.51% 68.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2176 7 0.55% 69.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2240 7 0.55% 70.04% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2304 5 0.39% 70.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2368 6 0.47% 70.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2432 10 0.78% 71.69% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2496 5 0.39% 72.08% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2560 7 0.55% 72.63% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2624 3 0.24% 72.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2688 9 0.71% 73.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2752 7 0.55% 74.12% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2816 6 0.47% 74.59% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2880 5 0.39% 74.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2944 11 0.86% 75.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3008 9 0.71% 76.55% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3072 7 0.55% 77.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3136 5 0.39% 77.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3200 5 0.39% 77.88% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3264 8 0.63% 78.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3328 11 0.86% 79.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3392 9 0.71% 80.08% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3456 10 0.78% 80.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3520 12 0.94% 81.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3584 15 1.18% 82.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3648 10 0.78% 83.76% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3712 14 1.10% 84.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3776 9 0.71% 85.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3840 8 0.63% 86.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3904 8 0.63% 86.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3968 15 1.18% 88.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4032 13 1.02% 89.02% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4096 11 0.86% 89.88% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4160 21 1.65% 91.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4224 10 0.78% 92.31% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4288 6 0.47% 92.78% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4352 7 0.55% 93.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4416 4 0.31% 93.65% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4480 5 0.39% 94.04% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4544 4 0.31% 94.35% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4608 4 0.31% 94.67% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4672 6 0.47% 95.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4736 7 0.55% 95.69% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4800 5 0.39% 96.08% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4864 6 0.47% 96.55% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4928 5 0.39% 96.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4992 6 0.47% 97.41% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5056 5 0.39% 97.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5120 6 0.47% 98.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5184 4 0.31% 98.59% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5248 2 0.16% 98.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5312 2 0.16% 98.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5376 2 0.16% 99.06% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5440 2 0.16% 99.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5568 1 0.08% 99.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5696 1 0.08% 99.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5952 1 0.08% 99.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6016 1 0.08% 99.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6080 1 0.08% 99.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6208 1 0.08% 99.69% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6592 1 0.08% 99.76% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6656 3 0.24% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1275 # Bytes accessed per row activation
+system.physmem.totQLat 92483500 # Total ticks spent queuing
+system.physmem.totMemAccLat 678771000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 151870000 # Total ticks spent in databus transfers
+system.physmem.totBankLat 434417500 # Total ticks spent accessing banks
+system.physmem.avgQLat 3044.82 # Average queueing delay per DRAM burst
+system.physmem.avgBankLat 14302.28 # Average bank access latency per DRAM burst
+system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
+system.physmem.avgMemAccLat 22347.11 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 29.63 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 0.15 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 29.67 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 0.16 # Average system write bandwidth in MiByte/s
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.23 # Data bus utilization in percentage
-system.physmem.avgRdQLen 0.01 # Average read queue length over time
-system.physmem.avgWrQLen 12.39 # Average write queue length over time
-system.physmem.readRowHits 29864 # Number of row buffer hits during reads
-system.physmem.writeRowHits 96 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 98.38 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 61.54 # Row buffer hit rate for writes
-system.physmem.avgGap 2143508.17 # Average gap between requests
-system.membus.throughput 29855634 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 1399 # Transaction distribution
-system.membus.trans_dist::ReadResp 1397 # Transaction distribution
-system.membus.trans_dist::Writeback 156 # Transaction distribution
-system.membus.trans_dist::ReadExReq 29001 # Transaction distribution
-system.membus.trans_dist::ReadExResp 29001 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 60954 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::total 60954 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 60954 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1955456 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 1955456 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 1955456 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 1955456 # Total data (bytes)
+system.physmem.busUtilRead 0.23 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 0.01 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 9.96 # Average write queue length when enqueuing
+system.physmem.readRowHits 29156 # Number of row buffer hits during reads
+system.physmem.writeRowHits 97 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 95.99 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 58.08 # Row buffer hit rate for writes
+system.physmem.avgGap 2145219.69 # Average gap between requests
+system.physmem.pageHitRate 95.78 # Row buffer hit rate, read and write combined
+system.physmem.prechargeAllPercent 0.92 # Percentage of time for which DRAM has all the banks in precharge state
+system.membus.throughput 29832782 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 1416 # Transaction distribution
+system.membus.trans_dist::ReadResp 1415 # Transaction distribution
+system.membus.trans_dist::Writeback 167 # Transaction distribution
+system.membus.trans_dist::ReadExReq 29003 # Transaction distribution
+system.membus.trans_dist::ReadExResp 29003 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 61004 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::total 61004 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 61004 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1957440 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 1957440 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 1957440 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 1957440 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 35006500 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 34950000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.1 # Layer utilization (%)
-system.membus.respLayer1.occupancy 284183250 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 284208500 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.4 # Layer utilization (%)
-system.cpu.branchPred.lookups 33858224 # Number of BP lookups
-system.cpu.branchPred.condPredicted 33858224 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 774589 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 19295548 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 19203800 # Number of BTB hits
+system.cpu.branchPred.lookups 33859770 # Number of BP lookups
+system.cpu.branchPred.condPredicted 33859770 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 774913 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 19306649 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 19202709 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 99.524512 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 5017950 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 5443 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 99.461636 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 5016745 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 5399 # Number of incorrect RAS predictions.
system.cpu.workload.num_syscalls 444 # Number of system calls
-system.cpu.numCycles 130994109 # number of cpu cycles simulated
+system.cpu.numCycles 131227460 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 26134025 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 182258914 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 33858224 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 24221750 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 55458228 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 5352681 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 44757241 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 56 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 354 # Number of stall cycles due to pending traps
+system.cpu.fetch.icacheStallCycles 26135230 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 182265293 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 33859770 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 24219454 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 55459629 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 5354571 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 44982751 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 52 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 314 # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles 1 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 25574362 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 166199 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 130892614 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.454818 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.314961 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 25575393 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 166244 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 131122211 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.450609 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.313707 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 77910684 59.52% 59.52% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1961091 1.50% 61.02% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2941416 2.25% 63.27% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 3833946 2.93% 66.20% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 7767539 5.93% 72.13% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 4757616 3.63% 75.77% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 2666164 2.04% 77.80% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1316720 1.01% 78.81% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 27737438 21.19% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 78139546 59.59% 59.59% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1960111 1.49% 61.09% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 2942175 2.24% 63.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 3833696 2.92% 66.26% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 7767416 5.92% 72.18% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 4757872 3.63% 75.81% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 2665225 2.03% 77.84% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1316047 1.00% 78.84% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 27740123 21.16% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 130892614 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.258471 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.391352 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 36819659 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 36980368 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 43894473 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 8655405 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 4542709 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 318839804 # Number of instructions handled by decode
-system.cpu.rename.SquashCycles 4542709 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 42306626 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 9548363 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 7363 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 46754553 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 27733000 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 314999780 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 245 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 26808 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 25879667 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 317173158 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 836491506 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 515038229 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 344 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 131122211 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.258024 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.388926 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 36831320 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 37195756 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 43906245 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 8644656 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 4544234 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 318852911 # Number of instructions handled by decode
+system.cpu.rename.SquashCycles 4544234 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 42322552 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 9742718 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 7418 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 46754999 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 27750290 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 315016174 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 215 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 26317 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 25895473 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 317188133 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 836523485 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 515056961 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 484 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 279212747 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 37960411 # Number of HB maps that are undone due to squashing
+system.cpu.rename.UndoneMaps 37975386 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 483 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 481 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 62657657 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 101560400 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 34776362 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 39636404 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 5873969 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 311477073 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 1619 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 300261813 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 90477 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 32704303 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 46143152 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1174 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 130892614 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.293955 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.698909 # Number of insts issued each cycle
+system.cpu.rename.skidInsts 62628696 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 101555761 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 34778058 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 39627069 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 5861390 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 311484168 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 1638 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 300275526 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 89306 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 32714420 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 46115213 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1193 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 131122211 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.290043 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.698539 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 24143436 18.45% 18.45% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 23235636 17.75% 36.20% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 25474582 19.46% 55.66% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 25828603 19.73% 75.39% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 18887958 14.43% 89.82% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 8220714 6.28% 96.10% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 3961121 3.03% 99.13% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 955436 0.73% 99.86% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 185128 0.14% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 24369701 18.59% 18.59% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 23163236 17.67% 36.25% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 25526976 19.47% 55.72% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 25864201 19.73% 75.44% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 18882897 14.40% 89.85% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 8250399 6.29% 96.14% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 3948646 3.01% 99.15% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 938964 0.72% 99.86% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 177191 0.14% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 130892614 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 131122211 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 31366 1.52% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.52% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1915737 93.06% 94.58% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 111488 5.42% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 31436 1.53% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.53% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1917678 93.05% 94.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 111849 5.43% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 31276 0.01% 0.01% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 169828970 56.56% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 11213 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 334 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 33 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.57% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 97302750 32.41% 88.98% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 33087237 11.02% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass 31277 0.01% 0.01% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 169841030 56.56% 56.57% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 11216 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 331 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 34 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.58% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 97301452 32.40% 88.98% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 33090186 11.02% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 300261813 # Type of FU issued
-system.cpu.iq.rate 2.292178 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2058591 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.006856 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 733564971 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 344215080 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 298003281 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 337 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 435 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 126 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 302288959 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 169 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 54190051 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 300275526 # Type of FU issued
+system.cpu.iq.rate 2.288206 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 2060963 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.006864 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 733823009 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 344232042 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 298020707 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 523 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 719 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 156 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 302304971 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 241 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 54149706 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 10781015 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 32177 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 33336 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 3336610 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 10776376 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 31264 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 33345 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 3338306 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 3220 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 8613 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 3224 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 8563 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 4542709 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 2622554 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 162089 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 311478692 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 196017 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 101560400 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 34776362 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 469 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 2626 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 73556 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 33336 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 393441 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 427689 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 821130 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 298856938 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 96890588 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1404875 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 4544234 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 2798212 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 162335 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 311485806 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 196342 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 101555761 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 34778058 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 470 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 2616 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 73755 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 33345 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 393170 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 428306 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 821476 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 298872687 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 96891555 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1402839 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 129814899 # number of memory reference insts executed
-system.cpu.iew.exec_branches 30818444 # Number of branches executed
-system.cpu.iew.exec_stores 32924311 # Number of stores executed
-system.cpu.iew.exec_rate 2.281453 # Inst execution rate
-system.cpu.iew.wb_sent 298373185 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 298003407 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 218253384 # num instructions producing a value
-system.cpu.iew.wb_consumers 296750864 # num instructions consuming a value
+system.cpu.iew.exec_refs 129817499 # number of memory reference insts executed
+system.cpu.iew.exec_branches 30820824 # Number of branches executed
+system.cpu.iew.exec_stores 32925944 # Number of stores executed
+system.cpu.iew.exec_rate 2.277516 # Inst execution rate
+system.cpu.iew.wb_sent 298390599 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 298020863 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 218260008 # num instructions producing a value
+system.cpu.iew.wb_consumers 296755225 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.274937 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.735477 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.271025 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.735488 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 33298978 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 33306191 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 445 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 774634 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 126349905 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.201762 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.972659 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 774954 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 126577977 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.197795 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.970921 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 58072656 45.96% 45.96% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 19155409 15.16% 61.12% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 11632100 9.21% 70.33% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 9445412 7.48% 77.80% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1855076 1.47% 79.27% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 2067896 1.64% 80.91% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1301136 1.03% 81.94% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 691741 0.55% 82.49% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 22128479 17.51% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 58251121 46.02% 46.02% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 19170530 15.15% 61.17% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 11719383 9.26% 70.42% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 9409192 7.43% 77.86% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1839491 1.45% 79.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 2078967 1.64% 80.95% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1287907 1.02% 81.97% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 695737 0.55% 82.52% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 22125649 17.48% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 126349905 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 126577977 # Number of insts commited each cycle
system.cpu.commit.committedInsts 157988547 # Number of instructions committed
system.cpu.commit.committedOps 278192464 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -492,214 +549,214 @@ system.cpu.commit.branches 29309705 # Nu
system.cpu.commit.fp_insts 40 # Number of committed floating point instructions.
system.cpu.commit.int_insts 278169481 # Number of committed integer instructions.
system.cpu.commit.function_calls 4237596 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 22128479 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 22125649 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 415712868 # The number of ROB reads
-system.cpu.rob.rob_writes 627529396 # The number of ROB writes
-system.cpu.timesIdled 13705 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 101495 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 415950983 # The number of ROB reads
+system.cpu.rob.rob_writes 627545403 # The number of ROB writes
+system.cpu.timesIdled 13719 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 105249 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 157988547 # Number of Instructions Simulated
system.cpu.committedOps 278192464 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 157988547 # Number of Instructions Simulated
-system.cpu.cpi 0.829137 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.829137 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.206074 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.206074 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 483722109 # number of integer regfile reads
-system.cpu.int_regfile_writes 234582139 # number of integer regfile writes
-system.cpu.fp_regfile_reads 117 # number of floating regfile reads
-system.cpu.fp_regfile_writes 75 # number of floating regfile writes
-system.cpu.cc_regfile_reads 107053198 # number of cc regfile reads
-system.cpu.cc_regfile_writes 64000024 # number of cc regfile writes
-system.cpu.misc_regfile_reads 191821503 # number of misc regfile reads
+system.cpu.cpi 0.830614 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.830614 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.203929 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.203929 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 483744134 # number of integer regfile reads
+system.cpu.int_regfile_writes 234595253 # number of integer regfile writes
+system.cpu.fp_regfile_reads 141 # number of floating regfile reads
+system.cpu.fp_regfile_writes 77 # number of floating regfile writes
+system.cpu.cc_regfile_reads 107058970 # number of cc regfile reads
+system.cpu.cc_regfile_writes 64002830 # number of cc regfile writes
+system.cpu.misc_regfile_reads 191827911 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 4049501312 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 1995298 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 1995296 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 2066630 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 82299 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 82299 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2012 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6219810 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 6221822 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 64384 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 265166016 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 265230400 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 265230400 # Total data (bytes)
+system.cpu.toL2Bus.throughput 4042576518 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 1995299 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 1995298 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 2066887 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 82323 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 82323 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2022 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6220108 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 6222130 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 64704 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 265183808 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size::total 265248512 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 265248512 # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 4138743500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.occupancy 4139141500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 6.3 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 1699750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 1689999 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 3122104250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 3122002000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 4.8 # Layer utilization (%)
-system.cpu.icache.tags.replacements 55 # number of replacements
-system.cpu.icache.tags.tagsinuse 816.683247 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 25573067 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 1006 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 25420.543738 # Average number of references to valid blocks.
+system.cpu.icache.tags.replacements 57 # number of replacements
+system.cpu.icache.tags.tagsinuse 819.642194 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 25574088 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 1011 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 25295.833828 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 816.683247 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.398771 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.398771 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 25573067 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 25573067 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 25573067 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 25573067 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 25573067 # number of overall hits
-system.cpu.icache.overall_hits::total 25573067 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1295 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1295 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1295 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1295 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1295 # number of overall misses
-system.cpu.icache.overall_misses::total 1295 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 85604250 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 85604250 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 85604250 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 85604250 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 85604250 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 85604250 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 25574362 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 25574362 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 25574362 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 25574362 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 25574362 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 25574362 # number of overall (read+write) accesses
+system.cpu.icache.tags.occ_blocks::cpu.inst 819.642194 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.400216 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.400216 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 25574088 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 25574088 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 25574088 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 25574088 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 25574088 # number of overall hits
+system.cpu.icache.overall_hits::total 25574088 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1305 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1305 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1305 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1305 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1305 # number of overall misses
+system.cpu.icache.overall_misses::total 1305 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 88661248 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 88661248 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 88661248 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 88661248 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 88661248 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 88661248 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 25575393 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 25575393 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 25575393 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 25575393 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 25575393 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 25575393 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000051 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000051 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000051 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000051 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000051 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000051 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 66103.667954 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 66103.667954 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 66103.667954 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 66103.667954 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 66103.667954 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 66103.667954 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 113 # number of cycles access was blocked
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 67939.653640 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 67939.653640 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 67939.653640 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 67939.653640 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 67939.653640 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 67939.653640 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 114 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 3 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 37.666667 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 38 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 289 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 289 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 289 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 289 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 289 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 289 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1006 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 1006 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 1006 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 1006 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 1006 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 1006 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 67541250 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 67541250 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 67541250 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 67541250 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 67541250 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 67541250 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000039 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000039 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000039 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000039 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000039 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000039 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 67138.419483 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 67138.419483 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 67138.419483 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 67138.419483 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 67138.419483 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 67138.419483 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 294 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 294 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 294 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 294 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 294 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 294 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1011 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 1011 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 1011 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 1011 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 1011 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 1011 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 69226001 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 69226001 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 69226001 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 69226001 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 69226001 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 69226001 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000040 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 68472.800198 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 68472.800198 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 68472.800198 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 68472.800198 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 68472.800198 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 68472.800198 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 461 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 20819.547231 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 4029398 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 30381 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 132.628880 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 479 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 20806.493932 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 4029616 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 30401 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 132.548798 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 19905.791561 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 667.283783 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 246.471887 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.607477 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.020364 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.007522 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.635362 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 19891.107618 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 670.515764 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 244.870550 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.607028 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.020463 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.007473 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.634964 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 17 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 1993882 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1993899 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 2066630 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 2066630 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 53298 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 53298 # number of ReadExReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 1993866 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1993883 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 2066887 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 2066887 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 53320 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 53320 # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst 17 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 2047180 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2047197 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 2047186 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 2047203 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 17 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 2047180 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2047197 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 989 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 410 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 1399 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 29001 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 29001 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 989 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 29411 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 30400 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 989 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 29411 # number of overall misses
-system.cpu.l2cache.overall_misses::total 30400 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 66362250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 27817000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 94179250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1783074500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 1783074500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 66362250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 1810891500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 1877253750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 66362250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 1810891500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 1877253750 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 1006 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1994292 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 1995298 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 2066630 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 2066630 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 82299 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 82299 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 1006 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2076591 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2077597 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 1006 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2076591 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2077597 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.983101 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000206 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.000701 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.352386 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.352386 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.983101 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.014163 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.014632 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.983101 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.014163 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.014632 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 67100.353893 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 67846.341463 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 67318.977841 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 61483.207476 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 61483.207476 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 67100.353893 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 61571.911870 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 61751.768092 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 67100.353893 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 61571.911870 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 61751.768092 # average overall miss latency
+system.cpu.l2cache.overall_hits::cpu.data 2047186 # number of overall hits
+system.cpu.l2cache.overall_hits::total 2047203 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 994 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 422 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 1416 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 29003 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 29003 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 994 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 29425 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 30419 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 994 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 29425 # number of overall misses
+system.cpu.l2cache.overall_misses::total 30419 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 68040500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 29989500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 98030000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1876802500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 1876802500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 68040500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 1906792000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 1974832500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 68040500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 1906792000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 1974832500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 1011 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1994288 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 1995299 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 2066887 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 2066887 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 82323 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 82323 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 1011 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2076611 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2077622 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 1011 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2076611 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2077622 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.983185 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000212 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.000710 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.352307 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.352307 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.983185 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.014170 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.014641 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.983185 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.014170 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.014641 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 68451.207243 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 71065.165877 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 69230.225989 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 64710.633383 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 64710.633383 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68451.207243 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 64801.767205 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 64921.019757 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68451.207243 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 64801.767205 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 64921.019757 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -708,160 +765,160 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 156 # number of writebacks
-system.cpu.l2cache.writebacks::total 156 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 989 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 410 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 1399 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 29001 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 29001 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 989 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 29411 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 30400 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 989 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 29411 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 30400 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 53927250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 22692500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 76619750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1417840500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1417840500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 53927250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 1440533000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 1494460250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 53927250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 1440533000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 1494460250 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.983101 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000206 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000701 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.352386 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.352386 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.983101 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014163 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.014632 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.983101 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014163 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.014632 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 54527.047523 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 55347.560976 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 54767.512509 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 48889.365884 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 48889.365884 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 54527.047523 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 48979.395464 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 49159.876645 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 54527.047523 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 48979.395464 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 49159.876645 # average overall mshr miss latency
+system.cpu.l2cache.writebacks::writebacks 167 # number of writebacks
+system.cpu.l2cache.writebacks::total 167 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 994 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 422 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 1416 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 29003 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 29003 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 994 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 29425 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 30419 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 994 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 29425 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 30419 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 55574500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 24773500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 80348000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1511756500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1511756500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 55574500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 1536530000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 1592104500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 55574500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 1536530000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 1592104500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.983185 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000212 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000710 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.352307 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.352307 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.983185 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014170 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.014641 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.983185 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014170 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.014641 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55909.959759 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 58704.976303 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56742.937853 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 52124.142330 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 52124.142330 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55909.959759 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 52218.521665 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 52339.146586 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55909.959759 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 52218.521665 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 52339.146586 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 2072493 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4069.881910 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 71371808 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 2076589 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 34.369732 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 20650704250 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4069.881910 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.993624 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.993624 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 40030061 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 40030061 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 31341747 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 31341747 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 71371808 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 71371808 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 71371808 # number of overall hits
-system.cpu.dcache.overall_hits::total 71371808 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 2626396 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 2626396 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 98005 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 98005 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 2724401 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2724401 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2724401 # number of overall misses
-system.cpu.dcache.overall_misses::total 2724401 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 31387330250 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 31387330250 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 2685755248 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 2685755248 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 34073085498 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 34073085498 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 34073085498 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 34073085498 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 42656457 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 42656457 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.replacements 2072514 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4069.513707 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 71413624 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 2076610 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 34.389521 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 20690834250 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4069.513707 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.993534 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.993534 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 40071931 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 40071931 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 31341693 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 31341693 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 71413624 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 71413624 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 71413624 # number of overall hits
+system.cpu.dcache.overall_hits::total 71413624 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 2625746 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 2625746 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 98059 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 98059 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 2723805 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2723805 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2723805 # number of overall misses
+system.cpu.dcache.overall_misses::total 2723805 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 31399016250 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 31399016250 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 2779679498 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 2779679498 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 34178695748 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 34178695748 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 34178695748 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 34178695748 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 42697677 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 42697677 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 31439752 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 31439752 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 74096209 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 74096209 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 74096209 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 74096209 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.061571 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.061571 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.003117 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.003117 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.036768 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.036768 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.036768 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.036768 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11950.722682 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 11950.722682 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 27404.267619 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 27404.267619 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 12506.633751 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 12506.633751 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 12506.633751 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 12506.633751 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 32988 # number of cycles access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 74137429 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 74137429 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 74137429 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 74137429 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.061496 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.061496 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.003119 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.003119 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.036740 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.036740 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.036740 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.036740 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11958.131613 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 11958.131613 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 28347.010453 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 28347.010453 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 12548.143405 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 12548.143405 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 12548.143405 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 12548.143405 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 32707 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 9490 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 9497 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 3.476080 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 3.443930 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 2066630 # number of writebacks
-system.cpu.dcache.writebacks::total 2066630 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 631996 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 631996 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 15814 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 15814 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 647810 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 647810 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 647810 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 647810 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1994400 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 1994400 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82191 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 82191 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2076591 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2076591 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2076591 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2076591 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21994515250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 21994515250 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2397679498 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 2397679498 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 24392194748 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 24392194748 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 24392194748 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 24392194748 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046755 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046755 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002614 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002614 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.028026 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.028026 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.028026 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.028026 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11028.136407 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11028.136407 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 29172.044360 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 29172.044360 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11746.268162 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 11746.268162 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11746.268162 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 11746.268162 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 2066887 # number of writebacks
+system.cpu.dcache.writebacks::total 2066887 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 631351 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 631351 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 15843 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 15843 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 647194 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 647194 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 647194 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 647194 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1994395 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 1994395 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82216 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 82216 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 2076611 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2076611 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2076611 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2076611 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21996462750 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 21996462750 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2491650748 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2491650748 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 24488113498 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 24488113498 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 24488113498 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 24488113498 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.046710 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.046710 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002615 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002615 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.028010 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.028010 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.028010 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.028010 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11029.140541 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11029.140541 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30306.153887 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30306.153887 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11792.345075 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 11792.345075 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11792.345075 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 11792.345075 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------