summaryrefslogtreecommitdiff
path: root/tests/long/se/10.mcf
diff options
context:
space:
mode:
authorNilay Vaish <nilay@cs.wisc.edu>2012-02-10 09:51:37 -0600
committerNilay Vaish <nilay@cs.wisc.edu>2012-02-10 09:51:37 -0600
commit26ca8b87470912d5e593a21fc968dd2ddf0e20b2 (patch)
treebf97df45e65f08107321f58d83688b08bbd3f675 /tests/long/se/10.mcf
parent6a7a6263e16cd3a16b4d7738f7df06f6e7a97ed6 (diff)
downloadgem5-26ca8b87470912d5e593a21fc968dd2ddf0e20b2.tar.xz
Regressions: Update stats due to O3 CPU changes
Diffstat (limited to 'tests/long/se/10.mcf')
-rw-r--r--tests/long/se/10.mcf/ref/arm/linux/o3-timing/config.ini44
-rwxr-xr-xtests/long/se/10.mcf/ref/arm/linux/o3-timing/simout12
-rw-r--r--tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt250
-rw-r--r--tests/long/se/10.mcf/ref/x86/linux/o3-timing/config.ini43
-rwxr-xr-xtests/long/se/10.mcf/ref/x86/linux/o3-timing/simout12
-rw-r--r--tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt740
6 files changed, 584 insertions, 517 deletions
diff --git a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/config.ini b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/config.ini
index bec9490f3..cbe079647 100644
--- a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/config.ini
+++ b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,7 +30,7 @@ system_port=system.membus.port[0]
[system.cpu]
type=DerivO3CPU
-children=dcache dtb fuPool icache itb l2cache toL2Bus tracer workload
+children=dcache dtb fuPool icache interrupts itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
LFSTSize=1024
@@ -52,6 +59,7 @@ decodeWidth=8
defer_registration=false
dispatchWidth=8
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
fetchToDecodeDelay=1
@@ -69,6 +77,7 @@ iewToDecodeDelay=1
iewToFetchDelay=1
iewToRenameDelay=1
instShiftAmt=2
+interrupts=system.cpu.interrupts
issueToExecuteDelay=1
issueWidth=8
itb=system.cpu.itb
@@ -80,6 +89,7 @@ max_insts_all_threads=0
max_insts_any_thread=0
max_loads_all_threads=0
max_loads_any_thread=0
+needsTSO=false
numIQEntries=64
numPhysFloatRegs=256
numPhysIntRegs=256
@@ -88,6 +98,7 @@ numRobs=1
numThreads=1
phase=0
predType=tournament
+profile=0
progress_interval=0
renameToDecodeDelay=1
renameToFetchDelay=1
@@ -148,7 +159,16 @@ mem_side=system.cpu.toL2Bus.port[1]
[system.cpu.dtb]
type=ArmTLB
+children=walker
size=64
+walker=system.cpu.dtb.walker
+
+[system.cpu.dtb.walker]
+type=ArmTableWalker
+max_backoff=100000
+min_backoff=0
+sys=system
+port=system.cpu.toL2Bus.port[3]
[system.cpu.fuPool]
type=FUPool
@@ -445,9 +465,21 @@ write_buffers=8
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.port[0]
+[system.cpu.interrupts]
+type=ArmInterrupts
+
[system.cpu.itb]
type=ArmTLB
+children=walker
size=64
+walker=system.cpu.itb.walker
+
+[system.cpu.itb.walker]
+type=ArmTableWalker
+max_backoff=100000
+min_backoff=0
+sys=system
+port=system.cpu.toL2Bus.port[2]
[system.cpu.l2cache]
type=BaseCache
@@ -478,7 +510,7 @@ tgts_per_mshr=5
trace_addr=0
two_queue=false
write_buffers=8
-cpu_side=system.cpu.toL2Bus.port[2]
+cpu_side=system.cpu.toL2Bus.port[4]
mem_side=system.membus.port[2]
[system.cpu.toL2Bus]
@@ -489,7 +521,7 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side
+port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port system.cpu.l2cache.cpu_side
[system.cpu.tracer]
type=ExeTracer
@@ -497,14 +529,14 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=mcf mcf.in
-cwd=build/ARM_SE/tests/opt/long/10.mcf/arm/linux/o3-timing
+cwd=build/ARM/tests/opt/long/se/10.mcf/arm/linux/o3-timing
egid=100
env=
errout=cerr
euid=100
-executable=/dist/m5/cpu2000/binaries/arm/linux/mcf
+executable=/scratch/nilay/GEM5/dist/m5/cpu2000/binaries/arm/linux/mcf
gid=100
-input=/dist/m5/cpu2000/data/mcf/smred/input/mcf.in
+input=/scratch/nilay/GEM5/dist/m5/cpu2000/data/mcf/smred/input/mcf.in
max_stack_size=67108864
output=cout
pid=100
diff --git a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/simout b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/simout
index db74d3d24..3ae44ae93 100755
--- a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/simout
+++ b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/simout
@@ -1,10 +1,12 @@
+Redirecting stdout to build/ARM/tests/opt/long/se/10.mcf/arm/linux/o3-timing/simout
+Redirecting stderr to build/ARM/tests/opt/long/se/10.mcf/arm/linux/o3-timing/simerr
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 23 2012 04:16:21
-gem5 started Jan 23 2012 08:43:41
-gem5 executing on zizzer
-command line: build/ARM_SE/gem5.opt -d build/ARM_SE/tests/opt/long/10.mcf/arm/linux/o3-timing -re tests/run.py build/ARM_SE/tests/opt/long/10.mcf/arm/linux/o3-timing
+gem5 compiled Feb 10 2012 00:18:03
+gem5 started Feb 10 2012 00:18:22
+gem5 executing on ribera.cs.wisc.edu
+command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/10.mcf/arm/linux/o3-timing -re tests/run.py build/ARM/tests/opt/long/se/10.mcf/arm/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
@@ -23,4 +25,4 @@ simplex iterations : 2663
flow value : 3080014995
checksum : 68389
optimal
-Exiting @ tick 33080569000 because target called exit()
+Exiting @ tick 33080570000 because target called exit()
diff --git a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
index 190781128..833e2ce53 100644
--- a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
@@ -1,13 +1,13 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.033081 # Number of seconds simulated
-sim_ticks 33080569000 # Number of ticks simulated
-final_tick 33080569000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 33080570000 # Number of ticks simulated
+final_tick 33080570000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 140676 # Simulator instruction rate (inst/s)
-host_tick_rate 50998874 # Simulator tick rate (ticks/s)
-host_mem_usage 353196 # Number of bytes of host memory used
-host_seconds 648.65 # Real time elapsed on the host
+host_inst_rate 45520 # Simulator instruction rate (inst/s)
+host_tick_rate 16502276 # Simulator tick rate (ticks/s)
+host_mem_usage 388968 # Number of bytes of host memory used
+host_seconds 2004.61 # Real time elapsed on the host
sim_insts 91249885 # Number of instructions simulated
system.physmem.bytes_read 997440 # Number of bytes read from this memory
system.physmem.bytes_inst_read 44864 # Number of instructions bytes read from this memory
@@ -15,10 +15,10 @@ system.physmem.bytes_written 2048 # Nu
system.physmem.num_reads 15585 # Number of read requests responded to by this memory
system.physmem.num_writes 32 # Number of write requests responded to by this memory
system.physmem.num_other 0 # Number of other requests responded to by this memory
-system.physmem.bw_read 30151839 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read 30151838 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_inst_read 1356204 # Instruction read bandwidth from this memory (bytes/s)
system.physmem.bw_write 61909 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total 30213749 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total 30213748 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -62,7 +62,7 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 442 # Number of system calls
-system.cpu.numCycles 66161139 # number of cpu cycles simulated
+system.cpu.numCycles 66161141 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.BPredUnit.lookups 27503856 # Number of BP lookups
@@ -73,95 +73,95 @@ system.cpu.BPredUnit.BTBHits 23511296 # Nu
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 109835 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 10070 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 15373276 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 131330352 # Number of instructions fetch has processed
+system.cpu.fetch.icacheStallCycles 15373267 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 131330347 # Number of instructions fetch has processed
system.cpu.fetch.Branches 27503856 # Number of branches that fetch encountered
system.cpu.fetch.predictedBranches 23621131 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 32575580 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 5466802 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 14146451 # Number of cycles fetch has spent blocked
+system.cpu.fetch.Cycles 32575588 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 5466804 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 14146452 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 14 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 14744728 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 369535 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 66131343 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 14744727 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 369536 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 66131345 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::mean 2.004854 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::stdev 2.741973 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 33609066 50.82% 50.82% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 6636464 10.04% 60.86% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 33609060 50.82% 50.82% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 6636469 10.04% 60.86% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::2 5762437 8.71% 69.57% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 4857984 7.35% 76.92% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 2814891 4.26% 81.17% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 4857985 7.35% 76.92% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 2814890 4.26% 81.17% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::5 1640731 2.48% 83.65% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1559267 2.36% 86.01% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 2974436 4.50% 90.51% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 6276067 9.49% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 1559273 2.36% 86.01% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 2974432 4.50% 90.51% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 6276068 9.49% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 66131343 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::total 66131345 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.branchRate 0.415710 # Number of branch fetches per cycle
system.cpu.fetch.rate 1.985007 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 17946396 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 12652276 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 30529024 # Number of cycles decode is running
+system.cpu.decode.IdleCycles 17946387 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 12652277 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 30529032 # Number of cycles decode is running
system.cpu.decode.UnblockCycles 996648 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 4006999 # Number of cycles decode is squashing
+system.cpu.decode.SquashCycles 4007001 # Number of cycles decode is squashing
system.cpu.decode.BranchResolved 4433202 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 29411 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 129091755 # Number of instructions handled by decode
+system.cpu.decode.DecodedInsts 129091783 # Number of instructions handled by decode
system.cpu.decode.SquashedInsts 32642 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 4006999 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 19654600 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 1107804 # Number of cycles rename is blocking
+system.cpu.rename.SquashCycles 4007001 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 19654593 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 1107803 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 8424491 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 29777332 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 3160117 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 124853414 # Number of instructions processed by rename
+system.cpu.rename.RunCycles 29777338 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 3160119 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 124853428 # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents 19 # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents 254616 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 1879605 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.LSQFullEvents 1879607 # Number of times rename has blocked due to LSQ full
system.cpu.rename.FullRegisterEvents 6 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 145685583 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 543523067 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 543516086 # Number of integer rename lookups
+system.cpu.rename.RenamedOperands 145685596 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 543523130 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 543516149 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 6981 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 107429439 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 38256144 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 662187 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 664355 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 7619533 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 29336350 # Number of loads inserted to the mem dependence unit.
+system.cpu.rename.UndoneMaps 38256157 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 662188 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 664356 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 7619540 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 29336358 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 5741000 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 1194254 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 692979 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 117270516 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqInstsAdded 117270526 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 648807 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 106162042 # Number of instructions issued
+system.cpu.iq.iqInstsIssued 106162051 # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued 30561 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 26211084 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 62748223 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedInstsExamined 26211100 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 62748267 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 93963 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 66131343 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::samples 66131345 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::mean 1.605321 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::stdev 1.761707 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 24322507 36.78% 36.78% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 14238727 21.53% 58.31% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 9857796 14.91% 73.22% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 8080873 12.22% 85.44% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4216462 6.38% 91.81% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2267133 3.43% 95.24% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 2478028 3.75% 98.99% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 24322505 36.78% 36.78% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 14238731 21.53% 58.31% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 9857797 14.91% 73.22% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 8080871 12.22% 85.44% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4216459 6.38% 91.81% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2267136 3.43% 95.24% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 2478029 3.75% 98.99% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::7 463113 0.70% 99.69% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::8 206704 0.31% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 66131343 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 66131345 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 52363 10.31% 10.31% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 52363 10.30% 10.30% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 27 0.01% 10.31% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 10.31% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 10.31% # attempts to use FU when none available
@@ -190,12 +190,12 @@ system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 10.31% # at
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 10.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 10.31% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 10.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 192834 37.95% 48.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 192835 37.95% 48.26% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 262907 51.74% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 74696384 70.36% 70.36% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 74696385 70.36% 70.36% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 11141 0.01% 70.37% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.37% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.37% # Type of FU issued
@@ -224,26 +224,26 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 260 0.00% 70.37% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.37% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 2 0.00% 70.37% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.37% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 26155378 24.64% 95.01% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 26155386 24.64% 95.01% # Type of FU issued
system.cpu.iq.FU_type_0::MemWrite 5298717 4.99% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 106162042 # Type of FU issued
+system.cpu.iq.FU_type_0::total 106162051 # Type of FU issued
system.cpu.iq.rate 1.604598 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 508131 # FU busy when requested
+system.cpu.iq.fu_busy_cnt 508132 # FU busy when requested
system.cpu.iq.fu_busy_rate 0.004786 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 278993219 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 144129610 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 102521129 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.int_inst_queue_reads 278993240 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 144129636 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 102521130 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 900 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 1354 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 412 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 106669721 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 106669731 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 452 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 366276 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 366279 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 6760478 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 42465 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.squashedLoads 6760486 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 42468 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 731 # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores 994251 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
@@ -251,12 +251,12 @@ system.cpu.iew.lsq.thread0.blockedLoads 0 # Nu
system.cpu.iew.lsq.thread0.rescheduledLoads 2 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 30282 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 4006999 # Number of cycles IEW is squashing
+system.cpu.iew.iewSquashCycles 4007001 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 182542 # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles 28701 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 117958129 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispatchedInsts 117958139 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 810273 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 29336350 # Number of dispatched load instructions
+system.cpu.iew.iewDispLoadInsts 29336358 # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts 5741000 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 643936 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 9429 # Number of times the IQ has become full, causing a stall
@@ -265,17 +265,17 @@ system.cpu.iew.memOrderViolationEvents 731 # Nu
system.cpu.iew.predictedTakenIncorrect 1288873 # Number of branches that were predicted taken incorrectly
system.cpu.iew.predictedNotTakenIncorrect 210071 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.branchMispredicts 1498944 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 104530426 # Number of executed instructions
+system.cpu.iew.iewExecutedInsts 104530427 # Number of executed instructions
system.cpu.iew.iewExecLoadInsts 25743276 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1631616 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewExecSquashedInsts 1631624 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 38806 # number of nop insts executed
system.cpu.iew.exec_refs 30946109 # number of memory reference insts executed
system.cpu.iew.exec_branches 21214083 # Number of branches executed
system.cpu.iew.exec_stores 5202833 # Number of stores executed
system.cpu.iew.exec_rate 1.579937 # Inst execution rate
-system.cpu.iew.wb_sent 102941811 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 102521541 # cumulative count of insts written-back
+system.cpu.iew.wb_sent 102941812 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 102521542 # cumulative count of insts written-back
system.cpu.iew.wb_producers 60312663 # num instructions producing a value
system.cpu.iew.wb_consumers 96996327 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
@@ -283,7 +283,7 @@ system.cpu.iew.wb_rate 1.549573 # in
system.cpu.iew.wb_fanout 0.621804 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 91262494 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 26696986 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 26696996 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 554844 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 1392644 # The number of times a branch was mispredicted
system.cpu.commit.committed_per_cycle::samples 62124345 # Number of insts commited each cycle
@@ -314,42 +314,42 @@ system.cpu.commit.int_insts 72533302 # Nu
system.cpu.commit.function_calls 56148 # Number of function calls committed.
system.cpu.commit.bw_lim_events 4531141 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 175546950 # The number of ROB reads
-system.cpu.rob.rob_writes 239939834 # The number of ROB writes
+system.cpu.rob.rob_reads 175546960 # The number of ROB reads
+system.cpu.rob.rob_writes 239939856 # The number of ROB writes
system.cpu.timesIdled 1543 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.idleCycles 29796 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 91249885 # Number of Instructions Simulated
system.cpu.committedInsts_total 91249885 # Number of Instructions Simulated
-system.cpu.cpi 0.725054 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.725054 # CPI: Total CPI of All Threads
+system.cpu.cpi 0.725055 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.725055 # CPI: Total CPI of All Threads
system.cpu.ipc 1.379207 # IPC: Instructions Per Cycle
system.cpu.ipc_total 1.379207 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 496902731 # number of integer regfile reads
-system.cpu.int_regfile_writes 120936097 # number of integer regfile writes
+system.cpu.int_regfile_reads 496902735 # number of integer regfile reads
+system.cpu.int_regfile_writes 120936098 # number of integer regfile writes
system.cpu.fp_regfile_reads 197 # number of floating regfile reads
system.cpu.fp_regfile_writes 534 # number of floating regfile writes
-system.cpu.misc_regfile_reads 184886725 # number of misc regfile reads
+system.cpu.misc_regfile_reads 184886717 # number of misc regfile reads
system.cpu.misc_regfile_writes 11594 # number of misc regfile writes
system.cpu.icache.replacements 2 # number of replacements
-system.cpu.icache.tagsinuse 611.587678 # Cycle average of tags in use
-system.cpu.icache.total_refs 14743812 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 611.587679 # Cycle average of tags in use
+system.cpu.icache.total_refs 14743811 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 722 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 20420.792244 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 20420.790859 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 611.587678 # Average occupied blocks per context
+system.cpu.icache.occ_blocks::0 611.587679 # Average occupied blocks per context
system.cpu.icache.occ_percent::0 0.298627 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 14743812 # number of ReadReq hits
-system.cpu.icache.demand_hits 14743812 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 14743812 # number of overall hits
+system.cpu.icache.ReadReq_hits 14743811 # number of ReadReq hits
+system.cpu.icache.demand_hits 14743811 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 14743811 # number of overall hits
system.cpu.icache.ReadReq_misses 916 # number of ReadReq misses
system.cpu.icache.demand_misses 916 # number of demand (read+write) misses
system.cpu.icache.overall_misses 916 # number of overall misses
system.cpu.icache.ReadReq_miss_latency 32376000 # number of ReadReq miss cycles
system.cpu.icache.demand_miss_latency 32376000 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency 32376000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 14744728 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 14744728 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 14744728 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_accesses 14744727 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 14744727 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 14744727 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.000062 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.000062 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.000062 # miss rate for overall accesses
@@ -387,45 +387,45 @@ system.cpu.icache.mshr_cap_events 0 # nu
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 943456 # number of replacements
-system.cpu.dcache.tagsinuse 3558.808717 # Cycle average of tags in use
-system.cpu.dcache.total_refs 28819274 # Total number of references to valid blocks.
+system.cpu.dcache.tagsinuse 3558.808733 # Cycle average of tags in use
+system.cpu.dcache.total_refs 28819271 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 947552 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 30.414451 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 30.414448 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 12353041000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 3558.808717 # Average occupied blocks per context
+system.cpu.dcache.occ_blocks::0 3558.808733 # Average occupied blocks per context
system.cpu.dcache.occ_percent::0 0.868850 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 24247443 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits 24247440 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits 4559242 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits 6797 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits 5792 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits 28806685 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 28806685 # number of overall hits
+system.cpu.dcache.demand_hits 28806682 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 28806682 # number of overall hits
system.cpu.dcache.ReadReq_misses 989267 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses 175739 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses 7 # number of LoadLockedReq misses
system.cpu.dcache.demand_misses 1165006 # number of demand (read+write) misses
system.cpu.dcache.overall_misses 1165006 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 5475542500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 4498706928 # number of WriteReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency 5475545000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 4498707428 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency 124500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency 9974249428 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 9974249428 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 25236710 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency 9974252428 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 9974252428 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 25236707 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 4734981 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses 6804 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses 5792 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 29971691 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 29971691 # number of overall (read+write) accesses
+system.cpu.dcache.demand_accesses 29971688 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 29971688 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate 0.039200 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate 0.037115 # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate 0.001029 # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate 0.038870 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate 0.038870 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 5534.949109 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 25598.796670 # average WriteReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency 5534.951636 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 25598.799515 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency 17785.714286 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 8561.543398 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 8561.543398 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency 8561.545973 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 8561.545973 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 23239503 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 8123 # number of cycles access was blocked
@@ -445,31 +445,31 @@ system.cpu.dcache.WriteReq_mshr_misses 44526 # nu
system.cpu.dcache.demand_mshr_misses 947553 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses 947553 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 2253075000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 1081062556 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 3334137556 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 3334137556 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency 2253076500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 1081063056 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 3334139556 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 3334139556 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.035782 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate 0.009404 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate 0.031615 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate 0.031615 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 2495.025066 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 24279.354894 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 3518.681864 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 3518.681864 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 2495.026727 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 24279.366123 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 3518.683974 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 3518.683974 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 744 # number of replacements
-system.cpu.l2cache.tagsinuse 9229.669539 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 9229.669691 # Cycle average of tags in use
system.cpu.l2cache.total_refs 1596774 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 15569 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 102.561115 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 392.792284 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 8836.877255 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::0 392.792276 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 8836.877415 # Average occupied blocks per context
system.cpu.l2cache.occ_percent::0 0.011987 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::1 0.269680 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits 901413 # number of ReadReq hits
diff --git a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/config.ini b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/config.ini
index c0a21768c..546611c4c 100644
--- a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/config.ini
+++ b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/config.ini
@@ -1,6 +1,7 @@
[root]
type=Root
children=system
+full_system=false
time_sync_enable=false
time_sync_period=100000000000
time_sync_spin_threshold=100000000
@@ -8,10 +9,16 @@ time_sync_spin_threshold=100000000
[system]
type=System
children=cpu membus physmem
+boot_osflags=a
+init_param=0
+kernel=
+load_addr_mask=1099511627775
mem_mode=atomic
memories=system.physmem
num_work_ids=16
physmem=system.physmem
+readfile=
+symbolfile=
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -23,7 +30,7 @@ system_port=system.membus.port[0]
[system.cpu]
type=DerivO3CPU
-children=dcache dtb fuPool icache itb l2cache toL2Bus tracer workload
+children=dcache dtb fuPool icache interrupts itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
LFSTSize=1024
@@ -52,6 +59,7 @@ decodeWidth=8
defer_registration=false
dispatchWidth=8
do_checkpoint_insts=true
+do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
fetchToDecodeDelay=1
@@ -69,6 +77,7 @@ iewToDecodeDelay=1
iewToFetchDelay=1
iewToRenameDelay=1
instShiftAmt=2
+interrupts=system.cpu.interrupts
issueToExecuteDelay=1
issueWidth=8
itb=system.cpu.itb
@@ -89,6 +98,7 @@ numRobs=1
numThreads=1
phase=0
predType=tournament
+profile=0
progress_interval=0
renameToDecodeDelay=1
renameToFetchDelay=1
@@ -149,7 +159,14 @@ mem_side=system.cpu.toL2Bus.port[1]
[system.cpu.dtb]
type=X86TLB
+children=walker
size=64
+walker=system.cpu.dtb.walker
+
+[system.cpu.dtb.walker]
+type=X86PagetableWalker
+system=system
+port=system.cpu.toL2Bus.port[3]
[system.cpu.fuPool]
type=FUPool
@@ -446,9 +463,25 @@ write_buffers=8
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.port[0]
+[system.cpu.interrupts]
+type=X86LocalApic
+int_latency=1000
+pio_addr=2305843009213693952
+pio_latency=1000
+system=system
+int_port=system.membus.port[4]
+pio=system.membus.port[3]
+
[system.cpu.itb]
type=X86TLB
+children=walker
size=64
+walker=system.cpu.itb.walker
+
+[system.cpu.itb.walker]
+type=X86PagetableWalker
+system=system
+port=system.cpu.toL2Bus.port[2]
[system.cpu.l2cache]
type=BaseCache
@@ -479,7 +512,7 @@ tgts_per_mshr=5
trace_addr=0
two_queue=false
write_buffers=8
-cpu_side=system.cpu.toL2Bus.port[2]
+cpu_side=system.cpu.toL2Bus.port[4]
mem_side=system.membus.port[2]
[system.cpu.toL2Bus]
@@ -490,7 +523,7 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side
+port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port system.cpu.l2cache.cpu_side
[system.cpu.tracer]
type=ExeTracer
@@ -498,7 +531,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=mcf mcf.in
-cwd=build/X86_SE/tests/opt/long/10.mcf/x86/linux/o3-timing
+cwd=build/X86/tests/opt/long/se/10.mcf/x86/linux/o3-timing
egid=100
env=
errout=cerr
@@ -522,7 +555,7 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.system_port system.physmem.port[0] system.cpu.l2cache.mem_side
+port=system.system_port system.physmem.port[0] system.cpu.l2cache.mem_side system.cpu.interrupts.pio system.cpu.interrupts.int_port
[system.physmem]
type=PhysicalMemory
diff --git a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/simout b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/simout
index 7ce56ed7f..1c8484fc7 100755
--- a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/simout
+++ b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/simout
@@ -1,12 +1,12 @@
-Redirecting stdout to build/X86_SE/tests/opt/long/10.mcf/x86/linux/o3-timing/simout
-Redirecting stderr to build/X86_SE/tests/opt/long/10.mcf/x86/linux/o3-timing/simerr
+Redirecting stdout to build/X86/tests/opt/long/se/10.mcf/x86/linux/o3-timing/simout
+Redirecting stderr to build/X86/tests/opt/long/se/10.mcf/x86/linux/o3-timing/simerr
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jan 28 2012 12:11:40
-gem5 started Jan 28 2012 12:12:43
+gem5 compiled Feb 9 2012 12:45:55
+gem5 started Feb 9 2012 12:46:40
gem5 executing on ribera.cs.wisc.edu
-command line: build/X86_SE/gem5.opt -d build/X86_SE/tests/opt/long/10.mcf/x86/linux/o3-timing -re tests/run.py build/X86_SE/tests/opt/long/10.mcf/x86/linux/o3-timing
+command line: build/X86/gem5.opt -d build/X86/tests/opt/long/se/10.mcf/x86/linux/o3-timing -re tests/run.py build/X86/tests/opt/long/se/10.mcf/x86/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
@@ -25,4 +25,4 @@ simplex iterations : 2663
flow value : 3080014995
checksum : 68389
optimal
-Exiting @ tick 70097938500 because target called exit()
+Exiting @ tick 70046988500 because target called exit()
diff --git a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
index 741105f40..0040f922c 100644
--- a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
+++ b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
@@ -1,262 +1,262 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.070098 # Number of seconds simulated
-sim_ticks 70097938500 # Number of ticks simulated
-final_tick 70097938500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.070047 # Number of seconds simulated
+sim_ticks 70046988500 # Number of ticks simulated
+final_tick 70046988500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 110386 # Simulator instruction rate (inst/s)
-host_tick_rate 27814669 # Simulator tick rate (ticks/s)
-host_mem_usage 379416 # Number of bytes of host memory used
-host_seconds 2520.18 # Real time elapsed on the host
+host_inst_rate 78701 # Simulator instruction rate (inst/s)
+host_tick_rate 19816485 # Simulator tick rate (ticks/s)
+host_mem_usage 388420 # Number of bytes of host memory used
+host_seconds 3534.78 # Real time elapsed on the host
sim_insts 278192519 # Number of instructions simulated
-system.physmem.bytes_read 3896128 # Number of bytes read from this memory
-system.physmem.bytes_inst_read 65152 # Number of instructions bytes read from this memory
-system.physmem.bytes_written 892416 # Number of bytes written to this memory
-system.physmem.num_reads 60877 # Number of read requests responded to by this memory
-system.physmem.num_writes 13944 # Number of write requests responded to by this memory
+system.physmem.bytes_read 3895936 # Number of bytes read from this memory
+system.physmem.bytes_inst_read 65216 # Number of instructions bytes read from this memory
+system.physmem.bytes_written 892288 # Number of bytes written to this memory
+system.physmem.num_reads 60874 # Number of read requests responded to by this memory
+system.physmem.num_writes 13942 # Number of write requests responded to by this memory
system.physmem.num_other 0 # Number of other requests responded to by this memory
-system.physmem.bw_read 55581207 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read 929442 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write 12730988 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total 68312194 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read 55618894 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read 931032 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write 12738421 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total 68357314 # Total bandwidth to/from this memory (bytes/s)
system.cpu.workload.num_syscalls 444 # Number of system calls
-system.cpu.numCycles 140195878 # number of cpu cycles simulated
+system.cpu.numCycles 140093978 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 37928407 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 37928407 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 1334678 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 33548417 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 33040245 # Number of BTB hits
+system.cpu.BPredUnit.lookups 37937752 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 37937752 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 1331995 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 33815417 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 33320649 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 29060209 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 203598338 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 37928407 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 33040245 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 63274026 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 10249926 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 38189577 # Number of cycles fetch has spent blocked
+system.cpu.fetch.icacheStallCycles 29024363 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 203514307 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 37937752 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 33320649 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 63466806 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 10233892 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 37945043 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 18 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 77 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 28245503 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 214193 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 139407654 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.577879 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.292775 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.PendingTrapStallCycles 68 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 28213885 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 212642 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 139306492 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.579216 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.290579 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 78584615 56.37% 56.37% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 3556242 2.55% 58.92% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2802198 2.01% 60.93% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 4529245 3.25% 64.18% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 6913485 4.96% 69.14% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 5169478 3.71% 72.85% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 7697084 5.52% 78.37% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 4298531 3.08% 81.45% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 25856776 18.55% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 78286088 56.20% 56.20% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 3759512 2.70% 58.90% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 2809249 2.02% 60.91% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 4511465 3.24% 64.15% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 7046412 5.06% 69.21% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 5071327 3.64% 72.85% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 7671850 5.51% 78.36% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 4389018 3.15% 81.51% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 25761571 18.49% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 139407654 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.270539 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.452242 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 41988791 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 28417024 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 52030953 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 8087139 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 8883747 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 355040007 # Number of instructions handled by decode
-system.cpu.rename.SquashCycles 8883747 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 48483810 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 4810408 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 9079 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 52929871 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 24290739 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 350051728 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 20 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 103496 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 20366187 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 314282471 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 860902327 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 860897388 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 4939 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 139306492 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.270802 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.452698 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 41961886 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 28163540 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 52299140 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 8011732 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 8870194 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 354926885 # Number of instructions handled by decode
+system.cpu.rename.SquashCycles 8870194 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 48488899 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 4721769 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 9082 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 53110553 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 24105995 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 349921643 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 18 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 105361 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 20166032 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 314159745 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 860584858 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 860581891 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 2967 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 248344192 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 65938279 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 478 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 472 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 57634584 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 112617334 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 37601195 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 47838969 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 8379867 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 343415839 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 2328 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 316096096 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 78808 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 65029362 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 92942153 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1882 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 139407654 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.267423 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.745481 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 65815553 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 479 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 473 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 57293063 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 112603571 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 37556545 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 47800126 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 8208845 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 343290045 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 2336 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 316029105 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 76885 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 64917017 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 92716043 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1890 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 139306492 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.268588 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.744230 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 32098361 23.02% 23.02% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 17868067 12.82% 35.84% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 24417482 17.52% 53.36% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 32093883 23.02% 76.38% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 18421218 13.21% 89.59% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 9527374 6.83% 96.43% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 3128162 2.24% 98.67% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 1804154 1.29% 99.96% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 48953 0.04% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 32068137 23.02% 23.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 17712067 12.71% 35.73% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 24423194 17.53% 53.27% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 32289069 23.18% 76.44% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 18335734 13.16% 89.61% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 9491103 6.81% 96.42% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 3154604 2.26% 98.68% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 1783304 1.28% 99.96% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 49280 0.04% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 139407654 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 139306492 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 25731 1.31% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1863505 95.00% 96.31% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 72393 3.69% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 25569 1.30% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.30% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1859415 94.86% 96.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 75095 3.83% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 16711 0.01% 0.01% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 180196286 57.01% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 342 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 57.01% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 101438567 32.09% 89.10% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 34444190 10.90% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 180131547 57.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 149 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 57.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 101432595 32.10% 89.10% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 34448103 10.90% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 316096096 # Type of FU issued
-system.cpu.iq.rate 2.254675 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 1961629 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.006206 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 773638738 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 408477370 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 312370165 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 1545 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 3169 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 656 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 318040246 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 768 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 52318776 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 316029105 # Type of FU issued
+system.cpu.iq.rate 2.255836 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 1960079 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.006202 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 773400844 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 408240794 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 312293905 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 822 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 1922 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 316 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 317972066 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 407 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 52311971 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 21837946 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 139826 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 33737 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 6161444 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 21824183 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 143830 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 34021 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 6116794 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 3258 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 3821 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 3244 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 3822 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 8883747 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 984872 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 88741 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 343418167 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 39651 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 112617334 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 37601195 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 465 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 1341 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 42673 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 33737 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 1237180 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 215729 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1452909 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 313907375 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 100815222 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 2188721 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 8870194 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 981730 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 88786 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 343292381 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 39929 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 112603571 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 37556545 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 466 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 1316 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 42406 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 34021 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 1234482 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 211725 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 1446207 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 313835720 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 100810143 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 2193385 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 134855811 # number of memory reference insts executed
-system.cpu.iew.exec_branches 31730666 # Number of branches executed
-system.cpu.iew.exec_stores 34040589 # Number of stores executed
-system.cpu.iew.exec_rate 2.239063 # Inst execution rate
-system.cpu.iew.wb_sent 313087219 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 312370821 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 231825034 # num instructions producing a value
-system.cpu.iew.wb_consumers 317282535 # num instructions consuming a value
+system.cpu.iew.exec_refs 134854161 # number of memory reference insts executed
+system.cpu.iew.exec_branches 31726163 # Number of branches executed
+system.cpu.iew.exec_stores 34044018 # Number of stores executed
+system.cpu.iew.exec_rate 2.240180 # Inst execution rate
+system.cpu.iew.wb_sent 313006075 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 312294221 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 231754622 # num instructions producing a value
+system.cpu.iew.wb_consumers 317218208 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.228103 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.730658 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.229177 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.730584 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 278192519 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 65229233 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 65103374 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 446 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 1334689 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 130523907 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.131353 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.650695 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 1332005 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 130436298 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.132785 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.651894 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 49374885 37.83% 37.83% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 24990571 19.15% 56.97% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 17165469 13.15% 70.13% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 12454302 9.54% 79.67% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 3472302 2.66% 82.33% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 3453203 2.65% 84.97% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 2713996 2.08% 87.05% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 1124527 0.86% 87.91% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 15774652 12.09% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 49351461 37.84% 37.84% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 24978168 19.15% 56.99% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 17073618 13.09% 70.08% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 12436945 9.53% 79.61% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 3526211 2.70% 82.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 3453253 2.65% 84.96% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 2711146 2.08% 87.04% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 1125673 0.86% 87.90% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 15779823 12.10% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 130523907 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 130436298 # Number of insts commited each cycle
system.cpu.commit.count 278192519 # Number of instructions committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.refs 122219139 # Number of memory references committed
@@ -266,49 +266,49 @@ system.cpu.commit.branches 29309710 # Nu
system.cpu.commit.fp_insts 40 # Number of committed floating point instructions.
system.cpu.commit.int_insts 278186227 # Number of committed integer instructions.
system.cpu.commit.function_calls 0 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 15774652 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 15779823 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 458171007 # The number of ROB reads
-system.cpu.rob.rob_writes 695745355 # The number of ROB writes
-system.cpu.timesIdled 23904 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 788224 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 457952368 # The number of ROB reads
+system.cpu.rob.rob_writes 695479183 # The number of ROB writes
+system.cpu.timesIdled 23894 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 787486 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 278192519 # Number of Instructions Simulated
system.cpu.committedInsts_total 278192519 # Number of Instructions Simulated
-system.cpu.cpi 0.503953 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.503953 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.984313 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.984313 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 554439426 # number of integer regfile reads
-system.cpu.int_regfile_writes 279882097 # number of integer regfile writes
-system.cpu.fp_regfile_reads 791 # number of floating regfile reads
-system.cpu.fp_regfile_writes 562 # number of floating regfile writes
-system.cpu.misc_regfile_reads 200975844 # number of misc regfile reads
-system.cpu.icache.replacements 62 # number of replacements
-system.cpu.icache.tagsinuse 823.089414 # Cycle average of tags in use
-system.cpu.icache.total_refs 28244206 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 1023 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 27609.194526 # Average number of references to valid blocks.
+system.cpu.cpi 0.503586 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.503586 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.985756 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.985756 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 554395898 # number of integer regfile reads
+system.cpu.int_regfile_writes 279799467 # number of integer regfile writes
+system.cpu.fp_regfile_reads 352 # number of floating regfile reads
+system.cpu.fp_regfile_writes 262 # number of floating regfile writes
+system.cpu.misc_regfile_reads 200946158 # number of misc regfile reads
+system.cpu.icache.replacements 64 # number of replacements
+system.cpu.icache.tagsinuse 822.534021 # Cycle average of tags in use
+system.cpu.icache.total_refs 28212585 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 1024 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 27551.352539 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::0 823.089414 # Average occupied blocks per context
-system.cpu.icache.occ_percent::0 0.401899 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits 28244206 # number of ReadReq hits
-system.cpu.icache.demand_hits 28244206 # number of demand (read+write) hits
-system.cpu.icache.overall_hits 28244206 # number of overall hits
-system.cpu.icache.ReadReq_misses 1297 # number of ReadReq misses
-system.cpu.icache.demand_misses 1297 # number of demand (read+write) misses
-system.cpu.icache.overall_misses 1297 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency 46884000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency 46884000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency 46884000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses 28245503 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses 28245503 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses 28245503 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::0 822.534021 # Average occupied blocks per context
+system.cpu.icache.occ_percent::0 0.401628 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits 28212585 # number of ReadReq hits
+system.cpu.icache.demand_hits 28212585 # number of demand (read+write) hits
+system.cpu.icache.overall_hits 28212585 # number of overall hits
+system.cpu.icache.ReadReq_misses 1300 # number of ReadReq misses
+system.cpu.icache.demand_misses 1300 # number of demand (read+write) misses
+system.cpu.icache.overall_misses 1300 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency 46952500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency 46952500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency 46952500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses 28213885 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses 28213885 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses 28213885 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate 0.000046 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate 0.000046 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate 0.000046 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency 36148.033924 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency 36148.033924 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency 36148.033924 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency 36117.307692 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency 36117.307692 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 36117.307692 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -318,59 +318,59 @@ system.cpu.icache.avg_blocked_cycles::no_targets no_value
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits 273 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits 273 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits 273 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses 1024 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses 1024 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses 1024 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_hits 275 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits 275 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits 275 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses 1025 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses 1025 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses 1025 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.icache.ReadReq_mshr_miss_latency 36044000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency 36044000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency 36044000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency 36071500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 36071500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 36071500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.000036 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate 0.000036 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate 0.000036 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 35199.218750 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 35199.218750 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 35199.218750 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 35191.707317 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 35191.707317 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 35191.707317 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 2072801 # number of replacements
-system.cpu.dcache.tagsinuse 4073.016957 # Cycle average of tags in use
-system.cpu.dcache.total_refs 77487718 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 2076897 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 37.309370 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 23652058000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::0 4073.016957 # Average occupied blocks per context
-system.cpu.dcache.occ_percent::0 0.994389 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits 46133976 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits 31353733 # number of WriteReq hits
-system.cpu.dcache.demand_hits 77487709 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits 77487709 # number of overall hits
-system.cpu.dcache.ReadReq_misses 2288597 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses 86018 # number of WriteReq misses
-system.cpu.dcache.demand_misses 2374615 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses 2374615 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency 13760644500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency 1501321288 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency 15261965788 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency 15261965788 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses 48422573 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.replacements 2072906 # number of replacements
+system.cpu.dcache.tagsinuse 4073.029614 # Cycle average of tags in use
+system.cpu.dcache.total_refs 77489413 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 2077002 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 37.308300 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 23588256000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::0 4073.029614 # Average occupied blocks per context
+system.cpu.dcache.occ_percent::0 0.994392 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits 46135653 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits 31353751 # number of WriteReq hits
+system.cpu.dcache.demand_hits 77489404 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits 77489404 # number of overall hits
+system.cpu.dcache.ReadReq_misses 2289012 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses 86000 # number of WriteReq misses
+system.cpu.dcache.demand_misses 2375012 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses 2375012 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency 13766771000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 1501245288 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency 15268016288 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency 15268016288 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses 48424665 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses 31439751 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses 79862324 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses 79862324 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate 0.047263 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate 0.002736 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate 0.029734 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate 0.029734 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency 6012.698828 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency 17453.571206 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency 6427.132730 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency 6427.132730 # average overall miss latency
+system.cpu.dcache.demand_accesses 79864416 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses 79864416 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate 0.047270 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate 0.002735 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate 0.029738 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate 0.029738 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency 6014.285203 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 17456.340558 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency 6428.605956 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 6428.605956 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -379,72 +379,72 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value
system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks 1880524 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits 293812 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits 3902 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits 297714 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits 297714 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses 1994785 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses 82116 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses 2076901 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses 2076901 # number of overall MSHR misses
+system.cpu.dcache.writebacks 1880780 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits 294089 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits 3918 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits 298007 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits 298007 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses 1994923 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses 82082 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses 2077005 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses 2077005 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 5560782500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency 1157739288 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency 6718521788 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency 6718521788 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency 5565133500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency 1157645788 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 6722779288 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 6722779288 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.041195 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate 0.002612 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate 0.026006 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate 0.026006 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 2787.660074 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 14098.827123 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 3234.878209 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 3234.878209 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.041196 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate 0.002611 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate 0.026007 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate 0.026007 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 2789.648272 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 14103.528033 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 3236.766059 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 3236.766059 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 33248 # number of replacements
-system.cpu.l2cache.tagsinuse 18948.902283 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 3764067 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 61254 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 61.450142 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 33246 # number of replacements
+system.cpu.l2cache.tagsinuse 18964.988080 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 3764517 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 61253 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 61.458492 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::0 6031.150094 # Average occupied blocks per context
-system.cpu.l2cache.occ_blocks::1 12917.752189 # Average occupied blocks per context
-system.cpu.l2cache.occ_percent::0 0.184056 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::1 0.394219 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits 1964318 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits 1880524 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits 52728 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits 2017046 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits 2017046 # number of overall hits
-system.cpu.l2cache.ReadReq_misses 31362 # number of ReadReq misses
+system.cpu.l2cache.occ_blocks::0 6037.038666 # Average occupied blocks per context
+system.cpu.l2cache.occ_blocks::1 12927.949414 # Average occupied blocks per context
+system.cpu.l2cache.occ_percent::0 0.184236 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::1 0.394530 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits 1964445 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits 1880780 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits 52709 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits 2017154 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits 2017154 # number of overall hits
+system.cpu.l2cache.ReadReq_misses 31361 # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses 1 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses 29515 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses 60877 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses 60877 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency 1071112000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency 1006258500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency 2077370500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency 2077370500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses 1995680 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses 1880524 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_misses 29513 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses 60874 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses 60874 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency 1071202500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency 1006190000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency 2077392500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency 2077392500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses 1995806 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses 1880780 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses 1 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses 82243 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses 2077923 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses 2077923 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate 0.015715 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_accesses 82222 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses 2078028 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses 2078028 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate 0.015713 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate 0.358876 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate 0.029297 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate 0.029297 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency 34153.179006 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency 34093.122141 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency 34124.061632 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency 34124.061632 # average overall miss latency
+system.cpu.l2cache.ReadExReq_miss_rate 0.358943 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate 0.029294 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate 0.029294 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency 34157.153790 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency 34093.111510 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency 34126.104741 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 34126.104741 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -453,31 +453,31 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks 13944 # number of writebacks
+system.cpu.l2cache.writebacks 13942 # number of writebacks
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses 31362 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses 31361 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses 1 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses 29515 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses 60877 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses 60877 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses 29513 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses 60874 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses 60874 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 972890000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency 972854000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 31000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 914988000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency 1887878000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency 1887878000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 914925500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 1887779500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 1887779500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.015715 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.015713 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.358876 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate 0.029297 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate 0.029297 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31021.299662 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.358943 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate 0.029294 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate 0.029294 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31021.140907 # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31000 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31000.779265 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 31011.350756 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 31011.350756 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31000.762376 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 31011.260965 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 31011.260965 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions