summaryrefslogtreecommitdiff
path: root/tests/long/se/10.mcf
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2012-10-25 13:14:42 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2012-10-25 13:14:42 -0400
commit8fe556338db4cc50a3f1ba20306bc5e464941f2b (patch)
treed95b1933c18d142f9c533f32ac7b84bd1f2d0da5 /tests/long/se/10.mcf
parent66e331c7bb7d503c35808325e1bfaa9f18f4bdb9 (diff)
downloadgem5-8fe556338db4cc50a3f1ba20306bc5e464941f2b.tar.xz
stats: Update stats to reflect use of SimpleDRAM
This patch bumps the stats to match the use of SimpleDRAM instead of SimpleMemory in all inorder and O3 regressions, and also all full-system regressions. A number of performance-related stats change, and a whole bunch of stats are added for the memory controller.
Diffstat (limited to 'tests/long/se/10.mcf')
-rw-r--r--tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt1203
-rw-r--r--tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt1202
2 files changed, 1361 insertions, 1044 deletions
diff --git a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
index 0c2881972..0326fa208 100644
--- a/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/10.mcf/ref/arm/linux/o3-timing/stats.txt
@@ -1,32 +1,190 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.025432 # Number of seconds simulated
-sim_ticks 25432499000 # Number of ticks simulated
-final_tick 25432499000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.025283 # Number of seconds simulated
+sim_ticks 25283397500 # Number of ticks simulated
+final_tick 25283397500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 191631 # Simulator instruction rate (inst/s)
-host_op_rate 193007 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 53793580 # Simulator tick rate (ticks/s)
-host_mem_usage 361656 # Number of bytes of host memory used
-host_seconds 472.78 # Real time elapsed on the host
+host_inst_rate 115178 # Simulator instruction rate (inst/s)
+host_op_rate 116005 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 32142506 # Simulator tick rate (ticks/s)
+host_mem_usage 365228 # Number of bytes of host memory used
+host_seconds 786.60 # Real time elapsed on the host
sim_insts 90599358 # Number of instructions simulated
sim_ops 91249911 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 45440 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 45760 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 947520 # Number of bytes read from this memory
-system.physmem.bytes_read::total 992960 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 45440 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 45440 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 710 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 993280 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 45760 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 45760 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 715 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 14805 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 15515 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1786690 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 37256268 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 39042958 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1786690 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1786690 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1786690 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 37256268 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 39042958 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.num_reads::total 15520 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1809883 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 37475976 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 39285859 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1809883 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1809883 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1809883 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 37475976 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 39285859 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 15520 # Total number of read requests seen
+system.physmem.writeReqs 0 # Total number of write requests seen
+system.physmem.cpureqs 15520 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 993280 # Total number of bytes read from memory
+system.physmem.bytesWritten 0 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 993280 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 1013 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 998 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 967 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 878 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 902 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 974 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 938 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 992 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 943 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 1013 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 1040 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 931 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 934 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 1022 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 998 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 977 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+system.physmem.totGap 25283243500 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 15520 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 0 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 9030 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 6257 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 196 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 22 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 8 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 43058501 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 270142501 # Sum of mem lat for all requests
+system.physmem.totBusLat 62080000 # Total cycles spent in databus access
+system.physmem.totBankLat 165004000 # Total cycles spent in bank access
+system.physmem.avgQLat 2774.39 # Average queueing delay per request
+system.physmem.avgBankLat 10631.70 # Average bank access latency per request
+system.physmem.avgBusLat 4000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 17406.09 # Average memory access latency
+system.physmem.avgRdBW 39.29 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 39.29 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.25 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.01 # Average read queue length over time
+system.physmem.avgWrQLen 0.00 # Average write queue length over time
+system.physmem.readRowHits 15094 # Number of row buffer hits during reads
+system.physmem.writeRowHits 0 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 97.26 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+system.physmem.avgGap 1629074.97 # Average gap between requests
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -70,139 +228,140 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 442 # Number of system calls
-system.cpu.numCycles 50864999 # number of cpu cycles simulated
+system.cpu.numCycles 50566796 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 26815832 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 22064400 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 887268 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 11482840 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 11353380 # Number of BTB hits
+system.cpu.BPredUnit.lookups 26827710 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 22074051 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 888543 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 11563656 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 11363946 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 72941 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 493 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 14339573 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 128641990 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 26815832 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 11426321 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 24202315 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 4802086 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 8372764 # Number of cycles fetch has spent blocked
+system.cpu.BPredUnit.usedRAS 71231 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 482 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 14348377 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 128701471 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 26827710 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 11435177 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 24213451 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 4809546 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 8060195 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 27 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 14019260 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 376949 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 50826068 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.549806 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.252225 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 14028280 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 377661 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 50539595 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.565225 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.255897 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 26661639 52.46% 52.46% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 3429294 6.75% 59.20% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2034587 4.00% 63.21% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 1568872 3.09% 66.29% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 1675049 3.30% 69.59% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 2962794 5.83% 75.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1484032 2.92% 78.34% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1105241 2.17% 80.51% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 9904560 19.49% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 26364164 52.17% 52.17% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 3431492 6.79% 58.96% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 2034951 4.03% 62.98% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 1571856 3.11% 66.09% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 1677128 3.32% 69.41% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 2962722 5.86% 75.27% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 1482816 2.93% 78.21% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1106293 2.19% 80.40% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 9908173 19.60% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 50826068 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.527196 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.529087 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 16897392 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 6458273 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 22716084 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 851770 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 3902549 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 4473858 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 8976 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 126855886 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 42929 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 3902549 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 18614164 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 1601921 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 162955 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 21830794 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 4713685 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 123685119 # Number of instructions processed by rename
-system.cpu.rename.IQFullEvents 281691 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 3991082 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 144136379 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 538783715 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 538776344 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 7371 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 50539595 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.530540 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.545177 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 16886092 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 6166490 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 22746907 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 831459 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 3908647 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 4474881 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 9055 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 126903101 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 43084 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 3908647 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 18602269 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 1370571 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 152009 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 21842488 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 4663611 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 123722180 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 5 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 282360 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 3941818 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 144182082 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 538941570 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 538934983 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 6587 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 107429482 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 36706897 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 6470 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 6468 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 10859255 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 29577544 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 5541374 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 2075747 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 1267218 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 118433426 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 10344 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 105554764 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 73541 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 26995758 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 66330940 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 214 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 50826068 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.076784 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.959181 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 36752600 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 6474 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 6472 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 10800172 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 29574364 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 5545202 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 2016944 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 1216593 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 118465493 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 10340 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 105556460 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 69311 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 27028341 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 66448905 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 210 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 50539595 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.088589 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.960694 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 13833219 27.22% 27.22% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 10749724 21.15% 48.37% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 7931783 15.61% 63.97% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 6457025 12.70% 76.68% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4857915 9.56% 86.23% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 3493885 6.87% 93.11% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 2371067 4.67% 97.77% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 608688 1.20% 98.97% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 522762 1.03% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 13663948 27.04% 27.04% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 10566811 20.91% 47.94% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 7991493 15.81% 63.76% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 6436117 12.73% 76.49% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4858269 9.61% 86.10% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 3518110 6.96% 93.07% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 2381435 4.71% 97.78% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 601220 1.19% 98.97% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 522192 1.03% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 50826068 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 50539595 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 142420 18.36% 18.36% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 27 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 18.37% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 354766 45.74% 64.11% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 278332 35.89% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 142805 18.40% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 27 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 18.40% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 357317 46.04% 64.44% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 276029 35.56% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 74645911 70.72% 70.72% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 10962 0.01% 70.73% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 74650431 70.72% 70.72% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 10952 0.01% 70.73% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.73% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.73% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.73% # Type of FU issued
@@ -223,91 +382,91 @@ system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.73% # Ty
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.73% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.73% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.73% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 2 0.00% 70.73% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 239 0.00% 70.73% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 1 0.00% 70.73% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 213 0.00% 70.73% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.73% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 298 0.00% 70.73% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 258 0.00% 70.73% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.73% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 3 0.00% 70.73% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 2 0.00% 70.73% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.73% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 25762945 24.41% 95.14% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 5134404 4.86% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 25757662 24.40% 95.13% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 5136941 4.87% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 105554764 # Type of FU issued
-system.cpu.iq.rate 2.075194 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 775545 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.007347 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 262783539 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 145440732 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 102807034 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 1143 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 1553 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 495 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 106329739 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 570 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 435536 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 105556460 # Type of FU issued
+system.cpu.iq.rate 2.087466 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 776178 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.007353 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 262497002 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 145505542 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 102811583 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 1002 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 1425 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 429 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 106332135 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 503 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 448933 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 7001666 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 7849 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 3639 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 794618 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 6998486 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 7563 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 3836 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 798446 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 13641 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.cacheBlocked 13664 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 3902549 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 96175 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 18780 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 118456487 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 345131 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 29577544 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 5541374 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 6439 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 4987 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 4015 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 3639 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 474441 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 478533 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 952974 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 104393226 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 25307547 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1161538 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 3908647 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 40058 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 10147 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 118488563 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 346139 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 29574364 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 5545202 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 6435 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 4999 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 113 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 3836 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 475714 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 478249 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 953963 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 104402584 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 25308083 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1153876 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 12717 # number of nop insts executed
-system.cpu.iew.exec_refs 30377969 # number of memory reference insts executed
-system.cpu.iew.exec_branches 21353332 # Number of branches executed
-system.cpu.iew.exec_stores 5070422 # Number of stores executed
-system.cpu.iew.exec_rate 2.052359 # Inst execution rate
-system.cpu.iew.wb_sent 103118433 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 102807529 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 62180383 # num instructions producing a value
-system.cpu.iew.wb_consumers 104132992 # num instructions consuming a value
+system.cpu.iew.exec_nop 12730 # number of nop insts executed
+system.cpu.iew.exec_refs 30381749 # number of memory reference insts executed
+system.cpu.iew.exec_branches 21354330 # Number of branches executed
+system.cpu.iew.exec_stores 5073666 # Number of stores executed
+system.cpu.iew.exec_rate 2.064647 # Inst execution rate
+system.cpu.iew.wb_sent 103125475 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 102812012 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 62190160 # num instructions producing a value
+system.cpu.iew.wb_consumers 104171478 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.021184 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.597125 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.033192 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.596998 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 27194508 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 27226534 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 10130 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 878429 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 46923520 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.944921 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.520501 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 879646 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 46630949 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.957123 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.526822 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 16620645 35.42% 35.42% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 13501207 28.77% 64.19% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 4487454 9.56% 73.76% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 3864489 8.24% 81.99% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1521327 3.24% 85.23% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 782022 1.67% 86.90% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 855558 1.82% 88.72% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 262372 0.56% 89.28% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5028446 10.72% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 16429146 35.23% 35.23% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 13384342 28.70% 63.93% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 4483579 9.62% 73.55% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 3865779 8.29% 81.84% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1521076 3.26% 85.10% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 802170 1.72% 86.82% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 837343 1.80% 88.62% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 265641 0.57% 89.19% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5041873 10.81% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 46923520 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 46630949 # Number of insts commited each cycle
system.cpu.commit.committedInsts 90611967 # Number of instructions committed
system.cpu.commit.committedOps 91262520 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -318,70 +477,70 @@ system.cpu.commit.branches 18734216 # Nu
system.cpu.commit.fp_insts 48 # Number of committed floating point instructions.
system.cpu.commit.int_insts 72533322 # Number of committed integer instructions.
system.cpu.commit.function_calls 56148 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 5028446 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 5041873 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 160346368 # The number of ROB reads
-system.cpu.rob.rob_writes 240838970 # The number of ROB writes
-system.cpu.timesIdled 1282 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 38931 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 160072396 # The number of ROB reads
+system.cpu.rob.rob_writes 240909016 # The number of ROB writes
+system.cpu.timesIdled 840 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 27201 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 90599358 # Number of Instructions Simulated
system.cpu.committedOps 91249911 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 90599358 # Number of Instructions Simulated
-system.cpu.cpi 0.561428 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.561428 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.781173 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.781173 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 496237676 # number of integer regfile reads
-system.cpu.int_regfile_writes 120715642 # number of integer regfile writes
-system.cpu.fp_regfile_reads 235 # number of floating regfile reads
-system.cpu.fp_regfile_writes 643 # number of floating regfile writes
-system.cpu.misc_regfile_reads 182128613 # number of misc regfile reads
+system.cpu.cpi 0.558136 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.558136 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.791677 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.791677 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 496271114 # number of integer regfile reads
+system.cpu.int_regfile_writes 120718739 # number of integer regfile writes
+system.cpu.fp_regfile_reads 209 # number of floating regfile reads
+system.cpu.fp_regfile_writes 557 # number of floating regfile writes
+system.cpu.misc_regfile_reads 182190391 # number of misc regfile reads
system.cpu.misc_regfile_writes 11608 # number of misc regfile writes
system.cpu.icache.replacements 3 # number of replacements
-system.cpu.icache.tagsinuse 635.871073 # Cycle average of tags in use
-system.cpu.icache.total_refs 14018279 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 738 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 18994.957995 # Average number of references to valid blocks.
+system.cpu.icache.tagsinuse 643.406523 # Cycle average of tags in use
+system.cpu.icache.total_refs 14027306 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 744 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 18853.905914 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 635.871073 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.310484 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.310484 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 14018279 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 14018279 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 14018279 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 14018279 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 14018279 # number of overall hits
-system.cpu.icache.overall_hits::total 14018279 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 981 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 981 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 981 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 981 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 981 # number of overall misses
-system.cpu.icache.overall_misses::total 981 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 34205000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 34205000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 34205000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 34205000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 34205000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 34205000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 14019260 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 14019260 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 14019260 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 14019260 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 14019260 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 14019260 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000070 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000070 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000070 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000070 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000070 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000070 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34867.482161 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 34867.482161 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 34867.482161 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 34867.482161 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 34867.482161 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 34867.482161 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 643.406523 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.314163 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.314163 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 14027306 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 14027306 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 14027306 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 14027306 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 14027306 # number of overall hits
+system.cpu.icache.overall_hits::total 14027306 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 974 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 974 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 974 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 974 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 974 # number of overall misses
+system.cpu.icache.overall_misses::total 974 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 30438500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 30438500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 30438500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 30438500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 30438500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 30438500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 14028280 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 14028280 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 14028280 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 14028280 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 14028280 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 14028280 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000069 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000069 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000069 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000069 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000069 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000069 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 31251.026694 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 31251.026694 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 31251.026694 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 31251.026694 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 31251.026694 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 31251.026694 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -390,307 +549,307 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 243 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 243 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 243 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 243 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 243 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 243 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 738 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 738 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 738 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 738 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 738 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 738 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 26308000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 26308000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 26308000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 26308000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 26308000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 26308000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 230 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 230 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 230 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 230 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 230 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 230 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 744 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 744 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 744 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 744 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 744 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 744 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 24024500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 24024500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 24024500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 24024500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 24024500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 24024500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000053 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000053 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000053 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35647.696477 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35647.696477 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35647.696477 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 35647.696477 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35647.696477 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 35647.696477 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 32290.994624 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 32290.994624 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 32290.994624 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 32290.994624 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 32290.994624 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 32290.994624 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 943636 # number of replacements
-system.cpu.dcache.tagsinuse 3643.742201 # Cycle average of tags in use
-system.cpu.dcache.total_refs 28404607 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 947732 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 29.971138 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 8103531000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 3643.742201 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.889585 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.889585 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 23813813 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 23813813 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 4579150 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 4579150 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 5845 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 5845 # number of LoadLockedReq hits
+system.cpu.dcache.replacements 943584 # number of replacements
+system.cpu.dcache.tagsinuse 3642.676555 # Cycle average of tags in use
+system.cpu.dcache.total_refs 28382023 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 947680 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 29.948952 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 8082482000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 3642.676555 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.889325 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.889325 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 23788332 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 23788332 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 4582046 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 4582046 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 5846 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 5846 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 5799 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 5799 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 28392963 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 28392963 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 28392963 # number of overall hits
-system.cpu.dcache.overall_hits::total 28392963 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 995922 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 995922 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 155831 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 155831 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 7 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 7 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 1151753 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1151753 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1151753 # number of overall misses
-system.cpu.dcache.overall_misses::total 1151753 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 4102006500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 4102006500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 4011864060 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 4011864060 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 120000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 120000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 8113870560 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 8113870560 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 8113870560 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 8113870560 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 24809735 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 24809735 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_hits::cpu.data 28370378 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 28370378 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 28370378 # number of overall hits
+system.cpu.dcache.overall_hits::total 28370378 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1007938 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1007938 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 152935 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 152935 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 8 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 8 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 1160873 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1160873 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1160873 # number of overall misses
+system.cpu.dcache.overall_misses::total 1160873 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 4150084000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 4150084000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 2674625065 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 2674625065 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 118000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 118000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 6824709065 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 6824709065 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 6824709065 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 6824709065 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 24796270 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 24796270 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 4734981 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 4734981 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5852 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 5852 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5854 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 5854 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 5799 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 5799 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 29544716 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 29544716 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 29544716 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 29544716 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040142 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.040142 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032911 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.032911 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001196 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.001196 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.038983 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.038983 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.038983 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.038983 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 4118.802979 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 4118.802979 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 25744.967689 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 25744.967689 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 17142.857143 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 17142.857143 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 7044.800890 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 7044.800890 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 7044.800890 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 7044.800890 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 12648 # number of cycles access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 29531251 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 29531251 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 29531251 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 29531251 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040649 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.040649 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032299 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.032299 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001367 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.001367 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.039310 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.039310 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.039310 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.039310 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 4117.400078 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 4117.400078 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 17488.639389 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 17488.639389 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 14750 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 14750 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 5878.945470 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 5878.945470 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 5878.945470 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 5878.945470 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 12644 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 6519 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 1.940175 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 1.939561 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 943006 # number of writebacks
-system.cpu.dcache.writebacks::total 943006 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 82809 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 82809 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 121212 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 121212 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 7 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::total 7 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 204021 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 204021 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 204021 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 204021 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 913113 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 913113 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 34619 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 34619 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 947732 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 947732 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 947732 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 947732 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1880225500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 1880225500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 702020509 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 702020509 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 2582246009 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 2582246009 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 2582246009 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 2582246009 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036805 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036805 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.007311 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.007311 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032078 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.032078 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032078 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.032078 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 2059.137807 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 2059.137807 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 20278.474508 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 20278.474508 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 2724.658457 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 2724.658457 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 2724.658457 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 2724.658457 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 942946 # number of writebacks
+system.cpu.dcache.writebacks::total 942946 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 94900 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 94900 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 118293 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 118293 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 8 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 8 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 213193 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 213193 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 213193 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 213193 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 913038 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 913038 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 34642 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 34642 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 947680 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 947680 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 947680 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 947680 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1880090500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 1880090500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 538394011 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 538394011 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 2418484511 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 2418484511 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 2418484511 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 2418484511 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036822 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036822 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.007316 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.007316 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032091 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.032091 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032091 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.032091 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 2059.159093 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 2059.159093 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 15541.654956 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 15541.654956 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 2552.005435 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 2552.005435 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 2552.005435 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 2552.005435 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 10473.281508 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 1840746 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 15498 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 118.773132 # Average number of references to valid blocks.
+system.cpu.l2cache.tagsinuse 10470.960701 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 1840613 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 15503 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 118.726247 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 9624.671236 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 619.272725 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 229.337548 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.293722 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.018899 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.006999 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.319619 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 26 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 912835 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 912861 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 943006 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 943006 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 20082 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 20082 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 26 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 932917 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 932943 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 26 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 932917 # number of overall hits
-system.cpu.l2cache.overall_hits::total 932943 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 712 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 277 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 989 # number of ReadReq misses
+system.cpu.l2cache.occ_blocks::writebacks 9615.271069 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 626.227168 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 229.462463 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.293435 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.019111 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.007003 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.319548 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 27 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 912759 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 912786 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 942946 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 942946 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 20105 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 20105 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 27 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 932864 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 932891 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 27 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 932864 # number of overall hits
+system.cpu.l2cache.overall_hits::total 932891 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 717 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 278 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 995 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 14538 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 14538 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 712 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 14815 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 15527 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 712 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 14815 # number of overall misses
-system.cpu.l2cache.overall_misses::total 15527 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 25530000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 10241500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 35771500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 499278500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 499278500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 25530000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 509520000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 535050000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 25530000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 509520000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 535050000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 738 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 913112 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 913850 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 943006 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 943006 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 34620 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 34620 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 738 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 947732 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 948470 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 738 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 947732 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 948470 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.964770 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000303 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.001082 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.419931 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.419931 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.964770 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.015632 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.016371 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.964770 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.015632 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.016371 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35856.741573 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 36972.924188 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 36169.362993 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34342.997661 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34342.997661 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35856.741573 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34392.170098 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 34459.328911 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35856.741573 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34392.170098 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 34459.328911 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.demand_misses::cpu.inst 717 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 14816 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 15533 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 717 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 14816 # number of overall misses
+system.cpu.l2cache.overall_misses::total 15533 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 23240500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 9566500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 32807000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 335686000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 335686000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 23240500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 345252500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 368493000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 23240500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 345252500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 368493000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 744 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 913037 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 913781 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 942946 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 942946 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 34643 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 34643 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 744 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 947680 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 948424 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 744 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 947680 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 948424 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.963710 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000304 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.001089 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.419652 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.419652 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.963710 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.015634 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.016378 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.963710 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.015634 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.016378 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 32413.528591 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34411.870504 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 32971.859296 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 23090.246251 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 23090.246251 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 32413.528591 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 23302.679536 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 23723.234404 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 32413.528591 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 23302.679536 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 23723.234404 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 27 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 1 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 27 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 2 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 10 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 12 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 11 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 13 # number of ReadReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 10 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 12 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 11 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 13 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 10 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 12 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 710 # number of ReadReq MSHR misses
+system.cpu.l2cache.overall_mshr_hits::cpu.data 11 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 13 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 715 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 267 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 977 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 982 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 14538 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 14538 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 710 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 715 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 14805 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 15515 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 710 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 15520 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 715 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 14805 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 15515 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 23238000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 9078500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 32316500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 451969500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 451969500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 23238000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 461048000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 484286000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 23238000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 461048000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 484286000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.962060 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.overall_mshr_misses::total 15520 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 20653050 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 8351373 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 29004423 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 284430809 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 284430809 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 20653050 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 292782182 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 313435232 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 20653050 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 292782182 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 313435232 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.961022 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000292 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001069 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.419931 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.419931 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.962060 # mshr miss rate for demand accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001075 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.419652 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.419652 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.961022 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015622 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.016358 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.962060 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.016364 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.961022 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015622 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.016358 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32729.577465 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 34001.872659 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33077.277380 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31088.836154 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31088.836154 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32729.577465 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31141.371158 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31214.050918 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32729.577465 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31141.371158 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31214.050918 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.016364 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 28885.384615 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31278.550562 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 29536.072301 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 19564.644999 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 19564.644999 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 28885.384615 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 19775.898818 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 20195.569072 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 28885.384615 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 19775.898818 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 20195.569072 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
index cad348d1e..ea6cef3aa 100644
--- a/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
+++ b/tests/long/se/10.mcf/ref/x86/linux/o3-timing/stats.txt
@@ -1,174 +1,332 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.061487 # Number of seconds simulated
-sim_ticks 61487437500 # Number of ticks simulated
-final_tick 61487437500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.061268 # Number of seconds simulated
+sim_ticks 61267871000 # Number of ticks simulated
+final_tick 61267871000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 86290 # Simulator instruction rate (inst/s)
-host_op_rate 151942 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 33582980 # Simulator tick rate (ticks/s)
-host_mem_usage 365956 # Number of bytes of host memory used
-host_seconds 1830.91 # Real time elapsed on the host
+host_inst_rate 120787 # Simulator instruction rate (inst/s)
+host_op_rate 212686 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 46841085 # Simulator tick rate (ticks/s)
+host_mem_usage 363680 # Number of bytes of host memory used
+host_seconds 1307.99 # Real time elapsed on the host
sim_insts 157988547 # Number of instructions simulated
sim_ops 278192462 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 68352 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 1893056 # Number of bytes read from this memory
-system.physmem.bytes_read::total 1961408 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 68352 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 68352 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 20288 # Number of bytes written to this memory
-system.physmem.bytes_written::total 20288 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 1068 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 29579 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 30647 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 317 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 317 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1111642 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 30787687 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 31899329 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1111642 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1111642 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 329954 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 329954 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 329954 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1111642 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 30787687 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 32229283 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bytes_read::cpu.inst 68800 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 1893248 # Number of bytes read from this memory
+system.physmem.bytes_read::total 1962048 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 68800 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 68800 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 20608 # Number of bytes written to this memory
+system.physmem.bytes_written::total 20608 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 1075 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 29582 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 30657 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 322 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 322 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1122938 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 30901155 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 32024093 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1122938 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1122938 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 336359 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 336359 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 336359 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1122938 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 30901155 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 32360452 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 30662 # Total number of read requests seen
+system.physmem.writeReqs 322 # Total number of write requests seen
+system.physmem.cpureqs 30989 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 1962048 # Total number of bytes read from memory
+system.physmem.bytesWritten 20608 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 1962048 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 20608 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 28 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 5 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 1936 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 1969 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 2038 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 2024 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 1986 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 1872 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 1877 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 1862 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 1926 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 1900 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 1830 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 1883 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 1923 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 1961 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 1876 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 1771 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 18 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 14 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 124 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 18 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 19 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 2 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 12 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 4 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 4 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 18 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 11 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 8 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 12 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 55 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 3 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+system.physmem.totGap 61267857000 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 30662 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 322 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 5 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 29991 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 477 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 129 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 27 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 13 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 14 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 14166089 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 582752089 # Sum of mem lat for all requests
+system.physmem.totBusLat 122532000 # Total cycles spent in databus access
+system.physmem.totBankLat 446054000 # Total cycles spent in bank access
+system.physmem.avgQLat 462.43 # Average queueing delay per request
+system.physmem.avgBankLat 14560.75 # Average bank access latency per request
+system.physmem.avgBusLat 3999.87 # Average bus latency per request
+system.physmem.avgMemAccLat 19023.05 # Average memory access latency
+system.physmem.avgRdBW 32.02 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 0.34 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 32.02 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 0.34 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.20 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.01 # Average read queue length over time
+system.physmem.avgWrQLen 4.97 # Average write queue length over time
+system.physmem.readRowHits 29782 # Number of row buffer hits during reads
+system.physmem.writeRowHits 175 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 97.22 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 54.35 # Row buffer hit rate for writes
+system.physmem.avgGap 1977403.08 # Average gap between requests
system.cpu.workload.num_syscalls 444 # Number of system calls
-system.cpu.numCycles 122974876 # number of cpu cycles simulated
+system.cpu.numCycles 122535743 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 35563581 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 35563581 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 1083908 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 25421016 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 25287599 # Number of BTB hits
+system.cpu.BPredUnit.lookups 35570832 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 35570832 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 1084026 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 25425275 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 25293552 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 27814300 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 193613700 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 35563581 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 25287599 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 58598336 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 7345607 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 30298263 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 39 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 223 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 27172491 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 322176 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 122946211 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.768410 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.402032 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 27817646 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 193664357 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 35570832 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 25293552 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 58615511 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 7353362 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 29831602 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 24 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 154 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 27179590 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 325172 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 122507486 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.779073 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.404197 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 67085101 54.56% 54.56% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 2067083 1.68% 56.25% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2985500 2.43% 58.67% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 3997651 3.25% 61.93% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 7978379 6.49% 68.42% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 5028202 4.09% 72.50% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 2861375 2.33% 74.83% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1431598 1.16% 76.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 29511322 24.00% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 66630267 54.39% 54.39% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 2068884 1.69% 56.08% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 2984971 2.44% 58.51% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 3999258 3.26% 61.78% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 7980935 6.51% 68.29% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 5030075 4.11% 72.40% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 2863623 2.34% 74.74% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1430988 1.17% 75.90% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 29518485 24.10% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 122946211 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.289194 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.574417 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 38912587 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 22600530 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 48050125 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 7147919 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 6235050 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 336030812 # Number of instructions handled by decode
-system.cpu.rename.SquashCycles 6235050 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 43304200 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 3170225 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 8978 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 50645325 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 19582433 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 332156996 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 104 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 3311 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 17907327 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 182 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 334503257 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 881229115 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 881227036 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 2079 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 122507486 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.290289 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.580472 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 38875412 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 22176556 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 48070998 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 7141971 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 6242549 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 336118074 # Number of instructions handled by decode
+system.cpu.rename.SquashCycles 6242549 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 43268905 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 2886935 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 6989 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 50676752 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 19425356 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 332235244 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 62 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 9392 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 17753597 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 139 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 334580463 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 881428154 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 881426042 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 2112 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 279212744 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 55290513 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 484 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 478 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 44388140 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 104937995 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 36474446 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 41500364 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 5836392 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 323873529 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 1758 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 307729409 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 216713 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 45479887 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 66424397 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1312 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 122946211 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.502960 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.799833 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 55367719 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 486 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 482 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 44129062 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 104954101 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 36485312 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 41562946 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 5830806 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 323945312 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 1773 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 307769548 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 217281 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 45552285 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 66549913 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1327 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 122507486 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.512251 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.799024 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 21631935 17.59% 17.59% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 17051158 13.87% 31.46% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 24526773 19.95% 51.41% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 23966381 19.49% 70.91% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 19143829 15.57% 86.48% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 9189049 7.47% 93.95% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 5012385 4.08% 98.03% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 2266917 1.84% 99.87% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 157784 0.13% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 21268867 17.36% 17.36% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 16938160 13.83% 31.19% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 24590210 20.07% 51.26% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 23966706 19.56% 70.82% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 19077143 15.57% 86.40% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 9190745 7.50% 93.90% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 4997191 4.08% 97.98% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 2322305 1.90% 99.87% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 156159 0.13% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 122946211 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 122507486 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 50945 1.97% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.97% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1871750 72.23% 74.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 668572 25.80% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 51278 1.98% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.98% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1865528 72.01% 73.99% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 673849 26.01% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 33168 0.01% 0.01% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 174887442 56.83% 56.84% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass 33341 0.01% 0.01% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 174913911 56.83% 56.84% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 0 0.00% 56.84% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 56.84% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 52 0.00% 56.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 42 0.00% 56.84% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 56.84% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 56.84% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 56.84% # Type of FU issued
@@ -194,84 +352,84 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.84% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.84% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.84% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.84% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 98817076 32.11% 88.95% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 33991671 11.05% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 98825778 32.11% 88.95% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 33996476 11.05% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 307729409 # Type of FU issued
-system.cpu.iq.rate 2.502376 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2591267 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.008421 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 741212334 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 369384855 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 304533759 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 675 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 1045 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 209 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 310287186 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 322 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 52324197 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 307769548 # Type of FU issued
+system.cpu.iq.rate 2.511672 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 2590655 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.008418 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 740853926 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 369529188 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 304569650 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 592 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 1017 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 187 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 310326577 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 285 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 52294659 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 14158611 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 53020 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 31592 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 5034695 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 14174717 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 50650 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 31690 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 5045561 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 3174 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 1 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 3163 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 2 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 6235050 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 247932 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 19449 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 323875287 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 344865 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 104937995 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 36474446 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 477 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 247 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 894 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 31592 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 595265 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 583416 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1178681 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 305536893 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 98199399 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 2192516 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 6242549 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 128946 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 5786 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 323947085 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 341652 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 104954101 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 36485312 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 475 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 376 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 886 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 31690 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 595739 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 583103 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 1178842 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 305571382 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 98206856 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 2198166 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 131640830 # number of memory reference insts executed
-system.cpu.iew.exec_branches 31219911 # Number of branches executed
-system.cpu.iew.exec_stores 33441431 # Number of stores executed
-system.cpu.iew.exec_rate 2.484547 # Inst execution rate
-system.cpu.iew.wb_sent 304949933 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 304533968 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 225863686 # num instructions producing a value
-system.cpu.iew.wb_consumers 311805704 # num instructions consuming a value
+system.cpu.iew.exec_refs 131649773 # number of memory reference insts executed
+system.cpu.iew.exec_branches 31223750 # Number of branches executed
+system.cpu.iew.exec_stores 33442917 # Number of stores executed
+system.cpu.iew.exec_rate 2.493733 # Inst execution rate
+system.cpu.iew.wb_sent 304986534 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 304569837 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 226002140 # num instructions producing a value
+system.cpu.iew.wb_consumers 312068538 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.476392 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.724373 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.485559 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.724207 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 45684582 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 45756293 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 446 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 1083935 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 116711161 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.383598 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.781080 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 1084042 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 116264937 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.392746 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.783730 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 38716768 33.17% 33.17% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 22386952 19.18% 52.35% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 17053265 14.61% 66.97% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 13105313 11.23% 78.20% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 2048873 1.76% 79.95% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 3220721 2.76% 82.71% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1361336 1.17% 83.88% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 627536 0.54% 84.41% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 18190397 15.59% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 38380575 33.01% 33.01% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 22255868 19.14% 52.15% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 17068651 14.68% 66.83% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 13099730 11.27% 78.10% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 2025175 1.74% 79.84% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 3235783 2.78% 82.63% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1359435 1.17% 83.80% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 653883 0.56% 84.36% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 18185837 15.64% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 116711161 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 116264937 # Number of insts commited each cycle
system.cpu.commit.committedInsts 157988547 # Number of instructions committed
system.cpu.commit.committedOps 278192462 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -282,69 +440,69 @@ system.cpu.commit.branches 29309705 # Nu
system.cpu.commit.fp_insts 40 # Number of committed floating point instructions.
system.cpu.commit.int_insts 278186170 # Number of committed integer instructions.
system.cpu.commit.function_calls 0 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 18190397 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 18185837 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 422397808 # The number of ROB reads
-system.cpu.rob.rob_writes 653994696 # The number of ROB writes
-system.cpu.timesIdled 646 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 28665 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 422027855 # The number of ROB reads
+system.cpu.rob.rob_writes 654145762 # The number of ROB writes
+system.cpu.timesIdled 622 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 28257 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 157988547 # Number of Instructions Simulated
system.cpu.committedOps 278192462 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 157988547 # Number of Instructions Simulated
-system.cpu.cpi 0.778378 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.778378 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.284722 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.284722 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 598611638 # number of integer regfile reads
-system.cpu.int_regfile_writes 305159096 # number of integer regfile writes
-system.cpu.fp_regfile_reads 198 # number of floating regfile reads
-system.cpu.fp_regfile_writes 109 # number of floating regfile writes
-system.cpu.misc_regfile_reads 195504004 # number of misc regfile reads
-system.cpu.icache.replacements 86 # number of replacements
-system.cpu.icache.tagsinuse 846.025687 # Cycle average of tags in use
-system.cpu.icache.total_refs 27171094 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 1075 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 25275.436279 # Average number of references to valid blocks.
+system.cpu.cpi 0.775599 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.775599 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.289326 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.289326 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 598644238 # number of integer regfile reads
+system.cpu.int_regfile_writes 305189502 # number of integer regfile writes
+system.cpu.fp_regfile_reads 171 # number of floating regfile reads
+system.cpu.fp_regfile_writes 94 # number of floating regfile writes
+system.cpu.misc_regfile_reads 195525442 # number of misc regfile reads
+system.cpu.icache.replacements 87 # number of replacements
+system.cpu.icache.tagsinuse 849.665087 # Cycle average of tags in use
+system.cpu.icache.total_refs 27178218 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 1083 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 25095.307479 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 846.025687 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.413098 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.413098 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 27171094 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 27171094 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 27171094 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 27171094 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 27171094 # number of overall hits
-system.cpu.icache.overall_hits::total 27171094 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1397 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1397 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1397 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1397 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1397 # number of overall misses
-system.cpu.icache.overall_misses::total 1397 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 49824500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 49824500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 49824500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 49824500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 49824500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 49824500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 27172491 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 27172491 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 27172491 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 27172491 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 27172491 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 27172491 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000051 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000051 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000051 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000051 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000051 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000051 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35665.354331 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 35665.354331 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 35665.354331 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 35665.354331 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 35665.354331 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 35665.354331 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 849.665087 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.414876 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.414876 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 27178218 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 27178218 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 27178218 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 27178218 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 27178218 # number of overall hits
+system.cpu.icache.overall_hits::total 27178218 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1372 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1372 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1372 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1372 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1372 # number of overall misses
+system.cpu.icache.overall_misses::total 1372 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 45099500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 45099500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 45099500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 45099500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 45099500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 45099500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 27179590 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 27179590 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 27179590 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 27179590 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 27179590 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 27179590 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000050 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000050 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000050 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000050 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000050 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000050 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 32871.355685 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 32871.355685 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 32871.355685 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 32871.355685 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 32871.355685 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 32871.355685 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -353,94 +511,94 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 320 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 320 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 320 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 320 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 320 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 320 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1077 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 1077 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 1077 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 1077 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 1077 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 1077 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 39164500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 39164500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 39164500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 39164500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 39164500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 39164500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 283 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 283 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 283 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 283 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 283 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 283 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1089 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 1089 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 1089 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 1089 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 1089 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 1089 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 36146000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 36146000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 36146000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 36146000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 36146000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 36146000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000040 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000040 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 36364.438254 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 36364.438254 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 36364.438254 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 36364.438254 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 36364.438254 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 36364.438254 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 33191.919192 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 33191.919192 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 33191.919192 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 33191.919192 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 33191.919192 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 33191.919192 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 2071944 # number of replacements
-system.cpu.dcache.tagsinuse 4071.467534 # Cycle average of tags in use
-system.cpu.dcache.total_refs 74936342 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 2076040 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 36.095808 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 21468323000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 4071.467534 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.994011 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.994011 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 43578741 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 43578741 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 31357591 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 31357591 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 74936332 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 74936332 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 74936332 # number of overall hits
-system.cpu.dcache.overall_hits::total 74936332 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 2256554 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 2256554 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 82160 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 82160 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 2338714 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2338714 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2338714 # number of overall misses
-system.cpu.dcache.overall_misses::total 2338714 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 9114703500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 9114703500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 1290980000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 1290980000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 10405683500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 10405683500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 10405683500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 10405683500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 45835295 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 45835295 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.replacements 2071993 # number of replacements
+system.cpu.dcache.tagsinuse 4071.813370 # Cycle average of tags in use
+system.cpu.dcache.total_refs 74974075 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 2076089 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 36.113131 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 21436010000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 4071.813370 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.994095 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.994095 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 43616503 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 43616503 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 31357567 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 31357567 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 74974070 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 74974070 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 74974070 # number of overall hits
+system.cpu.dcache.overall_hits::total 74974070 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 2256459 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 2256459 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 82184 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 82184 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 2338643 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2338643 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2338643 # number of overall misses
+system.cpu.dcache.overall_misses::total 2338643 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 9093612500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 9093612500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 977800000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 977800000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 10071412500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 10071412500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 10071412500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 10071412500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 45872962 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 45872962 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 31439751 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 31439751 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 77275046 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 77275046 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 77275046 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 77275046 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.049232 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.049232 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002613 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.002613 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.030265 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.030265 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.030265 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.030265 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 4039.213553 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 4039.213553 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 15712.999026 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 15712.999026 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 4449.318514 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 4449.318514 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 4449.318514 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 4449.318514 # average overall miss latency
+system.cpu.dcache.demand_accesses::cpu.data 77312713 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 77312713 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 77312713 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 77312713 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.049189 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.049189 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.002614 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.002614 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.030249 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.030249 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.030249 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.030249 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 4030.036664 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 4030.036664 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 11897.692982 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 11897.692982 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 4306.519849 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 4306.519849 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 4306.519849 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 4306.519849 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -449,138 +607,138 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 2064785 # number of writebacks
-system.cpu.dcache.writebacks::total 2064785 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 262571 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 262571 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 99 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 99 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 262670 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 262670 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 262670 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 262670 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1993983 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 1993983 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82061 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 82061 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2076044 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2076044 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2076044 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2076044 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4061724500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 4061724500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1125939500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 1125939500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 5187664000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 5187664000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 5187664000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 5187664000 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.043503 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.043503 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002610 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002610 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.026866 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.026866 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.026866 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.026866 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 2036.990536 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 2036.990536 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 13720.762603 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 13720.762603 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 2498.821798 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 2498.821798 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 2498.821798 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 2498.821798 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 2064741 # number of writebacks
+system.cpu.dcache.writebacks::total 2064741 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 262443 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 262443 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 102 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 102 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 262545 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 262545 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 262545 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 262545 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1994016 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 1994016 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 82082 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 82082 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 2076098 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2076098 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2076098 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2076098 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4062202500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 4062202500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 812900500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 812900500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4875103000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 4875103000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 4875103000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 4875103000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.043468 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.043468 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.002611 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.002611 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.026853 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.026853 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.026853 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.026853 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 2037.196542 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 2037.196542 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 9903.517214 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 9903.517214 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 2348.204661 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 2348.204661 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 2348.204661 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 2348.204661 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 1463 # number of replacements
-system.cpu.l2cache.tagsinuse 19632.807637 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 4026981 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 30627 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 131.484670 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 1477 # number of replacements
+system.cpu.l2cache.tagsinuse 19662.234768 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 4026933 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 30639 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 131.431607 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 19126.604204 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 278.184174 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 228.019260 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.583698 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.008490 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.006959 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.599146 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 7 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 1993318 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1993325 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 2064785 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 2064785 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 53145 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 53145 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 7 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 2046463 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2046470 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 7 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 2046463 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2046470 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 1068 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 586 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 1654 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 2 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 2 # number of UpgradeReq misses
+system.cpu.l2cache.occ_blocks::writebacks 19155.060613 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 278.346040 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 228.828114 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.584566 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.008494 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.006983 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.600044 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 8 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 1993342 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1993350 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 2064741 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 2064741 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 53165 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 53165 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 8 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 2046507 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 2046515 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 8 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 2046507 # number of overall hits
+system.cpu.l2cache.overall_hits::total 2046515 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 1076 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 593 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 1669 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 5 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 5 # number of UpgradeReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 28993 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 28993 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 1068 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 29579 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 30647 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 1068 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 29579 # number of overall misses
-system.cpu.l2cache.overall_misses::total 30647 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 38066500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21080500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 59147000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 989282000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 989282000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 38066500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 1010362500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 1048429000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 38066500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 1010362500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 1048429000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 1075 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1993904 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 1994979 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 2064785 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 2064785 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 2 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 82138 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 82138 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 1075 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2076042 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2077117 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 1075 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2076042 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2077117 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.993488 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000294 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.000829 # miss rate for ReadReq accesses
+system.cpu.l2cache.demand_misses::cpu.inst 1076 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 29586 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 30662 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 1076 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 29586 # number of overall misses
+system.cpu.l2cache.overall_misses::total 30662 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 35032500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 20747500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 55780000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 676068000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 676068000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 35032500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 696815500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 731848000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 35032500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 696815500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 731848000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 1084 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1993935 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 1995019 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 2064741 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 2064741 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 5 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 5 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 82158 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 82158 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 1084 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2076093 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2077177 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 1084 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2076093 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2077177 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.992620 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000297 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.000837 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.352979 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.352979 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.993488 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.014248 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.014755 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.993488 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.014248 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.014755 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 35642.790262 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 35973.549488 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 35759.975816 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34121.408616 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34121.408616 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 35642.790262 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34158.102032 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 34209.841094 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 35642.790262 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34158.102032 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 34209.841094 # average overall miss latency
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.352893 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.352893 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.992620 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.014251 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.014761 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.992620 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.014251 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.014761 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 32558.085502 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34987.352445 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 33421.210306 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 23318.318215 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 23318.318215 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 32558.085502 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 23552.203745 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 23868.240819 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 32558.085502 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 23552.203745 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 23868.240819 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -589,60 +747,60 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 317 # number of writebacks
-system.cpu.l2cache.writebacks::total 317 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1068 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 586 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 1654 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 2 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.writebacks::writebacks 322 # number of writebacks
+system.cpu.l2cache.writebacks::total 322 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 1076 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 593 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 1669 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 5 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 5 # number of UpgradeReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 28993 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 28993 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 1068 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 29579 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 30647 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 1068 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 29579 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 30647 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 34670500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 19225500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 53896000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 62000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 62000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 899128500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 899128500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 34670500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 918354000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 953024500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 34670500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 918354000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 953024500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.993488 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000294 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000829 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 1076 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 29586 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 30662 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 1076 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 29586 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 30662 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 31175128 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 18631896 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 49807024 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 5005 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 5005 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 566101870 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 566101870 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 31175128 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 584733766 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 615908894 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 31175128 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 584733766 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 615908894 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.992620 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000297 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.000837 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.352979 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.352979 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.993488 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014248 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.014755 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.993488 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014248 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.014755 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32463.014981 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 32808.020478 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 32585.247884 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 31000 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 31000 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31011.916670 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31011.916670 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32463.014981 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31047.499915 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31096.828401 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32463.014981 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31047.499915 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31096.828401 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.352893 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.352893 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.992620 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.014251 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.014761 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.992620 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.014251 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.014761 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 28973.167286 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31419.723440 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 29842.434991 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 1001 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 1001 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 19525.467182 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 19525.467182 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 28973.167286 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 19763.866897 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 20087.042398 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 28973.167286 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 19763.866897 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 20087.042398 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------