diff options
author | Andreas Hansson <andreas.hansson@arm.com> | 2015-07-03 10:15:03 -0400 |
---|---|---|
committer | Andreas Hansson <andreas.hansson@arm.com> | 2015-07-03 10:15:03 -0400 |
commit | 25e1b1c1f5f4e0ad3976c88998161700135f4aae (patch) | |
tree | 36e668b99a36c3dfcfefc157d7bd6b102b8f8af6 /tests/long/se/20.parser/ref/arm | |
parent | 7e711c98f8fcd949b9430bbf243d60348d0ef28b (diff) | |
download | gem5-25e1b1c1f5f4e0ad3976c88998161700135f4aae.tar.xz |
stats: Update stats for cache, crossbar and DRAM changes
This update includes the changes to whole-line writes, the refinement
of Read to ReadClean and ReadShared, the introduction of CleanEvict
for snoop-filter tracking, and updates to the DRAM command scheduler
for bank-group-aware scheduling.
Needless to say, almost every regression is affected.
Diffstat (limited to 'tests/long/se/20.parser/ref/arm')
3 files changed, 1660 insertions, 1611 deletions
diff --git a/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt index 41f3b60e2..9049068c3 100644 --- a/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt +++ b/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt @@ -1,105 +1,105 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.366030 # Number of seconds simulated -sim_ticks 366029674500 # Number of ticks simulated -final_tick 366029674500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.365934 # Number of seconds simulated +sim_ticks 365934171500 # Number of ticks simulated +final_tick 365934171500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 241467 # Simulator instruction rate (inst/s) -host_op_rate 261540 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 174471263 # Simulator tick rate (ticks/s) -host_mem_usage 317880 # Number of bytes of host memory used -host_seconds 2097.94 # Real time elapsed on the host +host_inst_rate 236242 # Simulator instruction rate (inst/s) +host_op_rate 255881 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 170651382 # Simulator tick rate (ticks/s) +host_mem_usage 317968 # Number of bytes of host memory used +host_seconds 2144.34 # Real time elapsed on the host sim_insts 506582156 # Number of instructions simulated sim_ops 548695379 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.bytes_read::cpu.inst 221440 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 9008192 # Number of bytes read from this memory -system.physmem.bytes_read::total 9229632 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 221440 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 221440 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 6182144 # Number of bytes written to this memory -system.physmem.bytes_written::total 6182144 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 3460 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 140753 # Number of read requests responded to by this memory -system.physmem.num_reads::total 144213 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 96596 # Number of write requests responded to by this memory -system.physmem.num_writes::total 96596 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 604978 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 24610551 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 25215529 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 604978 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 604978 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 16889734 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 16889734 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 16889734 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 604978 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 24610551 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 42105264 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 144213 # Number of read requests accepted -system.physmem.writeReqs 96596 # Number of write requests accepted -system.physmem.readBursts 144213 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 96596 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 9221696 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 7936 # Total number of bytes read from write queue -system.physmem.bytesWritten 6180992 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 9229632 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 6182144 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 124 # Number of DRAM read bursts serviced by the write queue +system.physmem.bytes_read::cpu.inst 218560 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 8996480 # Number of bytes read from this memory +system.physmem.bytes_read::total 9215040 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 218560 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 218560 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 6186432 # Number of bytes written to this memory +system.physmem.bytes_written::total 6186432 # Number of bytes written to this memory +system.physmem.num_reads::cpu.inst 3415 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 140570 # Number of read requests responded to by this memory +system.physmem.num_reads::total 143985 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 96663 # Number of write requests responded to by this memory +system.physmem.num_writes::total 96663 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 597266 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 24584968 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 25182234 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 597266 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 597266 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 16905860 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 16905860 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 16905860 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 597266 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 24584968 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 42088095 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 143985 # Number of read requests accepted +system.physmem.writeReqs 96663 # Number of write requests accepted +system.physmem.readBursts 143985 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 96663 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 9208192 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 6848 # Total number of bytes read from write queue +system.physmem.bytesWritten 6184704 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 9215040 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 6186432 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 107 # Number of DRAM read bursts serviced by the write queue system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 9409 # Per bank write bursts -system.physmem.perBankRdBursts::1 9017 # Per bank write bursts -system.physmem.perBankRdBursts::2 8952 # Per bank write bursts -system.physmem.perBankRdBursts::3 8679 # Per bank write bursts +system.physmem.perBankRdBursts::0 9335 # Per bank write bursts +system.physmem.perBankRdBursts::1 8992 # Per bank write bursts +system.physmem.perBankRdBursts::2 8932 # Per bank write bursts +system.physmem.perBankRdBursts::3 8655 # Per bank write bursts system.physmem.perBankRdBursts::4 9455 # Per bank write bursts -system.physmem.perBankRdBursts::5 9348 # Per bank write bursts -system.physmem.perBankRdBursts::6 8942 # Per bank write bursts -system.physmem.perBankRdBursts::7 8103 # Per bank write bursts -system.physmem.perBankRdBursts::8 8564 # Per bank write bursts -system.physmem.perBankRdBursts::9 8678 # Per bank write bursts -system.physmem.perBankRdBursts::10 8771 # Per bank write bursts -system.physmem.perBankRdBursts::11 9482 # Per bank write bursts -system.physmem.perBankRdBursts::12 9373 # Per bank write bursts -system.physmem.perBankRdBursts::13 9523 # Per bank write bursts -system.physmem.perBankRdBursts::14 8716 # Per bank write bursts -system.physmem.perBankRdBursts::15 9077 # Per bank write bursts -system.physmem.perBankWrBursts::0 6225 # Per bank write bursts -system.physmem.perBankWrBursts::1 6098 # Per bank write bursts -system.physmem.perBankWrBursts::2 6004 # Per bank write bursts -system.physmem.perBankWrBursts::3 5808 # Per bank write bursts -system.physmem.perBankWrBursts::4 6164 # Per bank write bursts -system.physmem.perBankWrBursts::5 6178 # Per bank write bursts -system.physmem.perBankWrBursts::6 6016 # Per bank write bursts -system.physmem.perBankWrBursts::7 5497 # Per bank write bursts -system.physmem.perBankWrBursts::8 5725 # Per bank write bursts -system.physmem.perBankWrBursts::9 5821 # Per bank write bursts -system.physmem.perBankWrBursts::10 5961 # Per bank write bursts -system.physmem.perBankWrBursts::11 6450 # Per bank write bursts -system.physmem.perBankWrBursts::12 6306 # Per bank write bursts -system.physmem.perBankWrBursts::13 6280 # Per bank write bursts -system.physmem.perBankWrBursts::14 5998 # Per bank write bursts -system.physmem.perBankWrBursts::15 6047 # Per bank write bursts +system.physmem.perBankRdBursts::5 9355 # Per bank write bursts +system.physmem.perBankRdBursts::6 8940 # Per bank write bursts +system.physmem.perBankRdBursts::7 8097 # Per bank write bursts +system.physmem.perBankRdBursts::8 8569 # Per bank write bursts +system.physmem.perBankRdBursts::9 8673 # Per bank write bursts +system.physmem.perBankRdBursts::10 8766 # Per bank write bursts +system.physmem.perBankRdBursts::11 9474 # Per bank write bursts +system.physmem.perBankRdBursts::12 9347 # Per bank write bursts +system.physmem.perBankRdBursts::13 9510 # Per bank write bursts +system.physmem.perBankRdBursts::14 8717 # Per bank write bursts +system.physmem.perBankRdBursts::15 9061 # Per bank write bursts +system.physmem.perBankWrBursts::0 6192 # Per bank write bursts +system.physmem.perBankWrBursts::1 6097 # Per bank write bursts +system.physmem.perBankWrBursts::2 6005 # Per bank write bursts +system.physmem.perBankWrBursts::3 5812 # Per bank write bursts +system.physmem.perBankWrBursts::4 6185 # Per bank write bursts +system.physmem.perBankWrBursts::5 6187 # Per bank write bursts +system.physmem.perBankWrBursts::6 6017 # Per bank write bursts +system.physmem.perBankWrBursts::7 5496 # Per bank write bursts +system.physmem.perBankWrBursts::8 5731 # Per bank write bursts +system.physmem.perBankWrBursts::9 5829 # Per bank write bursts +system.physmem.perBankWrBursts::10 5965 # Per bank write bursts +system.physmem.perBankWrBursts::11 6464 # Per bank write bursts +system.physmem.perBankWrBursts::12 6313 # Per bank write bursts +system.physmem.perBankWrBursts::13 6284 # Per bank write bursts +system.physmem.perBankWrBursts::14 6001 # Per bank write bursts +system.physmem.perBankWrBursts::15 6058 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 366029646000 # Total gap between requests +system.physmem.totGap 365934145500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 144213 # Read request sizes (log2) +system.physmem.readPktSize::6 143985 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 96596 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 143718 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 350 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 21 # What read queue length does an incoming req see +system.physmem.writePktSize::6 96663 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 143524 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 334 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 20 # What read queue length does an incoming req see system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see @@ -144,41 +144,41 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 2919 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 3119 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 5530 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 5685 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 5671 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 5692 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 5661 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 5688 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 5687 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 5676 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 5675 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 5679 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 5701 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 5674 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 5663 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 5657 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 5600 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 5583 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 10 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 4 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 3 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 2938 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 3097 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 5547 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 5683 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 5699 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 5674 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 5666 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 5660 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 5674 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 5679 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 5704 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 5683 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 5702 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 5694 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 5642 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 5663 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 5606 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 5586 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 15 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 9 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 4 # What write queue length does an incoming req see system.physmem.wrQLenPdf::36 2 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 2 # What write queue length does an incoming req see system.physmem.wrQLenPdf::38 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 3 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::43 3 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::44 3 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::45 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::46 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::47 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::48 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::49 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see @@ -193,112 +193,107 @@ system.physmem.wrQLenPdf::60 0 # Wh system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 65352 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 235.682213 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 156.342104 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 241.346143 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 24838 38.01% 38.01% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 18259 27.94% 65.95% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 6996 10.71% 76.65% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 7952 12.17% 88.82% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 2091 3.20% 92.02% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 1098 1.68% 93.70% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 757 1.16% 94.86% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 602 0.92% 95.78% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 2759 4.22% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 65352 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 5574 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 25.850018 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 381.983730 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-1023 5570 99.93% 99.93% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::1024-2047 3 0.05% 99.98% # Reads before turning the bus around for writes +system.physmem.bytesPerActivate::samples 65249 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 235.897316 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 156.545884 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 241.443874 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 24707 37.87% 37.87% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 18339 28.11% 65.97% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 7015 10.75% 76.72% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 7835 12.01% 88.73% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 2110 3.23% 91.96% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 1145 1.75% 93.72% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 725 1.11% 94.83% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 601 0.92% 95.75% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 2772 4.25% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 65249 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 5581 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 25.778176 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 381.924168 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-1023 5576 99.91% 99.91% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::1024-2047 4 0.07% 99.98% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::27648-28671 1 0.02% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 5574 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 5574 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 17.326516 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 17.224346 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 2.427330 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16-17 2648 47.51% 47.51% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18-19 2778 49.84% 97.34% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20-21 56 1.00% 98.35% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::22-23 28 0.50% 98.85% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::24-25 12 0.22% 99.07% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::26-27 10 0.18% 99.25% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::28-29 6 0.11% 99.35% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::30-31 9 0.16% 99.52% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::32-33 4 0.07% 99.59% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::34-35 7 0.13% 99.71% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::36-37 2 0.04% 99.75% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::40-41 4 0.07% 99.82% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::42-43 2 0.04% 99.86% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::44-45 1 0.02% 99.87% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::46-47 1 0.02% 99.89% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::50-51 1 0.02% 99.91% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::54-55 1 0.02% 99.93% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::58-59 1 0.02% 99.95% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::64-65 1 0.02% 99.96% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::70-71 1 0.02% 99.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::80-81 1 0.02% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 5574 # Writes before turning the bus around for reads -system.physmem.totQLat 1545997750 # Total ticks spent queuing -system.physmem.totMemAccLat 4247666500 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 720445000 # Total ticks spent in databus transfers -system.physmem.avgQLat 10729.46 # Average queueing delay per DRAM burst +system.physmem.rdPerTurnAround::total 5581 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 5581 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 17.315176 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 17.217549 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 2.442698 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16-17 2634 47.20% 47.20% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::18-19 2799 50.15% 97.35% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20-21 58 1.04% 98.39% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::22-23 24 0.43% 98.82% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24-25 19 0.34% 99.16% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::26-27 10 0.18% 99.34% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28-29 9 0.16% 99.50% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::30-31 9 0.16% 99.66% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::32-33 3 0.05% 99.71% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::34-35 4 0.07% 99.78% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::36-37 3 0.05% 99.84% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::40-41 4 0.07% 99.91% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::48-49 1 0.02% 99.93% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::72-73 1 0.02% 99.95% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::74-75 2 0.04% 99.98% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::92-93 1 0.02% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 5581 # Writes before turning the bus around for reads +system.physmem.totQLat 1559327000 # Total ticks spent queuing +system.physmem.totMemAccLat 4257039500 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 719390000 # Total ticks spent in databus transfers +system.physmem.avgQLat 10837.84 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 29479.46 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 25.19 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 16.89 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 25.22 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 16.89 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 29587.84 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 25.16 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 16.90 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 25.18 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 16.91 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s system.physmem.busUtil 0.33 # Data bus utilization in percentage system.physmem.busUtilRead 0.20 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.13 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 1.04 # Average read queue length when enqueuing -system.physmem.avgWrQLen 20.60 # Average write queue length when enqueuing -system.physmem.readRowHits 110923 # Number of row buffer hits during reads -system.physmem.writeRowHits 64387 # Number of row buffer hits during writes -system.physmem.readRowHitRate 76.98 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 66.66 # Row buffer hit rate for writes -system.physmem.avgGap 1519999.86 # Average gap between requests -system.physmem.pageHitRate 72.84 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 248708880 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 135704250 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 560640600 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 310761360 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 23906897040 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 47751629445 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 177727049250 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 250641390825 # Total energy per rank (pJ) -system.physmem_0.averagePower 684.767505 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 295355626000 # Time in different power states -system.physmem_0.memoryStateTime::REF 12222340000 # Time in different power states +system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing +system.physmem.avgWrQLen 20.48 # Average write queue length when enqueuing +system.physmem.readRowHits 110804 # Number of row buffer hits during reads +system.physmem.writeRowHits 64456 # Number of row buffer hits during writes +system.physmem.readRowHitRate 77.01 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 66.68 # Row buffer hit rate for writes +system.physmem.avgGap 1520619.93 # Average gap between requests +system.physmem.pageHitRate 72.86 # Row buffer hit rate, read and write combined +system.physmem_0.actEnergy 248300640 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 135481500 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 559572000 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 310819680 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 23900794320 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 47511748935 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 177881418000 # Energy for precharge background per rank (pJ) +system.physmem_0.totalEnergy 250548135075 # Total energy per rank (pJ) +system.physmem_0.averagePower 684.687479 # Core power per rank (mW) +system.physmem_0.memoryStateTime::IDLE 295615195000 # Time in different power states +system.physmem_0.memoryStateTime::REF 12219220000 # Time in different power states system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 58446120250 # Time in different power states +system.physmem_0.memoryStateTime::ACT 58096250000 # Time in different power states system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 245064960 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 133716000 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 562816800 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 314753040 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 23906897040 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 47056905180 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 178336456500 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 250556609520 # Total energy per rank (pJ) -system.physmem_1.averagePower 684.535877 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 296372694500 # Time in different power states -system.physmem_1.memoryStateTime::REF 12222340000 # Time in different power states +system.physmem_1.actEnergy 244785240 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 133563375 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 562356600 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 315174240 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 23900794320 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 46698412230 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 178594871250 # Energy for precharge background per rank (pJ) +system.physmem_1.totalEnergy 250449957255 # Total energy per rank (pJ) +system.physmem_1.averagePower 684.419183 # Core power per rank (mW) +system.physmem_1.memoryStateTime::IDLE 296806540250 # Time in different power states +system.physmem_1.memoryStateTime::REF 12219220000 # Time in different power states system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 57429294500 # Time in different power states +system.physmem_1.memoryStateTime::ACT 56906569250 # Time in different power states system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.cpu.branchPred.lookups 132485545 # Number of BP lookups -system.cpu.branchPred.condPredicted 98435425 # Number of conditional branches predicted -system.cpu.branchPred.condIncorrect 6553959 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 68727443 # Number of BTB lookups -system.cpu.branchPred.BTBHits 64816198 # Number of BTB hits +system.cpu.branchPred.lookups 132492243 # Number of BP lookups +system.cpu.branchPred.condPredicted 98438822 # Number of conditional branches predicted +system.cpu.branchPred.condIncorrect 6555205 # Number of conditional branches incorrect +system.cpu.branchPred.BTBLookups 68897926 # Number of BTB lookups +system.cpu.branchPred.BTBHits 64816869 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 94.309049 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 10006764 # Number of times the RAS was used to get a target. -system.cpu.branchPred.RASInCorrect 17617 # Number of incorrect RAS predictions. +system.cpu.branchPred.BTBHitPct 94.076662 # BTB Hit Percentage +system.cpu.branchPred.usedRAS 10008233 # Number of times the RAS was used to get a target. +system.cpu.branchPred.RASInCorrect 17907 # Number of incorrect RAS predictions. system.cpu_clk_domain.clock 500 # Clock period in ticks system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst @@ -417,98 +412,98 @@ system.cpu.itb.hits 0 # DT system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 548 # Number of system calls -system.cpu.numCycles 732059349 # number of cpu cycles simulated +system.cpu.numCycles 731868343 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.committedInsts 506582156 # Number of instructions committed system.cpu.committedOps 548695379 # Number of ops (including micro ops) committed -system.cpu.discardedOps 13911652 # Number of ops (including micro ops) which were discarded before commit +system.cpu.discardedOps 13915585 # Number of ops (including micro ops) which were discarded before commit system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching -system.cpu.cpi 1.445095 # CPI: cycles per instruction -system.cpu.ipc 0.691996 # IPC: instructions per cycle -system.cpu.tickCycles 695000552 # Number of cycles that the object actually ticked -system.cpu.idleCycles 37058797 # Total number of cycles that the object has spent stopped -system.cpu.dcache.tags.replacements 1139856 # number of replacements -system.cpu.dcache.tags.tagsinuse 4070.933719 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 171285318 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 1143952 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 149.731211 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 4900143250 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 4070.933719 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.993880 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.993880 # Average percentage of cache occupancy +system.cpu.cpi 1.444718 # CPI: cycles per instruction +system.cpu.ipc 0.692177 # IPC: instructions per cycle +system.cpu.tickCycles 695013398 # Number of cycles that the object actually ticked +system.cpu.idleCycles 36854945 # Total number of cycles that the object has spent stopped +system.cpu.dcache.tags.replacements 1139741 # number of replacements +system.cpu.dcache.tags.tagsinuse 4070.950270 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 171285752 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 1143837 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 149.746644 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 4896340500 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 4070.950270 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.993884 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.993884 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id system.cpu.dcache.tags.age_task_id_blocks_1024::0 27 # Occupied blocks per task id system.cpu.dcache.tags.age_task_id_blocks_1024::1 17 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 552 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::3 3500 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 549 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::3 3503 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 346825504 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 346825504 # Number of data accesses -system.cpu.dcache.ReadReq_hits::cpu.data 114766819 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 114766819 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 53538648 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 53538648 # number of WriteReq hits -system.cpu.dcache.SoftPFReq_hits::cpu.data 2769 # number of SoftPFReq hits -system.cpu.dcache.SoftPFReq_hits::total 2769 # number of SoftPFReq hits +system.cpu.dcache.tags.tag_accesses 346825855 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 346825855 # Number of data accesses +system.cpu.dcache.ReadReq_hits::cpu.data 114767186 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 114767186 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 53538711 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 53538711 # number of WriteReq hits +system.cpu.dcache.SoftPFReq_hits::cpu.data 2773 # number of SoftPFReq hits +system.cpu.dcache.SoftPFReq_hits::total 2773 # number of SoftPFReq hits system.cpu.dcache.LoadLockedReq_hits::cpu.data 1488541 # number of LoadLockedReq hits system.cpu.dcache.LoadLockedReq_hits::total 1488541 # number of LoadLockedReq hits system.cpu.dcache.StoreCondReq_hits::cpu.data 1488541 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 1488541 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 168305467 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 168305467 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 168308236 # number of overall hits -system.cpu.dcache.overall_hits::total 168308236 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 854784 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 854784 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 700658 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 700658 # number of WriteReq misses -system.cpu.dcache.SoftPFReq_misses::cpu.data 16 # number of SoftPFReq misses -system.cpu.dcache.SoftPFReq_misses::total 16 # number of SoftPFReq misses -system.cpu.dcache.demand_misses::cpu.data 1555442 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 1555442 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 1555458 # number of overall misses -system.cpu.dcache.overall_misses::total 1555458 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 14034932732 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 14034932732 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 22036201250 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 22036201250 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 36071133982 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 36071133982 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 36071133982 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 36071133982 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 115621603 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 115621603 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.demand_hits::cpu.data 168305897 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 168305897 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 168308670 # number of overall hits +system.cpu.dcache.overall_hits::total 168308670 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 854648 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 854648 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 700595 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 700595 # number of WriteReq misses +system.cpu.dcache.SoftPFReq_misses::cpu.data 14 # number of SoftPFReq misses +system.cpu.dcache.SoftPFReq_misses::total 14 # number of SoftPFReq misses +system.cpu.dcache.demand_misses::cpu.data 1555243 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 1555243 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 1555257 # number of overall misses +system.cpu.dcache.overall_misses::total 1555257 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 14022869000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 14022869000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 21909880500 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 21909880500 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 35932749500 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 35932749500 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 35932749500 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 35932749500 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 115621834 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 115621834 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 54239306 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 54239306 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::cpu.data 2785 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::total 2785 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::cpu.data 2787 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::total 2787 # number of SoftPFReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1488541 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::total 1488541 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::cpu.data 1488541 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 1488541 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 169860909 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 169860909 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 169863694 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 169863694 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.007393 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.007393 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.012918 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.012918 # miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.005745 # miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::total 0.005745 # miss rate for SoftPFReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.009157 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.009157 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.009157 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.009157 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16419.274029 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 16419.274029 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31450.723820 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 31450.723820 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 23190.279022 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 23190.279022 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 23190.040478 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 23190.040478 # average overall miss latency +system.cpu.dcache.demand_accesses::cpu.data 169861140 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 169861140 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 169863927 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 169863927 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.007392 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.007392 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.012917 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.012917 # miss rate for WriteReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.005023 # miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::total 0.005023 # miss rate for SoftPFReq accesses +system.cpu.dcache.demand_miss_rate::cpu.data 0.009156 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.009156 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.009156 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.009156 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16407.771387 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 16407.771387 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31273.247026 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 31273.247026 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 23104.266986 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 23104.266986 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 23104.059008 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 23104.059008 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -517,111 +512,111 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 1068580 # number of writebacks -system.cpu.dcache.writebacks::total 1068580 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 67006 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 67006 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 344497 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 344497 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 411503 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 411503 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 411503 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 411503 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 787778 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 787778 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 356161 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 356161 # number of WriteReq MSHR misses -system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 13 # number of SoftPFReq MSHR misses -system.cpu.dcache.SoftPFReq_mshr_misses::total 13 # number of SoftPFReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 1143939 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 1143939 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 1143952 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 1143952 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 11938933765 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 11938933765 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10970217000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 10970217000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1208500 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1208500 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 22909150765 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 22909150765 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 22910359265 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 22910359265 # number of overall MSHR miss cycles +system.cpu.dcache.writebacks::writebacks 1068492 # number of writebacks +system.cpu.dcache.writebacks::total 1068492 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 66944 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 66944 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 344474 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 344474 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 411418 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 411418 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 411418 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 411418 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 787704 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 787704 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 356121 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 356121 # number of WriteReq MSHR misses +system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 12 # number of SoftPFReq MSHR misses +system.cpu.dcache.SoftPFReq_mshr_misses::total 12 # number of SoftPFReq MSHR misses +system.cpu.dcache.demand_mshr_misses::cpu.data 1143825 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 1143825 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 1143837 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 1143837 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 12336256500 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 12336256500 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11129164500 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 11129164500 # number of WriteReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1374500 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1374500 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23465421000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 23465421000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23466795500 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 23466795500 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.006813 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.006813 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006566 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.006566 # mshr miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.004668 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.004668 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006735 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_miss_rate::total 0.006735 # mshr miss rate for demand accesses -system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006735 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_miss_rate::total 0.006735 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15155.200786 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15155.200786 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30801.286497 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30801.286497 # average WriteReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 92961.538462 # average SoftPFReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 92961.538462 # average SoftPFReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20026.549287 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 20026.549287 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20027.378129 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 20027.378129 # average overall mshr miss latency +system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.004306 # mshr miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.004306 # mshr miss rate for SoftPFReq accesses +system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006734 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_miss_rate::total 0.006734 # mshr miss rate for demand accesses +system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006734 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_miss_rate::total 0.006734 # mshr miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15661.030666 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15661.030666 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 31251.076179 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 31251.076179 # average WriteReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 114541.666667 # average SoftPFReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 114541.666667 # average SoftPFReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20514.869845 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 20514.869845 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20515.856280 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 20515.856280 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.icache.tags.replacements 17693 # number of replacements -system.cpu.icache.tags.tagsinuse 1189.692945 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 200785966 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 19565 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 10262.507846 # Average number of references to valid blocks. +system.cpu.icache.tags.replacements 17695 # number of replacements +system.cpu.icache.tags.tagsinuse 1189.845505 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 200793682 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 19567 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 10261.853222 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 1189.692945 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.580905 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.580905 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_blocks::cpu.inst 1189.845505 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.580979 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.580979 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 1872 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::0 41 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::1 66 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::2 53 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::3 302 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::4 1410 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::2 56 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::3 298 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::4 1411 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 0.914062 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 401630627 # Number of tag accesses -system.cpu.icache.tags.data_accesses 401630627 # Number of data accesses -system.cpu.icache.ReadReq_hits::cpu.inst 200785966 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 200785966 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 200785966 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 200785966 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 200785966 # number of overall hits -system.cpu.icache.overall_hits::total 200785966 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 19565 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 19565 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 19565 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 19565 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 19565 # number of overall misses -system.cpu.icache.overall_misses::total 19565 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 492369746 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 492369746 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 492369746 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 492369746 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 492369746 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 492369746 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 200805531 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 200805531 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 200805531 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 200805531 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 200805531 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 200805531 # number of overall (read+write) accesses +system.cpu.icache.tags.tag_accesses 401646065 # Number of tag accesses +system.cpu.icache.tags.data_accesses 401646065 # Number of data accesses +system.cpu.icache.ReadReq_hits::cpu.inst 200793682 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 200793682 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 200793682 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 200793682 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 200793682 # number of overall hits +system.cpu.icache.overall_hits::total 200793682 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 19567 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 19567 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 19567 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 19567 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 19567 # number of overall misses +system.cpu.icache.overall_misses::total 19567 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 488802000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 488802000 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 488802000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 488802000 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 488802000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 488802000 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 200813249 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 200813249 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 200813249 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 200813249 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 200813249 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 200813249 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000097 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000097 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000097 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000097 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000097 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000097 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 25165.844416 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 25165.844416 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 25165.844416 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 25165.844416 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 25165.844416 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 25165.844416 # average overall miss latency +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 24980.937292 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 24980.937292 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 24980.937292 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 24980.937292 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 24980.937292 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 24980.937292 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -630,122 +625,128 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 19565 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 19565 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 19565 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 19565 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 19565 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 19565 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 461635754 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 461635754 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 461635754 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 461635754 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 461635754 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 461635754 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 19567 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 19567 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 19567 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 19567 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 19567 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 19567 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 469235000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 469235000 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 469235000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 469235000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 469235000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 469235000 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000097 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000097 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000097 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000097 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000097 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000097 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 23594.978482 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 23594.978482 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 23594.978482 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 23594.978482 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 23594.978482 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 23594.978482 # average overall mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 23980.937292 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 23980.937292 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 23980.937292 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 23980.937292 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 23980.937292 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 23980.937292 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.tags.replacements 111459 # number of replacements -system.cpu.l2cache.tags.tagsinuse 27647.084057 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 1684517 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 142645 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 11.809156 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 163718172500 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 23519.494662 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 390.390983 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 3737.198412 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.717758 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.011914 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.114050 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.843722 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_task_id_blocks::1024 31186 # Occupied blocks per task id +system.cpu.l2cache.tags.replacements 111231 # number of replacements +system.cpu.l2cache.tags.tagsinuse 27646.288282 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 1766920 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 142419 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 12.406491 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 163672087500 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 23475.151417 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 389.993821 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 3781.143044 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.716405 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.011902 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.115391 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.843698 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_task_id_blocks::1024 31188 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::0 68 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 321 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 4936 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 25861 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_percent::1024 0.951721 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 18355835 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 18355835 # Number of data accesses -system.cpu.l2cache.ReadReq_hits::cpu.inst 16103 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.data 747676 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 763779 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 1068580 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 1068580 # number of Writeback hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 255508 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 255508 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.inst 16103 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 1003184 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 1019287 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.inst 16103 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 1003184 # number of overall hits -system.cpu.l2cache.overall_hits::total 1019287 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.inst 3462 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 39862 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 43324 # number of ReadReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 100906 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 100906 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.inst 3462 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 140768 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 144230 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 3462 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 140768 # number of overall misses -system.cpu.l2cache.overall_misses::total 144230 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 272932750 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 3295008250 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 3567941000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 7933719500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 7933719500 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 272932750 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 11228727750 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 11501660500 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 272932750 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 11228727750 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 11501660500 # number of overall miss cycles -system.cpu.l2cache.ReadReq_accesses::cpu.inst 19565 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.data 787538 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::total 807103 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 1068580 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 1068580 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 356414 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 356414 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 19565 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 1143952 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 1163517 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 19565 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 1143952 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 1163517 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.176949 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.050616 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.053678 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.283115 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.283115 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.176949 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.123054 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.123960 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.176949 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.123054 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.123960 # miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 78836.727325 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 82660.384577 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::total 82354.837965 # average ReadReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 78624.853824 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 78624.853824 # average ReadExReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78836.727325 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 79767.615864 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 79745.271441 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78836.727325 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 79767.615864 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 79745.271441 # average overall miss latency +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 322 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 4931 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 25867 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_percent::1024 0.951782 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.tag_accesses 19026681 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 19026681 # Number of data accesses +system.cpu.l2cache.Writeback_hits::writebacks 1068492 # number of Writeback hits +system.cpu.l2cache.Writeback_hits::total 1068492 # number of Writeback hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 255561 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 255561 # number of ReadExReq hits +system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 16150 # number of ReadCleanReq hits +system.cpu.l2cache.ReadCleanReq_hits::total 16150 # number of ReadCleanReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 747691 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 747691 # number of ReadSharedReq hits +system.cpu.l2cache.demand_hits::cpu.inst 16150 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 1003252 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 1019402 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.inst 16150 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 1003252 # number of overall hits +system.cpu.l2cache.overall_hits::total 1019402 # number of overall hits +system.cpu.l2cache.ReadExReq_misses::cpu.data 100813 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 100813 # number of ReadExReq misses +system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 3417 # number of ReadCleanReq misses +system.cpu.l2cache.ReadCleanReq_misses::total 3417 # number of ReadCleanReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.data 39772 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::total 39772 # number of ReadSharedReq misses +system.cpu.l2cache.demand_misses::cpu.inst 3417 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 140585 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 144002 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 3417 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 140585 # number of overall misses +system.cpu.l2cache.overall_misses::total 144002 # number of overall misses +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 7914075500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 7914075500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 270270000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 270270000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 3286332500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 3286332500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 270270000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 11200408000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 11470678000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 270270000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 11200408000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 11470678000 # number of overall miss cycles +system.cpu.l2cache.Writeback_accesses::writebacks 1068492 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::total 1068492 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 356374 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 356374 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 19567 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::total 19567 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 787463 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 787463 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.inst 19567 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 1143837 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 1163404 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 19567 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 1143837 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 1163404 # number of overall (read+write) accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.282885 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.282885 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.174631 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.174631 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.050506 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.050506 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.174631 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.122906 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.123776 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.174631 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.122906 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.123776 # miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 78502.529436 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 78502.529436 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79095.697981 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79095.697981 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 82629.299507 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 82629.299507 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79095.697981 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 79670.007469 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 79656.379773 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79095.697981 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 79670.007469 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 79656.379773 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -754,114 +755,126 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 96596 # number of writebacks -system.cpu.l2cache.writebacks::total 96596 # number of writebacks -system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 2 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 15 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::total 17 # number of ReadReq MSHR hits +system.cpu.l2cache.writebacks::writebacks 96663 # number of writebacks +system.cpu.l2cache.writebacks::total 96663 # number of writebacks +system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 2 # number of ReadCleanReq MSHR hits +system.cpu.l2cache.ReadCleanReq_mshr_hits::total 2 # number of ReadCleanReq MSHR hits +system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 15 # number of ReadSharedReq MSHR hits +system.cpu.l2cache.ReadSharedReq_mshr_hits::total 15 # number of ReadSharedReq MSHR hits system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits system.cpu.l2cache.demand_mshr_hits::cpu.data 15 # number of demand (read+write) MSHR hits system.cpu.l2cache.demand_mshr_hits::total 17 # number of demand (read+write) MSHR hits system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits system.cpu.l2cache.overall_mshr_hits::cpu.data 15 # number of overall MSHR hits system.cpu.l2cache.overall_mshr_hits::total 17 # number of overall MSHR hits -system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3460 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 39847 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 43307 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 100906 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 100906 # number of ReadExReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 3460 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 140753 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 144213 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 3460 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 140753 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 144213 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 229496250 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2794594500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3024090750 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 6671817000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 6671817000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 229496250 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9466411500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 9695907750 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 229496250 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9466411500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 9695907750 # number of overall MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.176846 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.050597 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.053657 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.283115 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.283115 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.176846 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.123041 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.123946 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.176846 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.123041 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.123946 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 66328.395954 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 70133.121690 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 69829.144249 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 66119.130676 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 66119.130676 # average ReadExReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66328.395954 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 67255.486562 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 67233.243536 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66328.395954 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 67255.486562 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 67233.243536 # average overall mshr miss latency +system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 1183 # number of CleanEvict MSHR misses +system.cpu.l2cache.CleanEvict_mshr_misses::total 1183 # number of CleanEvict MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 100813 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 100813 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 3415 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::total 3415 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 39757 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::total 39757 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 3415 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 140570 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 143985 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 3415 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 140570 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 143985 # number of overall MSHR misses +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 6905945500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 6905945500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 235984000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 235984000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 2887628500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 2887628500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 235984000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9793574000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 10029558000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 235984000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9793574000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 10029558000 # number of overall MSHR miss cycles +system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses +system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.282885 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.282885 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.174529 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.174529 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.050487 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.050487 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.174529 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.122893 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.123762 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.174529 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.122893 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.123762 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 68502.529436 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 68502.529436 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69102.196193 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69102.196193 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 72631.951606 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 72631.951606 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69102.196193 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 69670.441773 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 69656.964267 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69102.196193 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 69670.441773 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 69656.964267 # average overall mshr miss latency system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.toL2Bus.trans_dist::ReadReq 807103 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadResp 807103 # Transaction distribution -system.cpu.toL2Bus.trans_dist::Writeback 1068580 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 356414 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 356414 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 39130 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3356484 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 3395614 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1252160 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 141602048 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 142854208 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 0 # Total snoops (count) -system.cpu.toL2Bus.snoop_fanout::samples 2232097 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram +system.cpu.toL2Bus.trans_dist::ReadResp 807030 # Transaction distribution +system.cpu.toL2Bus.trans_dist::Writeback 1165155 # Transaction distribution +system.cpu.toL2Bus.trans_dist::CleanEvict 98658 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 356374 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 356374 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadCleanReq 19567 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 787463 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 56593 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3422797 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 3479390 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1252288 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 141589056 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 142841344 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 111231 # Total snoops (count) +system.cpu.toL2Bus.snoop_fanout::samples 2432071 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 1.045735 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.208910 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 2232097 100.00% 100.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 2320840 95.43% 95.43% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::2 111231 4.57% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 2232097 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 2184628500 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::total 2432071 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 2228912000 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 0.6 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 30040746 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer0.occupancy 29351498 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 1744732235 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.occupancy 1715762985 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 0.5 # Layer utilization (%) -system.membus.trans_dist::ReadReq 43307 # Transaction distribution -system.membus.trans_dist::ReadResp 43307 # Transaction distribution -system.membus.trans_dist::Writeback 96596 # Transaction distribution -system.membus.trans_dist::ReadExReq 100906 # Transaction distribution -system.membus.trans_dist::ReadExResp 100906 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 385022 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 385022 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15411776 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 15411776 # Cumulative packet size per connected master and slave (bytes) +system.membus.trans_dist::ReadResp 43172 # Transaction distribution +system.membus.trans_dist::Writeback 96663 # Transaction distribution +system.membus.trans_dist::CleanEvict 13165 # Transaction distribution +system.membus.trans_dist::ReadExReq 100813 # Transaction distribution +system.membus.trans_dist::ReadExResp 100813 # Transaction distribution +system.membus.trans_dist::ReadSharedReq 43172 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 397798 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 397798 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15401472 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 15401472 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) -system.membus.snoop_fanout::samples 240809 # Request fanout histogram +system.membus.snoop_fanout::samples 253813 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::0 240809 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::0 253813 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram -system.membus.snoop_fanout::total 240809 # Request fanout histogram -system.membus.reqLayer0.occupancy 679106500 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 253813 # Request fanout histogram +system.membus.reqLayer0.occupancy 683218000 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.2 # Layer utilization (%) -system.membus.respLayer1.occupancy 765494750 # Layer occupancy (ticks) +system.membus.respLayer1.occupancy 764295250 # Layer occupancy (ticks) system.membus.respLayer1.utilization 0.2 # Layer utilization (%) ---------- End Simulation Statistics ---------- diff --git a/tests/long/se/20.parser/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/20.parser/ref/arm/linux/o3-timing/stats.txt index 12498d68b..7cef0aacd 100644 --- a/tests/long/se/20.parser/ref/arm/linux/o3-timing/stats.txt +++ b/tests/long/se/20.parser/ref/arm/linux/o3-timing/stats.txt @@ -1,120 +1,120 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.233457 # Number of seconds simulated -sim_ticks 233457400500 # Number of ticks simulated -final_tick 233457400500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.233283 # Number of seconds simulated +sim_ticks 233282768000 # Number of ticks simulated +final_tick 233282768000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 140578 # Simulator instruction rate (inst/s) -host_op_rate 152296 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 64957541 # Simulator tick rate (ticks/s) -host_mem_usage 319412 # Number of bytes of host memory used -host_seconds 3594.00 # Real time elapsed on the host +host_inst_rate 136250 # Simulator instruction rate (inst/s) +host_op_rate 147606 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 62910352 # Simulator tick rate (ticks/s) +host_mem_usage 320784 # Number of bytes of host memory used +host_seconds 3708.18 # Real time elapsed on the host sim_insts 505237724 # Number of instructions simulated sim_ops 547350945 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.bytes_read::cpu.inst 691264 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 9218304 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.l2cache.prefetcher 16465984 # Number of bytes read from this memory -system.physmem.bytes_read::total 26375552 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 691264 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 691264 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 18705216 # Number of bytes written to this memory -system.physmem.bytes_written::total 18705216 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 10801 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 144036 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.l2cache.prefetcher 257281 # Number of read requests responded to by this memory -system.physmem.num_reads::total 412118 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 292269 # Number of write requests responded to by this memory -system.physmem.num_writes::total 292269 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 2960986 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 39486022 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.l2cache.prefetcher 70531000 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 112978008 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 2960986 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 2960986 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 80122609 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 80122609 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 80122609 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 2960986 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 39486022 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.l2cache.prefetcher 70531000 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 193100617 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 412118 # Number of read requests accepted -system.physmem.writeReqs 292269 # Number of write requests accepted -system.physmem.readBursts 412118 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 292269 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 26236672 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 138880 # Total number of bytes read from write queue -system.physmem.bytesWritten 18703040 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 26375552 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 18705216 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 2170 # Number of DRAM read bursts serviced by the write queue -system.physmem.mergedWrBursts 5 # Number of DRAM write bursts merged with an existing one +system.physmem.bytes_read::cpu.inst 683136 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 9221056 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.l2cache.prefetcher 16463744 # Number of bytes read from this memory +system.physmem.bytes_read::total 26367936 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 683136 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 683136 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 18705728 # Number of bytes written to this memory +system.physmem.bytes_written::total 18705728 # Number of bytes written to this memory +system.physmem.num_reads::cpu.inst 10674 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 144079 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.l2cache.prefetcher 257246 # Number of read requests responded to by this memory +system.physmem.num_reads::total 411999 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 292277 # Number of write requests responded to by this memory +system.physmem.num_writes::total 292277 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 2928360 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 39527377 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.l2cache.prefetcher 70574197 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 113029935 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 2928360 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 2928360 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 80184782 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 80184782 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 80184782 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 2928360 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 39527377 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.l2cache.prefetcher 70574197 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 193214717 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 411999 # Number of read requests accepted +system.physmem.writeReqs 292277 # Number of write requests accepted +system.physmem.readBursts 411999 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 292277 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 26229824 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 138112 # Total number of bytes read from write queue +system.physmem.bytesWritten 18703872 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 26367936 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 18705728 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 2158 # Number of DRAM read bursts serviced by the write queue +system.physmem.mergedWrBursts 4 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 3 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 26483 # Per bank write bursts -system.physmem.perBankRdBursts::1 25520 # Per bank write bursts -system.physmem.perBankRdBursts::2 25375 # Per bank write bursts -system.physmem.perBankRdBursts::3 24791 # Per bank write bursts -system.physmem.perBankRdBursts::4 27157 # Per bank write bursts -system.physmem.perBankRdBursts::5 26569 # Per bank write bursts -system.physmem.perBankRdBursts::6 25228 # Per bank write bursts -system.physmem.perBankRdBursts::7 24398 # Per bank write bursts -system.physmem.perBankRdBursts::8 25772 # Per bank write bursts -system.physmem.perBankRdBursts::9 24727 # Per bank write bursts -system.physmem.perBankRdBursts::10 25014 # Per bank write bursts -system.physmem.perBankRdBursts::11 25991 # Per bank write bursts -system.physmem.perBankRdBursts::12 26422 # Per bank write bursts -system.physmem.perBankRdBursts::13 25825 # Per bank write bursts -system.physmem.perBankRdBursts::14 25184 # Per bank write bursts -system.physmem.perBankRdBursts::15 25492 # Per bank write bursts -system.physmem.perBankWrBursts::0 18766 # Per bank write bursts -system.physmem.perBankWrBursts::1 18282 # Per bank write bursts -system.physmem.perBankWrBursts::2 18016 # Per bank write bursts -system.physmem.perBankWrBursts::3 18022 # Per bank write bursts -system.physmem.perBankWrBursts::4 18772 # Per bank write bursts -system.physmem.perBankWrBursts::5 18348 # Per bank write bursts -system.physmem.perBankWrBursts::6 17902 # Per bank write bursts -system.physmem.perBankWrBursts::7 17779 # Per bank write bursts -system.physmem.perBankWrBursts::8 18029 # Per bank write bursts -system.physmem.perBankWrBursts::9 17785 # Per bank write bursts -system.physmem.perBankWrBursts::10 18061 # Per bank write bursts -system.physmem.perBankWrBursts::11 18677 # Per bank write bursts -system.physmem.perBankWrBursts::12 18741 # Per bank write bursts -system.physmem.perBankWrBursts::13 18309 # Per bank write bursts -system.physmem.perBankWrBursts::14 18406 # Per bank write bursts -system.physmem.perBankWrBursts::15 18340 # Per bank write bursts +system.physmem.perBankRdBursts::0 26728 # Per bank write bursts +system.physmem.perBankRdBursts::1 25477 # Per bank write bursts +system.physmem.perBankRdBursts::2 25253 # Per bank write bursts +system.physmem.perBankRdBursts::3 24678 # Per bank write bursts +system.physmem.perBankRdBursts::4 27151 # Per bank write bursts +system.physmem.perBankRdBursts::5 26546 # Per bank write bursts +system.physmem.perBankRdBursts::6 25195 # Per bank write bursts +system.physmem.perBankRdBursts::7 24195 # Per bank write bursts +system.physmem.perBankRdBursts::8 25840 # Per bank write bursts +system.physmem.perBankRdBursts::9 24882 # Per bank write bursts +system.physmem.perBankRdBursts::10 24886 # Per bank write bursts +system.physmem.perBankRdBursts::11 26093 # Per bank write bursts +system.physmem.perBankRdBursts::12 26302 # Per bank write bursts +system.physmem.perBankRdBursts::13 26067 # Per bank write bursts +system.physmem.perBankRdBursts::14 24895 # Per bank write bursts +system.physmem.perBankRdBursts::15 25653 # Per bank write bursts +system.physmem.perBankWrBursts::0 18973 # Per bank write bursts +system.physmem.perBankWrBursts::1 18287 # Per bank write bursts +system.physmem.perBankWrBursts::2 17868 # Per bank write bursts +system.physmem.perBankWrBursts::3 17935 # Per bank write bursts +system.physmem.perBankWrBursts::4 18795 # Per bank write bursts +system.physmem.perBankWrBursts::5 18319 # Per bank write bursts +system.physmem.perBankWrBursts::6 17931 # Per bank write bursts +system.physmem.perBankWrBursts::7 17655 # Per bank write bursts +system.physmem.perBankWrBursts::8 18179 # Per bank write bursts +system.physmem.perBankWrBursts::9 17927 # Per bank write bursts +system.physmem.perBankWrBursts::10 17987 # Per bank write bursts +system.physmem.perBankWrBursts::11 18662 # Per bank write bursts +system.physmem.perBankWrBursts::12 18697 # Per bank write bursts +system.physmem.perBankWrBursts::13 18344 # Per bank write bursts +system.physmem.perBankWrBursts::14 18231 # Per bank write bursts +system.physmem.perBankWrBursts::15 18458 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 233457328000 # Total gap between requests +system.physmem.totGap 233282750000 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 412118 # Read request sizes (log2) +system.physmem.readPktSize::6 411999 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 292269 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 312558 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 47724 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 13293 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 9298 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 7441 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::5 6251 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::6 5340 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::7 4463 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::8 3424 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::9 80 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::10 33 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::11 20 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::12 15 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::13 8 # What read queue length does an incoming req see +system.physmem.writePktSize::6 292277 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 312898 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 47873 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 13110 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 9133 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 7330 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::5 6176 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::6 5273 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::7 4418 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::8 3450 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::9 96 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::10 40 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::11 27 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::12 11 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::13 6 # What read queue length does an incoming req see system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see @@ -148,31 +148,31 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 6182 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 6474 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 13223 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 15385 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 16372 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 16921 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 17187 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 17398 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 17646 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 17900 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 17983 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 18306 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 18464 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 18800 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 19851 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 18588 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 17807 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 17526 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 138 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 56 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 24 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 8 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 6 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 3 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 6395 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 6689 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 13204 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 15353 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 16370 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 16918 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 17192 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 17443 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 17610 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 17839 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 18048 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 18366 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 18616 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 18818 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 19964 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 18185 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 17613 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 17459 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 108 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 40 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 19 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 6 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 3 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see @@ -197,101 +197,102 @@ system.physmem.wrQLenPdf::60 0 # Wh system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 306919 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 146.415804 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 102.989110 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 182.052610 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 184181 60.01% 60.01% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 81968 26.71% 86.72% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 16622 5.42% 92.13% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 7343 2.39% 94.52% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 4784 1.56% 96.08% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 2292 0.75% 96.83% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 1776 0.58% 97.41% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 1536 0.50% 97.91% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 6417 2.09% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 306919 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 17350 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 23.626628 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 116.525366 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-511 17349 99.99% 99.99% # Reads before turning the bus around for writes +system.physmem.bytesPerActivate::samples 306889 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 146.413224 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 102.997180 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 182.093051 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 184151 60.01% 60.01% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 82036 26.73% 86.74% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 16582 5.40% 92.14% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 7394 2.41% 94.55% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 4756 1.55% 96.10% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 2254 0.73% 96.83% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 1661 0.54% 97.38% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 1625 0.53% 97.90% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 6430 2.10% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 306889 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 17312 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 23.673001 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 116.829793 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-511 17311 99.99% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::14848-15359 1 0.01% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 17350 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 17350 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 16.843516 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 16.802727 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 1.214220 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 10753 61.98% 61.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 289 1.67% 63.64% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 5387 31.05% 94.69% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 614 3.54% 98.23% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 106 0.61% 98.84% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 63 0.36% 99.20% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::22 46 0.27% 99.47% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::23 45 0.26% 99.73% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::24 29 0.17% 99.90% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::25 12 0.07% 99.97% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::26 6 0.03% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 17350 # Writes before turning the bus around for reads -system.physmem.totQLat 9548241731 # Total ticks spent queuing -system.physmem.totMemAccLat 17234766731 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 2049740000 # Total ticks spent in databus transfers -system.physmem.avgQLat 23291.35 # Average queueing delay per DRAM burst +system.physmem.rdPerTurnAround::total 17312 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 17312 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 16.881238 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 16.838780 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 1.240848 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16 10485 60.56% 60.56% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::17 306 1.77% 62.33% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::18 5502 31.78% 94.11% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::19 671 3.88% 97.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20 134 0.77% 98.76% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::21 74 0.43% 99.19% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::22 42 0.24% 99.43% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::23 45 0.26% 99.69% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24 29 0.17% 99.86% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::25 14 0.08% 99.94% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::26 9 0.05% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28 1 0.01% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 17312 # Writes before turning the bus around for reads +system.physmem.totQLat 9036310212 # Total ticks spent queuing +system.physmem.totMemAccLat 16720828962 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 2049205000 # Total ticks spent in databus transfers +system.physmem.avgQLat 22048.33 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 42041.35 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 112.38 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 80.11 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 112.98 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 80.12 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 40798.33 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 112.44 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 80.18 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 113.03 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 80.18 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s system.physmem.busUtil 1.50 # Data bus utilization in percentage system.physmem.busUtilRead 0.88 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.63 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 1.16 # Average read queue length when enqueuing -system.physmem.avgWrQLen 21.73 # Average write queue length when enqueuing -system.physmem.readRowHits 299652 # Number of row buffer hits during reads -system.physmem.writeRowHits 95604 # Number of row buffer hits during writes -system.physmem.readRowHitRate 73.10 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 32.71 # Row buffer hit rate for writes -system.physmem.avgGap 331433.33 # Average gap between requests +system.physmem.avgRdQLen 1.15 # Average read queue length when enqueuing +system.physmem.avgWrQLen 21.78 # Average write queue length when enqueuing +system.physmem.readRowHits 299552 # Number of row buffer hits during reads +system.physmem.writeRowHits 95641 # Number of row buffer hits during writes +system.physmem.readRowHitRate 73.09 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 32.72 # Row buffer hit rate for writes +system.physmem.avgGap 331237.68 # Average gap between requests system.physmem.pageHitRate 56.29 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 1157927400 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 631805625 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 1602907800 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 945308880 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 15248154480 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 75190255245 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 74116872000 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 168893231430 # Total energy per rank (pJ) -system.physmem_0.averagePower 723.449687 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 122769601530 # Time in different power states -system.physmem_0.memoryStateTime::REF 7795580000 # Time in different power states +system.physmem_0.actEnergy 1156763160 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 631170375 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 1600435200 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 944401680 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 15236457600 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 74473770375 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 74637909000 # Energy for precharge background per rank (pJ) +system.physmem_0.totalEnergy 168680907390 # Total energy per rank (pJ) +system.physmem_0.averagePower 723.094931 # Core power per rank (mW) +system.physmem_0.memoryStateTime::IDLE 123643637069 # Time in different power states +system.physmem_0.memoryStateTime::REF 7789600000 # Time in different power states system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 102890225970 # Time in different power states +system.physmem_0.memoryStateTime::ACT 101845250931 # Time in different power states system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 1162259280 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 634169250 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 1594382400 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 948263760 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 15248154480 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 74130386985 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 75046581000 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 168764197155 # Total energy per rank (pJ) -system.physmem_1.averagePower 722.896972 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 124323822632 # Time in different power states -system.physmem_1.memoryStateTime::REF 7795580000 # Time in different power states +system.physmem_1.actEnergy 1163007720 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 634577625 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 1595802000 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 949158000 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 15236457600 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 74040443550 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 75018020250 # Energy for precharge background per rank (pJ) +system.physmem_1.totalEnergy 168637466745 # Total energy per rank (pJ) +system.physmem_1.averagePower 722.908711 # Core power per rank (mW) +system.physmem_1.memoryStateTime::IDLE 124281047938 # Time in different power states +system.physmem_1.memoryStateTime::REF 7789600000 # Time in different power states system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 101336607368 # Time in different power states +system.physmem_1.memoryStateTime::ACT 101208398062 # Time in different power states system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.cpu.branchPred.lookups 175097732 # Number of BP lookups -system.cpu.branchPred.condPredicted 131341907 # Number of conditional branches predicted -system.cpu.branchPred.condIncorrect 7444118 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 90491460 # Number of BTB lookups -system.cpu.branchPred.BTBHits 83879546 # Number of BTB hits +system.cpu.branchPred.lookups 175089811 # Number of BP lookups +system.cpu.branchPred.condPredicted 131337021 # Number of conditional branches predicted +system.cpu.branchPred.condIncorrect 7444155 # Number of conditional branches incorrect +system.cpu.branchPred.BTBLookups 90376647 # Number of BTB lookups +system.cpu.branchPred.BTBHits 83876100 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 92.693328 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 12111412 # Number of times the RAS was used to get a target. -system.cpu.branchPred.RASInCorrect 104155 # Number of incorrect RAS predictions. +system.cpu.branchPred.BTBHitPct 92.807271 # BTB Hit Percentage +system.cpu.branchPred.usedRAS 12110019 # Number of times the RAS was used to get a target. +system.cpu.branchPred.RASInCorrect 104160 # Number of incorrect RAS predictions. system.cpu_clk_domain.clock 500 # Clock period in ticks system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst @@ -410,129 +411,129 @@ system.cpu.itb.hits 0 # DT system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 548 # Number of system calls -system.cpu.numCycles 466914802 # number of cpu cycles simulated +system.cpu.numCycles 466565537 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.fetch.icacheStallCycles 7831702 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 731836126 # Number of instructions fetch has processed -system.cpu.fetch.Branches 175097732 # Number of branches that fetch encountered -system.cpu.fetch.predictedBranches 95990958 # Number of branches that fetch has predicted taken -system.cpu.fetch.Cycles 450721779 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.SquashCycles 14940955 # Number of cycles fetch has spent squashing -system.cpu.fetch.MiscStallCycles 5640 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.PendingTrapStallCycles 179 # Number of stall cycles due to pending traps -system.cpu.fetch.IcacheWaitRetryStallCycles 13551 # Number of stall cycles due to full MSHR -system.cpu.fetch.CacheLines 236729658 # Number of cache lines fetched -system.cpu.fetch.IcacheSquashes 34605 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.rateDist::samples 466043328 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 1.700638 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 1.179812 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.icacheStallCycles 7838065 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.Insts 731795546 # Number of instructions fetch has processed +system.cpu.fetch.Branches 175089811 # Number of branches that fetch encountered +system.cpu.fetch.predictedBranches 95986119 # Number of branches that fetch has predicted taken +system.cpu.fetch.Cycles 450385778 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.SquashCycles 14940817 # Number of cycles fetch has spent squashing +system.cpu.fetch.MiscStallCycles 5837 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.PendingTrapStallCycles 243 # Number of stall cycles due to pending traps +system.cpu.fetch.IcacheWaitRetryStallCycles 14677 # Number of stall cycles due to full MSHR +system.cpu.fetch.CacheLines 236716672 # Number of cache lines fetched +system.cpu.fetch.IcacheSquashes 34578 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.rateDist::samples 465715008 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 1.701748 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 1.179403 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 94098707 20.19% 20.19% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 132700679 28.47% 48.66% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 57861600 12.42% 61.08% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 181382342 38.92% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 93791115 20.14% 20.14% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 132693411 28.49% 48.63% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 57855471 12.42% 61.05% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 181375011 38.95% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 466043328 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.branchRate 0.375010 # Number of branch fetches per cycle -system.cpu.fetch.rate 1.567387 # Number of inst fetches per cycle -system.cpu.decode.IdleCycles 32400238 # Number of cycles decode is idle -system.cpu.decode.BlockedCycles 117626282 # Number of cycles decode is blocked -system.cpu.decode.RunCycles 286962359 # Number of cycles decode is running -system.cpu.decode.UnblockCycles 22072426 # Number of cycles decode is unblocking -system.cpu.decode.SquashCycles 6982023 # Number of cycles decode is squashing -system.cpu.decode.BranchResolved 24050963 # Number of times decode resolved a branch -system.cpu.decode.BranchMispred 496269 # Number of times decode detected a branch misprediction -system.cpu.decode.DecodedInsts 715816443 # Number of instructions handled by decode -system.cpu.decode.SquashedInsts 29997814 # Number of squashed instructions handled by decode -system.cpu.rename.SquashCycles 6982023 # Number of cycles rename is squashing -system.cpu.rename.IdleCycles 63475472 # Number of cycles rename is idle -system.cpu.rename.BlockCycles 54498348 # Number of cycles rename is blocking -system.cpu.rename.serializeStallCycles 40339589 # count of cycles rename stalled for serializing inst -system.cpu.rename.RunCycles 276580199 # Number of cycles rename is running -system.cpu.rename.UnblockCycles 24167697 # Number of cycles rename is unblocking -system.cpu.rename.RenamedInsts 686605984 # Number of instructions processed by rename -system.cpu.rename.SquashedInsts 13334781 # Number of squashed instructions processed by rename -system.cpu.rename.ROBFullEvents 9429797 # Number of times rename has blocked due to ROB full -system.cpu.rename.IQFullEvents 2386503 # Number of times rename has blocked due to IQ full -system.cpu.rename.LQFullEvents 1670701 # Number of times rename has blocked due to LQ full -system.cpu.rename.SQFullEvents 1903283 # Number of times rename has blocked due to SQ full -system.cpu.rename.RenamedOperands 831017415 # Number of destination operands rename has renamed -system.cpu.rename.RenameLookups 3019232506 # Number of register rename lookups that rename has made -system.cpu.rename.int_rename_lookups 723934620 # Number of integer rename lookups +system.cpu.fetch.rateDist::total 465715008 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.branchRate 0.375274 # Number of branch fetches per cycle +system.cpu.fetch.rate 1.568473 # Number of inst fetches per cycle +system.cpu.decode.IdleCycles 32367511 # Number of cycles decode is idle +system.cpu.decode.BlockedCycles 117249871 # Number of cycles decode is blocked +system.cpu.decode.RunCycles 287084329 # Number of cycles decode is running +system.cpu.decode.UnblockCycles 22031549 # Number of cycles decode is unblocking +system.cpu.decode.SquashCycles 6981748 # Number of cycles decode is squashing +system.cpu.decode.BranchResolved 24050134 # Number of times decode resolved a branch +system.cpu.decode.BranchMispred 496459 # Number of times decode detected a branch misprediction +system.cpu.decode.DecodedInsts 715800999 # Number of instructions handled by decode +system.cpu.decode.SquashedInsts 30008433 # Number of squashed instructions handled by decode +system.cpu.rename.SquashCycles 6981748 # Number of cycles rename is squashing +system.cpu.rename.IdleCycles 63425626 # Number of cycles rename is idle +system.cpu.rename.BlockCycles 54212557 # Number of cycles rename is blocking +system.cpu.rename.serializeStallCycles 40336788 # count of cycles rename stalled for serializing inst +system.cpu.rename.RunCycles 276681526 # Number of cycles rename is running +system.cpu.rename.UnblockCycles 24076763 # Number of cycles rename is unblocking +system.cpu.rename.RenamedInsts 686589929 # Number of instructions processed by rename +system.cpu.rename.SquashedInsts 13340569 # Number of squashed instructions processed by rename +system.cpu.rename.ROBFullEvents 9410638 # Number of times rename has blocked due to ROB full +system.cpu.rename.IQFullEvents 2384158 # Number of times rename has blocked due to IQ full +system.cpu.rename.LQFullEvents 1669115 # Number of times rename has blocked due to LQ full +system.cpu.rename.SQFullEvents 1841927 # Number of times rename has blocked due to SQ full +system.cpu.rename.RenamedOperands 831018421 # Number of destination operands rename has renamed +system.cpu.rename.RenameLookups 3019159141 # Number of register rename lookups that rename has made +system.cpu.rename.int_rename_lookups 723918647 # Number of integer rename lookups system.cpu.rename.fp_rename_lookups 416 # Number of floating rename lookups system.cpu.rename.CommittedMaps 654123751 # Number of HB maps that are committed -system.cpu.rename.UndoneMaps 176893664 # Number of HB maps that are undone due to squashing -system.cpu.rename.serializingInsts 1544707 # count of serializing insts renamed -system.cpu.rename.tempSerializingInsts 1534925 # count of temporary serializing insts renamed -system.cpu.rename.skidInsts 42378773 # count of insts added to the skid buffer -system.cpu.memDep0.insertedLoads 143528821 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 67986057 # Number of stores inserted to the mem dependence unit. -system.cpu.memDep0.conflictingLoads 12870746 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 11400164 # Number of conflicting stores. -system.cpu.iq.iqInstsAdded 668175203 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqNonSpecInstsAdded 2978333 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqInstsIssued 610240343 # Number of instructions issued -system.cpu.iq.iqSquashedInstsIssued 5850286 # Number of squashed instructions issued -system.cpu.iq.iqSquashedInstsExamined 123802591 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedOperandsExamined 319329527 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.iq.iqSquashedNonSpecRemoved 701 # Number of squashed non-spec instructions that were removed -system.cpu.iq.issued_per_cycle::samples 466043328 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::mean 1.309407 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::stdev 1.101734 # Number of insts issued each cycle +system.cpu.rename.UndoneMaps 176894670 # Number of HB maps that are undone due to squashing +system.cpu.rename.serializingInsts 1544698 # count of serializing insts renamed +system.cpu.rename.tempSerializingInsts 1534992 # count of temporary serializing insts renamed +system.cpu.rename.skidInsts 42289780 # count of insts added to the skid buffer +system.cpu.memDep0.insertedLoads 143526215 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 67981217 # Number of stores inserted to the mem dependence unit. +system.cpu.memDep0.conflictingLoads 12855514 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 11197113 # Number of conflicting stores. +system.cpu.iq.iqInstsAdded 668159255 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqNonSpecInstsAdded 2978326 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqInstsIssued 610231748 # Number of instructions issued +system.cpu.iq.iqSquashedInstsIssued 5860169 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 123786636 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedOperandsExamined 319274742 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.iqSquashedNonSpecRemoved 694 # Number of squashed non-spec instructions that were removed +system.cpu.iq.issued_per_cycle::samples 465715008 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::mean 1.310312 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::stdev 1.101358 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::0 148928880 31.96% 31.96% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::1 101192205 21.71% 53.67% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::2 145640431 31.25% 84.92% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::3 63360456 13.60% 98.51% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::4 6920872 1.49% 100.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::5 484 0.00% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::0 148574576 31.90% 31.90% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::1 101171602 21.72% 53.63% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::2 145766544 31.30% 84.93% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::3 63282576 13.59% 98.51% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::4 6919220 1.49% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::5 490 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::total 466043328 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::total 465715008 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.fu_full::IntAlu 71964986 53.01% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::IntMult 30 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::IntDiv 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatAdd 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCmp 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCvt 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatMult 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatDiv 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatSqrt 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAdd 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAlu 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCmp 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCvt 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMisc 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMult 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShift 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdSqrt 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 53.01% # attempts to use FU when none available -system.cpu.iq.fu_full::MemRead 44551194 32.82% 85.83% # attempts to use FU when none available -system.cpu.iq.fu_full::MemWrite 19229314 14.17% 100.00% # attempts to use FU when none available +system.cpu.iq.fu_full::IntAlu 71921517 52.96% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::IntMult 30 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::IntDiv 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatAdd 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCmp 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCvt 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatMult 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatDiv 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatSqrt 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAdd 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAlu 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCmp 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCvt 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMisc 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMult 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShift 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdSqrt 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 52.96% # attempts to use FU when none available +system.cpu.iq.fu_full::MemRead 44556516 32.81% 85.77% # attempts to use FU when none available +system.cpu.iq.fu_full::MemWrite 19328890 14.23% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued -system.cpu.iq.FU_type_0::IntAlu 413153889 67.70% 67.70% # Type of FU issued -system.cpu.iq.FU_type_0::IntMult 351748 0.06% 67.76% # Type of FU issued +system.cpu.iq.FU_type_0::IntAlu 413144323 67.70% 67.70% # Type of FU issued +system.cpu.iq.FU_type_0::IntMult 351745 0.06% 67.76% # Type of FU issued system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.76% # Type of FU issued system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 67.76% # Type of FU issued system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.76% # Type of FU issued @@ -560,84 +561,84 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.00% 67.76% # Ty system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.76% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.76% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.76% # Type of FU issued -system.cpu.iq.FU_type_0::MemRead 134217118 21.99% 89.76% # Type of FU issued -system.cpu.iq.FU_type_0::MemWrite 62517585 10.24% 100.00% # Type of FU issued +system.cpu.iq.FU_type_0::MemRead 134209580 21.99% 89.75% # Type of FU issued +system.cpu.iq.FU_type_0::MemWrite 62526097 10.25% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.FU_type_0::total 610240343 # Type of FU issued -system.cpu.iq.rate 1.306963 # Inst issue rate -system.cpu.iq.fu_busy_cnt 135745524 # FU busy when requested -system.cpu.iq.fu_busy_rate 0.222446 # FU busy rate (busy events/executed inst) -system.cpu.iq.int_inst_queue_reads 1828119531 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_writes 794984388 # Number of integer instruction queue writes -system.cpu.iq.int_inst_queue_wakeup_accesses 594979068 # Number of integer instruction queue wakeup accesses +system.cpu.iq.FU_type_0::total 610231748 # Type of FU issued +system.cpu.iq.rate 1.307923 # Inst issue rate +system.cpu.iq.fu_busy_cnt 135806953 # FU busy when requested +system.cpu.iq.fu_busy_rate 0.222550 # FU busy rate (busy events/executed inst) +system.cpu.iq.int_inst_queue_reads 1827845333 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_writes 794952356 # Number of integer instruction queue writes +system.cpu.iq.int_inst_queue_wakeup_accesses 594966802 # Number of integer instruction queue wakeup accesses system.cpu.iq.fp_inst_queue_reads 293 # Number of floating instruction queue reads system.cpu.iq.fp_inst_queue_writes 316 # Number of floating instruction queue writes system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses -system.cpu.iq.int_alu_accesses 745985690 # Number of integer alu accesses +system.cpu.iq.int_alu_accesses 746038524 # Number of integer alu accesses system.cpu.iq.fp_alu_accesses 177 # Number of floating point alu accesses -system.cpu.iew.lsq.thread0.forwLoads 7282878 # Number of loads that had data forwarded from stores +system.cpu.iew.lsq.thread0.forwLoads 7273046 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu.iew.lsq.thread0.squashedLoads 27644065 # Number of loads squashed -system.cpu.iew.lsq.thread0.ignoredResponses 25657 # Number of memory responses ignored because the instruction is squashed -system.cpu.iew.lsq.thread0.memOrderViolation 28996 # Number of memory ordering violations -system.cpu.iew.lsq.thread0.squashedStores 11125580 # Number of stores squashed +system.cpu.iew.lsq.thread0.squashedLoads 27641459 # Number of loads squashed +system.cpu.iew.lsq.thread0.ignoredResponses 25471 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread0.memOrderViolation 28891 # Number of memory ordering violations +system.cpu.iew.lsq.thread0.squashedStores 11120740 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread0.rescheduledLoads 225352 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread0.cacheBlocked 19393 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread0.rescheduledLoads 225190 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread0.cacheBlocked 22470 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewSquashCycles 6982023 # Number of cycles IEW is squashing -system.cpu.iew.iewBlockCycles 23078591 # Number of cycles IEW is blocking -system.cpu.iew.iewUnblockCycles 913703 # Number of cycles IEW is unblocking -system.cpu.iew.iewDispatchedInsts 672641346 # Number of instructions dispatched to IQ +system.cpu.iew.iewSquashCycles 6981748 # Number of cycles IEW is squashing +system.cpu.iew.iewBlockCycles 23001930 # Number of cycles IEW is blocking +system.cpu.iew.iewUnblockCycles 919984 # Number of cycles IEW is unblocking +system.cpu.iew.iewDispatchedInsts 672625014 # Number of instructions dispatched to IQ system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispLoadInsts 143528821 # Number of dispatched load instructions -system.cpu.iew.iewDispStoreInsts 67986057 # Number of dispatched store instructions -system.cpu.iew.iewDispNonSpecInsts 1489791 # Number of dispatched non-speculative instructions -system.cpu.iew.iewIQFullEvents 257861 # Number of times the IQ has become full, causing a stall -system.cpu.iew.iewLSQFullEvents 519542 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.memOrderViolationEvents 28996 # Number of memory order violations -system.cpu.iew.predictedTakenIncorrect 3822175 # Number of branches that were predicted taken incorrectly -system.cpu.iew.predictedNotTakenIncorrect 3731272 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.branchMispredicts 7553447 # Number of branch mispredicts detected at execute -system.cpu.iew.iewExecutedInsts 599393385 # Number of executed instructions -system.cpu.iew.iewExecLoadInsts 129576774 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 10846958 # Number of squashed instructions skipped in execute +system.cpu.iew.iewDispLoadInsts 143526215 # Number of dispatched load instructions +system.cpu.iew.iewDispStoreInsts 67981217 # Number of dispatched store instructions +system.cpu.iew.iewDispNonSpecInsts 1489784 # Number of dispatched non-speculative instructions +system.cpu.iew.iewIQFullEvents 258650 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewLSQFullEvents 525178 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.memOrderViolationEvents 28891 # Number of memory order violations +system.cpu.iew.predictedTakenIncorrect 3821630 # Number of branches that were predicted taken incorrectly +system.cpu.iew.predictedNotTakenIncorrect 3731398 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.branchMispredicts 7553028 # Number of branch mispredicts detected at execute +system.cpu.iew.iewExecutedInsts 599382547 # Number of executed instructions +system.cpu.iew.iewExecLoadInsts 129570228 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 10849201 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed -system.cpu.iew.exec_nop 1487810 # number of nop insts executed -system.cpu.iew.exec_refs 190521112 # number of memory reference insts executed -system.cpu.iew.exec_branches 131377011 # Number of branches executed -system.cpu.iew.exec_stores 60944338 # Number of stores executed -system.cpu.iew.exec_rate 1.283732 # Inst execution rate -system.cpu.iew.wb_sent 596274130 # cumulative count of insts sent to commit -system.cpu.iew.wb_count 594979084 # cumulative count of insts written-back -system.cpu.iew.wb_producers 349911288 # num instructions producing a value -system.cpu.iew.wb_consumers 570684699 # num instructions consuming a value +system.cpu.iew.exec_nop 1487433 # number of nop insts executed +system.cpu.iew.exec_refs 190523509 # number of memory reference insts executed +system.cpu.iew.exec_branches 131370037 # Number of branches executed +system.cpu.iew.exec_stores 60953281 # Number of stores executed +system.cpu.iew.exec_rate 1.284670 # Inst execution rate +system.cpu.iew.wb_sent 596261681 # cumulative count of insts sent to commit +system.cpu.iew.wb_count 594966818 # cumulative count of insts written-back +system.cpu.iew.wb_producers 349901968 # num instructions producing a value +system.cpu.iew.wb_consumers 570648646 # num instructions consuming a value system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ -system.cpu.iew.wb_rate 1.274278 # insts written-back per cycle -system.cpu.iew.wb_fanout 0.613143 # average fanout of values written-back +system.cpu.iew.wb_rate 1.275205 # insts written-back per cycle +system.cpu.iew.wb_fanout 0.613165 # average fanout of values written-back system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu.commit.commitSquashedInsts 110037784 # The number of squashed insts skipped by commit +system.cpu.commit.commitSquashedInsts 110016162 # The number of squashed insts skipped by commit system.cpu.commit.commitNonSpecStalls 2977632 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.branchMispredicts 6955664 # The number of times a branch was mispredicted -system.cpu.commit.committed_per_cycle::samples 448925828 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::mean 1.222239 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::stdev 1.888253 # Number of insts commited each cycle +system.cpu.commit.branchMispredicts 6955495 # The number of times a branch was mispredicted +system.cpu.commit.committed_per_cycle::samples 448601420 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::mean 1.223123 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::stdev 1.887905 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::0 219983984 49.00% 49.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::1 116251312 25.90% 74.90% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::2 43736792 9.74% 84.64% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::3 23204110 5.17% 89.81% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::4 11645207 2.59% 92.40% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::5 7768175 1.73% 94.13% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::6 8255090 1.84% 95.97% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::7 4243904 0.95% 96.92% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::8 13837254 3.08% 100.00% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::0 219539851 48.94% 48.94% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::1 116349885 25.94% 74.87% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::2 43748468 9.75% 84.63% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::3 23302371 5.19% 89.82% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::4 11552802 2.58% 92.40% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::5 7777273 1.73% 94.13% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::6 8275373 1.84% 95.98% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::7 4252092 0.95% 96.92% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::8 13803305 3.08% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::total 448925828 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::total 448601420 # Number of insts commited each cycle system.cpu.commit.committedInsts 506581608 # Number of instructions committed system.cpu.commit.committedOps 548694829 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed @@ -683,380 +684,386 @@ system.cpu.commit.op_class_0::MemWrite 56860477 10.36% 100.00% # Cl system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::total 548694829 # Class of committed instruction -system.cpu.commit.bw_lim_events 13837254 # number cycles where commit BW limit reached -system.cpu.rob.rob_reads 1093814049 # The number of ROB reads -system.cpu.rob.rob_writes 1334612597 # The number of ROB writes -system.cpu.timesIdled 13893 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 871474 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.commit.bw_lim_events 13803305 # number cycles where commit BW limit reached +system.cpu.rob.rob_reads 1093501968 # The number of ROB reads +system.cpu.rob.rob_writes 1334565325 # The number of ROB writes +system.cpu.timesIdled 13884 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 850529 # Total number of cycles that the CPU has spent unscheduled due to idling system.cpu.committedInsts 505237724 # Number of Instructions Simulated system.cpu.committedOps 547350945 # Number of Ops (including micro ops) Simulated -system.cpu.cpi 0.924149 # CPI: Cycles Per Instruction -system.cpu.cpi_total 0.924149 # CPI: Total CPI of All Threads -system.cpu.ipc 1.082077 # IPC: Instructions Per Cycle -system.cpu.ipc_total 1.082077 # IPC: Total IPC of All Threads -system.cpu.int_regfile_reads 611066187 # number of integer regfile reads -system.cpu.int_regfile_writes 328122868 # number of integer regfile writes +system.cpu.cpi 0.923457 # CPI: Cycles Per Instruction +system.cpu.cpi_total 0.923457 # CPI: Total CPI of All Threads +system.cpu.ipc 1.082887 # IPC: Instructions Per Cycle +system.cpu.ipc_total 1.082887 # IPC: Total IPC of All Threads +system.cpu.int_regfile_reads 611072880 # number of integer regfile reads +system.cpu.int_regfile_writes 328111730 # number of integer regfile writes system.cpu.fp_regfile_reads 16 # number of floating regfile reads -system.cpu.cc_regfile_reads 2170174557 # number of cc regfile reads -system.cpu.cc_regfile_writes 376546263 # number of cc regfile writes -system.cpu.misc_regfile_reads 217961585 # number of misc regfile reads +system.cpu.cc_regfile_reads 2170116632 # number of cc regfile reads +system.cpu.cc_regfile_writes 376537008 # number of cc regfile writes +system.cpu.misc_regfile_reads 217962216 # number of misc regfile reads system.cpu.misc_regfile_writes 2977084 # number of misc regfile writes -system.cpu.dcache.tags.replacements 2821455 # number of replacements -system.cpu.dcache.tags.tagsinuse 511.631544 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 169406374 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 2821967 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 60.031309 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 498452500 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 511.631544 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.999280 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.999280 # Average percentage of cache occupancy +system.cpu.dcache.tags.replacements 2820796 # number of replacements +system.cpu.dcache.tags.tagsinuse 511.631791 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 169351038 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 2821308 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 60.025718 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 498038000 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 511.631791 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.999281 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.999281 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 163 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 282 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 170 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 275 # Occupied blocks per task id system.cpu.dcache.tags.age_task_id_blocks_1024::2 67 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 356233951 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 356233951 # Number of data accesses -system.cpu.dcache.ReadReq_hits::cpu.data 114665404 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 114665404 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 51761034 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 51761034 # number of WriteReq hits +system.cpu.dcache.tags.tag_accesses 356237372 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 356237372 # Number of data accesses +system.cpu.dcache.ReadReq_hits::cpu.data 114646487 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 114646487 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 51724617 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 51724617 # number of WriteReq hits system.cpu.dcache.SoftPFReq_hits::cpu.data 2783 # number of SoftPFReq hits system.cpu.dcache.SoftPFReq_hits::total 2783 # number of SoftPFReq hits -system.cpu.dcache.LoadLockedReq_hits::cpu.data 1488559 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_hits::total 1488559 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_hits::cpu.data 1488560 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_hits::total 1488560 # number of LoadLockedReq hits system.cpu.dcache.StoreCondReq_hits::cpu.data 1488541 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 1488541 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 166426438 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 166426438 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 166429221 # number of overall hits -system.cpu.dcache.overall_hits::total 166429221 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 4821321 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 4821321 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 2478272 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 2478272 # number of WriteReq misses +system.cpu.dcache.demand_hits::cpu.data 166371104 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 166371104 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 166373887 # number of overall hits +system.cpu.dcache.overall_hits::total 166373887 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 4842277 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 4842277 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 2514689 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 2514689 # number of WriteReq misses system.cpu.dcache.SoftPFReq_misses::cpu.data 12 # number of SoftPFReq misses system.cpu.dcache.SoftPFReq_misses::total 12 # number of SoftPFReq misses system.cpu.dcache.LoadLockedReq_misses::cpu.data 66 # number of LoadLockedReq misses system.cpu.dcache.LoadLockedReq_misses::total 66 # number of LoadLockedReq misses -system.cpu.dcache.demand_misses::cpu.data 7299593 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 7299593 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 7299605 # number of overall misses -system.cpu.dcache.overall_misses::total 7299605 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 56428314397 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 56428314397 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 18848897160 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 18848897160 # number of WriteReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 1043750 # number of LoadLockedReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::total 1043750 # number of LoadLockedReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 75277211557 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 75277211557 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 75277211557 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 75277211557 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 119486725 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 119486725 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.demand_misses::cpu.data 7356966 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 7356966 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 7356978 # number of overall misses +system.cpu.dcache.overall_misses::total 7356978 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 56244825000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 56244825000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 18846227941 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 18846227941 # number of WriteReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 1242500 # number of LoadLockedReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::total 1242500 # number of LoadLockedReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 75091052941 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 75091052941 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 75091052941 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 75091052941 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 119488764 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 119488764 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 54239306 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 54239306 # number of WriteReq accesses(hits+misses) system.cpu.dcache.SoftPFReq_accesses::cpu.data 2795 # number of SoftPFReq accesses(hits+misses) system.cpu.dcache.SoftPFReq_accesses::total 2795 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1488625 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_accesses::total 1488625 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1488626 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_accesses::total 1488626 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::cpu.data 1488541 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 1488541 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 173726031 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 173726031 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 173728826 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 173728826 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040350 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.040350 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.045691 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.045691 # miss rate for WriteReq accesses +system.cpu.dcache.demand_accesses::cpu.data 173728070 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 173728070 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 173730865 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 173730865 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040525 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.040525 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.046363 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.046363 # miss rate for WriteReq accesses system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.004293 # miss rate for SoftPFReq accesses system.cpu.dcache.SoftPFReq_miss_rate::total 0.004293 # miss rate for SoftPFReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000044 # miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000044 # miss rate for LoadLockedReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.042018 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.042018 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.042017 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.042017 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11703.911521 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 11703.911521 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 7605.661187 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 7605.661187 # average WriteReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 15814.393939 # average LoadLockedReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 15814.393939 # average LoadLockedReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 10312.521747 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 10312.521747 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 10312.504794 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 10312.504794 # average overall miss latency -system.cpu.dcache.blocked_cycles::no_mshrs 28 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_targets 711137 # number of cycles access was blocked -system.cpu.dcache.blocked::no_mshrs 3 # number of cycles access was blocked -system.cpu.dcache.blocked::no_targets 220355 # number of cycles access was blocked -system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.333333 # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles::no_targets 3.227233 # average number of cycles each access was blocked +system.cpu.dcache.demand_miss_rate::cpu.data 0.042348 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.042348 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.042347 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.042347 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11615.367109 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 11615.367109 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 7494.456746 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 7494.456746 # average WriteReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 18825.757576 # average LoadLockedReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 18825.757576 # average LoadLockedReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 10206.796245 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 10206.796245 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 10206.779596 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 10206.779596 # average overall miss latency +system.cpu.dcache.blocked_cycles::no_mshrs 15 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_targets 911242 # number of cycles access was blocked +system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked +system.cpu.dcache.blocked::no_targets 221024 # number of cycles access was blocked +system.cpu.dcache.avg_blocked_cycles::no_mshrs 7.500000 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_targets 4.122819 # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 2352760 # number of writebacks -system.cpu.dcache.writebacks::total 2352760 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2518936 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 2518936 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1958671 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 1958671 # number of WriteReq MSHR hits +system.cpu.dcache.writebacks::writebacks 2356243 # number of writebacks +system.cpu.dcache.writebacks::total 2356243 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2540565 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 2540565 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1995076 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 1995076 # number of WriteReq MSHR hits system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 66 # number of LoadLockedReq MSHR hits system.cpu.dcache.LoadLockedReq_mshr_hits::total 66 # number of LoadLockedReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 4477607 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 4477607 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 4477607 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 4477607 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 2302385 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 2302385 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 519601 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 519601 # number of WriteReq MSHR misses +system.cpu.dcache.demand_mshr_hits::cpu.data 4535641 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 4535641 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 4535641 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 4535641 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 2301712 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 2301712 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 519613 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 519613 # number of WriteReq MSHR misses system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 10 # number of SoftPFReq MSHR misses system.cpu.dcache.SoftPFReq_mshr_misses::total 10 # number of SoftPFReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 2821986 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 2821986 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 2821996 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 2821996 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 27643726875 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 27643726875 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4325979851 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 4325979851 # number of WriteReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 667500 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 667500 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 31969706726 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 31969706726 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 31970374226 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 31970374226 # number of overall MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.019269 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.019269 # mshr miss rate for ReadReq accesses +system.cpu.dcache.demand_mshr_misses::cpu.data 2821325 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 2821325 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 2821335 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 2821335 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 28710026000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 28710026000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4575255494 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 4575255494 # number of WriteReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 657000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 657000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 33285281494 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 33285281494 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 33285938494 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 33285938494 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.019263 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.019263 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009580 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009580 # mshr miss rate for WriteReq accesses system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.003578 # mshr miss rate for SoftPFReq accesses system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.003578 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016244 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_miss_rate::total 0.016244 # mshr miss rate for demand accesses -system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.016244 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_miss_rate::total 0.016244 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12006.561403 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12006.561403 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 8325.580303 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 8325.580303 # average WriteReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 66750 # average SoftPFReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 66750 # average SoftPFReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11328.797069 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 11328.797069 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11328.993459 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 11328.993459 # average overall mshr miss latency +system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016240 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_miss_rate::total 0.016240 # mshr miss rate for demand accesses +system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.016240 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_miss_rate::total 0.016240 # mshr miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12473.335500 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12473.335500 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 8805.121300 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 8805.121300 # average WriteReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 65700 # average SoftPFReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 65700 # average SoftPFReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11797.748042 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 11797.748042 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11797.939094 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 11797.939094 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.icache.tags.replacements 73478 # number of replacements -system.cpu.icache.tags.tagsinuse 466.210203 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 236647479 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 73990 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 3198.371118 # Average number of references to valid blocks. -system.cpu.icache.tags.warmup_cycle 115019212250 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 466.210203 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.910567 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.910567 # Average percentage of cache occupancy +system.cpu.icache.tags.replacements 73477 # number of replacements +system.cpu.icache.tags.tagsinuse 466.193561 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 236634038 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 73989 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 3198.232683 # Average number of references to valid blocks. +system.cpu.icache.tags.warmup_cycle 114977932500 # Cycle when the warmup percentage was hit. +system.cpu.icache.tags.occ_blocks::cpu.inst 466.193561 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.910534 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.910534 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::0 102 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::1 256 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::2 119 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::3 19 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::4 16 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::3 18 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::4 17 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 473533098 # Number of tag accesses -system.cpu.icache.tags.data_accesses 473533098 # Number of data accesses -system.cpu.icache.ReadReq_hits::cpu.inst 236647479 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 236647479 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 236647479 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 236647479 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 236647479 # number of overall hits -system.cpu.icache.overall_hits::total 236647479 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 82060 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 82060 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 82060 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 82060 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 82060 # number of overall misses -system.cpu.icache.overall_misses::total 82060 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 1575366023 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 1575366023 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 1575366023 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 1575366023 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 1575366023 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 1575366023 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 236729539 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 236729539 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 236729539 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 236729539 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 236729539 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 236729539 # number of overall (read+write) accesses -system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000347 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_miss_rate::total 0.000347 # miss rate for ReadReq accesses -system.cpu.icache.demand_miss_rate::cpu.inst 0.000347 # miss rate for demand accesses -system.cpu.icache.demand_miss_rate::total 0.000347 # miss rate for demand accesses -system.cpu.icache.overall_miss_rate::cpu.inst 0.000347 # miss rate for overall accesses -system.cpu.icache.overall_miss_rate::total 0.000347 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 19197.733646 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 19197.733646 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 19197.733646 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 19197.733646 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 19197.733646 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 19197.733646 # average overall miss latency -system.cpu.icache.blocked_cycles::no_mshrs 189178 # number of cycles access was blocked -system.cpu.icache.blocked_cycles::no_targets 92 # number of cycles access was blocked -system.cpu.icache.blocked::no_mshrs 6697 # number of cycles access was blocked +system.cpu.icache.tags.tag_accesses 473507120 # Number of tag accesses +system.cpu.icache.tags.data_accesses 473507120 # Number of data accesses +system.cpu.icache.ReadReq_hits::cpu.inst 236634038 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 236634038 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 236634038 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 236634038 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 236634038 # number of overall hits +system.cpu.icache.overall_hits::total 236634038 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 82514 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 82514 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 82514 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 82514 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 82514 # number of overall misses +system.cpu.icache.overall_misses::total 82514 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 1544948153 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 1544948153 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 1544948153 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 1544948153 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 1544948153 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 1544948153 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 236716552 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 236716552 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 236716552 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 236716552 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 236716552 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 236716552 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000349 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_miss_rate::total 0.000349 # miss rate for ReadReq accesses +system.cpu.icache.demand_miss_rate::cpu.inst 0.000349 # miss rate for demand accesses +system.cpu.icache.demand_miss_rate::total 0.000349 # miss rate for demand accesses +system.cpu.icache.overall_miss_rate::cpu.inst 0.000349 # miss rate for overall accesses +system.cpu.icache.overall_miss_rate::total 0.000349 # miss rate for overall accesses +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18723.466963 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 18723.466963 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 18723.466963 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 18723.466963 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 18723.466963 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 18723.466963 # average overall miss latency +system.cpu.icache.blocked_cycles::no_mshrs 193180 # number of cycles access was blocked +system.cpu.icache.blocked_cycles::no_targets 95 # number of cycles access was blocked +system.cpu.icache.blocked::no_mshrs 6947 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 4 # number of cycles access was blocked -system.cpu.icache.avg_blocked_cycles::no_mshrs 28.248171 # average number of cycles each access was blocked -system.cpu.icache.avg_blocked_cycles::no_targets 23 # average number of cycles each access was blocked +system.cpu.icache.avg_blocked_cycles::no_mshrs 27.807687 # average number of cycles each access was blocked +system.cpu.icache.avg_blocked_cycles::no_targets 23.750000 # average number of cycles each access was blocked system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 8039 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 8039 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 8039 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 8039 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 8039 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 8039 # number of overall MSHR hits -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 74021 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 74021 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 74021 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 74021 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 74021 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 74021 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1246042756 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 1246042756 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1246042756 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 1246042756 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1246042756 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 1246042756 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 8497 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 8497 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 8497 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 8497 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 8497 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 8497 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 74017 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 74017 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 74017 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 74017 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 74017 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 74017 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1266772756 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 1266772756 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1266772756 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 1266772756 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1266772756 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 1266772756 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000313 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000313 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000313 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000313 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000313 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000313 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 16833.638508 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 16833.638508 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 16833.638508 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 16833.638508 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 16833.638508 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 16833.638508 # average overall mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 17114.619020 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 17114.619020 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 17114.619020 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 17114.619020 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 17114.619020 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 17114.619020 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.prefetcher.num_hwpf_issued 8513000 # number of hwpf issued -system.cpu.l2cache.prefetcher.pfIdentified 8515433 # number of prefetch candidates identified -system.cpu.l2cache.prefetcher.pfBufferHit 981 # number of redundant prefetches already in prefetch queue +system.cpu.l2cache.prefetcher.num_hwpf_issued 8510429 # number of hwpf issued +system.cpu.l2cache.prefetcher.pfIdentified 8512950 # number of prefetch candidates identified +system.cpu.l2cache.prefetcher.pfBufferHit 1055 # number of redundant prefetches already in prefetch queue system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size -system.cpu.l2cache.prefetcher.pfSpanPage 743879 # number of prefetches not generated due to page crossing -system.cpu.l2cache.tags.replacements 401084 # number of replacements -system.cpu.l2cache.tags.tagsinuse 15418.862546 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 4557178 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 417421 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 10.917462 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 34596581000 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 8463.110256 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 474.072074 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 4920.608759 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 1561.071458 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.516547 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.028935 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.300330 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.095280 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.941093 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_task_id_blocks::1022 1053 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_blocks::1024 15284 # Occupied blocks per task id +system.cpu.l2cache.prefetcher.pfSpanPage 742850 # number of prefetches not generated due to page crossing +system.cpu.l2cache.tags.replacements 400878 # number of replacements +system.cpu.l2cache.tags.tagsinuse 15418.113154 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 5066482 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 417216 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 12.143547 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 34592827000 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 8451.219479 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 476.205325 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 4934.937237 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 1555.751112 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.515822 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.029065 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.301205 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.094956 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.941047 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_task_id_blocks::1022 1092 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_blocks::1024 15246 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1022::1 1 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1022::2 24 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1022::3 261 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1022::4 767 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::0 143 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 215 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1548 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 10003 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 3375 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_percent::1022 0.064270 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.occ_task_id_percent::1024 0.932861 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 84919237 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 84919237 # Number of data accesses -system.cpu.l2cache.ReadReq_hits::cpu.inst 63177 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.data 2155522 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 2218699 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 2352760 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 2352760 # number of Writeback hits -system.cpu.l2cache.UpgradeReq_hits::cpu.data 27 # number of UpgradeReq hits -system.cpu.l2cache.UpgradeReq_hits::total 27 # number of UpgradeReq hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 516754 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 516754 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.inst 63177 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 2672276 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 2735453 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.inst 63177 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 2672276 # number of overall hits -system.cpu.l2cache.overall_hits::total 2735453 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.inst 10810 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 144544 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 155354 # number of ReadReq misses +system.cpu.l2cache.tags.age_task_id_blocks_1022::2 37 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1022::3 235 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1022::4 819 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::0 145 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::1 210 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1560 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 9946 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 3385 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_percent::1022 0.066650 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.occ_task_id_percent::1024 0.930542 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.tag_accesses 93192221 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 93192221 # Number of data accesses +system.cpu.l2cache.Writeback_hits::writebacks 2356243 # number of Writeback hits +system.cpu.l2cache.Writeback_hits::total 2356243 # number of Writeback hits +system.cpu.l2cache.UpgradeReq_hits::cpu.data 25 # number of UpgradeReq hits +system.cpu.l2cache.UpgradeReq_hits::total 25 # number of UpgradeReq hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 516767 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 516767 # number of ReadExReq hits +system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 63301 # number of ReadCleanReq hits +system.cpu.l2cache.ReadCleanReq_hits::total 63301 # number of ReadCleanReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 2154697 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 2154697 # number of ReadSharedReq hits +system.cpu.l2cache.demand_hits::cpu.inst 63301 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 2671464 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 2734765 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.inst 63301 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 2671464 # number of overall hits +system.cpu.l2cache.overall_hits::total 2734765 # number of overall hits system.cpu.l2cache.UpgradeReq_misses::cpu.data 2 # number of UpgradeReq misses system.cpu.l2cache.UpgradeReq_misses::total 2 # number of UpgradeReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 5147 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 5147 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.inst 10810 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 149691 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 160501 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 10810 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 149691 # number of overall misses -system.cpu.l2cache.overall_misses::total 160501 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 797246429 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 11231476587 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 12028723016 # number of ReadReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 470778109 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 470778109 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 797246429 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 11702254696 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 12499501125 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 797246429 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 11702254696 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 12499501125 # number of overall miss cycles -system.cpu.l2cache.ReadReq_accesses::cpu.inst 73987 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.data 2300066 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::total 2374053 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 2352760 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 2352760 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::cpu.data 29 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::total 29 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 521901 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 521901 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 73987 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 2821967 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 2895954 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 73987 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 2821967 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 2895954 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.146107 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.062843 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.065438 # miss rate for ReadReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.068966 # miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::total 0.068966 # miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.009862 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.009862 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.146107 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.053045 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.055422 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.146107 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.053045 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.055422 # miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 73750.825994 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 77702.821196 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::total 77427.829448 # average ReadReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 91466.506509 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 91466.506509 # average ReadExReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73750.825994 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 78176.074019 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 77878.026461 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73750.825994 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 78176.074019 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 77878.026461 # average overall miss latency +system.cpu.l2cache.ReadExReq_misses::cpu.data 5205 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 5205 # number of ReadExReq misses +system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 10683 # number of ReadCleanReq misses +system.cpu.l2cache.ReadCleanReq_misses::total 10683 # number of ReadCleanReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.data 144639 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::total 144639 # number of ReadSharedReq misses +system.cpu.l2cache.demand_misses::cpu.inst 10683 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 149844 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 160527 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 10683 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 149844 # number of overall misses +system.cpu.l2cache.overall_misses::total 160527 # number of overall misses +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 460413000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 460413000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 779781500 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 779781500 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 11147875000 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 11147875000 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 779781500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 11608288000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 12388069500 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 779781500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 11608288000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 12388069500 # number of overall miss cycles +system.cpu.l2cache.Writeback_accesses::writebacks 2356243 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::total 2356243 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::cpu.data 27 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::total 27 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 521972 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 521972 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 73984 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::total 73984 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 2299336 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 2299336 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.inst 73984 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 2821308 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 2895292 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 73984 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 2821308 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 2895292 # number of overall (read+write) accesses +system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.074074 # miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_miss_rate::total 0.074074 # miss rate for UpgradeReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.009972 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.009972 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.144396 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.144396 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.062905 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.062905 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.144396 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.053112 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.055444 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.144396 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.053112 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.055444 # miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88455.907781 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88455.907781 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 72992.745483 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 72992.745483 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 77073.783696 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 77073.783696 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72992.745483 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 77469.154587 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 77171.251565 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72992.745483 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 77469.154587 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 77171.251565 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -1065,141 +1072,153 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 292269 # number of writebacks -system.cpu.l2cache.writebacks::total 292269 # number of writebacks -system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 8 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 4161 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::total 4169 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 1493 # number of ReadExReq MSHR hits -system.cpu.l2cache.ReadExReq_mshr_hits::total 1493 # number of ReadExReq MSHR hits +system.cpu.l2cache.writebacks::writebacks 292277 # number of writebacks +system.cpu.l2cache.writebacks::total 292277 # number of writebacks +system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 1529 # number of ReadExReq MSHR hits +system.cpu.l2cache.ReadExReq_mshr_hits::total 1529 # number of ReadExReq MSHR hits +system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 8 # number of ReadCleanReq MSHR hits +system.cpu.l2cache.ReadCleanReq_mshr_hits::total 8 # number of ReadCleanReq MSHR hits +system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 4235 # number of ReadSharedReq MSHR hits +system.cpu.l2cache.ReadSharedReq_mshr_hits::total 4235 # number of ReadSharedReq MSHR hits system.cpu.l2cache.demand_mshr_hits::cpu.inst 8 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::cpu.data 5654 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::total 5662 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::cpu.data 5764 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::total 5772 # number of demand (read+write) MSHR hits system.cpu.l2cache.overall_mshr_hits::cpu.inst 8 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::cpu.data 5654 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::total 5662 # number of overall MSHR hits -system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 10802 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 140383 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 151185 # number of ReadReq MSHR misses -system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 275132 # number of HardPFReq MSHR misses -system.cpu.l2cache.HardPFReq_mshr_misses::total 275132 # number of HardPFReq MSHR misses +system.cpu.l2cache.overall_mshr_hits::cpu.data 5764 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_hits::total 5772 # number of overall MSHR hits +system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 6839 # number of CleanEvict MSHR misses +system.cpu.l2cache.CleanEvict_mshr_misses::total 6839 # number of CleanEvict MSHR misses +system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 274923 # number of HardPFReq MSHR misses +system.cpu.l2cache.HardPFReq_mshr_misses::total 274923 # number of HardPFReq MSHR misses system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2 # number of UpgradeReq MSHR misses system.cpu.l2cache.UpgradeReq_mshr_misses::total 2 # number of UpgradeReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 3654 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 3654 # number of ReadExReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 10802 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 144037 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 154839 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 10802 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 144037 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 275132 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 429971 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 704756821 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 9683951989 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 10388708810 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 18994026058 # number of HardPFReq MSHR miss cycles -system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 18994026058 # number of HardPFReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 28002 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 28002 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 285290758 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 285290758 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 704756821 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 9969242747 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 10673999568 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 704756821 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 9969242747 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 18994026058 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 29668025626 # number of overall MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.145999 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.061034 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.063682 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 3676 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 3676 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 10675 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::total 10675 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 140404 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::total 140404 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 10675 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 144080 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 154755 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 10675 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 144080 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 274923 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 429678 # number of overall MSHR misses +system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 19117391245 # number of HardPFReq MSHR miss cycles +system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 19117391245 # number of HardPFReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 33000 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 33000 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 289648000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 289648000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 715179500 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 715179500 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 9979387500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 9979387500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 715179500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10269035500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 10984215000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 715179500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10269035500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 19117391245 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 30101606245 # number of overall MSHR miss cycles +system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses +system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.068966 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.068966 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.007001 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.007001 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.145999 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.051041 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.053467 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.145999 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.051041 # mshr miss rate for overall accesses +system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.074074 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.074074 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.007043 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.007043 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.144288 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.144288 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.061063 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.061063 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.144288 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.051069 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.053451 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.144288 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.051069 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.148473 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 65243.179133 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 68982.369582 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 68715.208586 # average ReadReq mshr miss latency -system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 69036.048362 # average HardPFReq mshr miss latency -system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 69036.048362 # average HardPFReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 14001 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 14001 # average UpgradeReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78076.288451 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78076.288451 # average ReadExReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 65243.179133 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 69213.068496 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68936.117955 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 65243.179133 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 69213.068496 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 69036.048362 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 69000.061925 # average overall mshr miss latency +system.cpu.l2cache.overall_mshr_miss_rate::total 0.148406 # mshr miss rate for overall accesses +system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 69537.256777 # average HardPFReq mshr miss latency +system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 69537.256777 # average HardPFReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 16500 # average UpgradeReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 16500 # average UpgradeReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78794.341676 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78794.341676 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66995.737705 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66995.737705 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 71076.233583 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 71076.233583 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66995.737705 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71273.150333 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 70978.094407 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66995.737705 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71273.150333 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 69537.256777 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 70056.196140 # average overall mshr miss latency system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.toL2Bus.trans_dist::ReadReq 2374087 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadResp 2374086 # Transaction distribution -system.cpu.toL2Bus.trans_dist::Writeback 2352760 # Transaction distribution -system.cpu.toL2Bus.trans_dist::HardPFReq 317092 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeReq 29 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeResp 29 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 521901 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 521901 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 148007 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7996752 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 8144759 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 4735104 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 331182528 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 335917632 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 317126 # Total snoops (count) -system.cpu.toL2Bus.snoop_fanout::samples 5565869 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 1.056971 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0.231787 # Request fanout histogram +system.cpu.toL2Bus.trans_dist::ReadResp 2373352 # Transaction distribution +system.cpu.toL2Bus.trans_dist::Writeback 2648520 # Transaction distribution +system.cpu.toL2Bus.trans_dist::CleanEvict 622852 # Transaction distribution +system.cpu.toL2Bus.trans_dist::HardPFReq 320716 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeReq 27 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeResp 27 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 521972 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 521972 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadCleanReq 74017 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 2299336 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 220623 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 8440541 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 8661164 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 4734912 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 331363264 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 336098176 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 721627 # Total snoops (count) +system.cpu.toL2Bus.snoop_fanout::samples 6511219 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 1.110823 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.313913 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 5248777 94.30% 94.30% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::2 317092 5.70% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 5789625 88.92% 88.92% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::2 721594 11.08% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 5565869 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 4977148500 # Layer occupancy (ticks) -system.cpu.toL2Bus.reqLayer0.utilization 2.1 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 112866029 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::total 6511219 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 5251055500 # Layer occupancy (ticks) +system.cpu.toL2Bus.reqLayer0.utilization 2.3 # Layer utilization (%) +system.cpu.toL2Bus.respLayer0.occupancy 111049948 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 4256213768 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.occupancy 4231992466 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 1.8 # Layer utilization (%) -system.membus.trans_dist::ReadReq 408465 # Transaction distribution -system.membus.trans_dist::ReadResp 408465 # Transaction distribution -system.membus.trans_dist::Writeback 292269 # Transaction distribution +system.membus.trans_dist::ReadResp 408324 # Transaction distribution +system.membus.trans_dist::Writeback 292277 # Transaction distribution +system.membus.trans_dist::CleanEvict 103036 # Transaction distribution system.membus.trans_dist::UpgradeReq 3 # Transaction distribution system.membus.trans_dist::UpgradeResp 3 # Transaction distribution -system.membus.trans_dist::ReadExReq 3653 # Transaction distribution -system.membus.trans_dist::ReadExResp 3653 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1116511 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 1116511 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 45080768 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 45080768 # Cumulative packet size per connected master and slave (bytes) +system.membus.trans_dist::ReadExReq 3675 # Transaction distribution +system.membus.trans_dist::ReadExResp 3675 # Transaction distribution +system.membus.trans_dist::ReadSharedReq 408324 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1219317 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 1219317 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 45073664 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 45073664 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) -system.membus.snoop_fanout::samples 704390 # Request fanout histogram +system.membus.snoop_fanout::samples 807315 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::0 704390 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::0 807315 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram -system.membus.snoop_fanout::total 704390 # Request fanout histogram -system.membus.reqLayer0.occupancy 2099926272 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 807315 # Request fanout histogram +system.membus.reqLayer0.occupancy 2175050688 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.9 # Layer utilization (%) -system.membus.respLayer1.occupancy 2178828981 # Layer occupancy (ticks) +system.membus.respLayer1.occupancy 2177979128 # Layer occupancy (ticks) system.membus.respLayer1.utilization 0.9 # Layer utilization (%) ---------- End Simulation Statistics ---------- diff --git a/tests/long/se/20.parser/ref/arm/linux/simple-timing/stats.txt b/tests/long/se/20.parser/ref/arm/linux/simple-timing/stats.txt index 5ab6bd474..7568a8b98 100644 --- a/tests/long/se/20.parser/ref/arm/linux/simple-timing/stats.txt +++ b/tests/long/se/20.parser/ref/arm/linux/simple-timing/stats.txt @@ -1,41 +1,41 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.707538 # Number of seconds simulated -sim_ticks 707538047500 # Number of ticks simulated -final_tick 707538047500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.707533 # Number of seconds simulated +sim_ticks 707533448500 # Number of ticks simulated +final_tick 707533448500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 813114 # Simulator instruction rate (inst/s) -host_op_rate 880566 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 1139256199 # Simulator tick rate (ticks/s) -host_mem_usage 308656 # Number of bytes of host memory used -host_seconds 621.05 # Real time elapsed on the host +host_inst_rate 1147583 # Simulator instruction rate (inst/s) +host_op_rate 1242781 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 1607870578 # Simulator tick rate (ticks/s) +host_mem_usage 316160 # Number of bytes of host memory used +host_seconds 440.04 # Real time elapsed on the host sim_insts 504986854 # Number of instructions simulated sim_ops 546878105 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.bytes_read::cpu.inst 177216 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 8952320 # Number of bytes read from this memory -system.physmem.bytes_read::total 9129536 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 177216 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 177216 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 6140992 # Number of bytes written to this memory -system.physmem.bytes_written::total 6140992 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 2769 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 139880 # Number of read requests responded to by this memory -system.physmem.num_reads::total 142649 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 95953 # Number of write requests responded to by this memory -system.physmem.num_writes::total 95953 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 250469 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 12652775 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 12903244 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 250469 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 250469 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 8679381 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 8679381 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 8679381 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 250469 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 12652775 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 21582625 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bytes_read::cpu.inst 175360 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 8946752 # Number of bytes read from this memory +system.physmem.bytes_read::total 9122112 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 175360 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 175360 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 6146048 # Number of bytes written to this memory +system.physmem.bytes_written::total 6146048 # Number of bytes written to this memory +system.physmem.num_reads::cpu.inst 2740 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 139793 # Number of read requests responded to by this memory +system.physmem.num_reads::total 142533 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 96032 # Number of write requests responded to by this memory +system.physmem.num_writes::total 96032 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 247847 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 12644988 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 12892835 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 247847 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 247847 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 8686583 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 8686583 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 8686583 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 247847 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 12644988 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 21579418 # Total bandwidth to/from this memory (bytes/s) system.cpu_clk_domain.clock 500 # Clock period in ticks system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst @@ -154,7 +154,7 @@ system.cpu.itb.hits 0 # DT system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 548 # Number of system calls -system.cpu.numCycles 1415076095 # number of cpu cycles simulated +system.cpu.numCycles 1415066897 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.committedInsts 504986854 # Number of instructions committed @@ -175,7 +175,7 @@ system.cpu.num_mem_refs 172745235 # nu system.cpu.num_load_insts 115884756 # Number of load instructions system.cpu.num_store_insts 56860479 # Number of store instructions system.cpu.num_idle_cycles 0.002000 # Number of idle cycles -system.cpu.num_busy_cycles 1415076094.998000 # Number of busy cycles +system.cpu.num_busy_cycles 1415066896.998000 # Number of busy cycles system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles system.cpu.idle_fraction 0.000000 # Percentage of idle cycles system.cpu.Branches 121548302 # Number of branches fetched @@ -215,12 +215,12 @@ system.cpu.op_class::IprAccess 0 0.00% 100.00% # Cl system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction system.cpu.op_class::total 548695379 # Class of executed instruction system.cpu.dcache.tags.replacements 1134822 # number of replacements -system.cpu.dcache.tags.tagsinuse 4065.318385 # Cycle average of tags in use +system.cpu.dcache.tags.tagsinuse 4065.318183 # Cycle average of tags in use system.cpu.dcache.tags.total_refs 170180456 # Total number of references to valid blocks. system.cpu.dcache.tags.sampled_refs 1138918 # Sample count of references to valid blocks. system.cpu.dcache.tags.avg_refs 149.422922 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 11716394000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 4065.318385 # Average occupied blocks per requestor +system.cpu.dcache.tags.warmup_cycle 11716394500 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 4065.318183 # Average occupied blocks per requestor system.cpu.dcache.tags.occ_percent::cpu.data 0.992509 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_percent::total 0.992509 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id @@ -256,14 +256,14 @@ system.cpu.dcache.demand_misses::cpu.data 1138917 # n system.cpu.dcache.demand_misses::total 1138917 # number of demand (read+write) misses system.cpu.dcache.overall_misses::cpu.data 1138918 # number of overall misses system.cpu.dcache.overall_misses::total 1138918 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 11818699500 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 11818699500 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 8868772000 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 8868772000 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 20687471500 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 20687471500 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 20687471500 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 20687471500 # number of overall miss cycles +system.cpu.dcache.ReadReq_miss_latency::cpu.data 11817723000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 11817723000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 8866220000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 8866220000 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 20683943000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 20683943000 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 20683943000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 20683943000 # number of overall miss cycles system.cpu.dcache.ReadReq_accesses::cpu.data 114100415 # number of ReadReq accesses(hits+misses) system.cpu.dcache.ReadReq_accesses::total 114100415 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 54239306 # number of WriteReq accesses(hits+misses) @@ -288,14 +288,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.006766 system.cpu.dcache.demand_miss_rate::total 0.006766 # miss rate for demand accesses system.cpu.dcache.overall_miss_rate::cpu.data 0.006765 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total 0.006765 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15100.739532 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 15100.739532 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 24894.099815 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 24894.099815 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 18164.160777 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 18164.160777 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 18164.144829 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 18164.144829 # average overall miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15099.491859 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 15099.491859 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 24886.936507 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 24886.936507 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 18161.062659 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 18161.062659 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 18161.046713 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 18161.046713 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -304,8 +304,8 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 1064905 # number of writebacks -system.cpu.dcache.writebacks::total 1064905 # number of writebacks +system.cpu.dcache.writebacks::writebacks 1064880 # number of writebacks +system.cpu.dcache.writebacks::total 1064880 # number of writebacks system.cpu.dcache.ReadReq_mshr_misses::cpu.data 782657 # number of ReadReq MSHR misses system.cpu.dcache.ReadReq_mshr_misses::total 782657 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::cpu.data 356260 # number of WriteReq MSHR misses @@ -316,16 +316,16 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 1138917 system.cpu.dcache.demand_mshr_misses::total 1138917 # number of demand (read+write) MSHR misses system.cpu.dcache.overall_mshr_misses::cpu.data 1138918 # number of overall MSHR misses system.cpu.dcache.overall_mshr_misses::total 1138918 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 10644714000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 10644714000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8334382000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 8334382000 # number of WriteReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 53500 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 53500 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 18979096000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 18979096000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 18979149500 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 18979149500 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 11035066000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 11035066000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8509960000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 8509960000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 54000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 54000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 19545026000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 19545026000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 19545080000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 19545080000 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.006859 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.006859 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006568 # mshr miss rate for WriteReq accesses @@ -336,26 +336,26 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006766 system.cpu.dcache.demand_mshr_miss_rate::total 0.006766 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006765 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.006765 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13600.739532 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13600.739532 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 23394.099815 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 23394.099815 # average WriteReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 53500 # average SoftPFReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 53500 # average SoftPFReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 16664.160777 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 16664.160777 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 16664.193120 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 16664.193120 # average overall mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14099.491859 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14099.491859 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 23886.936507 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 23886.936507 # average WriteReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 54000 # average SoftPFReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 54000 # average SoftPFReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 17161.062659 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 17161.062659 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 17161.095004 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 17161.095004 # average overall mshr miss latency system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.icache.tags.replacements 9788 # number of replacements -system.cpu.icache.tags.tagsinuse 983.372130 # Cycle average of tags in use +system.cpu.icache.tags.tagsinuse 983.369510 # Cycle average of tags in use system.cpu.icache.tags.total_refs 516599856 # Total number of references to valid blocks. system.cpu.icache.tags.sampled_refs 11521 # Sample count of references to valid blocks. system.cpu.icache.tags.avg_refs 44839.845152 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 983.372130 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.480162 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.480162 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_blocks::cpu.inst 983.369510 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.480161 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.480161 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 1733 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::0 27 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::1 24 # Occupied blocks per task id @@ -377,12 +377,12 @@ system.cpu.icache.demand_misses::cpu.inst 11521 # n system.cpu.icache.demand_misses::total 11521 # number of demand (read+write) misses system.cpu.icache.overall_misses::cpu.inst 11521 # number of overall misses system.cpu.icache.overall_misses::total 11521 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 266251500 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 266251500 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 266251500 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 266251500 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 266251500 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 266251500 # number of overall miss cycles +system.cpu.icache.ReadReq_miss_latency::cpu.inst 265181000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 265181000 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 265181000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 265181000 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 265181000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 265181000 # number of overall miss cycles system.cpu.icache.ReadReq_accesses::cpu.inst 516611377 # number of ReadReq accesses(hits+misses) system.cpu.icache.ReadReq_accesses::total 516611377 # number of ReadReq accesses(hits+misses) system.cpu.icache.demand_accesses::cpu.inst 516611377 # number of demand (read+write) accesses @@ -395,12 +395,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.000022 system.cpu.icache.demand_miss_rate::total 0.000022 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000022 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000022 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 23110.103290 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 23110.103290 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 23110.103290 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 23110.103290 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 23110.103290 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 23110.103290 # average overall miss latency +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 23017.186008 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 23017.186008 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 23017.186008 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 23017.186008 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 23017.186008 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 23017.186008 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -415,116 +415,122 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 11521 system.cpu.icache.demand_mshr_misses::total 11521 # number of demand (read+write) MSHR misses system.cpu.icache.overall_mshr_misses::cpu.inst 11521 # number of overall MSHR misses system.cpu.icache.overall_mshr_misses::total 11521 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 248970000 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 248970000 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 248970000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 248970000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 248970000 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 248970000 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 253660000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 253660000 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 253660000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 253660000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 253660000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 253660000 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000022 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000022 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000022 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000022 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000022 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000022 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 21610.103290 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 21610.103290 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 21610.103290 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 21610.103290 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 21610.103290 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 21610.103290 # average overall mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 22017.186008 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 22017.186008 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 22017.186008 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 22017.186008 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 22017.186008 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 22017.186008 # average overall mshr miss latency system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.tags.replacements 109895 # number of replacements -system.cpu.l2cache.tags.tagsinuse 27249.388101 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 1668833 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 141072 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 11.829654 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 338494305500 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 23386.989157 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 287.672992 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 3574.725951 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.713714 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.008779 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.109092 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.831585 # Average percentage of cache occupancy +system.cpu.l2cache.tags.replacements 109779 # number of replacements +system.cpu.l2cache.tags.tagsinuse 27249.065072 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 1743796 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 140956 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 12.371208 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 338493397000 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 23345.004709 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 287.705162 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 3616.355202 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.712433 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.008780 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.110362 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.831575 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_task_id_blocks::1024 31177 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::0 57 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::2 283 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 3656 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 27181 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 3657 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 27180 # Occupied blocks per task id system.cpu.l2cache.tags.occ_task_id_percent::1024 0.951447 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 18220084 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 18220084 # Number of data accesses -system.cpu.l2cache.ReadReq_hits::cpu.inst 8752 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.data 743572 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 752324 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 1064905 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 1064905 # number of Writeback hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 255466 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 255466 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.inst 8752 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 999038 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 1007790 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.inst 8752 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 999038 # number of overall hits -system.cpu.l2cache.overall_hits::total 1007790 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.inst 2769 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 39086 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 41855 # number of ReadReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 100794 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 100794 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.inst 2769 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 139880 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 142649 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 2769 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 139880 # number of overall misses -system.cpu.l2cache.overall_misses::total 142649 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 145553000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2054549000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 2200102000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5295729000 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 5295729000 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 145553000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 7350278000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 7495831000 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 145553000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 7350278000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 7495831000 # number of overall miss cycles -system.cpu.l2cache.ReadReq_accesses::cpu.inst 11521 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.data 782658 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::total 794179 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 1064905 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 1064905 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.tags.tag_accesses 18829920 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 18829920 # Number of data accesses +system.cpu.l2cache.Writeback_hits::writebacks 1064880 # number of Writeback hits +system.cpu.l2cache.Writeback_hits::total 1064880 # number of Writeback hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 255527 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 255527 # number of ReadExReq hits +system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 8781 # number of ReadCleanReq hits +system.cpu.l2cache.ReadCleanReq_hits::total 8781 # number of ReadCleanReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 743598 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 743598 # number of ReadSharedReq hits +system.cpu.l2cache.demand_hits::cpu.inst 8781 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 999125 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 1007906 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.inst 8781 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 999125 # number of overall hits +system.cpu.l2cache.overall_hits::total 1007906 # number of overall hits +system.cpu.l2cache.ReadExReq_misses::cpu.data 100733 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 100733 # number of ReadExReq misses +system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2740 # number of ReadCleanReq misses +system.cpu.l2cache.ReadCleanReq_misses::total 2740 # number of ReadCleanReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.data 39060 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::total 39060 # number of ReadSharedReq misses +system.cpu.l2cache.demand_misses::cpu.inst 2740 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 139793 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 142533 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 2740 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 139793 # number of overall misses +system.cpu.l2cache.overall_misses::total 142533 # number of overall misses +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5292536500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 5292536500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 144147000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 144147000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 2053299500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 2053299500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 144147000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 7345836000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 7489983000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 144147000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 7345836000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 7489983000 # number of overall miss cycles +system.cpu.l2cache.Writeback_accesses::writebacks 1064880 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_accesses::total 1064880 # number of Writeback accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::cpu.data 356260 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::total 356260 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 11521 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::total 11521 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 782658 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 782658 # number of ReadSharedReq accesses(hits+misses) system.cpu.l2cache.demand_accesses::cpu.inst 11521 # number of demand (read+write) accesses system.cpu.l2cache.demand_accesses::cpu.data 1138918 # number of demand (read+write) accesses system.cpu.l2cache.demand_accesses::total 1150439 # number of demand (read+write) accesses system.cpu.l2cache.overall_accesses::cpu.inst 11521 # number of overall (read+write) accesses system.cpu.l2cache.overall_accesses::cpu.data 1138918 # number of overall (read+write) accesses system.cpu.l2cache.overall_accesses::total 1150439 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.240344 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.049940 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.052702 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.282923 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.282923 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.240344 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.122818 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.123995 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.240344 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.122818 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.123995 # miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52565.185988 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52564.831397 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::total 52564.854856 # average ReadReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52540.121436 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52540.121436 # average ReadExReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52565.185988 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52547.026022 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 52547.378531 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52565.185988 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52547.026022 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 52547.378531 # average overall miss latency +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.282751 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.282751 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.237827 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.237827 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.049907 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.049907 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.237827 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.122742 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.123894 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.237827 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.122742 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.123894 # miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52540.245004 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52540.245004 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 52608.394161 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 52608.394161 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 52567.831541 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 52567.831541 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52608.394161 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52547.953045 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 52549.114942 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52608.394161 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52547.953045 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 52549.114942 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -533,105 +539,116 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 95953 # number of writebacks -system.cpu.l2cache.writebacks::total 95953 # number of writebacks -system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2769 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 39086 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 41855 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 100794 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 100794 # number of ReadExReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 2769 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 139880 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 142649 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 2769 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 139880 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 142649 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 112178000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1583383500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1695561500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4082164000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4082164000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 112178000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5665547500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 5777725500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 112178000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5665547500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 5777725500 # number of overall MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.240344 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.049940 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.052702 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.282923 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.282923 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.240344 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.122818 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.123995 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.240344 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.122818 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.123995 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40512.098230 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40510.246636 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40510.369132 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40500.069449 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40500.069449 # average ReadExReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40512.098230 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40502.913211 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40503.091504 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40512.098230 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40502.913211 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40503.091504 # average overall mshr miss latency +system.cpu.l2cache.writebacks::writebacks 96032 # number of writebacks +system.cpu.l2cache.writebacks::total 96032 # number of writebacks +system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 792 # number of CleanEvict MSHR misses +system.cpu.l2cache.CleanEvict_mshr_misses::total 792 # number of CleanEvict MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 100733 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 100733 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2740 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2740 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 39060 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::total 39060 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 2740 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 139793 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 142533 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 2740 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 139793 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 142533 # number of overall MSHR misses +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4285206500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4285206500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 116747000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 116747000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1662699500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1662699500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 116747000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5947906000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 6064653000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 116747000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5947906000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 6064653000 # number of overall MSHR miss cycles +system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses +system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.282751 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.282751 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.237827 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.237827 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.049907 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.049907 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.237827 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.122742 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.123894 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.237827 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.122742 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.123894 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 42540.245004 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 42540.245004 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 42608.394161 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 42608.394161 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 42567.831541 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 42567.831541 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 42608.394161 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 42547.953045 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 42549.114942 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 42608.394161 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 42547.953045 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 42549.114942 # average overall mshr miss latency system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.toL2Bus.trans_dist::ReadReq 794179 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadResp 794179 # Transaction distribution -system.cpu.toL2Bus.trans_dist::Writeback 1064905 # Transaction distribution +system.cpu.toL2Bus.trans_dist::Writeback 1160912 # Transaction distribution +system.cpu.toL2Bus.trans_dist::CleanEvict 90016 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadExReq 356260 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadExResp 356260 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 23042 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3342741 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 3365783 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.trans_dist::ReadCleanReq 11521 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 782658 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 32793 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3409234 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 3442027 # Packet count per connected master and slave (bytes) system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 737344 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 141044672 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 141782016 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 0 # Total snoops (count) -system.cpu.toL2Bus.snoop_fanout::samples 2215344 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 141043072 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 141780416 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 109779 # Total snoops (count) +system.cpu.toL2Bus.snoop_fanout::samples 2404828 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 1.045649 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.208724 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 2215344 100.00% 100.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 2295049 95.44% 95.44% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::2 109779 4.56% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 2215344 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 2172577000 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::total 2404828 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 2212404500 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 0.3 # Layer utilization (%) system.cpu.toL2Bus.respLayer0.occupancy 17281500 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) system.cpu.toL2Bus.respLayer1.occupancy 1708377000 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 0.2 # Layer utilization (%) -system.membus.trans_dist::ReadReq 41855 # Transaction distribution -system.membus.trans_dist::ReadResp 41855 # Transaction distribution -system.membus.trans_dist::Writeback 95953 # Transaction distribution -system.membus.trans_dist::ReadExReq 100794 # Transaction distribution -system.membus.trans_dist::ReadExResp 100794 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 381251 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 381251 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15270528 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 15270528 # Cumulative packet size per connected master and slave (bytes) +system.membus.trans_dist::ReadResp 41800 # Transaction distribution +system.membus.trans_dist::Writeback 96032 # Transaction distribution +system.membus.trans_dist::CleanEvict 12399 # Transaction distribution +system.membus.trans_dist::ReadExReq 100733 # Transaction distribution +system.membus.trans_dist::ReadExResp 100733 # Transaction distribution +system.membus.trans_dist::ReadSharedReq 41800 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 393497 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 393497 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15268160 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 15268160 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) -system.membus.snoop_fanout::samples 238603 # Request fanout histogram +system.membus.snoop_fanout::samples 251058 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::0 238603 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::0 251058 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram -system.membus.snoop_fanout::total 238603 # Request fanout histogram -system.membus.reqLayer0.occupancy 638238328 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 251058 # Request fanout histogram +system.membus.reqLayer0.occupancy 643796820 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.membus.respLayer1.occupancy 719562500 # Layer occupancy (ticks) +system.membus.respLayer1.occupancy 719009492 # Layer occupancy (ticks) system.membus.respLayer1.utilization 0.1 # Layer utilization (%) ---------- End Simulation Statistics ---------- |