diff options
author | Curtis Dunham <Curtis.Dunham@arm.com> | 2016-10-13 23:21:40 +0100 |
---|---|---|
committer | Curtis Dunham <Curtis.Dunham@arm.com> | 2016-10-13 23:21:40 +0100 |
commit | c87b717dbdf36f4b0ebef1df4592f1ebabad15a5 (patch) | |
tree | e8dab9b58aef6394538af96fd1c7f1f2ffaf5775 /tests/long/se/20.parser | |
parent | 78dd152a0d5e55e26cd6c501dbc4f73e316937d9 (diff) | |
download | gem5-c87b717dbdf36f4b0ebef1df4592f1ebabad15a5.tar.xz |
stats: update references
Diffstat (limited to 'tests/long/se/20.parser')
12 files changed, 2737 insertions, 2670 deletions
diff --git a/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/config.ini b/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/config.ini index d14e71c27..4a417985d 100644 --- a/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/config.ini +++ b/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/config.ini @@ -149,7 +149,7 @@ useIndirect=true [system.cpu.dcache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -583,7 +583,7 @@ opClass=InstPrefetch [system.cpu.icache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -643,7 +643,7 @@ size=48 [system.cpu.l2cache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=8 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -760,6 +760,7 @@ transition_latency=100000000 [system.membus] type=CoherentXBar +children=snoop_filter clk_domain=system.clk_domain default_p_state=UNDEFINED eventq_index=0 @@ -771,7 +772,7 @@ p_state_clk_gate_min=1000 point_of_coherency=true power_model=Null response_latency=2 -snoop_filter=Null +snoop_filter=system.membus.snoop_filter snoop_response_latency=4 system=system use_default_range=false @@ -779,29 +780,36 @@ width=16 master=system.physmem.port slave=system.system_port system.cpu.l2cache.mem_side +[system.membus.snoop_filter] +type=SnoopFilter +eventq_index=0 +lookup_latency=1 +max_capacity=8388608 +system=system + [system.physmem] type=DRAMCtrl -IDD0=0.075000 +IDD0=0.055000 IDD02=0.000000 -IDD2N=0.050000 +IDD2N=0.032000 IDD2N2=0.000000 IDD2P0=0.000000 IDD2P02=0.000000 -IDD2P1=0.000000 +IDD2P1=0.032000 IDD2P12=0.000000 -IDD3N=0.057000 +IDD3N=0.038000 IDD3N2=0.000000 IDD3P0=0.000000 IDD3P02=0.000000 -IDD3P1=0.000000 +IDD3P1=0.038000 IDD3P12=0.000000 -IDD4R=0.187000 +IDD4R=0.157000 IDD4R2=0.000000 -IDD4W=0.165000 +IDD4W=0.125000 IDD4W2=0.000000 -IDD5=0.220000 +IDD5=0.235000 IDD52=0.000000 -IDD6=0.000000 +IDD6=0.020000 IDD62=0.000000 VDD=1.500000 VDD2=0.000000 @@ -821,6 +829,7 @@ devices_per_rank=8 dll=true eventq_index=0 in_addr_map=true +kvm_map=true max_accesses_per_row=16 mem_sched_policy=frfcfs min_writes_per_switch=16 @@ -830,7 +839,7 @@ p_state_clk_gate_max=1000000000000 p_state_clk_gate_min=1000 page_policy=open_adaptive power_model=Null -range=0:134217727 +range=0:134217727:0:0:0:0 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -852,9 +861,9 @@ tRTW=2500 tWR=15000 tWTR=7500 tXAW=30000 -tXP=0 +tXP=6000 tXPDLL=0 -tXS=0 +tXS=270000 tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 diff --git a/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/simout b/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/simout index 48ddcf72a..8606e90c7 100755 --- a/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/simout +++ b/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/simout @@ -3,9 +3,9 @@ Redirecting stderr to build/ALPHA/tests/opt/long/se/20.parser/alpha/tru64/minor- gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jul 19 2016 12:23:51 -gem5 started Jul 21 2016 14:09:28 -gem5 executing on e108600-lin, pid 4298 +gem5 compiled Oct 11 2016 00:00:58 +gem5 started Oct 13 2016 20:19:45 +gem5 executing on e108600-lin, pid 28069 command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/se/20.parser/alpha/tru64/minor-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/20.parser/alpha/tru64/minor-timing Global frequency set at 1000000000000 ticks per second @@ -69,4 +69,4 @@ Echoing of input sentence turned on. about 2 million people attended the five best costumes got prizes No errors! -Exiting @ tick 417309765500 because target called exit() +Exiting @ tick 422342506500 because target called exit() diff --git a/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/stats.txt b/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/stats.txt index eadbc59cf..ddf2151ed 100644 --- a/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/stats.txt +++ b/tests/long/se/20.parser/ref/alpha/tru64/minor-timing/stats.txt @@ -1,70 +1,70 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.417806 # Number of seconds simulated -sim_ticks 417805983500 # Number of ticks simulated -final_tick 417805983500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.422343 # Number of seconds simulated +sim_ticks 422342506500 # Number of ticks simulated +final_tick 422342506500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 243916 # Simulator instruction rate (inst/s) -host_op_rate 243916 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 166545939 # Simulator tick rate (ticks/s) -host_mem_usage 257728 # Number of bytes of host memory used -host_seconds 2508.65 # Real time elapsed on the host +host_inst_rate 265332 # Simulator instruction rate (inst/s) +host_op_rate 265332 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 183135937 # Simulator tick rate (ticks/s) +host_mem_usage 256400 # Number of bytes of host memory used +host_seconds 2306.17 # Real time elapsed on the host sim_insts 611901617 # Number of instructions simulated sim_ops 611901617 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.pwrStateResidencyTicks::UNDEFINED 417805983500 # Cumulative time (in ticks) in various power states +system.physmem.pwrStateResidencyTicks::UNDEFINED 422342506500 # Cumulative time (in ticks) in various power states system.physmem.bytes_read::cpu.inst 156672 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 24196352 # Number of bytes read from this memory -system.physmem.bytes_read::total 24353024 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 24196288 # Number of bytes read from this memory +system.physmem.bytes_read::total 24352960 # Number of bytes read from this memory system.physmem.bytes_inst_read::cpu.inst 156672 # Number of instructions bytes read from this memory system.physmem.bytes_inst_read::total 156672 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 18839232 # Number of bytes written to this memory -system.physmem.bytes_written::total 18839232 # Number of bytes written to this memory +system.physmem.bytes_written::writebacks 18839168 # Number of bytes written to this memory +system.physmem.bytes_written::total 18839168 # Number of bytes written to this memory system.physmem.num_reads::cpu.inst 2448 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 378068 # Number of read requests responded to by this memory -system.physmem.num_reads::total 380516 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 294363 # Number of write requests responded to by this memory -system.physmem.num_writes::total 294363 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 374987 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 57912890 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 58287878 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 374987 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 374987 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 45090862 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 45090862 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 45090862 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 374987 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 57912890 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 103378740 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 380516 # Number of read requests accepted -system.physmem.writeReqs 294363 # Number of write requests accepted -system.physmem.readBursts 380516 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 294363 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 24332224 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 20800 # Total number of bytes read from write queue -system.physmem.bytesWritten 18837888 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 24353024 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 18839232 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 325 # Number of DRAM read bursts serviced by the write queue +system.physmem.num_reads::cpu.data 378067 # Number of read requests responded to by this memory +system.physmem.num_reads::total 380515 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 294362 # Number of write requests responded to by this memory +system.physmem.num_writes::total 294362 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 370960 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 57290677 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 57661636 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 370960 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 370960 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 44606374 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 44606374 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 44606374 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 370960 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 57290677 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 102268011 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 380515 # Number of read requests accepted +system.physmem.writeReqs 294362 # Number of write requests accepted +system.physmem.readBursts 380515 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 294362 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 24331840 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 21120 # Total number of bytes read from write queue +system.physmem.bytesWritten 18837824 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 24352960 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 18839168 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 330 # Number of DRAM read bursts serviced by the write queue system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 23763 # Per bank write bursts -system.physmem.perBankRdBursts::1 23178 # Per bank write bursts +system.physmem.perBankRdBursts::0 23759 # Per bank write bursts +system.physmem.perBankRdBursts::1 23180 # Per bank write bursts system.physmem.perBankRdBursts::2 23498 # Per bank write bursts -system.physmem.perBankRdBursts::3 24610 # Per bank write bursts -system.physmem.perBankRdBursts::4 25501 # Per bank write bursts -system.physmem.perBankRdBursts::5 23627 # Per bank write bursts -system.physmem.perBankRdBursts::6 23703 # Per bank write bursts -system.physmem.perBankRdBursts::7 23985 # Per bank write bursts -system.physmem.perBankRdBursts::8 23235 # Per bank write bursts +system.physmem.perBankRdBursts::3 24625 # Per bank write bursts +system.physmem.perBankRdBursts::4 25498 # Per bank write bursts +system.physmem.perBankRdBursts::5 23629 # Per bank write bursts +system.physmem.perBankRdBursts::6 23701 # Per bank write bursts +system.physmem.perBankRdBursts::7 23987 # Per bank write bursts +system.physmem.perBankRdBursts::8 23227 # Per bank write bursts system.physmem.perBankRdBursts::9 24022 # Per bank write bursts -system.physmem.perBankRdBursts::10 24757 # Per bank write bursts -system.physmem.perBankRdBursts::11 22829 # Per bank write bursts -system.physmem.perBankRdBursts::12 23792 # Per bank write bursts -system.physmem.perBankRdBursts::13 24451 # Per bank write bursts -system.physmem.perBankRdBursts::14 22759 # Per bank write bursts -system.physmem.perBankRdBursts::15 22481 # Per bank write bursts +system.physmem.perBankRdBursts::10 24752 # Per bank write bursts +system.physmem.perBankRdBursts::11 22836 # Per bank write bursts +system.physmem.perBankRdBursts::12 23786 # Per bank write bursts +system.physmem.perBankRdBursts::13 24450 # Per bank write bursts +system.physmem.perBankRdBursts::14 22762 # Per bank write bursts +system.physmem.perBankRdBursts::15 22473 # Per bank write bursts system.physmem.perBankWrBursts::0 17837 # Per bank write bursts system.physmem.perBankWrBursts::1 17476 # Per bank write bursts system.physmem.perBankWrBursts::2 17996 # Per bank write bursts @@ -75,32 +75,32 @@ system.physmem.perBankWrBursts::6 18825 # Pe system.physmem.perBankWrBursts::7 18731 # Per bank write bursts system.physmem.perBankWrBursts::8 18487 # Per bank write bursts system.physmem.perBankWrBursts::9 18977 # Per bank write bursts -system.physmem.perBankWrBursts::10 19289 # Per bank write bursts -system.physmem.perBankWrBursts::11 18103 # Per bank write bursts +system.physmem.perBankWrBursts::10 19288 # Per bank write bursts +system.physmem.perBankWrBursts::11 18104 # Per bank write bursts system.physmem.perBankWrBursts::12 18331 # Per bank write bursts -system.physmem.perBankWrBursts::13 18779 # Per bank write bursts +system.physmem.perBankWrBursts::13 18778 # Per bank write bursts system.physmem.perBankWrBursts::14 17209 # Per bank write bursts system.physmem.perBankWrBursts::15 17155 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 417805895500 # Total gap between requests +system.physmem.totGap 422342412500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 380516 # Read request sizes (log2) +system.physmem.readPktSize::6 380515 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 294363 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 379108 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 1078 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 5 # What read queue length does an incoming req see +system.physmem.writePktSize::6 294362 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 379040 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 1139 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 6 # What read queue length does an incoming req see system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see @@ -145,27 +145,27 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 6926 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 7186 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 17466 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 17517 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 17510 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 17514 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 17514 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 17512 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 17513 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 17511 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 17553 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 17513 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 17527 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 17517 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 17531 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 17517 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 17512 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 17507 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 2 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 6479 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 6849 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 17525 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 17560 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 17563 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 17563 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 17562 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 17561 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 17562 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 17562 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 17561 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 17568 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 17565 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 17567 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 17575 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 17580 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 17569 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 17569 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 3 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 2 # What write queue length does an incoming req see system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see @@ -194,101 +194,112 @@ system.physmem.wrQLenPdf::60 0 # Wh system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 138680 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 311.287453 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 185.207223 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 329.580337 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 47172 34.01% 34.01% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 38791 27.97% 61.99% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 13255 9.56% 71.54% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 8020 5.78% 77.33% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 5116 3.69% 81.02% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 3846 2.77% 83.79% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 3216 2.32% 86.11% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 2646 1.91% 88.02% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 16618 11.98% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 138680 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 17507 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 21.716228 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::gmean 18.015056 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 232.517715 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-1023 17502 99.97% 99.97% # Reads before turning the bus around for writes +system.physmem.bytesPerActivate::samples 138956 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 310.667780 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 185.031528 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 328.663803 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 47467 34.16% 34.16% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 38428 27.65% 61.81% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 13549 9.75% 71.57% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 8124 5.85% 77.41% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 5242 3.77% 81.18% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 3828 2.75% 83.94% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 3157 2.27% 86.21% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 2628 1.89% 88.10% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 16533 11.90% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 138956 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 17561 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 21.649109 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::gmean 17.965863 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 233.199678 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-1023 17556 99.97% 99.97% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::1024-2047 2 0.01% 99.98% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::3072-4095 1 0.01% 99.99% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::7168-8191 1 0.01% 99.99% # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::8192-9215 1 0.01% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::28672-29695 1 0.01% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 17507 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 17507 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 16.812818 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 16.784450 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 0.984212 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 10318 58.94% 58.94% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 249 1.42% 60.36% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 6843 39.09% 99.45% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 94 0.54% 99.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 2 0.01% 99.99% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 1 0.01% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 17507 # Writes before turning the bus around for reads -system.physmem.totQLat 4112094750 # Total ticks spent queuing -system.physmem.totMemAccLat 11240676000 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 1900955000 # Total ticks spent in databus transfers -system.physmem.avgQLat 10815.87 # Average queueing delay per DRAM burst +system.physmem.rdPerTurnAround::total 17561 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 17561 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 16.761061 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 16.733847 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 0.964147 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16 10711 60.99% 60.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::17 371 2.11% 63.11% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::18 6450 36.73% 99.83% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::19 26 0.15% 99.98% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20 1 0.01% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::21 1 0.01% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::23 1 0.01% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 17561 # Writes before turning the bus around for reads +system.physmem.totQLat 8688901500 # Total ticks spent queuing +system.physmem.totMemAccLat 15817370250 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 1900925000 # Total ticks spent in databus transfers +system.physmem.avgQLat 22854.40 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 29565.87 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 58.24 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 45.09 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 58.29 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 45.09 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 41604.40 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 57.61 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 44.60 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 57.66 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 44.61 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 0.81 # Data bus utilization in percentage +system.physmem.busUtil 0.80 # Data bus utilization in percentage system.physmem.busUtilRead 0.45 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.35 # Data bus utilization in percentage for writes system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing -system.physmem.avgWrQLen 21.26 # Average write queue length when enqueuing -system.physmem.readRowHits 314275 # Number of row buffer hits during reads -system.physmem.writeRowHits 221571 # Number of row buffer hits during writes -system.physmem.readRowHitRate 82.66 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 75.27 # Row buffer hit rate for writes -system.physmem.avgGap 619082.67 # Average gap between requests -system.physmem.pageHitRate 79.44 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 534363480 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 291567375 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 1496445600 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 959027040 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 27288821040 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 62100331785 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 196207614000 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 288878170320 # Total energy per rank (pJ) -system.physmem_0.averagePower 691.422544 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 325857976500 # Time in different power states -system.physmem_0.memoryStateTime::REF 13951340000 # Time in different power states -system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 77993346000 # Time in different power states -system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 513853200 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 280376250 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 1468724400 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 948101760 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 27288821040 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 59269027500 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 198691214250 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 288460118400 # Total energy per rank (pJ) -system.physmem_1.averagePower 690.421947 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 330008811500 # Time in different power states -system.physmem_1.memoryStateTime::REF 13951340000 # Time in different power states -system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 73843223000 # Time in different power states -system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.pwrStateResidencyTicks::UNDEFINED 417805983500 # Cumulative time (in ticks) in various power states -system.cpu.branchPred.lookups 124433678 # Number of BP lookups -system.cpu.branchPred.condPredicted 87996740 # Number of conditional branches predicted -system.cpu.branchPred.condIncorrect 6213240 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 71713362 # Number of BTB lookups -system.cpu.branchPred.BTBHits 67453030 # Number of BTB hits +system.physmem.avgWrQLen 20.60 # Average write queue length when enqueuing +system.physmem.readRowHits 314590 # Number of row buffer hits during reads +system.physmem.writeRowHits 220977 # Number of row buffer hits during writes +system.physmem.readRowHitRate 82.75 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 75.07 # Row buffer hit rate for writes +system.physmem.avgGap 625806.50 # Average gap between requests +system.physmem.pageHitRate 79.40 # Row buffer hit rate, read and write combined +system.physmem_0.actEnergy 505526280 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 268693590 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 1370001780 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 772622640 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 11362849680.000002 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 8093551410 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 616183200 # Energy for precharge background per rank (pJ) +system.physmem_0.actPowerDownEnergy 31552584270 # Energy for active power-down per rank (pJ) +system.physmem_0.prePowerDownEnergy 13412815680 # Energy for precharge power-down per rank (pJ) +system.physmem_0.selfRefreshEnergy 73287717855 # Energy for self refresh per rank (pJ) +system.physmem_0.totalEnergy 141246410115 # Total energy per rank (pJ) +system.physmem_0.averagePower 334.435695 # Core power per rank (mW) +system.physmem_0.totalIdleTime 402979630750 # Total Idle time Per DRAM Rank +system.physmem_0.memoryStateTime::IDLE 931134000 # Time in different power states +system.physmem_0.memoryStateTime::REF 4824278000 # Time in different power states +system.physmem_0.memoryStateTime::SREF 298856786250 # Time in different power states +system.physmem_0.memoryStateTime::PRE_PDN 34929182250 # Time in different power states +system.physmem_0.memoryStateTime::ACT 13606935500 # Time in different power states +system.physmem_0.memoryStateTime::ACT_PDN 69194190500 # Time in different power states +system.physmem_1.actEnergy 486640980 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 258644430 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 1344519120 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 763837380 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 10801683360.000002 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 7884425820 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 575860800 # Energy for precharge background per rank (pJ) +system.physmem_1.actPowerDownEnergy 29572982250 # Energy for active power-down per rank (pJ) +system.physmem_1.prePowerDownEnergy 12813870240 # Energy for precharge power-down per rank (pJ) +system.physmem_1.selfRefreshEnergy 74790220020 # Energy for self refresh per rank (pJ) +system.physmem_1.totalEnergy 139297315230 # Total energy per rank (pJ) +system.physmem_1.averagePower 329.820729 # Core power per rank (mW) +system.physmem_1.totalIdleTime 403542198250 # Total Idle time Per DRAM Rank +system.physmem_1.memoryStateTime::IDLE 850086750 # Time in different power states +system.physmem_1.memoryStateTime::REF 4586322000 # Time in different power states +system.physmem_1.memoryStateTime::SREF 305319724750 # Time in different power states +system.physmem_1.memoryStateTime::PRE_PDN 33369590750 # Time in different power states +system.physmem_1.memoryStateTime::ACT 13363845750 # Time in different power states +system.physmem_1.memoryStateTime::ACT_PDN 64852936500 # Time in different power states +system.pwrStateResidencyTicks::UNDEFINED 422342506500 # Cumulative time (in ticks) in various power states +system.cpu.branchPred.lookups 124433445 # Number of BP lookups +system.cpu.branchPred.condPredicted 87996604 # Number of conditional branches predicted +system.cpu.branchPred.condIncorrect 6213149 # Number of conditional branches incorrect +system.cpu.branchPred.BTBLookups 71713401 # Number of BTB lookups +system.cpu.branchPred.BTBHits 67452940 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 94.059221 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 15161942 # Number of times the RAS was used to get a target. -system.cpu.branchPred.RASInCorrect 1121063 # Number of incorrect RAS predictions. +system.cpu.branchPred.BTBHitPct 94.059045 # BTB Hit Percentage +system.cpu.branchPred.usedRAS 15161931 # Number of times the RAS was used to get a target. +system.cpu.branchPred.RASInCorrect 1121038 # Number of incorrect RAS predictions. system.cpu.branchPred.indirectLookups 7034 # Number of indirect predictor lookups. system.cpu.branchPred.indirectHits 4431 # Number of indirect target hits. system.cpu.branchPred.indirectMisses 2603 # Number of indirect misses. @@ -298,22 +309,22 @@ system.cpu.dtb.fetch_hits 0 # IT system.cpu.dtb.fetch_misses 0 # ITB misses system.cpu.dtb.fetch_acv 0 # ITB acv system.cpu.dtb.fetch_accesses 0 # ITB accesses -system.cpu.dtb.read_hits 149830726 # DTB read hits -system.cpu.dtb.read_misses 559355 # DTB read misses +system.cpu.dtb.read_hits 149830728 # DTB read hits +system.cpu.dtb.read_misses 559329 # DTB read misses system.cpu.dtb.read_acv 0 # DTB read access violations -system.cpu.dtb.read_accesses 150390081 # DTB read accesses -system.cpu.dtb.write_hits 57603616 # DTB write hits -system.cpu.dtb.write_misses 71398 # DTB write misses +system.cpu.dtb.read_accesses 150390057 # DTB read accesses +system.cpu.dtb.write_hits 57603632 # DTB write hits +system.cpu.dtb.write_misses 71396 # DTB write misses system.cpu.dtb.write_acv 0 # DTB write access violations -system.cpu.dtb.write_accesses 57675014 # DTB write accesses -system.cpu.dtb.data_hits 207434342 # DTB hits -system.cpu.dtb.data_misses 630753 # DTB misses +system.cpu.dtb.write_accesses 57675028 # DTB write accesses +system.cpu.dtb.data_hits 207434360 # DTB hits +system.cpu.dtb.data_misses 630725 # DTB misses system.cpu.dtb.data_acv 0 # DTB access violations -system.cpu.dtb.data_accesses 208065095 # DTB accesses -system.cpu.itb.fetch_hits 227957240 # ITB hits +system.cpu.dtb.data_accesses 208065085 # DTB accesses +system.cpu.itb.fetch_hits 227956774 # ITB hits system.cpu.itb.fetch_misses 48 # ITB misses system.cpu.itb.fetch_acv 0 # ITB acv -system.cpu.itb.fetch_accesses 227957288 # ITB accesses +system.cpu.itb.fetch_accesses 227956822 # ITB accesses system.cpu.itb.read_hits 0 # DTB read hits system.cpu.itb.read_misses 0 # DTB read misses system.cpu.itb.read_acv 0 # DTB read access violations @@ -327,16 +338,16 @@ system.cpu.itb.data_misses 0 # DT system.cpu.itb.data_acv 0 # DTB access violations system.cpu.itb.data_accesses 0 # DTB accesses system.cpu.workload.num_syscalls 485 # Number of system calls -system.cpu.pwrStateResidencyTicks::ON 417805983500 # Cumulative time (in ticks) in various power states -system.cpu.numCycles 835611967 # number of cpu cycles simulated +system.cpu.pwrStateResidencyTicks::ON 422342506500 # Cumulative time (in ticks) in various power states +system.cpu.numCycles 844685013 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.committedInsts 611901617 # Number of instructions committed system.cpu.committedOps 611901617 # Number of ops (including micro ops) committed -system.cpu.discardedOps 14840404 # Number of ops (including micro ops) which were discarded before commit +system.cpu.discardedOps 14840042 # Number of ops (including micro ops) which were discarded before commit system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching -system.cpu.cpi 1.365599 # CPI: cycles per instruction -system.cpu.ipc 0.732280 # IPC: instructions per cycle +system.cpu.cpi 1.380426 # CPI: cycles per instruction +system.cpu.ipc 0.724414 # IPC: instructions per cycle system.cpu.op_class_0::No_OpClass 52179272 8.53% 8.53% # Class of committed instruction system.cpu.op_class_0::IntAlu 355264620 58.06% 66.59% # Class of committed instruction system.cpu.op_class_0::IntMult 152833 0.02% 66.61% # Class of committed instruction @@ -372,107 +383,107 @@ system.cpu.op_class_0::MemWrite 57220983 9.35% 100.00% # Cl system.cpu.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction system.cpu.op_class_0::total 611901617 # Class of committed instruction -system.cpu.tickCycles 746834854 # Number of cycles that the object actually ticked -system.cpu.idleCycles 88777113 # Total number of cycles that the object has spent stopped -system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 417805983500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.tags.replacements 2535509 # number of replacements -system.cpu.dcache.tags.tagsinuse 4087.671717 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 203187431 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 2539605 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 80.007494 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 1657773500 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 4087.671717 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.997967 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.997967 # Average percentage of cache occupancy +system.cpu.tickCycles 746838140 # Number of cycles that the object actually ticked +system.cpu.idleCycles 97846873 # Total number of cycles that the object has spent stopped +system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 422342506500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.tags.replacements 2535505 # number of replacements +system.cpu.dcache.tags.tagsinuse 4087.585414 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 203187430 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 2539601 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 80.007619 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 1692948500 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 4087.585414 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.997946 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.997946 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 46 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 75 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 828 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::3 3147 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 43 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 77 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 827 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::3 3149 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 415624617 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 415624617 # Number of data accesses -system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 417805983500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.ReadReq_hits::cpu.data 147521260 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 147521260 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 55666171 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 55666171 # number of WriteReq hits -system.cpu.dcache.demand_hits::cpu.data 203187431 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 203187431 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 203187431 # number of overall hits -system.cpu.dcache.overall_hits::total 203187431 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 1811212 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 1811212 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 1543863 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 1543863 # number of WriteReq misses -system.cpu.dcache.demand_misses::cpu.data 3355075 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 3355075 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 3355075 # number of overall misses -system.cpu.dcache.overall_misses::total 3355075 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 36424837000 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 36424837000 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 48227162000 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 48227162000 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 84651999000 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 84651999000 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 84651999000 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 84651999000 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 149332472 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 149332472 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.tags.tag_accesses 415624517 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 415624517 # Number of data accesses +system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 422342506500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_hits::cpu.data 147521210 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 147521210 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 55666220 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 55666220 # number of WriteReq hits +system.cpu.dcache.demand_hits::cpu.data 203187430 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 203187430 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 203187430 # number of overall hits +system.cpu.dcache.overall_hits::total 203187430 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 1811214 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 1811214 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 1543814 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 1543814 # number of WriteReq misses +system.cpu.dcache.demand_misses::cpu.data 3355028 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 3355028 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 3355028 # number of overall misses +system.cpu.dcache.overall_misses::total 3355028 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 39457833000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 39457833000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 51431912500 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 51431912500 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 90889745500 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 90889745500 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 90889745500 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 90889745500 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 149332424 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 149332424 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 57210034 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 57210034 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 206542506 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 206542506 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 206542506 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 206542506 # number of overall (read+write) accesses +system.cpu.dcache.demand_accesses::cpu.data 206542458 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 206542458 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 206542458 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 206542458 # number of overall (read+write) accesses system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.012129 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_miss_rate::total 0.012129 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.026986 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.026986 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.026985 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.026985 # miss rate for WriteReq accesses system.cpu.dcache.demand_miss_rate::cpu.data 0.016244 # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::total 0.016244 # miss rate for demand accesses system.cpu.dcache.overall_miss_rate::cpu.data 0.016244 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total 0.016244 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20110.752910 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 20110.752910 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31237.980313 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 31237.980313 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 25231.030305 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 25231.030305 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 25231.030305 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 25231.030305 # average overall miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 21785.295940 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 21785.295940 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33314.837474 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 33314.837474 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 27090.607142 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 27090.607142 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 27090.607142 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 27090.607142 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.dcache.writebacks::writebacks 2339290 # number of writebacks -system.cpu.dcache.writebacks::total 2339290 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 46416 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 46416 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 769054 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 769054 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 815470 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 815470 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 815470 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 815470 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1764796 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 1764796 # number of ReadReq MSHR misses +system.cpu.dcache.writebacks::writebacks 2339286 # number of writebacks +system.cpu.dcache.writebacks::total 2339286 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 46422 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 46422 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 769005 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 769005 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 815427 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 815427 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 815427 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 815427 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1764792 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 1764792 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::cpu.data 774809 # number of WriteReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::total 774809 # number of WriteReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 2539605 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 2539605 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 2539605 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 2539605 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 33407226500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 33407226500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 23596131500 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 23596131500 # number of WriteReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 57003358000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 57003358000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 57003358000 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 57003358000 # number of overall MSHR miss cycles +system.cpu.dcache.demand_mshr_misses::cpu.data 2539601 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 2539601 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 2539601 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 2539601 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 36307875000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 36307875000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 25218661500 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 25218661500 # number of WriteReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 61526536500 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 61526536500 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 61526536500 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 61526536500 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.011818 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.011818 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.013543 # mshr miss rate for WriteReq accesses @@ -481,70 +492,70 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.012296 system.cpu.dcache.demand_mshr_miss_rate::total 0.012296 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.012296 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.012296 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 18929.795002 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 18929.795002 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30454.126759 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30454.126759 # average WriteReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22445.757510 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 22445.757510 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22445.757510 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 22445.757510 # average overall mshr miss latency -system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 417805983500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 20573.458515 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 20573.458515 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32548.229951 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32548.229951 # average WriteReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 24226.851580 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 24226.851580 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24226.851580 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 24226.851580 # average overall mshr miss latency +system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 422342506500 # Cumulative time (in ticks) in various power states system.cpu.icache.tags.replacements 3176 # number of replacements -system.cpu.icache.tags.tagsinuse 1116.932847 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 227952235 # Total number of references to valid blocks. +system.cpu.icache.tags.tagsinuse 1116.241776 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 227951769 # Total number of references to valid blocks. system.cpu.icache.tags.sampled_refs 5005 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 45544.902098 # Average number of references to valid blocks. +system.cpu.icache.tags.avg_refs 45544.808991 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 1116.932847 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.545377 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.545377 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_blocks::cpu.inst 1116.241776 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.545040 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.545040 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 1829 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::0 65 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::1 80 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::0 57 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::1 88 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::2 17 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::3 75 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::4 1592 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 0.893066 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 455919485 # Number of tag accesses -system.cpu.icache.tags.data_accesses 455919485 # Number of data accesses -system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 417805983500 # Cumulative time (in ticks) in various power states -system.cpu.icache.ReadReq_hits::cpu.inst 227952235 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 227952235 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 227952235 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 227952235 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 227952235 # number of overall hits -system.cpu.icache.overall_hits::total 227952235 # number of overall hits +system.cpu.icache.tags.tag_accesses 455918553 # Number of tag accesses +system.cpu.icache.tags.data_accesses 455918553 # Number of data accesses +system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 422342506500 # Cumulative time (in ticks) in various power states +system.cpu.icache.ReadReq_hits::cpu.inst 227951769 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 227951769 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 227951769 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 227951769 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 227951769 # number of overall hits +system.cpu.icache.overall_hits::total 227951769 # number of overall hits system.cpu.icache.ReadReq_misses::cpu.inst 5005 # number of ReadReq misses system.cpu.icache.ReadReq_misses::total 5005 # number of ReadReq misses system.cpu.icache.demand_misses::cpu.inst 5005 # number of demand (read+write) misses system.cpu.icache.demand_misses::total 5005 # number of demand (read+write) misses system.cpu.icache.overall_misses::cpu.inst 5005 # number of overall misses system.cpu.icache.overall_misses::total 5005 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 240293500 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 240293500 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 240293500 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 240293500 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 240293500 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 240293500 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 227957240 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 227957240 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 227957240 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 227957240 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 227957240 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 227957240 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 293603500 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 293603500 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 293603500 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 293603500 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 293603500 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 293603500 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 227956774 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 227956774 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 227956774 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 227956774 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 227956774 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 227956774 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000022 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000022 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000022 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000022 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000022 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000022 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 48010.689311 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 48010.689311 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 48010.689311 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 48010.689311 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 48010.689311 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 48010.689311 # average overall miss latency +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 58662.037962 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 58662.037962 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 58662.037962 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 58662.037962 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 58662.037962 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 58662.037962 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -559,104 +570,104 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 5005 system.cpu.icache.demand_mshr_misses::total 5005 # number of demand (read+write) MSHR misses system.cpu.icache.overall_mshr_misses::cpu.inst 5005 # number of overall MSHR misses system.cpu.icache.overall_mshr_misses::total 5005 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 235288500 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 235288500 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 235288500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 235288500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 235288500 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 235288500 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 288598500 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 288598500 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 288598500 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 288598500 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 288598500 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 288598500 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000022 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000022 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000022 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000022 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000022 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000022 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 47010.689311 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 47010.689311 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 47010.689311 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 47010.689311 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 47010.689311 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 47010.689311 # average overall mshr miss latency -system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 417805983500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.tags.replacements 348624 # number of replacements -system.cpu.l2cache.tags.tagsinuse 30584.299067 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 4701898 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 381392 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 12.328255 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 70204848000 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 42.155334 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 160.471297 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 30381.672435 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.001286 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004897 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.927175 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.933359 # Average percentage of cache occupancy +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 57662.037962 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 57662.037962 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 57662.037962 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 57662.037962 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 57662.037962 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 57662.037962 # average overall mshr miss latency +system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 422342506500 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.tags.replacements 348623 # number of replacements +system.cpu.l2cache.tags.tagsinuse 30598.806406 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 4701891 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 381391 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 12.328269 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 70474186000 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 42.061592 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 159.646104 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 30397.098711 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.001284 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004872 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.927646 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.933801 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_task_id_blocks::1024 32768 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::0 148 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 114 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::0 132 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::1 130 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::2 172 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1626 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::4 30708 # Occupied blocks per task id system.cpu.l2cache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 41047752 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 41047752 # Number of data accesses -system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 417805983500 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.WritebackDirty_hits::writebacks 2339290 # number of WritebackDirty hits -system.cpu.l2cache.WritebackDirty_hits::total 2339290 # number of WritebackDirty hits +system.cpu.l2cache.tags.tag_accesses 41047687 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 41047687 # Number of data accesses +system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 422342506500 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.WritebackDirty_hits::writebacks 2339286 # number of WritebackDirty hits +system.cpu.l2cache.WritebackDirty_hits::total 2339286 # number of WritebackDirty hits system.cpu.l2cache.WritebackClean_hits::writebacks 3176 # number of WritebackClean hits system.cpu.l2cache.WritebackClean_hits::total 3176 # number of WritebackClean hits system.cpu.l2cache.ReadExReq_hits::cpu.data 571694 # number of ReadExReq hits system.cpu.l2cache.ReadExReq_hits::total 571694 # number of ReadExReq hits system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 2557 # number of ReadCleanReq hits system.cpu.l2cache.ReadCleanReq_hits::total 2557 # number of ReadCleanReq hits -system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1589843 # number of ReadSharedReq hits -system.cpu.l2cache.ReadSharedReq_hits::total 1589843 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1589840 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 1589840 # number of ReadSharedReq hits system.cpu.l2cache.demand_hits::cpu.inst 2557 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 2161537 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 2164094 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 2161534 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 2164091 # number of demand (read+write) hits system.cpu.l2cache.overall_hits::cpu.inst 2557 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 2161537 # number of overall hits -system.cpu.l2cache.overall_hits::total 2164094 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 2161534 # number of overall hits +system.cpu.l2cache.overall_hits::total 2164091 # number of overall hits system.cpu.l2cache.ReadExReq_misses::cpu.data 206458 # number of ReadExReq misses system.cpu.l2cache.ReadExReq_misses::total 206458 # number of ReadExReq misses system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2448 # number of ReadCleanReq misses system.cpu.l2cache.ReadCleanReq_misses::total 2448 # number of ReadCleanReq misses -system.cpu.l2cache.ReadSharedReq_misses::cpu.data 171610 # number of ReadSharedReq misses -system.cpu.l2cache.ReadSharedReq_misses::total 171610 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.data 171609 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::total 171609 # number of ReadSharedReq misses system.cpu.l2cache.demand_misses::cpu.inst 2448 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 378068 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 380516 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 378067 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 380515 # number of demand (read+write) misses system.cpu.l2cache.overall_misses::cpu.inst 2448 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 378068 # number of overall misses -system.cpu.l2cache.overall_misses::total 380516 # number of overall misses -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 16474699500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 16474699500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 200914000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::total 200914000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 14008549000 # number of ReadSharedReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::total 14008549000 # number of ReadSharedReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 200914000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 30483248500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 30684162500 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 200914000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 30483248500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 30684162500 # number of overall miss cycles -system.cpu.l2cache.WritebackDirty_accesses::writebacks 2339290 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackDirty_accesses::total 2339290 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.overall_misses::cpu.data 378067 # number of overall misses +system.cpu.l2cache.overall_misses::total 380515 # number of overall misses +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 18097806000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 18097806000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 254224000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 254224000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 16908659000 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 16908659000 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 254224000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 35006465000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 35260689000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 254224000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 35006465000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 35260689000 # number of overall miss cycles +system.cpu.l2cache.WritebackDirty_accesses::writebacks 2339286 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackDirty_accesses::total 2339286 # number of WritebackDirty accesses(hits+misses) system.cpu.l2cache.WritebackClean_accesses::writebacks 3176 # number of WritebackClean accesses(hits+misses) system.cpu.l2cache.WritebackClean_accesses::total 3176 # number of WritebackClean accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::cpu.data 778152 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::total 778152 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 5005 # number of ReadCleanReq accesses(hits+misses) system.cpu.l2cache.ReadCleanReq_accesses::total 5005 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1761453 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::total 1761453 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1761449 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 1761449 # number of ReadSharedReq accesses(hits+misses) system.cpu.l2cache.demand_accesses::cpu.inst 5005 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 2539605 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 2544610 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 2539601 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 2544606 # number of demand (read+write) accesses system.cpu.l2cache.overall_accesses::cpu.inst 5005 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 2539605 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 2544610 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 2539601 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 2544606 # number of overall (read+write) accesses system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.265318 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_miss_rate::total 0.265318 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.489111 # miss rate for ReadCleanReq accesses @@ -669,52 +680,52 @@ system.cpu.l2cache.demand_miss_rate::total 0.149538 # system.cpu.l2cache.overall_miss_rate::cpu.inst 0.489111 # miss rate for overall accesses system.cpu.l2cache.overall_miss_rate::cpu.data 0.148869 # miss rate for overall accesses system.cpu.l2cache.overall_miss_rate::total 0.149538 # miss rate for overall accesses -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 79796.856988 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 79796.856988 # average ReadExReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 82072.712418 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 82072.712418 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 81630.143931 # average ReadSharedReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 81630.143931 # average ReadSharedReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 82072.712418 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80629.009861 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 80638.297733 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 82072.712418 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80629.009861 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 80638.297733 # average overall miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 87658.535877 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 87658.535877 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 103849.673203 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 103849.673203 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 98530.141193 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 98530.141193 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 103849.673203 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 92593.283730 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 92665.700432 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 103849.673203 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 92593.283730 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 92665.700432 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.l2cache.writebacks::writebacks 294363 # number of writebacks -system.cpu.l2cache.writebacks::total 294363 # number of writebacks +system.cpu.l2cache.writebacks::writebacks 294362 # number of writebacks +system.cpu.l2cache.writebacks::total 294362 # number of writebacks system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 5 # number of CleanEvict MSHR misses system.cpu.l2cache.CleanEvict_mshr_misses::total 5 # number of CleanEvict MSHR misses system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 206458 # number of ReadExReq MSHR misses system.cpu.l2cache.ReadExReq_mshr_misses::total 206458 # number of ReadExReq MSHR misses system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2448 # number of ReadCleanReq MSHR misses system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2448 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 171610 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::total 171610 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 171609 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::total 171609 # number of ReadSharedReq MSHR misses system.cpu.l2cache.demand_mshr_misses::cpu.inst 2448 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 378068 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 380516 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 378067 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 380515 # number of demand (read+write) MSHR misses system.cpu.l2cache.overall_mshr_misses::cpu.inst 2448 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 378068 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 380516 # number of overall MSHR misses -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 14410119500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 14410119500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 176434000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 176434000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 12292449000 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 12292449000 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 176434000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 26702568500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 26879002500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 176434000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 26702568500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 26879002500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_misses::cpu.data 378067 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 380515 # number of overall MSHR misses +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 16033226000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 16033226000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 229744000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 229744000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 15192569000 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 15192569000 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 229744000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 31225795000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 31455539000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 229744000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 31225795000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 31455539000 # number of overall MSHR miss cycles system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.265318 # mshr miss rate for ReadExReq accesses @@ -729,90 +740,90 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 0.149538 system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.489111 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.148869 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::total 0.149538 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 69796.856988 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 69796.856988 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 72072.712418 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 72072.712418 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 71630.143931 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 71630.143931 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 72072.712418 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70629.009861 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 70638.297733 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 72072.712418 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70629.009861 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 70638.297733 # average overall mshr miss latency -system.cpu.toL2Bus.snoop_filter.tot_requests 5083295 # Total number of requests made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_requests 2538685 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 77658.535877 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 77658.535877 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 93849.673203 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 93849.673203 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 88530.141193 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 88530.141193 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 93849.673203 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 82593.283730 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 82665.700432 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 93849.673203 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 82593.283730 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 82665.700432 # average overall mshr miss latency +system.cpu.toL2Bus.snoop_filter.tot_requests 5083287 # Total number of requests made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_requests 2538681 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.cpu.toL2Bus.snoop_filter.tot_snoops 2446 # Total number of snoops made to the snoop filter. system.cpu.toL2Bus.snoop_filter.hit_single_snoops 2446 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 417805983500 # Cumulative time (in ticks) in various power states -system.cpu.toL2Bus.trans_dist::ReadResp 1766458 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackDirty 2633653 # Transaction distribution +system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 422342506500 # Cumulative time (in ticks) in various power states +system.cpu.toL2Bus.trans_dist::ReadResp 1766454 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackDirty 2633648 # Transaction distribution system.cpu.toL2Bus.trans_dist::WritebackClean 3176 # Transaction distribution system.cpu.toL2Bus.trans_dist::CleanEvict 250480 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadExReq 778152 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadExResp 778152 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadCleanReq 5005 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadSharedReq 1761453 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 1761449 # Transaction distribution system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 13186 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7614719 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 7627905 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7614707 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 7627893 # Packet count per connected master and slave (bytes) system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 523584 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 312249280 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 312772864 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 348624 # Total snoops (count) -system.cpu.toL2Bus.snoopTraffic 18839232 # Total snoop traffic (bytes) -system.cpu.toL2Bus.snoop_fanout::samples 2893234 # Request fanout histogram +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 312248768 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 312772352 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 348623 # Total snoops (count) +system.cpu.toL2Bus.snoopTraffic 18839168 # Total snoop traffic (bytes) +system.cpu.toL2Bus.snoop_fanout::samples 2893229 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::mean 0.000845 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::stdev 0.029064 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::0 2890788 99.92% 99.92% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::0 2890783 99.92% 99.92% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::1 2446 0.08% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 2893234 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 4884113500 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::total 2893229 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 4884105500 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 1.2 # Layer utilization (%) system.cpu.toL2Bus.respLayer0.occupancy 7507500 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 3809407500 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.occupancy 3809401500 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%) -system.membus.snoop_filter.tot_requests 726699 # Total number of requests made to the snoop filter. -system.membus.snoop_filter.hit_single_requests 346183 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.membus.snoop_filter.tot_requests 726697 # Total number of requests made to the snoop filter. +system.membus.snoop_filter.hit_single_requests 346182 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.membus.pwrStateResidencyTicks::UNDEFINED 417805983500 # Cumulative time (in ticks) in various power states -system.membus.trans_dist::ReadResp 174058 # Transaction distribution -system.membus.trans_dist::WritebackDirty 294363 # Transaction distribution +system.membus.pwrStateResidencyTicks::UNDEFINED 422342506500 # Cumulative time (in ticks) in various power states +system.membus.trans_dist::ReadResp 174057 # Transaction distribution +system.membus.trans_dist::WritebackDirty 294362 # Transaction distribution system.membus.trans_dist::CleanEvict 51820 # Transaction distribution system.membus.trans_dist::ReadExReq 206458 # Transaction distribution system.membus.trans_dist::ReadExResp 206458 # Transaction distribution -system.membus.trans_dist::ReadSharedReq 174058 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1107215 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 1107215 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 43192256 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 43192256 # Cumulative packet size per connected master and slave (bytes) +system.membus.trans_dist::ReadSharedReq 174057 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1107212 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 1107212 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 43192128 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 43192128 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) system.membus.snoopTraffic 0 # Total snoop traffic (bytes) -system.membus.snoop_fanout::samples 380516 # Request fanout histogram +system.membus.snoop_fanout::samples 380515 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::0 380516 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::0 380515 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram -system.membus.snoop_fanout::total 380516 # Request fanout histogram -system.membus.reqLayer0.occupancy 2021728500 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 380515 # Request fanout histogram +system.membus.reqLayer0.occupancy 2021742500 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.5 # Layer utilization (%) -system.membus.respLayer1.occupancy 2014027500 # Layer occupancy (ticks) +system.membus.respLayer1.occupancy 2013933750 # Layer occupancy (ticks) system.membus.respLayer1.utilization 0.5 # Layer utilization (%) ---------- End Simulation Statistics ---------- diff --git a/tests/long/se/20.parser/ref/arm/linux/minor-timing/config.ini b/tests/long/se/20.parser/ref/arm/linux/minor-timing/config.ini index 9fc640f03..2bcdda822 100644 --- a/tests/long/se/20.parser/ref/arm/linux/minor-timing/config.ini +++ b/tests/long/se/20.parser/ref/arm/linux/minor-timing/config.ini @@ -151,7 +151,7 @@ useIndirect=true [system.cpu.dcache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -631,7 +631,7 @@ opClass=InstPrefetch [system.cpu.icache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -691,7 +691,7 @@ id_aa64isar0_el1=0 id_aa64isar1_el1=0 id_aa64mmfr0_el1=15728642 id_aa64mmfr1_el1=0 -id_aa64pfr0_el1=17 +id_aa64pfr0_el1=34 id_aa64pfr1_el1=0 id_isar0=34607377 id_isar1=34677009 @@ -763,7 +763,7 @@ port=system.cpu.toL2Bus.slave[2] [system.cpu.l2cache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=8 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -880,6 +880,7 @@ transition_latency=100000000 [system.membus] type=CoherentXBar +children=snoop_filter clk_domain=system.clk_domain default_p_state=UNDEFINED eventq_index=0 @@ -891,7 +892,7 @@ p_state_clk_gate_min=1000 point_of_coherency=true power_model=Null response_latency=2 -snoop_filter=Null +snoop_filter=system.membus.snoop_filter snoop_response_latency=4 system=system use_default_range=false @@ -899,29 +900,36 @@ width=16 master=system.physmem.port slave=system.system_port system.cpu.l2cache.mem_side +[system.membus.snoop_filter] +type=SnoopFilter +eventq_index=0 +lookup_latency=1 +max_capacity=8388608 +system=system + [system.physmem] type=DRAMCtrl -IDD0=0.075000 +IDD0=0.055000 IDD02=0.000000 -IDD2N=0.050000 +IDD2N=0.032000 IDD2N2=0.000000 IDD2P0=0.000000 IDD2P02=0.000000 -IDD2P1=0.000000 +IDD2P1=0.032000 IDD2P12=0.000000 -IDD3N=0.057000 +IDD3N=0.038000 IDD3N2=0.000000 IDD3P0=0.000000 IDD3P02=0.000000 -IDD3P1=0.000000 +IDD3P1=0.038000 IDD3P12=0.000000 -IDD4R=0.187000 +IDD4R=0.157000 IDD4R2=0.000000 -IDD4W=0.165000 +IDD4W=0.125000 IDD4W2=0.000000 -IDD5=0.220000 +IDD5=0.235000 IDD52=0.000000 -IDD6=0.000000 +IDD6=0.020000 IDD62=0.000000 VDD=1.500000 VDD2=0.000000 @@ -941,6 +949,7 @@ devices_per_rank=8 dll=true eventq_index=0 in_addr_map=true +kvm_map=true max_accesses_per_row=16 mem_sched_policy=frfcfs min_writes_per_switch=16 @@ -950,7 +959,7 @@ p_state_clk_gate_max=1000000000000 p_state_clk_gate_min=1000 page_policy=open_adaptive power_model=Null -range=0:134217727 +range=0:134217727:0:0:0:0 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -972,9 +981,9 @@ tRTW=2500 tWR=15000 tWTR=7500 tXAW=30000 -tXP=0 +tXP=6000 tXPDLL=0 -tXS=0 +tXS=270000 tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 diff --git a/tests/long/se/20.parser/ref/arm/linux/minor-timing/simout b/tests/long/se/20.parser/ref/arm/linux/minor-timing/simout index 0165cf685..e03b3777c 100755 --- a/tests/long/se/20.parser/ref/arm/linux/minor-timing/simout +++ b/tests/long/se/20.parser/ref/arm/linux/minor-timing/simout @@ -3,9 +3,9 @@ Redirecting stderr to build/ARM/tests/opt/long/se/20.parser/arm/linux/minor-timi gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jul 21 2016 14:37:41 -gem5 started Jul 21 2016 14:38:21 -gem5 executing on e108600-lin, pid 23072 +gem5 compiled Oct 11 2016 00:00:58 +gem5 started Oct 13 2016 20:47:38 +gem5 executing on e108600-lin, pid 17428 command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/20.parser/arm/linux/minor-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/20.parser/arm/linux/minor-timing Global frequency set at 1000000000000 ticks per second @@ -70,4 +70,4 @@ info: Increasing stack size by one page. about 2 million people attended the five best costumes got prizes No errors! -Exiting @ tick 366439129500 because target called exit() +Exiting @ tick 368600034500 because target called exit() diff --git a/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt index 3a2939b58..3968e09e7 100644 --- a/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt +++ b/tests/long/se/20.parser/ref/arm/linux/minor-timing/stats.txt @@ -1,19 +1,19 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.366632 # Number of seconds simulated -sim_ticks 366631719500 # Number of ticks simulated -final_tick 366631719500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.368600 # Number of seconds simulated +sim_ticks 368600034500 # Number of ticks simulated +final_tick 368600034500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 211005 # Simulator instruction rate (inst/s) -host_op_rate 228546 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 152712719 # Simulator tick rate (ticks/s) -host_mem_usage 277288 # Number of bytes of host memory used -host_seconds 2400.79 # Real time elapsed on the host +host_inst_rate 189198 # Simulator instruction rate (inst/s) +host_op_rate 204927 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 137665575 # Simulator tick rate (ticks/s) +host_mem_usage 274600 # Number of bytes of host memory used +host_seconds 2677.50 # Real time elapsed on the host sim_insts 506579366 # Number of instructions simulated sim_ops 548692589 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states +system.physmem.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states system.physmem.bytes_read::cpu.inst 179840 # Number of bytes read from this memory system.physmem.bytes_read::cpu.data 9053376 # Number of bytes read from this memory system.physmem.bytes_read::total 9233216 # Number of bytes read from this memory @@ -26,54 +26,54 @@ system.physmem.num_reads::cpu.data 141459 # Nu system.physmem.num_reads::total 144269 # Number of read requests responded to by this memory system.physmem.num_writes::writebacks 97528 # Number of write requests responded to by this memory system.physmem.num_writes::total 97528 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 490519 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 24693379 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 25183898 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 490519 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 490519 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 17024692 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 17024692 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 17024692 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 490519 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 24693379 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 42208590 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_read::cpu.inst 487900 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 24561517 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 25049417 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 487900 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 487900 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 16933780 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 16933780 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 16933780 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 487900 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 24561517 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 41983197 # Total bandwidth to/from this memory (bytes/s) system.physmem.readReqs 144269 # Number of read requests accepted system.physmem.writeReqs 97528 # Number of write requests accepted system.physmem.readBursts 144269 # Number of DRAM read bursts, including those serviced by the write queue system.physmem.writeBursts 97528 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 9226688 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 6528 # Total number of bytes read from write queue -system.physmem.bytesWritten 6240064 # Total number of bytes written to DRAM +system.physmem.bytesReadDRAM 9225856 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 7360 # Total number of bytes read from write queue +system.physmem.bytesWritten 6240448 # Total number of bytes written to DRAM system.physmem.bytesReadSys 9233216 # Total read bytes from the system interface side system.physmem.bytesWrittenSys 6241792 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 102 # Number of DRAM read bursts serviced by the write queue +system.physmem.servicedByWrQ 115 # Number of DRAM read bursts serviced by the write queue system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 9376 # Per bank write bursts +system.physmem.perBankRdBursts::0 9372 # Per bank write bursts system.physmem.perBankRdBursts::1 8929 # Per bank write bursts -system.physmem.perBankRdBursts::2 8964 # Per bank write bursts -system.physmem.perBankRdBursts::3 8666 # Per bank write bursts -system.physmem.perBankRdBursts::4 9423 # Per bank write bursts -system.physmem.perBankRdBursts::5 9371 # Per bank write bursts +system.physmem.perBankRdBursts::2 8963 # Per bank write bursts +system.physmem.perBankRdBursts::3 8667 # Per bank write bursts +system.physmem.perBankRdBursts::4 9424 # Per bank write bursts +system.physmem.perBankRdBursts::5 9372 # Per bank write bursts system.physmem.perBankRdBursts::6 8974 # Per bank write bursts -system.physmem.perBankRdBursts::7 8126 # Per bank write bursts -system.physmem.perBankRdBursts::8 8634 # Per bank write bursts +system.physmem.perBankRdBursts::7 8127 # Per bank write bursts +system.physmem.perBankRdBursts::8 8635 # Per bank write bursts system.physmem.perBankRdBursts::9 8697 # Per bank write bursts -system.physmem.perBankRdBursts::10 8760 # Per bank write bursts -system.physmem.perBankRdBursts::11 9487 # Per bank write bursts -system.physmem.perBankRdBursts::12 9347 # Per bank write bursts -system.physmem.perBankRdBursts::13 9550 # Per bank write bursts -system.physmem.perBankRdBursts::14 8728 # Per bank write bursts -system.physmem.perBankRdBursts::15 9135 # Per bank write bursts -system.physmem.perBankWrBursts::0 6252 # Per bank write bursts +system.physmem.perBankRdBursts::10 8761 # Per bank write bursts +system.physmem.perBankRdBursts::11 9485 # Per bank write bursts +system.physmem.perBankRdBursts::12 9346 # Per bank write bursts +system.physmem.perBankRdBursts::13 9545 # Per bank write bursts +system.physmem.perBankRdBursts::14 8729 # Per bank write bursts +system.physmem.perBankRdBursts::15 9128 # Per bank write bursts +system.physmem.perBankWrBursts::0 6253 # Per bank write bursts system.physmem.perBankWrBursts::1 6118 # Per bank write bursts system.physmem.perBankWrBursts::2 6042 # Per bank write bursts system.physmem.perBankWrBursts::3 5901 # Per bank write bursts system.physmem.perBankWrBursts::4 6273 # Per bank write bursts system.physmem.perBankWrBursts::5 6263 # Per bank write bursts system.physmem.perBankWrBursts::6 6069 # Per bank write bursts -system.physmem.perBankWrBursts::7 5534 # Per bank write bursts -system.physmem.perBankWrBursts::8 5815 # Per bank write bursts +system.physmem.perBankWrBursts::7 5535 # Per bank write bursts +system.physmem.perBankWrBursts::8 5819 # Per bank write bursts system.physmem.perBankWrBursts::9 5920 # Per bank write bursts system.physmem.perBankWrBursts::10 5985 # Per bank write bursts system.physmem.perBankWrBursts::11 6510 # Per bank write bursts @@ -83,7 +83,7 @@ system.physmem.perBankWrBursts::14 6013 # Pe system.physmem.perBankWrBursts::15 6102 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 366631694000 # Total gap between requests +system.physmem.totGap 368600009000 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) @@ -98,9 +98,9 @@ system.physmem.writePktSize::3 0 # Wr system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) system.physmem.writePktSize::6 97528 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 143840 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 311 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 16 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::0 143801 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 333 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 20 # What read queue length does an incoming req see system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see @@ -145,32 +145,32 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 2842 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 2979 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 5670 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 5725 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 5731 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 5730 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 5730 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 5734 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 5731 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 5736 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 5741 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 5739 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 5746 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 5754 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 5737 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 5732 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 5729 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 5727 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 2730 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 2891 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 5701 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 5739 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 5742 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 5743 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 5741 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 5741 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 5741 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 5744 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 5746 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 5749 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 5741 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 5745 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 5765 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 5752 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 5747 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 5741 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 4 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see @@ -194,106 +194,116 @@ system.physmem.wrQLenPdf::60 0 # Wh system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 63306 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 244.314283 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 163.017060 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 244.594379 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 22538 35.60% 35.60% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 17961 28.37% 63.97% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 7327 11.57% 75.55% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 7996 12.63% 88.18% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 2051 3.24% 91.42% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 1180 1.86% 93.28% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 835 1.32% 94.60% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 660 1.04% 95.64% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 2758 4.36% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 63306 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 5727 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 25.172342 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::gmean 18.597400 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 376.088417 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-1023 5724 99.95% 99.95% # Reads before turning the bus around for writes +system.physmem.bytesPerActivate::samples 63970 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 241.763327 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 162.115864 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 241.210402 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 22774 35.60% 35.60% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 18302 28.61% 64.21% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 7461 11.66% 75.87% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 8049 12.58% 88.46% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 2117 3.31% 91.77% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 1180 1.84% 93.61% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 776 1.21% 94.82% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 623 0.97% 95.80% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 2688 4.20% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 63970 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 5740 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 25.113240 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 375.658190 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-1023 5737 99.95% 99.95% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::1024-2047 2 0.03% 99.98% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::27648-28671 1 0.02% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 5727 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 5727 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 17.024795 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 16.995243 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 1.004050 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 2743 47.90% 47.90% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 142 2.48% 50.38% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 2814 49.14% 99.51% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 20 0.35% 99.86% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 6 0.10% 99.97% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::23 1 0.02% 99.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::24 1 0.02% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 5727 # Writes before turning the bus around for reads -system.physmem.totQLat 1581653750 # Total ticks spent queuing -system.physmem.totMemAccLat 4284785000 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 720835000 # Total ticks spent in databus transfers -system.physmem.avgQLat 10970.98 # Average queueing delay per DRAM burst +system.physmem.rdPerTurnAround::total 5740 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 5740 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 16.987282 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 16.957535 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 1.009458 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16 2852 49.69% 49.69% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::17 159 2.77% 52.46% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::18 2701 47.06% 99.51% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::19 19 0.33% 99.84% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20 6 0.10% 99.95% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::23 1 0.02% 99.97% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24 1 0.02% 99.98% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::26 1 0.02% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 5740 # Writes before turning the bus around for reads +system.physmem.totQLat 3577413000 # Total ticks spent queuing +system.physmem.totMemAccLat 6280300500 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 720770000 # Total ticks spent in databus transfers +system.physmem.avgQLat 24816.61 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 29720.98 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 25.17 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 17.02 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 25.18 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 17.02 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 43566.61 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 25.03 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 16.93 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 25.05 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 16.93 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s system.physmem.busUtil 0.33 # Data bus utilization in percentage system.physmem.busUtilRead 0.20 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.13 # Data bus utilization in percentage for writes system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing -system.physmem.avgWrQLen 20.20 # Average write queue length when enqueuing -system.physmem.readRowHits 110439 # Number of row buffer hits during reads -system.physmem.writeRowHits 67921 # Number of row buffer hits during writes -system.physmem.readRowHitRate 76.60 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 69.64 # Row buffer hit rate for writes -system.physmem.avgGap 1516278.92 # Average gap between requests -system.physmem.pageHitRate 73.80 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 239652000 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 130762500 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 560266200 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 313968960 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 23946564720 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 47282173740 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 178503263250 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 250976651370 # Total energy per rank (pJ) -system.physmem_0.averagePower 684.547573 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 296644648000 # Time in different power states -system.physmem_0.memoryStateTime::REF 12242620000 # Time in different power states -system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 57744168750 # Time in different power states -system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 238941360 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 130374750 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 564213000 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 317837520 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 23946564720 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 47121480765 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 178644216000 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 250963628115 # Total energy per rank (pJ) -system.physmem_1.averagePower 684.512070 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 296880094250 # Time in different power states -system.physmem_1.memoryStateTime::REF 12242620000 # Time in different power states -system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 57508713250 # Time in different power states -system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states -system.cpu.branchPred.lookups 132103795 # Number of BP lookups -system.cpu.branchPred.condPredicted 98193288 # Number of conditional branches predicted +system.physmem.avgWrQLen 20.06 # Average write queue length when enqueuing +system.physmem.readRowHits 110541 # Number of row buffer hits during reads +system.physmem.writeRowHits 67141 # Number of row buffer hits during writes +system.physmem.readRowHitRate 76.68 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 68.84 # Row buffer hit rate for writes +system.physmem.avgGap 1524419.28 # Average gap between requests +system.physmem.pageHitRate 73.52 # Row buffer hit rate, read and write combined +system.physmem_0.actEnergy 229615260 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 122028225 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 512851920 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 252929880 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 7711888080.000002 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 3985238790 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 353652480 # Energy for precharge background per rank (pJ) +system.physmem_0.actPowerDownEnergy 24742370760 # Energy for active power-down per rank (pJ) +system.physmem_0.prePowerDownEnergy 8329193280 # Energy for precharge power-down per rank (pJ) +system.physmem_0.selfRefreshEnergy 68838779610 # Energy for self refresh per rank (pJ) +system.physmem_0.totalEnergy 115080424995 # Total energy per rank (pJ) +system.physmem_0.averagePower 312.209476 # Core power per rank (mW) +system.physmem_0.totalIdleTime 358934915250 # Total Idle time Per DRAM Rank +system.physmem_0.memoryStateTime::IDLE 533175250 # Time in different power states +system.physmem_0.memoryStateTime::REF 3272498000 # Time in different power states +system.physmem_0.memoryStateTime::SREF 282985145000 # Time in different power states +system.physmem_0.memoryStateTime::PRE_PDN 21690770000 # Time in different power states +system.physmem_0.memoryStateTime::ACT 5858999750 # Time in different power states +system.physmem_0.memoryStateTime::ACT_PDN 54259446500 # Time in different power states +system.physmem_1.actEnergy 227194800 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 120737925 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 516407640 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 256056660 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 7588960080.000002 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 3990658350 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 342745440 # Energy for precharge background per rank (pJ) +system.physmem_1.actPowerDownEnergy 24389253480 # Energy for active power-down per rank (pJ) +system.physmem_1.prePowerDownEnergy 8128930080 # Energy for precharge power-down per rank (pJ) +system.physmem_1.selfRefreshEnergy 69135041760 # Energy for self refresh per rank (pJ) +system.physmem_1.totalEnergy 114698280525 # Total energy per rank (pJ) +system.physmem_1.averagePower 311.172732 # Core power per rank (mW) +system.physmem_1.totalIdleTime 358951286500 # Total Idle time Per DRAM Rank +system.physmem_1.memoryStateTime::IDLE 511434000 # Time in different power states +system.physmem_1.memoryStateTime::REF 3220288000 # Time in different power states +system.physmem_1.memoryStateTime::SREF 284296674500 # Time in different power states +system.physmem_1.memoryStateTime::PRE_PDN 21168817000 # Time in different power states +system.physmem_1.memoryStateTime::ACT 5916972250 # Time in different power states +system.physmem_1.memoryStateTime::ACT_PDN 53485848750 # Time in different power states +system.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states +system.cpu.branchPred.lookups 132103819 # Number of BP lookups +system.cpu.branchPred.condPredicted 98193306 # Number of conditional branches predicted system.cpu.branchPred.condIncorrect 5910048 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 68601542 # Number of BTB lookups -system.cpu.branchPred.BTBHits 60590460 # Number of BTB hits +system.cpu.branchPred.BTBLookups 68601561 # Number of BTB lookups +system.cpu.branchPred.BTBHits 60590477 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 88.322300 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 10017120 # Number of times the RAS was used to get a target. +system.cpu.branchPred.BTBHitPct 88.322301 # BTB Hit Percentage +system.cpu.branchPred.usedRAS 10017121 # Number of times the RAS was used to get a target. system.cpu.branchPred.RASInCorrect 18743 # Number of incorrect RAS predictions. -system.cpu.branchPred.indirectLookups 3891574 # Number of indirect predictor lookups. -system.cpu.branchPred.indirectHits 3883027 # Number of indirect target hits. +system.cpu.branchPred.indirectLookups 3891575 # Number of indirect predictor lookups. +system.cpu.branchPred.indirectHits 3883028 # Number of indirect target hits. system.cpu.branchPred.indirectMisses 8547 # Number of indirect misses. system.cpu.branchPredindirectMispredicted 54138 # Number of mispredicted indirect branches. system.cpu_clk_domain.clock 500 # Clock period in ticks -system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states +system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -323,7 +333,7 @@ system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states +system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states system.cpu.dtb.walker.walks 0 # Table walker walks requested system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -353,7 +363,7 @@ system.cpu.dtb.inst_accesses 0 # IT system.cpu.dtb.hits 0 # DTB hits system.cpu.dtb.misses 0 # DTB misses system.cpu.dtb.accesses 0 # DTB accesses -system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states +system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -383,7 +393,7 @@ system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states +system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states system.cpu.itb.walker.walks 0 # Table walker walks requested system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -414,16 +424,16 @@ system.cpu.itb.hits 0 # DT system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 548 # Number of system calls -system.cpu.pwrStateResidencyTicks::ON 366631719500 # Cumulative time (in ticks) in various power states -system.cpu.numCycles 733263439 # number of cpu cycles simulated +system.cpu.pwrStateResidencyTicks::ON 368600034500 # Cumulative time (in ticks) in various power states +system.cpu.numCycles 737200069 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.committedInsts 506579366 # Number of instructions committed system.cpu.committedOps 548692589 # Number of ops (including micro ops) committed -system.cpu.discardedOps 12939754 # Number of ops (including micro ops) which were discarded before commit +system.cpu.discardedOps 12939783 # Number of ops (including micro ops) which were discarded before commit system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching -system.cpu.cpi 1.447480 # CPI: cycles per instruction -system.cpu.ipc 0.690856 # IPC: instructions per cycle +system.cpu.cpi 1.455251 # CPI: cycles per instruction +system.cpu.ipc 0.687167 # IPC: instructions per cycle system.cpu.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction system.cpu.op_class_0::IntAlu 375609862 68.46% 68.46% # Class of committed instruction system.cpu.op_class_0::IntMult 339219 0.06% 68.52% # Class of committed instruction @@ -459,61 +469,61 @@ system.cpu.op_class_0::MemWrite 56860222 10.36% 100.00% # Cl system.cpu.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction system.cpu.op_class_0::total 548692589 # Class of committed instruction -system.cpu.tickCycles 694072576 # Number of cycles that the object actually ticked -system.cpu.idleCycles 39190863 # Total number of cycles that the object has spent stopped -system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states +system.cpu.tickCycles 694074439 # Number of cycles that the object actually ticked +system.cpu.idleCycles 43125630 # Total number of cycles that the object has spent stopped +system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states system.cpu.dcache.tags.replacements 1141337 # number of replacements -system.cpu.dcache.tags.tagsinuse 4070.301946 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 171083822 # Total number of references to valid blocks. +system.cpu.dcache.tags.tagsinuse 4070.214597 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 171083824 # Total number of references to valid blocks. system.cpu.dcache.tags.sampled_refs 1145433 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 149.361702 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 5036525500 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 4070.301946 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.993726 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.993726 # Average percentage of cache occupancy +system.cpu.dcache.tags.avg_refs 149.361703 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 5072633500 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 4070.214597 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.993705 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.993705 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 28 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 18 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 549 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::3 3501 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 27 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 19 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 543 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::3 3507 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 346338109 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 346338109 # Number of data accesses -system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states -system.cpu.dcache.ReadReq_hits::cpu.data 114566017 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 114566017 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 53537929 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 53537929 # number of WriteReq hits +system.cpu.dcache.tags.tag_accesses 346338045 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 346338045 # Number of data accesses +system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_hits::cpu.data 114566013 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 114566013 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 53537935 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 53537935 # number of WriteReq hits system.cpu.dcache.SoftPFReq_hits::cpu.data 2794 # number of SoftPFReq hits system.cpu.dcache.SoftPFReq_hits::total 2794 # number of SoftPFReq hits system.cpu.dcache.LoadLockedReq_hits::cpu.data 1488541 # number of LoadLockedReq hits system.cpu.dcache.LoadLockedReq_hits::total 1488541 # number of LoadLockedReq hits system.cpu.dcache.StoreCondReq_hits::cpu.data 1488541 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 1488541 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 168103946 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 168103946 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 168106740 # number of overall hits -system.cpu.dcache.overall_hits::total 168106740 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 811381 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 811381 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 701120 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 701120 # number of WriteReq misses +system.cpu.dcache.demand_hits::cpu.data 168103948 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 168103948 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 168106742 # number of overall hits +system.cpu.dcache.overall_hits::total 168106742 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 811353 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 811353 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 701114 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 701114 # number of WriteReq misses system.cpu.dcache.SoftPFReq_misses::cpu.data 15 # number of SoftPFReq misses system.cpu.dcache.SoftPFReq_misses::total 15 # number of SoftPFReq misses -system.cpu.dcache.demand_misses::cpu.data 1512501 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 1512501 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 1512516 # number of overall misses -system.cpu.dcache.overall_misses::total 1512516 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 13515584500 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 13515584500 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 22200332500 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 22200332500 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 35715917000 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 35715917000 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 35715917000 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 35715917000 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 115377398 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 115377398 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.demand_misses::cpu.data 1512467 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 1512467 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 1512482 # number of overall misses +system.cpu.dcache.overall_misses::total 1512482 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 14511838000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 14511838000 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 24015669000 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 24015669000 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 38527507000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 38527507000 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 38527507000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 38527507000 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 115377366 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 115377366 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 54239049 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 54239049 # number of WriteReq accesses(hits+misses) system.cpu.dcache.SoftPFReq_accesses::cpu.data 2809 # number of SoftPFReq accesses(hits+misses) @@ -522,10 +532,10 @@ system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1488541 system.cpu.dcache.LoadLockedReq_accesses::total 1488541 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::cpu.data 1488541 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 1488541 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 169616447 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 169616447 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 169619256 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 169619256 # number of overall (read+write) accesses +system.cpu.dcache.demand_accesses::cpu.data 169616415 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 169616415 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 169619224 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 169619224 # number of overall (read+write) accesses system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.007032 # miss rate for ReadReq accesses system.cpu.dcache.ReadReq_miss_rate::total 0.007032 # miss rate for ReadReq accesses system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.012926 # miss rate for WriteReq accesses @@ -536,14 +546,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.008917 system.cpu.dcache.demand_miss_rate::total 0.008917 # miss rate for demand accesses system.cpu.dcache.overall_miss_rate::cpu.data 0.008917 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total 0.008917 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16657.506769 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 16657.506769 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31664.098157 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 31664.098157 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 23613.813809 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 23613.813809 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 23613.579625 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 23613.579625 # average overall miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17885.973183 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 17885.973183 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 34253.586435 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 34253.586435 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 25473.287682 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 25473.287682 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 25473.035051 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 25473.035051 # average overall miss latency system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -552,14 +562,14 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.dcache.writebacks::writebacks 1068942 # number of writebacks system.cpu.dcache.writebacks::total 1068942 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 22348 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 22348 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 344732 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 344732 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 367080 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 367080 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 367080 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 367080 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 22320 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 22320 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 344726 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 344726 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 367046 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 367046 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 367046 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 367046 # number of overall MSHR hits system.cpu.dcache.ReadReq_mshr_misses::cpu.data 789033 # number of ReadReq MSHR misses system.cpu.dcache.ReadReq_mshr_misses::total 789033 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_mshr_misses::cpu.data 356388 # number of WriteReq MSHR misses @@ -570,16 +580,16 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 1145421 system.cpu.dcache.demand_mshr_misses::total 1145421 # number of demand (read+write) MSHR misses system.cpu.dcache.overall_mshr_misses::cpu.data 1145433 # number of overall MSHR misses system.cpu.dcache.overall_mshr_misses::total 1145433 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 12423186500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 12423186500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11274063500 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 11274063500 # number of WriteReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 942500 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 942500 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23697250000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 23697250000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23698192500 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 23698192500 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 13416891000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 13416891000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 12196191000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 12196191000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 4297000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 4297000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 25613082000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 25613082000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 25617379000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 25617379000 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.006839 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.006839 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006571 # mshr miss rate for WriteReq accesses @@ -590,26 +600,26 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006753 system.cpu.dcache.demand_mshr_miss_rate::total 0.006753 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006753 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.006753 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15744.824995 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15744.824995 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 31634.239930 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 31634.239930 # average WriteReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 78541.666667 # average SoftPFReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 78541.666667 # average SoftPFReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20688.681280 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 20688.681280 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20689.287370 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 20689.287370 # average overall mshr miss latency -system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states -system.cpu.icache.tags.replacements 18175 # number of replacements -system.cpu.icache.tags.tagsinuse 1187.102530 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 199148962 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 20047 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 9934.102958 # Average number of references to valid blocks. +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17004.220356 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17004.220356 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 34221.665713 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 34221.665713 # average WriteReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 358083.333333 # average SoftPFReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 358083.333333 # average SoftPFReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22361.282009 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 22361.282009 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22364.799163 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 22364.799163 # average overall mshr miss latency +system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states +system.cpu.icache.tags.replacements 18178 # number of replacements +system.cpu.icache.tags.tagsinuse 1186.508914 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 199149017 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 20050 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 9932.619302 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 1187.102530 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.579640 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.579640 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_blocks::cpu.inst 1186.508914 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.579350 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.579350 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 1872 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::0 41 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::1 63 # Occupied blocks per task id @@ -617,180 +627,180 @@ system.cpu.icache.tags.age_task_id_blocks_1024::2 57 system.cpu.icache.tags.age_task_id_blocks_1024::3 311 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::4 1400 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 0.914062 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 398358065 # Number of tag accesses -system.cpu.icache.tags.data_accesses 398358065 # Number of data accesses -system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states -system.cpu.icache.ReadReq_hits::cpu.inst 199148962 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 199148962 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 199148962 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 199148962 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 199148962 # number of overall hits -system.cpu.icache.overall_hits::total 199148962 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 20047 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 20047 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 20047 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 20047 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 20047 # number of overall misses -system.cpu.icache.overall_misses::total 20047 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 467837000 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 467837000 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 467837000 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 467837000 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 467837000 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 467837000 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 199169009 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 199169009 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 199169009 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 199169009 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 199169009 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 199169009 # number of overall (read+write) accesses +system.cpu.icache.tags.tag_accesses 398358184 # Number of tag accesses +system.cpu.icache.tags.data_accesses 398358184 # Number of data accesses +system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states +system.cpu.icache.ReadReq_hits::cpu.inst 199149017 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 199149017 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 199149017 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 199149017 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 199149017 # number of overall hits +system.cpu.icache.overall_hits::total 199149017 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 20050 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 20050 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 20050 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 20050 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 20050 # number of overall misses +system.cpu.icache.overall_misses::total 20050 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 544281000 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 544281000 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 544281000 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 544281000 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 544281000 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 544281000 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 199169067 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 199169067 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 199169067 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 199169067 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 199169067 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 199169067 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000101 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000101 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000101 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000101 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000101 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000101 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 23337.008031 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 23337.008031 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 23337.008031 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 23337.008031 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 23337.008031 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 23337.008031 # average overall miss latency +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27146.184539 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 27146.184539 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 27146.184539 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 27146.184539 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 27146.184539 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 27146.184539 # average overall miss latency system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.icache.writebacks::writebacks 18175 # number of writebacks -system.cpu.icache.writebacks::total 18175 # number of writebacks -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 20047 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 20047 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 20047 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 20047 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 20047 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 20047 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 447790000 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 447790000 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 447790000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 447790000 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 447790000 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 447790000 # number of overall MSHR miss cycles +system.cpu.icache.writebacks::writebacks 18178 # number of writebacks +system.cpu.icache.writebacks::total 18178 # number of writebacks +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 20050 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 20050 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 20050 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 20050 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 20050 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 20050 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 524231000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 524231000 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 524231000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 524231000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 524231000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 524231000 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000101 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000101 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000101 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000101 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000101 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000101 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 22337.008031 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 22337.008031 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 22337.008031 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 22337.008031 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 22337.008031 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 22337.008031 # average overall mshr miss latency -system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 26146.184539 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 26146.184539 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 26146.184539 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 26146.184539 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 26146.184539 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 26146.184539 # average overall mshr miss latency +system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states system.cpu.l2cache.tags.replacements 112761 # number of replacements -system.cpu.l2cache.tags.tagsinuse 29068.883602 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 2174452 # Total number of references to valid blocks. +system.cpu.l2cache.tags.tagsinuse 29076.847904 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 2174458 # Total number of references to valid blocks. system.cpu.l2cache.tags.sampled_refs 145529 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 14.941709 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 101788000000 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 134.067060 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 307.855024 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 28626.961519 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.004091 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.009395 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.873626 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.887112 # Average percentage of cache occupancy +system.cpu.l2cache.tags.avg_refs 14.941750 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 102118428000 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 133.889042 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 307.541070 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 28635.417793 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.004086 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.009385 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.873884 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.887355 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_task_id_blocks::1024 32768 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::0 87 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::2 111 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::3 981 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::4 31589 # Occupied blocks per task id system.cpu.l2cache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 18705497 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 18705497 # Number of data accesses -system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.tags.tag_accesses 18705537 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 18705537 # Number of data accesses +system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states system.cpu.l2cache.WritebackDirty_hits::writebacks 1068942 # number of WritebackDirty hits system.cpu.l2cache.WritebackDirty_hits::total 1068942 # number of WritebackDirty hits -system.cpu.l2cache.WritebackClean_hits::writebacks 17938 # number of WritebackClean hits -system.cpu.l2cache.WritebackClean_hits::total 17938 # number of WritebackClean hits +system.cpu.l2cache.WritebackClean_hits::writebacks 17940 # number of WritebackClean hits +system.cpu.l2cache.WritebackClean_hits::total 17940 # number of WritebackClean hits system.cpu.l2cache.ReadExReq_hits::cpu.data 255660 # number of ReadExReq hits system.cpu.l2cache.ReadExReq_hits::total 255660 # number of ReadExReq hits -system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 17235 # number of ReadCleanReq hits -system.cpu.l2cache.ReadCleanReq_hits::total 17235 # number of ReadCleanReq hits +system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 17239 # number of ReadCleanReq hits +system.cpu.l2cache.ReadCleanReq_hits::total 17239 # number of ReadCleanReq hits system.cpu.l2cache.ReadSharedReq_hits::cpu.data 748301 # number of ReadSharedReq hits system.cpu.l2cache.ReadSharedReq_hits::total 748301 # number of ReadSharedReq hits -system.cpu.l2cache.demand_hits::cpu.inst 17235 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.inst 17239 # number of demand (read+write) hits system.cpu.l2cache.demand_hits::cpu.data 1003961 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 1021196 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.inst 17235 # number of overall hits +system.cpu.l2cache.demand_hits::total 1021200 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.inst 17239 # number of overall hits system.cpu.l2cache.overall_hits::cpu.data 1003961 # number of overall hits -system.cpu.l2cache.overall_hits::total 1021196 # number of overall hits +system.cpu.l2cache.overall_hits::total 1021200 # number of overall hits system.cpu.l2cache.ReadExReq_misses::cpu.data 100978 # number of ReadExReq misses system.cpu.l2cache.ReadExReq_misses::total 100978 # number of ReadExReq misses -system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2812 # number of ReadCleanReq misses -system.cpu.l2cache.ReadCleanReq_misses::total 2812 # number of ReadCleanReq misses +system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2811 # number of ReadCleanReq misses +system.cpu.l2cache.ReadCleanReq_misses::total 2811 # number of ReadCleanReq misses system.cpu.l2cache.ReadSharedReq_misses::cpu.data 40494 # number of ReadSharedReq misses system.cpu.l2cache.ReadSharedReq_misses::total 40494 # number of ReadSharedReq misses -system.cpu.l2cache.demand_misses::cpu.inst 2812 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.inst 2811 # number of demand (read+write) misses system.cpu.l2cache.demand_misses::cpu.data 141472 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 144284 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 2812 # number of overall misses +system.cpu.l2cache.demand_misses::total 144283 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 2811 # number of overall misses system.cpu.l2cache.overall_misses::cpu.data 141472 # number of overall misses -system.cpu.l2cache.overall_misses::total 144284 # number of overall misses -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8057525500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 8057525500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 236084500 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::total 236084500 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 3363607000 # number of ReadSharedReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::total 3363607000 # number of ReadSharedReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 236084500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 11421132500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 11657217000 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 236084500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 11421132500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 11657217000 # number of overall miss cycles +system.cpu.l2cache.overall_misses::total 144283 # number of overall misses +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8979653000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 8979653000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 312477500 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 312477500 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 4360667500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 4360667500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 312477500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 13340320500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 13652798000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 312477500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 13340320500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 13652798000 # number of overall miss cycles system.cpu.l2cache.WritebackDirty_accesses::writebacks 1068942 # number of WritebackDirty accesses(hits+misses) system.cpu.l2cache.WritebackDirty_accesses::total 1068942 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackClean_accesses::writebacks 17938 # number of WritebackClean accesses(hits+misses) -system.cpu.l2cache.WritebackClean_accesses::total 17938 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::writebacks 17940 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::total 17940 # number of WritebackClean accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::cpu.data 356638 # number of ReadExReq accesses(hits+misses) system.cpu.l2cache.ReadExReq_accesses::total 356638 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 20047 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::total 20047 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 20050 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::total 20050 # number of ReadCleanReq accesses(hits+misses) system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 788795 # number of ReadSharedReq accesses(hits+misses) system.cpu.l2cache.ReadSharedReq_accesses::total 788795 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 20047 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.inst 20050 # number of demand (read+write) accesses system.cpu.l2cache.demand_accesses::cpu.data 1145433 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 1165480 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 20047 # number of overall (read+write) accesses +system.cpu.l2cache.demand_accesses::total 1165483 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 20050 # number of overall (read+write) accesses system.cpu.l2cache.overall_accesses::cpu.data 1145433 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 1165480 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 1165483 # number of overall (read+write) accesses system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.283139 # miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_miss_rate::total 0.283139 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.140270 # miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.140270 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.140200 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.140200 # miss rate for ReadCleanReq accesses system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.051337 # miss rate for ReadSharedReq accesses system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.051337 # miss rate for ReadSharedReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.140270 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.140200 # miss rate for demand accesses system.cpu.l2cache.demand_miss_rate::cpu.data 0.123510 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.123798 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.140270 # miss rate for overall accesses +system.cpu.l2cache.demand_miss_rate::total 0.123797 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.140200 # miss rate for overall accesses system.cpu.l2cache.overall_miss_rate::cpu.data 0.123510 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.123798 # miss rate for overall accesses -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 79794.861257 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 79794.861257 # average ReadExReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 83956.081081 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 83956.081081 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 83064.330518 # average ReadSharedReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 83064.330518 # average ReadSharedReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83956.081081 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80730.692292 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 80793.552993 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83956.081081 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80730.692292 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 80793.552993 # average overall miss latency +system.cpu.l2cache.overall_miss_rate::total 0.123797 # miss rate for overall accesses +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88926.825645 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88926.825645 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 111162.397723 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 111162.397723 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 107686.756063 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 107686.756063 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 111162.397723 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 94296.542779 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 94625.132552 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 111162.397723 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 94296.542779 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 94625.132552 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked @@ -799,16 +809,16 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked system.cpu.l2cache.writebacks::writebacks 97528 # number of writebacks system.cpu.l2cache.writebacks::total 97528 # number of writebacks -system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 2 # number of ReadCleanReq MSHR hits -system.cpu.l2cache.ReadCleanReq_mshr_hits::total 2 # number of ReadCleanReq MSHR hits +system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 1 # number of ReadCleanReq MSHR hits +system.cpu.l2cache.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 13 # number of ReadSharedReq MSHR hits system.cpu.l2cache.ReadSharedReq_mshr_hits::total 13 # number of ReadSharedReq MSHR hits -system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits system.cpu.l2cache.demand_mshr_hits::cpu.data 13 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::total 15 # number of demand (read+write) MSHR hits -system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits +system.cpu.l2cache.demand_mshr_hits::total 14 # number of demand (read+write) MSHR hits +system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits system.cpu.l2cache.overall_mshr_hits::cpu.data 13 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::total 15 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_hits::total 14 # number of overall MSHR hits system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 100978 # number of ReadExReq MSHR misses system.cpu.l2cache.ReadExReq_mshr_misses::total 100978 # number of ReadExReq MSHR misses system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2810 # number of ReadCleanReq MSHR misses @@ -821,79 +831,79 @@ system.cpu.l2cache.demand_mshr_misses::total 144269 system.cpu.l2cache.overall_mshr_misses::cpu.inst 2810 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_misses::cpu.data 141459 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_misses::total 144269 # number of overall MSHR misses -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7047745500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7047745500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 207624000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 207624000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 2957433000 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 2957433000 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 207624000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10005178500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 10212802500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 207624000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10005178500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 10212802500 # number of overall MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7969873000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7969873000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 284302500 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 284302500 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 3953965500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 3953965500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 284302500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11923838500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 12208141000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 284302500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11923838500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 12208141000 # number of overall MSHR miss cycles system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.283139 # mshr miss rate for ReadExReq accesses system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.283139 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.140171 # mshr miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.140171 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.140150 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.140150 # mshr miss rate for ReadCleanReq accesses system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.051320 # mshr miss rate for ReadSharedReq accesses system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.051320 # mshr miss rate for ReadSharedReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.140171 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.140150 # mshr miss rate for demand accesses system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.123498 # mshr miss rate for demand accesses system.cpu.l2cache.demand_mshr_miss_rate::total 0.123785 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.140171 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.140150 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.123498 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::total 0.123785 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 69794.861257 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 69794.861257 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 73887.544484 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 73887.544484 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 73057.310837 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 73057.310837 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 73887.544484 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70728.469026 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 70789.999931 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 73887.544484 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70728.469026 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 70789.999931 # average overall mshr miss latency -system.cpu.toL2Bus.snoop_filter.tot_requests 2324992 # Total number of requests made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_requests 1159582 # Number of requests hitting in the snoop filter with a single holder of the requested data. -system.cpu.toL2Bus.snoop_filter.hit_multi_requests 4996 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78926.825645 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78926.825645 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 101175.266904 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 101175.266904 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 97674.600430 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 97674.600430 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 101175.266904 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84291.833676 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84620.680812 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 101175.266904 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84291.833676 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 84620.680812 # average overall mshr miss latency +system.cpu.toL2Bus.snoop_filter.tot_requests 2324998 # Total number of requests made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_requests 1159585 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.snoop_filter.hit_multi_requests 4997 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.cpu.toL2Bus.snoop_filter.tot_snoops 2618 # Total number of snoops made to the snoop filter. system.cpu.toL2Bus.snoop_filter.hit_single_snoops 2615 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 3 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states -system.cpu.toL2Bus.trans_dist::ReadResp 808842 # Transaction distribution +system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states +system.cpu.toL2Bus.trans_dist::ReadResp 808845 # Transaction distribution system.cpu.toL2Bus.trans_dist::WritebackDirty 1166470 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackClean 18175 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackClean 18178 # Transaction distribution system.cpu.toL2Bus.trans_dist::CleanEvict 87628 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadExReq 356638 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadExResp 356638 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadCleanReq 20047 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadCleanReq 20050 # Transaction distribution system.cpu.toL2Bus.trans_dist::ReadSharedReq 788795 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 58269 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 58278 # Packet count per connected master and slave (bytes) system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 3432203 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 3490472 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2446208 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 3490481 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2446592 # Cumulative packet size per connected master and slave (bytes) system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 141720000 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 144166208 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 144166592 # Cumulative packet size per connected master and slave (bytes) system.cpu.toL2Bus.snoops 112761 # Total snoops (count) system.cpu.toL2Bus.snoopTraffic 6241792 # Total snoop traffic (bytes) -system.cpu.toL2Bus.snoop_fanout::samples 1278241 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 0.006014 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0.077345 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::samples 1278244 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 0.006015 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.077350 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::0 1270557 99.40% 99.40% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 7681 0.60% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::0 1270559 99.40% 99.40% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 7682 0.60% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 3 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 1278241 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 2249613000 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::total 1278244 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 2249619000 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 0.6 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 30094452 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer0.occupancy 30098453 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) system.cpu.toL2Bus.respLayer1.occupancy 1718157983 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 0.5 # Layer utilization (%) @@ -903,7 +913,7 @@ system.membus.snoop_filter.hit_multi_requests 0 system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.membus.pwrStateResidencyTicks::UNDEFINED 366631719500 # Cumulative time (in ticks) in various power states +system.membus.pwrStateResidencyTicks::UNDEFINED 368600034500 # Cumulative time (in ticks) in various power states system.membus.trans_dist::ReadResp 43291 # Transaction distribution system.membus.trans_dist::WritebackDirty 97528 # Transaction distribution system.membus.trans_dist::CleanEvict 12615 # Transaction distribution @@ -926,9 +936,9 @@ system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Re system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram system.membus.snoop_fanout::total 144269 # Request fanout histogram -system.membus.reqLayer0.occupancy 685129000 # Layer occupancy (ticks) +system.membus.reqLayer0.occupancy 685124000 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.2 # Layer utilization (%) -system.membus.respLayer1.occupancy 765930250 # Layer occupancy (ticks) +system.membus.respLayer1.occupancy 765885250 # Layer occupancy (ticks) system.membus.respLayer1.utilization 0.2 # Layer utilization (%) ---------- End Simulation Statistics ---------- diff --git a/tests/long/se/20.parser/ref/arm/linux/o3-timing/config.ini b/tests/long/se/20.parser/ref/arm/linux/o3-timing/config.ini index 74b919a26..4329f3215 100644 --- a/tests/long/se/20.parser/ref/arm/linux/o3-timing/config.ini +++ b/tests/long/se/20.parser/ref/arm/linux/o3-timing/config.ini @@ -172,7 +172,7 @@ useIndirect=true [system.cpu.dcache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -534,7 +534,7 @@ pipelined=true [system.cpu.icache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -666,7 +666,7 @@ port=system.cpu.toL2Bus.slave[2] [system.cpu.l2cache] type=Cache children=prefetcher tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=16 clk_domain=system.cpu_clk_domain clusivity=mostly_excl @@ -813,6 +813,7 @@ transition_latency=100000000 [system.membus] type=CoherentXBar +children=snoop_filter clk_domain=system.clk_domain default_p_state=UNDEFINED eventq_index=0 @@ -824,7 +825,7 @@ p_state_clk_gate_min=1000 point_of_coherency=true power_model=Null response_latency=2 -snoop_filter=Null +snoop_filter=system.membus.snoop_filter snoop_response_latency=4 system=system use_default_range=false @@ -832,29 +833,36 @@ width=16 master=system.physmem.port slave=system.system_port system.cpu.l2cache.mem_side +[system.membus.snoop_filter] +type=SnoopFilter +eventq_index=0 +lookup_latency=1 +max_capacity=8388608 +system=system + [system.physmem] type=DRAMCtrl -IDD0=0.075000 +IDD0=0.055000 IDD02=0.000000 -IDD2N=0.050000 +IDD2N=0.032000 IDD2N2=0.000000 IDD2P0=0.000000 IDD2P02=0.000000 -IDD2P1=0.000000 +IDD2P1=0.032000 IDD2P12=0.000000 -IDD3N=0.057000 +IDD3N=0.038000 IDD3N2=0.000000 IDD3P0=0.000000 IDD3P02=0.000000 -IDD3P1=0.000000 +IDD3P1=0.038000 IDD3P12=0.000000 -IDD4R=0.187000 +IDD4R=0.157000 IDD4R2=0.000000 -IDD4W=0.165000 +IDD4W=0.125000 IDD4W2=0.000000 -IDD5=0.220000 +IDD5=0.235000 IDD52=0.000000 -IDD6=0.000000 +IDD6=0.020000 IDD62=0.000000 VDD=1.500000 VDD2=0.000000 @@ -874,6 +882,7 @@ devices_per_rank=8 dll=true eventq_index=0 in_addr_map=true +kvm_map=true max_accesses_per_row=16 mem_sched_policy=frfcfs min_writes_per_switch=16 @@ -883,7 +892,7 @@ p_state_clk_gate_max=1000000000000 p_state_clk_gate_min=1000 page_policy=open_adaptive power_model=Null -range=0:134217727 +range=0:134217727:0:0:0:0 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -905,9 +914,9 @@ tRTW=2500 tWR=15000 tWTR=7500 tXAW=30000 -tXP=0 +tXP=6000 tXPDLL=0 -tXS=0 +tXS=270000 tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 diff --git a/tests/long/se/20.parser/ref/arm/linux/o3-timing/simout b/tests/long/se/20.parser/ref/arm/linux/o3-timing/simout index 03bbf5323..87601728e 100755 --- a/tests/long/se/20.parser/ref/arm/linux/o3-timing/simout +++ b/tests/long/se/20.parser/ref/arm/linux/o3-timing/simout @@ -3,9 +3,9 @@ Redirecting stderr to build/ARM/tests/opt/long/se/20.parser/arm/linux/o3-timing/ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Aug 1 2016 17:10:05 -gem5 started Aug 1 2016 17:27:26 -gem5 executing on e108600-lin, pid 12521 +gem5 compiled Oct 11 2016 00:00:58 +gem5 started Oct 13 2016 20:43:00 +gem5 executing on e108600-lin, pid 17328 command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/20.parser/arm/linux/o3-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/20.parser/arm/linux/o3-timing Global frequency set at 1000000000000 ticks per second @@ -70,4 +70,4 @@ info: Increasing stack size by one page. about 2 million people attended the five best costumes got prizes No errors! -Exiting @ tick 232864525000 because target called exit() +Exiting @ tick 236034256000 because target called exit() diff --git a/tests/long/se/20.parser/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/20.parser/ref/arm/linux/o3-timing/stats.txt index f10b69af3..48fa8fd80 100644 --- a/tests/long/se/20.parser/ref/arm/linux/o3-timing/stats.txt +++ b/tests/long/se/20.parser/ref/arm/linux/o3-timing/stats.txt @@ -1,121 +1,121 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.233363 # Number of seconds simulated -sim_ticks 233363457000 # Number of ticks simulated -final_tick 233363457000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.236034 # Number of seconds simulated +sim_ticks 236034256000 # Number of ticks simulated +final_tick 236034256000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 153279 # Simulator instruction rate (inst/s) -host_op_rate 166055 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 70798116 # Simulator tick rate (ticks/s) -host_mem_usage 302508 # Number of bytes of host memory used -host_seconds 3296.18 # Real time elapsed on the host +host_inst_rate 147811 # Simulator instruction rate (inst/s) +host_op_rate 160132 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 69053974 # Simulator tick rate (ticks/s) +host_mem_usage 301356 # Number of bytes of host memory used +host_seconds 3418.11 # Real time elapsed on the host sim_insts 505234934 # Number of instructions simulated sim_ops 547348155 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.physmem.bytes_read::cpu.inst 641792 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 10513600 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.l2cache.prefetcher 16409344 # Number of bytes read from this memory -system.physmem.bytes_read::total 27564736 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 641792 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 641792 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 18651328 # Number of bytes written to this memory -system.physmem.bytes_written::total 18651328 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 10028 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 164275 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.l2cache.prefetcher 256396 # Number of read requests responded to by this memory -system.physmem.num_reads::total 430699 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 291427 # Number of write requests responded to by this memory -system.physmem.num_writes::total 291427 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 2750182 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 45052469 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.l2cache.prefetcher 70316682 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 118119333 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 2750182 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 2750182 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 79923945 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 79923945 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 79923945 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 2750182 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 45052469 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.l2cache.prefetcher 70316682 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 198043278 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 430699 # Number of read requests accepted -system.physmem.writeReqs 291427 # Number of write requests accepted -system.physmem.readBursts 430699 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 291427 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 27407296 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 157440 # Total number of bytes read from write queue -system.physmem.bytesWritten 18649728 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 27564736 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 18651328 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 2460 # Number of DRAM read bursts serviced by the write queue -system.physmem.mergedWrBursts 6 # Number of DRAM write bursts merged with an existing one +system.physmem.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.physmem.bytes_read::cpu.inst 637184 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 10497472 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.l2cache.prefetcher 16389440 # Number of bytes read from this memory +system.physmem.bytes_read::total 27524096 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 637184 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 637184 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 18641536 # Number of bytes written to this memory +system.physmem.bytes_written::total 18641536 # Number of bytes written to this memory +system.physmem.num_reads::cpu.inst 9956 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 164023 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.l2cache.prefetcher 256085 # Number of read requests responded to by this memory +system.physmem.num_reads::total 430064 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 291274 # Number of write requests responded to by this memory +system.physmem.num_writes::total 291274 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 2699540 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 44474358 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.l2cache.prefetcher 69436701 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 116610599 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 2699540 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 2699540 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 78978095 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 78978095 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 78978095 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 2699540 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 44474358 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.l2cache.prefetcher 69436701 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 195588695 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 430064 # Number of read requests accepted +system.physmem.writeReqs 291274 # Number of write requests accepted +system.physmem.readBursts 430064 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 291274 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 27360896 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 163200 # Total number of bytes read from write queue +system.physmem.bytesWritten 18638848 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 27524096 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 18641536 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 2550 # Number of DRAM read bursts serviced by the write queue +system.physmem.mergedWrBursts 11 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 27205 # Per bank write bursts -system.physmem.perBankRdBursts::1 26463 # Per bank write bursts -system.physmem.perBankRdBursts::2 25602 # Per bank write bursts -system.physmem.perBankRdBursts::3 32969 # Per bank write bursts -system.physmem.perBankRdBursts::4 28037 # Per bank write bursts -system.physmem.perBankRdBursts::5 29890 # Per bank write bursts -system.physmem.perBankRdBursts::6 25340 # Per bank write bursts -system.physmem.perBankRdBursts::7 24398 # Per bank write bursts -system.physmem.perBankRdBursts::8 25649 # Per bank write bursts -system.physmem.perBankRdBursts::9 25581 # Per bank write bursts -system.physmem.perBankRdBursts::10 25884 # Per bank write bursts -system.physmem.perBankRdBursts::11 26303 # Per bank write bursts -system.physmem.perBankRdBursts::12 27555 # Per bank write bursts -system.physmem.perBankRdBursts::13 26148 # Per bank write bursts -system.physmem.perBankRdBursts::14 24908 # Per bank write bursts -system.physmem.perBankRdBursts::15 26307 # Per bank write bursts -system.physmem.perBankWrBursts::0 18644 # Per bank write bursts -system.physmem.perBankWrBursts::1 18139 # Per bank write bursts -system.physmem.perBankWrBursts::2 17950 # Per bank write bursts -system.physmem.perBankWrBursts::3 17944 # Per bank write bursts -system.physmem.perBankWrBursts::4 18581 # Per bank write bursts -system.physmem.perBankWrBursts::5 18235 # Per bank write bursts -system.physmem.perBankWrBursts::6 17841 # Per bank write bursts -system.physmem.perBankWrBursts::7 17708 # Per bank write bursts -system.physmem.perBankWrBursts::8 18005 # Per bank write bursts -system.physmem.perBankWrBursts::9 17734 # Per bank write bursts -system.physmem.perBankWrBursts::10 18244 # Per bank write bursts -system.physmem.perBankWrBursts::11 18783 # Per bank write bursts -system.physmem.perBankWrBursts::12 18680 # Per bank write bursts -system.physmem.perBankWrBursts::13 18156 # Per bank write bursts -system.physmem.perBankWrBursts::14 18369 # Per bank write bursts -system.physmem.perBankWrBursts::15 18389 # Per bank write bursts +system.physmem.perBankRdBursts::0 27217 # Per bank write bursts +system.physmem.perBankRdBursts::1 26580 # Per bank write bursts +system.physmem.perBankRdBursts::2 25459 # Per bank write bursts +system.physmem.perBankRdBursts::3 32933 # Per bank write bursts +system.physmem.perBankRdBursts::4 28005 # Per bank write bursts +system.physmem.perBankRdBursts::5 30095 # Per bank write bursts +system.physmem.perBankRdBursts::6 25324 # Per bank write bursts +system.physmem.perBankRdBursts::7 24336 # Per bank write bursts +system.physmem.perBankRdBursts::8 25637 # Per bank write bursts +system.physmem.perBankRdBursts::9 25661 # Per bank write bursts +system.physmem.perBankRdBursts::10 25768 # Per bank write bursts +system.physmem.perBankRdBursts::11 26242 # Per bank write bursts +system.physmem.perBankRdBursts::12 27581 # Per bank write bursts +system.physmem.perBankRdBursts::13 26014 # Per bank write bursts +system.physmem.perBankRdBursts::14 24864 # Per bank write bursts +system.physmem.perBankRdBursts::15 25798 # Per bank write bursts +system.physmem.perBankWrBursts::0 18651 # Per bank write bursts +system.physmem.perBankWrBursts::1 18268 # Per bank write bursts +system.physmem.perBankWrBursts::2 17926 # Per bank write bursts +system.physmem.perBankWrBursts::3 17983 # Per bank write bursts +system.physmem.perBankWrBursts::4 18558 # Per bank write bursts +system.physmem.perBankWrBursts::5 18375 # Per bank write bursts +system.physmem.perBankWrBursts::6 17786 # Per bank write bursts +system.physmem.perBankWrBursts::7 17681 # Per bank write bursts +system.physmem.perBankWrBursts::8 18027 # Per bank write bursts +system.physmem.perBankWrBursts::9 17737 # Per bank write bursts +system.physmem.perBankWrBursts::10 18114 # Per bank write bursts +system.physmem.perBankWrBursts::11 18781 # Per bank write bursts +system.physmem.perBankWrBursts::12 18716 # Per bank write bursts +system.physmem.perBankWrBursts::13 18163 # Per bank write bursts +system.physmem.perBankWrBursts::14 18303 # Per bank write bursts +system.physmem.perBankWrBursts::15 18163 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 233363404500 # Total gap between requests +system.physmem.totGap 236034203500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 430699 # Read request sizes (log2) +system.physmem.readPktSize::6 430064 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 291427 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 330391 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 50226 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 12856 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 8880 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 7122 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::5 6027 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::6 5118 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::7 4235 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::8 3274 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::9 56 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::10 27 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::11 16 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::12 9 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::13 2 # What read queue length does an incoming req see +system.physmem.writePktSize::6 291274 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 318869 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 60281 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 13267 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 8983 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 7229 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::5 6032 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::6 5148 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::7 4295 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::8 3299 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::9 63 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::10 23 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::11 12 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::12 8 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::13 5 # What read queue length does an incoming req see system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see @@ -149,41 +149,41 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 7280 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 7756 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 12492 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 15016 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 16255 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 16901 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 17254 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 17654 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 17875 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 18074 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 18193 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 18541 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 18646 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 18700 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 18837 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 17505 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 17142 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 17030 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 133 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 51 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 6756 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 7242 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 12113 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 14851 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 16256 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 16916 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 17294 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 17615 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 17892 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 18128 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 18323 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 18440 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 18551 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 18644 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 18821 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 18548 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 17432 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 17189 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 149 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 50 # What write queue length does an incoming req see system.physmem.wrQLenPdf::35 23 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 12 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 15 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 8 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 3 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::43 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::44 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::45 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::46 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::47 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::48 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::49 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 9 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 5 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 1 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see @@ -198,117 +198,124 @@ system.physmem.wrQLenPdf::60 0 # Wh system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 328347 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 140.266048 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 98.833830 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 178.808988 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 208753 63.58% 63.58% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 80037 24.38% 87.95% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 14980 4.56% 92.51% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 7256 2.21% 94.72% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 4857 1.48% 96.20% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 2521 0.77% 96.97% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 1858 0.57% 97.54% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 1524 0.46% 98.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 6561 2.00% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 328347 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 16970 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 25.230642 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 145.328941 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-1023 16968 99.99% 99.99% # Reads before turning the bus around for writes +system.physmem.bytesPerActivate::samples 329061 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 139.787432 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 98.478985 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 178.644390 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 210353 63.93% 63.93% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 79320 24.10% 88.03% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 14852 4.51% 92.54% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 7229 2.20% 94.74% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 4899 1.49% 96.23% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 2483 0.75% 96.98% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 1823 0.55% 97.54% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 1564 0.48% 98.01% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 6538 1.99% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 329061 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 17032 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 25.095820 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 145.258821 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-1023 17030 99.99% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::1024-2047 1 0.01% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::18432-19455 1 0.01% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 16970 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 16970 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 17.171597 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 17.099419 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 1.840930 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16-17 9436 55.60% 55.60% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18-19 6694 39.45% 95.05% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20-21 588 3.46% 98.52% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::22-23 150 0.88% 99.40% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::24-25 55 0.32% 99.72% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::26-27 20 0.12% 99.84% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::28-29 4 0.02% 99.86% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::30-31 8 0.05% 99.91% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::32-33 2 0.01% 99.92% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::34-35 4 0.02% 99.95% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::36-37 1 0.01% 99.95% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::42-43 1 0.01% 99.96% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::44-45 1 0.01% 99.96% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::48-49 1 0.01% 99.97% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::50-51 1 0.01% 99.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::62-63 1 0.01% 99.98% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::72-73 1 0.01% 99.99% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::76-77 1 0.01% 99.99% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::94-95 1 0.01% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 16970 # Writes before turning the bus around for reads -system.physmem.totQLat 8687632010 # Total ticks spent queuing -system.physmem.totMemAccLat 16717113260 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 2141195000 # Total ticks spent in databus transfers -system.physmem.avgQLat 20286.88 # Average queueing delay per DRAM burst +system.physmem.rdPerTurnAround::total 17032 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 17032 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 17.099108 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 17.028520 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 1.818567 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16-17 10039 58.94% 58.94% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::18-19 6203 36.42% 95.36% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20-21 545 3.20% 98.56% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::22-23 139 0.82% 99.38% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24-25 59 0.35% 99.72% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::26-27 18 0.11% 99.83% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28-29 9 0.05% 99.88% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::30-31 2 0.01% 99.89% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::32-33 2 0.01% 99.91% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::34-35 2 0.01% 99.92% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::36-37 3 0.02% 99.94% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::38-39 5 0.03% 99.96% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::40-41 2 0.01% 99.98% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::60-61 2 0.01% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::70-71 1 0.01% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::104-105 1 0.01% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 17032 # Writes before turning the bus around for reads +system.physmem.totQLat 14213030846 # Total ticks spent queuing +system.physmem.totMemAccLat 22228918346 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 2137570000 # Total ticks spent in databus transfers +system.physmem.avgQLat 33245.77 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 39036.88 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 117.44 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 79.92 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 118.12 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 79.92 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 51995.77 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 115.92 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 78.97 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 116.61 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 78.98 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 1.54 # Data bus utilization in percentage -system.physmem.busUtilRead 0.92 # Data bus utilization in percentage for reads +system.physmem.busUtil 1.52 # Data bus utilization in percentage +system.physmem.busUtilRead 0.91 # Data bus utilization in percentage for reads system.physmem.busUtilWrite 0.62 # Data bus utilization in percentage for writes system.physmem.avgRdQLen 1.12 # Average read queue length when enqueuing -system.physmem.avgWrQLen 21.52 # Average write queue length when enqueuing -system.physmem.readRowHits 308039 # Number of row buffer hits during reads -system.physmem.writeRowHits 83248 # Number of row buffer hits during writes -system.physmem.readRowHitRate 71.93 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 28.57 # Row buffer hit rate for writes -system.physmem.avgGap 323161.62 # Average gap between requests -system.physmem.pageHitRate 54.37 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 1261242360 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 688177875 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 1715142000 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 939872160 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 15242051760 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 86511761685 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 64129665000 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 170487912840 # Total energy per rank (pJ) -system.physmem_0.averagePower 730.572857 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 106127593352 # Time in different power states -system.physmem_0.memoryStateTime::REF 7792460000 # Time in different power states -system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 119441919148 # Time in different power states -system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 1221045840 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 666245250 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 1624857000 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 948412800 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 15242051760 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 81485025165 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 68539083000 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 169726720815 # Total energy per rank (pJ) -system.physmem_1.averagePower 727.311005 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 113492657633 # Time in different power states -system.physmem_1.memoryStateTime::REF 7792460000 # Time in different power states -system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 112077139867 # Time in different power states -system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.cpu.branchPred.lookups 174594135 # Number of BP lookups -system.cpu.branchPred.condPredicted 131061438 # Number of conditional branches predicted -system.cpu.branchPred.condIncorrect 7233022 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 90315091 # Number of BTB lookups -system.cpu.branchPred.BTBHits 79002409 # Number of BTB hits +system.physmem.avgWrQLen 21.65 # Average write queue length when enqueuing +system.physmem.readRowHits 307655 # Number of row buffer hits during reads +system.physmem.writeRowHits 82023 # Number of row buffer hits during writes +system.physmem.readRowHitRate 71.96 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 28.16 # Row buffer hit rate for writes +system.physmem.avgGap 327217.20 # Average gap between requests +system.physmem.pageHitRate 54.21 # Row buffer hit rate, read and write combined +system.physmem_0.actEnergy 1196014260 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 635677680 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 1570435860 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 758090160 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 15730481520.000004 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 13398551100 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 618704160 # Energy for precharge background per rank (pJ) +system.physmem_0.actPowerDownEnergy 46181225010 # Energy for active power-down per rank (pJ) +system.physmem_0.prePowerDownEnergy 17503538880 # Energy for precharge power-down per rank (pJ) +system.physmem_0.selfRefreshEnergy 15597346500 # Energy for self refresh per rank (pJ) +system.physmem_0.totalEnergy 113194744170 # Total energy per rank (pJ) +system.physmem_0.averagePower 479.569128 # Core power per rank (mW) +system.physmem_0.totalIdleTime 205028158054 # Total Idle time Per DRAM Rank +system.physmem_0.memoryStateTime::IDLE 920292705 # Time in different power states +system.physmem_0.memoryStateTime::REF 6672444000 # Time in different power states +system.physmem_0.memoryStateTime::SREF 58173065750 # Time in different power states +system.physmem_0.memoryStateTime::PRE_PDN 45581110454 # Time in different power states +system.physmem_0.memoryStateTime::ACT 23413245991 # Time in different power states +system.physmem_0.memoryStateTime::ACT_PDN 101274097100 # Time in different power states +system.physmem_1.actEnergy 1153531260 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 613108815 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 1482014100 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 762140880 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 15061753200.000004 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 13366111830 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 607264320 # Energy for precharge background per rank (pJ) +system.physmem_1.actPowerDownEnergy 42525061470 # Energy for active power-down per rank (pJ) +system.physmem_1.prePowerDownEnergy 17168834400 # Energy for precharge power-down per rank (pJ) +system.physmem_1.selfRefreshEnergy 17794675410 # Energy for self refresh per rank (pJ) +system.physmem_1.totalEnergy 110539948695 # Total energy per rank (pJ) +system.physmem_1.averagePower 468.321620 # Core power per rank (mW) +system.physmem_1.totalIdleTime 205130134268 # Total Idle time Per DRAM Rank +system.physmem_1.memoryStateTime::IDLE 923619714 # Time in different power states +system.physmem_1.memoryStateTime::REF 6390116000 # Time in different power states +system.physmem_1.memoryStateTime::SREF 67161872750 # Time in different power states +system.physmem_1.memoryStateTime::PRE_PDN 44710479181 # Time in different power states +system.physmem_1.memoryStateTime::ACT 23590386018 # Time in different power states +system.physmem_1.memoryStateTime::ACT_PDN 93257782337 # Time in different power states +system.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.cpu.branchPred.lookups 174591760 # Number of BP lookups +system.cpu.branchPred.condPredicted 131058406 # Number of conditional branches predicted +system.cpu.branchPred.condIncorrect 7233420 # Number of conditional branches incorrect +system.cpu.branchPred.BTBLookups 90376052 # Number of BTB lookups +system.cpu.branchPred.BTBHits 79001018 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 87.474206 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 12105110 # Number of times the RAS was used to get a target. -system.cpu.branchPred.RASInCorrect 104499 # Number of incorrect RAS predictions. -system.cpu.branchPred.indirectLookups 4687937 # Number of indirect predictor lookups. -system.cpu.branchPred.indirectHits 4674274 # Number of indirect target hits. -system.cpu.branchPred.indirectMisses 13663 # Number of indirect misses. -system.cpu.branchPredindirectMispredicted 53871 # Number of mispredicted indirect branches. +system.cpu.branchPred.BTBHitPct 87.413664 # BTB Hit Percentage +system.cpu.branchPred.usedRAS 12105632 # Number of times the RAS was used to get a target. +system.cpu.branchPred.RASInCorrect 104483 # Number of incorrect RAS predictions. +system.cpu.branchPred.indirectLookups 4688252 # Number of indirect predictor lookups. +system.cpu.branchPred.indirectHits 4674256 # Number of indirect target hits. +system.cpu.branchPred.indirectMisses 13996 # Number of indirect misses. +system.cpu.branchPredindirectMispredicted 53921 # Number of mispredicted indirect branches. system.cpu_clk_domain.clock 500 # Clock period in ticks -system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states +system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -338,7 +345,7 @@ system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states +system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states system.cpu.dtb.walker.walks 0 # Table walker walks requested system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -368,7 +375,7 @@ system.cpu.dtb.inst_accesses 0 # IT system.cpu.dtb.hits 0 # DTB hits system.cpu.dtb.misses 0 # DTB misses system.cpu.dtb.accesses 0 # DTB accesses -system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states +system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -398,7 +405,7 @@ system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses -system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states +system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states system.cpu.itb.walker.walks 0 # Table walker walks requested system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst @@ -429,233 +436,233 @@ system.cpu.itb.hits 0 # DT system.cpu.itb.misses 0 # DTB misses system.cpu.itb.accesses 0 # DTB accesses system.cpu.workload.num_syscalls 548 # Number of system calls -system.cpu.pwrStateResidencyTicks::ON 233363457000 # Cumulative time (in ticks) in various power states -system.cpu.numCycles 466726915 # number of cpu cycles simulated +system.cpu.pwrStateResidencyTicks::ON 236034256000 # Cumulative time (in ticks) in various power states +system.cpu.numCycles 472068513 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.fetch.icacheStallCycles 7649319 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 727510991 # Number of instructions fetch has processed -system.cpu.fetch.Branches 174594135 # Number of branches that fetch encountered -system.cpu.fetch.predictedBranches 95781793 # Number of branches that fetch has predicted taken -system.cpu.fetch.Cycles 451018276 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.SquashCycles 14520177 # Number of cycles fetch has spent squashing -system.cpu.fetch.MiscStallCycles 5415 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.PendingTrapStallCycles 146 # Number of stall cycles due to pending traps -system.cpu.fetch.IcacheWaitRetryStallCycles 13360 # Number of stall cycles due to full MSHR -system.cpu.fetch.CacheLines 235275678 # Number of cache lines fetched -system.cpu.fetch.IcacheSquashes 36827 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.rateDist::samples 465946604 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 1.690437 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 1.183518 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.icacheStallCycles 7651832 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.Insts 727514898 # Number of instructions fetch has processed +system.cpu.fetch.Branches 174591760 # Number of branches that fetch encountered +system.cpu.fetch.predictedBranches 95780906 # Number of branches that fetch has predicted taken +system.cpu.fetch.Cycles 456008633 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.SquashCycles 14520873 # Number of cycles fetch has spent squashing +system.cpu.fetch.MiscStallCycles 8018 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.PendingTrapStallCycles 72 # Number of stall cycles due to pending traps +system.cpu.fetch.IcacheWaitRetryStallCycles 15159 # Number of stall cycles due to full MSHR +system.cpu.fetch.CacheLines 235276766 # Number of cache lines fetched +system.cpu.fetch.IcacheSquashes 36821 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.rateDist::samples 470944150 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 1.672513 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 1.189889 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 96241342 20.66% 20.66% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 132050994 28.34% 49.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 57360477 12.31% 61.31% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 180293791 38.69% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 101233581 21.50% 21.50% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 132057346 28.04% 49.54% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 57356975 12.18% 61.72% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 180296248 38.28% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 465946604 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.branchRate 0.374082 # Number of branch fetches per cycle -system.cpu.fetch.rate 1.558751 # Number of inst fetches per cycle -system.cpu.decode.IdleCycles 32536552 # Number of cycles decode is idle -system.cpu.decode.BlockedCycles 120918293 # Number of cycles decode is blocked -system.cpu.decode.RunCycles 282902203 # Number of cycles decode is running -system.cpu.decode.UnblockCycles 22817634 # Number of cycles decode is unblocking -system.cpu.decode.SquashCycles 6771922 # Number of cycles decode is squashing -system.cpu.decode.BranchResolved 23855471 # Number of times decode resolved a branch -system.cpu.decode.BranchMispred 495849 # Number of times decode detected a branch misprediction -system.cpu.decode.DecodedInsts 710960604 # Number of instructions handled by decode -system.cpu.decode.SquashedInsts 29091371 # Number of squashed instructions handled by decode -system.cpu.rename.SquashCycles 6771922 # Number of cycles rename is squashing -system.cpu.rename.IdleCycles 63349282 # Number of cycles rename is idle -system.cpu.rename.BlockCycles 56784032 # Number of cycles rename is blocking -system.cpu.rename.serializeStallCycles 40401553 # count of cycles rename stalled for serializing inst -system.cpu.rename.RunCycles 273510163 # Number of cycles rename is running -system.cpu.rename.UnblockCycles 25129652 # Number of cycles rename is unblocking -system.cpu.rename.RenamedInsts 682692967 # Number of instructions processed by rename -system.cpu.rename.SquashedInsts 12844145 # Number of squashed instructions processed by rename -system.cpu.rename.ROBFullEvents 9945202 # Number of times rename has blocked due to ROB full -system.cpu.rename.IQFullEvents 2511648 # Number of times rename has blocked due to IQ full -system.cpu.rename.LQFullEvents 1805093 # Number of times rename has blocked due to LQ full -system.cpu.rename.SQFullEvents 1905777 # Number of times rename has blocked due to SQ full -system.cpu.rename.RenamedOperands 827472920 # Number of destination operands rename has renamed -system.cpu.rename.RenameLookups 3000392013 # Number of register rename lookups that rename has made -system.cpu.rename.int_rename_lookups 718609980 # Number of integer rename lookups -system.cpu.rename.fp_rename_lookups 96 # Number of floating rename lookups +system.cpu.fetch.rateDist::total 470944150 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.branchRate 0.369844 # Number of branch fetches per cycle +system.cpu.fetch.rate 1.541121 # Number of inst fetches per cycle +system.cpu.decode.IdleCycles 32549558 # Number of cycles decode is idle +system.cpu.decode.BlockedCycles 125926098 # Number of cycles decode is blocked +system.cpu.decode.RunCycles 282874913 # Number of cycles decode is running +system.cpu.decode.UnblockCycles 22821432 # Number of cycles decode is unblocking +system.cpu.decode.SquashCycles 6772149 # Number of cycles decode is squashing +system.cpu.decode.BranchResolved 23855969 # Number of times decode resolved a branch +system.cpu.decode.BranchMispred 495947 # Number of times decode detected a branch misprediction +system.cpu.decode.DecodedInsts 710956468 # Number of instructions handled by decode +system.cpu.decode.SquashedInsts 29088219 # Number of squashed instructions handled by decode +system.cpu.rename.SquashCycles 6772149 # Number of cycles rename is squashing +system.cpu.rename.IdleCycles 63367796 # Number of cycles rename is idle +system.cpu.rename.BlockCycles 61282237 # Number of cycles rename is blocking +system.cpu.rename.serializeStallCycles 40473434 # count of cycles rename stalled for serializing inst +system.cpu.rename.RunCycles 273481495 # Number of cycles rename is running +system.cpu.rename.UnblockCycles 25567039 # Number of cycles rename is unblocking +system.cpu.rename.RenamedInsts 682687004 # Number of instructions processed by rename +system.cpu.rename.SquashedInsts 12847672 # Number of squashed instructions processed by rename +system.cpu.rename.ROBFullEvents 10037372 # Number of times rename has blocked due to ROB full +system.cpu.rename.IQFullEvents 2522908 # Number of times rename has blocked due to IQ full +system.cpu.rename.LQFullEvents 1816731 # Number of times rename has blocked due to LQ full +system.cpu.rename.SQFullEvents 2323927 # Number of times rename has blocked due to SQ full +system.cpu.rename.RenamedOperands 827475029 # Number of destination operands rename has renamed +system.cpu.rename.RenameLookups 3000364097 # Number of register rename lookups that rename has made +system.cpu.rename.int_rename_lookups 718606364 # Number of integer rename lookups +system.cpu.rename.fp_rename_lookups 112 # Number of floating rename lookups system.cpu.rename.CommittedMaps 654095674 # Number of HB maps that are committed -system.cpu.rename.UndoneMaps 173377246 # Number of HB maps that are undone due to squashing -system.cpu.rename.serializingInsts 1545812 # count of serializing insts renamed -system.cpu.rename.tempSerializingInsts 1536134 # count of temporary serializing insts renamed -system.cpu.rename.skidInsts 43839802 # count of insts added to the skid buffer -system.cpu.memDep0.insertedLoads 142358029 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 67522859 # Number of stores inserted to the mem dependence unit. -system.cpu.memDep0.conflictingLoads 12902461 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 11335768 # Number of conflicting stores. -system.cpu.iq.iqInstsAdded 664750936 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqNonSpecInstsAdded 2979334 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqInstsIssued 608926553 # Number of instructions issued -system.cpu.iq.iqSquashedInstsIssued 5748894 # Number of squashed instructions issued -system.cpu.iq.iqSquashedInstsExamined 120382115 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedOperandsExamined 306467952 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.iq.iqSquashedNonSpecRemoved 1702 # Number of squashed non-spec instructions that were removed -system.cpu.iq.issued_per_cycle::samples 465946604 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::mean 1.306859 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::stdev 1.102130 # Number of insts issued each cycle +system.cpu.rename.UndoneMaps 173379355 # Number of HB maps that are undone due to squashing +system.cpu.rename.serializingInsts 1545861 # count of serializing insts renamed +system.cpu.rename.tempSerializingInsts 1536327 # count of temporary serializing insts renamed +system.cpu.rename.skidInsts 43857094 # count of insts added to the skid buffer +system.cpu.memDep0.insertedLoads 142358041 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 67520451 # Number of stores inserted to the mem dependence unit. +system.cpu.memDep0.conflictingLoads 12908238 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 11335045 # Number of conflicting stores. +system.cpu.iq.iqInstsAdded 664745436 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqNonSpecInstsAdded 2979378 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqInstsIssued 608905066 # Number of instructions issued +system.cpu.iq.iqSquashedInstsIssued 5749480 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 120376659 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedOperandsExamined 306522000 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.iqSquashedNonSpecRemoved 1746 # Number of squashed non-spec instructions that were removed +system.cpu.iq.issued_per_cycle::samples 470944150 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::mean 1.292945 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::stdev 1.104492 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::0 149520607 32.09% 32.09% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::1 100880237 21.65% 53.74% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::2 145552540 31.24% 84.98% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::3 63032249 13.53% 98.51% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::4 6960366 1.49% 100.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::5 605 0.00% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::0 154541552 32.82% 32.82% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::1 100868277 21.42% 54.23% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::2 145535828 30.90% 85.14% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::3 63029448 13.38% 98.52% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::4 6968436 1.48% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::5 609 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::total 465946604 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::total 470944150 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.fu_full::IntAlu 71896734 53.12% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::IntMult 30 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::IntDiv 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatAdd 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCmp 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCvt 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatMult 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatDiv 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatSqrt 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAdd 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAlu 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCmp 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCvt 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMisc 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMult 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShift 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdSqrt 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 53.12% # attempts to use FU when none available -system.cpu.iq.fu_full::MemRead 44291867 32.73% 85.85% # attempts to use FU when none available -system.cpu.iq.fu_full::MemWrite 19147796 14.15% 100.00% # attempts to use FU when none available +system.cpu.iq.fu_full::IntAlu 71902487 53.13% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::IntMult 30 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::IntDiv 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatAdd 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCmp 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCvt 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatMult 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatDiv 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatSqrt 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAdd 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAlu 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCmp 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCvt 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMisc 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMult 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShift 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdSqrt 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 53.13% # attempts to use FU when none available +system.cpu.iq.fu_full::MemRead 44305814 32.74% 85.86% # attempts to use FU when none available +system.cpu.iq.fu_full::MemWrite 19132145 14.14% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued -system.cpu.iq.FU_type_0::IntAlu 412590919 67.76% 67.76% # Type of FU issued -system.cpu.iq.FU_type_0::IntMult 352109 0.06% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.81% # Type of FU issued -system.cpu.iq.FU_type_0::MemRead 133574983 21.94% 89.75% # Type of FU issued -system.cpu.iq.FU_type_0::MemWrite 62408539 10.25% 100.00% # Type of FU issued +system.cpu.iq.FU_type_0::IntAlu 412584657 67.76% 67.76% # Type of FU issued +system.cpu.iq.FU_type_0::IntMult 352207 0.06% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.82% # Type of FU issued +system.cpu.iq.FU_type_0::MemRead 133573210 21.94% 89.75% # Type of FU issued +system.cpu.iq.FU_type_0::MemWrite 62394989 10.25% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.FU_type_0::total 608926553 # Type of FU issued -system.cpu.iq.rate 1.304674 # Inst issue rate -system.cpu.iq.fu_busy_cnt 135336427 # FU busy when requested -system.cpu.iq.fu_busy_rate 0.222254 # FU busy rate (busy events/executed inst) -system.cpu.iq.int_inst_queue_reads 1824884935 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_writes 788141663 # Number of integer instruction queue writes -system.cpu.iq.int_inst_queue_wakeup_accesses 594200588 # Number of integer instruction queue wakeup accesses -system.cpu.iq.fp_inst_queue_reads 96 # Number of floating instruction queue reads -system.cpu.iq.fp_inst_queue_writes 76 # Number of floating instruction queue writes +system.cpu.iq.FU_type_0::total 608905066 # Type of FU issued +system.cpu.iq.rate 1.289866 # Inst issue rate +system.cpu.iq.fu_busy_cnt 135340476 # FU busy when requested +system.cpu.iq.fu_busy_rate 0.222269 # FU busy rate (busy events/executed inst) +system.cpu.iq.int_inst_queue_reads 1829844132 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_writes 788130713 # Number of integer instruction queue writes +system.cpu.iq.int_inst_queue_wakeup_accesses 594185364 # Number of integer instruction queue wakeup accesses +system.cpu.iq.fp_inst_queue_reads 106 # Number of floating instruction queue reads +system.cpu.iq.fp_inst_queue_writes 88 # Number of floating instruction queue writes system.cpu.iq.fp_inst_queue_wakeup_accesses 16 # Number of floating instruction queue wakeup accesses -system.cpu.iq.int_alu_accesses 744262920 # Number of integer alu accesses -system.cpu.iq.fp_alu_accesses 60 # Number of floating point alu accesses -system.cpu.iew.lsq.thread0.forwLoads 7284479 # Number of loads that had data forwarded from stores +system.cpu.iq.int_alu_accesses 744245476 # Number of integer alu accesses +system.cpu.iq.fp_alu_accesses 66 # Number of floating point alu accesses +system.cpu.iew.lsq.thread0.forwLoads 7285563 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu.iew.lsq.thread0.squashedLoads 26474746 # Number of loads squashed -system.cpu.iew.lsq.thread0.ignoredResponses 24624 # Number of memory responses ignored because the instruction is squashed -system.cpu.iew.lsq.thread0.memOrderViolation 29798 # Number of memory ordering violations -system.cpu.iew.lsq.thread0.squashedStores 10662639 # Number of stores squashed +system.cpu.iew.lsq.thread0.squashedLoads 26474758 # Number of loads squashed +system.cpu.iew.lsq.thread0.ignoredResponses 24641 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread0.memOrderViolation 29761 # Number of memory ordering violations +system.cpu.iew.lsq.thread0.squashedStores 10660231 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread0.rescheduledLoads 225013 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread0.cacheBlocked 22508 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread0.rescheduledLoads 224867 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread0.cacheBlocked 23122 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewSquashCycles 6771922 # Number of cycles IEW is squashing -system.cpu.iew.iewBlockCycles 22843049 # Number of cycles IEW is blocking -system.cpu.iew.iewUnblockCycles 918168 # Number of cycles IEW is unblocking -system.cpu.iew.iewDispatchedInsts 669223084 # Number of instructions dispatched to IQ +system.cpu.iew.iewSquashCycles 6772149 # Number of cycles IEW is squashing +system.cpu.iew.iewBlockCycles 23809987 # Number of cycles IEW is blocking +system.cpu.iew.iewUnblockCycles 977416 # Number of cycles IEW is unblocking +system.cpu.iew.iewDispatchedInsts 669217601 # Number of instructions dispatched to IQ system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispLoadInsts 142358029 # Number of dispatched load instructions -system.cpu.iew.iewDispStoreInsts 67522859 # Number of dispatched store instructions -system.cpu.iew.iewDispNonSpecInsts 1490792 # Number of dispatched non-speculative instructions -system.cpu.iew.iewIQFullEvents 256633 # Number of times the IQ has become full, causing a stall -system.cpu.iew.iewLSQFullEvents 523882 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.memOrderViolationEvents 29798 # Number of memory order violations -system.cpu.iew.predictedTakenIncorrect 3590923 # Number of branches that were predicted taken incorrectly -system.cpu.iew.predictedNotTakenIncorrect 3742651 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.branchMispredicts 7333574 # Number of branch mispredicts detected at execute -system.cpu.iew.iewExecutedInsts 598420503 # Number of executed instructions -system.cpu.iew.iewExecLoadInsts 129081054 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 10506050 # Number of squashed instructions skipped in execute +system.cpu.iew.iewDispLoadInsts 142358041 # Number of dispatched load instructions +system.cpu.iew.iewDispStoreInsts 67520451 # Number of dispatched store instructions +system.cpu.iew.iewDispNonSpecInsts 1490836 # Number of dispatched non-speculative instructions +system.cpu.iew.iewIQFullEvents 256647 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewLSQFullEvents 583506 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.memOrderViolationEvents 29761 # Number of memory order violations +system.cpu.iew.predictedTakenIncorrect 3591077 # Number of branches that were predicted taken incorrectly +system.cpu.iew.predictedNotTakenIncorrect 3742851 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.branchMispredicts 7333928 # Number of branch mispredicts detected at execute +system.cpu.iew.iewExecutedInsts 598406414 # Number of executed instructions +system.cpu.iew.iewExecLoadInsts 129080217 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 10498652 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed -system.cpu.iew.exec_nop 1492814 # number of nop insts executed -system.cpu.iew.exec_refs 190002009 # number of memory reference insts executed -system.cpu.iew.exec_branches 131263961 # Number of branches executed -system.cpu.iew.exec_stores 60920955 # Number of stores executed -system.cpu.iew.exec_rate 1.282164 # Inst execution rate -system.cpu.iew.wb_sent 595445456 # cumulative count of insts sent to commit -system.cpu.iew.wb_count 594200604 # cumulative count of insts written-back -system.cpu.iew.wb_producers 349565575 # num instructions producing a value -system.cpu.iew.wb_consumers 571385188 # num instructions consuming a value -system.cpu.iew.wb_rate 1.273123 # insts written-back per cycle -system.cpu.iew.wb_fanout 0.611786 # average fanout of values written-back -system.cpu.commit.commitSquashedInsts 107116116 # The number of squashed insts skipped by commit +system.cpu.iew.exec_nop 1492787 # number of nop insts executed +system.cpu.iew.exec_refs 189993781 # number of memory reference insts executed +system.cpu.iew.exec_branches 131261458 # Number of branches executed +system.cpu.iew.exec_stores 60913564 # Number of stores executed +system.cpu.iew.exec_rate 1.267626 # Inst execution rate +system.cpu.iew.wb_sent 595430710 # cumulative count of insts sent to commit +system.cpu.iew.wb_count 594185380 # cumulative count of insts written-back +system.cpu.iew.wb_producers 349559163 # num instructions producing a value +system.cpu.iew.wb_consumers 571371780 # num instructions consuming a value +system.cpu.iew.wb_rate 1.258685 # insts written-back per cycle +system.cpu.iew.wb_fanout 0.611789 # average fanout of values written-back +system.cpu.commit.commitSquashedInsts 107108792 # The number of squashed insts skipped by commit system.cpu.commit.commitNonSpecStalls 2977632 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.branchMispredicts 6744856 # The number of times a branch was mispredicted -system.cpu.commit.committed_per_cycle::samples 449285999 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::mean 1.221253 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::stdev 1.890713 # Number of insts commited each cycle +system.cpu.commit.branchMispredicts 6745133 # The number of times a branch was mispredicted +system.cpu.commit.committed_per_cycle::samples 454284606 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::mean 1.207816 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::stdev 1.884395 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::0 220514428 49.08% 49.08% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::1 116376748 25.90% 74.98% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::2 43480691 9.68% 84.66% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::3 23177999 5.16% 89.82% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::4 11514242 2.56% 92.38% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::5 7755129 1.73% 94.11% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::6 8259802 1.84% 95.95% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::7 4227193 0.94% 96.89% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::8 13979767 3.11% 100.00% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::0 225505384 49.64% 49.64% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::1 116384460 25.62% 75.26% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::2 43472433 9.57% 84.83% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::3 23172184 5.10% 89.93% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::4 11521266 2.54% 92.47% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::5 7756423 1.71% 94.17% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::6 8277792 1.82% 95.99% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::7 4245082 0.93% 96.93% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::8 13949582 3.07% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::total 449285999 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::total 454284606 # Number of insts commited each cycle system.cpu.commit.committedInsts 506578818 # Number of instructions committed system.cpu.commit.committedOps 548692039 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed @@ -701,560 +708,559 @@ system.cpu.commit.op_class_0::MemWrite 56860220 10.36% 100.00% # Cl system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::total 548692039 # Class of committed instruction -system.cpu.commit.bw_lim_events 13979767 # number cycles where commit BW limit reached -system.cpu.rob.rob_reads 1091107249 # The number of ROB reads -system.cpu.rob.rob_writes 1328306301 # The number of ROB writes -system.cpu.timesIdled 14326 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 780311 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.commit.bw_lim_events 13949582 # number cycles where commit BW limit reached +system.cpu.rob.rob_reads 1096128717 # The number of ROB reads +system.cpu.rob.rob_writes 1328290478 # The number of ROB writes +system.cpu.timesIdled 14613 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 1124363 # Total number of cycles that the CPU has spent unscheduled due to idling system.cpu.committedInsts 505234934 # Number of Instructions Simulated system.cpu.committedOps 547348155 # Number of Ops (including micro ops) Simulated -system.cpu.cpi 0.923782 # CPI: Cycles Per Instruction -system.cpu.cpi_total 0.923782 # CPI: Total CPI of All Threads -system.cpu.ipc 1.082507 # IPC: Instructions Per Cycle -system.cpu.ipc_total 1.082507 # IPC: Total IPC of All Threads -system.cpu.int_regfile_reads 610129735 # number of integer regfile reads -system.cpu.int_regfile_writes 327331512 # number of integer regfile writes +system.cpu.cpi 0.934354 # CPI: Cycles Per Instruction +system.cpu.cpi_total 0.934354 # CPI: Total CPI of All Threads +system.cpu.ipc 1.070258 # IPC: Instructions Per Cycle +system.cpu.ipc_total 1.070258 # IPC: Total IPC of All Threads +system.cpu.int_regfile_reads 610109745 # number of integer regfile reads +system.cpu.int_regfile_writes 327329948 # number of integer regfile writes system.cpu.fp_regfile_reads 16 # number of floating regfile reads -system.cpu.cc_regfile_reads 2166233884 # number of cc regfile reads -system.cpu.cc_regfile_writes 376536291 # number of cc regfile writes -system.cpu.misc_regfile_reads 217601523 # number of misc regfile reads +system.cpu.cc_regfile_reads 2166188285 # number of cc regfile reads +system.cpu.cc_regfile_writes 376531340 # number of cc regfile writes +system.cpu.misc_regfile_reads 217592371 # number of misc regfile reads system.cpu.misc_regfile_writes 2977084 # number of misc regfile writes -system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.cpu.dcache.tags.replacements 2817306 # number of replacements -system.cpu.dcache.tags.tagsinuse 511.628303 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 168866082 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 2817818 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 59.927959 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 501259000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 511.628303 # Average occupied blocks per requestor +system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.cpu.dcache.tags.replacements 2817297 # number of replacements +system.cpu.dcache.tags.tagsinuse 511.628265 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 168862807 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 2817809 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 59.926988 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 504720000 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 511.628265 # Average occupied blocks per requestor system.cpu.dcache.tags.occ_percent::cpu.data 0.999274 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_percent::total 0.999274 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 165 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 280 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 152 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 293 # Occupied blocks per task id system.cpu.dcache.tags.age_task_id_blocks_1024::2 67 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 355259202 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 355259202 # Number of data accesses -system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.cpu.dcache.ReadReq_hits::cpu.data 114162091 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 114162091 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 51724043 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 51724043 # number of WriteReq hits -system.cpu.dcache.SoftPFReq_hits::cpu.data 2789 # number of SoftPFReq hits -system.cpu.dcache.SoftPFReq_hits::total 2789 # number of SoftPFReq hits +system.cpu.dcache.tags.tag_accesses 355255813 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 355255813 # Number of data accesses +system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_hits::cpu.data 114160281 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 114160281 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 51722579 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 51722579 # number of WriteReq hits +system.cpu.dcache.SoftPFReq_hits::cpu.data 2790 # number of SoftPFReq hits +system.cpu.dcache.SoftPFReq_hits::total 2790 # number of SoftPFReq hits system.cpu.dcache.LoadLockedReq_hits::cpu.data 1488560 # number of LoadLockedReq hits system.cpu.dcache.LoadLockedReq_hits::total 1488560 # number of LoadLockedReq hits system.cpu.dcache.StoreCondReq_hits::cpu.data 1488541 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 1488541 # number of StoreCondReq hits -system.cpu.dcache.demand_hits::cpu.data 165886134 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 165886134 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 165888923 # number of overall hits -system.cpu.dcache.overall_hits::total 165888923 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 4839586 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 4839586 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 2515006 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 2515006 # number of WriteReq misses -system.cpu.dcache.SoftPFReq_misses::cpu.data 10 # number of SoftPFReq misses -system.cpu.dcache.SoftPFReq_misses::total 10 # number of SoftPFReq misses +system.cpu.dcache.demand_hits::cpu.data 165882860 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 165882860 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 165885650 # number of overall hits +system.cpu.dcache.overall_hits::total 165885650 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 4839703 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 4839703 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 2516470 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 2516470 # number of WriteReq misses +system.cpu.dcache.SoftPFReq_misses::cpu.data 12 # number of SoftPFReq misses +system.cpu.dcache.SoftPFReq_misses::total 12 # number of SoftPFReq misses system.cpu.dcache.LoadLockedReq_misses::cpu.data 66 # number of LoadLockedReq misses system.cpu.dcache.LoadLockedReq_misses::total 66 # number of LoadLockedReq misses -system.cpu.dcache.demand_misses::cpu.data 7354592 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 7354592 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 7354602 # number of overall misses -system.cpu.dcache.overall_misses::total 7354602 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 58596122500 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 58596122500 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 18922626430 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 18922626430 # number of WriteReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 1155000 # number of LoadLockedReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_latency::total 1155000 # number of LoadLockedReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 77518748930 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 77518748930 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 77518748930 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 77518748930 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 119001677 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 119001677 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.demand_misses::cpu.data 7356173 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 7356173 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 7356185 # number of overall misses +system.cpu.dcache.overall_misses::total 7356185 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 63969719500 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 63969719500 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 19897650428 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 19897650428 # number of WriteReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 1356500 # number of LoadLockedReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_latency::total 1356500 # number of LoadLockedReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 83867369928 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 83867369928 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 83867369928 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 83867369928 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 118999984 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 118999984 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 54239049 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 54239049 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::cpu.data 2799 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::total 2799 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::cpu.data 2802 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::total 2802 # number of SoftPFReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::cpu.data 1488626 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::total 1488626 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::cpu.data 1488541 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 1488541 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 173240726 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 173240726 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 173243525 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 173243525 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040668 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.040668 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.046369 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.046369 # miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.003573 # miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::total 0.003573 # miss rate for SoftPFReq accesses +system.cpu.dcache.demand_accesses::cpu.data 173239033 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 173239033 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 173241835 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 173241835 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.040670 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.040670 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.046396 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.046396 # miss rate for WriteReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.004283 # miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::total 0.004283 # miss rate for SoftPFReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000044 # miss rate for LoadLockedReq accesses system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000044 # miss rate for LoadLockedReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.042453 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.042453 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.042452 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.042452 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 12107.672536 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 12107.672536 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 7523.889180 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 7523.889180 # average WriteReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 17500 # average LoadLockedReq miss latency -system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 17500 # average LoadLockedReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 10540.183457 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 10540.183457 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 10540.169125 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 10540.169125 # average overall miss latency -system.cpu.dcache.blocked_cycles::no_mshrs 21 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_targets 907373 # number of cycles access was blocked -system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked -system.cpu.dcache.blocked::no_targets 221320 # number of cycles access was blocked -system.cpu.dcache.avg_blocked_cycles::no_mshrs 10.500000 # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles::no_targets 4.099824 # average number of cycles each access was blocked -system.cpu.dcache.writebacks::writebacks 2817306 # number of writebacks -system.cpu.dcache.writebacks::total 2817306 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2541564 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 2541564 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1995189 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 1995189 # number of WriteReq MSHR hits +system.cpu.dcache.demand_miss_rate::cpu.data 0.042463 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.042463 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.042462 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.042462 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13217.695280 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 13217.695280 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 7906.969059 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 7906.969059 # average WriteReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 20553.030303 # average LoadLockedReq miss latency +system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 20553.030303 # average LoadLockedReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 11400.951273 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 11400.951273 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 11400.932675 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 11400.932675 # average overall miss latency +system.cpu.dcache.blocked_cycles::no_mshrs 25 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_targets 1093581 # number of cycles access was blocked +system.cpu.dcache.blocked::no_mshrs 3 # number of cycles access was blocked +system.cpu.dcache.blocked::no_targets 221181 # number of cycles access was blocked +system.cpu.dcache.avg_blocked_cycles::no_mshrs 8.333333 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_targets 4.944281 # average number of cycles each access was blocked +system.cpu.dcache.writebacks::writebacks 2817297 # number of writebacks +system.cpu.dcache.writebacks::total 2817297 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2541719 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 2541719 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1996628 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 1996628 # number of WriteReq MSHR hits system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 66 # number of LoadLockedReq MSHR hits system.cpu.dcache.LoadLockedReq_mshr_hits::total 66 # number of LoadLockedReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 4536753 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 4536753 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 4536753 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 4536753 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 2298022 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 2298022 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 519817 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 519817 # number of WriteReq MSHR misses -system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 9 # number of SoftPFReq MSHR misses -system.cpu.dcache.SoftPFReq_mshr_misses::total 9 # number of SoftPFReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 2817839 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 2817839 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 2817848 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 2817848 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 30115234500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 30115234500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4603448995 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 4603448995 # number of WriteReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 602500 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 602500 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 34718683495 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 34718683495 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 34719285995 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 34719285995 # number of overall MSHR miss cycles +system.cpu.dcache.demand_mshr_hits::cpu.data 4538347 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 4538347 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 4538347 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 4538347 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 2297984 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 2297984 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 519842 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 519842 # number of WriteReq MSHR misses +system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 10 # number of SoftPFReq MSHR misses +system.cpu.dcache.SoftPFReq_mshr_misses::total 10 # number of SoftPFReq MSHR misses +system.cpu.dcache.demand_mshr_misses::cpu.data 2817826 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 2817826 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 2817836 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 2817836 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 32775846000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 32775846000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4786094494 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 4786094494 # number of WriteReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1244000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1244000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 37561940494 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 37561940494 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 37563184494 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 37563184494 # number of overall MSHR miss cycles system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.019311 # mshr miss rate for ReadReq accesses system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.019311 # mshr miss rate for ReadReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009584 # mshr miss rate for WriteReq accesses system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009584 # mshr miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.003215 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.003215 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016265 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_miss_rate::total 0.016265 # mshr miss rate for demand accesses +system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.003569 # mshr miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.003569 # mshr miss rate for SoftPFReq accesses +system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.016266 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_miss_rate::total 0.016266 # mshr miss rate for demand accesses system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.016265 # mshr miss rate for overall accesses system.cpu.dcache.overall_mshr_miss_rate::total 0.016265 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13104.850389 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13104.850389 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 8855.903126 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 8855.903126 # average WriteReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 66944.444444 # average SoftPFReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 66944.444444 # average SoftPFReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 12321.031647 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 12321.031647 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 12321.206110 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 12321.206110 # average overall mshr miss latency -system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.cpu.icache.tags.replacements 76636 # number of replacements -system.cpu.icache.tags.tagsinuse 466.486924 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 235189788 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 77148 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 3048.553274 # Average number of references to valid blocks. -system.cpu.icache.tags.warmup_cycle 115712400500 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 466.486924 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.911107 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.911107 # Average percentage of cache occupancy +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 14262.869541 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 14262.869541 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 9206.825332 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 9206.825332 # average WriteReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 124400 # average SoftPFReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 124400 # average SoftPFReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 13330.113532 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 13330.113532 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13330.507700 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 13330.507700 # average overall mshr miss latency +system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.cpu.icache.tags.replacements 76619 # number of replacements +system.cpu.icache.tags.tagsinuse 466.071602 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 235190778 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 77131 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 3049.238024 # Average number of references to valid blocks. +system.cpu.icache.tags.warmup_cycle 116612189500 # Cycle when the warmup percentage was hit. +system.cpu.icache.tags.occ_blocks::cpu.inst 466.071602 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.910296 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.910296 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::0 99 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::1 260 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::2 120 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::3 16 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::0 98 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::1 261 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::2 118 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::3 18 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::4 17 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 470628332 # Number of tag accesses -system.cpu.icache.tags.data_accesses 470628332 # Number of data accesses -system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.cpu.icache.ReadReq_hits::cpu.inst 235189788 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 235189788 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 235189788 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 235189788 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 235189788 # number of overall hits -system.cpu.icache.overall_hits::total 235189788 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 85789 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 85789 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 85789 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 85789 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 85789 # number of overall misses -system.cpu.icache.overall_misses::total 85789 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 1556704687 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 1556704687 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 1556704687 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 1556704687 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 1556704687 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 1556704687 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 235275577 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 235275577 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 235275577 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 235275577 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 235275577 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 235275577 # number of overall (read+write) accesses +system.cpu.icache.tags.tag_accesses 470630395 # Number of tag accesses +system.cpu.icache.tags.data_accesses 470630395 # Number of data accesses +system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.cpu.icache.ReadReq_hits::cpu.inst 235190778 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 235190778 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 235190778 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 235190778 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 235190778 # number of overall hits +system.cpu.icache.overall_hits::total 235190778 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 85841 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 85841 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 85841 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 85841 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 85841 # number of overall misses +system.cpu.icache.overall_misses::total 85841 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 1941915678 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 1941915678 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 1941915678 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 1941915678 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 1941915678 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 1941915678 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 235276619 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 235276619 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 235276619 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 235276619 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 235276619 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 235276619 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000365 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000365 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000365 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000365 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000365 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000365 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18145.737647 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 18145.737647 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 18145.737647 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 18145.737647 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 18145.737647 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 18145.737647 # average overall miss latency -system.cpu.icache.blocked_cycles::no_mshrs 171831 # number of cycles access was blocked -system.cpu.icache.blocked_cycles::no_targets 200 # number of cycles access was blocked -system.cpu.icache.blocked::no_mshrs 6857 # number of cycles access was blocked -system.cpu.icache.blocked::no_targets 4 # number of cycles access was blocked -system.cpu.icache.avg_blocked_cycles::no_mshrs 25.059210 # average number of cycles each access was blocked -system.cpu.icache.avg_blocked_cycles::no_targets 50 # average number of cycles each access was blocked -system.cpu.icache.writebacks::writebacks 76636 # number of writebacks -system.cpu.icache.writebacks::total 76636 # number of writebacks -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 8610 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 8610 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 8610 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 8610 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 8610 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 8610 # number of overall MSHR hits -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 77179 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 77179 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 77179 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 77179 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 77179 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 77179 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1268632793 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 1268632793 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1268632793 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 1268632793 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1268632793 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 1268632793 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22622.239699 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 22622.239699 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 22622.239699 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 22622.239699 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 22622.239699 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 22622.239699 # average overall miss latency +system.cpu.icache.blocked_cycles::no_mshrs 206659 # number of cycles access was blocked +system.cpu.icache.blocked_cycles::no_targets 2170 # number of cycles access was blocked +system.cpu.icache.blocked::no_mshrs 7236 # number of cycles access was blocked +system.cpu.icache.blocked::no_targets 11 # number of cycles access was blocked +system.cpu.icache.avg_blocked_cycles::no_mshrs 28.559840 # average number of cycles each access was blocked +system.cpu.icache.avg_blocked_cycles::no_targets 197.272727 # average number of cycles each access was blocked +system.cpu.icache.writebacks::writebacks 76619 # number of writebacks +system.cpu.icache.writebacks::total 76619 # number of writebacks +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 8683 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 8683 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 8683 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 8683 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 8683 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 8683 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 77158 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 77158 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 77158 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 77158 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 77158 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 77158 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1536678279 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 1536678279 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1536678279 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 1536678279 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1536678279 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 1536678279 # number of overall MSHR miss cycles system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000328 # mshr miss rate for ReadReq accesses system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000328 # mshr miss rate for ReadReq accesses system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000328 # mshr miss rate for demand accesses system.cpu.icache.demand_mshr_miss_rate::total 0.000328 # mshr miss rate for demand accesses system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000328 # mshr miss rate for overall accesses system.cpu.icache.overall_mshr_miss_rate::total 0.000328 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 16437.538618 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 16437.538618 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 16437.538618 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 16437.538618 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 16437.538618 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 16437.538618 # average overall mshr miss latency -system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.prefetcher.num_hwpf_issued 8513734 # number of hwpf issued -system.cpu.l2cache.prefetcher.pfIdentified 8515093 # number of prefetch candidates identified -system.cpu.l2cache.prefetcher.pfBufferHit 374 # number of redundant prefetches already in prefetch queue +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 19915.994181 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 19915.994181 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 19915.994181 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 19915.994181 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 19915.994181 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 19915.994181 # average overall mshr miss latency +system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.prefetcher.num_hwpf_issued 8510000 # number of hwpf issued +system.cpu.l2cache.prefetcher.pfIdentified 8511429 # number of prefetch candidates identified +system.cpu.l2cache.prefetcher.pfBufferHit 428 # number of redundant prefetches already in prefetch queue system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size -system.cpu.l2cache.prefetcher.pfSpanPage 743899 # number of prefetches not generated due to page crossing -system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.tags.replacements 390403 # number of replacements -system.cpu.l2cache.tags.tagsinuse 15000.108571 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 2699085 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 406018 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 6.647698 # Average number of references to valid blocks. +system.cpu.l2cache.prefetcher.pfSpanPage 743291 # number of prefetches not generated due to page crossing +system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.tags.replacements 389594 # number of replacements +system.cpu.l2cache.tags.tagsinuse 15007.037789 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 2698812 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 405195 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 6.660526 # Average number of references to valid blocks. system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 14926.062493 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 74.046079 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.911015 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.004519 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.915534 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_task_id_blocks::1022 114 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_blocks::1024 15501 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_blocks::writebacks 14932.547255 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 74.490534 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.911410 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.004547 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.915957 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_task_id_blocks::1022 98 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_blocks::1024 15503 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1022::0 1 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1022::1 1 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1022::2 17 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1022::3 46 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1022::4 49 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::0 261 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 655 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 5426 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6626 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2533 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_percent::1022 0.006958 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.occ_task_id_percent::1024 0.946106 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 95370697 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 95370697 # Number of data accesses -system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.WritebackDirty_hits::writebacks 2353941 # number of WritebackDirty hits -system.cpu.l2cache.WritebackDirty_hits::total 2353941 # number of WritebackDirty hits -system.cpu.l2cache.WritebackClean_hits::writebacks 516320 # number of WritebackClean hits -system.cpu.l2cache.WritebackClean_hits::total 516320 # number of WritebackClean hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 516934 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 516934 # number of ReadExReq hits -system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 67108 # number of ReadCleanReq hits -system.cpu.l2cache.ReadCleanReq_hits::total 67108 # number of ReadCleanReq hits -system.cpu.l2cache.ReadSharedReq_hits::cpu.data 2130993 # number of ReadSharedReq hits -system.cpu.l2cache.ReadSharedReq_hits::total 2130993 # number of ReadSharedReq hits -system.cpu.l2cache.demand_hits::cpu.inst 67108 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 2647927 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 2715035 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.inst 67108 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 2647927 # number of overall hits -system.cpu.l2cache.overall_hits::total 2715035 # number of overall hits -system.cpu.l2cache.UpgradeReq_misses::cpu.data 30 # number of UpgradeReq misses -system.cpu.l2cache.UpgradeReq_misses::total 30 # number of UpgradeReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 5078 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 5078 # number of ReadExReq misses -system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 10036 # number of ReadCleanReq misses -system.cpu.l2cache.ReadCleanReq_misses::total 10036 # number of ReadCleanReq misses -system.cpu.l2cache.ReadSharedReq_misses::cpu.data 164813 # number of ReadSharedReq misses -system.cpu.l2cache.ReadSharedReq_misses::total 164813 # number of ReadSharedReq misses -system.cpu.l2cache.demand_misses::cpu.inst 10036 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 169891 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 179927 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 10036 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 169891 # number of overall misses -system.cpu.l2cache.overall_misses::total 179927 # number of overall misses -system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 21000 # number of UpgradeReq miss cycles -system.cpu.l2cache.UpgradeReq_miss_latency::total 21000 # number of UpgradeReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 484083500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 484083500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 750585000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::total 750585000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 12710440000 # number of ReadSharedReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::total 12710440000 # number of ReadSharedReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 750585000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 13194523500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 13945108500 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 750585000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 13194523500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 13945108500 # number of overall miss cycles -system.cpu.l2cache.WritebackDirty_accesses::writebacks 2353941 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackDirty_accesses::total 2353941 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackClean_accesses::writebacks 516320 # number of WritebackClean accesses(hits+misses) -system.cpu.l2cache.WritebackClean_accesses::total 516320 # number of WritebackClean accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::cpu.data 30 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::total 30 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 522012 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 522012 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 77144 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::total 77144 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 2295806 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::total 2295806 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 77144 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 2817818 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 2894962 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 77144 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 2817818 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 2894962 # number of overall (read+write) accesses +system.cpu.l2cache.tags.age_task_id_blocks_1022::2 6 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1022::3 41 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1022::4 50 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::0 246 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::1 672 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 5433 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6587 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 2565 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_percent::1022 0.005981 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.occ_task_id_percent::1024 0.946228 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.tag_accesses 95366335 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 95366335 # Number of data accesses +system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.WritebackDirty_hits::writebacks 2351800 # number of WritebackDirty hits +system.cpu.l2cache.WritebackDirty_hits::total 2351800 # number of WritebackDirty hits +system.cpu.l2cache.WritebackClean_hits::writebacks 518252 # number of WritebackClean hits +system.cpu.l2cache.WritebackClean_hits::total 518252 # number of WritebackClean hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 516857 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 516857 # number of ReadExReq hits +system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 67161 # number of ReadCleanReq hits +system.cpu.l2cache.ReadCleanReq_hits::total 67161 # number of ReadCleanReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 2130903 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 2130903 # number of ReadSharedReq hits +system.cpu.l2cache.demand_hits::cpu.inst 67161 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 2647760 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 2714921 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.inst 67161 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 2647760 # number of overall hits +system.cpu.l2cache.overall_hits::total 2714921 # number of overall hits +system.cpu.l2cache.UpgradeReq_misses::cpu.data 27 # number of UpgradeReq misses +system.cpu.l2cache.UpgradeReq_misses::total 27 # number of UpgradeReq misses +system.cpu.l2cache.ReadExReq_misses::cpu.data 5168 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 5168 # number of ReadExReq misses +system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 9964 # number of ReadCleanReq misses +system.cpu.l2cache.ReadCleanReq_misses::total 9964 # number of ReadCleanReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.data 164881 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::total 164881 # number of ReadSharedReq misses +system.cpu.l2cache.demand_misses::cpu.inst 9964 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 170049 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 180013 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 9964 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 170049 # number of overall misses +system.cpu.l2cache.overall_misses::total 180013 # number of overall misses +system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 20500 # number of UpgradeReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency::total 20500 # number of UpgradeReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 668599000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 668599000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 1018287500 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 1018287500 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 15371092500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 15371092500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 1018287500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 16039691500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 17057979000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 1018287500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 16039691500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 17057979000 # number of overall miss cycles +system.cpu.l2cache.WritebackDirty_accesses::writebacks 2351800 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackDirty_accesses::total 2351800 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::writebacks 518252 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::total 518252 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::cpu.data 27 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::total 27 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 522025 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 522025 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 77125 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::total 77125 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 2295784 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 2295784 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.inst 77125 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 2817809 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 2894934 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 77125 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 2817809 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 2894934 # number of overall (read+write) accesses system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.009728 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.009728 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.130094 # miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.130094 # miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.071789 # miss rate for ReadSharedReq accesses -system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.071789 # miss rate for ReadSharedReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.130094 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.060292 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.062152 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.130094 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.060292 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.062152 # miss rate for overall accesses -system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 700 # average UpgradeReq miss latency -system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 700 # average UpgradeReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 95329.558881 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 95329.558881 # average ReadExReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 74789.258669 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 74789.258669 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 77120.372786 # average ReadSharedReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 77120.372786 # average ReadSharedReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74789.258669 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 77664.640858 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 77504.257282 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74789.258669 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 77664.640858 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 77504.257282 # average overall miss latency +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.009900 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.009900 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.129193 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.129193 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.071819 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.071819 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.129193 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.060348 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.062182 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.129193 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.060348 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.062182 # miss rate for overall accesses +system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 759.259259 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 759.259259 # average UpgradeReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 129372.871517 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 129372.871517 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 102196.657969 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 102196.657969 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 93225.371632 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 93225.371632 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 102196.657969 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 94323.938982 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 94759.706243 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 102196.657969 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 94323.938982 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 94759.706243 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.l2cache.unused_prefetches 2029 # number of HardPF blocks evicted w/o reference -system.cpu.l2cache.writebacks::writebacks 291427 # number of writebacks -system.cpu.l2cache.writebacks::total 291427 # number of writebacks -system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 1416 # number of ReadExReq MSHR hits -system.cpu.l2cache.ReadExReq_mshr_hits::total 1416 # number of ReadExReq MSHR hits +system.cpu.l2cache.unused_prefetches 2063 # number of HardPF blocks evicted w/o reference +system.cpu.l2cache.writebacks::writebacks 291274 # number of writebacks +system.cpu.l2cache.writebacks::total 291274 # number of writebacks +system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 1581 # number of ReadExReq MSHR hits +system.cpu.l2cache.ReadExReq_mshr_hits::total 1581 # number of ReadExReq MSHR hits system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 8 # number of ReadCleanReq MSHR hits system.cpu.l2cache.ReadCleanReq_mshr_hits::total 8 # number of ReadCleanReq MSHR hits -system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 4197 # number of ReadSharedReq MSHR hits -system.cpu.l2cache.ReadSharedReq_mshr_hits::total 4197 # number of ReadSharedReq MSHR hits +system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 4441 # number of ReadSharedReq MSHR hits +system.cpu.l2cache.ReadSharedReq_mshr_hits::total 4441 # number of ReadSharedReq MSHR hits system.cpu.l2cache.demand_mshr_hits::cpu.inst 8 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::cpu.data 5613 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::total 5621 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::cpu.data 6022 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::total 6030 # number of demand (read+write) MSHR hits system.cpu.l2cache.overall_mshr_hits::cpu.inst 8 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::cpu.data 5613 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::total 5621 # number of overall MSHR hits -system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 356222 # number of HardPFReq MSHR misses -system.cpu.l2cache.HardPFReq_mshr_misses::total 356222 # number of HardPFReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 30 # number of UpgradeReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::total 30 # number of UpgradeReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 3662 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 3662 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 10028 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadCleanReq_mshr_misses::total 10028 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 160616 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::total 160616 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 10028 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 164278 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 174306 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 10028 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 164278 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 356222 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 530528 # number of overall MSHR misses -system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 18747915458 # number of HardPFReq MSHR miss cycles -system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 18747915458 # number of HardPFReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 462000 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 462000 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 336888000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 336888000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 689794500 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 689794500 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 11439165000 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 11439165000 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 689794500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11776053000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 12465847500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 689794500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11776053000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 18747915458 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 31213762958 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_hits::cpu.data 6022 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_hits::total 6030 # number of overall MSHR hits +system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 355324 # number of HardPFReq MSHR misses +system.cpu.l2cache.HardPFReq_mshr_misses::total 355324 # number of HardPFReq MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 27 # number of UpgradeReq MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses::total 27 # number of UpgradeReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 3587 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 3587 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 9956 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::total 9956 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 160440 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::total 160440 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 9956 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 164027 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 173983 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 9956 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 164027 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 355324 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 529307 # number of overall MSHR misses +system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 21295211595 # number of HardPFReq MSHR miss cycles +system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 21295211595 # number of HardPFReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 417500 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 417500 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 461178500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 461178500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 956729500 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 956729500 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 14002333000 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 14002333000 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 956729500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 14463511500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 15420241000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 956729500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 14463511500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 21295211595 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 36715452595 # number of overall MSHR miss cycles system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.007015 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.007015 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.129991 # mshr miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.129991 # mshr miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.069961 # mshr miss rate for ReadSharedReq accesses -system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.069961 # mshr miss rate for ReadSharedReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.129991 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.058300 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.060210 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.129991 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.058300 # mshr miss rate for overall accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.006871 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.006871 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.129089 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.129089 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.069885 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.069885 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.129089 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.058211 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.060099 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.129089 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.058211 # mshr miss rate for overall accesses system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.183259 # mshr miss rate for overall accesses -system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 52629.864124 # average HardPFReq mshr miss latency -system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 52629.864124 # average HardPFReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 15400 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 15400 # average UpgradeReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 91995.630803 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 91995.630803 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 68786.846829 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 68786.846829 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 71220.582009 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 71220.582009 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 68786.846829 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71683.688625 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71517.030395 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 68786.846829 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71683.688625 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 52629.864124 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 58835.279114 # average overall mshr miss latency -system.cpu.toL2Bus.snoop_filter.tot_requests 5788969 # Total number of requests made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_requests 2893984 # Number of requests hitting in the snoop filter with a single holder of the requested data. -system.cpu.toL2Bus.snoop_filter.hit_multi_requests 23717 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.snoop_filter.tot_snoops 99826 # Total number of snoops made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_snoops 99825 # Number of snoops hitting in the snoop filter with a single holder of the requested data. +system.cpu.l2cache.overall_mshr_miss_rate::total 0.182839 # mshr miss rate for overall accesses +system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 59931.813204 # average HardPFReq mshr miss latency +system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 59931.813204 # average HardPFReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 15462.962963 # average UpgradeReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 15462.962963 # average UpgradeReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 128569.417340 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 128569.417340 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 96095.771394 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 96095.771394 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 87274.576166 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 87274.576166 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 96095.771394 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 88177.626244 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 88630.734037 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 96095.771394 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 88177.626244 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 59931.813204 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 69365.137047 # average overall mshr miss latency +system.cpu.toL2Bus.snoop_filter.tot_requests 5788910 # Total number of requests made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_requests 2893955 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.snoop_filter.hit_multi_requests 23897 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. +system.cpu.toL2Bus.snoop_filter.tot_snoops 99240 # Total number of snoops made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_snoops 99239 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 1 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.cpu.toL2Bus.trans_dist::ReadResp 2372984 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackDirty 2645368 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackClean 540001 # Transaction distribution -system.cpu.toL2Bus.trans_dist::CleanEvict 98976 # Transaction distribution -system.cpu.toL2Bus.trans_dist::HardPFReq 397627 # Transaction distribution +system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.cpu.toL2Bus.trans_dist::ReadResp 2372941 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackDirty 2643074 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackClean 542116 # Transaction distribution +system.cpu.toL2Bus.trans_dist::CleanEvict 98320 # Transaction distribution +system.cpu.toL2Bus.trans_dist::HardPFReq 402261 # Transaction distribution system.cpu.toL2Bus.trans_dist::HardPFResp 1 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeReq 30 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeResp 30 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 522012 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 522012 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadCleanReq 77179 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadSharedReq 2295806 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 230958 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 8453003 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 8683961 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 9841856 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 360648000 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 370489856 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 788066 # Total snoops (count) -system.cpu.toL2Bus.snoopTraffic 18653632 # Total snoop traffic (bytes) -system.cpu.toL2Bus.snoop_fanout::samples 3683057 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 0.033555 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0.180083 # Request fanout histogram +system.cpu.toL2Bus.trans_dist::UpgradeReq 27 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeResp 27 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 522025 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 522025 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadCleanReq 77158 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 2295784 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 230901 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 8452970 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 8683871 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 9839552 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 360646848 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 370486400 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 791889 # Total snoops (count) +system.cpu.toL2Bus.snoopTraffic 18643712 # Total snoop traffic (bytes) +system.cpu.toL2Bus.snoop_fanout::samples 3686849 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 0.033410 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.179705 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::0 3559472 96.64% 96.64% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 123584 3.36% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::0 3563674 96.66% 96.66% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 123174 3.34% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 1 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 3683057 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 5788426505 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::total 3686849 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 5788371005 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 2.5 # Layer utilization (%) system.cpu.toL2Bus.snoopLayer0.occupancy 1506 # Layer occupancy (ticks) system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 115796940 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer0.occupancy 115765939 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 4226763956 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.occupancy 4226743467 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 1.8 # Layer utilization (%) -system.membus.snoop_filter.tot_requests 821136 # Total number of requests made to the snoop filter. -system.membus.snoop_filter.hit_single_requests 414105 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.membus.snoop_filter.tot_requests 819690 # Total number of requests made to the snoop filter. +system.membus.snoop_filter.hit_single_requests 413483 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.membus.pwrStateResidencyTicks::UNDEFINED 233363457000 # Cumulative time (in ticks) in various power states -system.membus.trans_dist::ReadResp 427040 # Transaction distribution -system.membus.trans_dist::WritebackDirty 291427 # Transaction distribution -system.membus.trans_dist::CleanEvict 98976 # Transaction distribution -system.membus.trans_dist::UpgradeReq 34 # Transaction distribution -system.membus.trans_dist::ReadExReq 3658 # Transaction distribution -system.membus.trans_dist::ReadExResp 3658 # Transaction distribution -system.membus.trans_dist::ReadSharedReq 427041 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1251834 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 1251834 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 46216000 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 46216000 # Cumulative packet size per connected master and slave (bytes) +system.membus.pwrStateResidencyTicks::UNDEFINED 236034256000 # Cumulative time (in ticks) in various power states +system.membus.trans_dist::ReadResp 426481 # Transaction distribution +system.membus.trans_dist::WritebackDirty 291274 # Transaction distribution +system.membus.trans_dist::CleanEvict 98320 # Transaction distribution +system.membus.trans_dist::UpgradeReq 32 # Transaction distribution +system.membus.trans_dist::ReadExReq 3582 # Transaction distribution +system.membus.trans_dist::ReadExResp 3582 # Transaction distribution +system.membus.trans_dist::ReadSharedReq 426482 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1249753 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 1249753 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 46165568 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 46165568 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) system.membus.snoopTraffic 0 # Total snoop traffic (bytes) -system.membus.snoop_fanout::samples 430733 # Request fanout histogram +system.membus.snoop_fanout::samples 430096 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::0 430733 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::0 430096 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram -system.membus.snoop_fanout::total 430733 # Request fanout histogram -system.membus.reqLayer0.occupancy 2217216132 # Layer occupancy (ticks) -system.membus.reqLayer0.utilization 1.0 # Layer utilization (%) -system.membus.respLayer1.occupancy 2280002282 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 430096 # Request fanout histogram +system.membus.reqLayer0.occupancy 2210866206 # Layer occupancy (ticks) +system.membus.reqLayer0.utilization 0.9 # Layer utilization (%) +system.membus.respLayer1.occupancy 2276438586 # Layer occupancy (ticks) system.membus.respLayer1.utilization 1.0 # Layer utilization (%) ---------- End Simulation Statistics ---------- diff --git a/tests/long/se/20.parser/ref/x86/linux/o3-timing/config.ini b/tests/long/se/20.parser/ref/x86/linux/o3-timing/config.ini index fb202712b..246d6b579 100644 --- a/tests/long/se/20.parser/ref/x86/linux/o3-timing/config.ini +++ b/tests/long/se/20.parser/ref/x86/linux/o3-timing/config.ini @@ -179,7 +179,7 @@ useIndirect=true [system.cpu.dcache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -552,7 +552,7 @@ pipelined=false [system.cpu.icache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=2 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -639,7 +639,7 @@ port=system.cpu.toL2Bus.slave[2] [system.cpu.l2cache] type=Cache children=tags -addr_ranges=0:18446744073709551615 +addr_ranges=0:18446744073709551615:0:0:0:0 assoc=8 clk_domain=system.cpu_clk_domain clusivity=mostly_incl @@ -756,6 +756,7 @@ transition_latency=100000000 [system.membus] type=CoherentXBar +children=snoop_filter clk_domain=system.clk_domain default_p_state=UNDEFINED eventq_index=0 @@ -767,7 +768,7 @@ p_state_clk_gate_min=1000 point_of_coherency=true power_model=Null response_latency=2 -snoop_filter=Null +snoop_filter=system.membus.snoop_filter snoop_response_latency=4 system=system use_default_range=false @@ -775,29 +776,36 @@ width=16 master=system.physmem.port system.cpu.interrupts.pio system.cpu.interrupts.int_slave slave=system.system_port system.cpu.l2cache.mem_side system.cpu.interrupts.int_master +[system.membus.snoop_filter] +type=SnoopFilter +eventq_index=0 +lookup_latency=1 +max_capacity=8388608 +system=system + [system.physmem] type=DRAMCtrl -IDD0=0.075000 +IDD0=0.055000 IDD02=0.000000 -IDD2N=0.050000 +IDD2N=0.032000 IDD2N2=0.000000 IDD2P0=0.000000 IDD2P02=0.000000 -IDD2P1=0.000000 +IDD2P1=0.032000 IDD2P12=0.000000 -IDD3N=0.057000 +IDD3N=0.038000 IDD3N2=0.000000 IDD3P0=0.000000 IDD3P02=0.000000 -IDD3P1=0.000000 +IDD3P1=0.038000 IDD3P12=0.000000 -IDD4R=0.187000 +IDD4R=0.157000 IDD4R2=0.000000 -IDD4W=0.165000 +IDD4W=0.125000 IDD4W2=0.000000 -IDD5=0.220000 +IDD5=0.235000 IDD52=0.000000 -IDD6=0.000000 +IDD6=0.020000 IDD62=0.000000 VDD=1.500000 VDD2=0.000000 @@ -817,6 +825,7 @@ devices_per_rank=8 dll=true eventq_index=0 in_addr_map=true +kvm_map=true max_accesses_per_row=16 mem_sched_policy=frfcfs min_writes_per_switch=16 @@ -826,7 +835,7 @@ p_state_clk_gate_max=1000000000000 p_state_clk_gate_min=1000 page_policy=open_adaptive power_model=Null -range=0:134217727 +range=0:134217727:0:0:0:0 ranks_per_channel=2 read_buffer_size=32 static_backend_latency=10000 @@ -848,9 +857,9 @@ tRTW=2500 tWR=15000 tWTR=7500 tXAW=30000 -tXP=0 +tXP=6000 tXPDLL=0 -tXS=0 +tXS=270000 tXSDLL=0 write_buffer_size=64 write_high_thresh_perc=85 diff --git a/tests/long/se/20.parser/ref/x86/linux/o3-timing/simout b/tests/long/se/20.parser/ref/x86/linux/o3-timing/simout index 72c2f65ba..94b6c45b2 100755 --- a/tests/long/se/20.parser/ref/x86/linux/o3-timing/simout +++ b/tests/long/se/20.parser/ref/x86/linux/o3-timing/simout @@ -3,18 +3,18 @@ Redirecting stderr to build/X86/tests/opt/long/se/20.parser/x86/linux/o3-timing/ gem5 Simulator System. http://gem5.org gem5 is copyrighted software; use the --copyright option for details. -gem5 compiled Jul 21 2016 14:35:23 -gem5 started Jul 21 2016 14:36:20 -gem5 executing on e108600-lin, pid 18568 +gem5 compiled Oct 11 2016 00:00:58 +gem5 started Oct 13 2016 21:09:23 +gem5 executing on e108600-lin, pid 17649 command line: /work/curdun01/gem5-external.hg/build/X86/gem5.opt -d build/X86/tests/opt/long/se/20.parser/x86/linux/o3-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/20.parser/x86/linux/o3-timing Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... info: Increasing stack size by one page. - Reading the dictionary files: **info: Increasing stack size by one page. info: Increasing stack size by one page. -*********************************************** +info: Increasing stack size by one page. + Reading the dictionary files: ************************************************* 58924 words stored in 3784810 bytes @@ -46,13 +46,6 @@ Echoing of input sentence turned on. - he ran home so quickly that his mother could hardly believe he had called from school - so many people attended that they spilled over into several neighboring fields - voting in favor of the bill were 36 Republicans and 4 moderate Democrats -info: Increasing stack size by one page. -info: Increasing stack size by one page. -info: Increasing stack size by one page. -info: Increasing stack size by one page. -info: Increasing stack size by one page. -info: Increasing stack size by one page. -info: Increasing stack size by one page. : Grace may not be possible to fix the problem any program as good as ours should be useful biochemically , I think the experiment has a lot of problems @@ -79,4 +72,4 @@ info: Increasing stack size by one page. about 2 million people attended the five best costumes got prizes No errors! -Exiting @ tick 481957625500 because target called exit() +Exiting @ tick 487015166000 because target called exit() diff --git a/tests/long/se/20.parser/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/20.parser/ref/x86/linux/o3-timing/stats.txt index bc9a5d8a0..97084638c 100644 --- a/tests/long/se/20.parser/ref/x86/linux/o3-timing/stats.txt +++ b/tests/long/se/20.parser/ref/x86/linux/o3-timing/stats.txt @@ -1,108 +1,108 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 0.482382 # Number of seconds simulated -sim_ticks 482382057000 # Number of ticks simulated -final_tick 482382057000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 0.487015 # Number of seconds simulated +sim_ticks 487015166000 # Number of ticks simulated +final_tick 487015166000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 90853 # Simulator instruction rate (inst/s) -host_op_rate 168124 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 53003549 # Simulator tick rate (ticks/s) -host_mem_usage 321140 # Number of bytes of host memory used -host_seconds 9100.94 # Real time elapsed on the host +host_inst_rate 125191 # Simulator instruction rate (inst/s) +host_op_rate 231667 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 73737953 # Simulator tick rate (ticks/s) +host_mem_usage 321616 # Number of bytes of host memory used +host_seconds 6604.67 # Real time elapsed on the host sim_insts 826847303 # Number of instructions simulated sim_ops 1530082520 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.physmem.bytes_read::cpu.inst 155136 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 24650752 # Number of bytes read from this memory -system.physmem.bytes_read::total 24805888 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 155136 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 155136 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 18911424 # Number of bytes written to this memory -system.physmem.bytes_written::total 18911424 # Number of bytes written to this memory -system.physmem.num_reads::cpu.inst 2424 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 385168 # Number of read requests responded to by this memory -system.physmem.num_reads::total 387592 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 295491 # Number of write requests responded to by this memory -system.physmem.num_writes::total 295491 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.inst 321604 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 51102133 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 51423737 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 321604 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 321604 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 39204244 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 39204244 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 39204244 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 321604 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 51102133 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 90627981 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 387592 # Number of read requests accepted -system.physmem.writeReqs 295491 # Number of write requests accepted -system.physmem.readBursts 387592 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 295491 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 24786816 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 19072 # Total number of bytes read from write queue -system.physmem.bytesWritten 18910464 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 24805888 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 18911424 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 298 # Number of DRAM read bursts serviced by the write queue +system.physmem.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.physmem.bytes_read::cpu.inst 154176 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 24645952 # Number of bytes read from this memory +system.physmem.bytes_read::total 24800128 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 154176 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 154176 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 18907840 # Number of bytes written to this memory +system.physmem.bytes_written::total 18907840 # Number of bytes written to this memory +system.physmem.num_reads::cpu.inst 2409 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 385093 # Number of read requests responded to by this memory +system.physmem.num_reads::total 387502 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 295435 # Number of write requests responded to by this memory +system.physmem.num_writes::total 295435 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.inst 316573 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 50606128 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 50922702 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 316573 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 316573 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 38823924 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 38823924 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 38823924 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 316573 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 50606128 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 89746626 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 387502 # Number of read requests accepted +system.physmem.writeReqs 295435 # Number of write requests accepted +system.physmem.readBursts 387502 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 295435 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 24780416 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 19712 # Total number of bytes read from write queue +system.physmem.bytesWritten 18906304 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 24800128 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 18907840 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 308 # Number of DRAM read bursts serviced by the write queue system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 24694 # Per bank write bursts -system.physmem.perBankRdBursts::1 26457 # Per bank write bursts -system.physmem.perBankRdBursts::2 24696 # Per bank write bursts -system.physmem.perBankRdBursts::3 24495 # Per bank write bursts -system.physmem.perBankRdBursts::4 23285 # Per bank write bursts -system.physmem.perBankRdBursts::5 23614 # Per bank write bursts -system.physmem.perBankRdBursts::6 24693 # Per bank write bursts -system.physmem.perBankRdBursts::7 24448 # Per bank write bursts -system.physmem.perBankRdBursts::8 23844 # Per bank write bursts -system.physmem.perBankRdBursts::9 23582 # Per bank write bursts -system.physmem.perBankRdBursts::10 24812 # Per bank write bursts -system.physmem.perBankRdBursts::11 24004 # Per bank write bursts -system.physmem.perBankRdBursts::12 23312 # Per bank write bursts -system.physmem.perBankRdBursts::13 22998 # Per bank write bursts -system.physmem.perBankRdBursts::14 24024 # Per bank write bursts -system.physmem.perBankRdBursts::15 24336 # Per bank write bursts -system.physmem.perBankWrBursts::0 19003 # Per bank write bursts -system.physmem.perBankWrBursts::1 19960 # Per bank write bursts -system.physmem.perBankWrBursts::2 19024 # Per bank write bursts -system.physmem.perBankWrBursts::3 18975 # Per bank write bursts -system.physmem.perBankWrBursts::4 18152 # Per bank write bursts -system.physmem.perBankWrBursts::5 18441 # Per bank write bursts -system.physmem.perBankWrBursts::6 19161 # Per bank write bursts -system.physmem.perBankWrBursts::7 19119 # Per bank write bursts -system.physmem.perBankWrBursts::8 18726 # Per bank write bursts -system.physmem.perBankWrBursts::9 17970 # Per bank write bursts -system.physmem.perBankWrBursts::10 18928 # Per bank write bursts -system.physmem.perBankWrBursts::11 17785 # Per bank write bursts -system.physmem.perBankWrBursts::12 17418 # Per bank write bursts -system.physmem.perBankWrBursts::13 16994 # Per bank write bursts -system.physmem.perBankWrBursts::14 17838 # Per bank write bursts -system.physmem.perBankWrBursts::15 17982 # Per bank write bursts +system.physmem.perBankRdBursts::0 24677 # Per bank write bursts +system.physmem.perBankRdBursts::1 26454 # Per bank write bursts +system.physmem.perBankRdBursts::2 24704 # Per bank write bursts +system.physmem.perBankRdBursts::3 24551 # Per bank write bursts +system.physmem.perBankRdBursts::4 23256 # Per bank write bursts +system.physmem.perBankRdBursts::5 23627 # Per bank write bursts +system.physmem.perBankRdBursts::6 24680 # Per bank write bursts +system.physmem.perBankRdBursts::7 24455 # Per bank write bursts +system.physmem.perBankRdBursts::8 23806 # Per bank write bursts +system.physmem.perBankRdBursts::9 23529 # Per bank write bursts +system.physmem.perBankRdBursts::10 24814 # Per bank write bursts +system.physmem.perBankRdBursts::11 23994 # Per bank write bursts +system.physmem.perBankRdBursts::12 23307 # Per bank write bursts +system.physmem.perBankRdBursts::13 23001 # Per bank write bursts +system.physmem.perBankRdBursts::14 24016 # Per bank write bursts +system.physmem.perBankRdBursts::15 24323 # Per bank write bursts +system.physmem.perBankWrBursts::0 19004 # Per bank write bursts +system.physmem.perBankWrBursts::1 19961 # Per bank write bursts +system.physmem.perBankWrBursts::2 19032 # Per bank write bursts +system.physmem.perBankWrBursts::3 19001 # Per bank write bursts +system.physmem.perBankWrBursts::4 18129 # Per bank write bursts +system.physmem.perBankWrBursts::5 18443 # Per bank write bursts +system.physmem.perBankWrBursts::6 19167 # Per bank write bursts +system.physmem.perBankWrBursts::7 19127 # Per bank write bursts +system.physmem.perBankWrBursts::8 18708 # Per bank write bursts +system.physmem.perBankWrBursts::9 17947 # Per bank write bursts +system.physmem.perBankWrBursts::10 18897 # Per bank write bursts +system.physmem.perBankWrBursts::11 17782 # Per bank write bursts +system.physmem.perBankWrBursts::12 17420 # Per bank write bursts +system.physmem.perBankWrBursts::13 16998 # Per bank write bursts +system.physmem.perBankWrBursts::14 17822 # Per bank write bursts +system.physmem.perBankWrBursts::15 17973 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 482381969500 # Total gap between requests +system.physmem.totGap 487015078500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 387592 # Read request sizes (log2) +system.physmem.readPktSize::6 387502 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 295491 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 381809 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 5176 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 278 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 27 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 2 # What read queue length does an incoming req see +system.physmem.writePktSize::6 295435 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 381038 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 5759 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 352 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 36 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see @@ -145,31 +145,31 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 6410 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 6707 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 17432 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 17622 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 17641 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 17642 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 17643 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 17648 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 17656 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 17652 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 17701 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 17669 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 17671 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 17699 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 17719 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 17664 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 17663 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 17636 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::15 6008 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 6294 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 17484 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 17673 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 17689 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 17693 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 17697 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 17692 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 17694 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 17700 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 17696 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 17699 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 17704 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 17708 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 17727 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 17805 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 17713 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 17722 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 9 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 4 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 2 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see @@ -194,246 +194,258 @@ system.physmem.wrQLenPdf::60 0 # Wh system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 146280 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 298.722669 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 176.940489 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 324.258352 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 52888 36.16% 36.16% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 40462 27.66% 63.82% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 14063 9.61% 73.43% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 7664 5.24% 78.67% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 5102 3.49% 82.16% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 3857 2.64% 84.79% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 2918 1.99% 86.79% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 2773 1.90% 88.68% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 16553 11.32% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 146280 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 17634 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 21.962913 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::gmean 18.199318 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 216.461189 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-1023 17628 99.97% 99.97% # Reads before turning the bus around for writes +system.physmem.bytesPerActivate::samples 146349 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 298.501363 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 176.437841 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 325.145824 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 53058 36.25% 36.25% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 40951 27.98% 64.24% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 13535 9.25% 73.48% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 7606 5.20% 78.68% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 5054 3.45% 82.14% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 3741 2.56% 84.69% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 2872 1.96% 86.65% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 2862 1.96% 88.61% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 16670 11.39% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 146349 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 17683 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 21.896002 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::gmean 18.141977 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 216.215491 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-1023 17677 99.97% 99.97% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::1024-2047 1 0.01% 99.97% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::2048-3071 1 0.01% 99.98% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::3072-4095 2 0.01% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::8192-9215 1 0.01% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::26624-27647 1 0.01% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 17634 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 17633 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 16.755969 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 16.728033 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 0.977832 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16 10918 61.92% 61.92% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::17 278 1.58% 63.49% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::18 6268 35.55% 99.04% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::19 161 0.91% 99.95% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20 7 0.04% 99.99% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::21 1 0.01% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 17633 # Writes before turning the bus around for reads -system.physmem.totQLat 4311135000 # Total ticks spent queuing -system.physmem.totMemAccLat 11572897500 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 1936470000 # Total ticks spent in databus transfers -system.physmem.avgQLat 11131.43 # Average queueing delay per DRAM burst +system.physmem.rdPerTurnAround::total 17683 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 17683 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 16.705932 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 16.678736 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 0.966667 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16 11382 64.37% 64.37% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::17 280 1.58% 65.95% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::18 5890 33.31% 99.26% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::19 116 0.66% 99.92% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20 11 0.06% 99.98% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::21 2 0.01% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::25 1 0.01% 99.99% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28 1 0.01% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 17683 # Writes before turning the bus around for reads +system.physmem.totQLat 9773520500 # Total ticks spent queuing +system.physmem.totMemAccLat 17033408000 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 1935970000 # Total ticks spent in databus transfers +system.physmem.avgQLat 25241.92 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 29881.43 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 51.38 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 39.20 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 51.42 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 39.20 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 43991.92 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 50.88 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 38.82 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 50.92 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 38.82 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 0.71 # Data bus utilization in percentage +system.physmem.busUtil 0.70 # Data bus utilization in percentage system.physmem.busUtilRead 0.40 # Data bus utilization in percentage for reads -system.physmem.busUtilWrite 0.31 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 1.04 # Average read queue length when enqueuing -system.physmem.avgWrQLen 21.28 # Average write queue length when enqueuing -system.physmem.readRowHits 315765 # Number of row buffer hits during reads -system.physmem.writeRowHits 220723 # Number of row buffer hits during writes -system.physmem.readRowHitRate 81.53 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 74.70 # Row buffer hit rate for writes -system.physmem.avgGap 706183.54 # Average gap between requests -system.physmem.pageHitRate 78.57 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 566682480 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 309201750 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 1531779600 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 983877840 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 31506817680 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 69780771990 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 228217880250 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 332897011590 # Total energy per rank (pJ) -system.physmem_0.averagePower 690.111043 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 379065618250 # Time in different power states -system.physmem_0.memoryStateTime::REF 16107780000 # Time in different power states -system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 87208649000 # Time in different power states -system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 539164080 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 294186750 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 1489098000 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 930690000 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 31506817680 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 67080778605 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 230586295500 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 332427030615 # Total energy per rank (pJ) -system.physmem_1.averagePower 689.136751 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 383030551000 # Time in different power states -system.physmem_1.memoryStateTime::REF 16107780000 # Time in different power states -system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 83243489000 # Time in different power states -system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.cpu.branchPred.lookups 297919436 # Number of BP lookups -system.cpu.branchPred.condPredicted 297919436 # Number of conditional branches predicted -system.cpu.branchPred.condIncorrect 23611614 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 229854393 # Number of BTB lookups +system.physmem.busUtilWrite 0.30 # Data bus utilization in percentage for writes +system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing +system.physmem.avgWrQLen 20.86 # Average write queue length when enqueuing +system.physmem.readRowHits 316194 # Number of row buffer hits during reads +system.physmem.writeRowHits 220049 # Number of row buffer hits during writes +system.physmem.readRowHitRate 81.66 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 74.48 # Row buffer hit rate for writes +system.physmem.avgGap 713118.60 # Average gap between requests +system.physmem.pageHitRate 78.56 # Row buffer hit rate, read and write combined +system.physmem_0.actEnergy 536506740 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 285137325 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 1402324560 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 792730080 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 13527611760.000004 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 8827375680 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 730358400 # Energy for precharge background per rank (pJ) +system.physmem_0.actPowerDownEnergy 36195677160 # Energy for active power-down per rank (pJ) +system.physmem_0.prePowerDownEnergy 16995876480 # Energy for precharge power-down per rank (pJ) +system.physmem_0.selfRefreshEnergy 84126324885 # Energy for self refresh per rank (pJ) +system.physmem_0.totalEnergy 163425034830 # Total energy per rank (pJ) +system.physmem_0.averagePower 335.564568 # Core power per rank (mW) +system.physmem_0.totalIdleTime 465742918500 # Total Idle time Per DRAM Rank +system.physmem_0.memoryStateTime::IDLE 1151920500 # Time in different power states +system.physmem_0.memoryStateTime::REF 5744978000 # Time in different power states +system.physmem_0.memoryStateTime::SREF 342106910750 # Time in different power states +system.physmem_0.memoryStateTime::PRE_PDN 44260034250 # Time in different power states +system.physmem_0.memoryStateTime::ACT 14374729750 # Time in different power states +system.physmem_0.memoryStateTime::ACT_PDN 79376592750 # Time in different power states +system.physmem_1.actEnergy 508517940 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 270257130 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 1362240600 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 749315340 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 13073392800.000004 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 8818641570 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 720149760 # Energy for precharge background per rank (pJ) +system.physmem_1.actPowerDownEnergy 34369694130 # Energy for active power-down per rank (pJ) +system.physmem_1.prePowerDownEnergy 16456043520 # Energy for precharge power-down per rank (pJ) +system.physmem_1.selfRefreshEnergy 85412982225 # Energy for self refresh per rank (pJ) +system.physmem_1.totalEnergy 161745926205 # Total energy per rank (pJ) +system.physmem_1.averagePower 332.116816 # Core power per rank (mW) +system.physmem_1.totalIdleTime 465789870750 # Total Idle time Per DRAM Rank +system.physmem_1.memoryStateTime::IDLE 1150076250 # Time in different power states +system.physmem_1.memoryStateTime::REF 5552712000 # Time in different power states +system.physmem_1.memoryStateTime::SREF 347563722250 # Time in different power states +system.physmem_1.memoryStateTime::PRE_PDN 42854288750 # Time in different power states +system.physmem_1.memoryStateTime::ACT 14522378750 # Time in different power states +system.physmem_1.memoryStateTime::ACT_PDN 75371988000 # Time in different power states +system.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.cpu.branchPred.lookups 298029097 # Number of BP lookups +system.cpu.branchPred.condPredicted 298029097 # Number of conditional branches predicted +system.cpu.branchPred.condIncorrect 23616389 # Number of conditional branches incorrect +system.cpu.branchPred.BTBLookups 229942542 # Number of BTB lookups system.cpu.branchPred.BTBHits 0 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. system.cpu.branchPred.BTBHitPct 0.000000 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 40311454 # Number of times the RAS was used to get a target. -system.cpu.branchPred.RASInCorrect 4410387 # Number of incorrect RAS predictions. -system.cpu.branchPred.indirectLookups 229854393 # Number of indirect predictor lookups. -system.cpu.branchPred.indirectHits 119921311 # Number of indirect target hits. -system.cpu.branchPred.indirectMisses 109933082 # Number of indirect misses. -system.cpu.branchPredindirectMispredicted 11586406 # Number of mispredicted indirect branches. +system.cpu.branchPred.usedRAS 40333391 # Number of times the RAS was used to get a target. +system.cpu.branchPred.RASInCorrect 4390674 # Number of incorrect RAS predictions. +system.cpu.branchPred.indirectLookups 229942542 # Number of indirect predictor lookups. +system.cpu.branchPred.indirectHits 119860888 # Number of indirect target hits. +system.cpu.branchPred.indirectMisses 110081654 # Number of indirect misses. +system.cpu.branchPredindirectMispredicted 11613915 # Number of mispredicted indirect branches. system.cpu_clk_domain.clock 500 # Clock period in ticks -system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states +system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks -system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states +system.cpu.interrupts.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states system.cpu.workload.num_syscalls 551 # Number of system calls -system.cpu.pwrStateResidencyTicks::ON 482382057000 # Cumulative time (in ticks) in various power states -system.cpu.numCycles 964764115 # number of cpu cycles simulated +system.cpu.pwrStateResidencyTicks::ON 487015166000 # Cumulative time (in ticks) in various power states +system.cpu.numCycles 974030333 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.fetch.icacheStallCycles 229640733 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 1587519909 # Number of instructions fetch has processed -system.cpu.fetch.Branches 297919436 # Number of branches that fetch encountered -system.cpu.fetch.predictedBranches 160232765 # Number of branches that fetch has predicted taken -system.cpu.fetch.Cycles 710474501 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.SquashCycles 48125197 # Number of cycles fetch has spent squashing -system.cpu.fetch.TlbCycles 1838 # Number of cycles fetch has spent waiting for tlb -system.cpu.fetch.MiscStallCycles 31961 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.PendingTrapStallCycles 395431 # Number of stall cycles due to pending traps -system.cpu.fetch.PendingQuiesceStallCycles 7638 # Number of stall cycles due to pending quiesce instructions +system.cpu.fetch.icacheStallCycles 229618225 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.Insts 1587637398 # Number of instructions fetch has processed +system.cpu.fetch.Branches 298029097 # Number of branches that fetch encountered +system.cpu.fetch.predictedBranches 160194279 # Number of branches that fetch has predicted taken +system.cpu.fetch.Cycles 719695482 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.SquashCycles 48136797 # Number of cycles fetch has spent squashing +system.cpu.fetch.TlbCycles 1337 # Number of cycles fetch has spent waiting for tlb +system.cpu.fetch.MiscStallCycles 32063 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.PendingTrapStallCycles 398708 # Number of stall cycles due to pending traps +system.cpu.fetch.PendingQuiesceStallCycles 8912 # Number of stall cycles due to pending quiesce instructions system.cpu.fetch.IcacheWaitRetryStallCycles 34 # Number of stall cycles due to full MSHR -system.cpu.fetch.CacheLines 216406816 # Number of cache lines fetched -system.cpu.fetch.IcacheSquashes 6303131 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.CacheLines 216378015 # Number of cache lines fetched +system.cpu.fetch.IcacheSquashes 6307023 # Number of outstanding Icache misses that were squashed system.cpu.fetch.ItlbSquashes 6 # Number of outstanding ITLB misses that were squashed -system.cpu.fetch.rateDist::samples 964614734 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 3.081549 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 3.494827 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::samples 973823159 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 3.052791 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 3.491297 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 473031835 49.04% 49.04% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 36413294 3.77% 52.81% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 36207947 3.75% 56.57% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 33239258 3.45% 60.01% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::4 28476947 2.95% 62.96% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::5 30017172 3.11% 66.08% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::6 40187194 4.17% 70.24% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::7 37484755 3.89% 74.13% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::8 249556332 25.87% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 482221410 49.52% 49.52% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 36458558 3.74% 53.26% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 36184065 3.72% 56.98% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 33102262 3.40% 60.38% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::4 28599787 2.94% 63.31% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::5 29969705 3.08% 66.39% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::6 40168402 4.12% 70.52% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::7 37465076 3.85% 74.36% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::8 249653894 25.64% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 964614734 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.branchRate 0.308800 # Number of branch fetches per cycle -system.cpu.fetch.rate 1.645501 # Number of inst fetches per cycle -system.cpu.decode.IdleCycles 165560291 # Number of cycles decode is idle -system.cpu.decode.BlockedCycles 381637451 # Number of cycles decode is blocked -system.cpu.decode.RunCycles 312327895 # Number of cycles decode is running -system.cpu.decode.UnblockCycles 81026499 # Number of cycles decode is unblocking -system.cpu.decode.SquashCycles 24062598 # Number of cycles decode is squashing -system.cpu.decode.DecodedInsts 2744008679 # Number of instructions handled by decode -system.cpu.rename.SquashCycles 24062598 # Number of cycles rename is squashing -system.cpu.rename.IdleCycles 201558349 # Number of cycles rename is idle -system.cpu.rename.BlockCycles 194036216 # Number of cycles rename is blocking -system.cpu.rename.serializeStallCycles 13250 # count of cycles rename stalled for serializing inst -system.cpu.rename.RunCycles 351418098 # Number of cycles rename is running -system.cpu.rename.UnblockCycles 193526223 # Number of cycles rename is unblocking -system.cpu.rename.RenamedInsts 2626516746 # Number of instructions processed by rename -system.cpu.rename.ROBFullEvents 906315 # Number of times rename has blocked due to ROB full -system.cpu.rename.IQFullEvents 120859920 # Number of times rename has blocked due to IQ full -system.cpu.rename.LQFullEvents 22304361 # Number of times rename has blocked due to LQ full -system.cpu.rename.SQFullEvents 41770089 # Number of times rename has blocked due to SQ full -system.cpu.rename.RenamedOperands 2707207684 # Number of destination operands rename has renamed -system.cpu.rename.RenameLookups 6591914084 # Number of register rename lookups that rename has made -system.cpu.rename.int_rename_lookups 4206827635 # Number of integer rename lookups -system.cpu.rename.fp_rename_lookups 2574467 # Number of floating rename lookups +system.cpu.fetch.rateDist::total 973823159 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.branchRate 0.305975 # Number of branch fetches per cycle +system.cpu.fetch.rate 1.629967 # Number of inst fetches per cycle +system.cpu.decode.IdleCycles 165565722 # Number of cycles decode is idle +system.cpu.decode.BlockedCycles 390830119 # Number of cycles decode is blocked +system.cpu.decode.RunCycles 312240973 # Number of cycles decode is running +system.cpu.decode.UnblockCycles 81117947 # Number of cycles decode is unblocking +system.cpu.decode.SquashCycles 24068398 # Number of cycles decode is squashing +system.cpu.decode.DecodedInsts 2744223716 # Number of instructions handled by decode +system.cpu.rename.SquashCycles 24068398 # Number of cycles rename is squashing +system.cpu.rename.IdleCycles 201650614 # Number of cycles rename is idle +system.cpu.rename.BlockCycles 200101577 # Number of cycles rename is blocking +system.cpu.rename.serializeStallCycles 12340 # count of cycles rename stalled for serializing inst +system.cpu.rename.RunCycles 351328141 # Number of cycles rename is running +system.cpu.rename.UnblockCycles 196662089 # Number of cycles rename is unblocking +system.cpu.rename.RenamedInsts 2626762649 # Number of instructions processed by rename +system.cpu.rename.ROBFullEvents 653926 # Number of times rename has blocked due to ROB full +system.cpu.rename.IQFullEvents 121379246 # Number of times rename has blocked due to IQ full +system.cpu.rename.LQFullEvents 22369281 # Number of times rename has blocked due to LQ full +system.cpu.rename.SQFullEvents 44360312 # Number of times rename has blocked due to SQ full +system.cpu.rename.RenamedOperands 2707190257 # Number of destination operands rename has renamed +system.cpu.rename.RenameLookups 6592545635 # Number of register rename lookups that rename has made +system.cpu.rename.int_rename_lookups 4207329612 # Number of integer rename lookups +system.cpu.rename.fp_rename_lookups 2546306 # Number of floating rename lookups system.cpu.rename.CommittedMaps 1616961572 # Number of HB maps that are committed -system.cpu.rename.UndoneMaps 1090246112 # Number of HB maps that are undone due to squashing -system.cpu.rename.serializingInsts 1066 # count of serializing insts renamed -system.cpu.rename.tempSerializingInsts 982 # count of temporary serializing insts renamed -system.cpu.rename.skidInsts 368286677 # count of insts added to the skid buffer -system.cpu.memDep0.insertedLoads 608256588 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 244134978 # Number of stores inserted to the mem dependence unit. -system.cpu.memDep0.conflictingLoads 253265740 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 76368619 # Number of conflicting stores. -system.cpu.iq.iqInstsAdded 2419508786 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqNonSpecInstsAdded 132419 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqInstsIssued 1999186857 # Number of instructions issued -system.cpu.iq.iqSquashedInstsIssued 3656712 # Number of squashed instructions issued -system.cpu.iq.iqSquashedInstsExamined 889558685 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedOperandsExamined 1510180986 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.iq.iqSquashedNonSpecRemoved 131867 # Number of squashed non-spec instructions that were removed -system.cpu.iq.issued_per_cycle::samples 964614734 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::mean 2.072524 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::stdev 2.106121 # Number of insts issued each cycle +system.cpu.rename.UndoneMaps 1090228685 # Number of HB maps that are undone due to squashing +system.cpu.rename.serializingInsts 1055 # count of serializing insts renamed +system.cpu.rename.tempSerializingInsts 956 # count of temporary serializing insts renamed +system.cpu.rename.skidInsts 369291247 # count of insts added to the skid buffer +system.cpu.memDep0.insertedLoads 608349007 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 244126939 # Number of stores inserted to the mem dependence unit. +system.cpu.memDep0.conflictingLoads 253380233 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 76614927 # Number of conflicting stores. +system.cpu.iq.iqInstsAdded 2419683470 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqNonSpecInstsAdded 114601 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqInstsIssued 1999301644 # Number of instructions issued +system.cpu.iq.iqSquashedInstsIssued 3644555 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 889715551 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedOperandsExamined 1510079207 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.iqSquashedNonSpecRemoved 114049 # Number of squashed non-spec instructions that were removed +system.cpu.iq.issued_per_cycle::samples 973823159 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::mean 2.053044 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::stdev 2.105688 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::0 336173556 34.85% 34.85% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::1 135262022 14.02% 48.87% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::2 129832579 13.46% 62.33% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::3 119015920 12.34% 74.67% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::4 98090682 10.17% 84.84% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::5 67084509 6.95% 91.79% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::6 45576707 4.72% 96.52% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::7 22663670 2.35% 98.87% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::8 10915089 1.13% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::0 345234545 35.45% 35.45% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::1 135418864 13.91% 49.36% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::2 129821558 13.33% 62.69% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::3 119307207 12.25% 74.94% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::4 97554322 10.02% 84.96% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::5 67238440 6.90% 91.86% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::6 45741413 4.70% 96.56% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::7 22594403 2.32% 98.88% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::8 10912407 1.12% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::total 964614734 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::total 973823159 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.fu_full::IntAlu 11249182 43.29% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::IntMult 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::IntDiv 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatAdd 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCmp 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCvt 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatMult 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatDiv 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatSqrt 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAdd 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAlu 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCmp 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCvt 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMisc 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMult 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShift 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdSqrt 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 43.29% # attempts to use FU when none available -system.cpu.iq.fu_full::MemRead 11894821 45.77% 89.06% # attempts to use FU when none available -system.cpu.iq.fu_full::MemWrite 2844033 10.94% 100.00% # attempts to use FU when none available +system.cpu.iq.fu_full::IntAlu 11212757 43.22% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::IntMult 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::IntDiv 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatAdd 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCmp 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCvt 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatMult 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatDiv 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatSqrt 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAdd 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAlu 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCmp 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCvt 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMisc 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMult 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShift 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdSqrt 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 43.22% # attempts to use FU when none available +system.cpu.iq.fu_full::MemRead 11924633 45.96% 89.18% # attempts to use FU when none available +system.cpu.iq.fu_full::MemWrite 2807188 10.82% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available -system.cpu.iq.FU_type_0::No_OpClass 2910415 0.15% 0.15% # Type of FU issued -system.cpu.iq.FU_type_0::IntAlu 1333514799 66.70% 66.85% # Type of FU issued -system.cpu.iq.FU_type_0::IntMult 358060 0.02% 66.87% # Type of FU issued -system.cpu.iq.FU_type_0::IntDiv 4798571 0.24% 67.11% # Type of FU issued -system.cpu.iq.FU_type_0::FloatAdd 2 0.00% 67.11% # Type of FU issued +system.cpu.iq.FU_type_0::No_OpClass 2915020 0.15% 0.15% # Type of FU issued +system.cpu.iq.FU_type_0::IntAlu 1333663160 66.71% 66.85% # Type of FU issued +system.cpu.iq.FU_type_0::IntMult 357468 0.02% 66.87% # Type of FU issued +system.cpu.iq.FU_type_0::IntDiv 4798486 0.24% 67.11% # Type of FU issued +system.cpu.iq.FU_type_0::FloatAdd 3 0.00% 67.11% # Type of FU issued system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.11% # Type of FU issued system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.11% # Type of FU issued -system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.11% # Type of FU issued -system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.11% # Type of FU issued +system.cpu.iq.FU_type_0::FloatMult 2 0.00% 67.11% # Type of FU issued +system.cpu.iq.FU_type_0::FloatDiv 2 0.00% 67.11% # Type of FU issued system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.11% # Type of FU issued system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.11% # Type of FU issued system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.11% # Type of FU issued @@ -455,82 +467,82 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.11% # Ty system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.11% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.11% # Type of FU issued system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.11% # Type of FU issued -system.cpu.iq.FU_type_0::MemRead 471222917 23.57% 90.68% # Type of FU issued -system.cpu.iq.FU_type_0::MemWrite 186382093 9.32% 100.00% # Type of FU issued +system.cpu.iq.FU_type_0::MemRead 471201648 23.57% 90.68% # Type of FU issued +system.cpu.iq.FU_type_0::MemWrite 186365855 9.32% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.FU_type_0::total 1999186857 # Type of FU issued -system.cpu.iq.rate 2.072203 # Inst issue rate -system.cpu.iq.fu_busy_cnt 25988036 # FU busy when requested -system.cpu.iq.fu_busy_rate 0.012999 # FU busy rate (busy events/executed inst) -system.cpu.iq.int_inst_queue_reads 4991322155 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_writes 3305635589 # Number of integer instruction queue writes -system.cpu.iq.int_inst_queue_wakeup_accesses 1923777377 # Number of integer instruction queue wakeup accesses -system.cpu.iq.fp_inst_queue_reads 1311041 # Number of floating instruction queue reads -system.cpu.iq.fp_inst_queue_writes 4133688 # Number of floating instruction queue writes -system.cpu.iq.fp_inst_queue_wakeup_accesses 240317 # Number of floating instruction queue wakeup accesses -system.cpu.iq.int_alu_accesses 2021708405 # Number of integer alu accesses -system.cpu.iq.fp_alu_accesses 556073 # Number of floating point alu accesses -system.cpu.iew.lsq.thread0.forwLoads 179295064 # Number of loads that had data forwarded from stores +system.cpu.iq.FU_type_0::total 1999301644 # Type of FU issued +system.cpu.iq.rate 2.052607 # Inst issue rate +system.cpu.iq.fu_busy_cnt 25944578 # FU busy when requested +system.cpu.iq.fu_busy_rate 0.012977 # FU busy rate (busy events/executed inst) +system.cpu.iq.int_inst_queue_reads 5000714674 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_writes 3305993539 # Number of integer instruction queue writes +system.cpu.iq.int_inst_queue_wakeup_accesses 1923953649 # Number of integer instruction queue wakeup accesses +system.cpu.iq.fp_inst_queue_reads 1300906 # Number of floating instruction queue reads +system.cpu.iq.fp_inst_queue_writes 4091270 # Number of floating instruction queue writes +system.cpu.iq.fp_inst_queue_wakeup_accesses 238195 # Number of floating instruction queue wakeup accesses +system.cpu.iq.int_alu_accesses 2021778795 # Number of integer alu accesses +system.cpu.iq.fp_alu_accesses 552407 # Number of floating point alu accesses +system.cpu.iew.lsq.thread0.forwLoads 179914916 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu.iew.lsq.thread0.squashedLoads 224173511 # Number of loads squashed -system.cpu.iew.lsq.thread0.ignoredResponses 339017 # Number of memory responses ignored because the instruction is squashed -system.cpu.iew.lsq.thread0.memOrderViolation 636964 # Number of memory ordering violations -system.cpu.iew.lsq.thread0.squashedStores 94976783 # Number of stores squashed +system.cpu.iew.lsq.thread0.squashedLoads 224265796 # Number of loads squashed +system.cpu.iew.lsq.thread0.ignoredResponses 337750 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread0.memOrderViolation 639215 # Number of memory ordering violations +system.cpu.iew.lsq.thread0.squashedStores 94968744 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread0.rescheduledLoads 31958 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread0.cacheBlocked 747 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread0.rescheduledLoads 31938 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread0.cacheBlocked 869 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewSquashCycles 24062598 # Number of cycles IEW is squashing -system.cpu.iew.iewBlockCycles 144797851 # Number of cycles IEW is blocking -system.cpu.iew.iewUnblockCycles 6250562 # Number of cycles IEW is unblocking -system.cpu.iew.iewDispatchedInsts 2419641205 # Number of instructions dispatched to IQ -system.cpu.iew.iewDispSquashedInsts 1306710 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispLoadInsts 608256824 # Number of dispatched load instructions -system.cpu.iew.iewDispStoreInsts 244134978 # Number of dispatched store instructions -system.cpu.iew.iewDispNonSpecInsts 45669 # Number of dispatched non-speculative instructions -system.cpu.iew.iewIQFullEvents 1454928 # Number of times the IQ has become full, causing a stall -system.cpu.iew.iewLSQFullEvents 3966770 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.memOrderViolationEvents 636964 # Number of memory order violations -system.cpu.iew.predictedTakenIncorrect 8731316 # Number of branches that were predicted taken incorrectly -system.cpu.iew.predictedNotTakenIncorrect 20649413 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.branchMispredicts 29380729 # Number of branch mispredicts detected at execute -system.cpu.iew.iewExecutedInsts 1945668790 # Number of executed instructions -system.cpu.iew.iewExecLoadInsts 456756594 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 53518067 # Number of squashed instructions skipped in execute +system.cpu.iew.iewSquashCycles 24068398 # Number of cycles IEW is squashing +system.cpu.iew.iewBlockCycles 149571445 # Number of cycles IEW is blocking +system.cpu.iew.iewUnblockCycles 6693651 # Number of cycles IEW is unblocking +system.cpu.iew.iewDispatchedInsts 2419798071 # Number of instructions dispatched to IQ +system.cpu.iew.iewDispSquashedInsts 1305719 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispLoadInsts 608349109 # Number of dispatched load instructions +system.cpu.iew.iewDispStoreInsts 244126939 # Number of dispatched store instructions +system.cpu.iew.iewDispNonSpecInsts 39730 # Number of dispatched non-speculative instructions +system.cpu.iew.iewIQFullEvents 1462244 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewLSQFullEvents 4395107 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.memOrderViolationEvents 639215 # Number of memory order violations +system.cpu.iew.predictedTakenIncorrect 8704418 # Number of branches that were predicted taken incorrectly +system.cpu.iew.predictedNotTakenIncorrect 20695714 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.branchMispredicts 29400132 # Number of branch mispredicts detected at execute +system.cpu.iew.iewExecutedInsts 1945833568 # Number of executed instructions +system.cpu.iew.iewExecLoadInsts 456792637 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 53468076 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed system.cpu.iew.exec_nop 0 # number of nop insts executed -system.cpu.iew.exec_refs 635598570 # number of memory reference insts executed -system.cpu.iew.exec_branches 185172751 # Number of branches executed -system.cpu.iew.exec_stores 178841976 # Number of stores executed -system.cpu.iew.exec_rate 2.016730 # Inst execution rate -system.cpu.iew.wb_sent 1934534562 # cumulative count of insts sent to commit -system.cpu.iew.wb_count 1924017694 # cumulative count of insts written-back -system.cpu.iew.wb_producers 1456930726 # num instructions producing a value -system.cpu.iew.wb_consumers 2203703226 # num instructions consuming a value -system.cpu.iew.wb_rate 1.994288 # insts written-back per cycle -system.cpu.iew.wb_fanout 0.661128 # average fanout of values written-back -system.cpu.commit.commitSquashedInsts 889633438 # The number of squashed insts skipped by commit +system.cpu.iew.exec_refs 635592905 # number of memory reference insts executed +system.cpu.iew.exec_branches 185215439 # Number of branches executed +system.cpu.iew.exec_stores 178800268 # Number of stores executed +system.cpu.iew.exec_rate 1.997714 # Inst execution rate +system.cpu.iew.wb_sent 1934717341 # cumulative count of insts sent to commit +system.cpu.iew.wb_count 1924191844 # cumulative count of insts written-back +system.cpu.iew.wb_producers 1457208218 # num instructions producing a value +system.cpu.iew.wb_consumers 2204046368 # num instructions consuming a value +system.cpu.iew.wb_rate 1.975495 # insts written-back per cycle +system.cpu.iew.wb_fanout 0.661151 # average fanout of values written-back +system.cpu.commit.commitSquashedInsts 889791004 # The number of squashed insts skipped by commit system.cpu.commit.commitNonSpecStalls 552 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.branchMispredicts 23642184 # The number of times a branch was mispredicted -system.cpu.commit.committed_per_cycle::samples 831915086 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::mean 1.839229 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::stdev 2.465352 # Number of insts commited each cycle +system.cpu.commit.branchMispredicts 23647177 # The number of times a branch was mispredicted +system.cpu.commit.committed_per_cycle::samples 841074000 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::mean 1.819201 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::stdev 2.458814 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::0 352165945 42.33% 42.33% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::1 184695932 22.20% 64.53% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::2 57945588 6.97% 71.50% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::3 87210863 10.48% 81.98% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::4 30437769 3.66% 85.64% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::5 26536432 3.19% 88.83% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::6 10472867 1.26% 90.09% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::7 9005135 1.08% 91.17% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::8 73444555 8.83% 100.00% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::0 361210845 42.95% 42.95% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::1 184795052 21.97% 64.92% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::2 57840397 6.88% 71.79% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::3 87376864 10.39% 82.18% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::4 30415751 3.62% 85.80% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::5 26609914 3.16% 88.96% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::6 10385763 1.23% 90.20% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::7 9066382 1.08% 91.28% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::8 73373032 8.72% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::total 831915086 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::total 841074000 # Number of insts commited each cycle system.cpu.commit.committedInsts 826847303 # Number of instructions committed system.cpu.commit.committedOps 1530082520 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed @@ -576,496 +588,495 @@ system.cpu.commit.op_class_0::MemWrite 149158195 9.75% 100.00% # Cl system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::total 1530082520 # Class of committed instruction -system.cpu.commit.bw_lim_events 73444555 # number cycles where commit BW limit reached -system.cpu.rob.rob_reads 3178186489 # The number of ROB reads -system.cpu.rob.rob_writes 4973800859 # The number of ROB writes -system.cpu.timesIdled 2058 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 149381 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.commit.bw_lim_events 73373032 # number cycles where commit BW limit reached +system.cpu.rob.rob_reads 3187574492 # The number of ROB reads +system.cpu.rob.rob_writes 4974168269 # The number of ROB writes +system.cpu.timesIdled 2040 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 207174 # Total number of cycles that the CPU has spent unscheduled due to idling system.cpu.committedInsts 826847303 # Number of Instructions Simulated system.cpu.committedOps 1530082520 # Number of Ops (including micro ops) Simulated -system.cpu.cpi 1.166798 # CPI: Cycles Per Instruction -system.cpu.cpi_total 1.166798 # CPI: Total CPI of All Threads -system.cpu.ipc 0.857046 # IPC: Instructions Per Cycle -system.cpu.ipc_total 0.857046 # IPC: Total IPC of All Threads -system.cpu.int_regfile_reads 2928420991 # number of integer regfile reads -system.cpu.int_regfile_writes 1576721018 # number of integer regfile writes -system.cpu.fp_regfile_reads 241306 # number of floating regfile reads -system.cpu.fp_regfile_writes 1 # number of floating regfile writes -system.cpu.cc_regfile_reads 617864492 # number of cc regfile reads -system.cpu.cc_regfile_writes 419924545 # number of cc regfile writes -system.cpu.misc_regfile_reads 1064270268 # number of misc regfile reads +system.cpu.cpi 1.178005 # CPI: Cycles Per Instruction +system.cpu.cpi_total 1.178005 # CPI: Total CPI of All Threads +system.cpu.ipc 0.848893 # IPC: Instructions Per Cycle +system.cpu.ipc_total 0.848893 # IPC: Total IPC of All Threads +system.cpu.int_regfile_reads 2928663805 # number of integer regfile reads +system.cpu.int_regfile_writes 1576907134 # number of integer regfile writes +system.cpu.fp_regfile_reads 239166 # number of floating regfile reads +system.cpu.fp_regfile_writes 5 # number of floating regfile writes +system.cpu.cc_regfile_reads 617952960 # number of cc regfile reads +system.cpu.cc_regfile_writes 419967877 # number of cc regfile writes +system.cpu.misc_regfile_reads 1064297744 # number of misc regfile reads system.cpu.misc_regfile_writes 1 # number of misc regfile writes -system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.cpu.dcache.tags.replacements 2546182 # number of replacements -system.cpu.dcache.tags.tagsinuse 4087.922606 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 421485651 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 2550278 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 165.270473 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 1898151500 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 4087.922606 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.998028 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.998028 # Average percentage of cache occupancy +system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.cpu.dcache.tags.replacements 2546002 # number of replacements +system.cpu.dcache.tags.tagsinuse 4087.987212 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 420920584 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 2550098 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 165.060552 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 1890456500 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 4087.987212 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.998044 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.998044 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id system.cpu.dcache.tags.age_task_id_blocks_1024::0 24 # Occupied blocks per task id system.cpu.dcache.tags.age_task_id_blocks_1024::1 18 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 599 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::3 3454 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 600 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::3 3453 # Occupied blocks per task id system.cpu.dcache.tags.age_task_id_blocks_1024::4 1 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 852234240 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 852234240 # Number of data accesses -system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.cpu.dcache.ReadReq_hits::cpu.data 273116230 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 273116230 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 148366946 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 148366946 # number of WriteReq hits -system.cpu.dcache.demand_hits::cpu.data 421483176 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 421483176 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 421483176 # number of overall hits -system.cpu.dcache.overall_hits::total 421483176 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 2567540 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 2567540 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 791265 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 791265 # number of WriteReq misses -system.cpu.dcache.demand_misses::cpu.data 3358805 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 3358805 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 3358805 # number of overall misses -system.cpu.dcache.overall_misses::total 3358805 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 57574934000 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 57574934000 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 24743790498 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 24743790498 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 82318724498 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 82318724498 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 82318724498 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 82318724498 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 275683770 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 275683770 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.tags.tag_accesses 851091222 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 851091222 # Number of data accesses +system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.cpu.dcache.ReadReq_hits::cpu.data 272551011 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 272551011 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 148366737 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 148366737 # number of WriteReq hits +system.cpu.dcache.demand_hits::cpu.data 420917748 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 420917748 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 420917748 # number of overall hits +system.cpu.dcache.overall_hits::total 420917748 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 2561340 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 2561340 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 791474 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 791474 # number of WriteReq misses +system.cpu.dcache.demand_misses::cpu.data 3352814 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 3352814 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 3352814 # number of overall misses +system.cpu.dcache.overall_misses::total 3352814 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 63063270500 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 63063270500 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 26380612500 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 26380612500 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 89443883000 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 89443883000 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 89443883000 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 89443883000 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 275112351 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 275112351 # number of ReadReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::cpu.data 149158211 # number of WriteReq accesses(hits+misses) system.cpu.dcache.WriteReq_accesses::total 149158211 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 424841981 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 424841981 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 424841981 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 424841981 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.009313 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.009313 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.005305 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.005305 # miss rate for WriteReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.007906 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.007906 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.007906 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.007906 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 22424.162428 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 22424.162428 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 31271.180323 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 31271.180323 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 24508.336893 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 24508.336893 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 24508.336893 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 24508.336893 # average overall miss latency -system.cpu.dcache.blocked_cycles::no_mshrs 8828 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_targets 1268 # number of cycles access was blocked -system.cpu.dcache.blocked::no_mshrs 857 # number of cycles access was blocked -system.cpu.dcache.blocked::no_targets 12 # number of cycles access was blocked -system.cpu.dcache.avg_blocked_cycles::no_mshrs 10.301050 # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles::no_targets 105.666667 # average number of cycles each access was blocked -system.cpu.dcache.writebacks::writebacks 2337859 # number of writebacks -system.cpu.dcache.writebacks::total 2337859 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 801102 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 801102 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 5848 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 5848 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 806950 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 806950 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 806950 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 806950 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1766438 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 1766438 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 785417 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 785417 # number of WriteReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 2551855 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 2551855 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 2551855 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 2551855 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 33894644000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 33894644000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 23857134999 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 23857134999 # number of WriteReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 57751778999 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 57751778999 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 57751778999 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 57751778999 # number of overall MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.006407 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.006407 # mshr miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005266 # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005266 # mshr miss rate for WriteReq accesses -system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006007 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_miss_rate::total 0.006007 # mshr miss rate for demand accesses -system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006007 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_miss_rate::total 0.006007 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 19188.131143 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 19188.131143 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30375.119203 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30375.119203 # average WriteReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22631.293314 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 22631.293314 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22631.293314 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 22631.293314 # average overall mshr miss latency -system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.cpu.icache.tags.replacements 4041 # number of replacements -system.cpu.icache.tags.tagsinuse 1081.856161 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 216396902 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 5745 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 37666.997737 # Average number of references to valid blocks. +system.cpu.dcache.demand_accesses::cpu.data 424270562 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 424270562 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 424270562 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 424270562 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.009310 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.009310 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.005306 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.005306 # miss rate for WriteReq accesses +system.cpu.dcache.demand_miss_rate::cpu.data 0.007903 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.007903 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.007903 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.007903 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24621.202378 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 24621.202378 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33330.990658 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 33330.990658 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 26677.257671 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 26677.257671 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 26677.257671 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 26677.257671 # average overall miss latency +system.cpu.dcache.blocked_cycles::no_mshrs 10639 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_targets 11942 # number of cycles access was blocked +system.cpu.dcache.blocked::no_mshrs 928 # number of cycles access was blocked +system.cpu.dcache.blocked::no_targets 13 # number of cycles access was blocked +system.cpu.dcache.avg_blocked_cycles::no_mshrs 11.464440 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_targets 918.615385 # average number of cycles each access was blocked +system.cpu.dcache.writebacks::writebacks 2338096 # number of writebacks +system.cpu.dcache.writebacks::total 2338096 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 794970 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 794970 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 5921 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 5921 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 800891 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 800891 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 800891 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 800891 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1766370 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 1766370 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 785553 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 785553 # number of WriteReq MSHR misses +system.cpu.dcache.demand_mshr_misses::cpu.data 2551923 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 2551923 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 2551923 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 2551923 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 37596158000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 37596158000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 25486712000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 25486712000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 63082870000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 63082870000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 63082870000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 63082870000 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.006421 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.006421 # mshr miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005267 # mshr miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005267 # mshr miss rate for WriteReq accesses +system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006015 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_miss_rate::total 0.006015 # mshr miss rate for demand accesses +system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006015 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_miss_rate::total 0.006015 # mshr miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21284.418327 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21284.418327 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32444.293383 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32444.293383 # average WriteReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 24719.738801 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 24719.738801 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 24719.738801 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 24719.738801 # average overall mshr miss latency +system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.cpu.icache.tags.replacements 3937 # number of replacements +system.cpu.icache.tags.tagsinuse 1075.833508 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 216367909 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 5646 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 38322.335990 # Average number of references to valid blocks. system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 1081.856161 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.528250 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.528250 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_task_id_blocks::1024 1704 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::0 41 # Occupied blocks per task id +system.cpu.icache.tags.occ_blocks::cpu.inst 1075.833508 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.525309 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.525309 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_task_id_blocks::1024 1709 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::0 39 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::1 11 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::2 30 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::2 27 # Occupied blocks per task id system.cpu.icache.tags.age_task_id_blocks_1024::3 79 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::4 1543 # Occupied blocks per task id -system.cpu.icache.tags.occ_task_id_percent::1024 0.832031 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 432820961 # Number of tag accesses -system.cpu.icache.tags.data_accesses 432820961 # Number of data accesses -system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.cpu.icache.ReadReq_hits::cpu.inst 216397172 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 216397172 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 216397172 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 216397172 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 216397172 # number of overall hits -system.cpu.icache.overall_hits::total 216397172 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 9643 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 9643 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 9643 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 9643 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 9643 # number of overall misses -system.cpu.icache.overall_misses::total 9643 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 354601499 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 354601499 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 354601499 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 354601499 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 354601499 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 354601499 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 216406815 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 216406815 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 216406815 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 216406815 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 216406815 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 216406815 # number of overall (read+write) accesses +system.cpu.icache.tags.age_task_id_blocks_1024::4 1553 # Occupied blocks per task id +system.cpu.icache.tags.occ_task_id_percent::1024 0.834473 # Percentage of cache occupancy per task id +system.cpu.icache.tags.tag_accesses 432763508 # Number of tag accesses +system.cpu.icache.tags.data_accesses 432763508 # Number of data accesses +system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.cpu.icache.ReadReq_hits::cpu.inst 216368192 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 216368192 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 216368192 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 216368192 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 216368192 # number of overall hits +system.cpu.icache.overall_hits::total 216368192 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 9822 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 9822 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 9822 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 9822 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 9822 # number of overall misses +system.cpu.icache.overall_misses::total 9822 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 562018500 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 562018500 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 562018500 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 562018500 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 562018500 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 562018500 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 216378014 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 216378014 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 216378014 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 216378014 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 216378014 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 216378014 # number of overall (read+write) accesses system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000045 # miss rate for ReadReq accesses system.cpu.icache.ReadReq_miss_rate::total 0.000045 # miss rate for ReadReq accesses system.cpu.icache.demand_miss_rate::cpu.inst 0.000045 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total 0.000045 # miss rate for demand accesses system.cpu.icache.overall_miss_rate::cpu.inst 0.000045 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total 0.000045 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 36772.944001 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 36772.944001 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 36772.944001 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 36772.944001 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 36772.944001 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 36772.944001 # average overall miss latency -system.cpu.icache.blocked_cycles::no_mshrs 690 # number of cycles access was blocked +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 57220.372633 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 57220.372633 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 57220.372633 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 57220.372633 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 57220.372633 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 57220.372633 # average overall miss latency +system.cpu.icache.blocked_cycles::no_mshrs 405 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu.icache.blocked::no_mshrs 9 # number of cycles access was blocked +system.cpu.icache.blocked::no_mshrs 6 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu.icache.avg_blocked_cycles::no_mshrs 76.666667 # average number of cycles each access was blocked +system.cpu.icache.avg_blocked_cycles::no_mshrs 67.500000 # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.icache.writebacks::writebacks 4041 # number of writebacks -system.cpu.icache.writebacks::total 4041 # number of writebacks -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2312 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 2312 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 2312 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 2312 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 2312 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 2312 # number of overall MSHR hits -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 7331 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 7331 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 7331 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 7331 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 7331 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 7331 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 251236999 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 251236999 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 251236999 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 251236999 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 251236999 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 251236999 # number of overall MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000034 # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000034 # mshr miss rate for ReadReq accesses -system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000034 # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_miss_rate::total 0.000034 # mshr miss rate for demand accesses -system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000034 # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_miss_rate::total 0.000034 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 34270.495021 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 34270.495021 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 34270.495021 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 34270.495021 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 34270.495021 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 34270.495021 # average overall mshr miss latency -system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.tags.replacements 356021 # number of replacements -system.cpu.l2cache.tags.tagsinuse 30615.396519 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 4712767 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 388789 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 12.121657 # Average number of references to valid blocks. -system.cpu.l2cache.tags.warmup_cycle 82695006000 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 70.818761 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 195.778038 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 30348.799719 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.002161 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005975 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.926172 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.934308 # Average percentage of cache occupancy +system.cpu.icache.writebacks::writebacks 3937 # number of writebacks +system.cpu.icache.writebacks::total 3937 # number of writebacks +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2342 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 2342 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 2342 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 2342 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 2342 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 2342 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 7480 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 7480 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 7480 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 7480 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 7480 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 7480 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 378895000 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 378895000 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 378895000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 378895000 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 378895000 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 378895000 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000035 # mshr miss rate for ReadReq accesses +system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000035 # mshr miss rate for ReadReq accesses +system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000035 # mshr miss rate for demand accesses +system.cpu.icache.demand_mshr_miss_rate::total 0.000035 # mshr miss rate for demand accesses +system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000035 # mshr miss rate for overall accesses +system.cpu.icache.overall_mshr_miss_rate::total 0.000035 # mshr miss rate for overall accesses +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 50654.411765 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 50654.411765 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 50654.411765 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 50654.411765 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 50654.411765 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 50654.411765 # average overall mshr miss latency +system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.tags.replacements 355911 # number of replacements +system.cpu.l2cache.tags.tagsinuse 30630.560827 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 4712762 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 388679 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 12.125075 # Average number of references to valid blocks. +system.cpu.l2cache.tags.warmup_cycle 82947046000 # Cycle when the warmup percentage was hit. +system.cpu.l2cache.tags.occ_blocks::writebacks 71.927824 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 191.909939 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 30366.723064 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.002195 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.005857 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.926719 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.934771 # Average percentage of cache occupancy system.cpu.l2cache.tags.occ_task_id_blocks::1024 32768 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::0 66 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 165 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1386 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 31150 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::0 64 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 170 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1402 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 31132 # Occupied blocks per task id system.cpu.l2cache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 41201341 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 41201341 # Number of data accesses -system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.cpu.l2cache.WritebackDirty_hits::writebacks 2337859 # number of WritebackDirty hits -system.cpu.l2cache.WritebackDirty_hits::total 2337859 # number of WritebackDirty hits -system.cpu.l2cache.WritebackClean_hits::writebacks 3935 # number of WritebackClean hits -system.cpu.l2cache.WritebackClean_hits::total 3935 # number of WritebackClean hits -system.cpu.l2cache.UpgradeReq_hits::cpu.data 1572 # number of UpgradeReq hits -system.cpu.l2cache.UpgradeReq_hits::total 1572 # number of UpgradeReq hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 577284 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 577284 # number of ReadExReq hits -system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 3232 # number of ReadCleanReq hits -system.cpu.l2cache.ReadCleanReq_hits::total 3232 # number of ReadCleanReq hits -system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1587825 # number of ReadSharedReq hits -system.cpu.l2cache.ReadSharedReq_hits::total 1587825 # number of ReadSharedReq hits -system.cpu.l2cache.demand_hits::cpu.inst 3232 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 2165109 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 2168341 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.inst 3232 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 2165109 # number of overall hits -system.cpu.l2cache.overall_hits::total 2168341 # number of overall hits +system.cpu.l2cache.tags.tag_accesses 41200319 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 41200319 # Number of data accesses +system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.cpu.l2cache.WritebackDirty_hits::writebacks 2338096 # number of WritebackDirty hits +system.cpu.l2cache.WritebackDirty_hits::total 2338096 # number of WritebackDirty hits +system.cpu.l2cache.WritebackClean_hits::writebacks 3847 # number of WritebackClean hits +system.cpu.l2cache.WritebackClean_hits::total 3847 # number of WritebackClean hits +system.cpu.l2cache.UpgradeReq_hits::cpu.data 1820 # number of UpgradeReq hits +system.cpu.l2cache.UpgradeReq_hits::total 1820 # number of UpgradeReq hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 577163 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 577163 # number of ReadExReq hits +system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 3171 # number of ReadCleanReq hits +system.cpu.l2cache.ReadCleanReq_hits::total 3171 # number of ReadCleanReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1587839 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 1587839 # number of ReadSharedReq hits +system.cpu.l2cache.demand_hits::cpu.inst 3171 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 2165002 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 2168173 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.inst 3171 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 2165002 # number of overall hits +system.cpu.l2cache.overall_hits::total 2168173 # number of overall hits system.cpu.l2cache.UpgradeReq_misses::cpu.data 5 # number of UpgradeReq misses system.cpu.l2cache.UpgradeReq_misses::total 5 # number of UpgradeReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 206802 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 206802 # number of ReadExReq misses -system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2424 # number of ReadCleanReq misses -system.cpu.l2cache.ReadCleanReq_misses::total 2424 # number of ReadCleanReq misses -system.cpu.l2cache.ReadSharedReq_misses::cpu.data 178367 # number of ReadSharedReq misses -system.cpu.l2cache.ReadSharedReq_misses::total 178367 # number of ReadSharedReq misses -system.cpu.l2cache.demand_misses::cpu.inst 2424 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 385169 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 387593 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.inst 2424 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 385169 # number of overall misses -system.cpu.l2cache.overall_misses::total 387593 # number of overall misses -system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 61000 # number of UpgradeReq miss cycles -system.cpu.l2cache.UpgradeReq_miss_latency::total 61000 # number of UpgradeReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 16603167500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 16603167500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 203550000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadCleanReq_miss_latency::total 203550000 # number of ReadCleanReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 14526809000 # number of ReadSharedReq miss cycles -system.cpu.l2cache.ReadSharedReq_miss_latency::total 14526809000 # number of ReadSharedReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 203550000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 31129976500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 31333526500 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 203550000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 31129976500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 31333526500 # number of overall miss cycles -system.cpu.l2cache.WritebackDirty_accesses::writebacks 2337859 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackDirty_accesses::total 2337859 # number of WritebackDirty accesses(hits+misses) -system.cpu.l2cache.WritebackClean_accesses::writebacks 3935 # number of WritebackClean accesses(hits+misses) -system.cpu.l2cache.WritebackClean_accesses::total 3935 # number of WritebackClean accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1577 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::total 1577 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 784086 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 784086 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 5656 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadCleanReq_accesses::total 5656 # number of ReadCleanReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1766192 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.ReadSharedReq_accesses::total 1766192 # number of ReadSharedReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.inst 5656 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 2550278 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 2555934 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 5656 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 2550278 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 2555934 # number of overall (read+write) accesses -system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.003171 # miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::total 0.003171 # miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.263749 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.263749 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.428571 # miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.428571 # miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.100990 # miss rate for ReadSharedReq accesses -system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.100990 # miss rate for ReadSharedReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.428571 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.151030 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.151644 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.428571 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.151030 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.151644 # miss rate for overall accesses -system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 12200 # average UpgradeReq miss latency -system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 12200 # average UpgradeReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80285.333314 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80285.333314 # average ReadExReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 83972.772277 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 83972.772277 # average ReadCleanReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 81443.366766 # average ReadSharedReq miss latency -system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 81443.366766 # average ReadSharedReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83972.772277 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 80821.604283 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 80841.311634 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83972.772277 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 80821.604283 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 80841.311634 # average overall miss latency +system.cpu.l2cache.ReadExReq_misses::cpu.data 206795 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 206795 # number of ReadExReq misses +system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 2409 # number of ReadCleanReq misses +system.cpu.l2cache.ReadCleanReq_misses::total 2409 # number of ReadCleanReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.data 178301 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::total 178301 # number of ReadSharedReq misses +system.cpu.l2cache.demand_misses::cpu.inst 2409 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 385096 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 387505 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.inst 2409 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 385096 # number of overall misses +system.cpu.l2cache.overall_misses::total 387505 # number of overall misses +system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 30500 # number of UpgradeReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency::total 30500 # number of UpgradeReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 18229359500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 18229359500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 331268000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 331268000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 18228771500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 18228771500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 331268000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 36458131000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 36789399000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 331268000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 36458131000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 36789399000 # number of overall miss cycles +system.cpu.l2cache.WritebackDirty_accesses::writebacks 2338096 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackDirty_accesses::total 2338096 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::writebacks 3847 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::total 3847 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1825 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::total 1825 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 783958 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 783958 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 5580 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::total 5580 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1766140 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 1766140 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.inst 5580 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 2550098 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 2555678 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 5580 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 2550098 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 2555678 # number of overall (read+write) accesses +system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.002740 # miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_miss_rate::total 0.002740 # miss rate for UpgradeReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.263783 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.263783 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.431720 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.431720 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.100955 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.100955 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.431720 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.151012 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.151625 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.431720 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.151012 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.151625 # miss rate for overall accesses +system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 6100 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 6100 # average UpgradeReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 88151.838778 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 88151.838778 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 137512.660855 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 137512.660855 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 102235.946517 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 102235.946517 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 137512.660855 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 94672.837422 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 94939.159495 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 137512.660855 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 94672.837422 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 94939.159495 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.l2cache.writebacks::writebacks 295491 # number of writebacks -system.cpu.l2cache.writebacks::total 295491 # number of writebacks +system.cpu.l2cache.writebacks::writebacks 295435 # number of writebacks +system.cpu.l2cache.writebacks::total 295435 # number of writebacks system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 10 # number of CleanEvict MSHR misses system.cpu.l2cache.CleanEvict_mshr_misses::total 10 # number of CleanEvict MSHR misses system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 5 # number of UpgradeReq MSHR misses system.cpu.l2cache.UpgradeReq_mshr_misses::total 5 # number of UpgradeReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 206802 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 206802 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2424 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2424 # number of ReadCleanReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 178367 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.ReadSharedReq_mshr_misses::total 178367 # number of ReadSharedReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 2424 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 385169 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 387593 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 2424 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 385169 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 387593 # number of overall MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 206795 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 206795 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 2409 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::total 2409 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 178301 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::total 178301 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 2409 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 385096 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 387505 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 2409 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 385096 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 387505 # number of overall MSHR misses system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 102500 # number of UpgradeReq MSHR miss cycles system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 102500 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 14535147500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 14535147500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 179310000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 179310000 # number of ReadCleanReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 12743139000 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 12743139000 # number of ReadSharedReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 179310000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 27278286500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 27457596500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 179310000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 27278286500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 27457596500 # number of overall MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 16161409500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 16161409500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 307178000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 307178000 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 16445761500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 16445761500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 307178000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 32607171000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 32914349000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 307178000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 32607171000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 32914349000 # number of overall MSHR miss cycles system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.003171 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.003171 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.263749 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.263749 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.428571 # mshr miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.428571 # mshr miss rate for ReadCleanReq accesses -system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.100990 # mshr miss rate for ReadSharedReq accesses -system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.100990 # mshr miss rate for ReadSharedReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.428571 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.151030 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.151644 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.428571 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.151030 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.151644 # mshr miss rate for overall accesses +system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.002740 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.002740 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.263783 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.263783 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.431720 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.431720 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.100955 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.100955 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.431720 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.151012 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.151625 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.431720 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.151012 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.151625 # mshr miss rate for overall accesses system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 20500 # average UpgradeReq mshr miss latency system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 20500 # average UpgradeReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70285.333314 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70285.333314 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 73972.772277 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 73972.772277 # average ReadCleanReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 71443.366766 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 71443.366766 # average ReadSharedReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 73972.772277 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70821.604283 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 70841.311634 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 73972.772277 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70821.604283 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 70841.311634 # average overall mshr miss latency -system.cpu.toL2Bus.snoop_filter.tot_requests 5109409 # Total number of requests made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_requests 2551871 # Number of requests hitting in the snoop filter with a single holder of the requested data. -system.cpu.toL2Bus.snoop_filter.hit_multi_requests 7932 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.snoop_filter.tot_snoops 2949 # Total number of snoops made to the snoop filter. -system.cpu.toL2Bus.snoop_filter.hit_single_snoops 2946 # Number of snoops hitting in the snoop filter with a single holder of the requested data. +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 78151.838778 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 78151.838778 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 127512.660855 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 127512.660855 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 92235.946517 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 92235.946517 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 127512.660855 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 84672.837422 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 84939.159495 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 127512.660855 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 84672.837422 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 84939.159495 # average overall mshr miss latency +system.cpu.toL2Bus.snoop_filter.tot_requests 5109342 # Total number of requests made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_requests 2551824 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.snoop_filter.hit_multi_requests 7983 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. +system.cpu.toL2Bus.snoop_filter.tot_snoops 2956 # Total number of snoops made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_snoops 2953 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 3 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.cpu.toL2Bus.trans_dist::ReadResp 1773523 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackDirty 2633350 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WritebackClean 4041 # Transaction distribution -system.cpu.toL2Bus.trans_dist::CleanEvict 268853 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeReq 1577 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeResp 1577 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 784086 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 784086 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadCleanReq 7331 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadSharedReq 1766192 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 17028 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7649892 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 7666920 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 620608 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 312840768 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 313461376 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 357696 # Total snoops (count) -system.cpu.toL2Bus.snoopTraffic 19018624 # Total snoop traffic (bytes) -system.cpu.toL2Bus.snoop_fanout::samples 2915207 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 0.004295 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0.065414 # Request fanout histogram +system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.cpu.toL2Bus.trans_dist::ReadResp 1773620 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackDirty 2633531 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackClean 3937 # Transaction distribution +system.cpu.toL2Bus.trans_dist::CleanEvict 268382 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeReq 1825 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeResp 1825 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 783958 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 783958 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadCleanReq 7480 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 1766140 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 16997 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7649848 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 7666845 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 609088 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 312844416 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 313453504 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 357811 # Total snoops (count) +system.cpu.toL2Bus.snoopTraffic 19029440 # Total snoop traffic (bytes) +system.cpu.toL2Bus.snoop_fanout::samples 2915314 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 0.004397 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.066180 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::0 2902688 99.57% 99.57% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 12516 0.43% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::0 2902498 99.56% 99.56% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 12813 0.44% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::2 3 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 2915207 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 4896659390 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::total 2915314 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 4896765876 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 1.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 10998496 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer0.occupancy 11220998 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 3826206608 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.occupancy 3826059624 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 0.8 # Layer utilization (%) -system.membus.snoop_filter.tot_requests 740700 # Total number of requests made to the snoop filter. -system.membus.snoop_filter.hit_single_requests 353605 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.membus.snoop_filter.tot_requests 740486 # Total number of requests made to the snoop filter. +system.membus.snoop_filter.hit_single_requests 353479 # Number of requests hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter. system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. -system.membus.pwrStateResidencyTicks::UNDEFINED 482382057000 # Cumulative time (in ticks) in various power states -system.membus.trans_dist::ReadResp 180791 # Transaction distribution -system.membus.trans_dist::WritebackDirty 295491 # Transaction distribution -system.membus.trans_dist::CleanEvict 57611 # Transaction distribution -system.membus.trans_dist::UpgradeReq 6 # Transaction distribution -system.membus.trans_dist::ReadExReq 206801 # Transaction distribution -system.membus.trans_dist::ReadExResp 206801 # Transaction distribution -system.membus.trans_dist::ReadSharedReq 180791 # Transaction distribution -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1128292 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1128292 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 1128292 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 43717312 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::total 43717312 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 43717312 # Cumulative packet size per connected master and slave (bytes) +system.membus.pwrStateResidencyTicks::UNDEFINED 487015166000 # Cumulative time (in ticks) in various power states +system.membus.trans_dist::ReadResp 180710 # Transaction distribution +system.membus.trans_dist::WritebackDirty 295435 # Transaction distribution +system.membus.trans_dist::CleanEvict 57541 # Transaction distribution +system.membus.trans_dist::UpgradeReq 8 # Transaction distribution +system.membus.trans_dist::ReadExReq 206792 # Transaction distribution +system.membus.trans_dist::ReadExResp 206792 # Transaction distribution +system.membus.trans_dist::ReadSharedReq 180710 # Transaction distribution +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1127988 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1127988 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 1127988 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 43707968 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::total 43707968 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 43707968 # Cumulative packet size per connected master and slave (bytes) system.membus.snoops 0 # Total snoops (count) system.membus.snoopTraffic 0 # Total snoop traffic (bytes) -system.membus.snoop_fanout::samples 387598 # Request fanout histogram +system.membus.snoop_fanout::samples 387510 # Request fanout histogram system.membus.snoop_fanout::mean 0 # Request fanout histogram system.membus.snoop_fanout::stdev 0 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::0 387598 100.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::0 387510 100.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 0 # Request fanout histogram system.membus.snoop_fanout::max_value 0 # Request fanout histogram -system.membus.snoop_fanout::total 387598 # Request fanout histogram -system.membus.reqLayer0.occupancy 1995849000 # Layer occupancy (ticks) +system.membus.snoop_fanout::total 387510 # Request fanout histogram +system.membus.reqLayer0.occupancy 1995365000 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.4 # Layer utilization (%) -system.membus.respLayer1.occupancy 2051150500 # Layer occupancy (ticks) +system.membus.respLayer1.occupancy 2050434250 # Layer occupancy (ticks) system.membus.respLayer1.utilization 0.4 # Layer utilization (%) ---------- End Simulation Statistics ---------- |