summaryrefslogtreecommitdiff
path: root/tests/long/se/30.eon
diff options
context:
space:
mode:
authorAli Saidi <saidi@eecs.umich.edu>2012-03-09 15:33:07 -0500
committerAli Saidi <saidi@eecs.umich.edu>2012-03-09 15:33:07 -0500
commit470051345af2a78425730bd790000530b1b8a1f5 (patch)
treed2bdfb09a2cfc4c96a5fcd9c4399610fbf4206a3 /tests/long/se/30.eon
parent9a9a4a0780865dc722b7564ea1c1bf8bacb4e5ce (diff)
downloadgem5-470051345af2a78425730bd790000530b1b8a1f5.tar.xz
ARM: Update stats for CBNZ fix.
Diffstat (limited to 'tests/long/se/30.eon')
-rw-r--r--tests/long/se/30.eon/ref/arm/linux/o3-timing/config.ini28
-rwxr-xr-xtests/long/se/30.eon/ref/arm/linux/o3-timing/simout8
-rw-r--r--tests/long/se/30.eon/ref/arm/linux/o3-timing/stats.txt1048
-rw-r--r--tests/long/se/30.eon/ref/arm/linux/simple-atomic/config.ini15
-rw-r--r--tests/long/se/30.eon/ref/arm/linux/simple-atomic/stats.txt12
-rw-r--r--tests/long/se/30.eon/ref/arm/linux/simple-timing/config.ini28
-rw-r--r--tests/long/se/30.eon/ref/arm/linux/simple-timing/stats.txt12
7 files changed, 578 insertions, 573 deletions
diff --git a/tests/long/se/30.eon/ref/arm/linux/o3-timing/config.ini b/tests/long/se/30.eon/ref/arm/linux/o3-timing/config.ini
index 3b6ae18fc..20b788768 100644
--- a/tests/long/se/30.eon/ref/arm/linux/o3-timing/config.ini
+++ b/tests/long/se/30.eon/ref/arm/linux/o3-timing/config.ini
@@ -26,7 +26,7 @@ work_cpus_ckpt_count=0
work_end_ckpt_count=0
work_end_exit_count=0
work_item_id=-1
-system_port=system.membus.port[0]
+system_port=system.membus.slave[0]
[system.cpu]
type=DerivO3CPU
@@ -127,7 +127,7 @@ icache_port=system.cpu.icache.cpu_side
[system.cpu.dcache]
type=BaseCache
-addr_range=0:18446744073709551615
+addr_ranges=0:18446744073709551615
assoc=2
block_size=64
forward_snoops=true
@@ -148,7 +148,7 @@ trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.dcache_port
-mem_side=system.cpu.toL2Bus.port[1]
+mem_side=system.cpu.toL2Bus.slave[1]
[system.cpu.dtb]
type=ArmTLB
@@ -161,7 +161,7 @@ type=ArmTableWalker
max_backoff=100000
min_backoff=0
sys=system
-port=system.cpu.toL2Bus.port[3]
+port=system.cpu.toL2Bus.slave[3]
[system.cpu.fuPool]
type=FUPool
@@ -428,7 +428,7 @@ opLat=3
[system.cpu.icache]
type=BaseCache
-addr_range=0:18446744073709551615
+addr_ranges=0:18446744073709551615
assoc=2
block_size=64
forward_snoops=true
@@ -449,7 +449,7 @@ trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.icache_port
-mem_side=system.cpu.toL2Bus.port[0]
+mem_side=system.cpu.toL2Bus.slave[0]
[system.cpu.interrupts]
type=ArmInterrupts
@@ -465,11 +465,11 @@ type=ArmTableWalker
max_backoff=100000
min_backoff=0
sys=system
-port=system.cpu.toL2Bus.port[2]
+port=system.cpu.toL2Bus.slave[2]
[system.cpu.l2cache]
type=BaseCache
-addr_range=0:18446744073709551615
+addr_ranges=0:18446744073709551615
assoc=2
block_size=64
forward_snoops=true
@@ -489,8 +489,8 @@ tgts_per_mshr=5
trace_addr=0
two_queue=false
write_buffers=8
-cpu_side=system.cpu.toL2Bus.port[4]
-mem_side=system.membus.port[2]
+cpu_side=system.cpu.toL2Bus.master[0]
+mem_side=system.membus.slave[1]
[system.cpu.toL2Bus]
type=Bus
@@ -500,7 +500,8 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port system.cpu.l2cache.cpu_side
+master=system.cpu.l2cache.cpu_side
+slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port
[system.cpu.tracer]
type=ExeTracer
@@ -532,7 +533,8 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.system_port system.physmem.port[0] system.cpu.l2cache.mem_side
+master=system.physmem.port[0]
+slave=system.system_port system.cpu.l2cache.mem_side
[system.physmem]
type=PhysicalMemory
@@ -542,5 +544,5 @@ latency_var=0
null=false
range=0:134217727
zero=false
-port=system.membus.port[1]
+port=system.membus.master[0]
diff --git a/tests/long/se/30.eon/ref/arm/linux/o3-timing/simout b/tests/long/se/30.eon/ref/arm/linux/o3-timing/simout
index 6a43cd1d6..fc4913b5c 100755
--- a/tests/long/se/30.eon/ref/arm/linux/o3-timing/simout
+++ b/tests/long/se/30.eon/ref/arm/linux/o3-timing/simout
@@ -1,8 +1,8 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Feb 12 2012 17:19:56
-gem5 started Feb 12 2012 20:20:40
+gem5 compiled Mar 9 2012 10:15:20
+gem5 started Mar 9 2012 10:18:58
gem5 executing on zizzer
command line: build/ARM/gem5.fast -d build/ARM/tests/fast/long/se/30.eon/arm/linux/o3-timing -re tests/run.py build/ARM/tests/fast/long/se/30.eon/arm/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
@@ -12,5 +12,5 @@ Eon, Version 1.1
info: Increasing stack size by one page.
info: Increasing stack size by one page.
info: Increasing stack size by one page.
-OO-style eon Time= 0.100000
-Exiting @ tick 106128099500 because target called exit()
+OO-style eon Time= 0.090000
+Exiting @ tick 99661890000 because target called exit()
diff --git a/tests/long/se/30.eon/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/30.eon/ref/arm/linux/o3-timing/stats.txt
index 47e84b8b4..db6cb13f6 100644
--- a/tests/long/se/30.eon/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/30.eon/ref/arm/linux/o3-timing/stats.txt
@@ -1,25 +1,25 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.106128 # Number of seconds simulated
-sim_ticks 106128099500 # Number of ticks simulated
-final_tick 106128099500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.099662 # Number of seconds simulated
+sim_ticks 99661890000 # Number of ticks simulated
+final_tick 99661890000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 157297 # Simulator instruction rate (inst/s)
-host_op_rate 201096 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 61140107 # Simulator tick rate (ticks/s)
-host_mem_usage 232128 # Number of bytes of host memory used
-host_seconds 1735.82 # Real time elapsed on the host
-sim_insts 273038358 # Number of instructions simulated
-sim_ops 349066134 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read 467776 # Number of bytes read from this memory
-system.physmem.bytes_inst_read 196608 # Number of instructions bytes read from this memory
+host_inst_rate 162959 # Simulator instruction rate (inst/s)
+host_op_rate 208335 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 59481796 # Simulator tick rate (ticks/s)
+host_mem_usage 235924 # Number of bytes of host memory used
+host_seconds 1675.50 # Real time elapsed on the host
+sim_insts 273037886 # Number of instructions simulated
+sim_ops 349065611 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read 467712 # Number of bytes read from this memory
+system.physmem.bytes_inst_read 196352 # Number of instructions bytes read from this memory
system.physmem.bytes_written 0 # Number of bytes written to this memory
-system.physmem.num_reads 7309 # Number of read requests responded to by this memory
+system.physmem.num_reads 7308 # Number of read requests responded to by this memory
system.physmem.num_writes 0 # Number of write requests responded to by this memory
system.physmem.num_other 0 # Number of other requests responded to by this memory
-system.physmem.bw_read 4407655 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read 1852554 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total 4407655 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read 4692987 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read 1970181 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total 4692987 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -63,315 +63,315 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 191 # Number of system calls
-system.cpu.numCycles 212256200 # number of cpu cycles simulated
+system.cpu.numCycles 199323781 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 38600701 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 20829729 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 3463171 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 24539034 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 19977747 # Number of BTB hits
+system.cpu.BPredUnit.lookups 36425277 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 21814093 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 2195714 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 21857400 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 17699652 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 7676103 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 50709 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 45583571 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 349929862 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 38600701 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 27653850 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 79742933 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 11999643 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 78327340 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 11 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 3689 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 43047745 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 991560 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 212145839 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.131606 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.210594 # Number of instructions fetched each cycle (Total)
+system.cpu.BPredUnit.usedRAS 6983514 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 50540 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 40843667 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 325977974 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 36425277 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 24683166 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 73206871 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 8096294 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 79308750 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 14 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 3272 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 39251627 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 692341 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 199214408 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.104516 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.205209 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 133058921 62.72% 62.72% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 9120644 4.30% 67.02% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 5867847 2.77% 69.79% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 6815573 3.21% 73.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 5485208 2.59% 75.58% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 4655113 2.19% 77.78% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 3623686 1.71% 79.49% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 4201022 1.98% 81.47% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 39317825 18.53% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 126685996 63.59% 63.59% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 7392332 3.71% 67.30% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 5861965 2.94% 70.25% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 6253075 3.14% 73.38% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 4927164 2.47% 75.86% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 4136176 2.08% 77.93% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 3211031 1.61% 79.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 4254661 2.14% 81.68% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 36492008 18.32% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 212145839 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.181859 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.648620 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 53244552 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 73538238 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 73218017 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 3725881 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 8419151 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 7680933 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 69313 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 439362017 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 203984 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 8419151 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 60748190 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 1237136 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 57632287 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 69638027 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 14471048 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 424701352 # Number of instructions processed by rename
-system.cpu.rename.IQFullEvents 42052 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 7943055 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 65 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 460812549 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 2479929544 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 1407452570 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 1072476974 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 384568759 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 76243790 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 3964610 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 4028744 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 48494722 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 109274429 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 96208348 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 3462613 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 2507488 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 400084611 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 3851975 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 382840510 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 1563616 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 52114616 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 153570381 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 296314 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 212145839 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.804610 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.994995 # Number of insts issued each cycle
+system.cpu.fetch.rateDist::total 199214408 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.182744 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.635419 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 48091997 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 74157554 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 67325954 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 3856814 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 5782089 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 7547074 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 69910 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 411121431 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 208451 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 5782089 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 55063328 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 1232045 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 57746804 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 64402683 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 14987459 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 399689928 # Number of instructions processed by rename
+system.cpu.rename.IQFullEvents 40994 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 8558988 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 23 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 436461452 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 2357603268 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 1290965650 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 1066637618 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 384568055 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 51893397 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 3989281 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 4086766 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 48885430 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 104583194 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 92996995 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 2832218 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 4219793 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 383881743 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 3901955 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 374859266 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 1372272 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 37676176 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 103140014 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 346328 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 199214408 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.881688 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.014261 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 84176099 39.68% 39.68% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 34982222 16.49% 56.17% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 24755932 11.67% 67.84% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 18634598 8.78% 76.62% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 22073169 10.40% 87.03% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 15324157 7.22% 94.25% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 8735583 4.12% 98.37% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 2596961 1.22% 99.59% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 867118 0.41% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 75091477 37.69% 37.69% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 33471491 16.80% 54.50% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 23546496 11.82% 66.32% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 17816115 8.94% 75.26% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 22176914 11.13% 86.39% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 15007629 7.53% 93.92% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 8468208 4.25% 98.17% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 2797235 1.40% 99.58% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 838843 0.42% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 212145839 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 199214408 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 2806 0.02% 0.02% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 5043 0.03% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 40388 0.23% 0.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.27% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 3425 0.02% 0.29% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 360 0.00% 0.29% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 3 0.00% 0.29% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 70580 0.40% 0.69% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 658 0.00% 0.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 165111 0.94% 1.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 9772061 55.35% 56.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 7595169 43.02% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 3057 0.02% 0.02% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 5025 0.03% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.05% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 40437 0.24% 0.29% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.29% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 3591 0.02% 0.31% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 364 0.00% 0.31% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 3 0.00% 0.31% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 63031 0.37% 0.68% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 1376 0.01% 0.69% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 149950 0.89% 1.58% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.58% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 8836509 52.25% 53.83% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 7809442 46.17% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 132056726 34.49% 34.49% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 2147658 0.56% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 2 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 35.05% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 6773802 1.77% 36.82% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 36.82% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 8676385 2.27% 39.09% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 3409492 0.89% 39.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 1588042 0.41% 40.40% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 21173468 5.53% 45.93% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 7175134 1.87% 47.80% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 7113298 1.86% 49.66% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 175289 0.05% 49.70% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 104144752 27.20% 76.91% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 88406462 23.09% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 127218722 33.94% 33.94% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 2147662 0.57% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 4 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 1 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 34.51% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 6752754 1.80% 36.31% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 36.31% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 8445549 2.25% 38.57% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 3419085 0.91% 39.48% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 1579460 0.42% 39.90% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 20849528 5.56% 45.46% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 7172342 1.91% 47.37% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 7118324 1.90% 49.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 175287 0.05% 49.32% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 101990541 27.21% 76.53% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 87990007 23.47% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 382840510 # Type of FU issued
-system.cpu.iq.rate 1.803672 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 17655604 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.046117 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 748490100 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 326330004 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 254739452 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 248555979 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 129729375 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 118008670 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 272729101 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 127767013 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 7377796 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 374859266 # Type of FU issued
+system.cpu.iq.rate 1.880655 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 16912785 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.045118 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 719593529 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 296504031 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 250306667 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 247624468 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 128964922 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 117586691 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 264413654 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 127358397 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 8761278 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 14625409 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 156782 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 8434 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 13832497 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 9934214 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 114912 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 9298 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 10621174 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 260 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 161 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 12907 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 180 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 8419151 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 18839 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 495 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 403985333 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 2312327 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 109274429 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 96208348 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 3840849 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 111 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 202 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 8434 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 3230502 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 526451 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 3756953 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 375755558 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 102316904 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 7084952 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 5782089 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 25749 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 2296 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 387833269 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 1480942 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 104583194 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 92996995 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 3890825 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 126 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 225 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 9298 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 1748842 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 550283 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 2299125 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 370161123 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 100475616 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 4698143 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 48747 # number of nop insts executed
-system.cpu.iew.exec_refs 188828362 # number of memory reference insts executed
-system.cpu.iew.exec_branches 32585670 # Number of branches executed
-system.cpu.iew.exec_stores 86511458 # Number of stores executed
-system.cpu.iew.exec_rate 1.770292 # Inst execution rate
-system.cpu.iew.wb_sent 373866507 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 372748122 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 177468543 # num instructions producing a value
-system.cpu.iew.wb_consumers 349211993 # num instructions consuming a value
+system.cpu.iew.exec_nop 49571 # number of nop insts executed
+system.cpu.iew.exec_refs 187121240 # number of memory reference insts executed
+system.cpu.iew.exec_branches 32102790 # Number of branches executed
+system.cpu.iew.exec_stores 86645624 # Number of stores executed
+system.cpu.iew.exec_rate 1.857085 # Inst execution rate
+system.cpu.iew.wb_sent 368581318 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 367893358 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 175547849 # num instructions producing a value
+system.cpu.iew.wb_consumers 345820695 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.756124 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.508197 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.845707 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.507627 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitCommittedInsts 273038970 # The number of committed instructions
-system.cpu.commit.commitCommittedOps 349066746 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 54918764 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 3555661 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 3435880 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 203726689 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.713407 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.315617 # Number of insts commited each cycle
+system.cpu.commit.commitCommittedInsts 273038498 # The number of committed instructions
+system.cpu.commit.commitCommittedOps 349066223 # The number of committed instructions
+system.cpu.commit.commitSquashedInsts 38767213 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 3555627 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 2167826 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 193432320 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.804591 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.360078 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 92152533 45.23% 45.23% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 39786932 19.53% 64.76% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 18046593 8.86% 73.62% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 13175994 6.47% 80.09% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 14586259 7.16% 87.25% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 7495826 3.68% 90.93% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 3332635 1.64% 92.56% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 3360666 1.65% 94.21% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 11789251 5.79% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 83176077 43.00% 43.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 39065690 20.20% 63.20% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 17086597 8.83% 72.03% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 13450710 6.95% 78.98% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 14290443 7.39% 86.37% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 7491330 3.87% 90.24% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 3442946 1.78% 92.02% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 3229105 1.67% 93.69% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 12199422 6.31% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 203726689 # Number of insts commited each cycle
-system.cpu.commit.committedInsts 273038970 # Number of instructions committed
-system.cpu.commit.committedOps 349066746 # Number of ops (including micro ops) committed
+system.cpu.commit.committed_per_cycle::total 193432320 # Number of insts commited each cycle
+system.cpu.commit.committedInsts 273038498 # Number of instructions committed
+system.cpu.commit.committedOps 349066223 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 177024871 # Number of memory references committed
-system.cpu.commit.loads 94649020 # Number of loads committed
+system.cpu.commit.refs 177024801 # Number of memory references committed
+system.cpu.commit.loads 94648980 # Number of loads committed
system.cpu.commit.membars 11033 # Number of memory barriers committed
-system.cpu.commit.branches 30521899 # Number of branches committed
+system.cpu.commit.branches 30521876 # Number of branches committed
system.cpu.commit.fp_insts 114216705 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 279586009 # Number of committed integer instructions.
-system.cpu.commit.function_calls 6225114 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 11789251 # number cycles where commit BW limit reached
+system.cpu.commit.int_insts 279585540 # Number of committed integer instructions.
+system.cpu.commit.function_calls 6225112 # Number of function calls committed.
+system.cpu.commit.bw_lim_events 12199422 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 595920425 # The number of ROB reads
-system.cpu.rob.rob_writes 816392505 # The number of ROB writes
-system.cpu.timesIdled 2445 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 110361 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.committedInsts 273038358 # Number of Instructions Simulated
-system.cpu.committedOps 349066134 # Number of Ops (including micro ops) Simulated
-system.cpu.committedInsts_total 273038358 # Number of Instructions Simulated
-system.cpu.cpi 0.777386 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.777386 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.286362 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.286362 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 1793972904 # number of integer regfile reads
-system.cpu.int_regfile_writes 239970573 # number of integer regfile writes
-system.cpu.fp_regfile_reads 188856116 # number of floating regfile reads
-system.cpu.fp_regfile_writes 132824047 # number of floating regfile writes
-system.cpu.misc_regfile_reads 1016778379 # number of misc regfile reads
-system.cpu.misc_regfile_writes 34422233 # number of misc regfile writes
-system.cpu.icache.replacements 14013 # number of replacements
-system.cpu.icache.tagsinuse 1856.982815 # Cycle average of tags in use
-system.cpu.icache.total_refs 43030970 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 15905 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 2705.499528 # Average number of references to valid blocks.
+system.cpu.rob.rob_reads 569063811 # The number of ROB reads
+system.cpu.rob.rob_writes 781450888 # The number of ROB writes
+system.cpu.timesIdled 2411 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 109373 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.committedInsts 273037886 # Number of Instructions Simulated
+system.cpu.committedOps 349065611 # Number of Ops (including micro ops) Simulated
+system.cpu.committedInsts_total 273037886 # Number of Instructions Simulated
+system.cpu.cpi 0.730022 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.730022 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.369821 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.369821 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 1768986911 # number of integer regfile reads
+system.cpu.int_regfile_writes 233848403 # number of integer regfile writes
+system.cpu.fp_regfile_reads 187568002 # number of floating regfile reads
+system.cpu.fp_regfile_writes 132321236 # number of floating regfile writes
+system.cpu.misc_regfile_reads 981099777 # number of misc regfile reads
+system.cpu.misc_regfile_writes 34422237 # number of misc regfile writes
+system.cpu.icache.replacements 14037 # number of replacements
+system.cpu.icache.tagsinuse 1859.121830 # Cycle average of tags in use
+system.cpu.icache.total_refs 39234784 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 15929 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 2463.104024 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1856.982815 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.906730 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.906730 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 43030972 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 43030972 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 43030972 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 43030972 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 43030972 # number of overall hits
-system.cpu.icache.overall_hits::total 43030972 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 16773 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 16773 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 16773 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 16773 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 16773 # number of overall misses
-system.cpu.icache.overall_misses::total 16773 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 207159500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 207159500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 207159500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 207159500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 207159500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 207159500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 43047745 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 43047745 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 43047745 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 43047745 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 43047745 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 43047745 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000390 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000390 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000390 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 12350.772074 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 12350.772074 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 12350.772074 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 1859.121830 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.907774 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.907774 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 39234786 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 39234786 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 39234786 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 39234786 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 39234786 # number of overall hits
+system.cpu.icache.overall_hits::total 39234786 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 16841 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 16841 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 16841 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 16841 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 16841 # number of overall misses
+system.cpu.icache.overall_misses::total 16841 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 208423500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 208423500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 208423500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 208423500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 208423500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 208423500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 39251627 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 39251627 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 39251627 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 39251627 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 39251627 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 39251627 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000429 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000429 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000429 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 12375.957485 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 12375.957485 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 12375.957485 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -380,219 +380,219 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs no_value
system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 843 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 843 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 843 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 843 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 843 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 843 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 15930 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 15930 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 15930 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 15930 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 15930 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 15930 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 137878000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 137878000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 137878000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 137878000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 137878000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 137878000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000370 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000370 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000370 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 8655.241682 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 8655.241682 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 8655.241682 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 888 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 888 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 888 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 888 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 888 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 888 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 15953 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 15953 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 15953 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 15953 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 15953 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 15953 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 137773000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 137773000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 137773000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 137773000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 137773000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 137773000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000406 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000406 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000406 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 8636.181283 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 8636.181283 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 8636.181283 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 1418 # number of replacements
-system.cpu.dcache.tagsinuse 3097.151560 # Cycle average of tags in use
-system.cpu.dcache.total_refs 176716826 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 4596 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 38450.136205 # Average number of references to valid blocks.
+system.cpu.dcache.replacements 1416 # number of replacements
+system.cpu.dcache.tagsinuse 3097.112853 # Cycle average of tags in use
+system.cpu.dcache.total_refs 173600890 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 4598 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 37755.739452 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 3097.151560 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.756141 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.756141 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 94660466 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 94660466 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 82033560 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 82033560 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 11630 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 11630 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 11134 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 11134 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 176694026 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 176694026 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 176694026 # number of overall hits
-system.cpu.dcache.overall_hits::total 176694026 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 3359 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 3359 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 19134 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 19134 # number of WriteReq misses
+system.cpu.dcache.occ_blocks::cpu.data 3097.112853 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.756131 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.756131 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 91544700 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 91544700 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 82033348 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 82033348 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 11669 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 11669 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 11136 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 11136 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 173578048 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 173578048 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 173578048 # number of overall hits
+system.cpu.dcache.overall_hits::total 173578048 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 3368 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 3368 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 19314 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 19314 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 22493 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 22493 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 22493 # number of overall misses
-system.cpu.dcache.overall_misses::total 22493 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 110156500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 110156500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 636387000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 636387000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses::cpu.data 22682 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 22682 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 22682 # number of overall misses
+system.cpu.dcache.overall_misses::total 22682 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 110168000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 110168000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 637892000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 637892000 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 76000 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total 76000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 746543500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 746543500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 746543500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 746543500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 94663825 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 94663825 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 82052694 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 82052694 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 11632 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 11632 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 11134 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 11134 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 176716519 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 176716519 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 176716519 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 176716519 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000035 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000233 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000172 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.000127 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.000127 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 32794.432867 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33259.485732 # average WriteReq miss latency
+system.cpu.dcache.demand_miss_latency::cpu.data 748060000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 748060000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 748060000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 748060000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 91548068 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 91548068 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 82052662 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 82052662 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 11671 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 11671 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 11136 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 11136 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 173600730 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 173600730 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 173600730 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 173600730 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000037 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000235 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000171 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000131 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000131 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 32710.213777 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33027.441234 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 38000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 33190.036900 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 33190.036900 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 32980.336831 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 32980.336831 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 291000 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 317500 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 11 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 14 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 26454.545455 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 22678.571429 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 1039 # number of writebacks
-system.cpu.dcache.writebacks::total 1039 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1604 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 1604 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 16269 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 16269 # number of WriteReq MSHR hits
+system.cpu.dcache.writebacks::writebacks 1038 # number of writebacks
+system.cpu.dcache.writebacks::total 1038 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1605 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 1605 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 16455 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 16455 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 17873 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 17873 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 17873 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 17873 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1755 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 1755 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2865 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 2865 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 4620 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 4620 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 4620 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 4620 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 53389000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 53389000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 101698000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 101698000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 155087000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 155087000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 155087000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 155087000 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_hits::cpu.data 18060 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 18060 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 18060 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 18060 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1763 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 1763 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 2859 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 2859 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 4622 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 4622 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 4622 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 4622 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 53565000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 53565000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 101664500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 101664500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 155229500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 155229500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 155229500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 155229500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000019 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000035 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000026 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000026 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 30421.082621 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35496.684119 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 33568.614719 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 33568.614719 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000027 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000027 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 30382.870108 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35559.461350 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 33584.919948 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 33584.919948 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 63 # number of replacements
-system.cpu.l2cache.tagsinuse 3956.949717 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 13199 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 5419 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.435689 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 62 # number of replacements
+system.cpu.l2cache.tagsinuse 3962.463851 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 13233 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 5422 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.440612 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 381.172265 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 2808.385982 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 767.391470 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.011632 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.085705 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.023419 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.120757 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 12826 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 290 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 13116 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 1039 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 1039 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 22 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 22 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 12826 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 312 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 13138 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 12826 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 312 # number of overall hits
-system.cpu.l2cache.overall_hits::total 13138 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 3080 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 1464 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 4544 # number of ReadReq misses
+system.cpu.l2cache.occ_blocks::writebacks 380.682257 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 2812.020473 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 769.761121 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.011618 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.085816 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.023491 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.120925 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 12854 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 293 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 13147 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 1038 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 1038 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 18 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 18 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 12854 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 311 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 13165 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 12854 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 311 # number of overall hits
+system.cpu.l2cache.overall_hits::total 13165 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 3075 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 1470 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 4545 # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses::cpu.data 24 # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_misses::total 24 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 2820 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 2820 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 3080 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 4284 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 7364 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 3080 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 4284 # number of overall misses
-system.cpu.l2cache.overall_misses::total 7364 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 105484000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 50316500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 155800500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 97165500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 97165500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 105484000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 147482000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 252966000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 105484000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 147482000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 252966000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 15906 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1754 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 17660 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 1039 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 1039 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_misses::cpu.data 2817 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 2817 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 3075 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 4287 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 7362 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 3075 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 4287 # number of overall misses
+system.cpu.l2cache.overall_misses::total 7362 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 105351500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 50523000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 155874500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 97095500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 97095500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 105351500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 147618500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 252970000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 105351500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 147618500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 252970000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 15929 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1763 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 17692 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 1038 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 1038 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::cpu.data 24 # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::total 24 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 2842 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 2842 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 15906 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 4596 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 20502 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 15906 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 4596 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 20502 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.193638 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.834664 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 2835 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 2835 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 15929 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 4598 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 20527 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 15929 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 4598 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 20527 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.193044 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.833806 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.992259 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.193638 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.932115 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.193638 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.932115 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34248.051948 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34369.193989 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34455.851064 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34248.051948 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34426.237162 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34248.051948 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34426.237162 # average overall miss latency
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.993651 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.193044 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.932362 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.193044 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.932362 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34260.650407 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34369.387755 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34467.696131 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34260.650407 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34433.986471 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34260.650407 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34433.986471 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -601,57 +601,57 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value
system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 8 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 7 # number of ReadReq MSHR hits
system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 47 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 55 # number of ReadReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 8 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 54 # number of ReadReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 7 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.data 47 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 55 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 8 # number of overall MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 54 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 7 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data 47 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 55 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3072 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1417 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 4489 # number of ReadReq MSHR misses
+system.cpu.l2cache.overall_mshr_hits::total 54 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3068 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1423 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 4491 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 24 # number of UpgradeReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::total 24 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 2820 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 2820 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 3072 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 4237 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 7309 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 3072 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 4237 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 7309 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 95429000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 44339500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 139768500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 2817 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 2817 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 3068 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 4240 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 7308 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 3068 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 4240 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 7308 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 95355500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 44533000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 139888500 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 744000 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 744000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 88163500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 88163500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 95429000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 132503000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 227932000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 95429000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 132503000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 227932000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.193135 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.807868 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 88103500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 88103500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 95355500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 132636500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 227992000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 95355500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 132636500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 227992000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.192605 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.807147 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.992259 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.193135 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.921889 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.193135 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.921889 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31064.127604 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31291.107975 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.993651 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.192605 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.922140 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.192605 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.922140 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31080.671447 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31295.151089 # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 31000 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31263.652482 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31064.127604 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31272.834553 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31064.127604 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31272.834553 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31275.647852 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31080.671447 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31282.193396 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31080.671447 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31282.193396 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/30.eon/ref/arm/linux/simple-atomic/config.ini b/tests/long/se/30.eon/ref/arm/linux/simple-atomic/config.ini
index 2d58b9952..a60b9f94a 100644
--- a/tests/long/se/30.eon/ref/arm/linux/simple-atomic/config.ini
+++ b/tests/long/se/30.eon/ref/arm/linux/simple-atomic/config.ini
@@ -26,7 +26,7 @@ work_cpus_ckpt_count=0
work_end_ckpt_count=0
work_end_exit_count=0
work_item_id=-1
-system_port=system.membus.port[0]
+system_port=system.membus.slave[0]
[system.cpu]
type=AtomicSimpleCPU
@@ -57,8 +57,8 @@ system=system
tracer=system.cpu.tracer
width=1
workload=system.cpu.workload
-dcache_port=system.membus.port[3]
-icache_port=system.membus.port[2]
+dcache_port=system.membus.slave[2]
+icache_port=system.membus.slave[1]
[system.cpu.dtb]
type=ArmTLB
@@ -71,7 +71,7 @@ type=ArmTableWalker
max_backoff=100000
min_backoff=0
sys=system
-port=system.membus.port[5]
+port=system.membus.slave[4]
[system.cpu.interrupts]
type=ArmInterrupts
@@ -87,7 +87,7 @@ type=ArmTableWalker
max_backoff=100000
min_backoff=0
sys=system
-port=system.membus.port[4]
+port=system.membus.slave[3]
[system.cpu.tracer]
type=ExeTracer
@@ -119,7 +119,8 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.system_port system.physmem.port[0] system.cpu.icache_port system.cpu.dcache_port system.cpu.itb.walker.port system.cpu.dtb.walker.port
+master=system.physmem.port[0]
+slave=system.system_port system.cpu.icache_port system.cpu.dcache_port system.cpu.itb.walker.port system.cpu.dtb.walker.port
[system.physmem]
type=PhysicalMemory
@@ -129,5 +130,5 @@ latency_var=0
null=false
range=0:134217727
zero=false
-port=system.membus.port[1]
+port=system.membus.master[0]
diff --git a/tests/long/se/30.eon/ref/arm/linux/simple-atomic/stats.txt b/tests/long/se/30.eon/ref/arm/linux/simple-atomic/stats.txt
index 24bfa1f56..cbd6c2617 100644
--- a/tests/long/se/30.eon/ref/arm/linux/simple-atomic/stats.txt
+++ b/tests/long/se/30.eon/ref/arm/linux/simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.212344 # Nu
sim_ticks 212344048000 # Number of ticks simulated
final_tick 212344048000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 2097833 # Simulator instruction rate (inst/s)
-host_op_rate 2681977 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1631504750 # Simulator tick rate (ticks/s)
-host_mem_usage 220728 # Number of bytes of host memory used
-host_seconds 130.15 # Real time elapsed on the host
+host_inst_rate 2182036 # Simulator instruction rate (inst/s)
+host_op_rate 2789626 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1696989772 # Simulator tick rate (ticks/s)
+host_mem_usage 224464 # Number of bytes of host memory used
+host_seconds 125.13 # Real time elapsed on the host
sim_insts 273037671 # Number of instructions simulated
sim_ops 349065408 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 1875350709 # Number of bytes read from this memory
@@ -72,7 +72,7 @@ system.cpu.committedOps 349065408 # Nu
system.cpu.num_int_alu_accesses 279584926 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 114216705 # Number of float alu accesses
system.cpu.num_func_calls 12433363 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 16271154 # number of instructions that are conditional controls
+system.cpu.num_conditional_control_insts 18102314 # number of instructions that are conditional controls
system.cpu.num_int_insts 279584926 # number of integer instructions
system.cpu.num_fp_insts 114216705 # number of float instructions
system.cpu.num_int_register_reads 1887652191 # number of times the integer registers were read
diff --git a/tests/long/se/30.eon/ref/arm/linux/simple-timing/config.ini b/tests/long/se/30.eon/ref/arm/linux/simple-timing/config.ini
index bc61fa4c6..8414937bc 100644
--- a/tests/long/se/30.eon/ref/arm/linux/simple-timing/config.ini
+++ b/tests/long/se/30.eon/ref/arm/linux/simple-timing/config.ini
@@ -26,7 +26,7 @@ work_cpus_ckpt_count=0
work_end_ckpt_count=0
work_end_exit_count=0
work_item_id=-1
-system_port=system.membus.port[0]
+system_port=system.membus.slave[0]
[system.cpu]
type=TimingSimpleCPU
@@ -59,7 +59,7 @@ icache_port=system.cpu.icache.cpu_side
[system.cpu.dcache]
type=BaseCache
-addr_range=0:18446744073709551615
+addr_ranges=0:18446744073709551615
assoc=2
block_size=64
forward_snoops=true
@@ -80,7 +80,7 @@ trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.dcache_port
-mem_side=system.cpu.toL2Bus.port[1]
+mem_side=system.cpu.toL2Bus.slave[1]
[system.cpu.dtb]
type=ArmTLB
@@ -93,11 +93,11 @@ type=ArmTableWalker
max_backoff=100000
min_backoff=0
sys=system
-port=system.cpu.toL2Bus.port[3]
+port=system.cpu.toL2Bus.slave[3]
[system.cpu.icache]
type=BaseCache
-addr_range=0:18446744073709551615
+addr_ranges=0:18446744073709551615
assoc=2
block_size=64
forward_snoops=true
@@ -118,7 +118,7 @@ trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.icache_port
-mem_side=system.cpu.toL2Bus.port[0]
+mem_side=system.cpu.toL2Bus.slave[0]
[system.cpu.interrupts]
type=ArmInterrupts
@@ -134,11 +134,11 @@ type=ArmTableWalker
max_backoff=100000
min_backoff=0
sys=system
-port=system.cpu.toL2Bus.port[2]
+port=system.cpu.toL2Bus.slave[2]
[system.cpu.l2cache]
type=BaseCache
-addr_range=0:18446744073709551615
+addr_ranges=0:18446744073709551615
assoc=2
block_size=64
forward_snoops=true
@@ -158,8 +158,8 @@ tgts_per_mshr=5
trace_addr=0
two_queue=false
write_buffers=8
-cpu_side=system.cpu.toL2Bus.port[4]
-mem_side=system.membus.port[2]
+cpu_side=system.cpu.toL2Bus.master[0]
+mem_side=system.membus.slave[1]
[system.cpu.toL2Bus]
type=Bus
@@ -169,7 +169,8 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port system.cpu.l2cache.cpu_side
+master=system.cpu.l2cache.cpu_side
+slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port
[system.cpu.tracer]
type=ExeTracer
@@ -201,7 +202,8 @@ clock=1000
header_cycles=1
use_default_range=false
width=64
-port=system.system_port system.physmem.port[0] system.cpu.l2cache.mem_side
+master=system.physmem.port[0]
+slave=system.system_port system.cpu.l2cache.mem_side
[system.physmem]
type=PhysicalMemory
@@ -211,5 +213,5 @@ latency_var=0
null=false
range=0:134217727
zero=false
-port=system.membus.port[1]
+port=system.membus.master[0]
diff --git a/tests/long/se/30.eon/ref/arm/linux/simple-timing/stats.txt b/tests/long/se/30.eon/ref/arm/linux/simple-timing/stats.txt
index bcea217f3..4bf4fdf3e 100644
--- a/tests/long/se/30.eon/ref/arm/linux/simple-timing/stats.txt
+++ b/tests/long/se/30.eon/ref/arm/linux/simple-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.525854 # Nu
sim_ticks 525854475000 # Number of ticks simulated
final_tick 525854475000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1153060 # Simulator instruction rate (inst/s)
-host_op_rate 1474144 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 2223154070 # Simulator tick rate (ticks/s)
-host_mem_usage 229624 # Number of bytes of host memory used
-host_seconds 236.54 # Real time elapsed on the host
+host_inst_rate 1224247 # Simulator instruction rate (inst/s)
+host_op_rate 1565155 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2360407719 # Simulator tick rate (ticks/s)
+host_mem_usage 233372 # Number of bytes of host memory used
+host_seconds 222.78 # Real time elapsed on the host
sim_insts 272739291 # Number of instructions simulated
sim_ops 348687131 # Number of ops (including micro ops) simulated
system.physmem.bytes_read 437312 # Number of bytes read from this memory
@@ -71,7 +71,7 @@ system.cpu.committedOps 348687131 # Nu
system.cpu.num_int_alu_accesses 279584925 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 114216705 # Number of float alu accesses
system.cpu.num_func_calls 12433363 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 16271153 # number of instructions that are conditional controls
+system.cpu.num_conditional_control_insts 18102313 # number of instructions that are conditional controls
system.cpu.num_int_insts 279584925 # number of integer instructions
system.cpu.num_fp_insts 114216705 # number of float instructions
system.cpu.num_int_register_reads 2212913209 # number of times the integer registers were read