summaryrefslogtreecommitdiff
path: root/tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2014-09-20 17:18:53 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2014-09-20 17:18:53 -0400
commitc4e91289ae8806eb051fb1f41ece8be308f0ff85 (patch)
tree6f35a7725cfd4072c8516ee0bb2ae799d48ce896 /tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
parentcc6523e2d686447f90acccac20c0fb2940dc3e3b (diff)
downloadgem5-c4e91289ae8806eb051fb1f41ece8be308f0ff85.tar.xz
stats: Bump stats for filter, crossbar and config changes
This patch bumps the stats to reflect the addition of the snoop filter and snoop stats, the change from bus to crossbar, and the updates to the ARM regressions that are now using a different CPU and cache configuration. Lastly, some minor changes are expected due to the activation cleanup of the CPUs.
Diffstat (limited to 'tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt')
-rw-r--r--tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt1377
1 files changed, 697 insertions, 680 deletions
diff --git a/tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
index 9bdd841ee..b682164e9 100644
--- a/tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/40.perlbmk/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,69 +1,69 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.278171 # Number of seconds simulated
-sim_ticks 278170874500 # Number of ticks simulated
-final_tick 278170874500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.278139 # Number of seconds simulated
+sim_ticks 278139424500 # Number of ticks simulated
+final_tick 278139424500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 125961 # Simulator instruction rate (inst/s)
-host_op_rate 125961 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 41594749 # Simulator tick rate (ticks/s)
-host_mem_usage 247184 # Number of bytes of host memory used
-host_seconds 6687.64 # Real time elapsed on the host
+host_inst_rate 187672 # Simulator instruction rate (inst/s)
+host_op_rate 187672 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 61966028 # Simulator tick rate (ticks/s)
+host_mem_usage 301896 # Number of bytes of host memory used
+host_seconds 4488.58 # Real time elapsed on the host
sim_insts 842382029 # Number of instructions simulated
sim_ops 842382029 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 176000 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 18476352 # Number of bytes read from this memory
-system.physmem.bytes_read::total 18652352 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 176000 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 176000 # Number of instructions bytes read from this memory
+system.physmem.bytes_read::cpu.inst 175936 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 18477184 # Number of bytes read from this memory
+system.physmem.bytes_read::total 18653120 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 175936 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 175936 # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks 4267712 # Number of bytes written to this memory
system.physmem.bytes_written::total 4267712 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 2750 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 288693 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 291443 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.inst 2749 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 288706 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 291455 # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks 66683 # Number of write requests responded to by this memory
system.physmem.num_writes::total 66683 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 632705 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 66420872 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 67053576 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 632705 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 632705 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 15342052 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 15342052 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 15342052 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 632705 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 66420872 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 82395628 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 291443 # Number of read requests accepted
+system.physmem.bw_read::cpu.inst 632546 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 66431374 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 67063920 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 632546 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 632546 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 15343787 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 15343787 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 15343787 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 632546 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 66431374 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 82407706 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 291455 # Number of read requests accepted
system.physmem.writeReqs 66683 # Number of write requests accepted
-system.physmem.readBursts 291443 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.readBursts 291455 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 66683 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 18634688 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 17664 # Total number of bytes read from write queue
-system.physmem.bytesWritten 4265728 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 18652352 # Total read bytes from the system interface side
+system.physmem.bytesReadDRAM 18634176 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 18944 # Total number of bytes read from write queue
+system.physmem.bytesWritten 4266304 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 18653120 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 4267712 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 276 # Number of DRAM read bursts serviced by the write queue
+system.physmem.servicedByWrQ 296 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 17914 # Per bank write bursts
-system.physmem.perBankRdBursts::1 18261 # Per bank write bursts
-system.physmem.perBankRdBursts::2 18310 # Per bank write bursts
+system.physmem.perBankRdBursts::0 17915 # Per bank write bursts
+system.physmem.perBankRdBursts::1 18264 # Per bank write bursts
+system.physmem.perBankRdBursts::2 18305 # Per bank write bursts
system.physmem.perBankRdBursts::3 18245 # Per bank write bursts
-system.physmem.perBankRdBursts::4 18158 # Per bank write bursts
-system.physmem.perBankRdBursts::5 18234 # Per bank write bursts
-system.physmem.perBankRdBursts::6 18318 # Per bank write bursts
-system.physmem.perBankRdBursts::7 18307 # Per bank write bursts
-system.physmem.perBankRdBursts::8 18230 # Per bank write bursts
-system.physmem.perBankRdBursts::9 18222 # Per bank write bursts
+system.physmem.perBankRdBursts::4 18154 # Per bank write bursts
+system.physmem.perBankRdBursts::5 18231 # Per bank write bursts
+system.physmem.perBankRdBursts::6 18323 # Per bank write bursts
+system.physmem.perBankRdBursts::7 18314 # Per bank write bursts
+system.physmem.perBankRdBursts::8 18231 # Per bank write bursts
+system.physmem.perBankRdBursts::9 18221 # Per bank write bursts
system.physmem.perBankRdBursts::10 18215 # Per bank write bursts
-system.physmem.perBankRdBursts::11 18386 # Per bank write bursts
-system.physmem.perBankRdBursts::12 18247 # Per bank write bursts
-system.physmem.perBankRdBursts::13 18053 # Per bank write bursts
+system.physmem.perBankRdBursts::11 18383 # Per bank write bursts
+system.physmem.perBankRdBursts::12 18244 # Per bank write bursts
+system.physmem.perBankRdBursts::13 18043 # Per bank write bursts
system.physmem.perBankRdBursts::14 17967 # Per bank write bursts
-system.physmem.perBankRdBursts::15 18100 # Per bank write bursts
+system.physmem.perBankRdBursts::15 18104 # Per bank write bursts
system.physmem.perBankWrBursts::0 4125 # Per bank write bursts
system.physmem.perBankWrBursts::1 4164 # Per bank write bursts
system.physmem.perBankWrBursts::2 4223 # Per bank write bursts
@@ -73,8 +73,8 @@ system.physmem.perBankWrBursts::5 4099 # Pe
system.physmem.perBankWrBursts::6 4262 # Per bank write bursts
system.physmem.perBankWrBursts::7 4226 # Per bank write bursts
system.physmem.perBankWrBursts::8 4233 # Per bank write bursts
-system.physmem.perBankWrBursts::9 4179 # Per bank write bursts
-system.physmem.perBankWrBursts::10 4147 # Per bank write bursts
+system.physmem.perBankWrBursts::9 4185 # Per bank write bursts
+system.physmem.perBankWrBursts::10 4150 # Per bank write bursts
system.physmem.perBankWrBursts::11 4241 # Per bank write bursts
system.physmem.perBankWrBursts::12 4098 # Per bank write bursts
system.physmem.perBankWrBursts::13 4100 # Per bank write bursts
@@ -82,14 +82,14 @@ system.physmem.perBankWrBursts::14 4096 # Pe
system.physmem.perBankWrBursts::15 4157 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 278170791500 # Total gap between requests
+system.physmem.totGap 278139341500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 291443 # Read request sizes (log2)
+system.physmem.readPktSize::6 291455 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
@@ -97,13 +97,13 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 66683 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 214189 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 46674 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 30117 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 160 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 24 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 211494 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 46714 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 32763 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 157 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 25 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 5 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
@@ -144,25 +144,25 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 970 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 972 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 2092 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 4176 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 4047 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 4046 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 4384 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 4068 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 4053 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 4075 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 4069 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 4380 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 4593 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 968 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 969 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 2055 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 4173 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 4049 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 4048 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 4397 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 4078 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 4070 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 4080 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 4072 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 4371 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 4578 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28 4103 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29 4061 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 4256 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 4275 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 4044 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 4 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 4265 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 4282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 4047 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 2 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
@@ -193,111 +193,119 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 100147 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 228.644373 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 146.919705 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 277.922323 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 35701 35.65% 35.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 41944 41.88% 77.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 10332 10.32% 87.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 643 0.64% 88.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 550 0.55% 89.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 478 0.48% 89.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 606 0.61% 90.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1154 1.15% 91.27% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 8739 8.73% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 100147 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 4044 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 68.435955 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::gmean 36.134261 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 746.811219 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-2047 4037 99.83% 99.83% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::4096-6143 1 0.02% 99.85% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::12288-14335 2 0.05% 99.90% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::14336-16383 3 0.07% 99.98% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 100451 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 227.952415 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 146.081554 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 279.010577 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 36030 35.87% 35.87% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 42282 42.09% 77.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 10217 10.17% 88.13% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 414 0.41% 88.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 384 0.38% 88.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 317 0.32% 89.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 757 0.75% 90.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1270 1.26% 91.26% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 8780 8.74% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 100451 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 4045 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 70.301854 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::gmean 36.144651 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 769.722850 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-2047 4038 99.83% 99.83% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::10240-12287 1 0.02% 99.85% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::12288-14335 1 0.02% 99.88% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::14336-16383 4 0.10% 99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::32768-34815 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 4044 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 4044 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.481701 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.460271 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.857904 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 3073 75.99% 75.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 965 23.86% 99.85% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 6 0.15% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 4044 # Writes before turning the bus around for reads
-system.physmem.totQLat 3337058000 # Total ticks spent queuing
-system.physmem.totMemAccLat 8796439250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 1455835000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 11460.98 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 4045 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 4045 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.479852 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.458498 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 0.856350 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 3077 76.07% 76.07% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 963 23.81% 99.88% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 5 0.12% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 4045 # Writes before turning the bus around for reads
+system.physmem.totQLat 3340616250 # Total ticks spent queuing
+system.physmem.totMemAccLat 8799847500 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 1455795000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 11473.51 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 30210.98 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 66.99 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 15.33 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 67.05 # Average system read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 30223.51 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 67.00 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 15.34 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 67.06 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 15.34 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 0.64 # Data bus utilization in percentage
system.physmem.busUtilRead 0.52 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.12 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.50 # Average write queue length when enqueuing
-system.physmem.readRowHits 207319 # Number of row buffer hits during reads
-system.physmem.writeRowHits 50340 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 71.20 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 75.49 # Row buffer hit rate for writes
-system.physmem.avgGap 776740.01 # Average gap between requests
-system.physmem.pageHitRate 72.00 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 73797472500 # Time in different power states
-system.physmem.memoryStateTime::REF 9288500000 # Time in different power states
+system.physmem.avgWrQLen 24.39 # Average write queue length when enqueuing
+system.physmem.readRowHits 206977 # Number of row buffer hits during reads
+system.physmem.writeRowHits 50379 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 71.09 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 75.55 # Row buffer hit rate for writes
+system.physmem.avgGap 776626.17 # Average gap between requests
+system.physmem.pageHitRate 71.92 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 74109656250 # Time in different power states
+system.physmem.memoryStateTime::REF 9287460000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 195078106500 # Time in different power states
+system.physmem.memoryStateTime::ACT 194735825750 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 82395628 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 224814 # Transaction distribution
-system.membus.trans_dist::ReadResp 224814 # Transaction distribution
+system.membus.trans_dist::ReadReq 224829 # Transaction distribution
+system.membus.trans_dist::ReadResp 224829 # Transaction distribution
system.membus.trans_dist::Writeback 66683 # Transaction distribution
-system.membus.trans_dist::ReadExReq 66629 # Transaction distribution
-system.membus.trans_dist::ReadExResp 66629 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 649569 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 649569 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22920064 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 22920064 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 22920064 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 964230000 # Layer occupancy (ticks)
+system.membus.trans_dist::ReadExReq 66626 # Transaction distribution
+system.membus.trans_dist::ReadExResp 66626 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 649593 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 649593 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22920832 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 22920832 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 358138 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 358138 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 358138 # Request fanout histogram
+system.membus.reqLayer0.occupancy 956225500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.3 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2710224500 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 2708510750 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 1.0 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 192451615 # Number of BP lookups
-system.cpu.branchPred.condPredicted 125635967 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 11884604 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 155866017 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 126935891 # Number of BTB hits
+system.cpu.branchPred.lookups 192497192 # Number of BP lookups
+system.cpu.branchPred.condPredicted 125506208 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 11891081 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 155386216 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 126898467 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 81.439106 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 28844958 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 146 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 81.666489 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 29014222 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 151 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 244501349 # DTB read hits
-system.cpu.dtb.read_misses 309633 # DTB read misses
+system.cpu.dtb.read_hits 244546246 # DTB read hits
+system.cpu.dtb.read_misses 309763 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 244810982 # DTB read accesses
-system.cpu.dtb.write_hits 135678395 # DTB write hits
-system.cpu.dtb.write_misses 31433 # DTB write misses
+system.cpu.dtb.read_accesses 244856009 # DTB read accesses
+system.cpu.dtb.write_hits 135693142 # DTB write hits
+system.cpu.dtb.write_misses 31331 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 135709828 # DTB write accesses
-system.cpu.dtb.data_hits 380179744 # DTB hits
-system.cpu.dtb.data_misses 341066 # DTB misses
+system.cpu.dtb.write_accesses 135724473 # DTB write accesses
+system.cpu.dtb.data_hits 380239388 # DTB hits
+system.cpu.dtb.data_misses 341094 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 380520810 # DTB accesses
-system.cpu.itb.fetch_hits 196843274 # ITB hits
-system.cpu.itb.fetch_misses 340 # ITB misses
+system.cpu.dtb.data_accesses 380580482 # DTB accesses
+system.cpu.itb.fetch_hits 197059053 # ITB hits
+system.cpu.itb.fetch_misses 278 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 196843614 # ITB accesses
+system.cpu.itb.fetch_accesses 197059331 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -311,99 +319,99 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 37 # Number of system calls
-system.cpu.numCycles 556341750 # number of cpu cycles simulated
+system.cpu.numCycles 556278850 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 202596472 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 1648022555 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 192451615 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 155780849 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 341400338 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 24237220 # Number of cycles fetch has spent squashing
-system.cpu.fetch.TlbCycles 65 # Number of cycles fetch has spent waiting for tlb
-system.cpu.fetch.MiscStallCycles 140 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 6944 # Number of stall cycles due to pending traps
+system.cpu.fetch.icacheStallCycles 202390061 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 1648021471 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 192497192 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 155912689 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 341534414 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 24250324 # Number of cycles fetch has spent squashing
+system.cpu.fetch.TlbCycles 71 # Number of cycles fetch has spent waiting for tlb
+system.cpu.fetch.MiscStallCycles 163 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 6722 # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles 24 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 196843274 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 6474022 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 556122593 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.963416 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.176362 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 197059053 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 6903560 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 556056617 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.963766 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.176070 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 237070993 42.63% 42.63% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 30141188 5.42% 48.05% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 22117288 3.98% 52.03% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 36437929 6.55% 58.58% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 67906358 12.21% 70.79% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 21586506 3.88% 74.67% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 19299171 3.47% 78.14% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 3525264 0.63% 78.77% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 118037896 21.23% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 236849124 42.59% 42.59% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 30318987 5.45% 48.05% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 22124224 3.98% 52.03% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 36449383 6.55% 58.58% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 67846603 12.20% 70.78% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 21659642 3.90% 74.68% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 19297725 3.47% 78.15% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 3452517 0.62% 78.77% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 118058412 21.23% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 556122593 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.345923 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.962249 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 168349447 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 89068138 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 273848076 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 12745104 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 12111828 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 15365676 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 7037 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 1585434415 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 25396 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 12111828 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 176490492 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 62059786 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 14189 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 278431125 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 27015173 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 1538086365 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 7791 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 2366498 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 17905765 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 6836076 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 1026692475 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 1767991158 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 1728209753 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 39781404 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 556056617 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.346044 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.962582 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 168903349 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 88724490 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 273566111 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 12744273 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 12118394 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 15366279 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 7028 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 1583865955 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 25244 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 12118394 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 176795678 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 61743317 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 13930 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 278397423 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 26987875 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 1537838720 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 7334 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 2373790 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 17873362 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 6849052 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 1027019192 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 1768562187 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 1728780266 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 39781920 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 638967158 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 387725317 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 1423 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 146 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 9582425 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 372570647 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 175396988 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 40822996 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 11172222 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 1305164678 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 123 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 1015585029 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 8790961 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 462756562 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 428157425 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 86 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 556122593 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.826189 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.898849 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 388052034 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 1374 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 98 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 9574141 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 372265088 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 175432833 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 40642740 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 11166161 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 1304456084 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 81 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 1015678873 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 8790246 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 462050270 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 427374200 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 44 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 556056617 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.826575 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.903970 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 196378723 35.31% 35.31% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 93218493 16.76% 52.07% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 92101634 16.56% 68.64% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 60001110 10.79% 79.42% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 56881652 10.23% 89.65% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 29459866 5.30% 94.95% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 17057995 3.07% 98.02% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 7198930 1.29% 99.31% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 3824190 0.69% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 197073815 35.44% 35.44% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 93100278 16.74% 52.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 91275539 16.41% 68.60% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 59807751 10.76% 79.35% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 56767795 10.21% 89.56% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 29817356 5.36% 94.93% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 17038926 3.06% 97.99% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 7188508 1.29% 99.28% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 3986649 0.72% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 556122593 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 556056617 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 2464498 10.47% 10.47% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 2463855 10.47% 10.47% # attempts to use FU when none available
system.cpu.iq.fu_full::IntMult 0 0.00% 10.47% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 10.47% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 10.47% # attempts to use FU when none available
@@ -432,118 +440,118 @@ system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 10.47% # at
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 10.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 10.47% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 10.47% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 15571985 66.15% 76.62% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 5503822 23.38% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 15566694 66.15% 76.62% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 5500530 23.38% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 1276 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 579410115 57.05% 57.05% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 7864 0.00% 57.05% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 579447507 57.05% 57.05% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 7930 0.00% 57.05% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 57.05% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 13181855 1.30% 58.35% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 3826543 0.38% 58.73% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 3339802 0.33% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 4 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.06% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 276884212 27.26% 86.32% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 138933358 13.68% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 13181923 1.30% 58.35% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 3826542 0.38% 58.73% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 3339802 0.33% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 4 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 59.05% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 276926005 27.27% 86.32% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 138947884 13.68% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 1015585029 # Type of FU issued
-system.cpu.iq.rate 1.825470 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 23540305 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.023179 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 2548815722 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 1726656461 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 939949010 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 70808195 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 41310105 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 34425215 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 1002762123 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 36361935 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 50443717 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 1015678873 # Type of FU issued
+system.cpu.iq.rate 1.825845 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 23531079 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.023168 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 2548927232 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 1725239923 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 940039301 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 70808456 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 41311588 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 34425282 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 1002846638 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 36362038 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 50462240 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 135060050 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 1143240 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 45700 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 77095788 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 134754491 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 1146539 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 45582 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 77131633 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 2279 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 4366 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 2126 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 4422 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 12111828 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 61105954 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 191244 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 1479623370 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 16690 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 372570647 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 175396988 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 121 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 26783 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 176241 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 45700 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 11878414 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 16350 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 11894764 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 976099064 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 244811165 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 39485965 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 12118394 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 60795579 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 183960 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 1478937167 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 16099 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 372265088 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 175432833 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 79 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 26971 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 168750 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 45582 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 11885427 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 16182 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 11901609 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 976191371 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 244856188 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 39487502 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 174458569 # number of nop insts executed
-system.cpu.iew.exec_refs 380521398 # number of memory reference insts executed
-system.cpu.iew.exec_branches 129090215 # Number of branches executed
-system.cpu.iew.exec_stores 135710233 # Number of stores executed
-system.cpu.iew.exec_rate 1.754495 # Inst execution rate
-system.cpu.iew.wb_sent 974894086 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 974374225 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 556362190 # num instructions producing a value
-system.cpu.iew.wb_consumers 832682807 # num instructions consuming a value
+system.cpu.iew.exec_nop 174481002 # number of nop insts executed
+system.cpu.iew.exec_refs 380581036 # number of memory reference insts executed
+system.cpu.iew.exec_branches 129104728 # Number of branches executed
+system.cpu.iew.exec_stores 135724848 # Number of stores executed
+system.cpu.iew.exec_rate 1.754860 # Inst execution rate
+system.cpu.iew.wb_sent 974983742 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 974464583 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 556223277 # num instructions producing a value
+system.cpu.iew.wb_consumers 832224680 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.751395 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.668156 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.751756 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.668357 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 543793882 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 543106202 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 11877823 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 483108609 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.922109 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.601347 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 11884314 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 483349873 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.921150 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.600543 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 205236337 42.48% 42.48% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 102049514 21.12% 63.61% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 51661331 10.69% 74.30% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 25803847 5.34% 79.64% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 21528421 4.46% 84.10% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 9152086 1.89% 85.99% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 10413942 2.16% 88.15% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 6658903 1.38% 89.53% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 50604228 10.47% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 205286712 42.47% 42.47% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 102225167 21.15% 63.62% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 51816081 10.72% 74.34% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 25666887 5.31% 79.65% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 21541208 4.46% 84.11% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 9141976 1.89% 86.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 10432211 2.16% 88.16% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 6655388 1.38% 89.53% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 50584243 10.47% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 483108609 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 483349873 # Number of insts commited each cycle
system.cpu.commit.committedInsts 928587628 # Number of instructions committed
system.cpu.commit.committedOps 928587628 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -589,229 +597,238 @@ system.cpu.commit.op_class_0::MemWrite 98301200 10.59% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 928587628 # Class of committed instruction
-system.cpu.commit.bw_lim_events 50604228 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 50584243 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 1902264753 # The number of ROB reads
-system.cpu.rob.rob_writes 3017778261 # The number of ROB writes
-system.cpu.timesIdled 3284 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 219157 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 1901838322 # The number of ROB reads
+system.cpu.rob.rob_writes 3016095658 # The number of ROB writes
+system.cpu.timesIdled 3295 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 222233 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 842382029 # Number of Instructions Simulated
system.cpu.committedOps 842382029 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.660439 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.660439 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.514145 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.514145 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 1237156032 # number of integer regfile reads
-system.cpu.int_regfile_writes 705771856 # number of integer regfile writes
-system.cpu.fp_regfile_reads 36691388 # number of floating regfile reads
-system.cpu.fp_regfile_writes 24411317 # number of floating regfile writes
+system.cpu.cpi 0.660364 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.660364 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.514316 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.514316 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 1237260763 # number of integer regfile reads
+system.cpu.int_regfile_writes 705832198 # number of integer regfile writes
+system.cpu.fp_regfile_reads 36691509 # number of floating regfile reads
+system.cpu.fp_regfile_writes 24411335 # number of floating regfile writes
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 202299828 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 718925 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 718924 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 91520 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 68836 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 68836 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 12807 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1654234 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 1667041 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 409792 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55864128 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 56273920 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 56273920 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 531160500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.trans_dist::ReadReq 718899 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 718898 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 91488 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 68835 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 68835 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 12761 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1654194 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 1666955 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 408320 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55861824 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 56270144 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 879222 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 879222 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 879222 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 531099000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 10099250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 10065500 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 1208088500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 1207435500 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.4 # Layer utilization (%)
-system.cpu.icache.tags.replacements 4693 # number of replacements
-system.cpu.icache.tags.tagsinuse 1650.457565 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 196834917 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 6403 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 30741.045916 # Average number of references to valid blocks.
+system.cpu.icache.tags.replacements 4667 # number of replacements
+system.cpu.icache.tags.tagsinuse 1655.176031 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 197050731 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 6380 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 30885.694514 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1650.457565 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.805887 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.805887 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 1710 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 80 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 84 # Occupied blocks per task id
+system.cpu.icache.tags.occ_blocks::cpu.inst 1655.176031 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.808191 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.808191 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 1713 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 81 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 69 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2 1 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 1543 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.834961 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 393692951 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 393692951 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 196834917 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 196834917 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 196834917 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 196834917 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 196834917 # number of overall hits
-system.cpu.icache.overall_hits::total 196834917 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 8357 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 8357 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 8357 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 8357 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 8357 # number of overall misses
-system.cpu.icache.overall_misses::total 8357 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 329567249 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 329567249 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 329567249 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 329567249 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 329567249 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 329567249 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 196843274 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 196843274 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 196843274 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 196843274 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 196843274 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 196843274 # number of overall (read+write) accesses
+system.cpu.icache.tags.age_task_id_blocks_1024::3 3 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 1559 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.836426 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 394124484 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 394124484 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 197050731 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 197050731 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 197050731 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 197050731 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 197050731 # number of overall hits
+system.cpu.icache.overall_hits::total 197050731 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 8321 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 8321 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 8321 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 8321 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 8321 # number of overall misses
+system.cpu.icache.overall_misses::total 8321 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 333298749 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 333298749 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 333298749 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 333298749 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 333298749 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 333298749 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 197059052 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 197059052 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 197059052 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 197059052 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 197059052 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 197059052 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000042 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000042 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000042 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000042 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000042 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000042 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 39436.071437 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 39436.071437 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 39436.071437 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 39436.071437 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 39436.071437 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 39436.071437 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 515 # number of cycles access was blocked
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 40055.131475 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 40055.131475 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 40055.131475 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 40055.131475 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 40055.131475 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 40055.131475 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 711 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 11 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 46.818182 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 64.636364 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1953 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 1953 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 1953 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 1953 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 1953 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 1953 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 6404 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 6404 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 6404 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 6404 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 6404 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 6404 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 242038999 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 242038999 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 242038999 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 242038999 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 242038999 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 242038999 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000033 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000033 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000033 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000033 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000033 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000033 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 37794.971736 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 37794.971736 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 37794.971736 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 37794.971736 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 37794.971736 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 37794.971736 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1940 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 1940 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 1940 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 1940 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 1940 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 1940 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 6381 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 6381 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 6381 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 6381 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 6381 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 6381 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 242585749 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 242585749 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 242585749 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 242585749 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 242585749 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 242585749 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000032 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000032 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000032 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000032 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000032 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000032 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 38016.885911 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 38016.885911 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 38016.885911 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 38016.885911 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 38016.885911 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 38016.885911 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 258665 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 32635.252362 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 518921 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 291402 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 1.780774 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 258677 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 32635.114541 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 518852 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 291414 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 1.780464 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 2794.296231 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 67.207459 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 29773.748672 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.085275 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002051 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.908623 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.995949 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 2797.134842 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 68.663964 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 29769.315735 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.085362 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002095 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.908487 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.995945 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 32737 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 163 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 215 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 166 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 194 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::2 535 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 5318 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 26506 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 5321 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 26521 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.999054 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 7394486 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 7394486 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 3653 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 490457 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 494110 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 91520 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 91520 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 2207 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 2207 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 3653 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 492664 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 496317 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 3653 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 492664 # number of overall hits
-system.cpu.l2cache.overall_hits::total 496317 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 2751 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 222064 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 224815 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 66629 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 66629 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 2751 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 288693 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 291444 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 2751 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 288693 # number of overall misses
-system.cpu.l2cache.overall_misses::total 291444 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 199081000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 16245693500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 16444774500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5133040000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 5133040000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 199081000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 21378733500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 21577814500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 199081000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 21378733500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 21577814500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 6404 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 712521 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 718925 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 91520 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 91520 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 68836 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 68836 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 6404 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 781357 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 787761 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 6404 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 781357 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 787761 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.429575 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.311660 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.312710 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.967938 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.967938 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.429575 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.369476 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.369965 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.429575 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.369476 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.369965 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 72366.775718 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 73157.709039 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 73148.030603 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 77039.127107 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 77039.127107 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72366.775718 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 74053.522254 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 74037.600705 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72366.775718 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 74053.522254 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 74037.600705 # average overall miss latency
+system.cpu.l2cache.tags.tag_accesses 7394025 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 7394025 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 3631 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 490438 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 494069 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 91488 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 91488 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 2209 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 2209 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 3631 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 492647 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 496278 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 3631 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 492647 # number of overall hits
+system.cpu.l2cache.overall_hits::total 496278 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 2750 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 222080 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 224830 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 66626 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 66626 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 2750 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 288706 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 291456 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 2750 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 288706 # number of overall misses
+system.cpu.l2cache.overall_misses::total 291456 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 199870250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 16237138000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 16437008250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5126307000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 5126307000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 199870250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 21363445000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 21563315250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 199870250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 21363445000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 21563315250 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 6381 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 712518 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 718899 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 91488 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 91488 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 68835 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 68835 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 6381 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 781353 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 787734 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 6381 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 781353 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 787734 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.430967 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.311683 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.312742 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.967909 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.967909 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.430967 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.369495 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.369993 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.430967 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.369495 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.369993 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 72680.090909 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 73113.913905 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 73108.607615 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 76941.539339 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 76941.539339 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72680.090909 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73997.232479 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 73984.804739 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72680.090909 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73997.232479 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 73984.804739 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -822,171 +839,171 @@ system.cpu.l2cache.fast_writes 0 # nu
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.writebacks::writebacks 66683 # number of writebacks
system.cpu.l2cache.writebacks::total 66683 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2751 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 222064 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 224815 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66629 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 66629 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 2751 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 288693 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 291444 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 2751 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 288693 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 291444 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 164368500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 13475868000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 13640236500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4316476500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4316476500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 164368500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 17792344500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 17956713000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 164368500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 17792344500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 17956713000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.429575 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.311660 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.312710 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.967938 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.967938 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.429575 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.369476 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.369965 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.429575 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.369476 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.369965 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 59748.636859 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60684.613445 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 60673.160154 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 64783.750319 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 64783.750319 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 59748.636859 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61630.675146 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61612.910199 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 59748.636859 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61630.675146 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61612.910199 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2750 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 222080 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 224830 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66626 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 66626 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 2750 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 288706 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 291456 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 2750 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 288706 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 291456 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 165177750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 13468674500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 13633852250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4310685500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4310685500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 165177750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 17779360000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 17944537750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 165177750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 17779360000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 17944537750 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.430967 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.311683 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.312742 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.967909 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.967909 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.430967 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.369495 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.369993 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.430967 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.369495 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.369993 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 60064.636364 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60647.849874 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 60640.716319 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 64699.749347 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 64699.749347 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60064.636364 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61582.925190 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61568.599548 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60064.636364 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61582.925190 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61568.599548 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 777261 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4093.039148 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 289853249 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 781357 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 370.961352 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 354310000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4093.039148 # Average occupied blocks per requestor
+system.cpu.dcache.tags.replacements 777257 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4093.039658 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 289884062 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 781353 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 371.002686 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 354263250 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4093.039658 # Average occupied blocks per requestor
system.cpu.dcache.tags.occ_percent::cpu.data 0.999277 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_percent::total 0.999277 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 90 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 299 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 93 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 294 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2 967 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 2496 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::4 244 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::3 2500 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 242 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 585486507 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 585486507 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 192472293 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 192472293 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 97380937 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 97380937 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 19 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 19 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 289853230 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 289853230 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 289853230 # number of overall hits
-system.cpu.dcache.overall_hits::total 289853230 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1579063 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1579063 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 920263 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 920263 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 2499326 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2499326 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2499326 # number of overall misses
-system.cpu.dcache.overall_misses::total 2499326 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 79789190750 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 79789190750 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 57377622714 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 57377622714 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 137166813464 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 137166813464 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 137166813464 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 137166813464 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 194051356 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 194051356 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.tag_accesses 585539447 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 585539447 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 192500682 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 192500682 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 97383359 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 97383359 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 21 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 21 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 289884041 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 289884041 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 289884041 # number of overall hits
+system.cpu.dcache.overall_hits::total 289884041 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1577144 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1577144 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 917841 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 917841 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 2494985 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2494985 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2494985 # number of overall misses
+system.cpu.dcache.overall_misses::total 2494985 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 79985151750 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 79985151750 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 57294656713 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 57294656713 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 137279808463 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 137279808463 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 137279808463 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 137279808463 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 194077826 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 194077826 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 98301200 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 98301200 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 19 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 19 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 292352556 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 292352556 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 292352556 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 292352556 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.008137 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.008137 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.009362 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.009362 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.008549 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.008549 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.008549 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.008549 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 50529.453701 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 50529.453701 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62349.157484 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 62349.157484 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 54881.521444 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 54881.521444 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 54881.521444 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 54881.521444 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 22462 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 55443 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 471 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 516 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 47.690021 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 107.447674 # average number of cycles each access was blocked
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 21 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 21 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 292379026 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 292379026 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 292379026 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 292379026 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.008126 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.008126 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.009337 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.009337 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.008533 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.008533 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.008533 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.008533 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 50715.186280 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 50715.186280 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62423.291957 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 62423.291957 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 55022.298115 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 55022.298115 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 55022.298115 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 55022.298115 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 21941 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 56666 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 465 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 517 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 47.184946 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 109.605416 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 91520 # number of writebacks
-system.cpu.dcache.writebacks::total 91520 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 866542 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 866542 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 851427 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 851427 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 1717969 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 1717969 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 1717969 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 1717969 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 712521 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 712521 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 68836 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 68836 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 781357 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 781357 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 781357 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 781357 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21863154000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 21863154000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5224164248 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 5224164248 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 27087318248 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 27087318248 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 27087318248 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 27087318248 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.003672 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003672 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.writebacks::writebacks 91488 # number of writebacks
+system.cpu.dcache.writebacks::total 91488 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 864626 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 864626 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 849006 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 849006 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 1713632 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1713632 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1713632 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1713632 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 712518 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 712518 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 68835 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 68835 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 781353 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 781353 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 781353 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 781353 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21854414000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 21854414000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5217448748 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5217448748 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 27071862748 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 27071862748 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 27071862748 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 27071862748 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.003671 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003671 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000700 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000700 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002673 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.002673 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002673 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.002673 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 30684.224044 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 30684.224044 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 75892.908478 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 75892.908478 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 34667.019362 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 34667.019362 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 34667.019362 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 34667.019362 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.002672 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.002672 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.002672 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.002672 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 30672.086881 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 30672.086881 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 75796.451631 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 75796.451631 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 34647.416402 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 34647.416402 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 34647.416402 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 34647.416402 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------