summaryrefslogtreecommitdiff
path: root/tests/long/se/40.perlbmk/ref/arm
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2014-09-20 17:18:53 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2014-09-20 17:18:53 -0400
commitc4e91289ae8806eb051fb1f41ece8be308f0ff85 (patch)
tree6f35a7725cfd4072c8516ee0bb2ae799d48ce896 /tests/long/se/40.perlbmk/ref/arm
parentcc6523e2d686447f90acccac20c0fb2940dc3e3b (diff)
downloadgem5-c4e91289ae8806eb051fb1f41ece8be308f0ff85.tar.xz
stats: Bump stats for filter, crossbar and config changes
This patch bumps the stats to reflect the addition of the snoop filter and snoop stats, the change from bus to crossbar, and the updates to the ARM regressions that are now using a different CPU and cache configuration. Lastly, some minor changes are expected due to the activation cleanup of the CPUs.
Diffstat (limited to 'tests/long/se/40.perlbmk/ref/arm')
-rw-r--r--tests/long/se/40.perlbmk/ref/arm/linux/minor-timing/stats.txt417
-rw-r--r--tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt1770
-rw-r--r--tests/long/se/40.perlbmk/ref/arm/linux/simple-atomic/stats.txt43
-rw-r--r--tests/long/se/40.perlbmk/ref/arm/linux/simple-timing/stats.txt53
4 files changed, 1213 insertions, 1070 deletions
diff --git a/tests/long/se/40.perlbmk/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/40.perlbmk/ref/arm/linux/minor-timing/stats.txt
index dc7a25182..ff20ac42e 100644
--- a/tests/long/se/40.perlbmk/ref/arm/linux/minor-timing/stats.txt
+++ b/tests/long/se/40.perlbmk/ref/arm/linux/minor-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.537826 # Nu
sim_ticks 537826498500 # Number of ticks simulated
final_tick 537826498500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 114564 # Simulator instruction rate (inst/s)
-host_op_rate 141043 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 96175687 # Simulator tick rate (ticks/s)
-host_mem_usage 263048 # Number of bytes of host memory used
-host_seconds 5592.13 # Real time elapsed on the host
+host_inst_rate 160425 # Simulator instruction rate (inst/s)
+host_op_rate 197504 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 134676016 # Simulator tick rate (ticks/s)
+host_mem_usage 315984 # Number of bytes of host memory used
+host_seconds 3993.48 # Real time elapsed on the host
sim_insts 640655084 # Number of instructions simulated
sim_ops 788730743 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -36,30 +36,30 @@ system.physmem.readReqs 290531 # Nu
system.physmem.writeReqs 66098 # Number of write requests accepted
system.physmem.readBursts 290531 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 66098 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 18574336 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 19648 # Total number of bytes read from write queue
-system.physmem.bytesWritten 4229312 # Total number of bytes written to DRAM
+system.physmem.bytesReadDRAM 18574784 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 19200 # Total number of bytes read from write queue
+system.physmem.bytesWritten 4228736 # Total number of bytes written to DRAM
system.physmem.bytesReadSys 18593984 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 4230272 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 307 # Number of DRAM read bursts serviced by the write queue
+system.physmem.servicedByWrQ 300 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 18283 # Per bank write bursts
-system.physmem.perBankRdBursts::1 18133 # Per bank write bursts
+system.physmem.perBankRdBursts::0 18291 # Per bank write bursts
+system.physmem.perBankRdBursts::1 18140 # Per bank write bursts
system.physmem.perBankRdBursts::2 18223 # Per bank write bursts
-system.physmem.perBankRdBursts::3 18187 # Per bank write bursts
-system.physmem.perBankRdBursts::4 18258 # Per bank write bursts
-system.physmem.perBankRdBursts::5 18313 # Per bank write bursts
-system.physmem.perBankRdBursts::6 18090 # Per bank write bursts
-system.physmem.perBankRdBursts::7 17910 # Per bank write bursts
-system.physmem.perBankRdBursts::8 17943 # Per bank write bursts
-system.physmem.perBankRdBursts::9 17966 # Per bank write bursts
-system.physmem.perBankRdBursts::10 18023 # Per bank write bursts
-system.physmem.perBankRdBursts::11 18118 # Per bank write bursts
-system.physmem.perBankRdBursts::12 18159 # Per bank write bursts
-system.physmem.perBankRdBursts::13 18277 # Per bank write bursts
-system.physmem.perBankRdBursts::14 18081 # Per bank write bursts
-system.physmem.perBankRdBursts::15 18260 # Per bank write bursts
+system.physmem.perBankRdBursts::3 18183 # Per bank write bursts
+system.physmem.perBankRdBursts::4 18268 # Per bank write bursts
+system.physmem.perBankRdBursts::5 18315 # Per bank write bursts
+system.physmem.perBankRdBursts::6 18099 # Per bank write bursts
+system.physmem.perBankRdBursts::7 17920 # Per bank write bursts
+system.physmem.perBankRdBursts::8 17939 # Per bank write bursts
+system.physmem.perBankRdBursts::9 17964 # Per bank write bursts
+system.physmem.perBankRdBursts::10 18020 # Per bank write bursts
+system.physmem.perBankRdBursts::11 18110 # Per bank write bursts
+system.physmem.perBankRdBursts::12 18148 # Per bank write bursts
+system.physmem.perBankRdBursts::13 18270 # Per bank write bursts
+system.physmem.perBankRdBursts::14 18079 # Per bank write bursts
+system.physmem.perBankRdBursts::15 18262 # Per bank write bursts
system.physmem.perBankWrBursts::0 4174 # Per bank write bursts
system.physmem.perBankWrBursts::1 4102 # Per bank write bursts
system.physmem.perBankWrBursts::2 4137 # Per bank write bursts
@@ -67,13 +67,13 @@ system.physmem.perBankWrBursts::3 4147 # Pe
system.physmem.perBankWrBursts::4 4225 # Per bank write bursts
system.physmem.perBankWrBursts::5 4225 # Per bank write bursts
system.physmem.perBankWrBursts::6 4171 # Per bank write bursts
-system.physmem.perBankWrBursts::7 4094 # Per bank write bursts
-system.physmem.perBankWrBursts::8 4096 # Per bank write bursts
+system.physmem.perBankWrBursts::7 4096 # Per bank write bursts
+system.physmem.perBankWrBursts::8 4093 # Per bank write bursts
system.physmem.perBankWrBursts::9 4093 # Per bank write bursts
-system.physmem.perBankWrBursts::10 4094 # Per bank write bursts
-system.physmem.perBankWrBursts::11 4097 # Per bank write bursts
+system.physmem.perBankWrBursts::10 4091 # Per bank write bursts
+system.physmem.perBankWrBursts::11 4094 # Per bank write bursts
system.physmem.perBankWrBursts::12 4098 # Per bank write bursts
-system.physmem.perBankWrBursts::13 4096 # Per bank write bursts
+system.physmem.perBankWrBursts::13 4094 # Per bank write bursts
system.physmem.perBankWrBursts::14 4096 # Per bank write bursts
system.physmem.perBankWrBursts::15 4138 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
@@ -93,7 +93,7 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 66098 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 289825 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 289832 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1 382 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 17 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
@@ -140,8 +140,8 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 975 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 978 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 980 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 983 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17 4008 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18 4008 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::19 4008 # What write queue length does an incoming req see
@@ -149,15 +149,15 @@ system.physmem.wrQLenPdf::20 4008 # Wh
system.physmem.wrQLenPdf::21 4008 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22 4008 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::23 4008 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 4008 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 4008 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 4008 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 4010 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 4008 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 4008 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 4008 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 4008 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 4008 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 4007 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 4007 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 4007 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 4008 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 4007 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 4007 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 4007 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 4007 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 4007 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
@@ -189,44 +189,44 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 111452 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 204.586154 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 132.570788 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 256.465119 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 47032 42.20% 42.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 43501 39.03% 81.23% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 8758 7.86% 89.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 741 0.66% 89.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 1179 1.06% 90.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1268 1.14% 91.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 550 0.49% 92.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 543 0.49% 92.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 7880 7.07% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 111452 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 4008 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 48.655439 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::gmean 36.051521 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 507.704420 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 4005 99.93% 99.93% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 111650 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 204.222194 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 132.352958 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 255.940958 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 47308 42.37% 42.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 43452 38.92% 81.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 8609 7.71% 89.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 837 0.75% 89.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 1286 1.15% 90.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 1285 1.15% 92.05% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 530 0.47% 92.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 473 0.42% 92.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 7870 7.05% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 111650 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 4007 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 48.550786 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::gmean 36.062915 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 507.683026 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 4004 99.93% 99.93% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.95% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::2048-3071 1 0.02% 99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::31744-32767 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 4008 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 4008 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.487774 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.466259 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.859394 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 3030 75.60% 75.60% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 3 0.07% 75.67% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 973 24.28% 99.95% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 2 0.05% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 4008 # Writes before turning the bus around for reads
-system.physmem.totQLat 3341298000 # Total ticks spent queuing
-system.physmem.totMemAccLat 8782998000 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 1451120000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 11512.82 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 4007 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 4007 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.489643 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.468091 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 0.860070 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 3025 75.49% 75.49% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 3 0.07% 75.57% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 978 24.41% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 1 0.02% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 4007 # Writes before turning the bus around for reads
+system.physmem.totQLat 3341982750 # Total ticks spent queuing
+system.physmem.totMemAccLat 8783814000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 1451155000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 11514.91 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 30262.82 # Average memory access latency per DRAM burst
+system.physmem.avgMemAccLat 30264.91 # Average memory access latency per DRAM burst
system.physmem.avgRdBW 34.54 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 7.86 # Average achieved write bandwidth in MiByte/s
system.physmem.avgRdBWSys 34.57 # Average system read bandwidth in MiByte/s
@@ -236,19 +236,18 @@ system.physmem.busUtil 0.33 # Da
system.physmem.busUtilRead 0.27 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.06 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 29.26 # Average write queue length when enqueuing
-system.physmem.readRowHits 194846 # Number of row buffer hits during reads
-system.physmem.writeRowHits 49995 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 67.14 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 75.64 # Row buffer hit rate for writes
+system.physmem.avgWrQLen 23.95 # Average write queue length when enqueuing
+system.physmem.readRowHits 194589 # Number of row buffer hits during reads
+system.physmem.writeRowHits 50052 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 67.05 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 75.72 # Row buffer hit rate for writes
system.physmem.avgGap 1508083.78 # Average gap between requests
-system.physmem.pageHitRate 68.71 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 253517983250 # Time in different power states
+system.physmem.pageHitRate 68.66 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 253474796750 # Time in different power states
system.physmem.memoryStateTime::REF 17958980000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 266342956750 # Time in different power states
+system.physmem.memoryStateTime::ACT 266386143250 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 42437954 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 224439 # Transaction distribution
system.membus.trans_dist::ReadResp 224439 # Transaction distribution
system.membus.trans_dist::Writeback 66098 # Transaction distribution
@@ -256,13 +255,22 @@ system.membus.trans_dist::ReadExReq 66092 # Tr
system.membus.trans_dist::ReadExResp 66092 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 647160 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 647160 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22824256 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 22824256 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 22824256 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 974430000 # Layer occupancy (ticks)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22824256 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 22824256 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 356629 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 356629 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 356629 # Request fanout histogram
+system.membus.reqLayer0.occupancy 974401000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.2 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2738631750 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 2738560500 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.5 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.branchPred.lookups 154837020 # Number of BP lookups
@@ -368,17 +376,17 @@ system.cpu.discardedOps 25219021 # Nu
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
system.cpu.cpi 1.678989 # CPI: cycles per instruction
system.cpu.ipc 0.595596 # IPC: instructions per cycle
-system.cpu.tickCycles 1020176275 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 55476722 # Total number of cycles that the object has spent stopped
+system.cpu.tickCycles 1020176456 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 55476541 # Total number of cycles that the object has spent stopped
system.cpu.icache.tags.replacements 23597 # number of replacements
-system.cpu.icache.tags.tagsinuse 1711.182078 # Cycle average of tags in use
+system.cpu.icache.tags.tagsinuse 1711.183580 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 289999264 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 25347 # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs 11441.167160 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1711.182078 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.835538 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.835538 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 1711.183580 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.835539 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.835539 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 1750 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 58 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 94 # Occupied blocks per task id
@@ -398,12 +406,12 @@ system.cpu.icache.demand_misses::cpu.inst 25348 # n
system.cpu.icache.demand_misses::total 25348 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 25348 # number of overall misses
system.cpu.icache.overall_misses::total 25348 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 480804246 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 480804246 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 480804246 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 480804246 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 480804246 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 480804246 # number of overall miss cycles
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 480691746 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 480691746 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 480691746 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 480691746 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 480691746 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 480691746 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 290024612 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 290024612 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 290024612 # number of demand (read+write) accesses
@@ -416,12 +424,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.000087
system.cpu.icache.demand_miss_rate::total 0.000087 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000087 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000087 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18968.133423 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 18968.133423 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 18968.133423 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 18968.133423 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 18968.133423 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 18968.133423 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18963.695203 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 18963.695203 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 18963.695203 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 18963.695203 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 18963.695203 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 18963.695203 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -436,26 +444,25 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 25348
system.cpu.icache.demand_mshr_misses::total 25348 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 25348 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 25348 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 429006754 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 429006754 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 429006754 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 429006754 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 429006754 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 429006754 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 428895254 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 428895254 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 428895254 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 428895254 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 428895254 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 428895254 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000087 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000087 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000087 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000087 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000087 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000087 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 16924.678633 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 16924.678633 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 16924.678633 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 16924.678633 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 16924.678633 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 16924.678633 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 16920.279864 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 16920.279864 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 16920.279864 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 16920.279864 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 16920.279864 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 16920.279864 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 107000990 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 738445 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 738444 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 91420 # Transaction distribution
@@ -464,28 +471,42 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 69323 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 50695 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1656260 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 1706955 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1622208 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55925760 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 57547968 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 57547968 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1622208 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55925760 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 57547968 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 899188 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::5 899188 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 899188 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 541014000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 38572246 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 38571746 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 1224995475 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 1224928725 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.2 # Layer utilization (%)
system.cpu.l2cache.tags.replacements 257750 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 32582.970291 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 32583.011088 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 539180 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 290494 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 1.856080 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 2866.246405 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 29716.723886 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.087471 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.906882 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.994353 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 2866.114553 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 29716.896535 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.087467 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.906888 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.994355 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 32744 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0 82 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1 150 # Occupied blocks per task id
@@ -513,14 +534,14 @@ system.cpu.l2cache.demand_misses::cpu.inst 290561 #
system.cpu.l2cache.demand_misses::total 290561 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 290561 # number of overall misses
system.cpu.l2cache.overall_misses::total 290561 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 16737523000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 16737523000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 4423362750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 4423362750 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 21160885750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 21160885750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 21160885750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 21160885750 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 16739408750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 16739408750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 4422117750 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 4422117750 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 21161526500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 21161526500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 21161526500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 21161526500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 738445 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 738445 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 91420 # number of Writeback accesses(hits+misses)
@@ -539,14 +560,14 @@ system.cpu.l2cache.demand_miss_rate::cpu.inst 0.359708
system.cpu.l2cache.demand_miss_rate::total 0.359708 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.359708 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.359708 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74564.964427 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 74564.964427 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 66927.355051 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66927.355051 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72827.687646 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 72827.687646 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72827.687646 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 72827.687646 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74573.365364 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 74573.365364 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 66908.517672 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66908.517672 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 72829.892862 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 72829.892862 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 72829.892862 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 72829.892862 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -571,14 +592,14 @@ system.cpu.l2cache.demand_mshr_misses::cpu.inst 290532
system.cpu.l2cache.demand_mshr_misses::total 290532 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 290532 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 290532 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 13902147000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 13902147000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 3594959250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3594959250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 17497106250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 17497106250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 17497106250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 17497106250 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 13904175250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 13904175250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 3593710250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3593710250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 17497885500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 17497885500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 17497885500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 17497885500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.303936 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.303936 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst 0.953392 # mshr miss rate for ReadExReq accesses
@@ -587,14 +608,14 @@ system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.359673
system.cpu.l2cache.demand_mshr_miss_rate::total 0.359673 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.359673 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.359673 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61941.485475 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 61941.485475 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 54393.258639 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54393.258639 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60224.368572 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 60224.368572 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60224.368572 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 60224.368572 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61950.522411 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 61950.522411 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 54374.360740 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54374.360740 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60227.050721 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 60227.050721 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60227.050721 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 60227.050721 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 778324 # number of replacements
system.cpu.dcache.tags.tagsinuse 4092.650508 # Cycle average of tags in use
@@ -634,14 +655,14 @@ system.cpu.dcache.demand_misses::cpu.inst 851434 # n
system.cpu.dcache.demand_misses::total 851434 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.inst 851434 # number of overall misses
system.cpu.dcache.overall_misses::total 851434 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.inst 23698499970 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 23698499970 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.inst 9186329500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 9186329500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.inst 32884829470 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 32884829470 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.inst 32884829470 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 32884829470 # number of overall miss cycles
+system.cpu.dcache.ReadReq_miss_latency::cpu.inst 23700601220 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 23700601220 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.inst 9183787250 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 9183787250 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.inst 32884388470 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 32884388470 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.inst 32884388470 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 32884388470 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.inst 250342074 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 250342074 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.inst 128951477 # number of WriteReq accesses(hits+misses)
@@ -662,14 +683,14 @@ system.cpu.dcache.demand_miss_rate::cpu.inst 0.002245
system.cpu.dcache.demand_miss_rate::total 0.002245 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.inst 0.002245 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.002245 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 33198.150830 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 33198.150830 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 66768.879376 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 66768.879376 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.inst 38622.875608 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 38622.875608 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.inst 38622.875608 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 38622.875608 # average overall miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 33201.094376 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 33201.094376 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 66750.401573 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 66750.401573 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.inst 38622.357658 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 38622.357658 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.inst 38622.357658 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 38622.357658 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -696,14 +717,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.inst 782420
system.cpu.dcache.demand_mshr_misses::total 782420 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.inst 782420 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 782420 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 22186804275 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 22186804275 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 4524997250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 4524997250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 26711801525 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 26711801525 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 26711801525 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 26711801525 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 22188801525 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 22188801525 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 4523752250 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 4523752250 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 26712553775 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 26712553775 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 26712553775 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 26712553775 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.inst 0.002848 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002848 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.inst 0.000538 # mshr miss rate for WriteReq accesses
@@ -712,14 +733,14 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.inst 0.002063
system.cpu.dcache.demand_mshr_miss_rate::total 0.002063 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.inst 0.002063 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.002063 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 31113.304747 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 31113.304747 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 65274.111767 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 65274.111767 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 34139.977921 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 34139.977921 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 34139.977921 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 34139.977921 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 31116.105558 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 31116.105558 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 65256.152359 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 65256.152359 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 34140.939361 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 34140.939361 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 34140.939361 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 34140.939361 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
index e42758d84..9c87a9d2e 100644
--- a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
@@ -1,118 +1,122 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.297198 # Number of seconds simulated
-sim_ticks 297198275500 # Number of ticks simulated
-final_tick 297198275500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.407884 # Number of seconds simulated
+sim_ticks 407883784500 # Number of ticks simulated
+final_tick 407883784500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 98901 # Simulator instruction rate (inst/s)
-host_op_rate 121761 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 45880544 # Simulator tick rate (ticks/s)
-host_mem_usage 261988 # Number of bytes of host memory used
-host_seconds 6477.65 # Real time elapsed on the host
+host_inst_rate 87874 # Simulator instruction rate (inst/s)
+host_op_rate 108185 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 55946898 # Simulator tick rate (ticks/s)
+host_mem_usage 2562780 # Number of bytes of host memory used
+host_seconds 7290.55 # Real time elapsed on the host
sim_insts 640649298 # Number of instructions simulated
sim_ops 788724957 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 150208 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 18436864 # Number of bytes read from this memory
-system.physmem.bytes_read::total 18587072 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 150208 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 150208 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 4230272 # Number of bytes written to this memory
-system.physmem.bytes_written::total 4230272 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 2347 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 288076 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 290423 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 66098 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 66098 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 505413 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 62035569 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 62540982 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 505413 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 505413 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 14233838 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 14233838 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 14233838 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 505413 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 62035569 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 76774820 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 290424 # Number of read requests accepted
-system.physmem.writeReqs 66098 # Number of write requests accepted
-system.physmem.readBursts 290424 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 66098 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 18565376 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 21760 # Total number of bytes read from write queue
-system.physmem.bytesWritten 4228224 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 18587136 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 4230272 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 340 # Number of DRAM read bursts serviced by the write queue
-system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 2334 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 18318 # Per bank write bursts
-system.physmem.perBankRdBursts::1 18131 # Per bank write bursts
-system.physmem.perBankRdBursts::2 18196 # Per bank write bursts
-system.physmem.perBankRdBursts::3 18163 # Per bank write bursts
-system.physmem.perBankRdBursts::4 18256 # Per bank write bursts
-system.physmem.perBankRdBursts::5 18279 # Per bank write bursts
-system.physmem.perBankRdBursts::6 18091 # Per bank write bursts
-system.physmem.perBankRdBursts::7 17906 # Per bank write bursts
-system.physmem.perBankRdBursts::8 17946 # Per bank write bursts
-system.physmem.perBankRdBursts::9 17953 # Per bank write bursts
-system.physmem.perBankRdBursts::10 18007 # Per bank write bursts
-system.physmem.perBankRdBursts::11 18104 # Per bank write bursts
-system.physmem.perBankRdBursts::12 18147 # Per bank write bursts
-system.physmem.perBankRdBursts::13 18252 # Per bank write bursts
-system.physmem.perBankRdBursts::14 18085 # Per bank write bursts
-system.physmem.perBankRdBursts::15 18250 # Per bank write bursts
-system.physmem.perBankWrBursts::0 4173 # Per bank write bursts
-system.physmem.perBankWrBursts::1 4100 # Per bank write bursts
-system.physmem.perBankWrBursts::2 4137 # Per bank write bursts
-system.physmem.perBankWrBursts::3 4146 # Per bank write bursts
-system.physmem.perBankWrBursts::4 4224 # Per bank write bursts
-system.physmem.perBankWrBursts::5 4224 # Per bank write bursts
-system.physmem.perBankWrBursts::6 4170 # Per bank write bursts
-system.physmem.perBankWrBursts::7 4094 # Per bank write bursts
-system.physmem.perBankWrBursts::8 4094 # Per bank write bursts
-system.physmem.perBankWrBursts::9 4091 # Per bank write bursts
-system.physmem.perBankWrBursts::10 4093 # Per bank write bursts
-system.physmem.perBankWrBursts::11 4095 # Per bank write bursts
-system.physmem.perBankWrBursts::12 4096 # Per bank write bursts
-system.physmem.perBankWrBursts::13 4094 # Per bank write bursts
+system.physmem.bytes_read::cpu.inst 63360 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 6867584 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.l2cache.prefetcher 13490752 # Number of bytes read from this memory
+system.physmem.bytes_read::total 20421696 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 63360 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 63360 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 4243968 # Number of bytes written to this memory
+system.physmem.bytes_written::total 4243968 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 990 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 107306 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.l2cache.prefetcher 210793 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 319089 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 66312 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 66312 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 155338 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 16837110 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.l2cache.prefetcher 33074990 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 50067438 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 155338 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 155338 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 10404846 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 10404846 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 10404846 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 155338 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 16837110 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.l2cache.prefetcher 33074990 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 60472284 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 319089 # Number of read requests accepted
+system.physmem.writeReqs 66312 # Number of write requests accepted
+system.physmem.readBursts 319089 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 66312 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 20403200 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 18496 # Total number of bytes read from write queue
+system.physmem.bytesWritten 4238016 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 20421696 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 4243968 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 289 # Number of DRAM read bursts serviced by the write queue
+system.physmem.mergedWrBursts 64 # Number of DRAM write bursts merged with an existing one
+system.physmem.neitherReadNorWriteReqs 19 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 20089 # Per bank write bursts
+system.physmem.perBankRdBursts::1 19545 # Per bank write bursts
+system.physmem.perBankRdBursts::2 20086 # Per bank write bursts
+system.physmem.perBankRdBursts::3 20646 # Per bank write bursts
+system.physmem.perBankRdBursts::4 19933 # Per bank write bursts
+system.physmem.perBankRdBursts::5 20704 # Per bank write bursts
+system.physmem.perBankRdBursts::6 19571 # Per bank write bursts
+system.physmem.perBankRdBursts::7 19471 # Per bank write bursts
+system.physmem.perBankRdBursts::8 19556 # Per bank write bursts
+system.physmem.perBankRdBursts::9 19505 # Per bank write bursts
+system.physmem.perBankRdBursts::10 19502 # Per bank write bursts
+system.physmem.perBankRdBursts::11 20173 # Per bank write bursts
+system.physmem.perBankRdBursts::12 19634 # Per bank write bursts
+system.physmem.perBankRdBursts::13 20280 # Per bank write bursts
+system.physmem.perBankRdBursts::14 19577 # Per bank write bursts
+system.physmem.perBankRdBursts::15 20528 # Per bank write bursts
+system.physmem.perBankWrBursts::0 4247 # Per bank write bursts
+system.physmem.perBankWrBursts::1 4105 # Per bank write bursts
+system.physmem.perBankWrBursts::2 4143 # Per bank write bursts
+system.physmem.perBankWrBursts::3 4151 # Per bank write bursts
+system.physmem.perBankWrBursts::4 4245 # Per bank write bursts
+system.physmem.perBankWrBursts::5 4232 # Per bank write bursts
+system.physmem.perBankWrBursts::6 4173 # Per bank write bursts
+system.physmem.perBankWrBursts::7 4096 # Per bank write bursts
+system.physmem.perBankWrBursts::8 4096 # Per bank write bursts
+system.physmem.perBankWrBursts::9 4095 # Per bank write bursts
+system.physmem.perBankWrBursts::10 4096 # Per bank write bursts
+system.physmem.perBankWrBursts::11 4097 # Per bank write bursts
+system.physmem.perBankWrBursts::12 4098 # Per bank write bursts
+system.physmem.perBankWrBursts::13 4096 # Per bank write bursts
system.physmem.perBankWrBursts::14 4096 # Per bank write bursts
-system.physmem.perBankWrBursts::15 4139 # Per bank write bursts
+system.physmem.perBankWrBursts::15 4153 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 297198223500 # Total gap between requests
+system.physmem.totGap 407883730500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 290424 # Read request sizes (log2)
+system.physmem.readPktSize::6 319089 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 66098 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 235690 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 49717 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 4573 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 81 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 20 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 66312 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 124916 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 114317 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 15700 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 7222 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 6886 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 7870 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 9271 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 8234 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 7181 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 4414 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 4114 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 2941 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 2294 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 1703 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 1093 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 644 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
@@ -144,48 +148,48 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 960 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 960 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 2419 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 4037 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 4096 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 4031 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 4034 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 4057 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 4045 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 4603 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 4179 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 4050 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 4477 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 4017 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 4022 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 4018 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 4048 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 4030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 595 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 627 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 958 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 1673 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 2329 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 2929 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 3407 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 3873 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 4352 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 4840 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 5216 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 5606 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 5620 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 5402 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 4546 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 4208 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 4070 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 4033 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 188 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 155 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 127 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 115 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 101 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 109 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 103 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 98 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 86 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 77 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 79 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 79 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 73 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 70 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 64 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::48 65 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::49 60 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::50 58 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::51 66 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::52 66 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::53 54 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::54 43 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::55 10 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::56 3 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
@@ -193,93 +197,122 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 106390 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 214.227653 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 137.234885 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 270.519636 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 42398 39.85% 39.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 42939 40.36% 80.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 9834 9.24% 89.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 319 0.30% 89.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 247 0.23% 89.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 237 0.22% 90.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 324 0.30% 90.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1664 1.56% 92.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 8428 7.92% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 106390 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 4009 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 48.488651 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::gmean 36.041584 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 505.320352 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 4006 99.93% 99.93% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.95% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2048-3071 1 0.02% 99.98% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::31744-32767 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 4009 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 4009 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.479421 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.458127 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.855088 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 3049 76.05% 76.05% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 1 0.02% 76.08% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 956 23.85% 99.93% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 3 0.07% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 4009 # Writes before turning the bus around for reads
-system.physmem.totQLat 3531270750 # Total ticks spent queuing
-system.physmem.totMemAccLat 8970345750 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 1450420000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 12173.27 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 138324 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 178.138053 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 128.082938 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 199.804046 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 55124 39.85% 39.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 58239 42.10% 81.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 14671 10.61% 92.56% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 966 0.70% 93.26% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 1420 1.03% 94.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 1368 0.99% 95.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1462 1.06% 96.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1224 0.88% 97.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 3850 2.78% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 138324 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 4017 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 67.829475 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::gmean 35.454654 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 482.917109 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-511 3981 99.10% 99.10% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::512-1023 15 0.37% 99.48% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-1535 5 0.12% 99.60% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1536-2047 4 0.10% 99.70% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2048-2559 3 0.07% 99.78% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2560-3071 2 0.05% 99.83% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3072-3583 1 0.02% 99.85% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::4608-5119 1 0.02% 99.88% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::5632-6143 1 0.02% 99.90% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::12288-12799 1 0.02% 99.93% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::13824-14335 2 0.05% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::15872-16383 1 0.02% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::total 4017 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 4017 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.484690 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.435555 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.421529 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 3367 83.82% 83.82% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 9 0.22% 84.04% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 437 10.88% 94.92% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 79 1.97% 96.89% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 37 0.92% 97.81% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 18 0.45% 98.26% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 15 0.37% 98.63% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 22 0.55% 99.18% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 13 0.32% 99.50% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 3 0.07% 99.58% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 6 0.15% 99.73% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::27 2 0.05% 99.78% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::28 3 0.07% 99.85% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::29 2 0.05% 99.90% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::30 1 0.02% 99.93% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::34 2 0.05% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::36 1 0.02% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 4017 # Writes before turning the bus around for reads
+system.physmem.totQLat 9958454882 # Total ticks spent queuing
+system.physmem.totMemAccLat 15935954882 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 1594000000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 31237.31 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 30923.27 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 62.47 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 14.23 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 62.54 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 14.23 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 49987.31 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 50.02 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 10.39 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 50.07 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 10.40 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 0.60 # Data bus utilization in percentage
-system.physmem.busUtilRead 0.49 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 0.11 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.01 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 28.82 # Average write queue length when enqueuing
-system.physmem.readRowHits 199840 # Number of row buffer hits during reads
-system.physmem.writeRowHits 49907 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 68.89 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 75.50 # Row buffer hit rate for writes
-system.physmem.avgGap 833604.16 # Average gap between requests
-system.physmem.pageHitRate 70.12 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 84430805250 # Time in different power states
-system.physmem.memoryStateTime::REF 9923940000 # Time in different power states
+system.physmem.busUtil 0.47 # Data bus utilization in percentage
+system.physmem.busUtilRead 0.39 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.08 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.59 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.53 # Average write queue length when enqueuing
+system.physmem.readRowHits 219908 # Number of row buffer hits during reads
+system.physmem.writeRowHits 26785 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 68.98 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 40.43 # Row buffer hit rate for writes
+system.physmem.avgGap 1058335.94 # Average gap between requests
+system.physmem.pageHitRate 64.07 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 155274651966 # Time in different power states
+system.physmem.memoryStateTime::REF 13620100000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 202838904750 # Time in different power states
+system.physmem.memoryStateTime::ACT 238988228034 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 76774820 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 224345 # Transaction distribution
-system.membus.trans_dist::ReadResp 224344 # Transaction distribution
-system.membus.trans_dist::Writeback 66098 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 2334 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 2334 # Transaction distribution
-system.membus.trans_dist::ReadExReq 66079 # Transaction distribution
-system.membus.trans_dist::ReadExResp 66079 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 651613 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 651613 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22817344 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 22817344 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 22817344 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 1003041500 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 0.3 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2737822416 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 0.9 # Layer utilization (%)
+system.membus.trans_dist::ReadReq 317731 # Transaction distribution
+system.membus.trans_dist::ReadResp 317731 # Transaction distribution
+system.membus.trans_dist::Writeback 66312 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 19 # Transaction distribution
+system.membus.trans_dist::UpgradeResp 19 # Transaction distribution
+system.membus.trans_dist::ReadExReq 1358 # Transaction distribution
+system.membus.trans_dist::ReadExResp 1358 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 704528 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 704528 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 24665664 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 24665664 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 385420 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 385420 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 385420 # Request fanout histogram
+system.membus.reqLayer0.occupancy 968060850 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 0.2 # Layer utilization (%)
+system.membus.respLayer1.occupancy 2930140600 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 0.7 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 271863224 # Number of BP lookups
-system.cpu.branchPred.condPredicted 178425431 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 15415799 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 186524109 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 146250524 # Number of BTB hits
+system.cpu.branchPred.lookups 233961455 # Number of BP lookups
+system.cpu.branchPred.condPredicted 161822903 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 15515021 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 121571694 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 108258179 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 78.408376 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 34625446 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 1929978 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 89.048836 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 25034450 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 1300530 # Number of incorrect RAS predictions.
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
@@ -365,238 +398,234 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 673 # Number of system calls
-system.cpu.numCycles 594396552 # number of cpu cycles simulated
+system.cpu.numCycles 815767570 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 217387549 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 1367579713 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 271863224 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 180875970 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 338099313 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 30904558 # Number of cycles fetch has spent squashing
-system.cpu.fetch.MiscStallCycles 628206 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 6076291 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 107 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 207850438 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 5507154 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 577643745 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.955013 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.177882 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 84062545 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 1200075863 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 233961455 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 133292629 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 716015819 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 31064710 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 216 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 31 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 1031 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 370072724 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 652087 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 815611997 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.839157 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 1.161407 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 246926096 42.75% 42.75% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 22334065 3.87% 46.61% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 58641984 10.15% 56.77% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 13805206 2.39% 59.16% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 49967679 8.65% 67.81% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 26102781 4.52% 72.32% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 32011884 5.54% 77.87% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 19377139 3.35% 81.22% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 108476911 18.78% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 134572174 16.50% 16.50% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 222502254 27.28% 43.78% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 98076609 12.02% 55.80% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 360460960 44.20% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 577643745 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.457377 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.300787 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 170543616 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 112383913 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 256390493 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 22882666 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 15443057 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 30474424 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 9349 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 1602087744 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 25664 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 15443057 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 180102309 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 80879107 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 304937 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 269061579 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 31852756 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 1553633601 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 27722 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 3084329 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 23262068 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 5400130 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 1588085164 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 7592228001 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 1750427089 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 56767331 # Number of floating rename lookups
+system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::total 815611997 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.286799 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.471100 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 119967047 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 156830594 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 484662032 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 38633655 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 15518669 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 25180757 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 13832 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 1248142745 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 39968083 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 15518669 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 176978211 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 77349013 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 209115 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 464956606 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 80600383 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 1190653187 # Number of instructions processed by rename
+system.cpu.rename.SquashedInsts 25546667 # Number of squashed instructions processed by rename
+system.cpu.rename.ROBFullEvents 24946830 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 2267986 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 40254462 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 1692453 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 1225396135 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 5812466885 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 1358185264 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 40876472 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 874778230 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 713306934 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 13108 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 10964 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 53001201 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 494421032 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 283375622 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 38186333 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 81232307 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 1474584555 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 16256 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 1149612413 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 2320605 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 685767226 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 1987453954 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 4102 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 577643745 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.990175 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.969584 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 350617905 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 7272 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 7264 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 108149104 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 366119032 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 236098756 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 1753479 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 5371728 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 1168565166 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 12360 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 1017100859 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 18396242 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 379746204 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 1032205063 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 206 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 815611997 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.247040 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.084974 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 197611085 34.21% 34.21% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 85639840 14.83% 49.04% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 74707514 12.93% 61.97% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 82105787 14.21% 76.18% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 66954970 11.59% 87.77% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 40972938 7.09% 94.87% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 18446421 3.19% 98.06% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 4764432 0.82% 98.88% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 6440758 1.12% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 257903097 31.62% 31.62% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 228438073 28.01% 59.63% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 215325690 26.40% 86.03% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 97769150 11.99% 98.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 16175979 1.98% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 8 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 577643745 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 815611997 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 853039 1.90% 1.90% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 10574 0.02% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 1.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 27015778 60.17% 62.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 17022674 37.91% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 64512923 19.13% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 18147 0.01% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 19.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 636889 0.19% 19.32% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 19.32% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 19.32% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 19.32% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 19.32% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 19.32% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 155504488 46.10% 65.42% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 116641749 34.58% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 506618209 44.07% 44.07% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 5850863 0.51% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 44.58% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 1274977 0.11% 44.69% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 44.69% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 3188014 0.28% 44.97% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 2550893 0.22% 45.19% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 45.19% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 11539273 1.00% 46.19% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 46.19% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 46.19% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 46.19% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 402298542 34.99% 81.19% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 216291642 18.81% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 456383765 44.87% 44.87% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 5195693 0.51% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 45.38% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 637528 0.06% 45.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 45.44% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 3187675 0.31% 45.76% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 2550151 0.25% 46.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 1 0.00% 46.01% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 11478998 1.13% 47.14% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.14% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 47.14% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.14% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 322094029 31.67% 78.81% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 215573019 21.19% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 1149612413 # Type of FU issued
-system.cpu.iq.rate 1.934083 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 44902065 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.039058 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 2861318586 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 2106127825 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 1031796042 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 62772655 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 54292666 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 30270248 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 1162493023 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 32021455 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 23570591 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 1017100859 # Type of FU issued
+system.cpu.iq.rate 1.246802 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 337314196 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.331643 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 3143647062 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 1504776491 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 934274751 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 61877091 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 43565761 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 26152451 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 1320604680 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 33810375 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 9960281 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 242180094 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 1210 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 685580 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 154395126 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 113878094 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 1252 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 18526 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 107118260 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 29018041 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 192 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 2065804 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 23979 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 15443057 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 78194989 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 1280631 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 1475233939 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 214769 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 494421032 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 283375622 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 10516 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 630754 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 23941 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 685580 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 16670086 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 506202 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 17176288 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 1116354859 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 386341523 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 33257554 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 15518669 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 35328826 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 675397 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 1168583078 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 366119032 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 236098756 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 6620 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 121 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 678981 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 18526 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 15437712 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 3784771 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 19222483 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 974757504 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 303300667 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 42343355 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 633128 # number of nop insts executed
-system.cpu.iew.exec_refs 593821006 # number of memory reference insts executed
-system.cpu.iew.exec_branches 162537737 # Number of branches executed
-system.cpu.iew.exec_stores 207479483 # Number of stores executed
-system.cpu.iew.exec_rate 1.878131 # Inst execution rate
-system.cpu.iew.wb_sent 1074811517 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 1062066290 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 606518919 # num instructions producing a value
-system.cpu.iew.wb_consumers 1092664472 # num instructions consuming a value
+system.cpu.iew.exec_nop 5552 # number of nop insts executed
+system.cpu.iew.exec_refs 497757295 # number of memory reference insts executed
+system.cpu.iew.exec_branches 150614518 # Number of branches executed
+system.cpu.iew.exec_stores 194456628 # Number of stores executed
+system.cpu.iew.exec_rate 1.194896 # Inst execution rate
+system.cpu.iew.wb_sent 963726633 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 960427202 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 536683301 # num instructions producing a value
+system.cpu.iew.wb_consumers 893293358 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.786798 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.555082 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.177329 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.600792 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 686508704 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 357423726 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 12154 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 15406577 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 485351634 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.625069 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.327523 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 15501335 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 764789514 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.031303 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.790973 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 210489753 43.37% 43.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 125850152 25.93% 69.30% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 47800480 9.85% 79.15% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 20690881 4.26% 83.41% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 22810841 4.70% 88.11% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 8150144 1.68% 89.79% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 8105919 1.67% 91.46% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 7050996 1.45% 92.91% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 34402468 7.09% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 428726988 56.06% 56.06% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 171833427 22.47% 78.53% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 73566428 9.62% 88.15% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 31619643 4.13% 92.28% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 7902471 1.03% 93.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 14889027 1.95% 95.26% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 7271717 0.95% 96.21% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 6618968 0.87% 97.08% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 22360845 2.92% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 485351634 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 764789514 # Number of insts commited each cycle
system.cpu.commit.committedInsts 640654410 # Number of instructions committed
system.cpu.commit.committedOps 788730069 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -642,462 +671,507 @@ system.cpu.commit.op_class_0::MemWrite 128980496 16.35% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 788730069 # Class of committed instruction
-system.cpu.commit.bw_lim_events 34402468 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 22360845 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 1926179188 # The number of ROB reads
-system.cpu.rob.rob_writes 3042778169 # The number of ROB writes
-system.cpu.timesIdled 159779 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 16752807 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 1888573713 # The number of ROB reads
+system.cpu.rob.rob_writes 2343133825 # The number of ROB writes
+system.cpu.timesIdled 646395 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 155573 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 640649298 # Number of Instructions Simulated
system.cpu.committedOps 788724957 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.927803 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.927803 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.077815 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.077815 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 1132703521 # number of integer regfile reads
-system.cpu.int_regfile_writes 646986163 # number of integer regfile writes
-system.cpu.fp_regfile_reads 37276202 # number of floating regfile reads
-system.cpu.fp_regfile_writes 27223952 # number of floating regfile writes
-system.cpu.cc_regfile_reads 4371075707 # number of cc regfile reads
-system.cpu.cc_regfile_writes 413227106 # number of cc regfile writes
-system.cpu.misc_regfile_reads 814254354 # number of misc regfile reads
+system.cpu.cpi 1.273345 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 1.273345 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.785333 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.785333 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 995802638 # number of integer regfile reads
+system.cpu.int_regfile_writes 567917186 # number of integer regfile writes
+system.cpu.fp_regfile_reads 31889847 # number of floating regfile reads
+system.cpu.fp_regfile_writes 22959506 # number of floating regfile writes
+system.cpu.cc_regfile_reads 3794452598 # number of cc regfile reads
+system.cpu.cc_regfile_writes 384905504 # number of cc regfile writes
+system.cpu.misc_regfile_reads 715806131 # number of misc regfile reads
system.cpu.misc_regfile_writes 6386808 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 191669699 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 729385 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 729383 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 91367 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeReq 2337 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeResp 2337 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 69311 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 69311 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 26757 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1664338 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 1691095 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 781440 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 56032960 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 56814400 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 56814400 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 149504 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 537567000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 22218748 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 1220548813 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 0.4 # Layer utilization (%)
-system.cpu.icache.tags.replacements 10545 # number of replacements
-system.cpu.icache.tags.tagsinuse 1626.781544 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 207828971 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 12209 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 17022.603899 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1626.781544 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.794327 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.794327 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 1664 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 47 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 67 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2 1 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 1549 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.812500 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 415715422 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 415715422 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 207833630 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 207833630 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 207833630 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 207833630 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 207833630 # number of overall hits
-system.cpu.icache.overall_hits::total 207833630 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 16808 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 16808 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 16808 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 16808 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 16808 # number of overall misses
-system.cpu.icache.overall_misses::total 16808 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 373718245 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 373718245 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 373718245 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 373718245 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 373718245 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 373718245 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 207850438 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 207850438 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 207850438 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 207850438 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 207850438 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 207850438 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000081 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000081 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000081 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000081 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000081 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000081 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22234.545752 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 22234.545752 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 22234.545752 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 22234.545752 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 22234.545752 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 22234.545752 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 1690 # number of cycles access was blocked
+system.cpu.toL2Bus.trans_dist::ReadReq 7205652 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 7205652 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 735005 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::HardPFReq 9840757 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeReq 20 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeResp 20 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 720847 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 720847 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 10339627 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6248397 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 16588024 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 330867456 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 223467584 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 554335040 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 9840776 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 18503299 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 5.531838 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.498985 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::5 8662542 46.82% 46.82% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::6 9840757 53.18% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 18503299 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 5066671498 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 1.2 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 7754858551 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 1.9 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 4142472532 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 1.0 # Layer utilization (%)
+system.cpu.icache.tags.replacements 5169293 # number of replacements
+system.cpu.icache.tags.tagsinuse 510.870067 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 364901080 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 5169803 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 70.583169 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 199337500 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 510.870067 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.997793 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.997793 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 510 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 65 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 118 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 325 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.996094 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 745315243 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 745315243 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 364901109 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 364901109 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 364901109 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 364901109 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 364901109 # number of overall hits
+system.cpu.icache.overall_hits::total 364901109 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 5171601 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 5171601 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 5171601 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 5171601 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 5171601 # number of overall misses
+system.cpu.icache.overall_misses::total 5171601 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 41478755019 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 41478755019 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 41478755019 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 41478755019 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 41478755019 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 41478755019 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 370072710 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 370072710 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 370072710 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 370072710 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 370072710 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 370072710 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.013975 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.013975 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.013975 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.013975 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.013975 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.013975 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 8020.486310 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 8020.486310 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 8020.486310 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 8020.486310 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 8020.486310 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 8020.486310 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 17792 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 26 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 1782 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 65 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 9.984287 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2261 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 2261 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 2261 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 2261 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 2261 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 2261 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 14547 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 14547 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 14547 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 14547 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 14547 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 14547 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 287782750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 287782750 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 287782750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 287782750 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 287782750 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 287782750 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000070 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000070 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000070 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000070 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000070 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000070 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 19782.962123 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 19782.962123 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 19782.962123 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 19782.962123 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 19782.962123 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 19782.962123 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1778 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 1778 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 1778 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 1778 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 1778 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 1778 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 5169823 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 5169823 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 5169823 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 5169823 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 5169823 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 5169823 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 33703861415 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 33703861415 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 33703861415 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 33703861415 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 33703861415 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 33703861415 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.013970 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.013970 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.013970 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.013970 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.013970 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.013970 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 6519.345327 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 6519.345327 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 6519.345327 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 6519.345327 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 6519.345327 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 6519.345327 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 257640 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 32630.586328 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 527670 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 290385 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 1.817139 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 2747.858581 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 68.601052 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 29814.126695 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.083858 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002094 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.909855 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.995806 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 32745 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 87 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 153 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 496 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 4949 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 27060 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.999298 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 7480211 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 7480211 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 9862 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 492819 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 502681 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 91367 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 91367 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 3 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 3 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 3232 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 3232 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 9862 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 496051 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 505913 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 9862 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 496051 # number of overall hits
-system.cpu.l2cache.overall_hits::total 505913 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 2349 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 222019 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 224368 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 2334 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 2334 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 66079 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 66079 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 2349 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 288098 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 290447 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 2349 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 288098 # number of overall misses
-system.cpu.l2cache.overall_misses::total 290447 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 172220250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 16196026750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 16368247000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5137976250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 5137976250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 172220250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 21334003000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 21506223250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 172220250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 21334003000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 21506223250 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 12211 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 714838 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 727049 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 91367 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 91367 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2337 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 2337 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 69311 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 69311 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 12211 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 784149 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 796360 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 12211 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 784149 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 796360 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.192368 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.310586 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.308601 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.998716 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.998716 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.953370 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.953370 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.192368 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.367402 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.364718 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.192368 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.367402 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.364718 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 73316.411239 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 72948.832082 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 72952.680418 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 77755.054556 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 77755.054556 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73316.411239 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 74051.201327 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 74045.258687 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73316.411239 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 74051.201327 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 74045.258687 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_identified 42714534 # number of hwpf identified
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 332916 # number of hwpf that were already in mshr
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 32636070 # number of hwpf that were already in the cache
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 18709 # number of hwpf that were already in the prefetch queue
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 3827 # number of hwpf removed because MSHR allocated
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_issued 9723012 # number of hwpf issued
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_span_page 4810754 # number of hwpf spanning a virtual page
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
+system.cpu.l2cache.tags.replacements 302773 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 16364.911497 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 7827990 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 319143 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 24.528158 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 12938833000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 727.090986 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 49.045333 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 8487.644412 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 7101.130766 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.044378 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002993 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.518045 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.433419 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.998835 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1022 7180 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 9190 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::0 155 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::1 246 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::2 170 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::3 1499 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::4 5110 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 56 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 100 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 233 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 2000 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 6801 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1022 0.438232 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.560913 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 139624071 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 139624071 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 5168280 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 1928699 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 7096979 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 735005 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 735005 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 718110 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 718110 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 5168280 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 2646809 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7815089 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 5168280 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 2646809 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7815089 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 1524 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 107130 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 108654 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 19 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 19 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 2737 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 2737 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 1524 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 109867 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 111391 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 1524 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 109867 # number of overall misses
+system.cpu.l2cache.overall_misses::total 111391 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 107432161 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 7354763933 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 7462196094 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 174400348 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 174400348 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 107432161 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 7529164281 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 7636596442 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 107432161 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 7529164281 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 7636596442 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 5169804 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 2035829 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 7205633 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 735005 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 735005 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 20 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 20 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 720847 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 720847 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 5169804 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2756676 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 7926480 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 5169804 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2756676 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 7926480 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.000295 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.052622 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.015079 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.950000 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.950000 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.003797 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.003797 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.000295 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.039855 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.014053 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.000295 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.039855 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.014053 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70493.543963 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 68652.701699 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 68678.521674 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 63719.527950 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 63719.527950 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70493.543963 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 68529.806775 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 68556.673717 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70493.543963 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 68529.806775 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 68556.673717 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 126545 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 2364 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 53.530034 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 66098 # number of writebacks
-system.cpu.l2cache.writebacks::total 66098 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 2 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 21 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 23 # number of ReadReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 21 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 23 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 21 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 23 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2347 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 221998 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 224345 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2334 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 2334 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 66079 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 66079 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 2347 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 288077 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 290424 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 2347 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 288077 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 290424 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 142668750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 13415878250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 13558547000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 23342334 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 23342334 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4297620250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4297620250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 142668750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 17713498500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 17856167250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 142668750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 17713498500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 17856167250 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.192204 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.310557 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.308569 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.998716 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.998716 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.953370 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.953370 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.192204 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.367375 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.364689 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.192204 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.367375 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.364689 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 60787.707712 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60432.428445 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 60436.145223 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 65037.610285 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 65037.610285 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60787.707712 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61488.763421 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61483.097988 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60787.707712 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61488.763421 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61483.097988 # average overall mshr miss latency
+system.cpu.l2cache.writebacks::writebacks 66312 # number of writebacks
+system.cpu.l2cache.writebacks::total 66312 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 534 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 1182 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 1716 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 1379 # number of ReadExReq MSHR hits
+system.cpu.l2cache.ReadExReq_mshr_hits::total 1379 # number of ReadExReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 534 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 2561 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 3095 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 534 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 2561 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 3095 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 990 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 105948 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 106938 # number of ReadReq MSHR misses
+system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 9723012 # number of HardPFReq MSHR misses
+system.cpu.l2cache.HardPFReq_mshr_misses::total 9723012 # number of HardPFReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 19 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 19 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1358 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1358 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 990 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 107306 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 108296 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 990 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 107306 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 9723012 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 9831308 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 71873499 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 6404181248 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 6476054747 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 19431970184 # number of HardPFReq MSHR miss cycles
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 19431970184 # number of HardPFReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 143518 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 143518 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 92793756 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 92793756 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 71873499 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 6496975004 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 6568848503 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 71873499 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 6496975004 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 19431970184 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 26000818687 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.000191 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.052042 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.014841 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
+system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.950000 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.950000 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.001884 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.001884 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.000191 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.038926 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.013663 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.000191 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.038926 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 1.240312 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 72599.493939 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60446.457205 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 60558.966382 # average ReadReq mshr miss latency
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 1998.554582 # average HardPFReq mshr miss latency
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 1998.554582 # average HardPFReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 7553.578947 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 7553.578947 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 68331.189985 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 68331.189985 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 72599.493939 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60546.241627 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 60656.427781 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 72599.493939 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60546.241627 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 1998.554582 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 2644.695771 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 780052 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4092.850454 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 456274938 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 784148 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 581.873496 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 340792000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4092.850454 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.999231 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.999231 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 47 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 258 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 976 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::3 2364 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::4 451 # Occupied blocks per task id
+system.cpu.dcache.tags.replacements 2756164 # number of replacements
+system.cpu.dcache.tags.tagsinuse 511.948880 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 414248795 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 2756676 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 150.271122 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 207459500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 511.948880 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999900 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.999900 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 49 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 220 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 187 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 56 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 918547346 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 918547346 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 328318489 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 328318489 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 127934774 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 127934774 # number of WriteReq hits
-system.cpu.dcache.SoftPFReq_hits::cpu.data 3905 # number of SoftPFReq hits
-system.cpu.dcache.SoftPFReq_hits::total 3905 # number of SoftPFReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 5745 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 5745 # number of LoadLockedReq hits
+system.cpu.dcache.tags.tag_accesses 839347154 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 839347154 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 286297439 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 286297439 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 127936631 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 127936631 # number of WriteReq hits
+system.cpu.dcache.SoftPFReq_hits::cpu.data 3157 # number of SoftPFReq hits
+system.cpu.dcache.SoftPFReq_hits::total 3157 # number of SoftPFReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 5737 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 5737 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 5739 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 5739 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 456253263 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 456253263 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 456257168 # number of overall hits
-system.cpu.dcache.overall_hits::total 456257168 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1596085 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1596085 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1016703 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1016703 # number of WriteReq misses
-system.cpu.dcache.SoftPFReq_misses::cpu.data 156 # number of SoftPFReq misses
-system.cpu.dcache.SoftPFReq_misses::total 156 # number of SoftPFReq misses
+system.cpu.dcache.demand_hits::cpu.data 414234070 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 414234070 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 414237227 # number of overall hits
+system.cpu.dcache.overall_hits::total 414237227 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 3031039 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 3031039 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1014846 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1014846 # number of WriteReq misses
+system.cpu.dcache.SoftPFReq_misses::cpu.data 648 # number of SoftPFReq misses
+system.cpu.dcache.SoftPFReq_misses::total 648 # number of SoftPFReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 3 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 3 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 2612788 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2612788 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2612944 # number of overall misses
-system.cpu.dcache.overall_misses::total 2612944 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 65672832321 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 65672832321 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 69021730126 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 69021730126 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 224500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 224500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 134694562447 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 134694562447 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 134694562447 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 134694562447 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 329914574 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 329914574 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 4045885 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 4045885 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 4046533 # number of overall misses
+system.cpu.dcache.overall_misses::total 4046533 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 33719933619 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 33719933619 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 9704111685 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 9704111685 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 169500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 169500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 43424045304 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 43424045304 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 43424045304 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 43424045304 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 289328478 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 289328478 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 128951477 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 128951477 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::cpu.data 4061 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::total 4061 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5748 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 5748 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::cpu.data 3805 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::total 3805 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5740 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 5740 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 5739 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 5739 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 458866051 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 458866051 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 458870112 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 458870112 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.004838 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.004838 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.007884 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.007884 # miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.038414 # miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::total 0.038414 # miss rate for SoftPFReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000522 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000522 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.005694 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.005694 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.005694 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.005694 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 41146.199808 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 41146.199808 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 67887.800199 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 67887.800199 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 74833.333333 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 74833.333333 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 51552.044195 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 51552.044195 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 51548.966395 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 51548.966395 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 3326 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 660 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 72 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 8 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 46.194444 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 82.500000 # average number of cycles each access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 418279955 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 418279955 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 418283760 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 418283760 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.010476 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.010476 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.007870 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.007870 # miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.170302 # miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::total 0.170302 # miss rate for SoftPFReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000523 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000523 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.009673 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.009673 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.009674 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.009674 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11124.876196 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 11124.876196 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 9562.151977 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 9562.151977 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 56500 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 56500 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 10732.891643 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 10732.891643 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 10731.172909 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 10731.172909 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 23 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 339239 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 5513 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 11.500000 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 61.534373 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 91367 # number of writebacks
-system.cpu.dcache.writebacks::total 91367 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 881385 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 881385 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 945064 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 945064 # number of WriteReq MSHR hits
+system.cpu.dcache.writebacks::writebacks 735005 # number of writebacks
+system.cpu.dcache.writebacks::total 735005 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 995853 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 995853 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 293979 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 293979 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 3 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 3 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 1826449 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 1826449 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 1826449 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 1826449 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 714700 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 714700 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 71639 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 71639 # number of WriteReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 147 # number of SoftPFReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::total 147 # number of SoftPFReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 786339 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 786339 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 786486 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 786486 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 21837733771 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 21837733771 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5293200916 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 5293200916 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 2189000 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 2189000 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 27130934687 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 27130934687 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 27133123687 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 27133123687 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002166 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002166 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000556 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000556 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.036198 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.036198 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.001714 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.001714 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.001714 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.001714 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 30555.105318 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 30555.105318 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 73887.141306 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 73887.141306 # average WriteReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 14891.156463 # average SoftPFReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 14891.156463 # average SoftPFReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 34502.847610 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 34502.847610 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 34499.182041 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 34499.182041 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_hits::cpu.data 1289832 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1289832 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1289832 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1289832 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 2035186 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 2035186 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 720867 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 720867 # number of WriteReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 643 # number of SoftPFReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::total 643 # number of SoftPFReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 2756053 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2756053 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2756696 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2756696 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 20990186992 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 20990186992 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5237168826 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5237168826 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 5228000 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 5228000 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 26227355818 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 26227355818 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 26232583818 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 26232583818 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.007034 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.007034 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005590 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005590 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.168988 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.168988 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006589 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.006589 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006590 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.006590 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 10313.645530 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 10313.645530 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 7265.097204 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 7265.097204 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 8130.637636 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 8130.637636 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 9516.274113 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 9516.274113 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 9515.950913 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 9515.950913 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/40.perlbmk/ref/arm/linux/simple-atomic/stats.txt b/tests/long/se/40.perlbmk/ref/arm/linux/simple-atomic/stats.txt
index a6a0dd3a8..ffaf59dc8 100644
--- a/tests/long/se/40.perlbmk/ref/arm/linux/simple-atomic/stats.txt
+++ b/tests/long/se/40.perlbmk/ref/arm/linux/simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.395727 # Nu
sim_ticks 395726778000 # Number of ticks simulated
final_tick 395726778000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 935276 # Simulator instruction rate (inst/s)
-host_op_rate 1151448 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 577711928 # Simulator tick rate (ticks/s)
-host_mem_usage 250216 # Number of bytes of host memory used
-host_seconds 684.99 # Real time elapsed on the host
+host_inst_rate 1695212 # Simulator instruction rate (inst/s)
+host_op_rate 2087030 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1047118075 # Simulator tick rate (ticks/s)
+host_mem_usage 304696 # Number of bytes of host memory used
+host_seconds 377.92 # Real time elapsed on the host
sim_insts 640654410 # Number of instructions simulated
sim_ops 788730069 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -35,9 +35,36 @@ system.physmem.bw_write::total 1322421029 # Wr
system.physmem.bw_total::cpu.inst 6503253596 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 4215120183 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 10718373779 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 10718373779 # Throughput (bytes/s)
-system.membus.data_through_bus 4241547521 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.trans_dist::ReadReq 893703777 # Transaction distribution
+system.membus.trans_dist::ReadResp 893709516 # Transaction distribution
+system.membus.trans_dist::WriteReq 128951477 # Transaction distribution
+system.membus.trans_dist::WriteResp 128951477 # Transaction distribution
+system.membus.trans_dist::SoftPFReq 3620 # Transaction distribution
+system.membus.trans_dist::SoftPFResp 3620 # Transaction distribution
+system.membus.trans_dist::LoadLockedReq 5739 # Transaction distribution
+system.membus.trans_dist::StoreCondReq 5739 # Transaction distribution
+system.membus.trans_dist::StoreCondResp 5739 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 1286755796 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 758584908 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 2045340704 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 2573511592 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 1668035929 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 4241547521 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 1022670352 # Request fanout histogram
+system.membus.snoop_fanout::mean 4.629116 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.483042 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::4 379292454 37.09% 37.09% # Request fanout histogram
+system.membus.snoop_fanout::5 643377898 62.91% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 4 # Request fanout histogram
+system.membus.snoop_fanout::max_value 5 # Request fanout histogram
+system.membus.snoop_fanout::total 1022670352 # Request fanout histogram
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
diff --git a/tests/long/se/40.perlbmk/ref/arm/linux/simple-timing/stats.txt b/tests/long/se/40.perlbmk/ref/arm/linux/simple-timing/stats.txt
index d4c7242b6..6d64061d2 100644
--- a/tests/long/se/40.perlbmk/ref/arm/linux/simple-timing/stats.txt
+++ b/tests/long/se/40.perlbmk/ref/arm/linux/simple-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 1.043695 # Nu
sim_ticks 1043695084000 # Number of ticks simulated
final_tick 1043695084000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 520727 # Simulator instruction rate (inst/s)
-host_op_rate 639745 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 850028397 # Simulator tick rate (ticks/s)
-host_mem_usage 259968 # Number of bytes of host memory used
-host_seconds 1227.84 # Real time elapsed on the host
+host_inst_rate 974812 # Simulator instruction rate (inst/s)
+host_op_rate 1197616 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1591272225 # Simulator tick rate (ticks/s)
+host_mem_usage 314196 # Number of bytes of host memory used
+host_seconds 655.89 # Real time elapsed on the host
sim_insts 639366786 # Number of instructions simulated
sim_ops 785501034 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -36,7 +36,6 @@ system.physmem.bw_total::writebacks 4053168 # To
system.physmem.bw_total::cpu.inst 108537 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 17656774 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 21818480 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 21818480 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 223619 # Transaction distribution
system.membus.trans_dist::ReadResp 223619 # Transaction distribution
system.membus.trans_dist::Writeback 66098 # Transaction distribution
@@ -44,10 +43,19 @@ system.membus.trans_dist::ReadExReq 66093 # Tr
system.membus.trans_dist::ReadExResp 66093 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 645522 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 645522 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22771840 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 22771840 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 22771840 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 22771840 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 22771840 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 355811 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 355811 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 355811 # Request fanout histogram
system.membus.reqLayer0.occupancy 884977500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.1 # Layer utilization (%)
system.membus.respLayer1.occupancy 2607766500 # Layer occupancy (ticks)
@@ -569,7 +577,6 @@ system.cpu.dcache.demand_avg_mshr_miss_latency::total 26465.120978
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26462.479959 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 26462.479959 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 54201945 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 723027 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 723027 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 91561 # Transaction distribution
@@ -578,11 +585,25 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 69323 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 20416 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1655845 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 1676261 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 653312 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55916992 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 56570304 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 56570304 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 653312 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 55916992 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 56570304 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 883911 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::5 883911 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 883911 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 533516500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 15312000 # Layer occupancy (ticks)