summaryrefslogtreecommitdiff
path: root/tests/long/se/50.vortex/ref/alpha/tru64
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2016-04-09 12:13:40 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2016-04-09 12:13:40 -0400
commitd9193d1b2039739ef4fb264c742d37f9803817e5 (patch)
tree7904829173102a8d8f654873d5cefb790e148298 /tests/long/se/50.vortex/ref/alpha/tru64
parent1d61224a8ba60a2c8cb06e9877b7e548d47bb99a (diff)
downloadgem5-d9193d1b2039739ef4fb264c742d37f9803817e5.tar.xz
stats: Match current behaviour
Small changes to the branch predictor and BTB caused stats changes throughout.
Diffstat (limited to 'tests/long/se/50.vortex/ref/alpha/tru64')
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt1105
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt1480
2 files changed, 1314 insertions, 1271 deletions
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
index 2126b1202..7a3a9c70d 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
@@ -1,105 +1,105 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.059474 # Number of seconds simulated
-sim_ticks 59473862000 # Number of ticks simulated
-final_tick 59473862000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.059447 # Number of seconds simulated
+sim_ticks 59447065000 # Number of ticks simulated
+final_tick 59447065000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 330532 # Simulator instruction rate (inst/s)
-host_op_rate 330532 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 222279677 # Simulator tick rate (ticks/s)
-host_mem_usage 308876 # Number of bytes of host memory used
-host_seconds 267.56 # Real time elapsed on the host
+host_inst_rate 412945 # Simulator instruction rate (inst/s)
+host_op_rate 412945 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 277576735 # Simulator tick rate (ticks/s)
+host_mem_usage 261724 # Number of bytes of host memory used
+host_seconds 214.16 # Real time elapsed on the host
sim_insts 88438073 # Number of instructions simulated
sim_ops 88438073 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 432448 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 10149376 # Number of bytes read from this memory
-system.physmem.bytes_read::total 10581824 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 432448 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 432448 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7325760 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7325760 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 6757 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 158584 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 165341 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 114465 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 114465 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 7271228 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 170652715 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 177923942 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 7271228 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 7271228 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 123176127 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 123176127 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 123176127 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 7271228 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 170652715 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 301100070 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 165341 # Number of read requests accepted
-system.physmem.writeReqs 114465 # Number of write requests accepted
-system.physmem.readBursts 165341 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 114465 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 10581376 # Total number of bytes read from DRAM
+system.physmem.bytes_read::cpu.inst 432832 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 10149568 # Number of bytes read from this memory
+system.physmem.bytes_read::total 10582400 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 432832 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 432832 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7326016 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7326016 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 6763 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 158587 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 165350 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 114469 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 114469 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 7280965 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 170732870 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 178013835 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 7280965 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 7280965 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 123235958 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 123235958 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 123235958 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 7280965 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 170732870 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 301249793 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 165350 # Number of read requests accepted
+system.physmem.writeReqs 114469 # Number of write requests accepted
+system.physmem.readBursts 165350 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 114469 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 10581952 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 448 # Total number of bytes read from write queue
-system.physmem.bytesWritten 7323904 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 10581824 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 7325760 # Total written bytes from the system interface side
+system.physmem.bytesWritten 7323968 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 10582400 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 7326016 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 7 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 10312 # Per bank write bursts
-system.physmem.perBankRdBursts::1 10359 # Per bank write bursts
+system.physmem.perBankRdBursts::0 10315 # Per bank write bursts
+system.physmem.perBankRdBursts::1 10360 # Per bank write bursts
system.physmem.perBankRdBursts::2 10206 # Per bank write bursts
system.physmem.perBankRdBursts::3 10057 # Per bank write bursts
system.physmem.perBankRdBursts::4 10348 # Per bank write bursts
-system.physmem.perBankRdBursts::5 10339 # Per bank write bursts
-system.physmem.perBankRdBursts::6 9776 # Per bank write bursts
+system.physmem.perBankRdBursts::5 10343 # Per bank write bursts
+system.physmem.perBankRdBursts::6 9775 # Per bank write bursts
system.physmem.perBankRdBursts::7 10207 # Per bank write bursts
-system.physmem.perBankRdBursts::8 10534 # Per bank write bursts
-system.physmem.perBankRdBursts::9 10607 # Per bank write bursts
-system.physmem.perBankRdBursts::10 10498 # Per bank write bursts
+system.physmem.perBankRdBursts::8 10536 # Per bank write bursts
+system.physmem.perBankRdBursts::9 10606 # Per bank write bursts
+system.physmem.perBankRdBursts::10 10500 # Per bank write bursts
system.physmem.perBankRdBursts::11 10228 # Per bank write bursts
-system.physmem.perBankRdBursts::12 10274 # Per bank write bursts
-system.physmem.perBankRdBursts::13 10561 # Per bank write bursts
-system.physmem.perBankRdBursts::14 10464 # Per bank write bursts
-system.physmem.perBankRdBursts::15 10564 # Per bank write bursts
+system.physmem.perBankRdBursts::12 10273 # Per bank write bursts
+system.physmem.perBankRdBursts::13 10559 # Per bank write bursts
+system.physmem.perBankRdBursts::14 10465 # Per bank write bursts
+system.physmem.perBankRdBursts::15 10565 # Per bank write bursts
system.physmem.perBankWrBursts::0 7163 # Per bank write bursts
system.physmem.perBankWrBursts::1 7274 # Per bank write bursts
system.physmem.perBankWrBursts::2 7296 # Per bank write bursts
system.physmem.perBankWrBursts::3 7002 # Per bank write bursts
system.physmem.perBankWrBursts::4 7127 # Per bank write bursts
-system.physmem.perBankWrBursts::5 7187 # Per bank write bursts
+system.physmem.perBankWrBursts::5 7186 # Per bank write bursts
system.physmem.perBankWrBursts::6 6833 # Per bank write bursts
system.physmem.perBankWrBursts::7 7099 # Per bank write bursts
-system.physmem.perBankWrBursts::8 7225 # Per bank write bursts
-system.physmem.perBankWrBursts::9 7000 # Per bank write bursts
-system.physmem.perBankWrBursts::10 7115 # Per bank write bursts
+system.physmem.perBankWrBursts::8 7226 # Per bank write bursts
+system.physmem.perBankWrBursts::9 6999 # Per bank write bursts
+system.physmem.perBankWrBursts::10 7117 # Per bank write bursts
system.physmem.perBankWrBursts::11 7034 # Per bank write bursts
system.physmem.perBankWrBursts::12 6992 # Per bank write bursts
system.physmem.perBankWrBursts::13 7299 # Per bank write bursts
-system.physmem.perBankWrBursts::14 7308 # Per bank write bursts
-system.physmem.perBankWrBursts::15 7482 # Per bank write bursts
+system.physmem.perBankWrBursts::14 7307 # Per bank write bursts
+system.physmem.perBankWrBursts::15 7483 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 59473838000 # Total gap between requests
+system.physmem.totGap 59447041000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 165341 # Read request sizes (log2)
+system.physmem.readPktSize::6 165350 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 114465 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 163748 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1560 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 26 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 114469 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 163735 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1580 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 28 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
@@ -144,29 +144,29 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 772 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 786 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 6204 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 7009 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 7043 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 7065 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 7061 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 7072 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 7067 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 7070 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 7119 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 7112 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 7212 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 7227 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 7132 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 7341 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 7097 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 7041 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 13 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 4 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 750 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 772 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 6187 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 7002 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 7044 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 7073 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 7064 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 7070 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 7073 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 7076 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 7124 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 7113 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 7242 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 7218 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 7141 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 7356 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 7098 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 7043 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
@@ -193,120 +193,126 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 54714 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 327.237051 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 194.297949 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 330.344141 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 19597 35.82% 35.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 11811 21.59% 57.40% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 5572 10.18% 67.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 3684 6.73% 74.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2893 5.29% 79.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2049 3.74% 83.35% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1621 2.96% 86.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1502 2.75% 89.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 5985 10.94% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 54714 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 7041 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 23.479761 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 336.363256 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 7038 99.96% 99.96% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 54692 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 327.365172 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 194.328231 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 330.549756 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 19615 35.86% 35.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 11787 21.55% 57.42% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 5586 10.21% 67.63% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 3666 6.70% 74.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2860 5.23% 79.56% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2087 3.82% 83.38% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1603 2.93% 86.31% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1458 2.67% 88.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 6030 11.03% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 54692 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 7042 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 23.476853 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 336.379045 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 7039 99.96% 99.96% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1024-2047 2 0.03% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::27648-28671 1 0.01% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 7041 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 7041 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.252805 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.237164 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.745060 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 6251 88.78% 88.78% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 16 0.23% 89.01% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 606 8.61% 97.61% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 134 1.90% 99.52% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 28 0.40% 99.91% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 4 0.06% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24 1 0.01% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::26 1 0.01% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 7041 # Writes before turning the bus around for reads
-system.physmem.totQLat 1980163000 # Total ticks spent queuing
-system.physmem.totMemAccLat 5080175500 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 826670000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 11976.74 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 7042 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 7042 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.250639 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.234557 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 0.758479 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 6275 89.11% 89.11% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 11 0.16% 89.26% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 574 8.15% 97.42% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 150 2.13% 99.55% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 18 0.26% 99.80% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 9 0.13% 99.93% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 2 0.03% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 1 0.01% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 1 0.01% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::27 1 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 7042 # Writes before turning the bus around for reads
+system.physmem.totQLat 1988923000 # Total ticks spent queuing
+system.physmem.totMemAccLat 5089104250 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 826715000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 12029.07 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 30726.74 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 177.92 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 123.14 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 177.92 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 123.18 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 30779.07 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 178.01 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 123.20 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 178.01 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 123.24 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 2.35 # Data bus utilization in percentage
system.physmem.busUtilRead 1.39 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.96 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.01 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 23.98 # Average write queue length when enqueuing
-system.physmem.readRowHits 143867 # Number of row buffer hits during reads
-system.physmem.writeRowHits 81182 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 87.02 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 70.92 # Row buffer hit rate for writes
-system.physmem.avgGap 212553.83 # Average gap between requests
-system.physmem.pageHitRate 80.43 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 199175760 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 108677250 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 636448800 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 369204480 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 3884381280 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 12421725570 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 24786732000 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 42406345140 # Total energy per rank (pJ)
-system.physmem_0.averagePower 713.051581 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 41087166750 # Time in different power states
-system.physmem_0.memoryStateTime::REF 1985880000 # Time in different power states
+system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 23.77 # Average write queue length when enqueuing
+system.physmem.readRowHits 143858 # Number of row buffer hits during reads
+system.physmem.writeRowHits 81218 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 87.01 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 70.95 # Row buffer hit rate for writes
+system.physmem.avgGap 212448.19 # Average gap between requests
+system.physmem.pageHitRate 80.44 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 199274040 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 108730875 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 636347400 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 369068400 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 3882347040 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 12411408285 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 24777095250 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 42384271290 # Total energy per rank (pJ)
+system.physmem_0.averagePower 713.053838 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 41070575000 # Time in different power states
+system.physmem_0.memoryStateTime::REF 1984840000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 16398707250 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 16385091250 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 214341120 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 116952000 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 652938000 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 372237120 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 3884381280 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 13062187260 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 24224923500 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 42527960280 # Total energy per rank (pJ)
-system.physmem_1.averagePower 715.096508 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 40147172500 # Time in different power states
-system.physmem_1.memoryStateTime::REF 1985880000 # Time in different power states
+system.physmem_1.actEnergy 213940440 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 116733375 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 652860000 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 372152880 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 3882347040 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 13085746785 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 24185582250 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 42509362770 # Total energy per rank (pJ)
+system.physmem_1.averagePower 715.158080 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 40083292000 # Time in different power states
+system.physmem_1.memoryStateTime::REF 1984840000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 17338598750 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 17372590500 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 14666171 # Number of BP lookups
-system.cpu.branchPred.condPredicted 9489023 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 386095 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 9897790 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 6385525 # Number of BTB hits
+system.cpu.branchPred.lookups 14660042 # Number of BP lookups
+system.cpu.branchPred.condPredicted 9484785 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 381684 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 9866507 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 6346497 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 64.514654 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1708105 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 84877 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 64.323646 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1708762 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 84355 # Number of incorrect RAS predictions.
+system.cpu.branchPred.indirectLookups 37443 # Number of indirect predictor lookups.
+system.cpu.branchPred.indirectHits 31778 # Number of indirect target hits.
+system.cpu.branchPred.indirectMisses 5665 # Number of indirect misses.
+system.cpu.branchPredindirectMispredicted 7605 # Number of mispredicted indirect branches.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 20569903 # DTB read hits
-system.cpu.dtb.read_misses 97320 # DTB read misses
-system.cpu.dtb.read_acv 10 # DTB read access violations
-system.cpu.dtb.read_accesses 20667223 # DTB read accesses
-system.cpu.dtb.write_hits 14665328 # DTB write hits
-system.cpu.dtb.write_misses 9407 # DTB write misses
+system.cpu.dtb.read_hits 20565775 # DTB read hits
+system.cpu.dtb.read_misses 97355 # DTB read misses
+system.cpu.dtb.read_acv 8 # DTB read access violations
+system.cpu.dtb.read_accesses 20663130 # DTB read accesses
+system.cpu.dtb.write_hits 14665271 # DTB write hits
+system.cpu.dtb.write_misses 9409 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 14674735 # DTB write accesses
-system.cpu.dtb.data_hits 35235231 # DTB hits
-system.cpu.dtb.data_misses 106727 # DTB misses
-system.cpu.dtb.data_acv 10 # DTB access violations
-system.cpu.dtb.data_accesses 35341958 # DTB accesses
-system.cpu.itb.fetch_hits 25606544 # ITB hits
-system.cpu.itb.fetch_misses 5228 # ITB misses
+system.cpu.dtb.write_accesses 14674680 # DTB write accesses
+system.cpu.dtb.data_hits 35231046 # DTB hits
+system.cpu.dtb.data_misses 106764 # DTB misses
+system.cpu.dtb.data_acv 8 # DTB access violations
+system.cpu.dtb.data_accesses 35337810 # DTB accesses
+system.cpu.itb.fetch_hits 25585531 # ITB hits
+system.cpu.itb.fetch_misses 5208 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 25611772 # ITB accesses
+system.cpu.itb.fetch_accesses 25590739 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -320,81 +326,116 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4583 # Number of system calls
-system.cpu.numCycles 118947724 # number of cpu cycles simulated
+system.cpu.numCycles 118894130 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 88438073 # Number of instructions committed
system.cpu.committedOps 88438073 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 1106117 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 1097381 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.344983 # CPI: cycles per instruction
-system.cpu.ipc 0.743504 # IPC: instructions per cycle
-system.cpu.tickCycles 91473408 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 27474316 # Total number of cycles that the object has spent stopped
+system.cpu.cpi 1.344377 # CPI: cycles per instruction
+system.cpu.ipc 0.743839 # IPC: instructions per cycle
+system.cpu.op_class_0::No_OpClass 8748916 9.89% 9.89% # Class of committed instruction
+system.cpu.op_class_0::IntAlu 44394799 50.20% 60.09% # Class of committed instruction
+system.cpu.op_class_0::IntMult 41101 0.05% 60.14% # Class of committed instruction
+system.cpu.op_class_0::IntDiv 0 0.00% 60.14% # Class of committed instruction
+system.cpu.op_class_0::FloatAdd 114304 0.13% 60.27% # Class of committed instruction
+system.cpu.op_class_0::FloatCmp 84 0.00% 60.27% # Class of committed instruction
+system.cpu.op_class_0::FloatCvt 113640 0.13% 60.40% # Class of committed instruction
+system.cpu.op_class_0::FloatMult 50 0.00% 60.40% # Class of committed instruction
+system.cpu.op_class_0::FloatDiv 37764 0.04% 60.44% # Class of committed instruction
+system.cpu.op_class_0::FloatSqrt 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdAdd 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdAddAcc 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdAlu 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdCmp 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdCvt 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdMisc 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdMult 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdMultAcc 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdShift 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdShiftAcc 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdSqrt 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatAdd 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatAlu 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatCmp 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatCvt 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatDiv 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatMisc 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatMult 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatMultAcc 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::SimdFloatSqrt 0 0.00% 60.44% # Class of committed instruction
+system.cpu.op_class_0::MemRead 20366786 23.03% 83.47% # Class of committed instruction
+system.cpu.op_class_0::MemWrite 14620629 16.53% 100.00% # Class of committed instruction
+system.cpu.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
+system.cpu.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
+system.cpu.op_class_0::total 88438073 # Class of committed instruction
+system.cpu.tickCycles 91425505 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 27468625 # Total number of cycles that the object has spent stopped
system.cpu.dcache.tags.replacements 200766 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4070.683377 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 34616213 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 4070.673886 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 34612040 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 204862 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 168.973324 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 687575500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4070.683377 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.993819 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.993819 # Average percentage of cache occupancy
+system.cpu.dcache.tags.avg_refs 168.952954 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 687650500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4070.673886 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.993817 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.993817 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 48 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 49 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1 687 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 3361 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 3360 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 70176360 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 70176360 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 20282952 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 20282952 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 14333261 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 14333261 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 34616213 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 34616213 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 34616213 # number of overall hits
-system.cpu.dcache.overall_hits::total 34616213 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 89420 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 89420 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 280116 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 280116 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 369536 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 369536 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 369536 # number of overall misses
-system.cpu.dcache.overall_misses::total 369536 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 4768019500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 4768019500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 21708920500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 21708920500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 26476940000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 26476940000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 26476940000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 26476940000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 20372372 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 20372372 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.tag_accesses 70168000 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 70168000 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 20278781 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 20278781 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 14333259 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 14333259 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 34612040 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 34612040 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 34612040 # number of overall hits
+system.cpu.dcache.overall_hits::total 34612040 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 89411 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 89411 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 280118 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 280118 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 369529 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 369529 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 369529 # number of overall misses
+system.cpu.dcache.overall_misses::total 369529 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 4770299000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 4770299000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 21700228000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 21700228000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 26470527000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 26470527000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 26470527000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 26470527000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 20368192 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 20368192 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 14613377 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 14613377 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 34985749 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 34985749 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 34985749 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 34985749 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.004389 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.004389 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.019168 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.019168 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.010562 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.010562 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.010562 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.010562 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 53321.622679 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 53321.622679 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 77499.751889 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 77499.751889 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 71649.149203 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 71649.149203 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 71649.149203 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 71649.149203 # average overall miss latency
+system.cpu.dcache.demand_accesses::cpu.data 34981569 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 34981569 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 34981569 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 34981569 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.004390 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.004390 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.019169 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.019169 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.010564 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.010564 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.010564 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.010564 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 53352.484594 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 53352.484594 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 77468.166987 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 77468.166987 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 71633.151931 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 71633.151931 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 71633.151931 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 71633.151931 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -403,103 +444,103 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 168423 # number of writebacks
-system.cpu.dcache.writebacks::total 168423 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 28115 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 28115 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 136559 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 136559 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 164674 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 164674 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 164674 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 164674 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 61305 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 61305 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143557 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 143557 # number of WriteReq MSHR misses
+system.cpu.dcache.writebacks::writebacks 168424 # number of writebacks
+system.cpu.dcache.writebacks::total 168424 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 28112 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 28112 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 136555 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 136555 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 164667 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 164667 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 164667 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 164667 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 61299 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 61299 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143563 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 143563 # number of WriteReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data 204862 # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total 204862 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 204862 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 204862 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2680071500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 2680071500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10970928000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 10970928000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 13650999500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 13650999500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 13650999500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 13650999500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.003009 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003009 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2681247500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 2681247500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10975422500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 10975422500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 13656670000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 13656670000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 13656670000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 13656670000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.003010 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003010 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009824 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009824 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005856 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total 0.005856 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005856 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.005856 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 43717.013294 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 43717.013294 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76422.104112 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76422.104112 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66635.098261 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 66635.098261 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66635.098261 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 66635.098261 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 43740.477006 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 43740.477006 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76450.216978 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76450.216978 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66662.777870 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 66662.777870 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66662.777870 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 66662.777870 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.tags.replacements 152856 # number of replacements
-system.cpu.icache.tags.tagsinuse 1932.301021 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 25451639 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 154904 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 164.305886 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 42254913500 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1932.301021 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.943506 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.943506 # Average percentage of cache occupancy
+system.cpu.icache.tags.replacements 152872 # number of replacements
+system.cpu.icache.tags.tagsinuse 1932.382407 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 25430610 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 154920 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 164.153176 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 42235793500 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 1932.382407 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.943546 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.943546 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 2048 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 49 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 159 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 161 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2 1 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 1041 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 1039 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::4 798 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 51367992 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 51367992 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 25451639 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 25451639 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 25451639 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 25451639 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 25451639 # number of overall hits
-system.cpu.icache.overall_hits::total 25451639 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 154905 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 154905 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 154905 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 154905 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 154905 # number of overall misses
-system.cpu.icache.overall_misses::total 154905 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 2479923000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 2479923000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 2479923000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 2479923000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 2479923000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 2479923000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 25606544 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 25606544 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 25606544 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 25606544 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 25606544 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 25606544 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.006049 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.006049 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.006049 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.006049 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.006049 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.006049 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 16009.315387 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 16009.315387 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 16009.315387 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 16009.315387 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 16009.315387 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 16009.315387 # average overall miss latency
+system.cpu.icache.tags.tag_accesses 51325982 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 51325982 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 25430610 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 25430610 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 25430610 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 25430610 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 25430610 # number of overall hits
+system.cpu.icache.overall_hits::total 25430610 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 154921 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 154921 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 154921 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 154921 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 154921 # number of overall misses
+system.cpu.icache.overall_misses::total 154921 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 2483739000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 2483739000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 2483739000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 2483739000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 2483739000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 2483739000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 25585531 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 25585531 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 25585531 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 25585531 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 25585531 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 25585531 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.006055 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.006055 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.006055 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.006055 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.006055 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.006055 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 16032.293879 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 16032.293879 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 16032.293879 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 16032.293879 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 16032.293879 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 16032.293879 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -508,135 +549,135 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks::writebacks 152856 # number of writebacks
-system.cpu.icache.writebacks::total 152856 # number of writebacks
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 154905 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 154905 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 154905 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 154905 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 154905 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 154905 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2325019000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 2325019000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2325019000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 2325019000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2325019000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 2325019000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006049 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006049 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006049 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.006049 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006049 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.006049 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 15009.321842 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 15009.321842 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 15009.321842 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 15009.321842 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 15009.321842 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 15009.321842 # average overall mshr miss latency
+system.cpu.icache.writebacks::writebacks 152872 # number of writebacks
+system.cpu.icache.writebacks::total 152872 # number of writebacks
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 154921 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 154921 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 154921 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 154921 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 154921 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 154921 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2328819000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 2328819000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2328819000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 2328819000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2328819000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 2328819000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006055 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006055 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006055 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.006055 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006055 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.006055 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 15032.300334 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 15032.300334 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 15032.300334 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 15032.300334 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 15032.300334 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 15032.300334 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 133370 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 30430.165732 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 403981 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 165480 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 2.441268 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 133382 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 30429.048447 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 403995 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 165492 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 2.441175 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 26353.973497 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 2093.222263 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 1982.969972 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.804259 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.063880 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.060515 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.928655 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 26350.763451 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2094.967777 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 1983.317219 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.804161 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.063933 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.060526 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.928621 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 32110 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0 165 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1089 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11867 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 18864 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 125 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1093 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11874 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 18854 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 124 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.979919 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 6016150 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 6016150 # Number of data accesses
-system.cpu.l2cache.WritebackDirty_hits::writebacks 168423 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackDirty_hits::total 168423 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackClean_hits::writebacks 152856 # number of WritebackClean hits
-system.cpu.l2cache.WritebackClean_hits::total 152856 # number of WritebackClean hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 12675 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 12675 # number of ReadExReq hits
-system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 148147 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadCleanReq_hits::total 148147 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.data 33603 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::total 33603 # number of ReadSharedReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 148147 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 46278 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 194425 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 148147 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 46278 # number of overall hits
-system.cpu.l2cache.overall_hits::total 194425 # number of overall hits
+system.cpu.l2cache.tags.tag_accesses 6016424 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 6016424 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 168424 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 168424 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 152872 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 152872 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 12681 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 12681 # number of ReadExReq hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 148157 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 148157 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 33594 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 33594 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 148157 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 46275 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 194432 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 148157 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 46275 # number of overall hits
+system.cpu.l2cache.overall_hits::total 194432 # number of overall hits
system.cpu.l2cache.ReadExReq_misses::cpu.data 130883 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 130883 # number of ReadExReq misses
-system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 6758 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadCleanReq_misses::total 6758 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.data 27701 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::total 27701 # number of ReadSharedReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 6758 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 158584 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 165342 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 6758 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 158584 # number of overall misses
-system.cpu.l2cache.overall_misses::total 165342 # number of overall misses
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 10622451000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 10622451000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 536913000 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 536913000 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 2234805000 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 2234805000 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 536913000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 12857256000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 13394169000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 536913000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 12857256000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 13394169000 # number of overall miss cycles
-system.cpu.l2cache.WritebackDirty_accesses::writebacks 168423 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackDirty_accesses::total 168423 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::writebacks 152856 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::total 152856 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 143558 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 143558 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 154905 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::total 154905 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 61304 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::total 61304 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 154905 # number of demand (read+write) accesses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 6764 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 6764 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 27704 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 27704 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 6764 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 158587 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 165351 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 6764 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 158587 # number of overall misses
+system.cpu.l2cache.overall_misses::total 165351 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 10626878000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 10626878000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 540586000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 540586000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 2236085500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 2236085500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 540586000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 12862963500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 13403549500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 540586000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 12862963500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 13403549500 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 168424 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 168424 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 152872 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 152872 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 143564 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 143564 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 154921 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 154921 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 61298 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 61298 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 154921 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 204862 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 359767 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 154905 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 359783 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 154921 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 204862 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 359767 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.911708 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.911708 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.043627 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.043627 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.451863 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.451863 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.043627 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.774102 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.459581 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.043627 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.774102 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.459581 # miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 81159.898535 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 81159.898535 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79448.505475 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79448.505475 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 80675.968377 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 80675.968377 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79448.505475 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81075.366998 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 81008.872519 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79448.505475 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81075.366998 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 81008.872519 # average overall miss latency
+system.cpu.l2cache.overall_accesses::total 359783 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.911670 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.911670 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.043661 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.043661 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.451956 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.451956 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.043661 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.774116 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.459585 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.043661 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.774116 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.459585 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 81193.722638 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 81193.722638 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79921.052632 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79921.052632 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 80713.452931 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 80713.452931 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79921.052632 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81109.822999 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 81061.194066 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79921.052632 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81109.822999 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 81061.194066 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -645,123 +686,123 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 114465 # number of writebacks
-system.cpu.l2cache.writebacks::total 114465 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 114469 # number of writebacks
+system.cpu.l2cache.writebacks::total 114469 # number of writebacks
system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 115 # number of CleanEvict MSHR misses
system.cpu.l2cache.CleanEvict_mshr_misses::total 115 # number of CleanEvict MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 130883 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 130883 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 6758 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::total 6758 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 27701 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 27701 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 6758 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 158584 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 165342 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 6758 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 158584 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 165342 # number of overall MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 9313621000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 9313621000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 469343000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 469343000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1957795000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1957795000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 469343000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11271416000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 11740759000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 469343000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11271416000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 11740759000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 6764 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 6764 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 27704 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 27704 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 6764 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 158587 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 165351 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 6764 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 158587 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 165351 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 9318048000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 9318048000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 472956000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 472956000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1959045500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1959045500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 472956000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11277093500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 11750049500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 472956000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11277093500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 11750049500 # number of overall MSHR miss cycles
system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.911708 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.911708 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.043627 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.043627 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.451863 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.451863 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.043627 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.774102 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.459581 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.043627 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.774102 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.459581 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71159.898535 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71159.898535 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69449.985203 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69449.985203 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70675.968377 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70675.968377 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69449.985203 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71075.366998 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71008.932999 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69449.985203 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71075.366998 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71008.932999 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.911670 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.911670 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.043661 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.043661 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.451956 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.451956 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.043661 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.774116 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.459585 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.043661 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.774116 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.459585 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71193.722638 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71193.722638 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69922.531047 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69922.531047 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70713.452931 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70713.452931 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69922.531047 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71109.822999 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71061.254543 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69922.531047 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71109.822999 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71061.254543 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.snoop_filter.tot_requests 713389 # Total number of requests made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_requests 353622 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_requests 713421 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 353638 # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.snoop_filter.tot_snoops 4036 # Total number of snoops made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_snoops 4036 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 4037 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 4037 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.trans_dist::ReadResp 216208 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackDirty 282888 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackClean 152856 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::CleanEvict 51248 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 143558 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 143558 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadCleanReq 154905 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadSharedReq 61304 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 462665 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.trans_dist::ReadResp 216218 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 282893 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 152872 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 51255 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 143564 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 143564 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 154921 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 61298 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 462713 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 610490 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 1073155 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 19696640 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23890240 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 43586880 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 133370 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 493137 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0.008184 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.090096 # Request fanout histogram
+system.cpu.toL2Bus.pkt_count::total 1073203 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 19698688 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23890304 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 43588992 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 133382 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 493165 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.008186 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.090105 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 489101 99.18% 99.18% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 4036 0.82% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 489128 99.18% 99.18% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 4037 0.82% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 493137 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 677973500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 493165 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 678006500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 232357497 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 232381497 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.4 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 307299487 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 307297491 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.5 # Layer utilization (%)
-system.membus.trans_dist::ReadResp 34458 # Transaction distribution
-system.membus.trans_dist::WritebackDirty 114465 # Transaction distribution
-system.membus.trans_dist::CleanEvict 14983 # Transaction distribution
+system.membus.trans_dist::ReadResp 34467 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 114469 # Transaction distribution
+system.membus.trans_dist::CleanEvict 14990 # Transaction distribution
system.membus.trans_dist::ReadExReq 130883 # Transaction distribution
system.membus.trans_dist::ReadExResp 130883 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 34458 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 460130 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 460130 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17907584 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 17907584 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadSharedReq 34467 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 460159 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 460159 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17908416 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 17908416 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 294789 # Request fanout histogram
+system.membus.snoop_fanout::samples 294809 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 294789 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 294809 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 294789 # Request fanout histogram
-system.membus.reqLayer0.occupancy 822943500 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 294809 # Request fanout histogram
+system.membus.reqLayer0.occupancy 822950500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 1.4 # Layer utilization (%)
-system.membus.respLayer1.occupancy 872924250 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 872961750 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 1.5 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
index 5beee1623..8a6383ef9 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.022297 # Number of seconds simulated
-sim_ticks 22296591500 # Number of ticks simulated
-final_tick 22296591500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.022275 # Number of seconds simulated
+sim_ticks 22275010500 # Number of ticks simulated
+final_tick 22275010500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 210659 # Simulator instruction rate (inst/s)
-host_op_rate 210659 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 59013272 # Simulator tick rate (ticks/s)
-host_mem_usage 309644 # Number of bytes of host memory used
-host_seconds 377.82 # Real time elapsed on the host
+host_inst_rate 279038 # Simulator instruction rate (inst/s)
+host_op_rate 279038 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 78093188 # Simulator tick rate (ticks/s)
+host_mem_usage 263768 # Number of bytes of host memory used
+host_seconds 285.24 # Real time elapsed on the host
sim_insts 79591756 # Number of instructions simulated
sim_ops 79591756 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -18,71 +18,71 @@ system.physmem.bytes_read::cpu.data 10153216 # Nu
system.physmem.bytes_read::total 10563200 # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst 409984 # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total 409984 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7322432 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7322432 # Number of bytes written to this memory
+system.physmem.bytes_written::writebacks 7322816 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7322816 # Number of bytes written to this memory
system.physmem.num_reads::cpu.inst 6406 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 158644 # Number of read requests responded to by this memory
system.physmem.num_reads::total 165050 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 114413 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 114413 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 18387743 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 455370768 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 473758511 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 18387743 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 18387743 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 328410376 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 328410376 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 328410376 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 18387743 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 455370768 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 802168888 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.num_writes::writebacks 114419 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 114419 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 18405558 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 455811951 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 474217509 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 18405558 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 18405558 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 328745793 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 328745793 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 328745793 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 18405558 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 455811951 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 802963303 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 165050 # Number of read requests accepted
-system.physmem.writeReqs 114413 # Number of write requests accepted
+system.physmem.writeReqs 114419 # Number of write requests accepted
system.physmem.readBursts 165050 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 114413 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.writeBursts 114419 # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM 10562816 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 384 # Total number of bytes read from write queue
-system.physmem.bytesWritten 7320896 # Total number of bytes written to DRAM
+system.physmem.bytesWritten 7320960 # Total number of bytes written to DRAM
system.physmem.bytesReadSys 10563200 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 7322432 # Total written bytes from the system interface side
+system.physmem.bytesWrittenSys 7322816 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 6 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 10292 # Per bank write bursts
-system.physmem.perBankRdBursts::1 10329 # Per bank write bursts
-system.physmem.perBankRdBursts::2 10209 # Per bank write bursts
-system.physmem.perBankRdBursts::3 10020 # Per bank write bursts
-system.physmem.perBankRdBursts::4 10344 # Per bank write bursts
-system.physmem.perBankRdBursts::5 10314 # Per bank write bursts
-system.physmem.perBankRdBursts::6 9779 # Per bank write bursts
-system.physmem.perBankRdBursts::7 10195 # Per bank write bursts
-system.physmem.perBankRdBursts::8 10531 # Per bank write bursts
+system.physmem.perBankRdBursts::0 10290 # Per bank write bursts
+system.physmem.perBankRdBursts::1 10331 # Per bank write bursts
+system.physmem.perBankRdBursts::2 10206 # Per bank write bursts
+system.physmem.perBankRdBursts::3 10021 # Per bank write bursts
+system.physmem.perBankRdBursts::4 10343 # Per bank write bursts
+system.physmem.perBankRdBursts::5 10313 # Per bank write bursts
+system.physmem.perBankRdBursts::6 9783 # Per bank write bursts
+system.physmem.perBankRdBursts::7 10190 # Per bank write bursts
+system.physmem.perBankRdBursts::8 10528 # Per bank write bursts
system.physmem.perBankRdBursts::9 10599 # Per bank write bursts
-system.physmem.perBankRdBursts::10 10453 # Per bank write bursts
-system.physmem.perBankRdBursts::11 10204 # Per bank write bursts
+system.physmem.perBankRdBursts::10 10456 # Per bank write bursts
+system.physmem.perBankRdBursts::11 10208 # Per bank write bursts
system.physmem.perBankRdBursts::12 10247 # Per bank write bursts
-system.physmem.perBankRdBursts::13 10532 # Per bank write bursts
-system.physmem.perBankRdBursts::14 10447 # Per bank write bursts
-system.physmem.perBankRdBursts::15 10549 # Per bank write bursts
+system.physmem.perBankRdBursts::13 10535 # Per bank write bursts
+system.physmem.perBankRdBursts::14 10446 # Per bank write bursts
+system.physmem.perBankRdBursts::15 10548 # Per bank write bursts
system.physmem.perBankWrBursts::0 7163 # Per bank write bursts
-system.physmem.perBankWrBursts::1 7267 # Per bank write bursts
+system.physmem.perBankWrBursts::1 7268 # Per bank write bursts
system.physmem.perBankWrBursts::2 7294 # Per bank write bursts
-system.physmem.perBankWrBursts::3 7000 # Per bank write bursts
+system.physmem.perBankWrBursts::3 7001 # Per bank write bursts
system.physmem.perBankWrBursts::4 7127 # Per bank write bursts
-system.physmem.perBankWrBursts::5 7180 # Per bank write bursts
+system.physmem.perBankWrBursts::5 7177 # Per bank write bursts
system.physmem.perBankWrBursts::6 6836 # Per bank write bursts
-system.physmem.perBankWrBursts::7 7102 # Per bank write bursts
+system.physmem.perBankWrBursts::7 7101 # Per bank write bursts
system.physmem.perBankWrBursts::8 7221 # Per bank write bursts
-system.physmem.perBankWrBursts::9 7001 # Per bank write bursts
-system.physmem.perBankWrBursts::10 7100 # Per bank write bursts
-system.physmem.perBankWrBursts::11 7020 # Per bank write bursts
-system.physmem.perBankWrBursts::12 6992 # Per bank write bursts
-system.physmem.perBankWrBursts::13 7297 # Per bank write bursts
+system.physmem.perBankWrBursts::9 7003 # Per bank write bursts
+system.physmem.perBankWrBursts::10 7101 # Per bank write bursts
+system.physmem.perBankWrBursts::11 7022 # Per bank write bursts
+system.physmem.perBankWrBursts::12 6991 # Per bank write bursts
+system.physmem.perBankWrBursts::13 7296 # Per bank write bursts
system.physmem.perBankWrBursts::14 7307 # Per bank write bursts
system.physmem.perBankWrBursts::15 7482 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 22296560500 # Total gap between requests
+system.physmem.totGap 22274979500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
@@ -96,13 +96,13 @@ system.physmem.writePktSize::2 0 # Wr
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 114413 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 51457 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 43023 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 38384 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 32167 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 11 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 114419 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 51518 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 43059 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 38387 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 32071 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 8 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
@@ -144,32 +144,32 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 838 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 874 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 1898 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 3531 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 4839 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 6052 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 6591 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 6876 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 7135 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 7308 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 7518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 7900 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 7742 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 8305 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 10160 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 8364 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 9639 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 8083 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 381 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 175 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 104 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 44 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 28 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 5 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 830 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 876 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 1910 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 3461 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 4816 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 6066 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 6564 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 6883 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 7150 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 7278 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 7547 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 7867 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 7697 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 8298 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 10179 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 8300 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 9731 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 8127 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 391 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 198 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 127 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 69 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 25 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 8 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39 4 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
@@ -193,124 +193,126 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 52310 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 341.858612 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 200.924906 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 342.625607 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 18434 35.24% 35.24% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 10645 20.35% 55.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 5863 11.21% 66.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 2906 5.56% 72.35% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2975 5.69% 78.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1493 2.85% 80.89% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 2022 3.87% 84.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 988 1.89% 86.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 6984 13.35% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 52310 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::samples 52304 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 341.896604 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 200.837447 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 342.790414 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 18483 35.34% 35.34% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 10568 20.20% 55.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 5879 11.24% 66.78% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 2936 5.61% 72.40% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2943 5.63% 78.02% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 1490 2.85% 80.87% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 2026 3.87% 84.74% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 952 1.82% 86.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 7027 13.43% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 52304 # Bytes accessed per row activation
system.physmem.rdPerTurnAround::samples 6990 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 23.610300 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 338.218951 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 6987 99.96% 99.96% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 2 0.03% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 23.609728 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 338.236069 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 6988 99.97% 99.97% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 1 0.01% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::27648-28671 1 0.01% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::total 6990 # Reads before turning the bus around for writes
system.physmem.wrPerTurnAround::samples 6990 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.364664 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.334270 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 1.064891 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 6098 87.24% 87.24% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 26 0.37% 87.61% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 456 6.52% 94.13% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 208 2.98% 97.11% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 103 1.47% 98.58% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 57 0.82% 99.40% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 21 0.30% 99.70% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 10 0.14% 99.84% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24 8 0.11% 99.96% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::25 1 0.01% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::26 1 0.01% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::27 1 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.364807 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.334911 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.053834 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 6086 87.07% 87.07% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 35 0.50% 87.57% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 455 6.51% 94.08% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 219 3.13% 97.21% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 100 1.43% 98.64% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 53 0.76% 99.40% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 22 0.31% 99.71% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 11 0.16% 99.87% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 7 0.10% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 2 0.03% 100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::total 6990 # Writes before turning the bus around for reads
-system.physmem.totQLat 5731685000 # Total ticks spent queuing
-system.physmem.totMemAccLat 8826260000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totQLat 5740232250 # Total ticks spent queuing
+system.physmem.totMemAccLat 8834807250 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 825220000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 34728.22 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 34780.01 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 53478.22 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 473.74 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 328.34 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 473.76 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 328.41 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 53530.01 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 474.20 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 328.66 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 474.22 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 328.75 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 6.27 # Data bus utilization in percentage
system.physmem.busUtilRead 3.70 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 2.57 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.93 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.49 # Average write queue length when enqueuing
-system.physmem.readRowHits 145441 # Number of row buffer hits during reads
-system.physmem.writeRowHits 81669 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 88.12 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 71.38 # Row buffer hit rate for writes
-system.physmem.avgGap 79783.59 # Average gap between requests
+system.physmem.avgWrQLen 24.33 # Average write queue length when enqueuing
+system.physmem.readRowHits 145488 # Number of row buffer hits during reads
+system.physmem.writeRowHits 81629 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 88.15 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 71.34 # Row buffer hit rate for writes
+system.physmem.avgGap 79704.65 # Average gap between requests
system.physmem.pageHitRate 81.27 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 190375920 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 103875750 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 635356800 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 369036000 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 1456007280 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 6553881090 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 7626357750 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 16934890590 # Total energy per rank (pJ)
-system.physmem_0.averagePower 759.674656 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 12601715000 # Time in different power states
-system.physmem_0.memoryStateTime::REF 744380000 # Time in different power states
+system.physmem_0.actEnergy 190428840 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 103904625 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 635177400 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 368951760 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 1454481600 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 6564184695 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 7603330500 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 16920459420 # Total energy per rank (pJ)
+system.physmem_0.averagePower 759.821975 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 12566232250 # Time in different power states
+system.physmem_0.memoryStateTime::REF 743600000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 8946212500 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 8959159250 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 204815520 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 111754500 # Energy for precharge commands per rank (pJ)
+system.physmem_1.actEnergy 204618960 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 111647250 # Energy for precharge commands per rank (pJ)
system.physmem_1.readEnergy 651565200 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 371893680 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 1456007280 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 6747677955 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 7456388250 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 17000102385 # Total energy per rank (pJ)
-system.physmem_1.averagePower 762.598381 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 12320846000 # Time in different power states
-system.physmem_1.memoryStateTime::REF 744380000 # Time in different power states
+system.physmem_1.writeEnergy 371861280 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 1454481600 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 6822625545 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 7376602500 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 16993402335 # Total energy per rank (pJ)
+system.physmem_1.averagePower 763.098971 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 12188749750 # Time in different power states
+system.physmem_1.memoryStateTime::REF 743600000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 9227273000 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 9336732250 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 16493971 # Number of BP lookups
-system.cpu.branchPred.condPredicted 10685365 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 327092 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 8977635 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 7282355 # Number of BTB hits
+system.cpu.branchPred.lookups 16474744 # Number of BP lookups
+system.cpu.branchPred.condPredicted 10670267 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 324432 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 8918177 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 7235165 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 81.116630 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1973286 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 2952 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 81.128296 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1973322 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 3328 # Number of incorrect RAS predictions.
+system.cpu.branchPred.indirectLookups 39379 # Number of indirect predictor lookups.
+system.cpu.branchPred.indirectHits 31470 # Number of indirect target hits.
+system.cpu.branchPred.indirectMisses 7909 # Number of indirect misses.
+system.cpu.branchPredindirectMispredicted 2657 # Number of mispredicted indirect branches.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 22518673 # DTB read hits
-system.cpu.dtb.read_misses 225961 # DTB read misses
-system.cpu.dtb.read_acv 15 # DTB read access violations
-system.cpu.dtb.read_accesses 22744634 # DTB read accesses
-system.cpu.dtb.write_hits 15824450 # DTB write hits
-system.cpu.dtb.write_misses 44763 # DTB write misses
+system.cpu.dtb.read_hits 22508484 # DTB read hits
+system.cpu.dtb.read_misses 226837 # DTB read misses
+system.cpu.dtb.read_acv 16 # DTB read access violations
+system.cpu.dtb.read_accesses 22735321 # DTB read accesses
+system.cpu.dtb.write_hits 15806842 # DTB write hits
+system.cpu.dtb.write_misses 44564 # DTB write misses
system.cpu.dtb.write_acv 4 # DTB write access violations
-system.cpu.dtb.write_accesses 15869213 # DTB write accesses
-system.cpu.dtb.data_hits 38343123 # DTB hits
-system.cpu.dtb.data_misses 270724 # DTB misses
-system.cpu.dtb.data_acv 19 # DTB access violations
-system.cpu.dtb.data_accesses 38613847 # DTB accesses
-system.cpu.itb.fetch_hits 13750650 # ITB hits
-system.cpu.itb.fetch_misses 29320 # ITB misses
+system.cpu.dtb.write_accesses 15851406 # DTB write accesses
+system.cpu.dtb.data_hits 38315326 # DTB hits
+system.cpu.dtb.data_misses 271401 # DTB misses
+system.cpu.dtb.data_acv 20 # DTB access violations
+system.cpu.dtb.data_accesses 38586727 # DTB accesses
+system.cpu.itb.fetch_hits 13727245 # ITB hits
+system.cpu.itb.fetch_misses 29559 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 13779970 # ITB accesses
+system.cpu.itb.fetch_accesses 13756804 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -324,141 +326,141 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4583 # Number of system calls
-system.cpu.numCycles 44593188 # number of cpu cycles simulated
+system.cpu.numCycles 44550025 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 15564341 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 105145283 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 16493971 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 9255641 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 27572822 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 891924 # Number of cycles fetch has spent squashing
-system.cpu.fetch.TlbCycles 262 # Number of cycles fetch has spent waiting for tlb
-system.cpu.fetch.MiscStallCycles 4803 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 325760 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 89 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 13750650 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 190232 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.icacheStallCycles 15536362 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 105039044 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 16474744 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 9239957 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 27563903 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 886514 # Number of cycles fetch has spent squashing
+system.cpu.fetch.TlbCycles 244 # Number of cycles fetch has spent waiting for tlb
+system.cpu.fetch.MiscStallCycles 4722 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 331564 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 78 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 13727245 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 187963 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.ItlbSquashes 1 # Number of outstanding ITLB misses that were squashed
-system.cpu.fetch.rateDist::samples 43914039 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.394343 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.128103 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::samples 43880130 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.393772 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.128235 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 24384273 55.53% 55.53% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1520929 3.46% 58.99% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 1376099 3.13% 62.12% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 1504413 3.43% 65.55% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 4198532 9.56% 75.11% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 1828676 4.16% 79.28% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 668520 1.52% 80.80% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1050487 2.39% 83.19% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 7382110 16.81% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 24375049 55.55% 55.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1515026 3.45% 59.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 1375639 3.13% 62.14% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 1503768 3.43% 65.56% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 4189647 9.55% 75.11% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 1825739 4.16% 79.27% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 668569 1.52% 80.80% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1050805 2.39% 83.19% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 7375888 16.81% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 43914039 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.369876 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.357878 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 14911775 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 9756593 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 18301996 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 594945 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 348730 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 3706760 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 98994 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 103174683 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 312811 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 348730 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 15258388 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 4434115 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 96788 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 18534618 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 5241400 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 102158813 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 5649 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 94745 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 345515 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 4735615 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 61411273 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 123213365 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 122896091 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 317273 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 43880130 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.369803 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.357777 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 14899233 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 9760394 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 18283223 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 591754 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 345526 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 3700749 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 99293 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 103056970 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 314917 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 345526 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 15243567 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 4452634 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 97322 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 18515033 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 5226048 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 102057831 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 7235 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 94720 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 348136 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 4717245 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 61355857 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 123078605 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 122759511 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 319093 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 52546881 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 8864392 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 5712 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 5765 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 2362727 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 23149705 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 16384887 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 1256801 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 494099 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 90814957 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 5561 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 88678954 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 70817 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 11228761 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 4483589 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 978 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 43914039 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.019376 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.246135 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 8808976 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 5695 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 5747 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 2360993 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 23135657 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 16359365 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 1252776 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 502701 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 90727911 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 5569 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 88607473 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 70141 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 11141723 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 4452155 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 986 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 43880130 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.019307 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.245631 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 17441953 39.72% 39.72% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 5726957 13.04% 52.76% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 5104887 11.62% 64.38% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 4381256 9.98% 74.36% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4320313 9.84% 84.20% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2639459 6.01% 90.21% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 1947949 4.44% 94.65% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 1377906 3.14% 97.78% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 973359 2.22% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 17424086 39.71% 39.71% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 5721163 13.04% 52.75% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 5107482 11.64% 64.39% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 4378378 9.98% 74.36% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4320360 9.85% 84.21% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2636536 6.01% 90.22% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 1944467 4.43% 94.65% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 1375974 3.14% 97.79% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 971684 2.21% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 43914039 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 43880130 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 242855 9.63% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1163309 46.14% 55.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 1115010 44.23% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 243434 9.65% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1167545 46.27% 55.92% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 1112329 44.08% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 49423838 55.73% 55.73% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 43986 0.05% 55.78% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 49382948 55.73% 55.73% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 43980 0.05% 55.78% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 55.78% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 121174 0.14% 55.92% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 121151 0.14% 55.92% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 92 0.00% 55.92% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 120676 0.14% 56.06% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 62 0.00% 56.06% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 39089 0.04% 56.10% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 120663 0.14% 56.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 62 0.00% 56.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 39093 0.04% 56.10% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.10% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.10% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.10% # Type of FU issued
@@ -480,82 +482,82 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.10% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.10% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.10% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.10% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 22912706 25.84% 81.94% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 16017331 18.06% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 22902831 25.85% 81.95% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 15996653 18.05% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 88678954 # Type of FU issued
-system.cpu.iq.rate 1.988621 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2521174 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.028430 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 223254204 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 101651163 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 86893480 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 609734 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 418232 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 299390 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 90895107 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 305021 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1671418 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 88607473 # Type of FU issued
+system.cpu.iq.rate 1.988943 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 2523308 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.028477 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 223077288 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 101475255 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 86832445 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 611237 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 420100 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 299852 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 90825011 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 305770 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1671661 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 2873067 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 5610 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 20361 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1771510 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 2859019 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 5476 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 20375 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1745988 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 3045 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 204833 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 3024 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 205293 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 348730 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 1277507 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 2721681 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 100319642 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 124919 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 23149705 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 16384887 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 5561 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 3725 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 2720217 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 20361 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 118662 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 150973 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 269635 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 87973235 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 22745315 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 705719 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 345526 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 1271875 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 2754338 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 100226384 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 125320 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 23135657 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 16359365 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 5569 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 3722 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 2752972 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 20375 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 115768 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 151556 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 267324 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 87911556 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 22736014 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 695917 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 9499124 # number of nop insts executed
-system.cpu.iew.exec_refs 38614853 # number of memory reference insts executed
-system.cpu.iew.exec_branches 15126858 # Number of branches executed
-system.cpu.iew.exec_stores 15869538 # Number of stores executed
-system.cpu.iew.exec_rate 1.972795 # Inst execution rate
-system.cpu.iew.wb_sent 87594856 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 87192870 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 33852684 # num instructions producing a value
-system.cpu.iew.wb_consumers 44279326 # num instructions consuming a value
-system.cpu.iew.wb_rate 1.955296 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.764526 # average fanout of values written-back
-system.cpu.commit.commitSquashedInsts 8765402 # The number of squashed insts skipped by commit
+system.cpu.iew.exec_nop 9492904 # number of nop insts executed
+system.cpu.iew.exec_refs 38587764 # number of memory reference insts executed
+system.cpu.iew.exec_branches 15119893 # Number of branches executed
+system.cpu.iew.exec_stores 15851750 # Number of stores executed
+system.cpu.iew.exec_rate 1.973322 # Inst execution rate
+system.cpu.iew.wb_sent 87534383 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 87132297 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 33840523 # num instructions producing a value
+system.cpu.iew.wb_consumers 44256350 # num instructions consuming a value
+system.cpu.iew.wb_rate 1.955830 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.764648 # average fanout of values written-back
+system.cpu.commit.commitSquashedInsts 8655398 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 4583 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 229860 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 42628268 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.072350 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.885151 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 226701 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 42610108 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.073233 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.886041 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 21157300 49.63% 49.63% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 6282680 14.74% 64.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 2903206 6.81% 71.18% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 1743375 4.09% 75.27% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1680050 3.94% 79.21% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1128930 2.65% 81.86% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1204133 2.82% 84.68% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 796945 1.87% 86.55% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5731649 13.45% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 21149437 49.63% 49.63% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 6275459 14.73% 64.36% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 2900348 6.81% 71.17% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 1740796 4.09% 75.25% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1682035 3.95% 79.20% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1127009 2.64% 81.85% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1202859 2.82% 84.67% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 795530 1.87% 86.54% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5736635 13.46% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 42628268 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 42610108 # Number of insts commited each cycle
system.cpu.commit.committedInsts 88340672 # Number of instructions committed
system.cpu.commit.committedOps 88340672 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -601,339 +603,339 @@ system.cpu.commit.op_class_0::MemWrite 14613377 16.54% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 88340672 # Class of committed instruction
-system.cpu.commit.bw_lim_events 5731649 # number cycles where commit BW limit reached
-system.cpu.rob.rob_reads 132685351 # The number of ROB reads
-system.cpu.rob.rob_writes 195501271 # The number of ROB writes
-system.cpu.timesIdled 46319 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 679149 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.commit.bw_lim_events 5736635 # number cycles where commit BW limit reached
+system.cpu.rob.rob_reads 132552201 # The number of ROB reads
+system.cpu.rob.rob_writes 195265380 # The number of ROB writes
+system.cpu.timesIdled 45343 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 669895 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 79591756 # Number of Instructions Simulated
system.cpu.committedOps 79591756 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.560274 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.560274 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.784841 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.784841 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 116453986 # number of integer regfile reads
-system.cpu.int_regfile_writes 57709287 # number of integer regfile writes
-system.cpu.fp_regfile_reads 255067 # number of floating regfile reads
-system.cpu.fp_regfile_writes 240450 # number of floating regfile writes
-system.cpu.misc_regfile_reads 38270 # number of misc regfile reads
+system.cpu.cpi 0.559732 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.559732 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.786570 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.786570 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 116366061 # number of integer regfile reads
+system.cpu.int_regfile_writes 57668563 # number of integer regfile writes
+system.cpu.fp_regfile_reads 255567 # number of floating regfile reads
+system.cpu.fp_regfile_writes 240367 # number of floating regfile writes
+system.cpu.misc_regfile_reads 38271 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.dcache.tags.replacements 201399 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4070.676822 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 33995451 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 205495 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 165.432011 # Average number of references to valid blocks.
+system.cpu.dcache.tags.replacements 201418 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4070.642288 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 33984828 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 205514 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 165.365026 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 229821500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4070.676822 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.993818 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.993818 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 4070.642288 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.993809 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.993809 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0 76 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 2778 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 1242 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 2776 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 1244 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 70838999 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 70838999 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 20434147 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 20434147 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 13561246 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 13561246 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 58 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 58 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 33995393 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 33995393 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 33995393 # number of overall hits
-system.cpu.dcache.overall_hits::total 33995393 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 269170 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 269170 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1052131 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1052131 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 1321301 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1321301 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1321301 # number of overall misses
-system.cpu.dcache.overall_misses::total 1321301 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 17282869000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 17282869000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 89120990413 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 89120990413 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 106403859413 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 106403859413 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 106403859413 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 106403859413 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 20703317 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 20703317 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.tag_accesses 70818146 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 70818146 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 20423642 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 20423642 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 13561123 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 13561123 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 63 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 63 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 33984765 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 33984765 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 33984765 # number of overall hits
+system.cpu.dcache.overall_hits::total 33984765 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 269234 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 269234 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1052254 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1052254 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 1321488 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1321488 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1321488 # number of overall misses
+system.cpu.dcache.overall_misses::total 1321488 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 17321162000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 17321162000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 89091667377 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 89091667377 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 106412829377 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 106412829377 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 106412829377 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 106412829377 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 20692876 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 20692876 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 14613377 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 14613377 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 58 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 58 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 35316694 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 35316694 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 35316694 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 35316694 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.013001 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.013001 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.071998 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.071998 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.037413 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.037413 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.037413 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.037413 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 64208.006093 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 64208.006093 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 84705.222461 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 84705.222461 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 80529.613928 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 80529.613928 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 80529.613928 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 80529.613928 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 6870751 # number of cycles access was blocked
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 63 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 63 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 35306253 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 35306253 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 35306253 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 35306253 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.013011 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.013011 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.072006 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.072006 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.037429 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.037429 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.037429 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.037429 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 64334.972552 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 64334.972552 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 84667.454224 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 84667.454224 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 80525.006188 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 80525.006188 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 80525.006188 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 80525.006188 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 6873080 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 275 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 89149 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 89218 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 2 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 77.070421 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 77.036921 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 137.500000 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 168802 # number of writebacks
-system.cpu.dcache.writebacks::total 168802 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 207068 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 207068 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 908738 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 908738 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 1115806 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 1115806 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 1115806 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 1115806 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 62102 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 62102 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143393 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 143393 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 205495 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 205495 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 205495 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 205495 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3198491500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 3198491500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 14240616218 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 14240616218 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 17439107718 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 17439107718 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 17439107718 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 17439107718 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.003000 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003000 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.writebacks::writebacks 168806 # number of writebacks
+system.cpu.dcache.writebacks::total 168806 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 207108 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 207108 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 908866 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 908866 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 1115974 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1115974 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1115974 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1115974 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 62126 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 62126 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143388 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 143388 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 205514 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 205514 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 205514 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 205514 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3205966000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 3205966000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 14246299714 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 14246299714 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 17452265714 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 17452265714 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 17452265714 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 17452265714 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.003002 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003002 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009812 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009812 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005819 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.005819 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005819 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.005819 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 51503.840456 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 51503.840456 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 99311.794983 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 99311.794983 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 84863.902859 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 84863.902859 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 84863.902859 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 84863.902859 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005821 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.005821 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005821 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.005821 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 51604.255867 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 51604.255867 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 99354.895207 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 99354.895207 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 84920.081912 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 84920.081912 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 84920.081912 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 84920.081912 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.tags.replacements 91476 # number of replacements
-system.cpu.icache.tags.tagsinuse 1915.700741 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 13644579 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 93524 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 145.893878 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 18771424500 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1915.700741 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.935401 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.935401 # Average percentage of cache occupancy
+system.cpu.icache.tags.replacements 90292 # number of replacements
+system.cpu.icache.tags.tagsinuse 1916.963164 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 13622372 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 92340 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 147.524063 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 18757985500 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 1916.963164 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.936017 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.936017 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 2048 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 68 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 98 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 66 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 105 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2 25 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 1477 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 380 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 1468 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 384 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 27594820 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 27594820 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 13644579 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 13644579 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 13644579 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 13644579 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 13644579 # number of overall hits
-system.cpu.icache.overall_hits::total 13644579 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 106069 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 106069 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 106069 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 106069 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 106069 # number of overall misses
-system.cpu.icache.overall_misses::total 106069 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 1942429499 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 1942429499 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 1942429499 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 1942429499 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 1942429499 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 1942429499 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 13750648 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 13750648 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 13750648 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 13750648 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 13750648 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 13750648 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.007714 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.007714 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.007714 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.007714 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.007714 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.007714 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18312.885942 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 18312.885942 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 18312.885942 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 18312.885942 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 18312.885942 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 18312.885942 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 1399 # number of cycles access was blocked
+system.cpu.icache.tags.tag_accesses 27546828 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 27546828 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 13622372 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 13622372 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 13622372 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 13622372 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 13622372 # number of overall hits
+system.cpu.icache.overall_hits::total 13622372 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 104872 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 104872 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 104872 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 104872 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 104872 # number of overall misses
+system.cpu.icache.overall_misses::total 104872 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 1921920999 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 1921920999 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 1921920999 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 1921920999 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 1921920999 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 1921920999 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 13727244 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 13727244 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 13727244 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 13727244 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 13727244 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 13727244 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.007640 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.007640 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.007640 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.007640 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.007640 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.007640 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18326.350208 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 18326.350208 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 18326.350208 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 18326.350208 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 18326.350208 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 18326.350208 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 573 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 14 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 12 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 99.928571 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 47.750000 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.writebacks::writebacks 91476 # number of writebacks
-system.cpu.icache.writebacks::total 91476 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 12544 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 12544 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 12544 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 12544 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 12544 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 12544 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 93525 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 93525 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 93525 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 93525 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 93525 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 93525 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1588807000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 1588807000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1588807000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 1588807000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1588807000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 1588807000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006801 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006801 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006801 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.006801 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006801 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.006801 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 16988.045977 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 16988.045977 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 16988.045977 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 16988.045977 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 16988.045977 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 16988.045977 # average overall mshr miss latency
+system.cpu.icache.writebacks::writebacks 90292 # number of writebacks
+system.cpu.icache.writebacks::total 90292 # number of writebacks
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 12531 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 12531 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 12531 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 12531 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 12531 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 12531 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 92341 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 92341 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 92341 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 92341 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 92341 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 92341 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1570228500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 1570228500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1570228500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 1570228500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1570228500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 1570228500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006727 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006727 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006727 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.006727 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006727 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.006727 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 17004.672897 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 17004.672897 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 17004.672897 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 17004.672897 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 17004.672897 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 17004.672897 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 133079 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 30599.466713 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 282960 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 165171 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 1.713134 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 133082 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 30595.837110 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 280630 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 165175 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 1.698986 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 26801.500889 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 1873.610433 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 1924.355391 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.817917 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.057178 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.058727 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.933822 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 32092 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 235 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3119 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 28323 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_blocks::writebacks 26800.034004 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 1869.508141 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 1926.294965 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.817872 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.057053 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.058786 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.933711 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 32093 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 232 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3131 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 28315 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::3 361 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4 54 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.979370 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 5043725 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 5043725 # Number of data accesses
-system.cpu.l2cache.WritebackDirty_hits::writebacks 168802 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackDirty_hits::total 168802 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackClean_hits::writebacks 91476 # number of WritebackClean hits
-system.cpu.l2cache.WritebackClean_hits::total 91476 # number of WritebackClean hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 12610 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 12610 # number of ReadExReq hits
-system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 87118 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadCleanReq_hits::total 87118 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.data 34241 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::total 34241 # number of ReadSharedReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 87118 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 46851 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 133969 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 87118 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 46851 # number of overall hits
-system.cpu.l2cache.overall_hits::total 133969 # number of overall hits
-system.cpu.l2cache.ReadExReq_misses::cpu.data 130784 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 130784 # number of ReadExReq misses
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.979401 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 5025086 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 5025086 # Number of data accesses
+system.cpu.l2cache.WritebackDirty_hits::writebacks 168806 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 168806 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 90292 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 90292 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 12611 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 12611 # number of ReadExReq hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 85934 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 85934 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 34259 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 34259 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 85934 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 46870 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 132804 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 85934 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 46870 # number of overall hits
+system.cpu.l2cache.overall_hits::total 132804 # number of overall hits
+system.cpu.l2cache.ReadExReq_misses::cpu.data 130780 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 130780 # number of ReadExReq misses
system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 6407 # number of ReadCleanReq misses
system.cpu.l2cache.ReadCleanReq_misses::total 6407 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.data 27860 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::total 27860 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 27864 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 27864 # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.inst 6407 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 158644 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total 165051 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 6407 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 158644 # number of overall misses
system.cpu.l2cache.overall_misses::total 165051 # number of overall misses
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 13888951000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 13888951000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 529244000 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 529244000 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 2740840500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 2740840500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 529244000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 16629791500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 17159035500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 529244000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 16629791500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 17159035500 # number of overall miss cycles
-system.cpu.l2cache.WritebackDirty_accesses::writebacks 168802 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackDirty_accesses::total 168802 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::writebacks 91476 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::total 91476 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 143394 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 143394 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 93525 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::total 93525 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 62101 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::total 62101 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 93525 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 205495 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 299020 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 93525 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 205495 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 299020 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.912060 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.912060 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.068506 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.068506 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.448624 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.448624 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.068506 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.772009 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.551973 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.068506 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.772009 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.551973 # miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 106197.631209 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 106197.631209 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 82604.026846 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 82604.026846 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 98379.055994 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 98379.055994 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 82604.026846 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 104824.585235 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 103962.020830 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 82604.026846 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 104824.585235 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 103962.020830 # average overall miss latency
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 13894688000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 13894688000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 524890500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 524890500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 2748099000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 2748099000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 524890500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 16642787000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 17167677500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 524890500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 16642787000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 17167677500 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 168806 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 168806 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 90292 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 90292 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 143391 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 143391 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 92341 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 92341 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 62123 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 62123 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 92341 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 205514 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 297855 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 92341 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 205514 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 297855 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.912052 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.912052 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.069384 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.069384 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.448530 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.448530 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.069384 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.771938 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.554132 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.069384 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.771938 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.554132 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 106244.746903 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 106244.746903 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 81924.535664 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 81924.535664 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 98625.430663 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 98625.430663 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 81924.535664 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 104906.501349 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 104014.380404 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 81924.535664 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 104906.501349 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 104014.380404 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -942,123 +944,123 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 114413 # number of writebacks
-system.cpu.l2cache.writebacks::total 114413 # number of writebacks
-system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 112 # number of CleanEvict MSHR misses
-system.cpu.l2cache.CleanEvict_mshr_misses::total 112 # number of CleanEvict MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 130784 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 130784 # number of ReadExReq MSHR misses
+system.cpu.l2cache.writebacks::writebacks 114419 # number of writebacks
+system.cpu.l2cache.writebacks::total 114419 # number of writebacks
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 111 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 111 # number of CleanEvict MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 130780 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 130780 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 6407 # number of ReadCleanReq MSHR misses
system.cpu.l2cache.ReadCleanReq_mshr_misses::total 6407 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 27860 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 27860 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 27864 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 27864 # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst 6407 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 158644 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total 165051 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 6407 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 158644 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 165051 # number of overall MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 12581111000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 12581111000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 465184000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 465184000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 2462240500 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 2462240500 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 465184000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 15043351500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 15508535500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 465184000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 15043351500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 15508535500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 12586888000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 12586888000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 460830500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 460830500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 2469459000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 2469459000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 460830500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 15056347000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 15517177500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 460830500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 15056347000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 15517177500 # number of overall MSHR miss cycles
system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.912060 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.912060 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.068506 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.068506 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.448624 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.448624 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.068506 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.772009 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.551973 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.068506 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.772009 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.551973 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 96197.631209 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 96197.631209 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 72605.587639 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 72605.587639 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 88379.055994 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 88379.055994 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 72605.587639 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 94824.585235 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 93962.081417 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 72605.587639 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 94824.585235 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 93962.081417 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.912052 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.912052 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.069384 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.069384 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.448530 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.448530 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.069384 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.771938 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.554132 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.069384 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.771938 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.554132 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 96244.746903 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 96244.746903 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 71926.096457 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 71926.096457 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 88625.430663 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 88625.430663 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 71926.096457 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 94906.501349 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 94014.440991 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 71926.096457 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 94906.501349 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 94014.440991 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.snoop_filter.tot_requests 591895 # Total number of requests made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_requests 292875 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_requests 589565 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 291710 # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.snoop_filter.tot_snoops 4047 # Total number of snoops made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_snoops 4047 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 4045 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 4045 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.trans_dist::ReadResp 155625 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackDirty 283215 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackClean 91476 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::CleanEvict 51263 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 143394 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 143394 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadCleanReq 93525 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadSharedReq 62101 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 278525 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 612389 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 890914 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 11840000 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23955008 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 35795008 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 133079 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 432099 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0.009366 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.096323 # Request fanout histogram
+system.cpu.toL2Bus.trans_dist::ReadResp 154463 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 283225 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 90292 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 51275 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 143391 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 143391 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 92341 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 62123 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 274973 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 612446 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 887419 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 11688448 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23956480 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 35644928 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 133082 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 430937 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.009387 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.096428 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 428052 99.06% 99.06% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 4047 0.94% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 426892 99.06% 99.06% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 4045 0.94% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 432099 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 556225500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 430937 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 553880500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 2.5 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 140299972 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 138521976 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.6 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 308258967 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 308281978 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.4 # Layer utilization (%)
-system.membus.trans_dist::ReadResp 34266 # Transaction distribution
-system.membus.trans_dist::WritebackDirty 114413 # Transaction distribution
-system.membus.trans_dist::CleanEvict 14730 # Transaction distribution
-system.membus.trans_dist::ReadExReq 130784 # Transaction distribution
-system.membus.trans_dist::ReadExResp 130784 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 34266 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 459243 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 459243 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17885632 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 17885632 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadResp 34270 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 114419 # Transaction distribution
+system.membus.trans_dist::CleanEvict 14728 # Transaction distribution
+system.membus.trans_dist::ReadExReq 130780 # Transaction distribution
+system.membus.trans_dist::ReadExResp 130780 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 34270 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 459247 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 459247 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17886016 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 17886016 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 294193 # Request fanout histogram
+system.membus.snoop_fanout::samples 294197 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 294193 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 294197 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 294193 # Request fanout histogram
-system.membus.reqLayer0.occupancy 777045500 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 294197 # Request fanout histogram
+system.membus.reqLayer0.occupancy 776999500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 3.5 # Layer utilization (%)
-system.membus.respLayer1.occupancy 852834000 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 852713250 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 3.8 # Layer utilization (%)
---------- End Simulation Statistics ----------