summaryrefslogtreecommitdiff
path: root/tests/long/se/50.vortex/ref/alpha
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2015-07-03 10:15:03 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2015-07-03 10:15:03 -0400
commit25e1b1c1f5f4e0ad3976c88998161700135f4aae (patch)
tree36e668b99a36c3dfcfefc157d7bd6b102b8f8af6 /tests/long/se/50.vortex/ref/alpha
parent7e711c98f8fcd949b9430bbf243d60348d0ef28b (diff)
downloadgem5-25e1b1c1f5f4e0ad3976c88998161700135f4aae.tar.xz
stats: Update stats for cache, crossbar and DRAM changes
This update includes the changes to whole-line writes, the refinement of Read to ReadClean and ReadShared, the introduction of CleanEvict for snoop-filter tracking, and updates to the DRAM command scheduler for bank-group-aware scheduling. Needless to say, almost every regression is affected.
Diffstat (limited to 'tests/long/se/50.vortex/ref/alpha')
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt1081
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt1567
2 files changed, 1343 insertions, 1305 deletions
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
index bd4df05db..dfd14c576 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
@@ -1,104 +1,104 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.059732 # Number of seconds simulated
-sim_ticks 59731559000 # Number of ticks simulated
-final_tick 59731559000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.059580 # Number of seconds simulated
+sim_ticks 59579614000 # Number of ticks simulated
+final_tick 59579614000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 330143 # Simulator instruction rate (inst/s)
-host_op_rate 330143 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 222980587 # Simulator tick rate (ticks/s)
-host_mem_usage 304704 # Number of bytes of host memory used
-host_seconds 267.88 # Real time elapsed on the host
+host_inst_rate 321432 # Simulator instruction rate (inst/s)
+host_op_rate 321432 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 216544599 # Simulator tick rate (ticks/s)
+host_mem_usage 304972 # Number of bytes of host memory used
+host_seconds 275.14 # Real time elapsed on the host
sim_insts 88438073 # Number of instructions simulated
sim_ops 88438073 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 516416 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 10147392 # Number of bytes read from this memory
-system.physmem.bytes_read::total 10663808 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 516416 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 516416 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7298880 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7298880 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 8069 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 158553 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 166622 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 114045 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 114045 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 8645614 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 169883261 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 178528874 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 8645614 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 8645614 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 122194701 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 122194701 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 122194701 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 8645614 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 169883261 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 300723576 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 166622 # Number of read requests accepted
-system.physmem.writeReqs 114045 # Number of write requests accepted
-system.physmem.readBursts 166622 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 114045 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 10663168 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 640 # Total number of bytes read from write queue
-system.physmem.bytesWritten 7297280 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 10663808 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 7298880 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 10 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bytes_read::cpu.inst 500672 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 10147648 # Number of bytes read from this memory
+system.physmem.bytes_read::total 10648320 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 500672 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 500672 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7320576 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7320576 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 7823 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 158557 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 166380 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 114384 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 114384 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 8403411 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 170320808 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 178724219 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 8403411 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 8403411 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 122870484 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 122870484 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 122870484 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 8403411 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 170320808 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 301594703 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 166380 # Number of read requests accepted
+system.physmem.writeReqs 114384 # Number of write requests accepted
+system.physmem.readBursts 166380 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 114384 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 10648064 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 256 # Total number of bytes read from write queue
+system.physmem.bytesWritten 7319040 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 10648320 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 7320576 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 4 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 10463 # Per bank write bursts
-system.physmem.perBankRdBursts::1 10512 # Per bank write bursts
-system.physmem.perBankRdBursts::2 10314 # Per bank write bursts
-system.physmem.perBankRdBursts::3 10093 # Per bank write bursts
-system.physmem.perBankRdBursts::4 10430 # Per bank write bursts
-system.physmem.perBankRdBursts::5 10428 # Per bank write bursts
-system.physmem.perBankRdBursts::6 9849 # Per bank write bursts
-system.physmem.perBankRdBursts::7 10305 # Per bank write bursts
-system.physmem.perBankRdBursts::8 10593 # Per bank write bursts
-system.physmem.perBankRdBursts::9 10642 # Per bank write bursts
-system.physmem.perBankRdBursts::10 10591 # Per bank write bursts
+system.physmem.perBankRdBursts::0 10451 # Per bank write bursts
+system.physmem.perBankRdBursts::1 10506 # Per bank write bursts
+system.physmem.perBankRdBursts::2 10284 # Per bank write bursts
+system.physmem.perBankRdBursts::3 10088 # Per bank write bursts
+system.physmem.perBankRdBursts::4 10415 # Per bank write bursts
+system.physmem.perBankRdBursts::5 10418 # Per bank write bursts
+system.physmem.perBankRdBursts::6 9828 # Per bank write bursts
+system.physmem.perBankRdBursts::7 10277 # Per bank write bursts
+system.physmem.perBankRdBursts::8 10580 # Per bank write bursts
+system.physmem.perBankRdBursts::9 10645 # Per bank write bursts
+system.physmem.perBankRdBursts::10 10557 # Per bank write bursts
system.physmem.perBankRdBursts::11 10259 # Per bank write bursts
-system.physmem.perBankRdBursts::12 10303 # Per bank write bursts
-system.physmem.perBankRdBursts::13 10653 # Per bank write bursts
-system.physmem.perBankRdBursts::14 10528 # Per bank write bursts
-system.physmem.perBankRdBursts::15 10649 # Per bank write bursts
-system.physmem.perBankWrBursts::0 7087 # Per bank write bursts
-system.physmem.perBankWrBursts::1 7261 # Per bank write bursts
-system.physmem.perBankWrBursts::2 7256 # Per bank write bursts
-system.physmem.perBankWrBursts::3 6998 # Per bank write bursts
-system.physmem.perBankWrBursts::4 7125 # Per bank write bursts
-system.physmem.perBankWrBursts::5 7180 # Per bank write bursts
-system.physmem.perBankWrBursts::6 6771 # Per bank write bursts
-system.physmem.perBankWrBursts::7 7091 # Per bank write bursts
-system.physmem.perBankWrBursts::8 7219 # Per bank write bursts
-system.physmem.perBankWrBursts::9 6938 # Per bank write bursts
-system.physmem.perBankWrBursts::10 7094 # Per bank write bursts
+system.physmem.perBankRdBursts::12 10298 # Per bank write bursts
+system.physmem.perBankRdBursts::13 10623 # Per bank write bursts
+system.physmem.perBankRdBursts::14 10516 # Per bank write bursts
+system.physmem.perBankRdBursts::15 10631 # Per bank write bursts
+system.physmem.perBankWrBursts::0 7162 # Per bank write bursts
+system.physmem.perBankWrBursts::1 7274 # Per bank write bursts
+system.physmem.perBankWrBursts::2 7295 # Per bank write bursts
+system.physmem.perBankWrBursts::3 6999 # Per bank write bursts
+system.physmem.perBankWrBursts::4 7127 # Per bank write bursts
+system.physmem.perBankWrBursts::5 7182 # Per bank write bursts
+system.physmem.perBankWrBursts::6 6834 # Per bank write bursts
+system.physmem.perBankWrBursts::7 7095 # Per bank write bursts
+system.physmem.perBankWrBursts::8 7222 # Per bank write bursts
+system.physmem.perBankWrBursts::9 6994 # Per bank write bursts
+system.physmem.perBankWrBursts::10 7111 # Per bank write bursts
system.physmem.perBankWrBursts::11 6991 # Per bank write bursts
-system.physmem.perBankWrBursts::12 6965 # Per bank write bursts
-system.physmem.perBankWrBursts::13 7289 # Per bank write bursts
-system.physmem.perBankWrBursts::14 7283 # Per bank write bursts
-system.physmem.perBankWrBursts::15 7472 # Per bank write bursts
+system.physmem.perBankWrBursts::12 6990 # Per bank write bursts
+system.physmem.perBankWrBursts::13 7296 # Per bank write bursts
+system.physmem.perBankWrBursts::14 7306 # Per bank write bursts
+system.physmem.perBankWrBursts::15 7482 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 59731532000 # Total gap between requests
+system.physmem.totGap 59579590000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 166622 # Read request sizes (log2)
+system.physmem.readPktSize::6 166380 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 114045 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 165035 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1551 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 114384 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 164758 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1592 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 26 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
@@ -144,28 +144,28 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 738 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 765 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 6196 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 6985 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 7018 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 7029 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 7038 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 7036 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 7041 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 7057 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 7084 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 7087 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 7250 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 7104 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 7141 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 7350 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 7073 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 7021 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 4 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 4 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 735 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 762 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 6133 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 6992 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 7036 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 7064 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 7059 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 7063 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 7067 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 7065 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 7144 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 7119 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 7223 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 7229 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 7151 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 7372 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 7099 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 7043 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 12 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
@@ -193,121 +193,122 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 54759 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 327.975602 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 194.612520 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 331.469121 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 19499 35.61% 35.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 11959 21.84% 57.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 5687 10.39% 67.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 3574 6.53% 74.36% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2717 4.96% 79.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2083 3.80% 83.13% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1679 3.07% 86.19% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1528 2.79% 88.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 6033 11.02% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 54759 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 7017 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 23.742625 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 348.245058 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 7015 99.97% 99.97% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 1 0.01% 99.99% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::28672-29695 1 0.01% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 7017 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 7017 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.249109 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.233383 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.749815 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 6248 89.04% 89.04% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 18 0.26% 89.30% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 569 8.11% 97.41% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 155 2.21% 99.62% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 21 0.30% 99.91% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 2 0.03% 99.94% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 2 0.03% 99.97% # Writes before turning the bus around for reads
+system.physmem.bytesPerActivate::samples 54737 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 328.220838 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 195.100573 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 330.685535 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 19472 35.57% 35.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 11861 21.67% 57.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 5645 10.31% 67.56% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 3680 6.72% 74.28% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2860 5.22% 79.50% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2018 3.69% 83.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1694 3.09% 86.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1489 2.72% 89.01% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 6018 10.99% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 54737 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 7040 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 23.631676 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 336.376134 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 7037 99.96% 99.96% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 2 0.03% 99.99% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::27648-28671 1 0.01% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::total 7040 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 7040 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.244318 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.229045 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 0.737232 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 6278 89.18% 89.18% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 16 0.23% 89.40% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 578 8.21% 97.61% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 145 2.06% 99.67% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 15 0.21% 99.89% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 3 0.04% 99.93% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 1 0.01% 99.94% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 2 0.03% 99.97% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::24 1 0.01% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::29 1 0.01% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 7017 # Writes before turning the bus around for reads
-system.physmem.totQLat 1993187750 # Total ticks spent queuing
-system.physmem.totMemAccLat 5117162750 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 833060000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 11963.05 # Average queueing delay per DRAM burst
+system.physmem.wrPerTurnAround::26 1 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 7040 # Writes before turning the bus around for reads
+system.physmem.totQLat 2004219750 # Total ticks spent queuing
+system.physmem.totMemAccLat 5123769750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 831880000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 12046.33 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 30713.05 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 178.52 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 122.17 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 178.53 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 122.19 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 30796.33 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 178.72 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 122.84 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 178.72 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 122.87 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 2.35 # Data bus utilization in percentage
-system.physmem.busUtilRead 1.39 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 0.95 # Data bus utilization in percentage for writes
+system.physmem.busUtil 2.36 # Data bus utilization in percentage
+system.physmem.busUtilRead 1.40 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.96 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.01 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.13 # Average write queue length when enqueuing
-system.physmem.readRowHits 144646 # Number of row buffer hits during reads
-system.physmem.writeRowHits 81220 # Number of row buffer hits during writes
+system.physmem.avgWrQLen 24.12 # Average write queue length when enqueuing
+system.physmem.readRowHits 144447 # Number of row buffer hits during reads
+system.physmem.writeRowHits 81540 # Number of row buffer hits during writes
system.physmem.readRowHitRate 86.82 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 71.22 # Row buffer hit rate for writes
-system.physmem.avgGap 212819.93 # Average gap between requests
-system.physmem.pageHitRate 80.48 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 199621800 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 108920625 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 642564000 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 367681680 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 3901163760 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 12761553015 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 24642806250 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 42624311130 # Total energy per rank (pJ)
-system.physmem_0.averagePower 713.633365 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 40844346250 # Time in different power states
-system.physmem_0.memoryStateTime::REF 1994460000 # Time in different power states
+system.physmem.writeRowHitRate 71.29 # Row buffer hit rate for writes
+system.physmem.avgGap 212205.23 # Average gap between requests
+system.physmem.pageHitRate 80.49 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 199372320 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 108784500 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 641464200 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 368938800 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 3890992560 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 12501731340 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 24777284250 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 42488567970 # Total energy per rank (pJ)
+system.physmem_0.averagePower 713.220229 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 41071172000 # Time in different power states
+system.physmem_0.memoryStateTime::REF 1989260000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 16889792000 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 16512675000 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 214235280 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 116894250 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 656728800 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 370960560 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 3901163760 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 13264546950 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 24201582750 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 42726112350 # Total energy per rank (pJ)
-system.physmem_1.averagePower 715.337777 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 40104532750 # Time in different power states
-system.physmem_1.memoryStateTime::REF 1994460000 # Time in different power states
+system.physmem_1.actEnergy 214189920 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 116869500 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 655792800 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 371790000 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 3890992560 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 13114227690 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 24240006750 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 42603869220 # Total energy per rank (pJ)
+system.physmem_1.averagePower 715.155695 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 40171909250 # Time in different power states
+system.physmem_1.memoryStateTime::REF 1989260000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 17629849250 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 17411703250 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 14669488 # Number of BP lookups
-system.cpu.branchPred.condPredicted 9491497 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 392361 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 10408467 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 6389552 # Number of BTB hits
+system.cpu.branchPred.lookups 14668515 # Number of BP lookups
+system.cpu.branchPred.condPredicted 9490335 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 391198 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 9984003 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 6387554 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 61.388022 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1708748 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 85394 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 63.977885 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1708558 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 85259 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 20569996 # DTB read hits
-system.cpu.dtb.read_misses 97344 # DTB read misses
+system.cpu.dtb.read_hits 20570256 # DTB read hits
+system.cpu.dtb.read_misses 97321 # DTB read misses
system.cpu.dtb.read_acv 10 # DTB read access violations
-system.cpu.dtb.read_accesses 20667340 # DTB read accesses
-system.cpu.dtb.write_hits 14665866 # DTB write hits
-system.cpu.dtb.write_misses 9405 # DTB write misses
+system.cpu.dtb.read_accesses 20667577 # DTB read accesses
+system.cpu.dtb.write_hits 14665734 # DTB write hits
+system.cpu.dtb.write_misses 9406 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 14675271 # DTB write accesses
-system.cpu.dtb.data_hits 35235862 # DTB hits
-system.cpu.dtb.data_misses 106749 # DTB misses
+system.cpu.dtb.write_accesses 14675140 # DTB write accesses
+system.cpu.dtb.data_hits 35235990 # DTB hits
+system.cpu.dtb.data_misses 106727 # DTB misses
system.cpu.dtb.data_acv 10 # DTB access violations
-system.cpu.dtb.data_accesses 35342611 # DTB accesses
-system.cpu.itb.fetch_hits 25629903 # ITB hits
-system.cpu.itb.fetch_misses 5247 # ITB misses
+system.cpu.dtb.data_accesses 35342717 # DTB accesses
+system.cpu.itb.fetch_hits 25623202 # ITB hits
+system.cpu.itb.fetch_misses 5252 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 25635150 # ITB accesses
+system.cpu.itb.fetch_accesses 25628454 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -321,81 +322,81 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4583 # Number of system calls
-system.cpu.numCycles 119463118 # number of cpu cycles simulated
+system.cpu.numCycles 119159228 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 88438073 # Number of instructions committed
system.cpu.committedOps 88438073 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 1109771 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 1111760 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.350811 # CPI: cycles per instruction
-system.cpu.ipc 0.740296 # IPC: instructions per cycle
-system.cpu.tickCycles 91541167 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 27921951 # Total number of cycles that the object has spent stopped
-system.cpu.dcache.tags.replacements 200768 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4070.577182 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 34616116 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 204864 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 168.971200 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 693853250 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4070.577182 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.993793 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.993793 # Average percentage of cache occupancy
+system.cpu.cpi 1.347375 # CPI: cycles per instruction
+system.cpu.ipc 0.742184 # IPC: instructions per cycle
+system.cpu.tickCycles 91522395 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 27636833 # Total number of cycles that the object has spent stopped
+system.cpu.dcache.tags.replacements 200775 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4070.716592 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 34616548 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 204871 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 168.967536 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 688117500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4070.716592 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.993827 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.993827 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 48 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 679 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 3369 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 50 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 687 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 3359 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 70176158 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 70176158 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 20282855 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 20282855 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 14333261 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 14333261 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 34616116 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 34616116 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 34616116 # number of overall hits
-system.cpu.dcache.overall_hits::total 34616116 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 89415 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 89415 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 280116 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 280116 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 369531 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 369531 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 369531 # number of overall misses
-system.cpu.dcache.overall_misses::total 369531 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 4791422750 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 4791422750 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 21873540250 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 21873540250 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 26664963000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 26664963000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 26664963000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 26664963000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 20372270 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 20372270 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.tag_accesses 70177059 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 70177059 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 20283298 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 20283298 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 14333250 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 14333250 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 34616548 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 34616548 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 34616548 # number of overall hits
+system.cpu.dcache.overall_hits::total 34616548 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 89419 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 89419 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 280127 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 280127 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 369546 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 369546 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 369546 # number of overall misses
+system.cpu.dcache.overall_misses::total 369546 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 4766015000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 4766015000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 21725113500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 21725113500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 26491128500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 26491128500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 26491128500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 26491128500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 20372717 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 20372717 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 14613377 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 14613377 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 34985647 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 34985647 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 34985647 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 34985647 # number of overall (read+write) accesses
+system.cpu.dcache.demand_accesses::cpu.data 34986094 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 34986094 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 34986094 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 34986094 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.004389 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.004389 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.019168 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.019168 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.010562 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.010562 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.010562 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.010562 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 53586.341777 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 53586.341777 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 78087.436098 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 78087.436098 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 72158.933892 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 72158.933892 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 72158.933892 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 72158.933892 # average overall miss latency
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.019169 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.019169 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.010563 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.010563 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.010563 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.010563 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 53299.802055 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 53299.802055 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 77554.514559 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 77554.514559 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 71685.604769 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 71685.604769 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 71685.604769 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 71685.604769 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -404,32 +405,32 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 168537 # number of writebacks
-system.cpu.dcache.writebacks::total 168537 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 28116 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 28116 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 136551 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 136551 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 164667 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 164667 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 164667 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 164667 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 61299 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 61299 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143565 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 143565 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 204864 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 204864 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 204864 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 204864 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2648121500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 2648121500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10930365250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 10930365250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 13578486750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 13578486750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 13578486750 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 13578486750 # number of overall MSHR miss cycles
+system.cpu.dcache.writebacks::writebacks 168451 # number of writebacks
+system.cpu.dcache.writebacks::total 168451 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 28112 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 28112 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 136563 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 136563 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 164675 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 164675 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 164675 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 164675 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 61307 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 61307 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143564 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 143564 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 204871 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 204871 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 204871 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 204871 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2678080000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 2678080000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10985374000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 10985374000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 13663454000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 13663454000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 13663454000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 13663454000 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.003009 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003009 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009824 # mshr miss rate for WriteReq accesses
@@ -438,68 +439,69 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005856
system.cpu.dcache.demand_mshr_miss_rate::total 0.005856 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005856 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.005856 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 43200.076673 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 43200.076673 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76135.306307 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76135.306307 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66280.492180 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 66280.492180 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66280.492180 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 66280.492180 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 43683.103071 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 43683.103071 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76519.001978 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76519.001978 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66692.962889 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 66692.962889 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66692.962889 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 66692.962889 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.tags.replacements 152979 # number of replacements
-system.cpu.icache.tags.tagsinuse 1932.259039 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 25474875 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 155027 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 164.325408 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 42450985250 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1932.259039 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.943486 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.943486 # Average percentage of cache occupancy
+system.cpu.icache.tags.replacements 153439 # number of replacements
+system.cpu.icache.tags.tagsinuse 1932.585595 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 25467714 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 155487 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 163.793205 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 42332946500 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 1932.585595 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.943645 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.943645 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 2048 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 49 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 157 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 1044 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 1 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 1043 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::4 798 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 51414833 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 51414833 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 25474875 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 25474875 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 25474875 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 25474875 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 25474875 # number of overall hits
-system.cpu.icache.overall_hits::total 25474875 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 155028 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 155028 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 155028 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 155028 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 155028 # number of overall misses
-system.cpu.icache.overall_misses::total 155028 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 2574589242 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 2574589242 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 2574589242 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 2574589242 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 2574589242 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 2574589242 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 25629903 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 25629903 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 25629903 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 25629903 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 25629903 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 25629903 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.006049 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.006049 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.006049 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.006049 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.006049 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.006049 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 16607.253154 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 16607.253154 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 16607.253154 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 16607.253154 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 16607.253154 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 16607.253154 # average overall miss latency
+system.cpu.icache.tags.tag_accesses 51401891 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 51401891 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 25467714 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 25467714 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 25467714 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 25467714 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 25467714 # number of overall hits
+system.cpu.icache.overall_hits::total 25467714 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 155488 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 155488 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 155488 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 155488 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 155488 # number of overall misses
+system.cpu.icache.overall_misses::total 155488 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 2558679500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 2558679500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 2558679500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 2558679500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 2558679500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 2558679500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 25623202 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 25623202 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 25623202 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 25623202 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 25623202 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 25623202 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.006068 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.006068 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.006068 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.006068 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.006068 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.006068 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 16455.800448 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 16455.800448 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 16455.800448 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 16455.800448 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 16455.800448 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 16455.800448 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -508,123 +510,129 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 155028 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 155028 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 155028 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 155028 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 155028 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 155028 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2338939258 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 2338939258 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2338939258 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 2338939258 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2338939258 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 2338939258 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006049 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006049 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006049 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.006049 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006049 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.006049 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 15087.205266 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 15087.205266 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 15087.205266 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 15087.205266 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 15087.205266 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 15087.205266 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 155488 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 155488 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 155488 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 155488 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 155488 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 155488 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2403192500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 2403192500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2403192500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 2403192500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2403192500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 2403192500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006068 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006068 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006068 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.006068 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006068 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.006068 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 15455.806879 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 15455.806879 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 15455.806879 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 15455.806879 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 15455.806879 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 15455.806879 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 132696 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 30421.451198 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 219829 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 164772 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 1.334141 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 132455 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 30425.611503 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 404125 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 164531 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 2.456224 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 26160.561062 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 2366.479179 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 1894.410957 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.798357 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.072219 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.057813 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.928389 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 25960.344438 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2481.956505 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 1983.310560 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.792247 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.075743 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.060526 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.928516 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 32076 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 119 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 926 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11640 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 19278 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 113 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 120 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 937 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11867 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 19026 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 126 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.978882 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 4535770 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 4535770 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 146958 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 33627 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 180585 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 168537 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 168537 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 12684 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 12684 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 146958 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 46311 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 193269 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 146958 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 46311 # number of overall hits
-system.cpu.l2cache.overall_hits::total 193269 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 8070 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 27671 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 35741 # number of ReadReq misses
+system.cpu.l2cache.tags.tag_accesses 6024680 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 6024680 # Number of data accesses
+system.cpu.l2cache.Writeback_hits::writebacks 168451 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 168451 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 12683 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 12683 # number of ReadExReq hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 147664 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 147664 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 33631 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 33631 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 147664 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 46314 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 193978 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 147664 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 46314 # number of overall hits
+system.cpu.l2cache.overall_hits::total 193978 # number of overall hits
system.cpu.l2cache.ReadExReq_misses::cpu.data 130882 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 130882 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 8070 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 158553 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 166623 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 8070 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 158553 # number of overall misses
-system.cpu.l2cache.overall_misses::total 166623 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 640673250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2233296000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 2873969250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 10653589250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 10653589250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 640673250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 12886885250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 13527558500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 640673250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 12886885250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 13527558500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 155028 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 61298 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 216326 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 168537 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 168537 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 143566 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 143566 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 155028 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 204864 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 359892 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 155028 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 204864 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 359892 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.052055 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.451418 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.165218 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.911650 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.911650 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.052055 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.773943 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.462981 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.052055 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.773943 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.462981 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 79389.498141 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 80708.901016 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 80410.991578 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 81398.429501 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 81398.429501 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79389.498141 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81278.091553 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 81186.621895 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79389.498141 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81278.091553 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 81186.621895 # average overall miss latency
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 7824 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 7824 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 27675 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 27675 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 7824 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 158557 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 166381 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 7824 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 158557 # number of overall misses
+system.cpu.l2cache.overall_misses::total 166381 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 10636812500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 10636812500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 619419000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 619419000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 2232532000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 2232532000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 619419000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 12869344500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 13488763500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 619419000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 12869344500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 13488763500 # number of overall miss cycles
+system.cpu.l2cache.Writeback_accesses::writebacks 168451 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 168451 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 143565 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 143565 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 155488 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 155488 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 61306 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 61306 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 155488 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 204871 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 360359 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 155488 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 204871 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 360359 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.911657 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.911657 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.050319 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.050319 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.451424 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.451424 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.050319 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.773936 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.461709 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.050319 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.773936 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.461709 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 81270.247246 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 81270.247246 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79169.095092 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79169.095092 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 80669.629630 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 80669.629630 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79169.095092 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81165.413700 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 81071.537615 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79169.095092 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81165.413700 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 81071.537615 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -633,105 +641,116 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 114045 # number of writebacks
-system.cpu.l2cache.writebacks::total 114045 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 8070 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 27671 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 35741 # number of ReadReq MSHR misses
+system.cpu.l2cache.writebacks::writebacks 114384 # number of writebacks
+system.cpu.l2cache.writebacks::total 114384 # number of writebacks
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 2093 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 2093 # number of CleanEvict MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 130882 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 130882 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 8070 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 158553 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 166623 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 8070 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 158553 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 166623 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 539590750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1887128000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2426718750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 9017256750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 9017256750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 539590750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10904384750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 11443975500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 539590750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10904384750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 11443975500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.052055 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.451418 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.165218 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.911650 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.911650 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.052055 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.773943 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.462981 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.052055 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.773943 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.462981 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 66863.785626 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 68198.764049 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 67897.337791 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 68896.080057 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 68896.080057 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66863.785626 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 68774.383014 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68681.847644 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66863.785626 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 68774.383014 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 68681.847644 # average overall mshr miss latency
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 7824 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 7824 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 27675 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 27675 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 7824 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 158557 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 166381 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 7824 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 158557 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 166381 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 9327992500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 9327992500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 541189000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 541189000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1955782000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1955782000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 541189000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11283774500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 11824963500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 541189000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11283774500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 11824963500 # number of overall MSHR miss cycles
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.911657 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.911657 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.050319 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.050319 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.451424 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.451424 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.050319 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.773936 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.461709 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.050319 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.773936 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.461709 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71270.247246 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71270.247246 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69170.373211 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69170.373211 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70669.629630 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70669.629630 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69170.373211 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71165.413700 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71071.597718 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69170.373211 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71165.413700 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71071.597718 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.trans_dist::ReadReq 216326 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 216325 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 168537 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 143566 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 143566 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 310055 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 578265 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 888320 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 9921728 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23897664 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 33819392 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 0 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 528429 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.trans_dist::ReadResp 216793 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 282835 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 203834 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 143565 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 143565 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 155488 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 61306 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 464414 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 610517 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 1074931 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 9951168 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23892608 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 33843776 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 132455 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 847028 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1.156376 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.363212 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 528429 100.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 714573 84.36% 84.36% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 132455 15.64% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 528429 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 432751500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 0.7 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 234095242 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 847028 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 525737500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 0.9 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 233232496 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.4 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 343202250 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 0.6 # Layer utilization (%)
-system.membus.trans_dist::ReadReq 35740 # Transaction distribution
-system.membus.trans_dist::ReadResp 35740 # Transaction distribution
-system.membus.trans_dist::Writeback 114045 # Transaction distribution
+system.cpu.toL2Bus.respLayer1.occupancy 307309993 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 0.5 # Layer utilization (%)
+system.membus.trans_dist::ReadResp 35498 # Transaction distribution
+system.membus.trans_dist::Writeback 114384 # Transaction distribution
+system.membus.trans_dist::CleanEvict 16134 # Transaction distribution
system.membus.trans_dist::ReadExReq 130882 # Transaction distribution
system.membus.trans_dist::ReadExResp 130882 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 447289 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 447289 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17962688 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 17962688 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadSharedReq 35498 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 463278 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 463278 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17968896 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 17968896 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 280667 # Request fanout histogram
+system.membus.snoop_fanout::samples 296898 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 280667 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 296898 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 280667 # Request fanout histogram
-system.membus.reqLayer0.occupancy 816993000 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 296898 # Request fanout histogram
+system.membus.reqLayer0.occupancy 824886500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 1.4 # Layer utilization (%)
-system.membus.respLayer1.occupancy 879772000 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 878487500 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 1.5 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
index 9afa0da2d..2061356b3 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,109 +1,109 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.022578 # Number of seconds simulated
-sim_ticks 22578120000 # Number of ticks simulated
-final_tick 22578120000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.022637 # Number of seconds simulated
+sim_ticks 22637068500 # Number of ticks simulated
+final_tick 22637068500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 210348 # Simulator instruction rate (inst/s)
-host_op_rate 210348 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 59670380 # Simulator tick rate (ticks/s)
-host_mem_usage 234940 # Number of bytes of host memory used
-host_seconds 378.38 # Real time elapsed on the host
+host_inst_rate 222882 # Simulator instruction rate (inst/s)
+host_op_rate 222882 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 63391012 # Simulator tick rate (ticks/s)
+host_mem_usage 306268 # Number of bytes of host memory used
+host_seconds 357.10 # Real time elapsed on the host
sim_insts 79591756 # Number of instructions simulated
sim_ops 79591756 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 487616 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 10151104 # Number of bytes read from this memory
-system.physmem.bytes_read::total 10638720 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 487616 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 487616 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7296832 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7296832 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 7619 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 158611 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 166230 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 114013 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 114013 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 21596838 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 449599169 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 471196007 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 21596838 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 21596838 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 323181558 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 323181558 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 323181558 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 21596838 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 449599169 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 794377566 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 166230 # Number of read requests accepted
-system.physmem.writeReqs 114013 # Number of write requests accepted
-system.physmem.readBursts 166230 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 114013 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 10638144 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 576 # Total number of bytes read from write queue
-system.physmem.bytesWritten 7294912 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 10638720 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 7296832 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 9 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bytes_read::cpu.inst 472384 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 10153088 # Number of bytes read from this memory
+system.physmem.bytes_read::total 10625472 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 472384 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 472384 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7318784 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7318784 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 7381 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 158642 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 166023 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 114356 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 114356 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 20867720 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 448516026 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 469383746 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 20867720 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 20867720 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 323309708 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 323309708 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 323309708 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 20867720 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 448516026 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 792693453 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 166023 # Number of read requests accepted
+system.physmem.writeReqs 114356 # Number of write requests accepted
+system.physmem.readBursts 166023 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 114356 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 10625216 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 256 # Total number of bytes read from write queue
+system.physmem.bytesWritten 7317504 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 10625472 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 7318784 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 4 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 10435 # Per bank write bursts
-system.physmem.perBankRdBursts::1 10460 # Per bank write bursts
-system.physmem.perBankRdBursts::2 10318 # Per bank write bursts
+system.physmem.perBankRdBursts::0 10427 # Per bank write bursts
+system.physmem.perBankRdBursts::1 10469 # Per bank write bursts
+system.physmem.perBankRdBursts::2 10285 # Per bank write bursts
system.physmem.perBankRdBursts::3 10058 # Per bank write bursts
-system.physmem.perBankRdBursts::4 10413 # Per bank write bursts
-system.physmem.perBankRdBursts::5 10396 # Per bank write bursts
-system.physmem.perBankRdBursts::6 9837 # Per bank write bursts
-system.physmem.perBankRdBursts::7 10308 # Per bank write bursts
-system.physmem.perBankRdBursts::8 10587 # Per bank write bursts
-system.physmem.perBankRdBursts::9 10644 # Per bank write bursts
-system.physmem.perBankRdBursts::10 10547 # Per bank write bursts
-system.physmem.perBankRdBursts::11 10228 # Per bank write bursts
-system.physmem.perBankRdBursts::12 10270 # Per bank write bursts
-system.physmem.perBankRdBursts::13 10618 # Per bank write bursts
-system.physmem.perBankRdBursts::14 10481 # Per bank write bursts
-system.physmem.perBankRdBursts::15 10621 # Per bank write bursts
-system.physmem.perBankWrBursts::0 7083 # Per bank write bursts
-system.physmem.perBankWrBursts::1 7259 # Per bank write bursts
-system.physmem.perBankWrBursts::2 7255 # Per bank write bursts
-system.physmem.perBankWrBursts::3 6997 # Per bank write bursts
-system.physmem.perBankWrBursts::4 7126 # Per bank write bursts
-system.physmem.perBankWrBursts::5 7171 # Per bank write bursts
-system.physmem.perBankWrBursts::6 6772 # Per bank write bursts
-system.physmem.perBankWrBursts::7 7083 # Per bank write bursts
-system.physmem.perBankWrBursts::8 7219 # Per bank write bursts
-system.physmem.perBankWrBursts::9 6939 # Per bank write bursts
-system.physmem.perBankWrBursts::10 7083 # Per bank write bursts
-system.physmem.perBankWrBursts::11 6988 # Per bank write bursts
-system.physmem.perBankWrBursts::12 6964 # Per bank write bursts
-system.physmem.perBankWrBursts::13 7288 # Per bank write bursts
-system.physmem.perBankWrBursts::14 7284 # Per bank write bursts
-system.physmem.perBankWrBursts::15 7472 # Per bank write bursts
+system.physmem.perBankRdBursts::4 10410 # Per bank write bursts
+system.physmem.perBankRdBursts::5 10383 # Per bank write bursts
+system.physmem.perBankRdBursts::6 9823 # Per bank write bursts
+system.physmem.perBankRdBursts::7 10285 # Per bank write bursts
+system.physmem.perBankRdBursts::8 10562 # Per bank write bursts
+system.physmem.perBankRdBursts::9 10635 # Per bank write bursts
+system.physmem.perBankRdBursts::10 10512 # Per bank write bursts
+system.physmem.perBankRdBursts::11 10227 # Per bank write bursts
+system.physmem.perBankRdBursts::12 10266 # Per bank write bursts
+system.physmem.perBankRdBursts::13 10590 # Per bank write bursts
+system.physmem.perBankRdBursts::14 10475 # Per bank write bursts
+system.physmem.perBankRdBursts::15 10612 # Per bank write bursts
+system.physmem.perBankWrBursts::0 7161 # Per bank write bursts
+system.physmem.perBankWrBursts::1 7270 # Per bank write bursts
+system.physmem.perBankWrBursts::2 7294 # Per bank write bursts
+system.physmem.perBankWrBursts::3 6998 # Per bank write bursts
+system.physmem.perBankWrBursts::4 7127 # Per bank write bursts
+system.physmem.perBankWrBursts::5 7175 # Per bank write bursts
+system.physmem.perBankWrBursts::6 6835 # Per bank write bursts
+system.physmem.perBankWrBursts::7 7095 # Per bank write bursts
+system.physmem.perBankWrBursts::8 7221 # Per bank write bursts
+system.physmem.perBankWrBursts::9 6995 # Per bank write bursts
+system.physmem.perBankWrBursts::10 7100 # Per bank write bursts
+system.physmem.perBankWrBursts::11 6989 # Per bank write bursts
+system.physmem.perBankWrBursts::12 6993 # Per bank write bursts
+system.physmem.perBankWrBursts::13 7294 # Per bank write bursts
+system.physmem.perBankWrBursts::14 7307 # Per bank write bursts
+system.physmem.perBankWrBursts::15 7482 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 22578086500 # Total gap between requests
+system.physmem.totGap 22637037500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 166230 # Read request sizes (log2)
+system.physmem.readPktSize::6 166023 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 114013 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 52462 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 43160 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 38431 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 32153 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 12 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 114356 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 52265 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 42988 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 38514 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 32235 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 13 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 4 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
@@ -144,35 +144,35 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 784 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 809 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 2168 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 814 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 860 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 1941 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::18 3478 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 4829 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 6154 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 6617 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 6971 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 7123 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 7222 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 7425 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 7835 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 7650 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 8007 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 10134 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 8246 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 9963 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 7925 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 349 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 161 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 84 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 35 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 16 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 3 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 2 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 4841 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 6101 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 6515 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 6908 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 7141 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 7305 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 7526 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 7916 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 7717 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 8226 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 10106 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 8309 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 9772 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 8092 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 382 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 195 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 108 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 43 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 20 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 9 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::43 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
@@ -193,121 +193,123 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 52260 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 343.127440 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 201.641716 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 343.309325 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 18423 35.25% 35.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 10477 20.05% 55.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 5934 11.35% 66.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 2978 5.70% 72.35% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2855 5.46% 77.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1509 2.89% 80.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 2072 3.96% 84.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 924 1.77% 86.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 7088 13.56% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 52260 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 6982 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 23.804927 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 342.249057 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 6981 99.99% 99.99% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 52301 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 343.050573 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 202.162039 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 342.313279 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 18282 34.96% 34.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 10576 20.22% 55.18% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 5922 11.32% 66.50% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 2988 5.71% 72.21% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 3062 5.85% 78.07% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 1483 2.84% 80.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1989 3.80% 84.71% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1021 1.95% 86.66% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 6978 13.34% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 52301 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 6994 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 23.736917 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 336.159441 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 6991 99.96% 99.96% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 2 0.03% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::27648-28671 1 0.01% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 6982 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 6982 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.325265 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.299310 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.979398 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 6150 88.08% 88.08% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 25 0.36% 88.44% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 468 6.70% 95.14% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 181 2.59% 97.74% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 78 1.12% 98.85% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 46 0.66% 99.51% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 19 0.27% 99.79% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 10 0.14% 99.93% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24 4 0.06% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::25 1 0.01% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 6982 # Writes before turning the bus around for reads
-system.physmem.totQLat 5742111500 # Total ticks spent queuing
-system.physmem.totMemAccLat 8858755250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 831105000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 34545.04 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 6994 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 6994 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.347727 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.319415 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.025091 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 6123 87.55% 87.55% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 26 0.37% 87.92% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 468 6.69% 94.61% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 194 2.77% 97.38% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 92 1.32% 98.70% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 55 0.79% 99.49% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 18 0.26% 99.74% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 10 0.14% 99.89% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 6 0.09% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 1 0.01% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 1 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 6994 # Writes before turning the bus around for reads
+system.physmem.totQLat 5783499750 # Total ticks spent queuing
+system.physmem.totMemAccLat 8896356000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 830095000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 34836.37 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 53295.04 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 471.17 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 323.10 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 471.20 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 323.18 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 53586.37 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 469.37 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 323.25 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 469.38 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 323.31 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 6.21 # Data bus utilization in percentage
-system.physmem.busUtilRead 3.68 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 2.52 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.91 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.41 # Average write queue length when enqueuing
-system.physmem.readRowHits 146222 # Number of row buffer hits during reads
-system.physmem.writeRowHits 81709 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 87.97 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 71.67 # Row buffer hit rate for writes
-system.physmem.avgGap 80566.10 # Average gap between requests
+system.physmem.busUtil 6.19 # Data bus utilization in percentage
+system.physmem.busUtilRead 3.67 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 2.53 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.92 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.57 # Average write queue length when enqueuing
+system.physmem.readRowHits 145949 # Number of row buffer hits during reads
+system.physmem.writeRowHits 82096 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 87.91 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 71.79 # Row buffer hit rate for writes
+system.physmem.avgGap 80737.28 # Average gap between requests
system.physmem.pageHitRate 81.34 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 190685880 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 104044875 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 641035200 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 367584480 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 1474315440 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 6555814245 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 7792863750 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 17126343870 # Total energy per rank (pJ)
-system.physmem_0.averagePower 758.721685 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 12883309000 # Time in different power states
-system.physmem_0.memoryStateTime::REF 753740000 # Time in different power states
+system.physmem_0.actEnergy 190852200 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 104135625 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 640543800 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 368925840 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 1478383920 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 6748287570 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 7661408250 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 17192537205 # Total energy per rank (pJ)
+system.physmem_0.averagePower 759.557739 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 12661521500 # Time in different power states
+system.physmem_0.memoryStateTime::REF 755820000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 8935594000 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 9217738000 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 204104880 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 111366750 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 654919200 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 370701360 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 1474315440 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 6889050495 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 7500532500 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 17204990625 # Total energy per rank (pJ)
-system.physmem_1.averagePower 762.206905 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 12395641000 # Time in different power states
-system.physmem_1.memoryStateTime::REF 753740000 # Time in different power states
+system.physmem_1.actEnergy 204354360 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 111502875 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 654108000 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 371764080 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 1478383920 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 6845140260 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 7576424250 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 17241677745 # Total energy per rank (pJ)
+system.physmem_1.averagePower 761.730174 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 12521267250 # Time in different power states
+system.physmem_1.memoryStateTime::REF 755820000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 9423231500 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 9357815250 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 16619938 # Number of BP lookups
-system.cpu.branchPred.condPredicted 10751763 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 361573 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 10694449 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 7373128 # Number of BTB hits
+system.cpu.branchPred.lookups 16666171 # Number of BP lookups
+system.cpu.branchPred.condPredicted 10777513 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 373740 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 11097684 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 7405754 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 68.943505 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1990233 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 3119 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 66.732428 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1996658 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 2898 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 22587975 # DTB read hits
-system.cpu.dtb.read_misses 226213 # DTB read misses
-system.cpu.dtb.read_acv 17 # DTB read access violations
-system.cpu.dtb.read_accesses 22814188 # DTB read accesses
-system.cpu.dtb.write_hits 15866557 # DTB write hits
-system.cpu.dtb.write_misses 44947 # DTB write misses
-system.cpu.dtb.write_acv 1 # DTB write access violations
-system.cpu.dtb.write_accesses 15911504 # DTB write accesses
-system.cpu.dtb.data_hits 38454532 # DTB hits
-system.cpu.dtb.data_misses 271160 # DTB misses
-system.cpu.dtb.data_acv 18 # DTB access violations
-system.cpu.dtb.data_accesses 38725692 # DTB accesses
-system.cpu.itb.fetch_hits 13913083 # ITB hits
-system.cpu.itb.fetch_misses 32600 # ITB misses
+system.cpu.dtb.read_hits 22620977 # DTB read hits
+system.cpu.dtb.read_misses 226849 # DTB read misses
+system.cpu.dtb.read_acv 27 # DTB read access violations
+system.cpu.dtb.read_accesses 22847826 # DTB read accesses
+system.cpu.dtb.write_hits 15870488 # DTB write hits
+system.cpu.dtb.write_misses 45057 # DTB write misses
+system.cpu.dtb.write_acv 4 # DTB write access violations
+system.cpu.dtb.write_accesses 15915545 # DTB write accesses
+system.cpu.dtb.data_hits 38491465 # DTB hits
+system.cpu.dtb.data_misses 271906 # DTB misses
+system.cpu.dtb.data_acv 31 # DTB access violations
+system.cpu.dtb.data_accesses 38763371 # DTB accesses
+system.cpu.itb.fetch_hits 13971550 # ITB hits
+system.cpu.itb.fetch_misses 35700 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 13945683 # ITB accesses
+system.cpu.itb.fetch_accesses 14007250 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -321,101 +323,101 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4583 # Number of system calls
-system.cpu.numCycles 45156244 # number of cpu cycles simulated
+system.cpu.numCycles 45274140 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 15767330 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 106100961 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 16619938 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 9363361 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 27775290 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 962592 # Number of cycles fetch has spent squashing
-system.cpu.fetch.TlbCycles 208 # Number of cycles fetch has spent waiting for tlb
-system.cpu.fetch.MiscStallCycles 5030 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 339291 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 71 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 13913083 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 207051 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.ItlbSquashes 2 # Number of outstanding ITLB misses that were squashed
-system.cpu.fetch.rateDist::samples 44368516 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.391357 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.125574 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 15840684 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 106412182 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 16666171 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 9402412 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 27820247 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 987192 # Number of cycles fetch has spent squashing
+system.cpu.fetch.TlbCycles 787 # Number of cycles fetch has spent waiting for tlb
+system.cpu.fetch.MiscStallCycles 5202 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 343767 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 103 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 13971550 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 209132 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.ItlbSquashes 1 # Number of outstanding ITLB misses that were squashed
+system.cpu.fetch.rateDist::samples 44504386 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.391049 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.126296 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 24640012 55.53% 55.53% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1537852 3.47% 59.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 1401576 3.16% 62.16% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 1522530 3.43% 65.59% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 4244947 9.57% 75.16% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 1845094 4.16% 79.32% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 677475 1.53% 80.84% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1069981 2.41% 83.26% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 7429049 16.74% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 24724412 55.56% 55.56% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1545163 3.47% 59.03% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 1406842 3.16% 62.19% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 1520478 3.42% 65.60% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 4242713 9.53% 75.14% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 1851895 4.16% 79.30% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 685374 1.54% 80.84% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1070742 2.41% 83.24% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 7456767 16.76% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 44368516 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.368054 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.349641 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 15099347 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 9823247 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 18465046 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 597969 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 382907 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 3741515 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 100209 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 104016227 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 314595 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 382907 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 15487504 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 6707215 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 96849 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 18654699 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 3039342 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 102867556 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 4643 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 101006 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 348263 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 2491758 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 61906530 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 124122948 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 123794647 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 328300 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 44504386 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.368117 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.350397 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 15190182 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 9797968 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 18517517 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 603822 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 394897 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 3753615 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 100898 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 104278713 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 316536 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 394897 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 15562376 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 4515044 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 96153 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 18732590 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 5203326 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 103086111 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 6702 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 93508 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 341438 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 4700364 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 62061981 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 124384146 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 124055114 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 329031 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 52546881 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 9359649 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 5745 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 5793 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 2522683 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 23265731 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 16453437 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 1244012 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 539260 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 91299347 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 5639 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 89055311 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 77552 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 11713229 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 4714239 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1056 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 44368516 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.007174 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.246117 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 9515100 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 5718 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 5766 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 2349661 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 23316234 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 16465365 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 1246740 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 545757 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 91441079 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 5553 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 89167924 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 83024 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 11854875 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 4801848 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 970 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 44504386 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.003576 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.243462 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 17795444 40.11% 40.11% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 5774110 13.01% 53.12% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 5077311 11.44% 64.57% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 4396727 9.91% 74.48% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4357066 9.82% 84.30% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2650893 5.97% 90.27% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 1948119 4.39% 94.66% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 1385813 3.12% 97.78% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 983033 2.22% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 17850579 40.11% 40.11% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 5788896 13.01% 53.12% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 5155949 11.59% 64.70% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 4393297 9.87% 74.57% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4359248 9.80% 84.37% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2645472 5.94% 90.31% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 1941559 4.36% 94.68% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 1381555 3.10% 97.78% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 987831 2.22% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 44368516 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 44504386 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 243204 9.64% 9.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 1 0.00% 9.64% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 244058 9.64% 9.64% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 9.64% # attempts to use FU when none available
system.cpu.iq.fu_full::IntDiv 0 0.00% 9.64% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatAdd 0 0.00% 9.64% # attempts to use FU when none available
system.cpu.iq.fu_full::FloatCmp 0 0.00% 9.64% # attempts to use FU when none available
@@ -443,118 +445,118 @@ system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 9.64% # at
system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 9.64% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.64% # attempts to use FU when none available
system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.64% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1172094 46.45% 56.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 1108166 43.91% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1174802 46.40% 56.04% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 1112961 43.96% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 49651741 55.75% 55.75% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 44157 0.05% 55.80% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 55.80% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 121956 0.14% 55.94% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 89 0.00% 55.94% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 121436 0.14% 56.08% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 54 0.00% 56.08% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 39055 0.04% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.12% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 23004684 25.83% 81.95% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 16072139 18.05% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 49705550 55.74% 55.74% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 44198 0.05% 55.79% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 55.79% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 121960 0.14% 55.93% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 89 0.00% 55.93% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 121539 0.14% 56.07% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 56 0.00% 56.07% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 39076 0.04% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.11% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 23058691 25.86% 81.97% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 16076765 18.03% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 89055311 # Type of FU issued
-system.cpu.iq.rate 1.972159 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2523465 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.028336 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 224465346 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 102605449 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 87163804 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 614809 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 433844 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 300747 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 91271228 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 307548 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1661543 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 89167924 # Type of FU issued
+system.cpu.iq.rate 1.969511 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 2531821 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.028394 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 224839378 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 102887543 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 87218101 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 615701 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 435266 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 300894 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 91391726 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 308019 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1669932 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 2989093 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 6317 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 21548 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1840060 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 3039596 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 6284 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 21688 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1851988 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 3023 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 186080 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 3150 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 205518 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 382907 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 1413856 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 4974138 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 100829471 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 151929 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 23265731 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 16453437 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 5565 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 4999 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 4957861 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 21548 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 151078 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 158072 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 309150 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 88275465 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 22814985 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 779846 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 394897 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 1352665 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 2733681 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 100982224 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 167502 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 23316234 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 16465365 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 5553 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 3853 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 2732159 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 21688 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 162395 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 158558 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 320953 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 88354535 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 22848688 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 813389 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 9524485 # number of nop insts executed
-system.cpu.iew.exec_refs 38726852 # number of memory reference insts executed
-system.cpu.iew.exec_branches 15171568 # Number of branches executed
-system.cpu.iew.exec_stores 15911867 # Number of stores executed
-system.cpu.iew.exec_rate 1.954889 # Inst execution rate
-system.cpu.iew.wb_sent 87882002 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 87464551 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 33900833 # num instructions producing a value
-system.cpu.iew.wb_consumers 44342613 # num instructions consuming a value
+system.cpu.iew.exec_nop 9535592 # number of nop insts executed
+system.cpu.iew.exec_refs 38764588 # number of memory reference insts executed
+system.cpu.iew.exec_branches 15181336 # Number of branches executed
+system.cpu.iew.exec_stores 15915900 # Number of stores executed
+system.cpu.iew.exec_rate 1.951545 # Inst execution rate
+system.cpu.iew.wb_sent 87941007 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 87518995 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 33890392 # num instructions producing a value
+system.cpu.iew.wb_consumers 44346264 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.936931 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.764520 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.933090 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.764222 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 9282281 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 9432406 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 4583 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 263184 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 43000551 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.054408 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.876009 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 275041 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 43112835 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.049057 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.870632 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 21467431 49.92% 49.92% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 6329802 14.72% 64.64% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 2918642 6.79% 71.43% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 1760390 4.09% 75.53% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1670777 3.89% 79.41% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1138707 2.65% 82.06% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1203989 2.80% 84.86% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 794665 1.85% 86.71% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5716148 13.29% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 21537439 49.96% 49.96% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 6339258 14.70% 64.66% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 2938097 6.81% 71.47% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 1767481 4.10% 75.57% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1703049 3.95% 79.52% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1136594 2.64% 82.16% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1201073 2.79% 84.95% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 797579 1.85% 86.80% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5692265 13.20% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 43000551 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 43112835 # Number of insts commited each cycle
system.cpu.commit.committedInsts 88340672 # Number of instructions committed
system.cpu.commit.committedOps 88340672 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -600,343 +602,349 @@ system.cpu.commit.op_class_0::MemWrite 14613377 16.54% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 88340672 # Class of committed instruction
-system.cpu.commit.bw_lim_events 5716148 # number cycles where commit BW limit reached
-system.cpu.rob.rob_reads 133590014 # The number of ROB reads
-system.cpu.rob.rob_writes 196617452 # The number of ROB writes
-system.cpu.timesIdled 47547 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 787728 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.commit.bw_lim_events 5692265 # number cycles where commit BW limit reached
+system.cpu.rob.rob_reads 133876306 # The number of ROB reads
+system.cpu.rob.rob_writes 196941310 # The number of ROB writes
+system.cpu.timesIdled 47582 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 769754 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 79591756 # Number of Instructions Simulated
system.cpu.committedOps 79591756 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.567348 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.567348 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.762586 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.762586 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 116851082 # number of integer regfile reads
-system.cpu.int_regfile_writes 57926468 # number of integer regfile writes
-system.cpu.fp_regfile_reads 255690 # number of floating regfile reads
-system.cpu.fp_regfile_writes 241313 # number of floating regfile writes
-system.cpu.misc_regfile_reads 38160 # number of misc regfile reads
+system.cpu.cpi 0.568830 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.568830 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.757996 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.757996 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 116950893 # number of integer regfile reads
+system.cpu.int_regfile_writes 57974920 # number of integer regfile writes
+system.cpu.fp_regfile_reads 255771 # number of floating regfile reads
+system.cpu.fp_regfile_writes 241359 # number of floating regfile writes
+system.cpu.misc_regfile_reads 38164 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.dcache.tags.replacements 201362 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4070.706489 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 34086491 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 205458 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 165.904910 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 231989000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4070.706489 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.993825 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.993825 # Average percentage of cache occupancy
+system.cpu.dcache.tags.replacements 201397 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4070.850359 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 34098493 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 205493 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 165.935059 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 231077500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4070.850359 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.993860 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.993860 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 76 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 2590 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 1430 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 90 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 2777 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 1229 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 71020044 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 71020044 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 20525035 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 20525035 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 13561393 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 13561393 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 63 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 63 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 34086428 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 34086428 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 34086428 # number of overall hits
-system.cpu.dcache.overall_hits::total 34086428 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 268817 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 268817 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1051984 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1051984 # number of WriteReq misses
+system.cpu.dcache.tags.tag_accesses 71045365 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 71045365 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 20537317 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 20537317 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 13561115 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 13561115 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 61 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 61 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 34098432 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 34098432 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 34098432 # number of overall hits
+system.cpu.dcache.overall_hits::total 34098432 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 269180 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 269180 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1052262 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1052262 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 1320801 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1320801 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1320801 # number of overall misses
-system.cpu.dcache.overall_misses::total 1320801 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 17503667749 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 17503667749 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 89467046923 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 89467046923 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 99750 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 99750 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 106970714672 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 106970714672 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 106970714672 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 106970714672 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 20793852 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 20793852 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 1321442 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1321442 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1321442 # number of overall misses
+system.cpu.dcache.overall_misses::total 1321442 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 17386725500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 17386725500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 89260696666 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 89260696666 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 99000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 99000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 106647422166 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 106647422166 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 106647422166 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 106647422166 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 20806497 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 20806497 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 14613377 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 14613377 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 64 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 64 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 35407229 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 35407229 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 35407229 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 35407229 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.012928 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.012928 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.071988 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.071988 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.015625 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.015625 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.037303 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.037303 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.037303 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.037303 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 65113.693513 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 65113.693513 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 85046.014885 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 85046.014885 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 99750 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 99750 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 80989.274442 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 80989.274442 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 80989.274442 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 80989.274442 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 6831456 # number of cycles access was blocked
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 62 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 62 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 35419874 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 35419874 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 35419874 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 35419874 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.012937 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.012937 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.072007 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.072007 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.016129 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.016129 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.037308 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.037308 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.037308 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.037308 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 64591.446244 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 64591.446244 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 84827.444749 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 84827.444749 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 99000 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 99000 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 80705.337174 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 80705.337174 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 80705.337174 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 80705.337174 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 6894813 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 275 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 88055 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 88842 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 2 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 77.581693 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 77.607584 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 137.500000 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 168921 # number of writebacks
-system.cpu.dcache.writebacks::total 168921 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 206754 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 206754 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 908590 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 908590 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 1115344 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 1115344 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 1115344 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 1115344 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 62063 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 62063 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143394 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 143394 # number of WriteReq MSHR misses
+system.cpu.dcache.writebacks::writebacks 168840 # number of writebacks
+system.cpu.dcache.writebacks::total 168840 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 207085 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 207085 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 908865 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 908865 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 1115950 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1115950 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1115950 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1115950 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 62095 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 62095 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143397 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 143397 # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 1 # number of LoadLockedReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::total 1 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 205457 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 205457 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 205457 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 205457 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3191920501 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 3191920501 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 14187677704 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 14187677704 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 97750 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 97750 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 17379598205 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 17379598205 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 17379598205 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 17379598205 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002985 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002985 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.demand_mshr_misses::cpu.data 205492 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 205492 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 205492 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 205492 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3215385000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 3215385000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 14267732202 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 14267732202 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 98000 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 98000 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 17483117202 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 17483117202 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 17483117202 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 17483117202 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002984 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002984 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009813 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009813 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.015625 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.015625 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005803 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.005803 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005803 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.005803 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 51430.328875 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 51430.328875 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 98941.920192 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 98941.920192 # average WriteReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 97750 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 97750 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 84589.954127 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 84589.954127 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 84589.954127 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 84589.954127 # average overall mshr miss latency
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.016129 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.016129 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005802 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.005802 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005802 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.005802 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 51781.705451 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 51781.705451 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 99498.122011 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 99498.122011 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 98000 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 98000 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 85079.308207 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 85079.308207 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 85079.308207 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 85079.308207 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.tags.replacements 92948 # number of replacements
-system.cpu.icache.tags.tagsinuse 1916.254210 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 13805160 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 94996 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 145.323593 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 19026930250 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1916.254210 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.935671 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.935671 # Average percentage of cache occupancy
+system.cpu.icache.tags.replacements 93160 # number of replacements
+system.cpu.icache.tags.tagsinuse 1916.318628 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 13863089 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 95208 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 145.608447 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 19085068500 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 1916.318628 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.935702 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.935702 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 2048 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 69 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 92 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 74 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 87 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2 30 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 1478 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 379 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 1486 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 371 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 27921160 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 27921160 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 13805160 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 13805160 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 13805160 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 13805160 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 13805160 # number of overall hits
-system.cpu.icache.overall_hits::total 13805160 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 107922 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 107922 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 107922 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 107922 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 107922 # number of overall misses
-system.cpu.icache.overall_misses::total 107922 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 2071977734 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 2071977734 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 2071977734 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 2071977734 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 2071977734 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 2071977734 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 13913082 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 13913082 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 13913082 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 13913082 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 13913082 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 13913082 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.007757 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.007757 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.007757 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.007757 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.007757 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.007757 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 19198.844851 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 19198.844851 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 19198.844851 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 19198.844851 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 19198.844851 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 19198.844851 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 448 # number of cycles access was blocked
+system.cpu.icache.tags.tag_accesses 28038306 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 28038306 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 13863089 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 13863089 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 13863089 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 13863089 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 13863089 # number of overall hits
+system.cpu.icache.overall_hits::total 13863089 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 108460 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 108460 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 108460 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 108460 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 108460 # number of overall misses
+system.cpu.icache.overall_misses::total 108460 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 2048888998 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 2048888998 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 2048888998 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 2048888998 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 2048888998 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 2048888998 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 13971549 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 13971549 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 13971549 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 13971549 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 13971549 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 13971549 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.007763 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.007763 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.007763 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.007763 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.007763 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.007763 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18890.733893 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 18890.733893 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 18890.733893 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 18890.733893 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 18890.733893 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 18890.733893 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 1159 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 10 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 14 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 44.800000 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 82.785714 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 12925 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 12925 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 12925 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 12925 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 12925 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 12925 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 94997 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 94997 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 94997 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 94997 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 94997 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 94997 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1636224764 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 1636224764 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1636224764 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 1636224764 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1636224764 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 1636224764 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006828 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006828 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006828 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.006828 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006828 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.006828 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 17223.962483 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 17223.962483 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 17223.962483 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 17223.962483 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 17223.962483 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 17223.962483 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 13251 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 13251 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 13251 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 13251 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 13251 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 13251 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 95209 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 95209 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 95209 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 95209 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 95209 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 95209 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1668176000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 1668176000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1668176000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 1668176000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1668176000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 1668176000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006814 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006814 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006814 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.006814 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006814 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.006814 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 17521.200727 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 17521.200727 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 17521.200727 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 17521.200727 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 17521.200727 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 17521.200727 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 132323 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 30601.222528 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 161333 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 164386 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.981428 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 132107 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 30604.111406 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 285364 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 164184 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 1.738074 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 26658.229296 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 2102.973655 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 1840.019577 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.813545 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.064178 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.056153 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.933875 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 32063 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 168 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2820 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 28790 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 228 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 57 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.978485 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 4062789 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 4062789 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 87377 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 34233 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 121610 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 168921 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 168921 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 12614 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 12614 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 87377 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 46847 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 134224 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 87377 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 46847 # number of overall hits
-system.cpu.l2cache.overall_hits::total 134224 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 7620 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 27830 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 35450 # number of ReadReq misses
+system.cpu.l2cache.tags.occ_blocks::writebacks 26463.213686 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2221.858475 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 1919.039245 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.807593 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.067806 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.058564 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.933963 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 32077 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 185 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3041 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 28427 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 365 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 59 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.978912 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 5069653 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 5069653 # Number of data accesses
+system.cpu.l2cache.Writeback_hits::writebacks 168840 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 168840 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 12616 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 12616 # number of ReadExReq hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 87827 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 87827 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 34235 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 34235 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 87827 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 46851 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 134678 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 87827 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 46851 # number of overall hits
+system.cpu.l2cache.overall_hits::total 134678 # number of overall hits
system.cpu.l2cache.ReadExReq_misses::cpu.data 130781 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 130781 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 7620 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 158611 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 166231 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 7620 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 158611 # number of overall misses
-system.cpu.l2cache.overall_misses::total 166231 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 623216750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2766024500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 3389241250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 13898935250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 13898935250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 623216750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 16664959750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 17288176500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 623216750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 16664959750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 17288176500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 94997 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 62063 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 157060 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 168921 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 168921 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 143395 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 143395 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 94997 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 205458 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 300455 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 94997 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 205458 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 300455 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.080213 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.448415 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.225710 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.912033 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.912033 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.080213 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.771987 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.553264 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.080213 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.771987 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.553264 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 81786.975066 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 99390.028746 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 95606.241185 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 106276.410564 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 106276.410564 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 81786.975066 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 105068.121063 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 104000.917398 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 81786.975066 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 105068.121063 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 104000.917398 # average overall miss latency
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 7382 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 7382 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 27861 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 27861 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 7382 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 158642 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 166024 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 7382 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 158642 # number of overall misses
+system.cpu.l2cache.overall_misses::total 166024 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 13916068500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 13916068500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 602620000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 602620000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 2758143500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 2758143500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 602620000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 16674212000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 17276832000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 602620000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 16674212000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 17276832000 # number of overall miss cycles
+system.cpu.l2cache.Writeback_accesses::writebacks 168840 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 168840 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 143397 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 143397 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 95209 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 95209 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 62096 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 62096 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 95209 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 205493 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 300702 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 95209 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 205493 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 300702 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.912020 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.912020 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.077535 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.077535 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.448676 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.448676 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.077535 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.772007 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.552121 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.077535 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.772007 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.552121 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 106407.417744 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 106407.417744 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 81633.703603 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 81633.703603 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 98996.572269 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 98996.572269 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 81633.703603 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 105105.911423 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 104062.256059 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 81633.703603 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 105105.911423 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 104062.256059 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -945,105 +953,116 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 114013 # number of writebacks
-system.cpu.l2cache.writebacks::total 114013 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 7620 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 27830 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 35450 # number of ReadReq MSHR misses
+system.cpu.l2cache.writebacks::writebacks 114356 # number of writebacks
+system.cpu.l2cache.writebacks::total 114356 # number of writebacks
+system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 2054 # number of CleanEvict MSHR misses
+system.cpu.l2cache.CleanEvict_mshr_misses::total 2054 # number of CleanEvict MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 130781 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 130781 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 7620 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 158611 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 166231 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 7620 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 158611 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 166231 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 527900750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2422370000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2950270750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 12290499750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 12290499750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 527900750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 14712869750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 15240770500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 527900750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 14712869750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 15240770500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.080213 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.448415 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.225710 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.912033 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.912033 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.080213 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.771987 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.553264 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.080213 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.771987 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.553264 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 69278.313648 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 87041.681639 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 83223.434415 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 93977.716564 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 93977.716564 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69278.313648 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 92760.714894 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 91684.285723 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69278.313648 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 92760.714894 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 91684.285723 # average overall mshr miss latency
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 7382 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 7382 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 27861 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 27861 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 7382 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 158642 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 166024 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 7382 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 158642 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 166024 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 12608258500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 12608258500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 528810000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 528810000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 2479533500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 2479533500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 528810000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 15087792000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 15616602000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 528810000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 15087792000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 15616602000 # number of overall MSHR miss cycles
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.912020 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.912020 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.077535 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.077535 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.448676 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.448676 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.077535 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.772007 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.552121 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.077535 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.772007 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.552121 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 96407.417744 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 96407.417744 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 71635.058250 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 71635.058250 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 88996.572269 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 88996.572269 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 71635.058250 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 95105.911423 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 94062.316292 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 71635.058250 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 95105.911423 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 94062.316292 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.trans_dist::ReadReq 157060 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 157059 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 168921 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 143395 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 143395 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 189993 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 579837 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 769830 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 6079744 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23960256 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 30040000 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 0 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 469376 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.trans_dist::ReadResp 157304 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 283196 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 143468 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 143397 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 143397 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 95209 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 62096 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 283577 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 612383 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 895960 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 6093312 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23957312 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 30050624 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 132107 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 727366 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1.181624 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.385534 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 469376 100.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 595259 81.84% 81.84% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 132107 18.16% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 469376 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 403609000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 1.8 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 143899236 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 727366 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 466469500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 2.1 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 142819485 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.6 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 325469999 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 308243991 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.4 # Layer utilization (%)
-system.membus.trans_dist::ReadReq 35449 # Transaction distribution
-system.membus.trans_dist::ReadResp 35449 # Transaction distribution
-system.membus.trans_dist::Writeback 114013 # Transaction distribution
+system.membus.trans_dist::ReadResp 35242 # Transaction distribution
+system.membus.trans_dist::Writeback 114356 # Transaction distribution
+system.membus.trans_dist::CleanEvict 15775 # Transaction distribution
system.membus.trans_dist::ReadExReq 130781 # Transaction distribution
system.membus.trans_dist::ReadExResp 130781 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 446473 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 446473 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17935552 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 17935552 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadSharedReq 35242 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 462177 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 462177 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17944256 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 17944256 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 280243 # Request fanout histogram
+system.membus.snoop_fanout::samples 296154 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 280243 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 296154 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 280243 # Request fanout histogram
-system.membus.reqLayer0.occupancy 786749500 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 3.5 # Layer utilization (%)
-system.membus.respLayer1.occupancy 865056500 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 296154 # Request fanout histogram
+system.membus.reqLayer0.occupancy 778878000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 3.4 # Layer utilization (%)
+system.membus.respLayer1.occupancy 857917500 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 3.8 # Layer utilization (%)
---------- End Simulation Statistics ----------