summaryrefslogtreecommitdiff
path: root/tests/long/se/50.vortex/ref/arm/linux/o3-timing
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2013-01-31 07:49:16 -0500
committerAndreas Hansson <andreas.hansson@arm.com>2013-01-31 07:49:16 -0500
commitfce3433b2eb764d9519ffbc4c7e95049f3200ba3 (patch)
tree26e90c5190c4751532683d1f4b5bf6094e6ba4b7 /tests/long/se/50.vortex/ref/arm/linux/o3-timing
parentc4898b15bcf5458e35f17cb0c3b4185cec0081aa (diff)
downloadgem5-fce3433b2eb764d9519ffbc4c7e95049f3200ba3.tar.xz
stats: Update stats for regressions using SimpleDDR3
This patch updates the regression stats to reflect that they are using the SimpleDDR3 controller by default.
Diffstat (limited to 'tests/long/se/50.vortex/ref/arm/linux/o3-timing')
-rw-r--r--tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt1326
1 files changed, 663 insertions, 663 deletions
diff --git a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt
index 57be29288..bdf692e24 100644
--- a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt
@@ -1,90 +1,90 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.026275 # Number of seconds simulated
-sim_ticks 26275145500 # Number of ticks simulated
-final_tick 26275145500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.025578 # Number of seconds simulated
+sim_ticks 25577832000 # Number of ticks simulated
+final_tick 25577832000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 87619 # Simulator instruction rate (inst/s)
-host_op_rate 124343 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 32467681 # Simulator tick rate (ticks/s)
-host_mem_usage 316828 # Number of bytes of host memory used
-host_seconds 809.27 # Real time elapsed on the host
+host_inst_rate 153227 # Simulator instruction rate (inst/s)
+host_op_rate 217448 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 55271946 # Simulator tick rate (ticks/s)
+host_mem_usage 270340 # Number of bytes of host memory used
+host_seconds 462.76 # Real time elapsed on the host
sim_insts 70907629 # Number of instructions simulated
sim_ops 100626876 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 298112 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 7942464 # Number of bytes read from this memory
-system.physmem.bytes_read::total 8240576 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 298112 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 298112 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 5372608 # Number of bytes written to this memory
-system.physmem.bytes_written::total 5372608 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 4658 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 124101 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 128759 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 83947 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 83947 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 11345779 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 302280495 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 313626275 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 11345779 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 11345779 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 204474910 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 204474910 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 204474910 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 11345779 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 302280495 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 518101184 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 128759 # Total number of read requests seen
-system.physmem.writeReqs 83947 # Total number of write requests seen
-system.physmem.cpureqs 213029 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 8240576 # Total number of bytes read from memory
-system.physmem.bytesWritten 5372608 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 8240576 # bytesRead derated as per pkt->getSize()
-system.physmem.bytesConsumedWr 5372608 # bytesWritten derated as per pkt->getSize()
+system.physmem.bytes_read::cpu.inst 298304 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 7943552 # Number of bytes read from this memory
+system.physmem.bytes_read::total 8241856 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 298304 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 298304 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 5372416 # Number of bytes written to this memory
+system.physmem.bytes_written::total 5372416 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 4661 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 124118 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 128779 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 83944 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 83944 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 11662599 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 310563929 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 322226528 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 11662599 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 11662599 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 210041883 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 210041883 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 210041883 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 11662599 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 310563929 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 532268411 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 128779 # Total number of read requests seen
+system.physmem.writeReqs 83944 # Total number of write requests seen
+system.physmem.cpureqs 213035 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 8241856 # Total number of bytes read from memory
+system.physmem.bytesWritten 5372416 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 8241856 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 5372416 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 2 # Number of read reqs serviced by write Q
-system.physmem.neitherReadNorWrite 323 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 8173 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 8031 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 8094 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 7897 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 7925 # Track reads on a per bank basis
+system.physmem.neitherReadNorWrite 312 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 7976 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 8188 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 8062 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 8163 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 8171 # Track reads on a per bank basis
system.physmem.perBankRdReqs::5 8110 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 8031 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 7954 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 7989 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 8189 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 8178 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 8151 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 8058 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 8009 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 7986 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 7982 # Track reads on a per bank basis
-system.physmem.perBankWrReqs::0 5173 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::1 5038 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::2 5232 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::3 5235 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::4 5165 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::5 5377 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::6 5168 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::7 5136 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::8 5231 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::9 5377 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::10 5465 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::11 5417 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::12 5371 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::13 5285 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::14 5127 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::15 5150 # Track writes on a per bank basis
+system.physmem.perBankRdReqs::6 8006 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 8046 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 7997 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 7991 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 7993 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 8127 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 8038 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 7980 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 7985 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 7944 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 5141 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 5262 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 5208 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 5207 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 5324 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 5371 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 5324 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 5328 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 5263 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 5276 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 5311 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 5351 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 5167 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 5125 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 5133 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 5153 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 26275013500 # Total gap between requests
+system.physmem.totGap 25577735000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 128759 # Categorize read packet sizes
+system.physmem.readPktSize::6 128779 # Categorize read packet sizes
system.physmem.readPktSize::7 0 # Categorize read packet sizes
system.physmem.readPktSize::8 0 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # categorize write packet sizes
@@ -93,7 +93,7 @@ system.physmem.writePktSize::2 0 # ca
system.physmem.writePktSize::3 0 # categorize write packet sizes
system.physmem.writePktSize::4 0 # categorize write packet sizes
system.physmem.writePktSize::5 0 # categorize write packet sizes
-system.physmem.writePktSize::6 83947 # categorize write packet sizes
+system.physmem.writePktSize::6 83944 # categorize write packet sizes
system.physmem.writePktSize::7 0 # categorize write packet sizes
system.physmem.writePktSize::8 0 # categorize write packet sizes
system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
@@ -102,14 +102,14 @@ system.physmem.neitherpktsize::2 0 # ca
system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::6 323 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 312 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 70960 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 55313 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 2400 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 72 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 12 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 70134 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 56500 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 2062 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 68 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 13 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -138,11 +138,11 @@ system.physmem.rdQLenPdf::29 0 # Wh
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 3605 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 3647 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 3649 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 3650 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 3650 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::0 3542 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 3645 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 3647 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 3649 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 3649 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::5 3650 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::6 3650 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::7 3650 # What write queue length does an incoming req see
@@ -155,52 +155,52 @@ system.physmem.wrQLenPdf::13 3650 # Wh
system.physmem.wrQLenPdf::14 3650 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::15 3650 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::16 3650 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 3650 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 3650 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 3650 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 3649 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 3649 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 3649 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::20 3649 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21 3649 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::22 3649 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 45 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 3 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 108 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 5 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 4891352059 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 6777204059 # Sum of mem lat for all requests
-system.physmem.totBusLat 515028000 # Total cycles spent in databus access
-system.physmem.totBankLat 1370824000 # Total cycles spent in bank access
-system.physmem.avgQLat 37989.02 # Average queueing delay per request
-system.physmem.avgBankLat 10646.60 # Average bank access latency per request
-system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 52635.62 # Average memory access latency
-system.physmem.avgRdBW 313.63 # Average achieved read bandwidth in MB/s
-system.physmem.avgWrBW 204.47 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 313.63 # Average consumed read bandwidth in MB/s
-system.physmem.avgConsumedWrBW 204.47 # Average consumed write bandwidth in MB/s
-system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
-system.physmem.busUtil 3.24 # Data bus utilization in percentage
-system.physmem.avgRdQLen 0.26 # Average read queue length over time
-system.physmem.avgWrQLen 9.34 # Average write queue length over time
-system.physmem.readRowHits 118922 # Number of row buffer hits during reads
-system.physmem.writeRowHits 27176 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 92.36 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 32.37 # Row buffer hit rate for writes
-system.physmem.avgGap 123527.37 # Average gap between requests
-system.cpu.branchPred.lookups 16626972 # Number of BP lookups
-system.cpu.branchPred.condPredicted 12763144 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 604576 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 10780847 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 7773827 # Number of BTB hits
+system.physmem.totQLat 3204614448 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 5248634448 # Sum of mem lat for all requests
+system.physmem.totBusLat 643885000 # Total cycles spent in databus access
+system.physmem.totBankLat 1400135000 # Total cycles spent in bank access
+system.physmem.avgQLat 24884.99 # Average queueing delay per request
+system.physmem.avgBankLat 10872.55 # Average bank access latency per request
+system.physmem.avgBusLat 5000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 40757.55 # Average memory access latency
+system.physmem.avgRdBW 322.23 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 210.04 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 322.23 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 210.04 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 4.16 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.21 # Average read queue length over time
+system.physmem.avgWrQLen 9.73 # Average write queue length over time
+system.physmem.readRowHits 116758 # Number of row buffer hits during reads
+system.physmem.writeRowHits 52879 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 90.67 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 62.99 # Row buffer hit rate for writes
+system.physmem.avgGap 120239.63 # Average gap between requests
+system.cpu.branchPred.lookups 16629564 # Number of BP lookups
+system.cpu.branchPred.condPredicted 12762911 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 603280 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 10503277 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 7769578 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 72.107757 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1825491 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 113784 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 73.972894 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1825196 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 113459 # Number of incorrect RAS predictions.
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -244,136 +244,136 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 1946 # Number of system calls
-system.cpu.numCycles 52550292 # number of cpu cycles simulated
+system.cpu.numCycles 51155665 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 12554350 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 85230964 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 16626972 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 9599318 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 21200413 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 2370934 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 10497631 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 60 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 506 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 28 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 11689041 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 183016 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 45992800 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.594519 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.335814 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 12532709 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 85214691 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 16629564 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 9594774 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 21193802 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 2370777 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 10561174 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 61 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 619 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 42 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 11680132 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 179650 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 46029302 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.592220 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.335381 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 24812491 53.95% 53.95% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 2139973 4.65% 58.60% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 1966955 4.28% 62.88% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 2042614 4.44% 67.32% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 1467231 3.19% 70.51% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 1381601 3.00% 73.51% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 958651 2.08% 75.60% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1187660 2.58% 78.18% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 10035624 21.82% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 24855702 54.00% 54.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 2137922 4.64% 58.64% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 1963242 4.27% 62.91% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 2041100 4.43% 67.34% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 1466538 3.19% 70.53% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 1380808 3.00% 73.53% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 959441 2.08% 75.61% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1192836 2.59% 78.21% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 10031713 21.79% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 45992800 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.316401 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.621893 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 14631573 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 8854890 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 19476912 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 1392472 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 1636953 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 3331046 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 104815 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 116877182 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 363170 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 1636953 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 16335988 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 2535467 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 864548 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 19115469 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 5504375 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 114992065 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 153 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 17001 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 4650627 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 317 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 115303250 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 529787373 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 529782097 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 5276 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 46029302 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.325078 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.665792 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 14615111 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 8910636 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 19475070 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 1390460 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 1638025 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 3332403 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 104704 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 116875392 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 362618 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 1638025 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 16327930 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 2553995 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 876400 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 19102314 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 5530638 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 115006216 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 128 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 16441 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 4672566 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 267 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 115315088 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 529845526 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 529838425 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 7101 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 99132672 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 16170578 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 20502 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 20496 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 13002691 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 29626313 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 22450124 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 3876856 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 4338192 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 111565223 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 36031 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 107269202 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 275818 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 10829565 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 25919062 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 2245 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 45992800 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.332304 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.990217 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 16182416 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 20249 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 20243 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 13070329 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 29628857 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 22448482 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 3867260 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 4365711 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 111562544 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 35868 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 107265054 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 274406 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 10824806 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 25919657 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 2082 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 46029302 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.330365 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.988633 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 10779099 23.44% 23.44% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 8049451 17.50% 40.94% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 7422892 16.14% 57.08% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 7126081 15.49% 72.57% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 5395767 11.73% 84.30% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 3928809 8.54% 92.85% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 1841047 4.00% 96.85% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 874903 1.90% 98.75% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 574751 1.25% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 10776543 23.41% 23.41% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 8085599 17.57% 40.98% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 7427656 16.14% 57.12% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 7135117 15.50% 72.62% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 5408591 11.75% 84.37% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 3911102 8.50% 92.86% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 1839411 4.00% 96.86% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 869812 1.89% 98.75% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 575471 1.25% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 45992800 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 46029302 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 114108 4.61% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 1 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.61% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1356583 54.78% 59.39% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 1005840 40.61% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 112614 4.57% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 2 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1347948 54.70% 59.28% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 1003479 40.72% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 56641700 52.80% 52.80% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 91676 0.09% 52.89% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 56638968 52.80% 52.80% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 91700 0.09% 52.89% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 52.89% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 165 0.00% 52.89% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 212 0.00% 52.89% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 52.89% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 52.89% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 52.89% # Type of FU issued
@@ -399,84 +399,84 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 7 0.00% 52.89% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 52.89% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 52.89% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 52.89% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 28901726 26.94% 79.83% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 21633928 20.17% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 28903478 26.95% 79.83% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 21630689 20.17% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 107269202 # Type of FU issued
-system.cpu.iq.rate 2.041267 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2476532 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.023087 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 263283068 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 122458972 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 105581252 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 486 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 768 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 152 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 109745491 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 243 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 2188417 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 107265054 # Type of FU issued
+system.cpu.iq.rate 2.096836 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 2464043 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.022972 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 263297262 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 122451085 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 105577839 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 597 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 998 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 169 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 109728805 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 292 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 2178424 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 2319205 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 6776 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 29966 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1894386 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 2321749 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 6850 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 30026 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1892744 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 30 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 503 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 29 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 510 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 1636953 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 1044060 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 45930 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 111611011 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 291580 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 29626313 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 22450124 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 20111 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 6644 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 5462 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 29966 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 393316 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 181236 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 574552 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 106238160 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 28602099 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1031042 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 1638025 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 1048423 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 45681 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 111608173 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 293378 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 29628857 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 22448482 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 19948 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 6875 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 5224 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 30026 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 391684 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 181878 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 573562 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 106234972 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 28603939 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1030082 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 9757 # number of nop insts executed
-system.cpu.iew.exec_refs 49948126 # number of memory reference insts executed
-system.cpu.iew.exec_branches 14604066 # Number of branches executed
-system.cpu.iew.exec_stores 21346027 # Number of stores executed
-system.cpu.iew.exec_rate 2.021647 # Inst execution rate
-system.cpu.iew.wb_sent 105801461 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 105581404 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 53258894 # num instructions producing a value
-system.cpu.iew.wb_consumers 103486689 # num instructions consuming a value
+system.cpu.iew.exec_nop 9761 # number of nop insts executed
+system.cpu.iew.exec_refs 49948503 # number of memory reference insts executed
+system.cpu.iew.exec_branches 14602542 # Number of branches executed
+system.cpu.iew.exec_stores 21344564 # Number of stores executed
+system.cpu.iew.exec_rate 2.076700 # Inst execution rate
+system.cpu.iew.wb_sent 105797759 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 105578008 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 53282087 # num instructions producing a value
+system.cpu.iew.wb_consumers 103565148 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.009150 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.514645 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.063858 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.514479 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 10979497 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 10976636 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 33786 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 501718 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 44355847 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.268752 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.766108 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 500410 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 44391277 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.266941 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.764740 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 15312059 34.52% 34.52% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 11621987 26.20% 60.72% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 3450685 7.78% 68.50% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 2867250 6.46% 74.97% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1878784 4.24% 79.20% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1958737 4.42% 83.62% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 685559 1.55% 85.16% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 561142 1.27% 86.43% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 6019644 13.57% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 15317735 34.51% 34.51% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 11646185 26.24% 60.74% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 3462928 7.80% 68.54% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 2873664 6.47% 75.02% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1875712 4.23% 79.24% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1949355 4.39% 83.63% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 685853 1.55% 85.18% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 564106 1.27% 86.45% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 6015739 13.55% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 44355847 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 44391277 # Number of insts commited each cycle
system.cpu.commit.committedInsts 70913181 # Number of instructions committed
system.cpu.commit.committedOps 100632428 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -487,204 +487,204 @@ system.cpu.commit.branches 13741505 # Nu
system.cpu.commit.fp_insts 56 # Number of committed floating point instructions.
system.cpu.commit.int_insts 91472779 # Number of committed integer instructions.
system.cpu.commit.function_calls 1679850 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 6019644 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 6015739 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 149922829 # The number of ROB reads
-system.cpu.rob.rob_writes 224870236 # The number of ROB writes
-system.cpu.timesIdled 74082 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 6557492 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 149959303 # The number of ROB reads
+system.cpu.rob.rob_writes 224865260 # The number of ROB writes
+system.cpu.timesIdled 74068 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 5126363 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 70907629 # Number of Instructions Simulated
system.cpu.committedOps 100626876 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 70907629 # Number of Instructions Simulated
-system.cpu.cpi 0.741109 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.741109 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.349329 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.349329 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 511669135 # number of integer regfile reads
-system.cpu.int_regfile_writes 103349973 # number of integer regfile writes
-system.cpu.fp_regfile_reads 690 # number of floating regfile reads
-system.cpu.fp_regfile_writes 602 # number of floating regfile writes
-system.cpu.misc_regfile_reads 49186281 # number of misc regfile reads
+system.cpu.cpi 0.721441 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.721441 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.386115 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.386115 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 511661177 # number of integer regfile reads
+system.cpu.int_regfile_writes 103341315 # number of integer regfile writes
+system.cpu.fp_regfile_reads 804 # number of floating regfile reads
+system.cpu.fp_regfile_writes 688 # number of floating regfile writes
+system.cpu.misc_regfile_reads 49186243 # number of misc regfile reads
system.cpu.misc_regfile_writes 31840 # number of misc regfile writes
-system.cpu.icache.replacements 29504 # number of replacements
-system.cpu.icache.tagsinuse 1815.541660 # Cycle average of tags in use
-system.cpu.icache.total_refs 11653533 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 31535 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 369.542825 # Average number of references to valid blocks.
+system.cpu.icache.replacements 28586 # number of replacements
+system.cpu.icache.tagsinuse 1814.278230 # Cycle average of tags in use
+system.cpu.icache.total_refs 11645439 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 30619 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 380.333747 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1815.541660 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.886495 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.886495 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 11653539 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 11653539 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 11653539 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 11653539 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 11653539 # number of overall hits
-system.cpu.icache.overall_hits::total 11653539 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 35502 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 35502 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 35502 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 35502 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 35502 # number of overall misses
-system.cpu.icache.overall_misses::total 35502 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 704211999 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 704211999 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 704211999 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 704211999 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 704211999 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 704211999 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 11689041 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 11689041 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 11689041 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 11689041 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 11689041 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 11689041 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.003037 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.003037 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.003037 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.003037 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.003037 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.003037 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 19835.840206 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 19835.840206 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 19835.840206 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 19835.840206 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 19835.840206 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 19835.840206 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 2125 # number of cycles access was blocked
+system.cpu.icache.occ_blocks::cpu.inst 1814.278230 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.885878 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.885878 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 11645446 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 11645446 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 11645446 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 11645446 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 11645446 # number of overall hits
+system.cpu.icache.overall_hits::total 11645446 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 34686 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 34686 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 34686 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 34686 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 34686 # number of overall misses
+system.cpu.icache.overall_misses::total 34686 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 739119000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 739119000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 739119000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 739119000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 739119000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 739119000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 11680132 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 11680132 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 11680132 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 11680132 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 11680132 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 11680132 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.002970 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.002970 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.002970 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.002970 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.002970 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.002970 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 21308.856599 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 21308.856599 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 21308.856599 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 21308.856599 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 21308.856599 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 21308.856599 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 761 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 22 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 25 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 96.590909 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 30.440000 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 3638 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 3638 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 3638 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 3638 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 3638 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 3638 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 31864 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 31864 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 31864 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 31864 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 31864 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 31864 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 575585499 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 575585499 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 575585499 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 575585499 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 575585499 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 575585499 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.002726 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.002726 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.002726 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.002726 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.002726 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.002726 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 18063.818071 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 18063.818071 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 18063.818071 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 18063.818071 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 18063.818071 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 18063.818071 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 3741 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 3741 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 3741 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 3741 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 3741 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 3741 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 30945 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 30945 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 30945 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 30945 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 30945 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 30945 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 600341000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 600341000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 600341000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 600341000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 600341000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 600341000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.002649 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.002649 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.002649 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.002649 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.002649 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.002649 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 19400.258523 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 19400.258523 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 19400.258523 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 19400.258523 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 19400.258523 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 19400.258523 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 95629 # number of replacements
-system.cpu.l2cache.tagsinuse 30144.051156 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 89024 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 126742 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 0.702403 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 95649 # number of replacements
+system.cpu.l2cache.tagsinuse 30090.049168 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 88124 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 126758 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.695215 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 26895.492569 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 1376.193192 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 1872.365396 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.820785 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.041998 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.057140 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.919923 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 26680 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 33529 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 60209 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 129085 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 129085 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 17 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 17 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 4762 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 4762 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 26680 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 38291 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 64971 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 26680 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 38291 # number of overall hits
-system.cpu.l2cache.overall_hits::total 64971 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 4675 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 21899 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 26574 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 322 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 322 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 102258 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 102258 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 4675 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 124157 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 128832 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 4675 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 124157 # number of overall misses
-system.cpu.l2cache.overall_misses::total 128832 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 276010000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1652820000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 1928830000 # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 22500 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 22500 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8120181000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 8120181000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 276010000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 9773001000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 10049011000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 276010000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 9773001000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 10049011000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 31355 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 55428 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 86783 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 129085 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 129085 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 339 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 339 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 107020 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 107020 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 31355 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 162448 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 193803 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 31355 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 162448 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 193803 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.149099 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.395089 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.306212 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.949853 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.949853 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.955504 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.955504 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.149099 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.764288 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.664758 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.149099 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.764288 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.664758 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 59039.572193 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75474.679209 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 72583.352149 # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 69.875776 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 69.875776 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 79408.760195 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 79408.760195 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 59039.572193 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 78714.861023 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 78000.892635 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 59039.572193 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 78714.861023 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 78000.892635 # average overall miss latency
+system.cpu.l2cache.occ_blocks::writebacks 26935.644891 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 1374.538058 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 1779.866218 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.822011 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.041948 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.054317 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.918275 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 25825 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 33460 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 59285 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 129109 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 129109 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 20 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 20 # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 4785 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 4785 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 25825 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 38245 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 64070 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 25825 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 38245 # number of overall hits
+system.cpu.l2cache.overall_hits::total 64070 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 4676 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 21922 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 26598 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 312 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 312 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 102257 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 102257 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 4676 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 124179 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 128855 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 4676 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 124179 # number of overall misses
+system.cpu.l2cache.overall_misses::total 128855 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 310311500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1482845500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1793157000 # number of ReadReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 23000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 23000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6640773000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 6640773000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 310311500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 8123618500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 8433930000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 310311500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 8123618500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 8433930000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 30501 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 55382 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 85883 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 129109 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 129109 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 332 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 332 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 107042 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 107042 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 30501 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 162424 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 192925 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 30501 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 162424 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 192925 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.153306 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.395833 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.309700 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.939759 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.939759 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.955298 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.955298 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.153306 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.764536 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.667902 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.153306 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.764536 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.667902 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 66362.596236 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 67641.889426 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 67416.986240 # average ReadReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 73.717949 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 73.717949 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 64941.989301 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 64941.989301 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 66362.596236 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 65418.617480 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 65452.873385 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 66362.596236 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 65418.617480 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 65452.873385 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -693,195 +693,195 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 83947 # number of writebacks
-system.cpu.l2cache.writebacks::total 83947 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 17 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 55 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 72 # number of ReadReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 17 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 55 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 72 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 17 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 55 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 72 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 4658 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 21844 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 26502 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 322 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 322 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 102258 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 102258 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 4658 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 124102 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 128760 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 4658 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 124102 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 128760 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 216322911 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1377962821 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1594285732 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 3234820 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 3234820 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 6849492072 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 6849492072 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 216322911 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8227454893 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 8443777804 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 216322911 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8227454893 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 8443777804 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.148557 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.394097 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.305382 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.949853 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.949853 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.955504 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.955504 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.148557 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.763949 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.664386 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.148557 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.763949 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.664386 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 46441.157364 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63081.982283 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 60157.185571 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10046.024845 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10046.024845 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 66982.456844 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 66982.456844 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 46441.157364 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 66295.908954 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 65577.646816 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 46441.157364 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 66295.908954 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 65577.646816 # average overall mshr miss latency
+system.cpu.l2cache.writebacks::writebacks 83944 # number of writebacks
+system.cpu.l2cache.writebacks::total 83944 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 15 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 61 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 76 # number of ReadReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 15 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 61 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 76 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 15 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 61 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 76 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 4661 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 21861 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 26522 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 312 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 312 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 102257 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 102257 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 4661 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 124118 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 128779 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 4661 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 124118 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 128779 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 251333698 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1209966181 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1461299879 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 3131809 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 3131809 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 5384861495 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 5384861495 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 251333698 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 6594827676 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 6846161374 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 251333698 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 6594827676 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 6846161374 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.152815 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.394731 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.308815 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.939759 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.939759 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.955298 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.955298 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.152815 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.764160 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.667508 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.152815 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.764160 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.667508 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 53922.698563 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 55348.162527 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 55097.650215 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10037.849359 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10037.849359 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 52660.077012 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 52660.077012 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 53922.698563 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 53133.531607 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 53162.094550 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 53922.698563 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 53133.531607 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 53162.094550 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 158352 # number of replacements
-system.cpu.dcache.tagsinuse 4073.285602 # Cycle average of tags in use
-system.cpu.dcache.total_refs 44355767 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 162448 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 273.045941 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 278219000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 4073.285602 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.994454 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.994454 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 26058145 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 26058145 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 18265070 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 18265070 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 15998 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 15998 # number of LoadLockedReq hits
+system.cpu.dcache.replacements 158328 # number of replacements
+system.cpu.dcache.tagsinuse 4072.315266 # Cycle average of tags in use
+system.cpu.dcache.total_refs 44370475 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 162424 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 273.176840 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 284606000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 4072.315266 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.994218 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.994218 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 26070698 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 26070698 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 18267224 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 18267224 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 15981 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 15981 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 15919 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 15919 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 44323215 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 44323215 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 44323215 # number of overall hits
-system.cpu.dcache.overall_hits::total 44323215 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 124984 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 124984 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1584831 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1584831 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 41 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 41 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 1709815 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1709815 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1709815 # number of overall misses
-system.cpu.dcache.overall_misses::total 1709815 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 4634379500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 4634379500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 120528782979 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 120528782979 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 848000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 848000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 125163162479 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 125163162479 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 125163162479 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 125163162479 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 26183129 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 26183129 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_hits::cpu.data 44337922 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 44337922 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 44337922 # number of overall hits
+system.cpu.dcache.overall_hits::total 44337922 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 124470 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 124470 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1582677 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1582677 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 45 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 45 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 1707147 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1707147 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1707147 # number of overall misses
+system.cpu.dcache.overall_misses::total 1707147 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 4247957000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 4247957000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 98254010480 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 98254010480 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 892500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 892500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 102501967480 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 102501967480 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 102501967480 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 102501967480 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 26195168 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 26195168 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 19849901 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 19849901 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 16039 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 16039 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 16026 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 16026 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 15919 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 15919 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 46033030 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 46033030 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 46033030 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 46033030 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.004773 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.004773 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.079841 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.079841 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.002556 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.002556 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.037143 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.037143 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.037143 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.037143 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 37079.782212 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 37079.782212 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 76051.505163 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 76051.505163 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 20682.926829 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 20682.926829 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 73202.751455 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 73202.751455 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 73202.751455 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 73202.751455 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 3167 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 649 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 139 # number of cycles access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 46045069 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 46045069 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 46045069 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 46045069 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.004752 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.004752 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.079732 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.079732 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.002808 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.002808 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.037076 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.037076 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.037076 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.037076 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 34128.360247 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 34128.360247 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62080.898680 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 62080.898680 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 19833.333333 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 19833.333333 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 60042.847792 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 60042.847792 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 60042.847792 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 60042.847792 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 5655 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 661 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 122 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 15 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.784173 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 43.266667 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 46.352459 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 44.066667 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 129085 # number of writebacks
-system.cpu.dcache.writebacks::total 129085 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 69523 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 69523 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1477505 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 1477505 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 41 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::total 41 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 1547028 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 1547028 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 1547028 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 1547028 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 55461 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 55461 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 107326 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 107326 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 162787 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 162787 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 162787 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 162787 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2049044000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 2049044000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8282203488 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 8282203488 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10331247488 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 10331247488 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10331247488 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 10331247488 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002118 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002118 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005407 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005407 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003536 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.003536 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003536 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.003536 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 36945.673536 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 36945.673536 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 77168.658927 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 77168.658927 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 63464.818984 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 63464.818984 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 63464.818984 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 63464.818984 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 129109 # number of writebacks
+system.cpu.dcache.writebacks::total 129109 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 69057 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 69057 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1475334 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 1475334 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 45 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 45 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 1544391 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1544391 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1544391 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1544391 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 55413 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 55413 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 107343 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 107343 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 162756 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 162756 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 162756 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 162756 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 1878248000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 1878248000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 6802862990 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 6802862990 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 8681110990 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 8681110990 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 8681110990 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 8681110990 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002115 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002115 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005408 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005408 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003535 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.003535 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003535 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.003535 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 33895.439698 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 33895.439698 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 63375.003400 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 63375.003400 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 53338.193308 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 53338.193308 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 53338.193308 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 53338.193308 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------