summaryrefslogtreecommitdiff
path: root/tests/long/se/50.vortex/ref
diff options
context:
space:
mode:
authorCurtis Dunham <Curtis.Dunham@arm.com>2016-07-21 17:19:18 +0100
committerCurtis Dunham <Curtis.Dunham@arm.com>2016-07-21 17:19:18 +0100
commit84f138ba96201431513eb2ae5f847389ac731aa2 (patch)
tree3aee721699295c85e4e0c2d3d4a6bb27595bfabd /tests/long/se/50.vortex/ref
parenta288c94387b110112461ff5686fa727a43ddbe9c (diff)
downloadgem5-84f138ba96201431513eb2ae5f847389ac731aa2.tar.xz
stats: update references
Diffstat (limited to 'tests/long/se/50.vortex/ref')
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/config.ini90
-rwxr-xr-xtests/long/se/50.vortex/ref/alpha/tru64/minor-timing/simerr1
-rwxr-xr-xtests/long/se/50.vortex/ref/alpha/tru64/minor-timing/simout10
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt1141
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/config.ini89
-rwxr-xr-xtests/long/se/50.vortex/ref/alpha/tru64/o3-timing/simerr1
-rwxr-xr-xtests/long/se/50.vortex/ref/alpha/tru64/o3-timing/simout12
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt12
-rw-r--r--tests/long/se/50.vortex/ref/arm/linux/minor-timing/config.ini87
-rwxr-xr-xtests/long/se/50.vortex/ref/arm/linux/minor-timing/simerr2
-rwxr-xr-xtests/long/se/50.vortex/ref/arm/linux/minor-timing/simout10
-rw-r--r--tests/long/se/50.vortex/ref/arm/linux/minor-timing/stats.txt1169
-rw-r--r--tests/long/se/50.vortex/ref/arm/linux/o3-timing/config.ini82
-rwxr-xr-xtests/long/se/50.vortex/ref/arm/linux/o3-timing/simerr1
-rwxr-xr-xtests/long/se/50.vortex/ref/arm/linux/o3-timing/simout8
-rw-r--r--tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt12
16 files changed, 1532 insertions, 1195 deletions
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/config.ini b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/config.ini
index a6321b5a0..4117f093b 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/config.ini
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/config.ini
@@ -14,7 +14,9 @@ children=clk_domain cpu cpu_clk_domain dvfs_handler membus physmem voltage_domai
boot_osflags=a
cache_line_size=64
clk_domain=system.clk_domain
+default_p_state=UNDEFINED
eventq_index=0
+exit_on_work_items=false
init_param=0
kernel=
kernel_addr_check=true
@@ -24,9 +26,16 @@ mem_mode=timing
mem_ranges=
memories=system.physmem
mmap_using_noreserve=false
+multi_thread=false
num_work_ids=16
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
readfile=
symbolfile=
+thermal_components=
+thermal_model=Null
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -55,6 +64,7 @@ decodeCycleInput=true
decodeInputBufferSize=3
decodeInputWidth=2
decodeToExecuteForwardDelay=1
+default_p_state=UNDEFINED
do_checkpoint_insts=true
do_quiesce=true
do_statistics_insts=true
@@ -97,12 +107,17 @@ max_insts_any_thread=0
max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
profile=0
progress_interval=0
simpoint_start_insts=
socket_id=0
switched_out=false
system=system
+threadPolicy=RoundRobin
tracer=system.cpu.tracer
workload=system.cpu.workload
dcache_port=system.cpu.dcache.cpu_side
@@ -118,11 +133,18 @@ choicePredictorSize=8192
eventq_index=0
globalCtrBits=2
globalPredictorSize=8192
+indirectHashGHR=true
+indirectHashTargets=true
+indirectPathLength=3
+indirectSets=256
+indirectTagSize=16
+indirectWays=2
instShiftAmt=2
localCtrBits=2
localHistoryTableSize=2048
localPredictorSize=2048
numThreads=1
+useIndirect=true
[system.cpu.dcache]
type=Cache
@@ -130,13 +152,18 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=2
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
-forward_snoops=true
hit_latency=2
is_read_only=false
max_miss_count=0
mshrs=4
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=2
@@ -146,6 +173,7 @@ system=system
tags=system.cpu.dcache.tags
tgts_per_mshr=20
write_buffers=8
+writeback_clean=false
cpu_side=system.cpu.dcache_port
mem_side=system.cpu.toL2Bus.slave[1]
@@ -154,8 +182,13 @@ type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=262144
@@ -553,13 +586,18 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=2
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
-forward_snoops=true
hit_latency=2
is_read_only=true
max_miss_count=0
mshrs=4
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=2
@@ -569,6 +607,7 @@ system=system
tags=system.cpu.icache.tags
tgts_per_mshr=20
write_buffers=8
+writeback_clean=true
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.slave[0]
@@ -577,8 +616,13 @@ type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=131072
@@ -602,13 +646,18 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=8
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
-forward_snoops=true
hit_latency=20
is_read_only=false
max_miss_count=0
mshrs=20
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=20
@@ -618,6 +667,7 @@ system=system
tags=system.cpu.l2cache.tags
tgts_per_mshr=12
write_buffers=8
+writeback_clean=false
cpu_side=system.cpu.toL2Bus.master[0]
mem_side=system.membus.slave[1]
@@ -626,19 +676,31 @@ type=LRU
assoc=8
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=20
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=2097152
[system.cpu.toL2Bus]
type=CoherentXBar
+children=snoop_filter
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
forward_latency=0
frontend_latency=1
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+point_of_coherency=false
+power_model=Null
response_latency=1
-snoop_filter=Null
+snoop_filter=system.cpu.toL2Bus.snoop_filter
snoop_response_latency=1
system=system
use_default_range=false
@@ -646,6 +708,13 @@ width=32
master=system.cpu.l2cache.cpu_side
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side
+[system.cpu.toL2Bus.snoop_filter]
+type=SnoopFilter
+eventq_index=0
+lookup_latency=0
+max_capacity=8388608
+system=system
+
[system.cpu.tracer]
type=ExeTracer
eventq_index=0
@@ -660,7 +729,7 @@ env=
errout=cerr
euid=100
eventq_index=0
-executable=/scratch/nilay/GEM5/dist/m5/cpu2000/binaries/alpha/tru64/vortex
+executable=/arm/projectscratch/randd/systems/dist/cpu2000/binaries/alpha/tru64/vortex
gid=100
input=cin
kvmInSE=false
@@ -692,9 +761,15 @@ transition_latency=100000000
[system.membus]
type=CoherentXBar
clk_domain=system.clk_domain
+default_p_state=UNDEFINED
eventq_index=0
forward_latency=4
frontend_latency=3
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+point_of_coherency=true
+power_model=Null
response_latency=2
snoop_filter=Null
snoop_response_latency=4
@@ -738,6 +813,7 @@ burst_length=8
channels=1
clk_domain=system.clk_domain
conf_table_reported=true
+default_p_state=UNDEFINED
device_bus_width=8
device_rowbuffer_size=1024
device_size=536870912
@@ -749,7 +825,11 @@ max_accesses_per_row=16
mem_sched_policy=frfcfs
min_writes_per_switch=16
null=false
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
page_policy=open_adaptive
+power_model=Null
range=0:134217727
ranks_per_channel=2
read_buffer_size=32
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/simerr b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/simerr
index f0a9a7c93..e0bca4e4e 100755
--- a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/simerr
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/simerr
@@ -1,5 +1,6 @@
warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes)
warn: Sockets disabled, not accepting gdb connections
+warn: ClockedObject: More than one power state change request encountered within the same simulation tick
warn: Prefetch instructions in Alpha do not do anything
warn: Prefetch instructions in Alpha do not do anything
warn: Prefetch instructions in Alpha do not do anything
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/simout b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/simout
index 9dd4d1ffb..dcc24233a 100755
--- a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/simout
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/simout
@@ -3,12 +3,12 @@ Redirecting stderr to build/ALPHA/tests/opt/long/se/50.vortex/alpha/tru64/minor-
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Sep 14 2015 20:54:01
-gem5 started Sep 14 2015 21:22:43
-gem5 executing on ribera.cs.wisc.edu
-command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/se/50.vortex/alpha/tru64/minor-timing -re /scratch/nilay/GEM5/gem5/tests/run.py build/ALPHA/tests/opt/long/se/50.vortex/alpha/tru64/minor-timing
+gem5 compiled Jul 19 2016 12:23:51
+gem5 started Jul 21 2016 14:09:29
+gem5 executing on e108600-lin, pid 4306
+command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/se/50.vortex/alpha/tru64/minor-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/50.vortex/alpha/tru64/minor-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
-Exiting @ tick 59549031000 because target called exit()
+Exiting @ tick 60000593000 because target called exit()
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
index 7d04a6897..6234d30e2 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
@@ -1,106 +1,106 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.059447 # Number of seconds simulated
-sim_ticks 59447065000 # Number of ticks simulated
-final_tick 59447065000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.060001 # Number of seconds simulated
+sim_ticks 60000593000 # Number of ticks simulated
+final_tick 60000593000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 518825 # Simulator instruction rate (inst/s)
-host_op_rate 518825 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 348748418 # Simulator tick rate (ticks/s)
-host_mem_usage 305412 # Number of bytes of host memory used
-host_seconds 170.46 # Real time elapsed on the host
+host_inst_rate 262235 # Simulator instruction rate (inst/s)
+host_op_rate 262235 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 177912819 # Simulator tick rate (ticks/s)
+host_mem_usage 257844 # Number of bytes of host memory used
+host_seconds 337.25 # Real time elapsed on the host
sim_insts 88438073 # Number of instructions simulated
sim_ops 88438073 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.pwrStateResidencyTicks::UNDEFINED 59447065000 # Cumulative time (in ticks) in various power states
-system.physmem.bytes_read::cpu.inst 432832 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 10149568 # Number of bytes read from this memory
-system.physmem.bytes_read::total 10582400 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 432832 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 432832 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7326016 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7326016 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 6763 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 158587 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 165350 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 114469 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 114469 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 7280965 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 170732870 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 178013835 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 7280965 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 7280965 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 123235958 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 123235958 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 123235958 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 7280965 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 170732870 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 301249793 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 165350 # Number of read requests accepted
-system.physmem.writeReqs 114469 # Number of write requests accepted
-system.physmem.readBursts 165350 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 114469 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 10581952 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 448 # Total number of bytes read from write queue
-system.physmem.bytesWritten 7323968 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 10582400 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 7326016 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 7 # Number of DRAM read bursts serviced by the write queue
+system.physmem.pwrStateResidencyTicks::UNDEFINED 60000593000 # Cumulative time (in ticks) in various power states
+system.physmem.bytes_read::cpu.inst 433344 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 10150272 # Number of bytes read from this memory
+system.physmem.bytes_read::total 10583616 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 433344 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 433344 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7325952 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7325952 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 6771 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 158598 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 165369 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 114468 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 114468 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 7222329 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 169169528 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 176391857 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 7222329 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 7222329 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 122097993 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 122097993 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 122097993 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 7222329 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 169169528 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 298489850 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 165369 # Number of read requests accepted
+system.physmem.writeReqs 114468 # Number of write requests accepted
+system.physmem.readBursts 165369 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 114468 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 10583232 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 384 # Total number of bytes read from write queue
+system.physmem.bytesWritten 7324288 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 10583616 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 7325952 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 6 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 10315 # Per bank write bursts
-system.physmem.perBankRdBursts::1 10360 # Per bank write bursts
+system.physmem.perBankRdBursts::0 10322 # Per bank write bursts
+system.physmem.perBankRdBursts::1 10363 # Per bank write bursts
system.physmem.perBankRdBursts::2 10206 # Per bank write bursts
-system.physmem.perBankRdBursts::3 10057 # Per bank write bursts
-system.physmem.perBankRdBursts::4 10348 # Per bank write bursts
+system.physmem.perBankRdBursts::3 10055 # Per bank write bursts
+system.physmem.perBankRdBursts::4 10347 # Per bank write bursts
system.physmem.perBankRdBursts::5 10343 # Per bank write bursts
-system.physmem.perBankRdBursts::6 9775 # Per bank write bursts
-system.physmem.perBankRdBursts::7 10207 # Per bank write bursts
-system.physmem.perBankRdBursts::8 10536 # Per bank write bursts
-system.physmem.perBankRdBursts::9 10606 # Per bank write bursts
-system.physmem.perBankRdBursts::10 10500 # Per bank write bursts
-system.physmem.perBankRdBursts::11 10228 # Per bank write bursts
-system.physmem.perBankRdBursts::12 10273 # Per bank write bursts
-system.physmem.perBankRdBursts::13 10559 # Per bank write bursts
-system.physmem.perBankRdBursts::14 10465 # Per bank write bursts
-system.physmem.perBankRdBursts::15 10565 # Per bank write bursts
+system.physmem.perBankRdBursts::6 9774 # Per bank write bursts
+system.physmem.perBankRdBursts::7 10209 # Per bank write bursts
+system.physmem.perBankRdBursts::8 10543 # Per bank write bursts
+system.physmem.perBankRdBursts::9 10609 # Per bank write bursts
+system.physmem.perBankRdBursts::10 10499 # Per bank write bursts
+system.physmem.perBankRdBursts::11 10227 # Per bank write bursts
+system.physmem.perBankRdBursts::12 10274 # Per bank write bursts
+system.physmem.perBankRdBursts::13 10565 # Per bank write bursts
+system.physmem.perBankRdBursts::14 10463 # Per bank write bursts
+system.physmem.perBankRdBursts::15 10564 # Per bank write bursts
system.physmem.perBankWrBursts::0 7163 # Per bank write bursts
system.physmem.perBankWrBursts::1 7274 # Per bank write bursts
system.physmem.perBankWrBursts::2 7296 # Per bank write bursts
-system.physmem.perBankWrBursts::3 7002 # Per bank write bursts
+system.physmem.perBankWrBursts::3 7001 # Per bank write bursts
system.physmem.perBankWrBursts::4 7127 # Per bank write bursts
-system.physmem.perBankWrBursts::5 7186 # Per bank write bursts
+system.physmem.perBankWrBursts::5 7187 # Per bank write bursts
system.physmem.perBankWrBursts::6 6833 # Per bank write bursts
-system.physmem.perBankWrBursts::7 7099 # Per bank write bursts
-system.physmem.perBankWrBursts::8 7226 # Per bank write bursts
-system.physmem.perBankWrBursts::9 6999 # Per bank write bursts
+system.physmem.perBankWrBursts::7 7100 # Per bank write bursts
+system.physmem.perBankWrBursts::8 7227 # Per bank write bursts
+system.physmem.perBankWrBursts::9 7003 # Per bank write bursts
system.physmem.perBankWrBursts::10 7117 # Per bank write bursts
-system.physmem.perBankWrBursts::11 7034 # Per bank write bursts
+system.physmem.perBankWrBursts::11 7031 # Per bank write bursts
system.physmem.perBankWrBursts::12 6992 # Per bank write bursts
-system.physmem.perBankWrBursts::13 7299 # Per bank write bursts
-system.physmem.perBankWrBursts::14 7307 # Per bank write bursts
-system.physmem.perBankWrBursts::15 7483 # Per bank write bursts
+system.physmem.perBankWrBursts::13 7301 # Per bank write bursts
+system.physmem.perBankWrBursts::14 7308 # Per bank write bursts
+system.physmem.perBankWrBursts::15 7482 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 59447041000 # Total gap between requests
+system.physmem.totGap 60000569500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 165350 # Read request sizes (log2)
+system.physmem.readPktSize::6 165369 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 114469 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 163735 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1580 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 28 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 114468 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 164021 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1324 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 18 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
@@ -145,27 +145,27 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 750 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 772 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 736 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 758 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::17 6187 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 7002 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 7044 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 7073 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 7064 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 7070 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 7073 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 7076 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 7124 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 7113 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 7242 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 7218 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 7141 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 7356 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 7098 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 7043 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 8 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 6999 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 7050 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 7061 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 7059 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 7071 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 7072 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 7099 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 7116 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 7119 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 7227 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 7244 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 7151 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 7350 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 7097 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 7044 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 10 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
@@ -194,127 +194,126 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 54692 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 327.365172 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 194.328231 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 330.549756 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 19615 35.86% 35.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 11787 21.55% 57.42% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 5586 10.21% 67.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 3666 6.70% 74.33% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2860 5.23% 79.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2087 3.82% 83.38% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1603 2.93% 86.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1458 2.67% 88.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 6030 11.03% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 54692 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 7042 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 23.476853 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 336.379045 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 7039 99.96% 99.96% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 2 0.03% 99.99% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 54736 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 327.137094 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 194.166991 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 330.705237 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 19617 35.84% 35.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 11794 21.55% 57.39% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 5683 10.38% 67.77% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 3657 6.68% 74.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2805 5.12% 79.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2027 3.70% 83.28% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1612 2.95% 86.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1505 2.75% 88.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 6036 11.03% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 54736 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 7044 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 23.474162 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 336.252876 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 7042 99.97% 99.97% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 1 0.01% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::27648-28671 1 0.01% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 7042 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 7042 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.250639 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.234557 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.758479 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 6275 89.11% 89.11% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 11 0.16% 89.26% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 574 8.15% 97.42% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 150 2.13% 99.55% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 18 0.26% 99.80% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 9 0.13% 99.93% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 2 0.03% 99.96% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 1 0.01% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::25 1 0.01% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::27 1 0.01% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 7042 # Writes before turning the bus around for reads
-system.physmem.totQLat 1988923000 # Total ticks spent queuing
-system.physmem.totMemAccLat 5089104250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 826715000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 12029.07 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 7044 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 7044 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.246735 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.230854 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 0.753728 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 6287 89.25% 89.25% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 12 0.17% 89.42% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 574 8.15% 97.57% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 138 1.96% 99.53% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 18 0.26% 99.79% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 7 0.10% 99.89% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 3 0.04% 99.93% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 3 0.04% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 2 0.03% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 7044 # Writes before turning the bus around for reads
+system.physmem.totQLat 1985984500 # Total ticks spent queuing
+system.physmem.totMemAccLat 5086540750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 826815000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 12009.85 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 30779.07 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 178.01 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 123.20 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 178.01 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 123.24 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 30759.85 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 176.39 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 122.07 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 176.39 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 122.10 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 2.35 # Data bus utilization in percentage
-system.physmem.busUtilRead 1.39 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 0.96 # Data bus utilization in percentage for writes
+system.physmem.busUtil 2.33 # Data bus utilization in percentage
+system.physmem.busUtilRead 1.38 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.95 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 23.77 # Average write queue length when enqueuing
-system.physmem.readRowHits 143858 # Number of row buffer hits during reads
-system.physmem.writeRowHits 81218 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 87.01 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 70.95 # Row buffer hit rate for writes
-system.physmem.avgGap 212448.19 # Average gap between requests
-system.physmem.pageHitRate 80.44 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 199274040 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 108730875 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 636347400 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 369068400 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 3882347040 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 12411408285 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 24777095250 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 42384271290 # Total energy per rank (pJ)
-system.physmem_0.averagePower 713.053838 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 41070575000 # Time in different power states
-system.physmem_0.memoryStateTime::REF 1984840000 # Time in different power states
+system.physmem.avgWrQLen 24.00 # Average write queue length when enqueuing
+system.physmem.readRowHits 143816 # Number of row buffer hits during reads
+system.physmem.writeRowHits 81240 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 86.97 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 70.97 # Row buffer hit rate for writes
+system.physmem.avgGap 214412.57 # Average gap between requests
+system.physmem.pageHitRate 80.43 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 198964080 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 108561750 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 636386400 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 369061920 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 3918454800 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 12421358775 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 25100061000 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 42752848725 # Total energy per rank (pJ)
+system.physmem_0.averagePower 712.626862 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 41606215000 # Time in different power states
+system.physmem_0.memoryStateTime::REF 2003300000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 16385091250 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 16383815000 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 213940440 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 116733375 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 652860000 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 372152880 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 3882347040 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 13085746785 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 24185582250 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 42509362770 # Total energy per rank (pJ)
-system.physmem_1.averagePower 715.158080 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 40083292000 # Time in different power states
-system.physmem_1.memoryStateTime::REF 1984840000 # Time in different power states
+system.physmem_1.actEnergy 214545240 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 117063375 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 652945800 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 372211200 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 3918454800 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 13100937570 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 24503939250 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 42880097235 # Total energy per rank (pJ)
+system.physmem_1.averagePower 714.747907 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 40611255500 # Time in different power states
+system.physmem_1.memoryStateTime::REF 2003300000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 17372590500 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 17379160000 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.pwrStateResidencyTicks::UNDEFINED 59447065000 # Cumulative time (in ticks) in various power states
-system.cpu.branchPred.lookups 14660042 # Number of BP lookups
-system.cpu.branchPred.condPredicted 9484785 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 381684 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 9866507 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 6346497 # Number of BTB hits
+system.pwrStateResidencyTicks::UNDEFINED 60000593000 # Cumulative time (in ticks) in various power states
+system.cpu.branchPred.lookups 14695118 # Number of BP lookups
+system.cpu.branchPred.condPredicted 9500860 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 385258 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 10182600 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 6367092 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 64.323646 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1708762 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 84355 # Number of incorrect RAS predictions.
-system.cpu.branchPred.indirectLookups 37443 # Number of indirect predictor lookups.
-system.cpu.branchPred.indirectHits 31778 # Number of indirect target hits.
-system.cpu.branchPred.indirectMisses 5665 # Number of indirect misses.
-system.cpu.branchPredindirectMispredicted 7605 # Number of mispredicted indirect branches.
+system.cpu.branchPred.BTBHitPct 62.529138 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1712185 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 84621 # Number of incorrect RAS predictions.
+system.cpu.branchPred.indirectLookups 37568 # Number of indirect predictor lookups.
+system.cpu.branchPred.indirectHits 31792 # Number of indirect target hits.
+system.cpu.branchPred.indirectMisses 5776 # Number of indirect misses.
+system.cpu.branchPredindirectMispredicted 7597 # Number of mispredicted indirect branches.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 20565775 # DTB read hits
-system.cpu.dtb.read_misses 97355 # DTB read misses
-system.cpu.dtb.read_acv 8 # DTB read access violations
-system.cpu.dtb.read_accesses 20663130 # DTB read accesses
-system.cpu.dtb.write_hits 14665271 # DTB write hits
-system.cpu.dtb.write_misses 9409 # DTB write misses
+system.cpu.dtb.read_hits 20578668 # DTB read hits
+system.cpu.dtb.read_misses 95435 # DTB read misses
+system.cpu.dtb.read_acv 10 # DTB read access violations
+system.cpu.dtb.read_accesses 20674103 # DTB read accesses
+system.cpu.dtb.write_hits 14665915 # DTB write hits
+system.cpu.dtb.write_misses 8842 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 14674680 # DTB write accesses
-system.cpu.dtb.data_hits 35231046 # DTB hits
-system.cpu.dtb.data_misses 106764 # DTB misses
-system.cpu.dtb.data_acv 8 # DTB access violations
-system.cpu.dtb.data_accesses 35337810 # DTB accesses
-system.cpu.itb.fetch_hits 25585531 # ITB hits
-system.cpu.itb.fetch_misses 5208 # ITB misses
+system.cpu.dtb.write_accesses 14674757 # DTB write accesses
+system.cpu.dtb.data_hits 35244583 # DTB hits
+system.cpu.dtb.data_misses 104277 # DTB misses
+system.cpu.dtb.data_acv 10 # DTB access violations
+system.cpu.dtb.data_accesses 35348860 # DTB accesses
+system.cpu.itb.fetch_hits 25646396 # ITB hits
+system.cpu.itb.fetch_misses 5177 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 25590739 # ITB accesses
+system.cpu.itb.fetch_accesses 25651573 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -328,16 +327,16 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4583 # Number of system calls
-system.cpu.pwrStateResidencyTicks::ON 59447065000 # Cumulative time (in ticks) in various power states
-system.cpu.numCycles 118894130 # number of cpu cycles simulated
+system.cpu.pwrStateResidencyTicks::ON 60000593000 # Cumulative time (in ticks) in various power states
+system.cpu.numCycles 120001186 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 88438073 # Number of instructions committed
system.cpu.committedOps 88438073 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 1097381 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 1084586 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.344377 # CPI: cycles per instruction
-system.cpu.ipc 0.743839 # IPC: instructions per cycle
+system.cpu.cpi 1.356895 # CPI: cycles per instruction
+system.cpu.ipc 0.736977 # IPC: instructions per cycle
system.cpu.op_class_0::No_OpClass 8748916 9.89% 9.89% # Class of committed instruction
system.cpu.op_class_0::IntAlu 44394799 50.20% 60.09% # Class of committed instruction
system.cpu.op_class_0::IntMult 41101 0.05% 60.14% # Class of committed instruction
@@ -373,106 +372,106 @@ system.cpu.op_class_0::MemWrite 14620629 16.53% 100.00% # Cl
system.cpu.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.op_class_0::total 88438073 # Class of committed instruction
-system.cpu.tickCycles 91425505 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 27468625 # Total number of cycles that the object has spent stopped
-system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 59447065000 # Cumulative time (in ticks) in various power states
-system.cpu.dcache.tags.replacements 200766 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4070.673886 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 34612040 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 204862 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 168.952954 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 687650500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4070.673886 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.993817 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.993817 # Average percentage of cache occupancy
+system.cpu.tickCycles 91986001 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 28015185 # Total number of cycles that the object has spent stopped
+system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 60000593000 # Cumulative time (in ticks) in various power states
+system.cpu.dcache.tags.replacements 200807 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4070.707874 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 34647558 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 204903 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 169.092488 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 690770500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4070.707874 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.993825 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.993825 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 49 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 687 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 3360 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 48 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 661 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 3387 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 70168000 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 70168000 # Number of data accesses
-system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 59447065000 # Cumulative time (in ticks) in various power states
-system.cpu.dcache.ReadReq_hits::cpu.data 20278781 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 20278781 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 14333259 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 14333259 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 34612040 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 34612040 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 34612040 # number of overall hits
-system.cpu.dcache.overall_hits::total 34612040 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 89411 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 89411 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 280118 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 280118 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 369529 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 369529 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 369529 # number of overall misses
-system.cpu.dcache.overall_misses::total 369529 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 4770299000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 4770299000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 21700228000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 21700228000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 26470527000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 26470527000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 26470527000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 26470527000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 20368192 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 20368192 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.tag_accesses 70183301 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 70183301 # Number of data accesses
+system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 60000593000 # Cumulative time (in ticks) in various power states
+system.cpu.dcache.ReadReq_hits::cpu.data 20314289 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 20314289 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 14333269 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 14333269 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 34647558 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 34647558 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 34647558 # number of overall hits
+system.cpu.dcache.overall_hits::total 34647558 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 61533 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 61533 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 280108 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 280108 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 341641 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 341641 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 341641 # number of overall misses
+system.cpu.dcache.overall_misses::total 341641 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 2738549500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 2738549500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 21709876500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 21709876500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 24448426000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 24448426000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 24448426000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 24448426000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 20375822 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 20375822 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 14613377 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 14613377 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 34981569 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 34981569 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 34981569 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 34981569 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.004390 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.004390 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.019169 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.019169 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.010564 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.010564 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.010564 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.010564 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 53352.484594 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 53352.484594 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 77468.166987 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 77468.166987 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 71633.151931 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 71633.151931 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 71633.151931 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 71633.151931 # average overall miss latency
+system.cpu.dcache.demand_accesses::cpu.data 34989199 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 34989199 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 34989199 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 34989199 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.003020 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.003020 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.019168 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.019168 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.009764 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.009764 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.009764 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.009764 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 44505.379227 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 44505.379227 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 77505.378283 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 77505.378283 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 71561.744638 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 71561.744638 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 71561.744638 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 71561.744638 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.dcache.writebacks::writebacks 168424 # number of writebacks
-system.cpu.dcache.writebacks::total 168424 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 28112 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 28112 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 136555 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 136555 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 164667 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 164667 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 164667 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 164667 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 61299 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 61299 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143563 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 143563 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 204862 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 204862 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 204862 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 204862 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2681247500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 2681247500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10975422500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 10975422500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 13656670000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 13656670000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 13656670000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 13656670000 # number of overall MSHR miss cycles
+system.cpu.dcache.writebacks::writebacks 168446 # number of writebacks
+system.cpu.dcache.writebacks::total 168446 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 197 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 197 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 136541 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 136541 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 136738 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 136738 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 136738 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 136738 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 61336 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 61336 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143567 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 143567 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 204903 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 204903 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 204903 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 204903 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2673829500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 2673829500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 10980283500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 10980283500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 13654113000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 13654113000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 13654113000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 13654113000 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.003010 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003010 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009824 # mshr miss rate for WriteReq accesses
@@ -481,330 +480,332 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005856
system.cpu.dcache.demand_mshr_miss_rate::total 0.005856 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005856 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.005856 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 43740.477006 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 43740.477006 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76450.216978 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76450.216978 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66662.777870 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 66662.777870 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66662.777870 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 66662.777870 # average overall mshr miss latency
-system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 59447065000 # Cumulative time (in ticks) in various power states
-system.cpu.icache.tags.replacements 152872 # number of replacements
-system.cpu.icache.tags.tagsinuse 1932.382407 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 25430610 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 154920 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 164.153176 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 42235793500 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1932.382407 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.943546 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.943546 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 43593.150841 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 43593.150841 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76481.945712 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76481.945712 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66636.959927 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 66636.959927 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 66636.959927 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 66636.959927 # average overall mshr miss latency
+system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 60000593000 # Cumulative time (in ticks) in various power states
+system.cpu.icache.tags.replacements 153927 # number of replacements
+system.cpu.icache.tags.tagsinuse 1931.746995 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 25490420 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 155975 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 163.426318 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 42594058500 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 1931.746995 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.943236 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.943236 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 2048 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 49 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 161 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2 1 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 1039 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 798 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 48 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 164 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 1033 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 801 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 51325982 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 51325982 # Number of data accesses
-system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 59447065000 # Cumulative time (in ticks) in various power states
-system.cpu.icache.ReadReq_hits::cpu.inst 25430610 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 25430610 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 25430610 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 25430610 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 25430610 # number of overall hits
-system.cpu.icache.overall_hits::total 25430610 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 154921 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 154921 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 154921 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 154921 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 154921 # number of overall misses
-system.cpu.icache.overall_misses::total 154921 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 2483739000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 2483739000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 2483739000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 2483739000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 2483739000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 2483739000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 25585531 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 25585531 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 25585531 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 25585531 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 25585531 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 25585531 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.006055 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.006055 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.006055 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.006055 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.006055 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.006055 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 16032.293879 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 16032.293879 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 16032.293879 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 16032.293879 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 16032.293879 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 16032.293879 # average overall miss latency
+system.cpu.icache.tags.tag_accesses 51448767 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 51448767 # Number of data accesses
+system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 60000593000 # Cumulative time (in ticks) in various power states
+system.cpu.icache.ReadReq_hits::cpu.inst 25490420 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 25490420 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 25490420 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 25490420 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 25490420 # number of overall hits
+system.cpu.icache.overall_hits::total 25490420 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 155976 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 155976 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 155976 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 155976 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 155976 # number of overall misses
+system.cpu.icache.overall_misses::total 155976 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 2495053500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 2495053500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 2495053500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 2495053500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 2495053500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 2495053500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 25646396 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 25646396 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 25646396 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 25646396 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 25646396 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 25646396 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.006082 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.006082 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.006082 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.006082 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.006082 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.006082 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 15996.393676 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 15996.393676 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 15996.393676 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 15996.393676 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 15996.393676 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 15996.393676 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.icache.writebacks::writebacks 152872 # number of writebacks
-system.cpu.icache.writebacks::total 152872 # number of writebacks
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 154921 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 154921 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 154921 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 154921 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 154921 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 154921 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2328819000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 2328819000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2328819000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 2328819000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2328819000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 2328819000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006055 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006055 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006055 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.006055 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006055 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.006055 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 15032.300334 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 15032.300334 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 15032.300334 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 15032.300334 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 15032.300334 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 15032.300334 # average overall mshr miss latency
-system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 59447065000 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.tags.replacements 133382 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 30429.048447 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 403995 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 165492 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 2.441175 # Average number of references to valid blocks.
+system.cpu.icache.writebacks::writebacks 153927 # number of writebacks
+system.cpu.icache.writebacks::total 153927 # number of writebacks
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 155976 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 155976 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 155976 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 155976 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 155976 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 155976 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2339078500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 2339078500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2339078500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 2339078500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2339078500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 2339078500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006082 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006082 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006082 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.006082 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006082 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.006082 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 14996.400087 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 14996.400087 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 14996.400087 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 14996.400087 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 14996.400087 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 14996.400087 # average overall mshr miss latency
+system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 60000593000 # Cumulative time (in ticks) in various power states
+system.cpu.l2cache.tags.replacements 133391 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 30427.789253 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 406173 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 165503 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 2.454173 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 26350.763451 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 2094.967777 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 1983.317219 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.804161 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.063933 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.060526 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.928621 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 32110 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 165 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1093 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11874 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 18854 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_blocks::writebacks 26336.336681 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2098.353555 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 1993.099017 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.803721 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.064037 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.060825 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.928582 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 32112 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 164 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1064 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11613 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 19147 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4 124 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.979919 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 6016424 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 6016424 # Number of data accesses
-system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 59447065000 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.WritebackDirty_hits::writebacks 168424 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackDirty_hits::total 168424 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackClean_hits::writebacks 152872 # number of WritebackClean hits
-system.cpu.l2cache.WritebackClean_hits::total 152872 # number of WritebackClean hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 12681 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 12681 # number of ReadExReq hits
-system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 148157 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadCleanReq_hits::total 148157 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.data 33594 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::total 33594 # number of ReadSharedReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 148157 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 46275 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 194432 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 148157 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 46275 # number of overall hits
-system.cpu.l2cache.overall_hits::total 194432 # number of overall hits
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.979980 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 6033974 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 6033974 # Number of data accesses
+system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 60000593000 # Cumulative time (in ticks) in various power states
+system.cpu.l2cache.WritebackDirty_hits::writebacks 168446 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 168446 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 153927 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 153927 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 12684 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 12684 # number of ReadExReq hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 149204 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 149204 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 33621 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 33621 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 149204 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 46305 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 195509 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 149204 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 46305 # number of overall hits
+system.cpu.l2cache.overall_hits::total 195509 # number of overall hits
system.cpu.l2cache.ReadExReq_misses::cpu.data 130883 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 130883 # number of ReadExReq misses
-system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 6764 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadCleanReq_misses::total 6764 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.data 27704 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::total 27704 # number of ReadSharedReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 6764 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 158587 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 165351 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 6764 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 158587 # number of overall misses
-system.cpu.l2cache.overall_misses::total 165351 # number of overall misses
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 10626878000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 10626878000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 540586000 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 540586000 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 2236085500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 2236085500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 540586000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 12862963500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 13403549500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 540586000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 12862963500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 13403549500 # number of overall miss cycles
-system.cpu.l2cache.WritebackDirty_accesses::writebacks 168424 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackDirty_accesses::total 168424 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::writebacks 152872 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::total 152872 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 143564 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 143564 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 154921 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::total 154921 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 61298 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::total 61298 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 154921 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 204862 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 359783 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 154921 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 204862 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 359783 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.911670 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.911670 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.043661 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.043661 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.451956 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.451956 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.043661 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.774116 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.459585 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.043661 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.774116 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.459585 # miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 81193.722638 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 81193.722638 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79921.052632 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79921.052632 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 80713.452931 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 80713.452931 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79921.052632 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81109.822999 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 81061.194066 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79921.052632 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81109.822999 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 81061.194066 # average overall miss latency
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 6772 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 6772 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 27715 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 27715 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 6772 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 158598 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 165370 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 6772 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 158598 # number of overall misses
+system.cpu.l2cache.overall_misses::total 165370 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 10631688000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 10631688000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 538317500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 538317500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 2228543000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 2228543000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 538317500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 12860231000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 13398548500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 538317500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 12860231000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 13398548500 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 168446 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 168446 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 153927 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 153927 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 143567 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 143567 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 155976 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 155976 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 61336 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 61336 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 155976 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 204903 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 360879 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 155976 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 204903 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 360879 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.911651 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.911651 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.043417 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.043417 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.451855 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.451855 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.043417 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.774015 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.458242 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.043417 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.774015 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.458242 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 81230.473018 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 81230.473018 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79491.656822 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79491.656822 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 80409.272957 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 80409.272957 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79491.656822 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81086.968310 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 81021.639354 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79491.656822 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81086.968310 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 81021.639354 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.l2cache.writebacks::writebacks 114469 # number of writebacks
-system.cpu.l2cache.writebacks::total 114469 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 114468 # number of writebacks
+system.cpu.l2cache.writebacks::total 114468 # number of writebacks
system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 115 # number of CleanEvict MSHR misses
system.cpu.l2cache.CleanEvict_mshr_misses::total 115 # number of CleanEvict MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 130883 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 130883 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 6764 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::total 6764 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 27704 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 27704 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 6764 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 158587 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 165351 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 6764 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 158587 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 165351 # number of overall MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 9318048000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 9318048000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 472956000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 472956000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1959045500 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1959045500 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 472956000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11277093500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 11750049500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 472956000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11277093500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 11750049500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 6772 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 6772 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 27715 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 27715 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 6772 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 158598 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 165370 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 6772 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 158598 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 165370 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 9322858000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 9322858000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 470607500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 470607500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1951393000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1951393000 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 470607500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 11274251000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 11744858500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 470607500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 11274251000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 11744858500 # number of overall MSHR miss cycles
system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.911670 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.911670 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.043661 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.043661 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.451956 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.451956 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.043661 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.774116 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.459585 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.043661 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.774116 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.459585 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71193.722638 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71193.722638 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69922.531047 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69922.531047 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70713.452931 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70713.452931 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69922.531047 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71109.822999 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71061.254543 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69922.531047 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71109.822999 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71061.254543 # average overall mshr miss latency
-system.cpu.toL2Bus.snoop_filter.tot_requests 713421 # Total number of requests made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_requests 353638 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.911651 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.911651 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.043417 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.043417 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.451855 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.451855 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.043417 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.774015 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.458242 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.043417 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.774015 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.458242 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 71230.473018 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 71230.473018 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69493.133491 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69493.133491 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 70409.272957 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 70409.272957 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69493.133491 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71086.968310 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71021.699825 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69493.133491 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71086.968310 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71021.699825 # average overall mshr miss latency
+system.cpu.toL2Bus.snoop_filter.tot_requests 715613 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 354734 # Number of requests hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.snoop_filter.tot_snoops 4037 # Total number of snoops made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_snoops 4037 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 4027 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 4027 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 59447065000 # Cumulative time (in ticks) in various power states
-system.cpu.toL2Bus.trans_dist::ReadResp 216218 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackDirty 282893 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackClean 152872 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::CleanEvict 51255 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 143564 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 143564 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadCleanReq 154921 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadSharedReq 61298 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 462713 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 610490 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 1073203 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 19698688 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23890304 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 43588992 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 133382 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 493165 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0.008186 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.090105 # Request fanout histogram
+system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 60000593000 # Cumulative time (in ticks) in various power states
+system.cpu.toL2Bus.trans_dist::ReadResp 217311 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 282914 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 153927 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 51284 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 143567 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 143567 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 155976 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 61336 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 465878 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 610613 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 1076491 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 19833728 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23894336 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 43728064 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 133391 # Total snoops (count)
+system.cpu.toL2Bus.snoopTraffic 7325952 # Total snoop traffic (bytes)
+system.cpu.toL2Bus.snoop_fanout::samples 494270 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.008147 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.089894 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 489128 99.18% 99.18% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 4037 0.82% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 490243 99.19% 99.19% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 4027 0.81% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 493165 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 678006500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 494270 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 680179500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 232381497 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 233962999 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.4 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 307297491 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 307359989 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.5 # Layer utilization (%)
-system.membus.pwrStateResidencyTicks::UNDEFINED 59447065000 # Cumulative time (in ticks) in various power states
-system.membus.trans_dist::ReadResp 34467 # Transaction distribution
-system.membus.trans_dist::WritebackDirty 114469 # Transaction distribution
-system.membus.trans_dist::CleanEvict 14990 # Transaction distribution
+system.membus.pwrStateResidencyTicks::UNDEFINED 60000593000 # Cumulative time (in ticks) in various power states
+system.membus.trans_dist::ReadResp 34486 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 114468 # Transaction distribution
+system.membus.trans_dist::CleanEvict 15010 # Transaction distribution
system.membus.trans_dist::ReadExReq 130883 # Transaction distribution
system.membus.trans_dist::ReadExResp 130883 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 34467 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 460159 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 460159 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17908416 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 17908416 # Cumulative packet size per connected master and slave (bytes)
+system.membus.trans_dist::ReadSharedReq 34486 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 460216 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 460216 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17909568 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 17909568 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 294809 # Request fanout histogram
+system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
+system.membus.snoop_fanout::samples 294847 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 294809 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 294847 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 294809 # Request fanout histogram
-system.membus.reqLayer0.occupancy 822950500 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 294847 # Request fanout histogram
+system.membus.reqLayer0.occupancy 819183500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 1.4 # Layer utilization (%)
-system.membus.respLayer1.occupancy 872961750 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 873079500 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 1.5 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/config.ini b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/config.ini
index 3a9ebdb7f..d19d770e5 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/config.ini
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/config.ini
@@ -14,7 +14,9 @@ children=clk_domain cpu cpu_clk_domain dvfs_handler membus physmem voltage_domai
boot_osflags=a
cache_line_size=64
clk_domain=system.clk_domain
+default_p_state=UNDEFINED
eventq_index=0
+exit_on_work_items=false
init_param=0
kernel=
kernel_addr_check=true
@@ -24,9 +26,16 @@ mem_mode=timing
mem_ranges=
memories=system.physmem
mmap_using_noreserve=false
+multi_thread=false
num_work_ids=16
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
readfile=
symbolfile=
+thermal_components=
+thermal_model=Null
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -68,6 +77,7 @@ cpu_id=0
decodeToFetchDelay=1
decodeToRenameDelay=1
decodeWidth=8
+default_p_state=UNDEFINED
dispatchWidth=8
do_checkpoint_insts=true
do_quiesce=true
@@ -104,6 +114,10 @@ numPhysIntRegs=256
numROBEntries=192
numRobs=1
numThreads=1
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
profile=0
progress_interval=0
renameToDecodeDelay=1
@@ -143,11 +157,18 @@ choicePredictorSize=8192
eventq_index=0
globalCtrBits=2
globalPredictorSize=8192
+indirectHashGHR=true
+indirectHashTargets=true
+indirectPathLength=3
+indirectSets=256
+indirectTagSize=16
+indirectWays=2
instShiftAmt=2
localCtrBits=2
localHistoryTableSize=2048
localPredictorSize=2048
numThreads=1
+useIndirect=true
[system.cpu.dcache]
type=Cache
@@ -155,13 +176,18 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=2
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
-forward_snoops=true
hit_latency=2
is_read_only=false
max_miss_count=0
mshrs=4
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=2
@@ -171,6 +197,7 @@ system=system
tags=system.cpu.dcache.tags
tgts_per_mshr=20
write_buffers=8
+writeback_clean=false
cpu_side=system.cpu.dcache_port
mem_side=system.cpu.toL2Bus.slave[1]
@@ -179,8 +206,13 @@ type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=262144
@@ -502,13 +534,18 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=2
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
-forward_snoops=true
hit_latency=2
is_read_only=true
max_miss_count=0
mshrs=4
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=2
@@ -518,6 +555,7 @@ system=system
tags=system.cpu.icache.tags
tgts_per_mshr=20
write_buffers=8
+writeback_clean=true
cpu_side=system.cpu.icache_port
mem_side=system.cpu.toL2Bus.slave[0]
@@ -526,8 +564,13 @@ type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=131072
@@ -551,13 +594,18 @@ children=tags
addr_ranges=0:18446744073709551615
assoc=8
clk_domain=system.cpu_clk_domain
+clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
-forward_snoops=true
hit_latency=20
is_read_only=false
max_miss_count=0
mshrs=20
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=20
@@ -567,6 +615,7 @@ system=system
tags=system.cpu.l2cache.tags
tgts_per_mshr=12
write_buffers=8
+writeback_clean=false
cpu_side=system.cpu.toL2Bus.master[0]
mem_side=system.membus.slave[1]
@@ -575,19 +624,31 @@ type=LRU
assoc=8
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=20
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=2097152
[system.cpu.toL2Bus]
type=CoherentXBar
+children=snoop_filter
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
forward_latency=0
frontend_latency=1
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+point_of_coherency=false
+power_model=Null
response_latency=1
-snoop_filter=Null
+snoop_filter=system.cpu.toL2Bus.snoop_filter
snoop_response_latency=1
system=system
use_default_range=false
@@ -595,6 +656,13 @@ width=32
master=system.cpu.l2cache.cpu_side
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side
+[system.cpu.toL2Bus.snoop_filter]
+type=SnoopFilter
+eventq_index=0
+lookup_latency=0
+max_capacity=8388608
+system=system
+
[system.cpu.tracer]
type=ExeTracer
eventq_index=0
@@ -609,7 +677,7 @@ env=
errout=cerr
euid=100
eventq_index=0
-executable=/scratch/nilay/GEM5/dist/m5/cpu2000/binaries/alpha/tru64/vortex
+executable=/arm/projectscratch/randd/systems/dist/cpu2000/binaries/alpha/tru64/vortex
gid=100
input=cin
kvmInSE=false
@@ -641,9 +709,15 @@ transition_latency=100000000
[system.membus]
type=CoherentXBar
clk_domain=system.clk_domain
+default_p_state=UNDEFINED
eventq_index=0
forward_latency=4
frontend_latency=3
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+point_of_coherency=true
+power_model=Null
response_latency=2
snoop_filter=Null
snoop_response_latency=4
@@ -687,6 +761,7 @@ burst_length=8
channels=1
clk_domain=system.clk_domain
conf_table_reported=true
+default_p_state=UNDEFINED
device_bus_width=8
device_rowbuffer_size=1024
device_size=536870912
@@ -698,7 +773,11 @@ max_accesses_per_row=16
mem_sched_policy=frfcfs
min_writes_per_switch=16
null=false
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
page_policy=open_adaptive
+power_model=Null
range=0:134217727
ranks_per_channel=2
read_buffer_size=32
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/simerr b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/simerr
index f0a9a7c93..e0bca4e4e 100755
--- a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/simerr
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/simerr
@@ -1,5 +1,6 @@
warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes)
warn: Sockets disabled, not accepting gdb connections
+warn: ClockedObject: More than one power state change request encountered within the same simulation tick
warn: Prefetch instructions in Alpha do not do anything
warn: Prefetch instructions in Alpha do not do anything
warn: Prefetch instructions in Alpha do not do anything
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/simout b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/simout
index 97f01e80c..e4880ad37 100755
--- a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/simout
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/simout
@@ -1,12 +1,14 @@
+Redirecting stdout to build/ALPHA/tests/opt/long/se/50.vortex/alpha/tru64/o3-timing/simout
+Redirecting stderr to build/ALPHA/tests/opt/long/se/50.vortex/alpha/tru64/o3-timing/simerr
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Apr 22 2015 07:55:25
-gem5 started Apr 22 2015 08:46:29
-gem5 executing on phenom
-command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/se/50.vortex/alpha/tru64/o3-timing -re /home/stever/hg/m5sim.org/gem5/tests/run.py build/ALPHA/tests/opt/long/se/50.vortex/alpha/tru64/o3-timing
+gem5 compiled Jul 19 2016 12:23:51
+gem5 started Jul 21 2016 14:09:29
+gem5 executing on e108600-lin, pid 4308
+command line: /work/curdun01/gem5-external.hg/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/se/50.vortex/alpha/tru64/o3-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/50.vortex/alpha/tru64/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
-Exiting @ tick 22578120000 because target called exit()
+Exiting @ tick 22275010500 because target called exit()
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
index a7431aca8..4fef80875 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.022275 # Nu
sim_ticks 22275010500 # Number of ticks simulated
final_tick 22275010500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 330986 # Simulator instruction rate (inst/s)
-host_op_rate 330986 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 92631737 # Simulator tick rate (ticks/s)
-host_mem_usage 306452 # Number of bytes of host memory used
-host_seconds 240.47 # Real time elapsed on the host
+host_inst_rate 202670 # Simulator instruction rate (inst/s)
+host_op_rate 202670 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 56720302 # Simulator tick rate (ticks/s)
+host_mem_usage 259380 # Number of bytes of host memory used
+host_seconds 392.72 # Real time elapsed on the host
sim_insts 79591756 # Number of instructions simulated
sim_ops 79591756 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -1021,6 +1021,7 @@ system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_s
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23956480 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total 35644928 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 133082 # Total snoops (count)
+system.cpu.toL2Bus.snoopTraffic 7322816 # Total snoop traffic (bytes)
system.cpu.toL2Bus.snoop_fanout::samples 430937 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean 0.009387 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0.096428 # Request fanout histogram
@@ -1050,6 +1051,7 @@ system.membus.pkt_count::total 459247 # Pa
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17886016 # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total 17886016 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
+system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
system.membus.snoop_fanout::samples 294197 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
diff --git a/tests/long/se/50.vortex/ref/arm/linux/minor-timing/config.ini b/tests/long/se/50.vortex/ref/arm/linux/minor-timing/config.ini
index 4b3e2746a..7debe9727 100644
--- a/tests/long/se/50.vortex/ref/arm/linux/minor-timing/config.ini
+++ b/tests/long/se/50.vortex/ref/arm/linux/minor-timing/config.ini
@@ -14,6 +14,7 @@ children=clk_domain cpu cpu_clk_domain dvfs_handler membus physmem voltage_domai
boot_osflags=a
cache_line_size=64
clk_domain=system.clk_domain
+default_p_state=UNDEFINED
eventq_index=0
exit_on_work_items=false
init_param=0
@@ -27,8 +28,14 @@ memories=system.physmem
mmap_using_noreserve=false
multi_thread=false
num_work_ids=16
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
readfile=
symbolfile=
+thermal_components=
+thermal_model=Null
work_begin_ckpt_count=0
work_begin_cpu_id_exit=-1
work_begin_exit_count=0
@@ -57,6 +64,7 @@ decodeCycleInput=true
decodeInputBufferSize=3
decodeInputWidth=2
decodeToExecuteForwardDelay=1
+default_p_state=UNDEFINED
do_checkpoint_insts=true
do_quiesce=true
do_statistics_insts=true
@@ -101,12 +109,17 @@ max_insts_any_thread=0
max_loads_all_threads=0
max_loads_any_thread=0
numThreads=1
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
profile=0
progress_interval=0
simpoint_start_insts=
socket_id=0
switched_out=false
system=system
+threadPolicy=RoundRobin
tracer=system.cpu.tracer
workload=system.cpu.workload
dcache_port=system.cpu.dcache.cpu_side
@@ -122,11 +135,18 @@ choicePredictorSize=8192
eventq_index=0
globalCtrBits=2
globalPredictorSize=8192
+indirectHashGHR=true
+indirectHashTargets=true
+indirectPathLength=3
+indirectSets=256
+indirectTagSize=16
+indirectWays=2
instShiftAmt=2
localCtrBits=2
localHistoryTableSize=2048
localPredictorSize=2048
numThreads=1
+useIndirect=true
[system.cpu.dcache]
type=Cache
@@ -135,12 +155,17 @@ addr_ranges=0:18446744073709551615
assoc=2
clk_domain=system.cpu_clk_domain
clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
hit_latency=2
is_read_only=false
max_miss_count=0
mshrs=4
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=2
@@ -159,8 +184,13 @@ type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=262144
@@ -183,9 +213,14 @@ walker=system.cpu.dstage2_mmu.stage2_tlb.walker
[system.cpu.dstage2_mmu.stage2_tlb.walker]
type=ArmTableWalker
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
is_stage2=true
num_squash_per_cycle=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sys=system
[system.cpu.dtb]
@@ -199,9 +234,14 @@ walker=system.cpu.dtb.walker
[system.cpu.dtb.walker]
type=ArmTableWalker
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
is_stage2=false
num_squash_per_cycle=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sys=system
port=system.cpu.toL2Bus.slave[3]
@@ -595,12 +635,17 @@ addr_ranges=0:18446744073709551615
assoc=2
clk_domain=system.cpu_clk_domain
clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
hit_latency=2
is_read_only=true
max_miss_count=0
mshrs=4
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=2
@@ -619,8 +664,13 @@ type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=131072
@@ -678,9 +728,14 @@ walker=system.cpu.istage2_mmu.stage2_tlb.walker
[system.cpu.istage2_mmu.stage2_tlb.walker]
type=ArmTableWalker
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
is_stage2=true
num_squash_per_cycle=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sys=system
[system.cpu.itb]
@@ -694,9 +749,14 @@ walker=system.cpu.itb.walker
[system.cpu.itb.walker]
type=ArmTableWalker
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
is_stage2=false
num_squash_per_cycle=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sys=system
port=system.cpu.toL2Bus.slave[2]
@@ -707,12 +767,17 @@ addr_ranges=0:18446744073709551615
assoc=8
clk_domain=system.cpu_clk_domain
clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
hit_latency=20
is_read_only=false
max_miss_count=0
mshrs=20
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=20
@@ -731,8 +796,13 @@ type=LRU
assoc=8
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=20
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=2097152
@@ -740,10 +810,15 @@ size=2097152
type=CoherentXBar
children=snoop_filter
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
forward_latency=0
frontend_latency=1
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
point_of_coherency=false
+power_model=Null
response_latency=1
snoop_filter=system.cpu.toL2Bus.snoop_filter
snoop_response_latency=1
@@ -774,7 +849,7 @@ env=
errout=cerr
euid=100
eventq_index=0
-executable=/dist/m5/cpu2000/binaries/arm/linux/vortex
+executable=/arm/projectscratch/randd/systems/dist/cpu2000/binaries/arm/linux/vortex
gid=100
input=cin
kvmInSE=false
@@ -806,10 +881,15 @@ transition_latency=100000000
[system.membus]
type=CoherentXBar
clk_domain=system.clk_domain
+default_p_state=UNDEFINED
eventq_index=0
forward_latency=4
frontend_latency=3
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
point_of_coherency=true
+power_model=Null
response_latency=2
snoop_filter=Null
snoop_response_latency=4
@@ -853,6 +933,7 @@ burst_length=8
channels=1
clk_domain=system.clk_domain
conf_table_reported=true
+default_p_state=UNDEFINED
device_bus_width=8
device_rowbuffer_size=1024
device_size=536870912
@@ -864,7 +945,11 @@ max_accesses_per_row=16
mem_sched_policy=frfcfs
min_writes_per_switch=16
null=false
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
page_policy=open_adaptive
+power_model=Null
range=0:134217727
ranks_per_channel=2
read_buffer_size=32
diff --git a/tests/long/se/50.vortex/ref/arm/linux/minor-timing/simerr b/tests/long/se/50.vortex/ref/arm/linux/minor-timing/simerr
index f9e2ef3b2..bbcd9d751 100755
--- a/tests/long/se/50.vortex/ref/arm/linux/minor-timing/simerr
+++ b/tests/long/se/50.vortex/ref/arm/linux/minor-timing/simerr
@@ -1 +1,3 @@
warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes)
+warn: Sockets disabled, not accepting gdb connections
+warn: ClockedObject: More than one power state change request encountered within the same simulation tick
diff --git a/tests/long/se/50.vortex/ref/arm/linux/minor-timing/simout b/tests/long/se/50.vortex/ref/arm/linux/minor-timing/simout
index 9ad30ac44..9e5ee29fe 100755
--- a/tests/long/se/50.vortex/ref/arm/linux/minor-timing/simout
+++ b/tests/long/se/50.vortex/ref/arm/linux/minor-timing/simout
@@ -3,12 +3,12 @@ Redirecting stderr to build/ARM/tests/opt/long/se/50.vortex/arm/linux/minor-timi
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Mar 16 2016 15:51:04
-gem5 started Mar 16 2016 16:24:45
-gem5 executing on dinar2c11, pid 15928
-command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/50.vortex/arm/linux/minor-timing -re /home/stever/gem5-public/tests/run.py build/ARM/tests/opt/long/se/50.vortex/arm/linux/minor-timing
+gem5 compiled Jul 21 2016 14:37:41
+gem5 started Jul 21 2016 15:05:27
+gem5 executing on e108600-lin, pid 24209
+command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/50.vortex/arm/linux/minor-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/50.vortex/arm/linux/minor-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
-Exiting @ tick 56966152500 because target called exit()
+Exiting @ tick 58768125500 because target called exit()
diff --git a/tests/long/se/50.vortex/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/50.vortex/ref/arm/linux/minor-timing/stats.txt
index 4b73022fa..50bae5738 100644
--- a/tests/long/se/50.vortex/ref/arm/linux/minor-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/arm/linux/minor-timing/stats.txt
@@ -1,106 +1,106 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.056803 # Number of seconds simulated
-sim_ticks 56802974500 # Number of ticks simulated
-final_tick 56802974500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.058768 # Number of seconds simulated
+sim_ticks 58768125500 # Number of ticks simulated
+final_tick 58768125500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 307576 # Simulator instruction rate (inst/s)
-host_op_rate 393344 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 246367888 # Simulator tick rate (ticks/s)
-host_mem_usage 323312 # Number of bytes of host memory used
-host_seconds 230.56 # Real time elapsed on the host
+host_inst_rate 140139 # Simulator instruction rate (inst/s)
+host_op_rate 179217 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 116134728 # Simulator tick rate (ticks/s)
+host_mem_usage 275656 # Number of bytes of host memory used
+host_seconds 506.03 # Real time elapsed on the host
sim_insts 70915150 # Number of instructions simulated
sim_ops 90690106 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
-system.physmem.bytes_read::cpu.inst 285504 # Number of bytes read from this memory
+system.physmem.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
+system.physmem.bytes_read::cpu.inst 285632 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 7924672 # Number of bytes read from this memory
-system.physmem.bytes_read::total 8210176 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 285504 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 285504 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 5517760 # Number of bytes written to this memory
-system.physmem.bytes_written::total 5517760 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 4461 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 8210304 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 285632 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 285632 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 5517568 # Number of bytes written to this memory
+system.physmem.bytes_written::total 5517568 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 4463 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 123823 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 128284 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 86215 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 86215 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 5026216 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 139511567 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 144537783 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 5026216 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 5026216 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 97138575 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 97138575 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 97138575 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 5026216 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 139511567 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 241676358 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 128284 # Number of read requests accepted
-system.physmem.writeReqs 86215 # Number of write requests accepted
-system.physmem.readBursts 128284 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 86215 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 8209792 # Total number of bytes read from DRAM
+system.physmem.num_reads::total 128286 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 86212 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 86212 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 4860322 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 134846431 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 139706753 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 4860322 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 4860322 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 93887085 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 93887085 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 93887085 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 4860322 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 134846431 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 233593838 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 128286 # Number of read requests accepted
+system.physmem.writeReqs 86212 # Number of write requests accepted
+system.physmem.readBursts 128286 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 86212 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 8209920 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 384 # Total number of bytes read from write queue
-system.physmem.bytesWritten 5515904 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 8210176 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 5517760 # Total written bytes from the system interface side
+system.physmem.bytesWritten 5515840 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 8210304 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 5517568 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 6 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 8062 # Per bank write bursts
-system.physmem.perBankRdBursts::1 8315 # Per bank write bursts
-system.physmem.perBankRdBursts::2 8233 # Per bank write bursts
+system.physmem.perBankRdBursts::0 8065 # Per bank write bursts
+system.physmem.perBankRdBursts::1 8314 # Per bank write bursts
+system.physmem.perBankRdBursts::2 8239 # Per bank write bursts
system.physmem.perBankRdBursts::3 8142 # Per bank write bursts
system.physmem.perBankRdBursts::4 8284 # Per bank write bursts
-system.physmem.perBankRdBursts::5 8403 # Per bank write bursts
-system.physmem.perBankRdBursts::6 8055 # Per bank write bursts
-system.physmem.perBankRdBursts::7 7916 # Per bank write bursts
+system.physmem.perBankRdBursts::5 8404 # Per bank write bursts
+system.physmem.perBankRdBursts::6 8054 # Per bank write bursts
+system.physmem.perBankRdBursts::7 7915 # Per bank write bursts
system.physmem.perBankRdBursts::8 8035 # Per bank write bursts
-system.physmem.perBankRdBursts::9 7587 # Per bank write bursts
+system.physmem.perBankRdBursts::9 7585 # Per bank write bursts
system.physmem.perBankRdBursts::10 7763 # Per bank write bursts
-system.physmem.perBankRdBursts::11 7815 # Per bank write bursts
+system.physmem.perBankRdBursts::11 7814 # Per bank write bursts
system.physmem.perBankRdBursts::12 7871 # Per bank write bursts
-system.physmem.perBankRdBursts::13 7867 # Per bank write bursts
-system.physmem.perBankRdBursts::14 7968 # Per bank write bursts
+system.physmem.perBankRdBursts::13 7866 # Per bank write bursts
+system.physmem.perBankRdBursts::14 7967 # Per bank write bursts
system.physmem.perBankRdBursts::15 7962 # Per bank write bursts
system.physmem.perBankWrBursts::0 5395 # Per bank write bursts
system.physmem.perBankWrBursts::1 5541 # Per bank write bursts
system.physmem.perBankWrBursts::2 5468 # Per bank write bursts
system.physmem.perBankWrBursts::3 5336 # Per bank write bursts
-system.physmem.perBankWrBursts::4 5366 # Per bank write bursts
-system.physmem.perBankWrBursts::5 5560 # Per bank write bursts
-system.physmem.perBankWrBursts::6 5257 # Per bank write bursts
-system.physmem.perBankWrBursts::7 5179 # Per bank write bursts
+system.physmem.perBankWrBursts::4 5363 # Per bank write bursts
+system.physmem.perBankWrBursts::5 5561 # Per bank write bursts
+system.physmem.perBankWrBursts::6 5259 # Per bank write bursts
+system.physmem.perBankWrBursts::7 5180 # Per bank write bursts
system.physmem.perBankWrBursts::8 5154 # Per bank write bursts
-system.physmem.perBankWrBursts::9 5105 # Per bank write bursts
-system.physmem.perBankWrBursts::10 5292 # Per bank write bursts
+system.physmem.perBankWrBursts::9 5103 # Per bank write bursts
+system.physmem.perBankWrBursts::10 5293 # Per bank write bursts
system.physmem.perBankWrBursts::11 5270 # Per bank write bursts
system.physmem.perBankWrBursts::12 5531 # Per bank write bursts
system.physmem.perBankWrBursts::13 5597 # Per bank write bursts
system.physmem.perBankWrBursts::14 5703 # Per bank write bursts
-system.physmem.perBankWrBursts::15 5432 # Per bank write bursts
+system.physmem.perBankWrBursts::15 5431 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 56802942500 # Total gap between requests
+system.physmem.totGap 58768094000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 128284 # Read request sizes (log2)
+system.physmem.readPktSize::6 128286 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 86215 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 116125 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 12132 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 21 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 86212 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 116156 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 12104 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 20 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
@@ -145,34 +145,34 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 631 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 643 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 4122 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 5183 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 5277 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 5318 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 5309 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 5314 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 5323 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 5321 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 5353 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 5383 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 5464 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 5436 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 5495 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 5851 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 5447 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 5305 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 15 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 628 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 635 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 4059 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 5180 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 5287 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 5319 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 5314 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 5316 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 5321 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 5334 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 5362 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 5346 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 5514 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 5445 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 5466 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 5870 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 5486 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 5303 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 9 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::34 2 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
@@ -194,108 +194,106 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 38880 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 352.990947 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 214.489872 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 335.589979 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 12269 31.56% 31.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 8336 21.44% 53.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 4191 10.78% 63.78% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 2845 7.32% 71.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2490 6.40% 77.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1681 4.32% 81.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1302 3.35% 85.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1149 2.96% 88.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 4617 11.88% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 38880 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 5294 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 24.227616 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 352.423208 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 5291 99.94% 99.94% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 38803 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 353.665026 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 214.783131 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 335.990632 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 12260 31.60% 31.60% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 8290 21.36% 52.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 4146 10.68% 63.64% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 2807 7.23% 70.88% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2540 6.55% 77.42% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 1701 4.38% 81.81% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1262 3.25% 85.06% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1176 3.03% 88.09% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 4621 11.91% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 38803 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 5298 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 24.212911 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 352.385643 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 5295 99.94% 99.94% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.96% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::2048-3071 1 0.02% 99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::24576-25599 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 5294 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 5294 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.279940 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.260845 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.856304 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 4659 88.01% 88.01% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 4 0.08% 88.08% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 483 9.12% 97.20% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 119 2.25% 99.45% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 16 0.30% 99.75% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 8 0.15% 99.91% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 3 0.06% 99.96% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 1 0.02% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::42 1 0.02% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 5294 # Writes before turning the bus around for reads
-system.physmem.totQLat 1681541750 # Total ticks spent queuing
-system.physmem.totMemAccLat 4086754250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 641390000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 13108.57 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 5298 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 5297 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.269398 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.253066 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 0.759205 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 4663 88.03% 88.03% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 7 0.13% 88.16% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 496 9.36% 97.53% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 106 2.00% 99.53% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 16 0.30% 99.83% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 8 0.15% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 1 0.02% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 5297 # Writes before turning the bus around for reads
+system.physmem.totQLat 1679255750 # Total ticks spent queuing
+system.physmem.totMemAccLat 4084505750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 641400000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 13090.55 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 31858.57 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 144.53 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 97.11 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 144.54 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 97.14 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 31840.55 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 139.70 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 93.86 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 139.71 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 93.89 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 1.89 # Data bus utilization in percentage
-system.physmem.busUtilRead 1.13 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 0.76 # Data bus utilization in percentage for writes
+system.physmem.busUtil 1.82 # Data bus utilization in percentage
+system.physmem.busUtilRead 1.09 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.73 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 23.24 # Average write queue length when enqueuing
-system.physmem.readRowHits 111837 # Number of row buffer hits during reads
-system.physmem.writeRowHits 63741 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 87.18 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 73.93 # Row buffer hit rate for writes
-system.physmem.avgGap 264816.82 # Average gap between requests
-system.physmem.pageHitRate 81.86 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 153127800 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 83551875 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 510073200 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 279223200 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 3709945200 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 11545672905 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 23952789000 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 40234383180 # Total energy per rank (pJ)
-system.physmem_0.averagePower 708.339923 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 39720213500 # Time in different power states
-system.physmem_0.memoryStateTime::REF 1896700000 # Time in different power states
+system.physmem.avgWrQLen 23.33 # Average write queue length when enqueuing
+system.physmem.readRowHits 111800 # Number of row buffer hits during reads
+system.physmem.writeRowHits 63851 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 87.15 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 74.06 # Row buffer hit rate for writes
+system.physmem.avgGap 273979.68 # Average gap between requests
+system.physmem.pageHitRate 81.89 # Row buffer hit rate, read and write combined
+system.physmem_0.actEnergy 153014400 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 83490000 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 509886000 # Energy for read commands per rank (pJ)
+system.physmem_0.writeEnergy 279190800 # Energy for write commands per rank (pJ)
+system.physmem_0.refreshEnergy 3838102320 # Energy for refresh commands per rank (pJ)
+system.physmem_0.actBackEnergy 11659704255 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 25030042500 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 41553430275 # Total energy per rank (pJ)
+system.physmem_0.averagePower 707.134890 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 41510709500 # Time in different power states
+system.physmem_0.memoryStateTime::REF 1962220000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 15184054000 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 15290173000 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 140767200 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 76807500 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 490315800 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 279158400 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 3709945200 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 11005773750 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 24426384750 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 40129152600 # Total energy per rank (pJ)
-system.physmem_1.averagePower 706.487303 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 40510168000 # Time in different power states
-system.physmem_1.memoryStateTime::REF 1896700000 # Time in different power states
+system.physmem_1.actEnergy 140215320 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 76506375 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 490152000 # Energy for read commands per rank (pJ)
+system.physmem_1.writeEnergy 279145440 # Energy for write commands per rank (pJ)
+system.physmem_1.refreshEnergy 3838102320 # Energy for refresh commands per rank (pJ)
+system.physmem_1.actBackEnergy 11133864720 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 25491305250 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 41449291425 # Total energy per rank (pJ)
+system.physmem_1.averagePower 705.362708 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 42280803500 # Time in different power states
+system.physmem_1.memoryStateTime::REF 1962220000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 14394586000 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 14520166000 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
-system.cpu.branchPred.lookups 14774616 # Number of BP lookups
-system.cpu.branchPred.condPredicted 9890616 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 339334 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 9548677 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 6547888 # Number of BTB hits
+system.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
+system.cpu.branchPred.lookups 14827521 # Number of BP lookups
+system.cpu.branchPred.condPredicted 9922528 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 342114 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 9663077 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 6571727 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 68.573772 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1714315 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.BTBHitPct 68.008637 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1719937 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 4 # Number of incorrect RAS predictions.
-system.cpu.branchPred.indirectLookups 174550 # Number of indirect predictor lookups.
-system.cpu.branchPred.indirectHits 157999 # Number of indirect target hits.
-system.cpu.branchPred.indirectMisses 16551 # Number of indirect misses.
-system.cpu.branchPredindirectMispredicted 24800 # Number of mispredicted indirect branches.
+system.cpu.branchPred.indirectLookups 176106 # Number of indirect predictor lookups.
+system.cpu.branchPred.indirectHits 158425 # Number of indirect target hits.
+system.cpu.branchPred.indirectMisses 17681 # Number of indirect misses.
+system.cpu.branchPredindirectMispredicted 24889 # Number of mispredicted indirect branches.
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
+system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
@@ -325,7 +323,7 @@ system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0
system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
-system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
+system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
system.cpu.dtb.walker.walks 0 # Table walker walks requested
system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
@@ -355,7 +353,7 @@ system.cpu.dtb.inst_accesses 0 # IT
system.cpu.dtb.hits 0 # DTB hits
system.cpu.dtb.misses 0 # DTB misses
system.cpu.dtb.accesses 0 # DTB accesses
-system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
+system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
@@ -385,7 +383,7 @@ system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0
system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
-system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
+system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
system.cpu.itb.walker.walks 0 # Table walker walks requested
system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
@@ -416,16 +414,16 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 1946 # Number of system calls
-system.cpu.pwrStateResidencyTicks::ON 56802974500 # Cumulative time (in ticks) in various power states
-system.cpu.numCycles 113605949 # number of cpu cycles simulated
+system.cpu.pwrStateResidencyTicks::ON 58768125500 # Cumulative time (in ticks) in various power states
+system.cpu.numCycles 117536251 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 70915150 # Number of instructions committed
system.cpu.committedOps 90690106 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 1137741 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 1179302 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.601998 # CPI: cycles per instruction
-system.cpu.ipc 0.624220 # IPC: instructions per cycle
+system.cpu.cpi 1.657421 # CPI: cycles per instruction
+system.cpu.ipc 0.603347 # IPC: instructions per cycle
system.cpu.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
system.cpu.op_class_0::IntAlu 47187979 52.03% 52.03% # Class of committed instruction
system.cpu.op_class_0::IntMult 80119 0.09% 52.12% # Class of committed instruction
@@ -461,471 +459,474 @@ system.cpu.op_class_0::MemWrite 20555739 22.67% 100.00% # Cl
system.cpu.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.op_class_0::total 90690106 # Class of committed instruction
-system.cpu.tickCycles 95311103 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 18294846 # Total number of cycles that the object has spent stopped
-system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
-system.cpu.dcache.tags.replacements 156448 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4067.225830 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 42620314 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 160544 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 265.474350 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 820768500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4067.225830 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.992975 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.992975 # Average percentage of cache occupancy
+system.cpu.tickCycles 97988256 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 19547995 # Total number of cycles that the object has spent stopped
+system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
+system.cpu.dcache.tags.replacements 156444 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4068.129500 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 42637241 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 160540 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 265.586402 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 821026500 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4068.129500 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.993196 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.993196 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0 44 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 1099 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 2953 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 1100 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 2952 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 86009120 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 86009120 # Number of data accesses
-system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
-system.cpu.dcache.ReadReq_hits::cpu.data 22862903 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 22862903 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 19642172 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 19642172 # number of WriteReq hits
-system.cpu.dcache.SoftPFReq_hits::cpu.data 83401 # number of SoftPFReq hits
-system.cpu.dcache.SoftPFReq_hits::total 83401 # number of SoftPFReq hits
+system.cpu.dcache.tags.tag_accesses 86035236 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 86035236 # Number of data accesses
+system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
+system.cpu.dcache.ReadReq_hits::cpu.data 22879875 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 22879875 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 19642158 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 19642158 # number of WriteReq hits
+system.cpu.dcache.SoftPFReq_hits::cpu.data 83370 # number of SoftPFReq hits
+system.cpu.dcache.SoftPFReq_hits::total 83370 # number of SoftPFReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 15919 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 15919 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 15919 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 15919 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 42505075 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 42505075 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 42588476 # number of overall hits
-system.cpu.dcache.overall_hits::total 42588476 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 51661 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 51661 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 207729 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 207729 # number of WriteReq misses
-system.cpu.dcache.SoftPFReq_misses::cpu.data 44584 # number of SoftPFReq misses
-system.cpu.dcache.SoftPFReq_misses::total 44584 # number of SoftPFReq misses
-system.cpu.dcache.demand_misses::cpu.data 259390 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 259390 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 303974 # number of overall misses
-system.cpu.dcache.overall_misses::total 303974 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 1490194000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 1490194000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 16811157000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 16811157000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 18301351000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 18301351000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 18301351000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 18301351000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 22914564 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 22914564 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_hits::cpu.data 42522033 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 42522033 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 42605403 # number of overall hits
+system.cpu.dcache.overall_hits::total 42605403 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 47768 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 47768 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 207743 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 207743 # number of WriteReq misses
+system.cpu.dcache.SoftPFReq_misses::cpu.data 44596 # number of SoftPFReq misses
+system.cpu.dcache.SoftPFReq_misses::total 44596 # number of SoftPFReq misses
+system.cpu.dcache.demand_misses::cpu.data 255511 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 255511 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 300107 # number of overall misses
+system.cpu.dcache.overall_misses::total 300107 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 1443300500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 1443300500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 16810663000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 16810663000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 18253963500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 18253963500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 18253963500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 18253963500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 22927643 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 22927643 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 19849901 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 19849901 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::cpu.data 127985 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::total 127985 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::cpu.data 127966 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::total 127966 # number of SoftPFReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15919 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 15919 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 15919 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 15919 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 42764465 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 42764465 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 42892450 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 42892450 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.002255 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.002255 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.010465 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.010465 # miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.348353 # miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::total 0.348353 # miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.006066 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.006066 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.007087 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.007087 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 28845.628230 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 28845.628230 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 80928.310443 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 80928.310443 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 70555.345233 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 70555.345233 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 60206.961780 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 60206.961780 # average overall miss latency
+system.cpu.dcache.demand_accesses::cpu.data 42777544 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 42777544 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 42905510 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 42905510 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.002083 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.002083 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.010466 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.010466 # miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.348499 # miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::total 0.348499 # miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.005973 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.005973 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.006995 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.006995 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 30214.798610 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 30214.798610 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 80920.478668 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 80920.478668 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 71441.008411 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 71441.008411 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 60824.850803 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 60824.850803 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.dcache.writebacks::writebacks 128389 # number of writebacks
-system.cpu.dcache.writebacks::total 128389 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 22138 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 22138 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 100695 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 100695 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 122833 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 122833 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 122833 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 122833 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 29523 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 29523 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 107034 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 107034 # number of WriteReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 23987 # number of SoftPFReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::total 23987 # number of SoftPFReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 136557 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 136557 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 160544 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 160544 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 578329500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 578329500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8490118500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 8490118500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1713467500 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1713467500 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 9068448000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 9068448000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10781915500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 10781915500 # number of overall MSHR miss cycles
+system.cpu.dcache.writebacks::writebacks 128383 # number of writebacks
+system.cpu.dcache.writebacks::total 128383 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 18246 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 18246 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 100706 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 100706 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 118952 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 118952 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 118952 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 118952 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 29522 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 29522 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 107037 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 107037 # number of WriteReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 23981 # number of SoftPFReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::total 23981 # number of SoftPFReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 136559 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 136559 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 160540 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 160540 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 576668000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 576668000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8488003000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 8488003000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1709526500 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1709526500 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 9064671000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 9064671000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10774197500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 10774197500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001288 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.001288 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005392 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005392 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.187420 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.187420 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003193 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.003193 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003743 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.003743 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 19589.116960 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 19589.116960 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 79321.696844 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 79321.696844 # average WriteReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 71433.172135 # average SoftPFReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 71433.172135 # average SoftPFReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66407.785760 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 66407.785760 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 67158.632524 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 67158.632524 # average overall mshr miss latency
-system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
-system.cpu.icache.tags.replacements 43497 # number of replacements
-system.cpu.icache.tags.tagsinuse 1852.676989 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 24844377 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 45539 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 545.562639 # Average number of references to valid blocks.
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.187401 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.187401 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003192 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.003192 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003742 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.003742 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 19533.500440 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 19533.500440 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 79299.709446 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 79299.709446 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 71286.706142 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 71286.706142 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66379.154798 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 66379.154798 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 67112.230597 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 67112.230597 # average overall mshr miss latency
+system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
+system.cpu.icache.tags.replacements 43538 # number of replacements
+system.cpu.icache.tags.tagsinuse 1854.967198 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 25047260 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 45580 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 549.523036 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1852.676989 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.904627 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.904627 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 1854.967198 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.905746 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.905746 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 2042 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 76 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 46 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 915 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 1005 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 77 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 45 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 1 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 907 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 1012 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.997070 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 49825373 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 49825373 # Number of data accesses
-system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
-system.cpu.icache.ReadReq_hits::cpu.inst 24844377 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 24844377 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 24844377 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 24844377 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 24844377 # number of overall hits
-system.cpu.icache.overall_hits::total 24844377 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 45540 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 45540 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 45540 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 45540 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 45540 # number of overall misses
-system.cpu.icache.overall_misses::total 45540 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 905103000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 905103000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 905103000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 905103000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 905103000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 905103000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 24889917 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 24889917 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 24889917 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 24889917 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 24889917 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 24889917 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001830 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.001830 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.001830 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.001830 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.001830 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.001830 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 19874.901186 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 19874.901186 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 19874.901186 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 19874.901186 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 19874.901186 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 19874.901186 # average overall miss latency
+system.cpu.icache.tags.tag_accesses 50231262 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 50231262 # Number of data accesses
+system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
+system.cpu.icache.ReadReq_hits::cpu.inst 25047260 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 25047260 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 25047260 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 25047260 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 25047260 # number of overall hits
+system.cpu.icache.overall_hits::total 25047260 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 45581 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 45581 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 45581 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 45581 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 45581 # number of overall misses
+system.cpu.icache.overall_misses::total 45581 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 906370500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 906370500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 906370500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 906370500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 906370500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 906370500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 25092841 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 25092841 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 25092841 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 25092841 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 25092841 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 25092841 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001816 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.001816 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.001816 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.001816 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.001816 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.001816 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 19884.831399 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 19884.831399 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 19884.831399 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 19884.831399 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 19884.831399 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 19884.831399 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.icache.writebacks::writebacks 43497 # number of writebacks
-system.cpu.icache.writebacks::total 43497 # number of writebacks
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 45540 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 45540 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 45540 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 45540 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 45540 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 45540 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 859564000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 859564000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 859564000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 859564000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 859564000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 859564000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.001830 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.001830 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.001830 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.001830 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.001830 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.001830 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 18874.923144 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 18874.923144 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 18874.923144 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 18874.923144 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 18874.923144 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 18874.923144 # average overall mshr miss latency
-system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.tags.replacements 96391 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 29870.997301 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 163417 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 127542 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 1.281280 # Average number of references to valid blocks.
+system.cpu.icache.writebacks::writebacks 43538 # number of writebacks
+system.cpu.icache.writebacks::total 43538 # number of writebacks
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 45581 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 45581 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 45581 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 45581 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 45581 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 45581 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 860790500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 860790500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 860790500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 860790500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 860790500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 860790500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.001816 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.001816 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.001816 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.001816 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.001816 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.001816 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 18884.853338 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 18884.853338 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 18884.853338 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 18884.853338 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 18884.853338 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 18884.853338 # average overall mshr miss latency
+system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
+system.cpu.l2cache.tags.replacements 96393 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 29915.680999 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 163475 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 127546 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 1.281694 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 26781.820547 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 1433.103835 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 1656.072920 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.817316 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.043735 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.050539 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.911590 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 31151 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 191 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_blocks::writebacks 26835.960013 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 1436.225853 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 1643.495133 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.818969 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.043830 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.050155 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.912954 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 31153 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 193 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1859 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 12725 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 15781 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 595 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.950653 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 3420152 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 3420152 # Number of data accesses
-system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.WritebackDirty_hits::writebacks 128389 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackDirty_hits::total 128389 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackClean_hits::writebacks 39908 # number of WritebackClean hits
-system.cpu.l2cache.WritebackClean_hits::total 39908 # number of WritebackClean hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 4752 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 4752 # number of ReadExReq hits
-system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 41065 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadCleanReq_hits::total 41065 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.data 31907 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::total 31907 # number of ReadSharedReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 41065 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 36659 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 77724 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 41065 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 36659 # number of overall hits
-system.cpu.l2cache.overall_hits::total 77724 # number of overall hits
-system.cpu.l2cache.ReadExReq_misses::cpu.data 102282 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 102282 # number of ReadExReq misses
-system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 4475 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadCleanReq_misses::total 4475 # number of ReadCleanReq misses
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 12744 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 15761 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 596 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.950714 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 3420655 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 3420655 # Number of data accesses
+system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
+system.cpu.l2cache.WritebackDirty_hits::writebacks 128383 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackDirty_hits::total 128383 # number of WritebackDirty hits
+system.cpu.l2cache.WritebackClean_hits::writebacks 39935 # number of WritebackClean hits
+system.cpu.l2cache.WritebackClean_hits::total 39935 # number of WritebackClean hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 4757 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 4757 # number of ReadExReq hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 41105 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 41105 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 31900 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 31900 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 41105 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 36657 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 77762 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 41105 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 36657 # number of overall hits
+system.cpu.l2cache.overall_hits::total 77762 # number of overall hits
+system.cpu.l2cache.ReadExReq_misses::cpu.data 102280 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 102280 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 4476 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 4476 # number of ReadCleanReq misses
system.cpu.l2cache.ReadSharedReq_misses::cpu.data 21603 # number of ReadSharedReq misses
system.cpu.l2cache.ReadSharedReq_misses::total 21603 # number of ReadSharedReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 4475 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 123885 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 128360 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 4475 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 123885 # number of overall misses
-system.cpu.l2cache.overall_misses::total 128360 # number of overall misses
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8279623500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 8279623500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 356201500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 356201500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1872087500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 1872087500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 356201500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 10151711000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 10507912500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 356201500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 10151711000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 10507912500 # number of overall miss cycles
-system.cpu.l2cache.WritebackDirty_accesses::writebacks 128389 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackDirty_accesses::total 128389 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::writebacks 39908 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::total 39908 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 107034 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 107034 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 45540 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::total 45540 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 53510 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::total 53510 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 45540 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 160544 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 206084 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 45540 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 160544 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 206084 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.955603 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.955603 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.098265 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.098265 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.403719 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.403719 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.098265 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.771658 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.622853 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.098265 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.771658 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.622853 # miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80948.979293 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80948.979293 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79598.100559 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79598.100559 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 86658.681665 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 86658.681665 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79598.100559 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81944.634136 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 81862.827205 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79598.100559 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81944.634136 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 81862.827205 # average overall miss latency
+system.cpu.l2cache.demand_misses::cpu.inst 4476 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 123883 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 128359 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 4476 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 123883 # number of overall misses
+system.cpu.l2cache.overall_misses::total 128359 # number of overall misses
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8277452000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 8277452000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 356943000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 356943000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 1866770000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 1866770000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 356943000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 10144222000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 10501165000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 356943000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 10144222000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 10501165000 # number of overall miss cycles
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 128383 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackDirty_accesses::total 128383 # number of WritebackDirty accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::writebacks 39935 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.WritebackClean_accesses::total 39935 # number of WritebackClean accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 107037 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 107037 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 45581 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 45581 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 53503 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 53503 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 45581 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 160540 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 206121 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 45581 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 160540 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 206121 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.955557 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.955557 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.098199 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.098199 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.403772 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.403772 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.098199 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.771664 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.622736 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.098199 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.771664 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.622736 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80929.331248 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80929.331248 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 79745.978552 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 79745.978552 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 86412.535296 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 86412.535296 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79745.978552 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81885.504872 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 81810.897561 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79745.978552 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81885.504872 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 81810.897561 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.l2cache.writebacks::writebacks 86215 # number of writebacks
-system.cpu.l2cache.writebacks::total 86215 # number of writebacks
-system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 13 # number of ReadCleanReq MSHR hits
-system.cpu.l2cache.ReadCleanReq_mshr_hits::total 13 # number of ReadCleanReq MSHR hits
-system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 62 # number of ReadSharedReq MSHR hits
-system.cpu.l2cache.ReadSharedReq_mshr_hits::total 62 # number of ReadSharedReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 13 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 62 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 75 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 13 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 62 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 75 # number of overall MSHR hits
+system.cpu.l2cache.writebacks::writebacks 86212 # number of writebacks
+system.cpu.l2cache.writebacks::total 86212 # number of writebacks
+system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 12 # number of ReadCleanReq MSHR hits
+system.cpu.l2cache.ReadCleanReq_mshr_hits::total 12 # number of ReadCleanReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 60 # number of ReadSharedReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::total 60 # number of ReadSharedReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 12 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 60 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 72 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 12 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 60 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 72 # number of overall MSHR hits
system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 96 # number of CleanEvict MSHR misses
system.cpu.l2cache.CleanEvict_mshr_misses::total 96 # number of CleanEvict MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 102282 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 102282 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 4462 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::total 4462 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 21541 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 21541 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 4462 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 102280 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 102280 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 4464 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 4464 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 21543 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 21543 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 4464 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 123823 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 128285 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 4462 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 128287 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 4464 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 123823 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 128285 # number of overall MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7256803500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7256803500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 310457000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 310457000 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1652012000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1652012000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 310457000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8908815500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 9219272500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 310457000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8908815500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 9219272500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_misses::total 128287 # number of overall MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7254652000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7254652000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 311353500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 311353500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 1646809500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 1646809500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 311353500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8901461500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 9212815000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 311353500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8901461500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 9212815000 # number of overall MSHR miss cycles
system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses
system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.955603 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.955603 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.097980 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.097980 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.402560 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.402560 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.097980 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.771271 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.622489 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.097980 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.771271 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.622489 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70948.979293 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70948.979293 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69577.991932 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69577.991932 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 76691.518500 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 76691.518500 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69577.991932 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71947.986238 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71865.553260 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69577.991932 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71947.986238 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71865.553260 # average overall mshr miss latency
-system.cpu.toL2Bus.snoop_filter.tot_requests 406029 # Total number of requests made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_requests 199980 # Number of requests hitting in the snoop filter with a single holder of the requested data.
-system.cpu.toL2Bus.snoop_filter.hit_multi_requests 7832 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.snoop_filter.tot_snoops 3359 # Total number of snoops made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_snoops 3330 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.955557 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.955557 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.097936 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.097936 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.402650 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.402650 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.097936 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.771291 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.622387 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.097936 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.771291 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.622387 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70929.331248 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70929.331248 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 69747.647849 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 69747.647849 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 76442.904888 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 76442.904888 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 69747.647849 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71888.595011 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71814.096518 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 69747.647849 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71888.595011 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71814.096518 # average overall mshr miss latency
+system.cpu.toL2Bus.snoop_filter.tot_requests 406103 # Total number of requests made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 200020 # Number of requests hitting in the snoop filter with a single holder of the requested data.
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 7844 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
+system.cpu.toL2Bus.snoop_filter.tot_snoops 3360 # Total number of snoops made to the snoop filter.
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 3331 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 29 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
-system.cpu.toL2Bus.trans_dist::ReadResp 99049 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackDirty 214604 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackClean 43497 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::CleanEvict 38235 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 107034 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 107034 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadCleanReq 45540 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadSharedReq 53510 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 134576 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 477536 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 612112 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 5698304 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 18491712 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 24190016 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 96391 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 302475 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0.037210 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.189781 # Request fanout histogram
+system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
+system.cpu.toL2Bus.trans_dist::ReadResp 99083 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackDirty 214595 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::WritebackClean 43538 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 38242 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 107037 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 107037 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 45581 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 53503 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 134699 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 477524 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 612223 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 5703552 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 18491072 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 24194624 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 96393 # Total snoops (count)
+system.cpu.toL2Bus.snoopTraffic 5517568 # Total snoop traffic (bytes)
+system.cpu.toL2Bus.snoop_fanout::samples 302514 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 0.037258 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.189899 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 291249 96.29% 96.29% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 11197 3.70% 99.99% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 291272 96.28% 96.28% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 11213 3.71% 99.99% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 29 0.01% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 302475 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 374900500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 0.7 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 68328959 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 302514 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 374972500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 0.6 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 68384970 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 240850431 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 240842435 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.4 # Layer utilization (%)
-system.membus.pwrStateResidencyTicks::UNDEFINED 56802974500 # Cumulative time (in ticks) in various power states
-system.membus.trans_dist::ReadResp 26002 # Transaction distribution
-system.membus.trans_dist::WritebackDirty 86215 # Transaction distribution
-system.membus.trans_dist::CleanEvict 6912 # Transaction distribution
-system.membus.trans_dist::ReadExReq 102282 # Transaction distribution
-system.membus.trans_dist::ReadExResp 102282 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 26002 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 349695 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 349695 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13727936 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 13727936 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pwrStateResidencyTicks::UNDEFINED 58768125500 # Cumulative time (in ticks) in various power states
+system.membus.trans_dist::ReadResp 26006 # Transaction distribution
+system.membus.trans_dist::WritebackDirty 86212 # Transaction distribution
+system.membus.trans_dist::CleanEvict 6916 # Transaction distribution
+system.membus.trans_dist::ReadExReq 102280 # Transaction distribution
+system.membus.trans_dist::ReadExResp 102280 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 26006 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 349700 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 349700 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13727872 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 13727872 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 221411 # Request fanout histogram
+system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
+system.membus.snoop_fanout::samples 221414 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram
system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 221411 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::0 221414 100.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 221411 # Request fanout histogram
-system.membus.reqLayer0.occupancy 590704500 # Layer occupancy (ticks)
+system.membus.snoop_fanout::total 221414 # Request fanout histogram
+system.membus.reqLayer0.occupancy 586752500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 1.0 # Layer utilization (%)
-system.membus.respLayer1.occupancy 676958000 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 676437000 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 1.2 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/config.ini b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/config.ini
index cbb778c28..8d8e9be85 100644
--- a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/config.ini
+++ b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/config.ini
@@ -14,6 +14,7 @@ children=clk_domain cpu cpu_clk_domain dvfs_handler membus physmem voltage_domai
boot_osflags=a
cache_line_size=64
clk_domain=system.clk_domain
+default_p_state=UNDEFINED
eventq_index=0
exit_on_work_items=false
init_param=0
@@ -27,6 +28,10 @@ memories=system.physmem
mmap_using_noreserve=false
multi_thread=false
num_work_ids=16
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
readfile=
symbolfile=
thermal_components=
@@ -72,6 +77,7 @@ cpu_id=0
decodeToFetchDelay=1
decodeToRenameDelay=2
decodeWidth=3
+default_p_state=UNDEFINED
dispatchWidth=6
do_checkpoint_insts=true
do_quiesce=true
@@ -110,6 +116,10 @@ numPhysIntRegs=128
numROBEntries=40
numRobs=1
numThreads=1
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
profile=0
progress_interval=0
renameToDecodeDelay=1
@@ -166,12 +176,17 @@ addr_ranges=0:18446744073709551615
assoc=2
clk_domain=system.cpu_clk_domain
clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
hit_latency=2
is_read_only=false
max_miss_count=0
mshrs=6
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=2
@@ -190,8 +205,13 @@ type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=32768
@@ -214,9 +234,14 @@ walker=system.cpu.dstage2_mmu.stage2_tlb.walker
[system.cpu.dstage2_mmu.stage2_tlb.walker]
type=ArmTableWalker
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
is_stage2=true
num_squash_per_cycle=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sys=system
[system.cpu.dtb]
@@ -230,9 +255,14 @@ walker=system.cpu.dtb.walker
[system.cpu.dtb.walker]
type=ArmTableWalker
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
is_stage2=false
num_squash_per_cycle=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sys=system
port=system.cpu.toL2Bus.slave[3]
@@ -508,12 +538,17 @@ addr_ranges=0:18446744073709551615
assoc=2
clk_domain=system.cpu_clk_domain
clusivity=mostly_incl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
hit_latency=1
is_read_only=true
max_miss_count=0
mshrs=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=false
prefetcher=Null
response_latency=1
@@ -532,8 +567,13 @@ type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=1
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=32768
@@ -591,9 +631,14 @@ walker=system.cpu.istage2_mmu.stage2_tlb.walker
[system.cpu.istage2_mmu.stage2_tlb.walker]
type=ArmTableWalker
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
is_stage2=true
num_squash_per_cycle=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sys=system
[system.cpu.itb]
@@ -607,9 +652,14 @@ walker=system.cpu.itb.walker
[system.cpu.itb.walker]
type=ArmTableWalker
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
is_stage2=false
num_squash_per_cycle=2
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sys=system
port=system.cpu.toL2Bus.slave[2]
@@ -620,12 +670,17 @@ addr_ranges=0:18446744073709551615
assoc=16
clk_domain=system.cpu_clk_domain
clusivity=mostly_excl
+default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
hit_latency=12
is_read_only=false
max_miss_count=0
mshrs=16
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
prefetch_on_access=true
prefetcher=system.cpu.l2cache.prefetcher
response_latency=12
@@ -643,6 +698,7 @@ mem_side=system.membus.slave[1]
type=StridePrefetcher
cache_snoop=false
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
degree=8
eventq_index=0
latency=1
@@ -653,6 +709,10 @@ on_inst=true
on_miss=false
on_read=true
on_write=true
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
queue_filter=true
queue_size=32
queue_squash=true
@@ -669,8 +729,13 @@ type=RandomRepl
assoc=16
block_size=64
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
hit_latency=12
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
+power_model=Null
sequential_access=false
size=1048576
@@ -678,10 +743,15 @@ size=1048576
type=CoherentXBar
children=snoop_filter
clk_domain=system.cpu_clk_domain
+default_p_state=UNDEFINED
eventq_index=0
forward_latency=0
frontend_latency=1
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
point_of_coherency=false
+power_model=Null
response_latency=1
snoop_filter=system.cpu.toL2Bus.snoop_filter
snoop_response_latency=1
@@ -712,7 +782,7 @@ env=
errout=cerr
euid=100
eventq_index=0
-executable=/dist/m5/cpu2000/binaries/arm/linux/vortex
+executable=/arm/projectscratch/randd/systems/dist/cpu2000/binaries/arm/linux/vortex
gid=100
input=cin
kvmInSE=false
@@ -744,10 +814,15 @@ transition_latency=100000000
[system.membus]
type=CoherentXBar
clk_domain=system.clk_domain
+default_p_state=UNDEFINED
eventq_index=0
forward_latency=4
frontend_latency=3
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
point_of_coherency=true
+power_model=Null
response_latency=2
snoop_filter=Null
snoop_response_latency=4
@@ -791,6 +866,7 @@ burst_length=8
channels=1
clk_domain=system.clk_domain
conf_table_reported=true
+default_p_state=UNDEFINED
device_bus_width=8
device_rowbuffer_size=1024
device_size=536870912
@@ -802,7 +878,11 @@ max_accesses_per_row=16
mem_sched_policy=frfcfs
min_writes_per_switch=16
null=false
+p_state_clk_gate_bins=20
+p_state_clk_gate_max=1000000000000
+p_state_clk_gate_min=1000
page_policy=open_adaptive
+power_model=Null
range=0:134217727
ranks_per_channel=2
read_buffer_size=32
diff --git a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/simerr b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/simerr
index 341b479f7..bbcd9d751 100755
--- a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/simerr
+++ b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/simerr
@@ -1,2 +1,3 @@
warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes)
warn: Sockets disabled, not accepting gdb connections
+warn: ClockedObject: More than one power state change request encountered within the same simulation tick
diff --git a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/simout b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/simout
index dab41dff0..7e748e0bc 100755
--- a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/simout
+++ b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/simout
@@ -3,10 +3,10 @@ Redirecting stderr to build/ARM/tests/opt/long/se/50.vortex/arm/linux/o3-timing/
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Mar 16 2016 15:51:04
-gem5 started Mar 16 2016 17:20:18
-gem5 executing on dinar2c11, pid 17075
-command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/50.vortex/arm/linux/o3-timing -re /home/stever/gem5-public/tests/run.py build/ARM/tests/opt/long/se/50.vortex/arm/linux/o3-timing
+gem5 compiled Jul 21 2016 14:37:41
+gem5 started Jul 21 2016 14:38:23
+gem5 executing on e108600-lin, pid 23088
+command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/50.vortex/arm/linux/o3-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/50.vortex/arm/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
diff --git a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt
index 778d6ee7e..27ec3468d 100644
--- a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.033525 # Nu
sim_ticks 33524756000 # Number of ticks simulated
final_tick 33524756000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 198459 # Simulator instruction rate (inst/s)
-host_op_rate 253806 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 93830272 # Simulator tick rate (ticks/s)
-host_mem_usage 324968 # Number of bytes of host memory used
-host_seconds 357.29 # Real time elapsed on the host
+host_inst_rate 98614 # Simulator instruction rate (inst/s)
+host_op_rate 126116 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 46624375 # Simulator tick rate (ticks/s)
+host_mem_usage 277828 # Number of bytes of host memory used
+host_seconds 719.04 # Real time elapsed on the host
sim_insts 70907652 # Number of instructions simulated
sim_ops 90682607 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -1186,6 +1186,7 @@ system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_s
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 62278272 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total 103910912 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 318692 # Total snoops (count)
+system.cpu.toL2Bus.snoopTraffic 6218112 # Total snoop traffic (bytes)
system.cpu.toL2Bus.snoop_fanout::samples 1131024 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean 0.140178 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0.373630 # Request fanout histogram
@@ -1216,6 +1217,7 @@ system.membus.pkt_count::total 431450 # Pa
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16014592 # Cumulative packet size per connected master and slave (bytes)
system.membus.pkt_size::total 16014592 # Cumulative packet size per connected master and slave (bytes)
system.membus.snoops 0 # Total snoops (count)
+system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
system.membus.snoop_fanout::samples 278362 # Request fanout histogram
system.membus.snoop_fanout::mean 0 # Request fanout histogram
system.membus.snoop_fanout::stdev 0 # Request fanout histogram