summaryrefslogtreecommitdiff
path: root/tests/long/se/50.vortex
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2014-09-20 17:18:53 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2014-09-20 17:18:53 -0400
commitc4e91289ae8806eb051fb1f41ece8be308f0ff85 (patch)
tree6f35a7725cfd4072c8516ee0bb2ae799d48ce896 /tests/long/se/50.vortex
parentcc6523e2d686447f90acccac20c0fb2940dc3e3b (diff)
downloadgem5-c4e91289ae8806eb051fb1f41ece8be308f0ff85.tar.xz
stats: Bump stats for filter, crossbar and config changes
This patch bumps the stats to reflect the addition of the snoop filter and snoop stats, the change from bus to crossbar, and the updates to the ARM regressions that are now using a different CPU and cache configuration. Lastly, some minor changes are expected due to the activation cleanup of the CPUs.
Diffstat (limited to 'tests/long/se/50.vortex')
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt828
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt1508
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/simple-atomic/stats.txt34
-rw-r--r--tests/long/se/50.vortex/ref/alpha/tru64/simple-timing/stats.txt49
-rw-r--r--tests/long/se/50.vortex/ref/arm/linux/minor-timing/stats.txt585
-rw-r--r--tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt1732
-rw-r--r--tests/long/se/50.vortex/ref/arm/linux/simple-atomic/stats.txt43
-rw-r--r--tests/long/se/50.vortex/ref/arm/linux/simple-timing/stats.txt53
-rw-r--r--tests/long/se/50.vortex/ref/sparc/linux/simple-atomic/stats.txt36
-rw-r--r--tests/long/se/50.vortex/ref/sparc/linux/simple-timing/stats.txt49
10 files changed, 2571 insertions, 2346 deletions
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
index 57d7475f8..a8bf58a9c 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/minor-timing/stats.txt
@@ -1,84 +1,84 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.058327 # Number of seconds simulated
-sim_ticks 58326668000 # Number of ticks simulated
-final_tick 58326668000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.058385 # Number of seconds simulated
+sim_ticks 58384546000 # Number of ticks simulated
+final_tick 58384546000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 319236 # Simulator instruction rate (inst/s)
-host_op_rate 319236 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 210542764 # Simulator tick rate (ticks/s)
-host_mem_usage 275532 # Number of bytes of host memory used
-host_seconds 277.03 # Real time elapsed on the host
+host_inst_rate 341517 # Simulator instruction rate (inst/s)
+host_op_rate 341516 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 225460414 # Simulator tick rate (ticks/s)
+host_mem_usage 300016 # Number of bytes of host memory used
+host_seconds 258.96 # Real time elapsed on the host
sim_insts 88438073 # Number of instructions simulated
sim_ops 88438073 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
system.physmem.bytes_read::cpu.inst 10663104 # Number of bytes read from this memory
system.physmem.bytes_read::total 10663104 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 515520 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 515520 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 515328 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 515328 # Number of instructions bytes read from this memory
system.physmem.bytes_written::writebacks 7299072 # Number of bytes written to this memory
system.physmem.bytes_written::total 7299072 # Number of bytes written to this memory
system.physmem.num_reads::cpu.inst 166611 # Number of read requests responded to by this memory
system.physmem.num_reads::total 166611 # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks 114048 # Number of write requests responded to by this memory
system.physmem.num_writes::total 114048 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 182816958 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 182816958 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 8838496 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 8838496 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 125141248 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 125141248 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 125141248 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 182816958 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 307958205 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 182635727 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 182635727 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 8826445 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 8826445 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 125017192 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 125017192 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 125017192 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 182635727 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 307652919 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 166611 # Number of read requests accepted
system.physmem.writeReqs 114048 # Number of write requests accepted
system.physmem.readBursts 166611 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 114048 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 10662720 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 384 # Total number of bytes read from write queue
-system.physmem.bytesWritten 7297088 # Total number of bytes written to DRAM
+system.physmem.bytesReadDRAM 10662592 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 512 # Total number of bytes read from write queue
+system.physmem.bytesWritten 7297152 # Total number of bytes written to DRAM
system.physmem.bytesReadSys 10663104 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 7299072 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 6 # Number of DRAM read bursts serviced by the write queue
+system.physmem.servicedByWrQ 8 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 10470 # Per bank write bursts
-system.physmem.perBankRdBursts::1 10514 # Per bank write bursts
+system.physmem.perBankRdBursts::0 10468 # Per bank write bursts
+system.physmem.perBankRdBursts::1 10513 # Per bank write bursts
system.physmem.perBankRdBursts::2 10311 # Per bank write bursts
-system.physmem.perBankRdBursts::3 10091 # Per bank write bursts
-system.physmem.perBankRdBursts::4 10432 # Per bank write bursts
+system.physmem.perBankRdBursts::3 10090 # Per bank write bursts
+system.physmem.perBankRdBursts::4 10431 # Per bank write bursts
system.physmem.perBankRdBursts::5 10426 # Per bank write bursts
-system.physmem.perBankRdBursts::6 9845 # Per bank write bursts
-system.physmem.perBankRdBursts::7 10300 # Per bank write bursts
+system.physmem.perBankRdBursts::6 9846 # Per bank write bursts
+system.physmem.perBankRdBursts::7 10302 # Per bank write bursts
system.physmem.perBankRdBursts::8 10593 # Per bank write bursts
system.physmem.perBankRdBursts::9 10643 # Per bank write bursts
-system.physmem.perBankRdBursts::10 10596 # Per bank write bursts
+system.physmem.perBankRdBursts::10 10595 # Per bank write bursts
system.physmem.perBankRdBursts::11 10255 # Per bank write bursts
system.physmem.perBankRdBursts::12 10302 # Per bank write bursts
system.physmem.perBankRdBursts::13 10651 # Per bank write bursts
system.physmem.perBankRdBursts::14 10528 # Per bank write bursts
-system.physmem.perBankRdBursts::15 10648 # Per bank write bursts
+system.physmem.perBankRdBursts::15 10649 # Per bank write bursts
system.physmem.perBankWrBursts::0 7087 # Per bank write bursts
system.physmem.perBankWrBursts::1 7261 # Per bank write bursts
system.physmem.perBankWrBursts::2 7255 # Per bank write bursts
system.physmem.perBankWrBursts::3 6999 # Per bank write bursts
system.physmem.perBankWrBursts::4 7126 # Per bank write bursts
-system.physmem.perBankWrBursts::5 7177 # Per bank write bursts
+system.physmem.perBankWrBursts::5 7178 # Per bank write bursts
system.physmem.perBankWrBursts::6 6771 # Per bank write bursts
-system.physmem.perBankWrBursts::7 7084 # Per bank write bursts
-system.physmem.perBankWrBursts::8 7221 # Per bank write bursts
+system.physmem.perBankWrBursts::7 7079 # Per bank write bursts
+system.physmem.perBankWrBursts::8 7222 # Per bank write bursts
system.physmem.perBankWrBursts::9 6940 # Per bank write bursts
-system.physmem.perBankWrBursts::10 7095 # Per bank write bursts
+system.physmem.perBankWrBursts::10 7097 # Per bank write bursts
system.physmem.perBankWrBursts::11 6991 # Per bank write bursts
-system.physmem.perBankWrBursts::12 6965 # Per bank write bursts
+system.physmem.perBankWrBursts::12 6967 # Per bank write bursts
system.physmem.perBankWrBursts::13 7289 # Per bank write bursts
system.physmem.perBankWrBursts::14 7284 # Per bank write bursts
system.physmem.perBankWrBursts::15 7472 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 58326641500 # Total gap between requests
+system.physmem.totGap 58384519500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
@@ -93,9 +93,9 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 114048 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 164954 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1625 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 26 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 164957 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1618 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 28 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
@@ -140,29 +140,29 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 730 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 752 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 6187 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 6989 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 7028 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 7045 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 7025 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 7044 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 7045 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 7061 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 7078 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 7102 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 7263 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 7119 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 7114 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 7354 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 7066 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 7021 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 7 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 2 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 727 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 754 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 6184 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 6978 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 7021 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 7028 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 7031 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 7040 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 7036 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 7069 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 7068 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 7078 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 7206 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 7162 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 7083 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 7403 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 7126 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 7023 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 9 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
@@ -189,70 +189,68 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 54563 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 329.133809 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 195.314569 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 332.108035 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 19364 35.49% 35.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 11887 21.79% 57.28% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 5658 10.37% 67.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 3635 6.66% 74.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2734 5.01% 79.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2059 3.77% 83.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1592 2.92% 86.01% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1526 2.80% 88.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 6108 11.19% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 54563 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::samples 54365 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 330.333707 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 195.729973 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 332.976327 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 19356 35.60% 35.60% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 11696 21.51% 57.12% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 5632 10.36% 67.48% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 3623 6.66% 74.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2688 4.94% 79.09% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2044 3.76% 82.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1686 3.10% 85.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1497 2.75% 88.70% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 6143 11.30% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 54365 # Bytes accessed per row activation
system.physmem.rdPerTurnAround::samples 7019 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 23.733438 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 348.155819 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 23.733295 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 348.126500 # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::0-1023 7017 99.97% 99.97% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1024-2047 1 0.01% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::28672-29695 1 0.01% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::total 7019 # Reads before turning the bus around for writes
system.physmem.wrPerTurnAround::samples 7019 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.244052 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.228462 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.746507 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 6270 89.33% 89.33% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 11 0.16% 89.49% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 572 8.15% 97.63% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 129 1.84% 99.47% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 27 0.38% 99.86% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 6 0.09% 99.94% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 1 0.01% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.244194 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.228515 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 0.751123 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 6265 89.26% 89.26% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 18 0.26% 89.51% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 572 8.15% 97.66% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 131 1.87% 99.53% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 24 0.34% 99.87% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 4 0.06% 99.93% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 2 0.03% 99.96% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::23 1 0.01% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::25 1 0.01% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::27 1 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::28 2 0.03% 100.00% # Writes before turning the bus around for reads
system.physmem.wrPerTurnAround::total 7019 # Writes before turning the bus around for reads
-system.physmem.totQLat 1962392500 # Total ticks spent queuing
-system.physmem.totMemAccLat 5086236250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 833025000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 11778.71 # Average queueing delay per DRAM burst
+system.physmem.totQLat 2006026500 # Total ticks spent queuing
+system.physmem.totMemAccLat 5129832750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 833015000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 12040.76 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 30528.71 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 182.81 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 125.11 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 182.82 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 125.14 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 30790.76 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 182.63 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 124.98 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 182.64 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 125.02 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 2.41 # Data bus utilization in percentage
+system.physmem.busUtil 2.40 # Data bus utilization in percentage
system.physmem.busUtilRead 1.43 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.98 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.00 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 23.89 # Average write queue length when enqueuing
-system.physmem.readRowHits 144808 # Number of row buffer hits during reads
-system.physmem.writeRowHits 81240 # Number of row buffer hits during writes
+system.physmem.avgWrQLen 23.87 # Average write queue length when enqueuing
+system.physmem.readRowHits 144815 # Number of row buffer hits during reads
+system.physmem.writeRowHits 81433 # Number of row buffer hits during writes
system.physmem.readRowHitRate 86.92 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 71.23 # Row buffer hit rate for writes
-system.physmem.avgGap 207820.31 # Average gap between requests
-system.physmem.pageHitRate 80.54 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 31774168500 # Time in different power states
-system.physmem.memoryStateTime::REF 1947400000 # Time in different power states
+system.physmem.writeRowHitRate 71.40 # Row buffer hit rate for writes
+system.physmem.avgGap 208026.54 # Average gap between requests
+system.physmem.pageHitRate 80.62 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 31935315750 # Time in different power states
+system.physmem.memoryStateTime::REF 1949480000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 24597717750 # Time in different power states
+system.physmem.memoryStateTime::ACT 24496780500 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 307958205 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 35730 # Transaction distribution
system.membus.trans_dist::ReadResp 35730 # Transaction distribution
system.membus.trans_dist::Writeback 114048 # Transaction distribution
@@ -260,44 +258,53 @@ system.membus.trans_dist::ReadExReq 130881 # Tr
system.membus.trans_dist::ReadExResp 130881 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 447270 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 447270 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17962176 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 17962176 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 17962176 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 1302233000 # Layer occupancy (ticks)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17962176 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 17962176 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 280659 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 280659 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 280659 # Request fanout histogram
+system.membus.reqLayer0.occupancy 1302108500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 2.2 # Layer utilization (%)
-system.membus.respLayer1.occupancy 1600678750 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 1600532000 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 2.7 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 14594840 # Number of BP lookups
-system.cpu.branchPred.condPredicted 9449166 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 378473 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 10265774 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 6368296 # Number of BTB hits
+system.cpu.branchPred.lookups 14593516 # Number of BP lookups
+system.cpu.branchPred.condPredicted 9448617 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 379109 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 10302575 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 6369350 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 62.034251 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1700711 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 73330 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 61.822894 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1700742 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 73233 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 20553993 # DTB read hits
-system.cpu.dtb.read_misses 96885 # DTB read misses
+system.cpu.dtb.read_hits 20554145 # DTB read hits
+system.cpu.dtb.read_misses 96857 # DTB read misses
system.cpu.dtb.read_acv 9 # DTB read access violations
-system.cpu.dtb.read_accesses 20650878 # DTB read accesses
-system.cpu.dtb.write_hits 14665827 # DTB write hits
-system.cpu.dtb.write_misses 9394 # DTB write misses
+system.cpu.dtb.read_accesses 20651002 # DTB read accesses
+system.cpu.dtb.write_hits 14666071 # DTB write hits
+system.cpu.dtb.write_misses 9396 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 14675221 # DTB write accesses
-system.cpu.dtb.data_hits 35219820 # DTB hits
-system.cpu.dtb.data_misses 106279 # DTB misses
+system.cpu.dtb.write_accesses 14675467 # DTB write accesses
+system.cpu.dtb.data_hits 35220216 # DTB hits
+system.cpu.dtb.data_misses 106253 # DTB misses
system.cpu.dtb.data_acv 9 # DTB access violations
-system.cpu.dtb.data_accesses 35326099 # DTB accesses
-system.cpu.itb.fetch_hits 25536643 # ITB hits
-system.cpu.itb.fetch_misses 5175 # ITB misses
+system.cpu.dtb.data_accesses 35326469 # DTB accesses
+system.cpu.itb.fetch_hits 25540027 # ITB hits
+system.cpu.itb.fetch_misses 5176 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 25541818 # ITB accesses
+system.cpu.itb.fetch_accesses 25545203 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -311,70 +318,70 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4583 # Number of system calls
-system.cpu.numCycles 116653336 # number of cpu cycles simulated
+system.cpu.numCycles 116769092 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 88438073 # Number of instructions committed
system.cpu.committedOps 88438073 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 1184863 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 1185538 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.319040 # CPI: cycles per instruction
-system.cpu.ipc 0.758127 # IPC: instructions per cycle
-system.cpu.tickCycles 90780036 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 25873300 # Total number of cycles that the object has spent stopped
-system.cpu.icache.tags.replacements 152673 # number of replacements
-system.cpu.icache.tags.tagsinuse 1933.703122 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 25381921 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 154721 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 164.049618 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 41483619250 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1933.703122 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.944191 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.944191 # Average percentage of cache occupancy
+system.cpu.cpi 1.320349 # CPI: cycles per instruction
+system.cpu.ipc 0.757376 # IPC: instructions per cycle
+system.cpu.tickCycles 90792552 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 25976540 # Total number of cycles that the object has spent stopped
+system.cpu.icache.tags.replacements 153164 # number of replacements
+system.cpu.icache.tags.tagsinuse 1933.730829 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 25384814 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 155212 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 163.549300 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 41528149250 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 1933.730829 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.944205 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.944205 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 2048 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 55 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 152 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 56 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 150 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::3 1044 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 797 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 798 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 51228007 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 51228007 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 25381921 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 25381921 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 25381921 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 25381921 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 25381921 # number of overall hits
-system.cpu.icache.overall_hits::total 25381921 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 154722 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 154722 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 154722 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 154722 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 154722 # number of overall misses
-system.cpu.icache.overall_misses::total 154722 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 2515300997 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 2515300997 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 2515300997 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 2515300997 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 2515300997 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 2515300997 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 25536643 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 25536643 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 25536643 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 25536643 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 25536643 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 25536643 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.006059 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.006059 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.006059 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.006059 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.006059 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.006059 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 16256.905915 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 16256.905915 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 16256.905915 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 16256.905915 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 16256.905915 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 16256.905915 # average overall miss latency
+system.cpu.icache.tags.tag_accesses 51235266 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 51235266 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 25384814 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 25384814 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 25384814 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 25384814 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 25384814 # number of overall hits
+system.cpu.icache.overall_hits::total 25384814 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 155213 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 155213 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 155213 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 155213 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 155213 # number of overall misses
+system.cpu.icache.overall_misses::total 155213 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 2516319497 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 2516319497 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 2516319497 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 2516319497 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 2516319497 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 2516319497 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 25540027 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 25540027 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 25540027 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 25540027 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 25540027 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 25540027 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.006077 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.006077 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.006077 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.006077 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.006077 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.006077 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 16212.040854 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 16212.040854 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 16212.040854 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 16212.040854 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 16212.040854 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 16212.040854 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -383,81 +390,90 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 154722 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 154722 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 154722 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 154722 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 154722 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 154722 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2202760003 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 2202760003 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2202760003 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 2202760003 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2202760003 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 2202760003 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006059 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006059 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006059 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.006059 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006059 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.006059 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 14236.889408 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 14236.889408 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 14236.889408 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 14236.889408 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 14236.889408 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 14236.889408 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 155213 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 155213 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 155213 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 155213 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 155213 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 155213 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2202806503 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 2202806503 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2202806503 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 2202806503 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2202806503 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 2202806503 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006077 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006077 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006077 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.006077 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006077 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.006077 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 14192.152094 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 14192.152094 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 14192.152094 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 14192.152094 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 14192.152094 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 14192.152094 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 579498078 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 216032 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 216031 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 168534 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 143563 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 143563 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 309443 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 578280 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 887723 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 9902144 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23898048 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 33800192 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 33800192 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 432598500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.trans_dist::ReadReq 216522 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 216521 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 168531 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 143561 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 143561 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 310425 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 578271 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 888696 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 9933568 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23897664 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 33831232 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 528614 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 528614 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 528614 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 432838000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.7 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 233630997 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 234362497 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.4 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 343195750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 343210750 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.6 # Layer utilization (%)
system.cpu.l2cache.tags.replacements 132688 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 30472.596016 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 219541 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.tagsinuse 30473.454944 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 220028 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 164763 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 1.332465 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 1.335421 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 26246.298923 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 4226.297093 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.800973 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.128976 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.929950 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 26247.246790 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 4226.208154 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.801002 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.128974 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.929976 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 32075 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 126 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1030 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11966 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 18841 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 128 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1029 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11968 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 18838 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4 112 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.978851 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 4533358 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 4533358 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 180301 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 180301 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 168534 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 168534 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.inst 12682 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 12682 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 192983 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 192983 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 192983 # number of overall hits
-system.cpu.l2cache.overall_hits::total 192983 # number of overall hits
+system.cpu.l2cache.tags.tag_accesses 4537236 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 4537236 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 180791 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 180791 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 168531 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 168531 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.inst 12680 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 12680 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 193471 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 193471 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 193471 # number of overall hits
+system.cpu.l2cache.overall_hits::total 193471 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst 35731 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total 35731 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.inst 130881 # number of ReadExReq misses
@@ -466,40 +482,40 @@ system.cpu.l2cache.demand_misses::cpu.inst 166612 #
system.cpu.l2cache.demand_misses::total 166612 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 166612 # number of overall misses
system.cpu.l2cache.overall_misses::total 166612 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 2608847500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 2608847500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 9666752250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 9666752250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 12275599750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 12275599750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 12275599750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 12275599750 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 216032 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 216032 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 168534 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 168534 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.inst 143563 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 143563 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 359595 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 359595 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 359595 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 359595 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.165397 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.165397 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.inst 0.911662 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.911662 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.463332 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.463332 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.463332 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.463332 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 73013.559654 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 73013.559654 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 73859.095285 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73859.095285 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73677.764807 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 73677.764807 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73677.764807 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 73677.764807 # average overall miss latency
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 2608794250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 2608794250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 9709899750 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 9709899750 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 12318694000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 12318694000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 12318694000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 12318694000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 216522 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 216522 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 168531 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 168531 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.inst 143561 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 143561 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 360083 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 360083 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 360083 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 360083 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.165022 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.165022 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.inst 0.911675 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.911675 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.462704 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.462704 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.462704 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.462704 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 73012.069352 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 73012.069352 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 74188.764985 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 74188.764985 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73936.415144 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 73936.415144 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73936.415144 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 73936.415144 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -518,95 +534,95 @@ system.cpu.l2cache.demand_mshr_misses::cpu.inst 166612
system.cpu.l2cache.demand_mshr_misses::total 166612 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 166612 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 166612 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 2155704000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2155704000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 7981949750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7981949750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 10137653750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 10137653750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 10137653750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 10137653750 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.165397 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.165397 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst 0.911662 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.911662 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.463332 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.463332 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.463332 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.463332 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 60331.476869 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 60331.476869 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 60986.313903 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60986.313903 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60845.879949 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 60845.879949 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60845.879949 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 60845.879949 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 2155637750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2155637750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 8025242250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8025242250 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 10180880000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 10180880000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 10180880000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 10180880000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.165022 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.165022 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst 0.911675 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.911675 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.462704 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.462704 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.462704 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.462704 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 60329.622737 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 60329.622737 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 61317.091480 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61317.091480 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 61105.322546 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61105.322546 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 61105.322546 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61105.322546 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 200777 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4071.421073 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 34597319 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 204873 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 168.872028 # Average number of references to valid blocks.
+system.cpu.dcache.tags.replacements 200774 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4071.445438 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 34597334 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 204870 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 168.874574 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 644670250 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.inst 4071.421073 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.inst 0.993999 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.993999 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.inst 4071.445438 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.inst 0.994005 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.994005 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0 53 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 754 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 3289 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 755 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 3288 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 70138517 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 70138517 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.inst 20264045 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 20264045 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.inst 14333274 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 14333274 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.inst 34597319 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 34597319 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.inst 34597319 # number of overall hits
-system.cpu.dcache.overall_hits::total 34597319 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.inst 89400 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 89400 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.inst 280103 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 280103 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.inst 369503 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 369503 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.inst 369503 # number of overall misses
-system.cpu.dcache.overall_misses::total 369503 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.inst 4413515000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 4413515000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.inst 20003600250 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 20003600250 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.inst 24417115250 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 24417115250 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.inst 24417115250 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 24417115250 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.inst 20353445 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 20353445 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.tag_accesses 70138572 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 70138572 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.inst 20264067 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 20264067 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.inst 14333267 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 14333267 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.inst 34597334 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 34597334 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.inst 34597334 # number of overall hits
+system.cpu.dcache.overall_hits::total 34597334 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.inst 89407 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 89407 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.inst 280110 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 280110 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.inst 369517 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 369517 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.inst 369517 # number of overall misses
+system.cpu.dcache.overall_misses::total 369517 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.inst 4423552750 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 4423552750 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.inst 20095524250 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 20095524250 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.inst 24519077000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 24519077000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.inst 24519077000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 24519077000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.inst 20353474 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 20353474 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.inst 14613377 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 14613377 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.inst 34966822 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 34966822 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.inst 34966822 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 34966822 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.inst 0.004392 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.004392 # miss rate for ReadReq accesses
+system.cpu.dcache.demand_accesses::cpu.inst 34966851 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 34966851 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.inst 34966851 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 34966851 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.inst 0.004393 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.004393 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.inst 0.019168 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.019168 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.inst 0.010567 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.010567 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.inst 0.010567 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.010567 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 49368.176734 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 49368.176734 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 71415.158888 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 71415.158888 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.inst 66080.966190 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 66080.966190 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.inst 66080.966190 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 66080.966190 # average overall miss latency
+system.cpu.dcache.demand_miss_rate::cpu.inst 0.010568 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.010568 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.inst 0.010568 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.010568 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 49476.581811 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 49476.581811 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 71741.545286 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 71741.545286 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.inst 66354.395062 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 66354.395062 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.inst 66354.395062 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 66354.395062 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -615,32 +631,32 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 168534 # number of writebacks
-system.cpu.dcache.writebacks::total 168534 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.inst 28089 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 28089 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.inst 136541 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 136541 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.inst 164630 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 164630 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.inst 164630 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 164630 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.inst 61311 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 61311 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.inst 143562 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 143562 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.inst 204873 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 204873 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.inst 204873 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 204873 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 2425671500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 2425671500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 9937173250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 9937173250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 12362844750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 12362844750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 12362844750 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 12362844750 # number of overall MSHR miss cycles
+system.cpu.dcache.writebacks::writebacks 168531 # number of writebacks
+system.cpu.dcache.writebacks::total 168531 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.inst 28097 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 28097 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.inst 136550 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 136550 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.inst 164647 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 164647 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.inst 164647 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 164647 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.inst 61310 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 61310 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.inst 143560 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 143560 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.inst 204870 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 204870 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.inst 204870 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 204870 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 2430963250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 2430963250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 9980296000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 9980296000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 12411259250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 12411259250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 12411259250 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 12411259250 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.inst 0.003012 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.003012 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.inst 0.009824 # mshr miss rate for WriteReq accesses
@@ -649,14 +665,14 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.inst 0.005859
system.cpu.dcache.demand_mshr_miss_rate::total 0.005859 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.inst 0.005859 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.005859 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 39563.398085 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 39563.398085 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 69218.687745 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 69218.687745 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 60343.943565 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 60343.943565 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 60343.943565 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 60343.943565 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 39650.354755 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 39650.354755 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 69520.033435 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 69520.033435 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 60581.145360 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 60581.145360 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 60581.145360 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 60581.145360 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
index 31507e486..8732e3592 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,108 +1,108 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.022262 # Number of seconds simulated
-sim_ticks 22262172500 # Number of ticks simulated
-final_tick 22262172500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.022330 # Number of seconds simulated
+sim_ticks 22329989500 # Number of ticks simulated
+final_tick 22329989500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 164105 # Simulator instruction rate (inst/s)
-host_op_rate 164105 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 45900767 # Simulator tick rate (ticks/s)
-host_mem_usage 245260 # Number of bytes of host memory used
-host_seconds 485.01 # Real time elapsed on the host
+host_inst_rate 232150 # Simulator instruction rate (inst/s)
+host_op_rate 232150 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 65131135 # Simulator tick rate (ticks/s)
+host_mem_usage 301288 # Number of bytes of host memory used
+host_seconds 342.85 # Real time elapsed on the host
sim_insts 79591756 # Number of instructions simulated
sim_ops 79591756 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 487296 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 10152448 # Number of bytes read from this memory
-system.physmem.bytes_read::total 10639744 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 487296 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 487296 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7297472 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7297472 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 7614 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 158632 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 166246 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 114023 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 114023 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 21888969 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 456040308 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 477929277 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 21888969 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 21888969 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 327796939 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 327796939 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 327796939 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 21888969 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 456040308 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 805726216 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 166246 # Number of read requests accepted
-system.physmem.writeReqs 114023 # Number of write requests accepted
-system.physmem.readBursts 166246 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 114023 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 10639232 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 512 # Total number of bytes read from write queue
-system.physmem.bytesWritten 7295808 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 10639744 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 7297472 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 8 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bytes_read::cpu.inst 487424 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 10151616 # Number of bytes read from this memory
+system.physmem.bytes_read::total 10639040 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 487424 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 487424 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7296896 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7296896 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 7616 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 158619 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 166235 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 114014 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 114014 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 21828223 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 454618037 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 476446261 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 21828223 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 21828223 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 326775613 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 326775613 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 326775613 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 21828223 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 454618037 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 803221873 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 166235 # Number of read requests accepted
+system.physmem.writeReqs 114014 # Number of write requests accepted
+system.physmem.readBursts 166235 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 114014 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 10638592 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 448 # Total number of bytes read from write queue
+system.physmem.bytesWritten 7294848 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 10639040 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 7296896 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 7 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 10440 # Per bank write bursts
-system.physmem.perBankRdBursts::1 10463 # Per bank write bursts
-system.physmem.perBankRdBursts::2 10311 # Per bank write bursts
-system.physmem.perBankRdBursts::3 10061 # Per bank write bursts
-system.physmem.perBankRdBursts::4 10417 # Per bank write bursts
-system.physmem.perBankRdBursts::5 10395 # Per bank write bursts
-system.physmem.perBankRdBursts::6 9841 # Per bank write bursts
-system.physmem.perBankRdBursts::7 10308 # Per bank write bursts
-system.physmem.perBankRdBursts::8 10597 # Per bank write bursts
-system.physmem.perBankRdBursts::9 10638 # Per bank write bursts
+system.physmem.perBankRdBursts::0 10441 # Per bank write bursts
+system.physmem.perBankRdBursts::1 10459 # Per bank write bursts
+system.physmem.perBankRdBursts::2 10317 # Per bank write bursts
+system.physmem.perBankRdBursts::3 10059 # Per bank write bursts
+system.physmem.perBankRdBursts::4 10419 # Per bank write bursts
+system.physmem.perBankRdBursts::5 10394 # Per bank write bursts
+system.physmem.perBankRdBursts::6 9840 # Per bank write bursts
+system.physmem.perBankRdBursts::7 10309 # Per bank write bursts
+system.physmem.perBankRdBursts::8 10592 # Per bank write bursts
+system.physmem.perBankRdBursts::9 10641 # Per bank write bursts
system.physmem.perBankRdBursts::10 10546 # Per bank write bursts
-system.physmem.perBankRdBursts::11 10227 # Per bank write bursts
+system.physmem.perBankRdBursts::11 10221 # Per bank write bursts
system.physmem.perBankRdBursts::12 10273 # Per bank write bursts
-system.physmem.perBankRdBursts::13 10619 # Per bank write bursts
-system.physmem.perBankRdBursts::14 10481 # Per bank write bursts
-system.physmem.perBankRdBursts::15 10621 # Per bank write bursts
+system.physmem.perBankRdBursts::13 10617 # Per bank write bursts
+system.physmem.perBankRdBursts::14 10480 # Per bank write bursts
+system.physmem.perBankRdBursts::15 10620 # Per bank write bursts
system.physmem.perBankWrBursts::0 7082 # Per bank write bursts
-system.physmem.perBankWrBursts::1 7258 # Per bank write bursts
-system.physmem.perBankWrBursts::2 7255 # Per bank write bursts
+system.physmem.perBankWrBursts::1 7259 # Per bank write bursts
+system.physmem.perBankWrBursts::2 7256 # Per bank write bursts
system.physmem.perBankWrBursts::3 6997 # Per bank write bursts
system.physmem.perBankWrBursts::4 7126 # Per bank write bursts
-system.physmem.perBankWrBursts::5 7170 # Per bank write bursts
-system.physmem.perBankWrBursts::6 6776 # Per bank write bursts
-system.physmem.perBankWrBursts::7 7085 # Per bank write bursts
-system.physmem.perBankWrBursts::8 7222 # Per bank write bursts
+system.physmem.perBankWrBursts::5 7168 # Per bank write bursts
+system.physmem.perBankWrBursts::6 6771 # Per bank write bursts
+system.physmem.perBankWrBursts::7 7079 # Per bank write bursts
+system.physmem.perBankWrBursts::8 7221 # Per bank write bursts
system.physmem.perBankWrBursts::9 6942 # Per bank write bursts
-system.physmem.perBankWrBursts::10 7084 # Per bank write bursts
-system.physmem.perBankWrBursts::11 6990 # Per bank write bursts
+system.physmem.perBankWrBursts::10 7083 # Per bank write bursts
+system.physmem.perBankWrBursts::11 6989 # Per bank write bursts
system.physmem.perBankWrBursts::12 6966 # Per bank write bursts
-system.physmem.perBankWrBursts::13 7288 # Per bank write bursts
+system.physmem.perBankWrBursts::13 7287 # Per bank write bursts
system.physmem.perBankWrBursts::14 7284 # Per bank write bursts
system.physmem.perBankWrBursts::15 7472 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 22262139000 # Total gap between requests
+system.physmem.totGap 22329955500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 166246 # Read request sizes (log2)
+system.physmem.readPktSize::6 166235 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 114023 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 51670 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 53911 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 45458 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 15180 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 114014 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 51693 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 53757 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 45708 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 15052 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 15 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
@@ -144,33 +144,33 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 839 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 879 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 1392 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 2489 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 4591 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 5919 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 6398 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 6763 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 7095 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 7509 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 7936 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 8302 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 8984 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 9696 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 8624 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 8779 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 8776 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 8045 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 453 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 263 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 156 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 80 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 34 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 6 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 792 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 828 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 1375 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 2435 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 4487 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 5816 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 6333 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 6671 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 7023 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 7411 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 7844 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 8187 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 8759 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 9546 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 8478 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 8990 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 9356 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 8428 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 619 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 313 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 172 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 99 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 24 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
@@ -193,115 +193,124 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 52156 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 343.855817 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 201.745106 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 344.281593 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 18285 35.06% 35.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 10756 20.62% 55.68% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 5580 10.70% 66.38% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 3146 6.03% 72.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2660 5.10% 77.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1727 3.31% 80.82% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1787 3.43% 84.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1244 2.39% 86.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 6971 13.37% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 52156 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 6968 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 23.856056 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 342.059287 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 6967 99.99% 99.99% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 51907 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 345.459688 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 202.593638 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 345.239241 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 18141 34.95% 34.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 10684 20.58% 55.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 5599 10.79% 66.32% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 2999 5.78% 72.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2733 5.27% 77.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 1724 3.32% 80.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1780 3.43% 84.11% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1211 2.33% 86.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 7036 13.56% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 51907 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 6971 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 23.843208 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 342.237754 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 6969 99.97% 99.97% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 1 0.01% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::27648-28671 1 0.01% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 6968 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 6968 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.360075 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.330777 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 1.045922 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 6065 87.04% 87.04% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 29 0.42% 87.46% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 476 6.83% 94.29% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 227 3.26% 97.55% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 92 1.32% 98.87% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 39 0.56% 99.43% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 17 0.24% 99.67% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 11 0.16% 99.83% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24 8 0.11% 99.94% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::25 3 0.04% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::30 1 0.01% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 6968 # Writes before turning the bus around for reads
-system.physmem.totQLat 5413019750 # Total ticks spent queuing
-system.physmem.totMemAccLat 8529982250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 831190000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 32561.87 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 6971 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 6971 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.350882 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.321302 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.052955 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 6113 87.69% 87.69% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 29 0.42% 88.11% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 435 6.24% 94.35% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 209 3.00% 97.35% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 90 1.29% 98.64% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 57 0.82% 99.45% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 19 0.27% 99.73% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 5 0.07% 99.80% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 4 0.06% 99.86% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 6 0.09% 99.94% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 4 0.06% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 6971 # Writes before turning the bus around for reads
+system.physmem.totQLat 5659900500 # Total ticks spent queuing
+system.physmem.totMemAccLat 8776675500 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 831140000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 34049.02 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 51311.87 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 477.91 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 327.72 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 477.93 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 327.80 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 52799.02 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 476.43 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 326.68 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 476.45 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 326.78 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 6.29 # Data bus utilization in percentage
-system.physmem.busUtilRead 3.73 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 2.56 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.80 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 24.52 # Average write queue length when enqueuing
-system.physmem.readRowHits 146096 # Number of row buffer hits during reads
-system.physmem.writeRowHits 81976 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 87.88 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 71.89 # Row buffer hit rate for writes
-system.physmem.avgGap 79431.33 # Average gap between requests
-system.physmem.pageHitRate 81.38 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 9551525000 # Time in different power states
-system.physmem.memoryStateTime::REF 743340000 # Time in different power states
+system.physmem.busUtil 6.27 # Data bus utilization in percentage
+system.physmem.busUtilRead 3.72 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 2.55 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.81 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.55 # Average write queue length when enqueuing
+system.physmem.readRowHits 146045 # Number of row buffer hits during reads
+system.physmem.writeRowHits 82245 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 87.86 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 72.14 # Row buffer hit rate for writes
+system.physmem.avgGap 79678.98 # Average gap between requests
+system.physmem.pageHitRate 81.46 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 9562649000 # Time in different power states
+system.physmem.memoryStateTime::REF 745420000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 11966317750 # Time in different power states
+system.physmem.memoryStateTime::ACT 12015383500 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 805726216 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 35460 # Transaction distribution
-system.membus.trans_dist::ReadResp 35460 # Transaction distribution
-system.membus.trans_dist::Writeback 114023 # Transaction distribution
-system.membus.trans_dist::ReadExReq 130786 # Transaction distribution
-system.membus.trans_dist::ReadExResp 130786 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 446515 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 446515 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17937216 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 17937216 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 17937216 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 1235956000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 5.6 # Layer utilization (%)
-system.membus.respLayer1.occupancy 1525146000 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 6.9 # Layer utilization (%)
+system.membus.trans_dist::ReadReq 35446 # Transaction distribution
+system.membus.trans_dist::ReadResp 35446 # Transaction distribution
+system.membus.trans_dist::Writeback 114014 # Transaction distribution
+system.membus.trans_dist::ReadExReq 130789 # Transaction distribution
+system.membus.trans_dist::ReadExResp 130789 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 446484 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 446484 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17935936 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 17935936 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 280249 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 280249 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 280249 # Request fanout histogram
+system.membus.reqLayer0.occupancy 1235861000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 5.5 # Layer utilization (%)
+system.membus.respLayer1.occupancy 1525180500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 6.8 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 16618538 # Number of BP lookups
-system.cpu.branchPred.condPredicted 10751969 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 360716 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 10752045 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 7371197 # Number of BTB hits
+system.cpu.branchPred.lookups 16618969 # Number of BP lookups
+system.cpu.branchPred.condPredicted 10749423 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 361100 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 10742405 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 7368684 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 68.556233 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1990414 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 2895 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 68.594360 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1994688 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 3025 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 22632838 # DTB read hits
-system.cpu.dtb.read_misses 226204 # DTB read misses
-system.cpu.dtb.read_acv 19 # DTB read access violations
-system.cpu.dtb.read_accesses 22859042 # DTB read accesses
-system.cpu.dtb.write_hits 15863725 # DTB write hits
-system.cpu.dtb.write_misses 44788 # DTB write misses
-system.cpu.dtb.write_acv 4 # DTB write access violations
-system.cpu.dtb.write_accesses 15908513 # DTB write accesses
-system.cpu.dtb.data_hits 38496563 # DTB hits
-system.cpu.dtb.data_misses 270992 # DTB misses
-system.cpu.dtb.data_acv 23 # DTB access violations
-system.cpu.dtb.data_accesses 38767555 # DTB accesses
-system.cpu.itb.fetch_hits 13910081 # ITB hits
-system.cpu.itb.fetch_misses 31577 # ITB misses
+system.cpu.dtb.read_hits 22640578 # DTB read hits
+system.cpu.dtb.read_misses 225727 # DTB read misses
+system.cpu.dtb.read_acv 15 # DTB read access violations
+system.cpu.dtb.read_accesses 22866305 # DTB read accesses
+system.cpu.dtb.write_hits 15860065 # DTB write hits
+system.cpu.dtb.write_misses 44717 # DTB write misses
+system.cpu.dtb.write_acv 7 # DTB write access violations
+system.cpu.dtb.write_accesses 15904782 # DTB write accesses
+system.cpu.dtb.data_hits 38500643 # DTB hits
+system.cpu.dtb.data_misses 270444 # DTB misses
+system.cpu.dtb.data_acv 22 # DTB access violations
+system.cpu.dtb.data_accesses 38771087 # DTB accesses
+system.cpu.itb.fetch_hits 13913295 # ITB hits
+system.cpu.itb.fetch_misses 31383 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 13941658 # ITB accesses
+system.cpu.itb.fetch_accesses 13944678 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -315,141 +324,141 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4583 # Number of system calls
-system.cpu.numCycles 44524349 # number of cpu cycles simulated
+system.cpu.numCycles 44659983 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 15777207 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 106088567 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 16618538 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 9361611 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 27200271 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 960062 # Number of cycles fetch has spent squashing
-system.cpu.fetch.TlbCycles 179 # Number of cycles fetch has spent waiting for tlb
-system.cpu.fetch.MiscStallCycles 5019 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 332851 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 57 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 13910081 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 206082 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.icacheStallCycles 15776454 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 106093576 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 16618969 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 9363372 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 27339445 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 961528 # Number of cycles fetch has spent squashing
+system.cpu.fetch.TlbCycles 166 # Number of cycles fetch has spent waiting for tlb
+system.cpu.fetch.MiscStallCycles 5126 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 335016 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 84 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 13913295 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 207298 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.ItlbSquashes 1 # Number of outstanding ITLB misses that were squashed
-system.cpu.fetch.rateDist::samples 43795615 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.422356 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.133763 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::samples 43937055 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.414672 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.131710 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 24068312 54.96% 54.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1538186 3.51% 58.47% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 1404705 3.21% 61.68% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 1522843 3.48% 65.15% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 4236021 9.67% 74.82% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 1845751 4.21% 79.04% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 684777 1.56% 80.60% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1069219 2.44% 83.04% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 7425801 16.96% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 24208191 55.10% 55.10% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1538198 3.50% 58.60% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 1405905 3.20% 61.80% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 1524697 3.47% 65.27% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 4231594 9.63% 74.90% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 1847884 4.21% 79.11% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 684699 1.56% 80.66% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1071609 2.44% 83.10% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 7424278 16.90% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 43795615 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.373246 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.382709 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 15090251 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 9271065 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 18462331 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 590423 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 381545 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 3739004 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 100344 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 103984343 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 314766 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 381545 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 15473555 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 6415386 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 96680 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 18647393 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 2781056 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 102842787 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 3945 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 148156 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 330502 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 2246834 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 61884966 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 124097859 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 123771677 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 326181 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 43937055 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.372122 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.375585 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 15090542 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 9411892 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 18462094 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 590748 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 381779 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 3738870 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 100752 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 103984898 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 316746 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 381779 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 15474298 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 6446400 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 97317 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 18646914 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 2890347 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 102848317 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 4603 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 150963 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 325598 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 2361182 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 61896036 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 124089387 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 123759844 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 329542 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 52546881 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 9338085 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 5769 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 5827 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 2465534 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 23256981 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 16451468 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 1256796 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 554193 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 91273922 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 5644 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 89085619 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 78698 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 11197079 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 4703509 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1061 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 43795615 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.034122 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.247476 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 9349155 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 5813 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 5869 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 2465054 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 23265818 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 16448253 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 1251433 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 545590 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 91286622 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 5695 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 89090659 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 79052 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 11213817 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 4716109 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1112 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 43937055 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.027688 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.246728 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 17182377 39.23% 39.23% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 5792116 13.23% 52.46% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 5098261 11.64% 64.10% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 4417263 10.09% 74.19% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4344645 9.92% 84.11% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2649252 6.05% 90.15% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 1946446 4.44% 94.60% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 1380364 3.15% 97.75% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 984891 2.25% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 17318675 39.42% 39.42% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 5798510 13.20% 52.61% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 5098508 11.60% 64.22% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 4414835 10.05% 74.27% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4342383 9.88% 84.15% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2650303 6.03% 90.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 1951252 4.44% 94.62% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 1378643 3.14% 97.76% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 983946 2.24% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 43795615 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 43937055 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 244209 9.65% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.65% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1174646 46.40% 56.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 1112477 43.95% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 243742 9.63% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.63% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1177038 46.48% 56.11% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 1111319 43.89% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 49643458 55.73% 55.73% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 44096 0.05% 55.78% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 55.78% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 121526 0.14% 55.91% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 89 0.00% 55.91% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 121394 0.14% 56.05% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 58 0.00% 56.05% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 39070 0.04% 56.09% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 49642313 55.72% 55.72% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 44169 0.05% 55.77% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 55.77% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 122147 0.14% 55.91% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 87 0.00% 55.91% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 121699 0.14% 56.04% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 55 0.00% 56.04% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 39048 0.04% 56.09% # Type of FU issued
system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 56.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 56.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 56.09% # Type of FU issued
@@ -471,84 +480,84 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 56.09% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 56.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 56.09% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 56.09% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 23048961 25.87% 81.96% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 16066967 18.04% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 23057514 25.88% 81.97% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 16063627 18.03% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 89085619 # Type of FU issued
-system.cpu.iq.rate 2.000829 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2531332 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.028415 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 223962824 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 102066580 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 87151859 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 614059 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 431019 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 300727 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 91309756 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 307195 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1661224 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 89090659 # Type of FU issued
+system.cpu.iq.rate 1.994865 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 2532099 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.028422 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 224114042 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 102090455 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 87155295 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 615482 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 436927 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 301089 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 91314862 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 307896 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1660010 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 2980343 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 6431 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 21452 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1838091 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 2989180 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 6359 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 21743 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1834876 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 2952 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 325709 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 2985 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 325715 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 381545 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 1215876 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 4878836 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 100803158 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 157110 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 23256981 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 16451468 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 5576 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 3364 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 4856172 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 21452 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 149650 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 157694 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 307344 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 88311132 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 22859779 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 774487 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 381779 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 1212086 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 4898049 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 100815278 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 146031 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 23265818 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 16448253 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 5611 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 3372 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 4875472 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 21743 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 149411 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 157245 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 306656 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 88317091 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 22866843 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 773568 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 9523592 # number of nop insts executed
-system.cpu.iew.exec_refs 38768607 # number of memory reference insts executed
-system.cpu.iew.exec_branches 15170240 # Number of branches executed
-system.cpu.iew.exec_stores 15908828 # Number of stores executed
-system.cpu.iew.exec_rate 1.983435 # Inst execution rate
-system.cpu.iew.wb_sent 87867079 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 87452586 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 33893139 # num instructions producing a value
-system.cpu.iew.wb_consumers 44339625 # num instructions consuming a value
+system.cpu.iew.exec_nop 9522961 # number of nop insts executed
+system.cpu.iew.exec_refs 38771937 # number of memory reference insts executed
+system.cpu.iew.exec_branches 15172750 # Number of branches executed
+system.cpu.iew.exec_stores 15905094 # Number of stores executed
+system.cpu.iew.exec_rate 1.977544 # Inst execution rate
+system.cpu.iew.wb_sent 87870804 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 87456384 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 33898733 # num instructions producing a value
+system.cpu.iew.wb_consumers 44340261 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.964152 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.764398 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.958272 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.764514 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 9260506 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 9275726 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 4583 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 262230 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 42432313 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.081920 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.885099 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 262115 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 42571128 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.075131 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.882631 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 20891279 49.23% 49.23% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 6327574 14.91% 64.15% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 2939948 6.93% 71.08% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 1761291 4.15% 75.23% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1656008 3.90% 79.13% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1140180 2.69% 81.82% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1204228 2.84% 84.65% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 795411 1.87% 86.53% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5716394 13.47% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 21025343 49.39% 49.39% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 6328820 14.87% 64.26% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 2946361 6.92% 71.18% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 1760662 4.14% 75.31% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1654958 3.89% 79.20% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1139679 2.68% 81.88% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1203795 2.83% 84.70% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 795933 1.87% 86.57% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5715577 13.43% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 42432313 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 42571128 # Number of insts commited each cycle
system.cpu.commit.committedInsts 88340672 # Number of instructions committed
system.cpu.commit.committedOps 88340672 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -594,229 +603,238 @@ system.cpu.commit.op_class_0::MemWrite 14613377 16.54% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 88340672 # Class of committed instruction
-system.cpu.commit.bw_lim_events 5716394 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 5715577 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 132999755 # The number of ROB reads
-system.cpu.rob.rob_writes 196569210 # The number of ROB writes
-system.cpu.timesIdled 47704 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 728734 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 133154607 # The number of ROB reads
+system.cpu.rob.rob_writes 196602232 # The number of ROB writes
+system.cpu.timesIdled 47762 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 722928 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 79591756 # Number of Instructions Simulated
system.cpu.committedOps 79591756 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.559409 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.559409 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.787601 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.787601 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 116880103 # number of integer regfile reads
-system.cpu.int_regfile_writes 57914968 # number of integer regfile writes
-system.cpu.fp_regfile_reads 255764 # number of floating regfile reads
-system.cpu.fp_regfile_writes 241194 # number of floating regfile writes
-system.cpu.misc_regfile_reads 38207 # number of misc regfile reads
+system.cpu.cpi 0.561113 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.561113 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.782172 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.782172 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 116877675 # number of integer regfile reads
+system.cpu.int_regfile_writes 57921110 # number of integer regfile writes
+system.cpu.fp_regfile_reads 255696 # number of floating regfile reads
+system.cpu.fp_regfile_writes 241715 # number of floating regfile writes
+system.cpu.misc_regfile_reads 38130 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 1351038673 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 157664 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 157663 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 168884 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 143407 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 143407 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 191277 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 579748 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 771025 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 6120832 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23956224 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 30077056 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 30077056 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 403861500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.trans_dist::ReadReq 157630 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 157629 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 168931 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 143405 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 143405 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 191099 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 579901 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 771000 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 6115136 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23962624 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 30077760 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 469974 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 469974 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 469974 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 403921992 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 1.8 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 144811965 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 0.7 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 321850746 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 144682208 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 0.6 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 321839246 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.4 # Layer utilization (%)
-system.cpu.icache.tags.replacements 93590 # number of replacements
-system.cpu.icache.tags.tagsinuse 1918.549362 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 13801419 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 95638 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 144.308946 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 18781387250 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1918.549362 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.936792 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.936792 # Average percentage of cache occupancy
+system.cpu.icache.tags.replacements 93501 # number of replacements
+system.cpu.icache.tags.tagsinuse 1918.858110 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 13804656 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 95549 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 144.477242 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 18832337250 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 1918.858110 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.936942 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.936942 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 2048 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 78 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 88 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 84 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 81 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::2 26 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 1479 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 1480 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::4 377 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 27915798 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 27915798 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 13801419 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 13801419 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 13801419 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 13801419 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 13801419 # number of overall hits
-system.cpu.icache.overall_hits::total 13801419 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 108661 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 108661 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 108661 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 108661 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 108661 # number of overall misses
-system.cpu.icache.overall_misses::total 108661 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 2007129462 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 2007129462 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 2007129462 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 2007129462 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 2007129462 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 2007129462 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 13910080 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 13910080 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 13910080 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 13910080 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 13910080 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 13910080 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.007812 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.007812 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.007812 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.007812 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.007812 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.007812 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18471.479758 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 18471.479758 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 18471.479758 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 18471.479758 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 18471.479758 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 18471.479758 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 421 # number of cycles access was blocked
+system.cpu.icache.tags.tag_accesses 27922137 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 27922137 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 13804656 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 13804656 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 13804656 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 13804656 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 13804656 # number of overall hits
+system.cpu.icache.overall_hits::total 13804656 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 108638 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 108638 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 108638 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 108638 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 108638 # number of overall misses
+system.cpu.icache.overall_misses::total 108638 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 2007932205 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 2007932205 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 2007932205 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 2007932205 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 2007932205 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 2007932205 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 13913294 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 13913294 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 13913294 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 13913294 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 13913294 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 13913294 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.007808 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.007808 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.007808 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.007808 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.007808 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.007808 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 18482.779552 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 18482.779552 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 18482.779552 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 18482.779552 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 18482.779552 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 18482.779552 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 567 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 8 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 12 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 52.625000 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 47.250000 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 13022 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 13022 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 13022 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 13022 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 13022 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 13022 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 95639 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 95639 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 95639 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 95639 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 95639 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 95639 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1547349535 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 1547349535 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1547349535 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 1547349535 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1547349535 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 1547349535 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006876 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006876 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006876 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.006876 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006876 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.006876 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 16179.064346 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 16179.064346 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 16179.064346 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 16179.064346 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 16179.064346 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 16179.064346 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 13088 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 13088 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 13088 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 13088 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 13088 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 13088 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 95550 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 95550 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 95550 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 95550 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 95550 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 95550 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 1542742292 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 1542742292 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 1542742292 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 1542742292 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 1542742292 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 1542742292 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.006868 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.006868 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.006868 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.006868 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.006868 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.006868 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 16145.916190 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 16145.916190 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 16145.916190 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 16145.916190 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 16145.916190 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 16145.916190 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 132342 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 30650.396196 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 161877 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 164409 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.984599 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.replacements 132334 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 30651.520219 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 161905 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 164393 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 0.984866 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 26717.381554 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 2107.778355 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 1825.236287 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.815350 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.064324 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.055702 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.935376 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 32067 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 176 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3055 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 28591 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 187 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 58 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.978607 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 4067456 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 4067456 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 88024 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 34179 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 122203 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 168884 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 168884 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 12621 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 12621 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 88024 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 46800 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 134824 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 88024 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 46800 # number of overall hits
-system.cpu.l2cache.overall_hits::total 134824 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 7615 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 27846 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 35461 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 130786 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 130786 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 7615 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 158632 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 166247 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 7615 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 158632 # number of overall misses
-system.cpu.l2cache.overall_misses::total 166247 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 570946000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2619731250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 3190677250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 13063717250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 13063717250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 570946000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 15683448500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 16254394500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 570946000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 15683448500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 16254394500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 95639 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 62025 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 157664 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 168884 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 168884 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 143407 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 143407 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 95639 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 205432 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 301071 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 95639 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 205432 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 301071 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.079622 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.448948 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.224915 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.911992 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.911992 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.079622 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.772187 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.552185 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.079622 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.772187 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.552185 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74976.493762 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 94079.266322 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 89977.080455 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 99886.205328 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 99886.205328 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74976.493762 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 98866.864819 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 97772.558302 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74976.493762 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 98866.864819 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 97772.558302 # average overall miss latency
+system.cpu.l2cache.tags.occ_blocks::writebacks 26718.655997 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 2108.933972 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 1823.930250 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.815389 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.064360 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.055662 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.935410 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 32059 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 184 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3021 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 28588 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 209 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 57 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.978363 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 4067526 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 4067526 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 87933 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 34250 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 122183 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 168931 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 168931 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 12616 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 12616 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 87933 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 46866 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 134799 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 87933 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 46866 # number of overall hits
+system.cpu.l2cache.overall_hits::total 134799 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 7617 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 27830 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 35447 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 130789 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 130789 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 7617 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 158619 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 166236 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 7617 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 158619 # number of overall misses
+system.cpu.l2cache.overall_misses::total 166236 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 567334000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2641860995 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 3209194995 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 13292879000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 13292879000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 567334000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 15934739995 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 16502073995 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 567334000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 15934739995 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 16502073995 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 95550 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 62080 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 157630 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 168931 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 168931 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 143405 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 143405 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 95550 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 205485 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 301035 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 95550 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 205485 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 301035 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.079717 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.448293 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.224875 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.912025 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.912025 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.079717 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.771925 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.552215 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.079717 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.771925 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.552215 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74482.604700 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 94928.530183 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 90535.023979 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 101636.062666 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 101636.062666 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74482.604700 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 100459.213556 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 99268.954950 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74482.604700 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 100459.213556 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 99268.954950 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -825,187 +843,187 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 114023 # number of writebacks
-system.cpu.l2cache.writebacks::total 114023 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 7615 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 27846 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 35461 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 130786 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 130786 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 7615 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 158632 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 166247 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 7615 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 158632 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 166247 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 474721500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2276772250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2751493750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 11463934250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 11463934250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 474721500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 13740706500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 14215428000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 474721500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 13740706500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 14215428000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.079622 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.448948 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.224915 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.911992 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.911992 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.079622 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.772187 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.552185 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.079622 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.772187 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.552185 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 62340.315167 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 81762.991094 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 77592.108232 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 87654.139205 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 87654.139205 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 62340.315167 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 86620.016768 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 85507.876834 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 62340.315167 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 86620.016768 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 85507.876834 # average overall mshr miss latency
+system.cpu.l2cache.writebacks::writebacks 114014 # number of writebacks
+system.cpu.l2cache.writebacks::total 114014 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 7617 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 27830 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 35447 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 130789 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 130789 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 7617 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 158619 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 166236 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 7617 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 158619 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 166236 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 471133000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2299062995 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2770195995 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 11693000000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 11693000000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 471133000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 13992062995 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 14463195995 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 471133000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 13992062995 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 14463195995 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.079717 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.448293 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.224875 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.912025 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.912025 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.079717 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.771925 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.552215 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.079717 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.771925 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.552215 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61852.829198 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 82610.959217 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 78150.365193 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 89403.543111 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 89403.543111 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 61852.829198 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 88211.771572 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 87003.994291 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 61852.829198 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 88211.771572 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 87003.994291 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 201336 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4071.830097 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 34080339 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 205432 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 165.895961 # Average number of references to valid blocks.
+system.cpu.dcache.tags.replacements 201389 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4071.903515 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 34089462 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 205485 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 165.897569 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 215961000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4071.830097 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.994099 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.994099 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 4071.903515 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.994117 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.994117 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 76 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 2800 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 1220 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 77 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 2789 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 1230 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 71000880 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 71000880 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 20516147 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 20516147 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 13564136 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 13564136 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 56 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 56 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 34080283 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 34080283 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 34080283 # number of overall hits
-system.cpu.dcache.overall_hits::total 34080283 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 268143 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 268143 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1049241 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1049241 # number of WriteReq misses
+system.cpu.dcache.tags.tag_accesses 71018847 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 71018847 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 20525187 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 20525187 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 13564218 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 13564218 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 57 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 57 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 34089405 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 34089405 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 34089405 # number of overall hits
+system.cpu.dcache.overall_hits::total 34089405 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 268059 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 268059 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1049159 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1049159 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 1317384 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1317384 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1317384 # number of overall misses
-system.cpu.dcache.overall_misses::total 1317384 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 16930688495 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 16930688495 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 85479699625 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 85479699625 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 92750 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 92750 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 102410388120 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 102410388120 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 102410388120 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 102410388120 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 20784290 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 20784290 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 1317218 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1317218 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1317218 # number of overall misses
+system.cpu.dcache.overall_misses::total 1317218 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 17086669746 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 17086669746 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 86915323054 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 86915323054 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 92250 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 92250 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 104001992800 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 104001992800 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 104001992800 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 104001992800 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 20793246 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 20793246 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 14613377 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 14613377 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 57 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 57 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 35397667 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 35397667 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 35397667 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 35397667 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.012901 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.012901 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.071800 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.071800 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.017544 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.017544 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.037217 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.037217 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.037217 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.037217 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 63140.520152 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 63140.520152 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 81468.127556 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 81468.127556 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 92750 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 92750 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 77737.689330 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 77737.689330 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 77737.689330 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 77737.689330 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 6284356 # number of cycles access was blocked
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 58 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 58 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 35406623 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 35406623 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 35406623 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 35406623 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.012892 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.012892 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.071794 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.071794 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.017241 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.017241 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.037203 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.037203 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.037203 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.037203 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 63742.197598 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 63742.197598 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 82842.851326 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 82842.851326 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 92250 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 92250 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 78955.793802 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 78955.793802 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 78955.793802 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 78955.793802 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 6406656 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 254 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 146253 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 146327 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 2 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 42.969074 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 43.783143 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets 127 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 168884 # number of writebacks
-system.cpu.dcache.writebacks::total 168884 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 206118 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 206118 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 905835 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 905835 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 1111953 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 1111953 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 1111953 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 1111953 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 62025 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 62025 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143406 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 143406 # number of WriteReq MSHR misses
+system.cpu.dcache.writebacks::writebacks 168931 # number of writebacks
+system.cpu.dcache.writebacks::total 168931 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 205979 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 205979 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 905755 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 905755 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 1111734 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1111734 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1111734 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1111734 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 62080 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 62080 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 143404 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 143404 # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 1 # number of LoadLockedReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::total 1 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 205431 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 205431 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 205431 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 205431 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3026595754 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 3026595754 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 13337681700 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 13337681700 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 90250 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 90250 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 16364277454 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 16364277454 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 16364277454 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 16364277454 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002984 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002984 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.demand_mshr_misses::cpu.data 205484 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 205484 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 205484 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 205484 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3049561754 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 3049561754 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 13566762195 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 13566762195 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 89750 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 89750 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 16616323949 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 16616323949 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 16616323949 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 16616323949 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.002986 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002986 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009813 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009813 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.017544 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.017544 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.017241 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.017241 # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.005804 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total 0.005804 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.005804 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.005804 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 48796.384587 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 48796.384587 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 93006.441153 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 93006.441153 # average WriteReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 90250 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 90250 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 79658.267029 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 79658.267029 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 79658.267029 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 79658.267029 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 49123.095264 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 49123.095264 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 94605.186710 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 94605.186710 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 89750 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 89750 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 80864.320088 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 80864.320088 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 80864.320088 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 80864.320088 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/simple-atomic/stats.txt b/tests/long/se/50.vortex/ref/alpha/tru64/simple-atomic/stats.txt
index c4c8f0d89..db2ebe7dc 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/simple-atomic/stats.txt
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.044221 # Nu
sim_ticks 44221003000 # Number of ticks simulated
final_tick 44221003000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 3162077 # Simulator instruction rate (inst/s)
-host_op_rate 3162075 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1582850501 # Simulator tick rate (ticks/s)
-host_mem_usage 263736 # Number of bytes of host memory used
-host_seconds 27.94 # Real time elapsed on the host
+host_inst_rate 2813944 # Simulator instruction rate (inst/s)
+host_op_rate 2813942 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1408584494 # Simulator tick rate (ticks/s)
+host_mem_usage 287952 # Number of bytes of host memory used
+host_seconds 31.39 # Real time elapsed on the host
sim_insts 88340673 # Number of instructions simulated
sim_ops 88340673 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -35,9 +35,27 @@ system.physmem.bw_write::total 2072610067 # Wr
system.physmem.bw_total::cpu.inst 7999644241 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 4937824296 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 12937468537 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 12937468537 # Throughput (bytes/s)
-system.membus.data_through_bus 572107835 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.trans_dist::ReadReq 108714711 # Transaction distribution
+system.membus.trans_dist::ReadResp 108714711 # Transaction distribution
+system.membus.trans_dist::WriteReq 14613377 # Transaction distribution
+system.membus.trans_dist::WriteResp 14613377 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 176876146 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 69780030 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 246656176 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 353752292 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 218355543 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 572107835 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 123328088 # Request fanout histogram
+system.membus.snoop_fanout::mean 0.717096 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.450410 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 34890015 28.29% 28.29% # Request fanout histogram
+system.membus.snoop_fanout::1 88438073 71.71% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 1 # Request fanout histogram
+system.membus.snoop_fanout::total 123328088 # Request fanout histogram
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
diff --git a/tests/long/se/50.vortex/ref/alpha/tru64/simple-timing/stats.txt b/tests/long/se/50.vortex/ref/alpha/tru64/simple-timing/stats.txt
index beac32b45..06edb9753 100644
--- a/tests/long/se/50.vortex/ref/alpha/tru64/simple-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/alpha/tru64/simple-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.133635 # Nu
sim_ticks 133634727000 # Number of ticks simulated
final_tick 133634727000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1560477 # Simulator instruction rate (inst/s)
-host_op_rate 1560477 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 2360564466 # Simulator tick rate (ticks/s)
-host_mem_usage 272464 # Number of bytes of host memory used
-host_seconds 56.61 # Real time elapsed on the host
+host_inst_rate 1471745 # Simulator instruction rate (inst/s)
+host_op_rate 1471745 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2226337698 # Simulator tick rate (ticks/s)
+host_mem_usage 297712 # Number of bytes of host memory used
+host_seconds 60.02 # Real time elapsed on the host
sim_insts 88340673 # Number of instructions simulated
sim_ops 88340673 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -36,7 +36,6 @@ system.physmem.bw_total::writebacks 54587966 # To
system.physmem.bw_total::cpu.inst 3239397 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 75855253 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 133682617 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 133682617 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 34272 # Transaction distribution
system.membus.trans_dist::ReadResp 34272 # Transaction distribution
system.membus.trans_dist::Writeback 113982 # Transaction distribution
@@ -44,10 +43,19 @@ system.membus.trans_dist::ReadExReq 130881 # Tr
system.membus.trans_dist::ReadExResp 130881 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 444288 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 444288 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17864640 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 17864640 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 17864640 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17864640 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 17864640 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 279135 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 279135 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 279135 # Request fanout histogram
system.membus.reqLayer0.occupancy 1190991000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.9 # Layer utilization (%)
system.membus.respLayer1.occupancy 1486377000 # Layer occupancy (ticks)
@@ -484,7 +492,6 @@ system.cpu.dcache.demand_avg_mshr_miss_latency::total 43557.036174
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 43557.036174 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 43557.036174 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 215108158 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 137202 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 137202 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 168375 # Transaction distribution
@@ -493,11 +500,21 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 143578 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 152872 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 577063 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 729935 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 4891904 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23854016 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 28745920 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 28745920 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 4891904 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 23854016 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 28745920 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 449155 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 449155 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 449155 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 392952500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.3 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 114654000 # Layer occupancy (ticks)
diff --git a/tests/long/se/50.vortex/ref/arm/linux/minor-timing/stats.txt b/tests/long/se/50.vortex/ref/arm/linux/minor-timing/stats.txt
index c63d403d5..c0db0b0bb 100644
--- a/tests/long/se/50.vortex/ref/arm/linux/minor-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/arm/linux/minor-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.056337 # Number of seconds simulated
-sim_ticks 56337328500 # Number of ticks simulated
-final_tick 56337328500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.056374 # Number of seconds simulated
+sim_ticks 56374399500 # Number of ticks simulated
+final_tick 56374399500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 184341 # Simulator instruction rate (inst/s)
-host_op_rate 235745 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 146446418 # Simulator tick rate (ticks/s)
-host_mem_usage 326872 # Number of bytes of host memory used
-host_seconds 384.70 # Real time elapsed on the host
+host_inst_rate 197105 # Simulator instruction rate (inst/s)
+host_op_rate 252068 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 156689619 # Simulator tick rate (ticks/s)
+host_mem_usage 315764 # Number of bytes of host memory used
+host_seconds 359.78 # Real time elapsed on the host
sim_insts 70915127 # Number of instructions simulated
sim_ops 90690083 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -23,22 +23,22 @@ system.physmem.num_reads::cpu.inst 128862 # Nu
system.physmem.num_reads::total 128862 # Number of read requests responded to by this memory
system.physmem.num_writes::writebacks 83951 # Number of write requests responded to by this memory
system.physmem.num_writes::total 83951 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 146389050 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 146389050 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 5749367 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 5749367 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 95369520 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 95369520 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 95369520 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 146389050 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 241758570 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 146292787 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 146292787 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 5745587 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 5745587 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 95306807 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 95306807 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 95306807 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 146292787 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 241599593 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 128862 # Number of read requests accepted
system.physmem.writeReqs 83951 # Number of write requests accepted
system.physmem.readBursts 128862 # Number of DRAM read bursts, including those serviced by the write queue
system.physmem.writeBursts 83951 # Number of DRAM write bursts, including those merged in the write queue
system.physmem.bytesReadDRAM 8246784 # Total number of bytes read from DRAM
system.physmem.bytesReadWrQ 384 # Total number of bytes read from write queue
-system.physmem.bytesWritten 5371008 # Total number of bytes written to DRAM
+system.physmem.bytesWritten 5371136 # Total number of bytes written to DRAM
system.physmem.bytesReadSys 8247168 # Total read bytes from the system interface side
system.physmem.bytesWrittenSys 5372864 # Total written bytes from the system interface side
system.physmem.servicedByWrQ 6 # Number of DRAM read bursts serviced by the write queue
@@ -60,13 +60,13 @@ system.physmem.perBankRdBursts::12 7881 # Pe
system.physmem.perBankRdBursts::13 7876 # Per bank write bursts
system.physmem.perBankRdBursts::14 7976 # Per bank write bursts
system.physmem.perBankRdBursts::15 8004 # Per bank write bursts
-system.physmem.perBankWrBursts::0 5182 # Per bank write bursts
+system.physmem.perBankWrBursts::0 5186 # Per bank write bursts
system.physmem.perBankWrBursts::1 5376 # Per bank write bursts
system.physmem.perBankWrBursts::2 5285 # Per bank write bursts
system.physmem.perBankWrBursts::3 5155 # Per bank write bursts
system.physmem.perBankWrBursts::4 5265 # Per bank write bursts
system.physmem.perBankWrBursts::5 5517 # Per bank write bursts
-system.physmem.perBankWrBursts::6 5198 # Per bank write bursts
+system.physmem.perBankWrBursts::6 5196 # Per bank write bursts
system.physmem.perBankWrBursts::7 5049 # Per bank write bursts
system.physmem.perBankWrBursts::8 5033 # Per bank write bursts
system.physmem.perBankWrBursts::9 5086 # Per bank write bursts
@@ -78,7 +78,7 @@ system.physmem.perBankWrBursts::14 5451 # Pe
system.physmem.perBankWrBursts::15 5224 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 56337297000 # Total gap between requests
+system.physmem.totGap 56374368000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
@@ -93,8 +93,8 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 83951 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 126556 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 2278 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 126558 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 2276 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 22 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
@@ -140,26 +140,26 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 610 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 624 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 4267 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 5149 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 5165 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 5169 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 641 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 651 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 4263 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 5153 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 5162 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 5162 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::21 5164 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 5168 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 5166 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 5182 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 5177 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 5179 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 5351 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 5232 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 5236 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 5687 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 5245 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 5159 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 6 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 5166 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 5165 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 5183 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 5166 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 5162 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 5289 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 5242 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 5201 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 5740 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 5259 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 5156 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 10 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
@@ -189,69 +189,68 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 38348 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 355.034109 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 215.640084 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 336.462166 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 12103 31.56% 31.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 8116 21.16% 52.73% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 4102 10.70% 63.42% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 2869 7.48% 70.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2471 6.44% 77.35% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1658 4.32% 81.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1256 3.28% 84.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1197 3.12% 88.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 4576 11.93% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 38348 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 5157 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 24.976149 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 361.694607 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 5154 99.94% 99.94% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 38259 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 355.901827 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 215.943020 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 337.187447 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 12097 31.62% 31.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 8058 21.06% 52.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 4075 10.65% 63.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 2806 7.33% 70.67% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 2532 6.62% 77.28% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 1601 4.18% 81.47% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1324 3.46% 84.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1160 3.03% 87.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 4606 12.04% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 38259 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 5153 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 24.995537 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 361.849882 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 5150 99.94% 99.94% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.96% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::3072-4095 1 0.02% 99.98% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::25600-26623 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 5157 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 5157 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.273415 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.256579 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.772702 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 4535 87.94% 87.94% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 9 0.17% 88.11% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 476 9.23% 97.34% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 113 2.19% 99.53% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 16 0.31% 99.84% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 5 0.10% 99.94% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 2 0.04% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::25 1 0.02% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 5157 # Writes before turning the bus around for reads
-system.physmem.totQLat 1494390000 # Total ticks spent queuing
-system.physmem.totMemAccLat 3910440000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.rdPerTurnAround::total 5153 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 5153 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.286435 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.268739 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 0.792681 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 4505 87.42% 87.42% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 6 0.12% 87.54% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 503 9.76% 97.30% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 112 2.17% 99.48% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 16 0.31% 99.79% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 4 0.08% 99.86% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 5 0.10% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 2 0.04% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 5153 # Writes before turning the bus around for reads
+system.physmem.totQLat 1533288750 # Total ticks spent queuing
+system.physmem.totMemAccLat 3949338750 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 644280000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 11597.36 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 11899.24 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 30347.36 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 146.38 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 95.34 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 146.39 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 95.37 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 30649.24 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 146.29 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 95.28 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 146.29 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 95.31 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
system.physmem.busUtil 1.89 # Data bus utilization in percentage
system.physmem.busUtilRead 1.14 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.74 # Data bus utilization in percentage for writes
system.physmem.avgRdQLen 1.01 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 23.43 # Average write queue length when enqueuing
-system.physmem.readRowHits 112251 # Number of row buffer hits during reads
-system.physmem.writeRowHits 62167 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 87.11 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 74.05 # Row buffer hit rate for writes
-system.physmem.avgGap 264726.76 # Average gap between requests
-system.physmem.pageHitRate 81.96 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 31175393250 # Time in different power states
-system.physmem.memoryStateTime::REF 1881100000 # Time in different power states
+system.physmem.avgWrQLen 23.42 # Average write queue length when enqueuing
+system.physmem.readRowHits 112227 # Number of row buffer hits during reads
+system.physmem.writeRowHits 62289 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 87.09 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 74.20 # Row buffer hit rate for writes
+system.physmem.avgGap 264900.96 # Average gap between requests
+system.physmem.pageHitRate 82.01 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 30998356250 # Time in different power states
+system.physmem.memoryStateTime::REF 1882400000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 23277299250 # Time in different power states
+system.physmem.memoryStateTime::ACT 23491967500 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 241758570 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 26583 # Transaction distribution
system.membus.trans_dist::ReadResp 26583 # Transaction distribution
system.membus.trans_dist::Writeback 83951 # Transaction distribution
@@ -259,22 +258,31 @@ system.membus.trans_dist::ReadExReq 102279 # Tr
system.membus.trans_dist::ReadExResp 102279 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 341675 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 341675 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13620032 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 13620032 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 13620032 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 942262500 # Layer occupancy (ticks)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13620032 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 13620032 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 212813 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 212813 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 212813 # Request fanout histogram
+system.membus.reqLayer0.occupancy 942245500 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 1.7 # Layer utilization (%)
-system.membus.respLayer1.occupancy 1221459500 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 1221409750 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 2.2 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 14808792 # Number of BP lookups
-system.cpu.branchPred.condPredicted 9910132 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 393085 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 9534896 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 6736289 # Number of BTB hits
+system.cpu.branchPred.lookups 14808790 # Number of BP lookups
+system.cpu.branchPred.condPredicted 9910130 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 393084 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 9534894 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 6736290 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 70.648794 # BTB Hit Percentage
+system.cpu.branchPred.BTBHitPct 70.648819 # BTB Hit Percentage
system.cpu.branchPred.usedRAS 1716012 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 3 # Number of incorrect RAS predictions.
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
@@ -362,70 +370,70 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 1946 # Number of system calls
-system.cpu.numCycles 112674657 # number of cpu cycles simulated
+system.cpu.numCycles 112748799 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 70915127 # Number of instructions committed
system.cpu.committedOps 90690083 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 1227274 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 1227279 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 1.588866 # CPI: cycles per instruction
-system.cpu.ipc 0.629380 # IPC: instructions per cycle
-system.cpu.tickCycles 93712970 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 18961687 # Total number of cycles that the object has spent stopped
+system.cpu.cpi 1.589912 # CPI: cycles per instruction
+system.cpu.ipc 0.628966 # IPC: instructions per cycle
+system.cpu.tickCycles 93715149 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 19033650 # Total number of cycles that the object has spent stopped
system.cpu.icache.tags.replacements 42434 # number of replacements
-system.cpu.icache.tags.tagsinuse 1857.452171 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 24948252 # Total number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 1857.503994 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 24948244 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 44476 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 560.937404 # Average number of references to valid blocks.
+system.cpu.icache.tags.avg_refs 560.937225 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1857.452171 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.906959 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.906959 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 1857.503994 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.906984 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.906984 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 2042 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 89 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 32 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 84 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 37 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::3 846 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::4 1075 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.997070 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 50029934 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 50029934 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 24948252 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 24948252 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 24948252 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 24948252 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 24948252 # number of overall hits
-system.cpu.icache.overall_hits::total 24948252 # number of overall hits
+system.cpu.icache.tags.tag_accesses 50029918 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 50029918 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 24948244 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 24948244 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 24948244 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 24948244 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 24948244 # number of overall hits
+system.cpu.icache.overall_hits::total 24948244 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 44477 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 44477 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 44477 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 44477 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 44477 # number of overall misses
system.cpu.icache.overall_misses::total 44477 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 894991489 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 894991489 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 894991489 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 894991489 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 894991489 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 894991489 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 24992729 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 24992729 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 24992729 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 24992729 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 24992729 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 24992729 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 894634739 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 894634739 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 894634739 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 894634739 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 894634739 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 894634739 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 24992721 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 24992721 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 24992721 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 24992721 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 24992721 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 24992721 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001780 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.001780 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.001780 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.001780 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.001780 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.001780 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 20122.568721 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 20122.568721 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 20122.568721 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 20122.568721 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 20122.568721 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 20122.568721 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 20114.547721 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 20114.547721 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 20114.547721 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 20114.547721 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 20114.547721 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 20114.547721 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -440,26 +448,25 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 44477
system.cpu.icache.demand_mshr_misses::total 44477 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 44477 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 44477 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 804116511 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 804116511 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 804116511 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 804116511 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 804116511 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 804116511 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 803759261 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 803759261 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 803759261 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 803759261 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 803759261 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 803759261 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.001780 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.001780 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.001780 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.001780 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.001780 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.001780 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 18079.378353 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 18079.378353 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 18079.378353 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 18079.378353 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 18079.378353 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 18079.378353 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 18071.346111 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 18071.346111 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 18071.346111 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 18071.346111 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 18071.346111 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 18071.346111 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 378768688 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 97959 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 97958 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 128423 # Transaction distribution
@@ -468,33 +475,47 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 107038 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 88953 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 449463 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 538416 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2846464 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 18492352 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 21338816 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 21338816 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2846464 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 18492352 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 21338816 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 333420 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::5 333420 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 333420 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 295133000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.5 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 67675489 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 67675739 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 268454939 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 268453439 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.5 # Layer utilization (%)
system.cpu.l2cache.tags.replacements 95725 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 29924.855625 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 29925.727358 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 99436 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 126843 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 0.783930 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 26686.795429 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 3238.060196 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.814416 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.098818 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.913234 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::writebacks 26686.334760 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 3239.392599 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.814402 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.098858 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.913261 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 31118 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 133 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1148 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 9890 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 19364 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 126 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 1141 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 9850 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 19418 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::4 583 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.949646 # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses 2901241 # Number of tag accesses
@@ -517,14 +538,14 @@ system.cpu.l2cache.demand_misses::cpu.inst 128934 #
system.cpu.l2cache.demand_misses::total 128934 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 128934 # number of overall misses
system.cpu.l2cache.overall_misses::total 128934 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1978942750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 1978942750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 7452442750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 7452442750 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 9431385500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 9431385500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 9431385500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 9431385500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1985312250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1985312250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.inst 7483113000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 7483113000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 9468425250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 9468425250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 9468425250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 9468425250 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 97959 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 97959 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 128423 # number of Writeback accesses(hits+misses)
@@ -543,14 +564,14 @@ system.cpu.l2cache.demand_miss_rate::cpu.inst 0.628956
system.cpu.l2cache.demand_miss_rate::total 0.628956 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.628956 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.628956 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74242.834365 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 74242.834365 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 72863.860128 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 72863.860128 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73148.940543 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 73148.940543 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73148.940543 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 73148.940543 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74481.795160 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 74481.795160 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.inst 73163.728625 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73163.728625 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73436.217367 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 73436.217367 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73436.217367 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 73436.217367 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -575,14 +596,14 @@ system.cpu.l2cache.demand_mshr_misses::cpu.inst 128863
system.cpu.l2cache.demand_mshr_misses::total 128863 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 128863 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 128863 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1636163750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1636163750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 6153335250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 6153335250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 7789499000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 7789499000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 7789499000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 7789499000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1642872250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1642872250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.inst 6184053500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 6184053500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 7826925750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 7826925750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 7826925750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 7826925750 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.271379 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.271379 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.inst 0.955539 # mshr miss rate for ReadExReq accesses
@@ -591,87 +612,87 @@ system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.628609
system.cpu.l2cache.demand_mshr_miss_rate::total 0.628609 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.628609 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.628609 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61546.936127 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 61546.936127 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 60162.254715 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60162.254715 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60447.909796 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 60447.909796 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60447.909796 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 60447.909796 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61799.287165 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 61799.287165 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.inst 60462.592517 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60462.592517 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60738.348091 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 60738.348091 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60738.348091 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 60738.348091 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.tags.replacements 156424 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4068.182682 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 42664218 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 4068.200974 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 42664255 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 160520 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 265.787553 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 265.787783 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 770315250 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.inst 4068.182682 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.inst 0.993209 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.993209 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.inst 4068.200974 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.inst 0.993213 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.993213 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 50 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 757 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 3289 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 48 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 752 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 3296 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 86013120 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 86013120 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.inst 22988546 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 22988546 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.inst 19643834 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 19643834 # number of WriteReq hits
+system.cpu.dcache.tags.tag_accesses 86013136 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 86013136 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.inst 22988554 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 22988554 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.inst 19643863 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 19643863 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.inst 15919 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 15919 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.inst 15919 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 15919 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.inst 42632380 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 42632380 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.inst 42632380 # number of overall hits
-system.cpu.dcache.overall_hits::total 42632380 # number of overall hits
+system.cpu.dcache.demand_hits::cpu.inst 42632417 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 42632417 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.inst 42632417 # number of overall hits
+system.cpu.dcache.overall_hits::total 42632417 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.inst 56015 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 56015 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.inst 206067 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 206067 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.inst 262082 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 262082 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.inst 262082 # number of overall misses
-system.cpu.dcache.overall_misses::total 262082 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.inst 2143200689 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 2143200689 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.inst 15189809250 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 15189809250 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.inst 17333009939 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 17333009939 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.inst 17333009939 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 17333009939 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.inst 23044561 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 23044561 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_misses::cpu.inst 206038 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 206038 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.inst 262053 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 262053 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.inst 262053 # number of overall misses
+system.cpu.dcache.overall_misses::total 262053 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.inst 2150622439 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 2150622439 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.inst 15250404250 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 15250404250 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.inst 17401026689 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 17401026689 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.inst 17401026689 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 17401026689 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.inst 23044569 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 23044569 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.inst 19849901 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 19849901 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.inst 15919 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 15919 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.inst 15919 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 15919 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.inst 42894462 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 42894462 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.inst 42894462 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 42894462 # number of overall (read+write) accesses
+system.cpu.dcache.demand_accesses::cpu.inst 42894470 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 42894470 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.inst 42894470 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 42894470 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.inst 0.002431 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.002431 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.inst 0.010381 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.010381 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.inst 0.006110 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.006110 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.inst 0.006110 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.006110 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 38261.192341 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 38261.192341 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 73712.963502 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 73712.963502 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.inst 66135.827485 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 66135.827485 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.inst 66135.827485 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 66135.827485 # average overall miss latency
+system.cpu.dcache.WriteReq_miss_rate::cpu.inst 0.010380 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.010380 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.inst 0.006109 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.006109 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.inst 0.006109 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.006109 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.inst 38393.688101 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 38393.688101 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.inst 74017.434891 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 74017.434891 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.inst 66402.699794 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 66402.699794 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.inst 66402.699794 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 66402.699794 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -684,12 +705,12 @@ system.cpu.dcache.writebacks::writebacks 128423 # nu
system.cpu.dcache.writebacks::total 128423 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.inst 2533 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 2533 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.inst 99029 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 99029 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.inst 101562 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 101562 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.inst 101562 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 101562 # number of overall MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.inst 99000 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 99000 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.inst 101533 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 101533 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.inst 101533 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 101533 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.inst 53482 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 53482 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.inst 107038 # number of WriteReq MSHR misses
@@ -698,14 +719,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.inst 160520
system.cpu.dcache.demand_mshr_misses::total 160520 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.inst 160520 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 160520 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 1986266811 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 1986266811 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 7607104750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 7607104750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 9593371561 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 9593371561 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 9593371561 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 9593371561 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.inst 1992994061 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 1992994061 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.inst 7637775000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 7637775000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.inst 9630769061 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 9630769061 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.inst 9630769061 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 9630769061 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.inst 0.002321 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.002321 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.inst 0.005392 # mshr miss rate for WriteReq accesses
@@ -714,14 +735,14 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.inst 0.003742
system.cpu.dcache.demand_mshr_miss_rate::total 0.003742 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.inst 0.003742 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.003742 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 37138.977806 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 37138.977806 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 71069.197388 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 71069.197388 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 59764.338157 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 59764.338157 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 59764.338157 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 59764.338157 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.inst 37264.763117 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 37264.763117 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.inst 71355.733478 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 71355.733478 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.inst 59997.315356 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 59997.315356 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.inst 59997.315356 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 59997.315356 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt
index 9e6dda47f..6f17594b7 100644
--- a/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/arm/linux/o3-timing/stats.txt
@@ -1,118 +1,122 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.023896 # Number of seconds simulated
-sim_ticks 23896420500 # Number of ticks simulated
-final_tick 23896420500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.032615 # Number of seconds simulated
+sim_ticks 32615215000 # Number of ticks simulated
+final_tick 32615215000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 105740 # Simulator instruction rate (inst/s)
-host_op_rate 135229 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 35635051 # Simulator tick rate (ticks/s)
-host_mem_usage 262840 # Number of bytes of host memory used
-host_seconds 670.59 # Real time elapsed on the host
+host_inst_rate 86014 # Simulator instruction rate (inst/s)
+host_op_rate 110001 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 39563517 # Simulator tick rate (ticks/s)
+host_mem_usage 333060 # Number of bytes of host memory used
+host_seconds 824.38 # Real time elapsed on the host
sim_insts 70907629 # Number of instructions simulated
sim_ops 90682584 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 299392 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 7936704 # Number of bytes read from this memory
-system.physmem.bytes_read::total 8236096 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 299392 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 299392 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 5372800 # Number of bytes written to this memory
-system.physmem.bytes_written::total 5372800 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 4678 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 124011 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 128689 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 83950 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 83950 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 12528738 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 332129408 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 344658147 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 12528738 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 12528738 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 224837021 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 224837021 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 224837021 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 12528738 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 332129408 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 569495168 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 128689 # Number of read requests accepted
-system.physmem.writeReqs 83950 # Number of write requests accepted
-system.physmem.readBursts 128689 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 83950 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 8235648 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 448 # Total number of bytes read from write queue
-system.physmem.bytesWritten 5371072 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 8236096 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 5372800 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 7 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bytes_read::cpu.inst 133120 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 2337984 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.l2cache.prefetcher 7506432 # Number of bytes read from this memory
+system.physmem.bytes_read::total 9977536 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 133120 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 133120 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 6303424 # Number of bytes written to this memory
+system.physmem.bytes_written::total 6303424 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 2080 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 36531 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.l2cache.prefetcher 117288 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 155899 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 98491 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 98491 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 4081531 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 71683844 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.l2cache.prefetcher 230151235 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 305916610 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 4081531 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 4081531 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 193266364 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 193266364 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 193266364 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 4081531 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 71683844 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.l2cache.prefetcher 230151235 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 499182973 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 155899 # Number of read requests accepted
+system.physmem.writeReqs 98491 # Number of write requests accepted
+system.physmem.readBursts 155899 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 98491 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 9968640 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 8896 # Total number of bytes read from write queue
+system.physmem.bytesWritten 6301696 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 9977536 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 6303424 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 139 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 380 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 8141 # Per bank write bursts
-system.physmem.perBankRdBursts::1 8384 # Per bank write bursts
-system.physmem.perBankRdBursts::2 8239 # Per bank write bursts
-system.physmem.perBankRdBursts::3 8150 # Per bank write bursts
-system.physmem.perBankRdBursts::4 8295 # Per bank write bursts
-system.physmem.perBankRdBursts::5 8428 # Per bank write bursts
-system.physmem.perBankRdBursts::6 8074 # Per bank write bursts
-system.physmem.perBankRdBursts::7 7958 # Per bank write bursts
-system.physmem.perBankRdBursts::8 8067 # Per bank write bursts
-system.physmem.perBankRdBursts::9 7598 # Per bank write bursts
-system.physmem.perBankRdBursts::10 7783 # Per bank write bursts
-system.physmem.perBankRdBursts::11 7813 # Per bank write bursts
-system.physmem.perBankRdBursts::12 7877 # Per bank write bursts
-system.physmem.perBankRdBursts::13 7881 # Per bank write bursts
-system.physmem.perBankRdBursts::14 7983 # Per bank write bursts
-system.physmem.perBankRdBursts::15 8011 # Per bank write bursts
-system.physmem.perBankWrBursts::0 5183 # Per bank write bursts
-system.physmem.perBankWrBursts::1 5376 # Per bank write bursts
-system.physmem.perBankWrBursts::2 5289 # Per bank write bursts
-system.physmem.perBankWrBursts::3 5157 # Per bank write bursts
-system.physmem.perBankWrBursts::4 5266 # Per bank write bursts
-system.physmem.perBankWrBursts::5 5517 # Per bank write bursts
-system.physmem.perBankWrBursts::6 5198 # Per bank write bursts
-system.physmem.perBankWrBursts::7 5051 # Per bank write bursts
-system.physmem.perBankWrBursts::8 5029 # Per bank write bursts
-system.physmem.perBankWrBursts::9 5090 # Per bank write bursts
-system.physmem.perBankWrBursts::10 5246 # Per bank write bursts
-system.physmem.perBankWrBursts::11 5140 # Per bank write bursts
-system.physmem.perBankWrBursts::12 5343 # Per bank write bursts
-system.physmem.perBankWrBursts::13 5363 # Per bank write bursts
-system.physmem.perBankWrBursts::14 5452 # Per bank write bursts
-system.physmem.perBankWrBursts::15 5223 # Per bank write bursts
+system.physmem.neitherReadNorWriteReqs 6 # Number of requests that are neither read nor write
+system.physmem.perBankRdBursts::0 10106 # Per bank write bursts
+system.physmem.perBankRdBursts::1 10077 # Per bank write bursts
+system.physmem.perBankRdBursts::2 9750 # Per bank write bursts
+system.physmem.perBankRdBursts::3 10345 # Per bank write bursts
+system.physmem.perBankRdBursts::4 10619 # Per bank write bursts
+system.physmem.perBankRdBursts::5 10733 # Per bank write bursts
+system.physmem.perBankRdBursts::6 9548 # Per bank write bursts
+system.physmem.perBankRdBursts::7 9567 # Per bank write bursts
+system.physmem.perBankRdBursts::8 9971 # Per bank write bursts
+system.physmem.perBankRdBursts::9 9445 # Per bank write bursts
+system.physmem.perBankRdBursts::10 9639 # Per bank write bursts
+system.physmem.perBankRdBursts::11 9476 # Per bank write bursts
+system.physmem.perBankRdBursts::12 8930 # Per bank write bursts
+system.physmem.perBankRdBursts::13 9084 # Per bank write bursts
+system.physmem.perBankRdBursts::14 9062 # Per bank write bursts
+system.physmem.perBankRdBursts::15 9408 # Per bank write bursts
+system.physmem.perBankWrBursts::0 6017 # Per bank write bursts
+system.physmem.perBankWrBursts::1 6275 # Per bank write bursts
+system.physmem.perBankWrBursts::2 6171 # Per bank write bursts
+system.physmem.perBankWrBursts::3 6231 # Per bank write bursts
+system.physmem.perBankWrBursts::4 6142 # Per bank write bursts
+system.physmem.perBankWrBursts::5 6389 # Per bank write bursts
+system.physmem.perBankWrBursts::6 6054 # Per bank write bursts
+system.physmem.perBankWrBursts::7 6025 # Per bank write bursts
+system.physmem.perBankWrBursts::8 6057 # Per bank write bursts
+system.physmem.perBankWrBursts::9 6227 # Per bank write bursts
+system.physmem.perBankWrBursts::10 6350 # Per bank write bursts
+system.physmem.perBankWrBursts::11 5949 # Per bank write bursts
+system.physmem.perBankWrBursts::12 6129 # Per bank write bursts
+system.physmem.perBankWrBursts::13 6148 # Per bank write bursts
+system.physmem.perBankWrBursts::14 6212 # Per bank write bursts
+system.physmem.perBankWrBursts::15 6088 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 23896016500 # Total gap between requests
+system.physmem.totGap 32615126500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 128689 # Read request sizes (log2)
+system.physmem.readPktSize::6 155899 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 83950 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 68784 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 50927 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 6546 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 2414 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 10 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 98491 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 46242 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 51007 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 19397 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 10907 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 7160 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 6108 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 5351 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 4799 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 4082 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 329 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 161 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 100 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 51 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 32 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 22 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 12 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
@@ -144,30 +148,30 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 628 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 644 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 2057 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 3691 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 4468 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 4948 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 5100 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 5202 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 5301 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 5438 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 5521 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 5545 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 5656 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 6068 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 5800 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 6220 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 6095 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 5413 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 91 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 30 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 13 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 4 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 2 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 1248 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 1291 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 1960 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 2723 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 3606 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 4588 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 5698 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 5990 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 6308 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 6755 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 7385 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 8090 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 8877 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 7957 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 7389 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 6799 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 6302 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 151 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 59 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 18 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::36 12 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::37 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 2 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
@@ -193,99 +197,107 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 37607 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 361.810089 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 217.183531 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 344.455844 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 11970 31.83% 31.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 7877 20.95% 52.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 3759 10.00% 62.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 2606 6.93% 69.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2473 6.58% 76.28% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 1554 4.13% 80.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1216 3.23% 83.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1043 2.77% 86.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 5109 13.59% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 37607 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 5143 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 25.009139 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 391.762417 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 5141 99.96% 99.96% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 1 0.02% 99.98% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::27648-28671 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 5143 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 5143 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.317908 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.294258 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 0.943897 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 4493 87.36% 87.36% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 13 0.25% 87.61% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 424 8.24% 95.86% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 146 2.84% 98.70% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 43 0.84% 99.53% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 15 0.29% 99.83% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 3 0.06% 99.88% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 1 0.02% 99.90% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::25 1 0.02% 99.92% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::27 1 0.02% 99.94% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::28 1 0.02% 99.96% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::32 2 0.04% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 5143 # Writes before turning the bus around for reads
-system.physmem.totQLat 2744774250 # Total ticks spent queuing
-system.physmem.totMemAccLat 5157561750 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 643410000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 21329.90 # Average queueing delay per DRAM burst
+system.physmem.bytesPerActivate::samples 91367 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 178.055709 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 111.660605 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 241.201750 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 53557 58.62% 58.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 22743 24.89% 83.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 4730 5.18% 88.69% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 1990 2.18% 90.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 1303 1.43% 92.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 874 0.96% 93.25% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 818 0.90% 94.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 792 0.87% 95.01% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 4560 4.99% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 91367 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 5918 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 26.315816 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::gmean 22.639360 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 186.500180 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-511 5917 99.98% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::14336-14847 1 0.02% 100.00% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::total 5918 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 5918 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 16.638053 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 16.588323 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.367969 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 4586 77.49% 77.49% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 35 0.59% 78.08% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 770 13.01% 91.09% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 230 3.89% 94.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 141 2.38% 97.36% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 69 1.17% 98.53% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 46 0.78% 99.31% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 20 0.34% 99.65% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 12 0.20% 99.85% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::25 3 0.05% 99.90% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 5 0.08% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::29 1 0.02% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 5918 # Writes before turning the bus around for reads
+system.physmem.totQLat 7435933847 # Total ticks spent queuing
+system.physmem.totMemAccLat 10356433847 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 778800000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 47739.69 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 40079.90 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 344.64 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 224.76 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 344.66 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 224.84 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 66489.69 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 305.64 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 193.21 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 305.92 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 193.27 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 4.45 # Data bus utilization in percentage
-system.physmem.busUtilRead 2.69 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 1.76 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.39 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 23.67 # Average write queue length when enqueuing
-system.physmem.readRowHits 112874 # Number of row buffer hits during reads
-system.physmem.writeRowHits 62123 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 87.72 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 74.00 # Row buffer hit rate for writes
-system.physmem.avgGap 112378.33 # Average gap between requests
-system.physmem.pageHitRate 82.30 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 9567571500 # Time in different power states
-system.physmem.memoryStateTime::REF 797940000 # Time in different power states
+system.physmem.busUtil 3.90 # Data bus utilization in percentage
+system.physmem.busUtilRead 2.39 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 1.51 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.68 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.56 # Average write queue length when enqueuing
+system.physmem.readRowHits 126861 # Number of row buffer hits during reads
+system.physmem.writeRowHits 35985 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 81.45 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 36.54 # Row buffer hit rate for writes
+system.physmem.avgGap 128209.15 # Average gap between requests
+system.physmem.pageHitRate 64.05 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 11335868113 # Time in different power states
+system.physmem.memoryStateTime::REF 1088880000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 13530763500 # Time in different power states
+system.physmem.memoryStateTime::ACT 20184340637 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 569495168 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 26431 # Transaction distribution
-system.membus.trans_dist::ReadResp 26431 # Transaction distribution
-system.membus.trans_dist::Writeback 83950 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 380 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 380 # Transaction distribution
-system.membus.trans_dist::ReadExReq 102258 # Transaction distribution
-system.membus.trans_dist::ReadExResp 102258 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 342088 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 342088 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13608896 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 13608896 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 13608896 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 898146000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 3.8 # Layer utilization (%)
-system.membus.respLayer1.occupancy 1183170872 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 5.0 # Layer utilization (%)
+system.membus.trans_dist::ReadReq 149976 # Transaction distribution
+system.membus.trans_dist::ReadResp 149976 # Transaction distribution
+system.membus.trans_dist::Writeback 98491 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 6 # Transaction distribution
+system.membus.trans_dist::UpgradeResp 6 # Transaction distribution
+system.membus.trans_dist::ReadExReq 5923 # Transaction distribution
+system.membus.trans_dist::ReadExResp 5923 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 410301 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 410301 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16280960 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 16280960 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 254396 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 254396 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 254396 # Request fanout histogram
+system.membus.reqLayer0.occupancy 1082237025 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 3.3 # Layer utilization (%)
+system.membus.respLayer1.occupancy 1431940683 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 4.4 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 17877019 # Number of BP lookups
-system.cpu.branchPred.condPredicted 11927811 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 593439 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 11204319 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 8313088 # Number of BTB hits
+system.cpu.branchPred.lookups 17209876 # Number of BP lookups
+system.cpu.branchPred.condPredicted 11519021 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 648079 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 9339439 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 7675638 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 74.195388 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1978187 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 104069 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 82.185215 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1872557 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 101558 # Number of incorrect RAS predictions.
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
@@ -371,238 +383,234 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 1946 # Number of system calls
-system.cpu.numCycles 47792842 # number of cpu cycles simulated
+system.cpu.numCycles 65230431 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 13399730 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 91818563 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 17877019 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 10291275 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 33374868 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 1293258 # Number of cycles fetch has spent squashing
-system.cpu.fetch.MiscStallCycles 460 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 3119 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 70 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 12485707 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 222370 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 47424876 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.444936 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.221090 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 4923591 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 88199449 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 17209876 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 9548195 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 59293355 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 1322460 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 1971 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 42 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 4935 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 22763618 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 68177 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 64885124 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.720232 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 1.289546 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 25840907 54.49% 54.49% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 2398343 5.06% 59.55% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2102611 4.43% 63.98% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 2392037 5.04% 69.02% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 1862029 3.93% 72.95% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 1496992 3.16% 76.11% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1004992 2.12% 78.22% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1407650 2.97% 81.19% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 8919315 18.81% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 19096390 29.43% 29.43% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 8276176 12.76% 42.19% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 9196383 14.17% 56.36% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 28316175 43.64% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 47424876 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.374052 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.921178 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 9991238 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 18372924 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 15962018 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 2553700 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 544996 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 3514191 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 104008 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 110994138 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 375319 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 544996 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 11354333 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 2895918 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 1063087 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 17104266 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 14462276 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 108881212 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 1310 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 1983947 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 2643349 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 9691184 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 114456313 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 501643948 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 126478316 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 2998 # Number of floating rename lookups
+system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::total 64885124 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.263832 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.352121 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 8536355 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 18658081 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 31532227 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 5666329 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 492132 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 3179364 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 171028 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 101394580 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 3046745 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 492132 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 13317145 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 5269714 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 677558 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 32193664 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 12934911 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 99186097 # Number of instructions processed by rename
+system.cpu.rename.SquashedInsts 982635 # Number of squashed instructions processed by rename
+system.cpu.rename.ROBFullEvents 3696460 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 54484 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 4041872 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 4848974 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 103911408 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 457625717 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 115391737 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 582 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 93629226 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 20827087 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 24787 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 25137 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 12915604 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 25719384 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 23405570 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 6651489 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 7812944 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 105238243 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 38026 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 99646497 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 159437 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 14433434 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 35646535 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 4240 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 47424876 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.101144 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.177334 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 10282182 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 18671 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 18658 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 12776141 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 24320792 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 21987717 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 1318624 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 2218270 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 98150566 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 34524 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 94860274 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 691673 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 7398751 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 20189182 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 738 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 64885124 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.461973 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.146315 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 16924239 35.69% 35.69% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 6535440 13.78% 49.47% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 6148782 12.97% 62.43% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 5092843 10.74% 73.17% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 5223877 11.02% 84.19% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 3271997 6.90% 91.09% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 2206801 4.65% 95.74% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 1128511 2.38% 98.12% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 892386 1.88% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 16747153 25.81% 25.81% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 17200007 26.51% 52.32% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 17188207 26.49% 78.81% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 11716155 18.06% 96.87% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 2032622 3.13% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 980 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 47424876 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 64885124 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 215167 9.06% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.06% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1190055 50.09% 59.14% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 970810 40.86% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 6675057 22.12% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 43 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 22.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 11293925 37.43% 59.55% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 12204027 40.45% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 51976863 52.16% 52.16% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 92995 0.09% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 147 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 7 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 52.25% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 25513927 25.60% 77.86% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 22062558 22.14% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 49495845 52.18% 52.18% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 89880 0.09% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 32 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 7 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 52.27% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 24035217 25.34% 77.61% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 21239293 22.39% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 99646497 # Type of FU issued
-system.cpu.iq.rate 2.084967 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2376032 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.023845 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 249252729 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 119771582 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 97191472 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 610 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 940 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 210 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 102022220 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 309 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 2232705 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 94860274 # Type of FU issued
+system.cpu.iq.rate 1.454233 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 30173052 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.318079 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 285470188 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 105595239 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 93464369 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 209 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 254 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 57 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 125033207 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 119 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1351291 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 2853122 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 4762 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 65666 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 2849832 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1454530 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 2099 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 11910 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1431979 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 726205 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 82286 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 120662 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 168795 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 544996 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 1714516 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 834399 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 105286702 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 183365 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 25719384 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 23405570 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 22106 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 17305 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 806226 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 65666 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 396732 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 182672 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 579404 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 98631248 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 25214590 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1015249 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 492132 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 622391 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 354812 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 98194956 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 24320792 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 21987717 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 18604 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 1618 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 350368 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 11910 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 302846 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 221657 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 524503 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 93943274 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 23727789 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 917000 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 10433 # number of nop insts executed
-system.cpu.iew.exec_refs 46968385 # number of memory reference insts executed
-system.cpu.iew.exec_branches 14905400 # Number of branches executed
-system.cpu.iew.exec_stores 21753795 # Number of stores executed
-system.cpu.iew.exec_rate 2.063724 # Inst execution rate
-system.cpu.iew.wb_sent 97441036 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 97191682 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 50912103 # num instructions producing a value
-system.cpu.iew.wb_consumers 98942269 # num instructions consuming a value
+system.cpu.iew.exec_nop 9866 # number of nop insts executed
+system.cpu.iew.exec_refs 44709300 # number of memory reference insts executed
+system.cpu.iew.exec_branches 14252629 # Number of branches executed
+system.cpu.iew.exec_stores 20981511 # Number of stores executed
+system.cpu.iew.exec_rate 1.440176 # Inst execution rate
+system.cpu.iew.wb_sent 93586002 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 93464426 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 44933898 # num instructions producing a value
+system.cpu.iew.wb_consumers 76510027 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.033603 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.514564 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.432835 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.587294 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 14604340 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 6524705 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 33786 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 491808 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 45293214 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.002246 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.787973 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 478981 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 63829281 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.420792 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.179767 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 20766641 45.85% 45.85% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 9214809 20.34% 66.19% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 2670756 5.90% 72.09% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 2400198 5.30% 77.39% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 2023573 4.47% 81.86% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 972100 2.15% 84.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 768345 1.70% 85.70% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 447977 0.99% 86.69% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 6028815 13.31% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 30376493 47.59% 47.59% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 16710378 26.18% 73.77% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 4273265 6.69% 80.46% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 4126779 6.47% 86.93% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1950134 3.06% 89.99% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1295842 2.03% 92.02% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 707155 1.11% 93.12% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 585665 0.92% 94.04% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 3803570 5.96% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 45293214 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 63829281 # Number of insts commited each cycle
system.cpu.commit.committedInsts 70913181 # Number of instructions committed
system.cpu.commit.committedOps 90688136 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -648,464 +656,506 @@ system.cpu.commit.op_class_0::MemWrite 20555738 22.67% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 90688136 # Class of committed instruction
-system.cpu.commit.bw_lim_events 6028815 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 3803570 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 144531576 # The number of ROB reads
-system.cpu.rob.rob_writes 212728591 # The number of ROB writes
-system.cpu.timesIdled 10876 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 367966 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 157213253 # The number of ROB reads
+system.cpu.rob.rob_writes 195483387 # The number of ROB writes
+system.cpu.timesIdled 20301 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 345307 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 70907629 # Number of Instructions Simulated
system.cpu.committedOps 90682584 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.674016 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.674016 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.483645 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.483645 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 106842718 # number of integer regfile reads
-system.cpu.int_regfile_writes 59180200 # number of integer regfile writes
-system.cpu.fp_regfile_reads 1084 # number of floating regfile reads
-system.cpu.fp_regfile_writes 924 # number of floating regfile writes
-system.cpu.cc_regfile_reads 361896749 # number of cc regfile reads
-system.cpu.cc_regfile_writes 40174850 # number of cc regfile writes
-system.cpu.misc_regfile_reads 45647350 # number of misc regfile reads
+system.cpu.cpi 0.919935 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.919935 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.087033 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.087033 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 102236516 # number of integer regfile reads
+system.cpu.int_regfile_writes 56794814 # number of integer regfile writes
+system.cpu.fp_regfile_reads 36 # number of floating regfile reads
+system.cpu.fp_regfile_writes 21 # number of floating regfile writes
+system.cpu.cc_regfile_reads 346002142 # number of cc regfile reads
+system.cpu.cc_regfile_writes 38804540 # number of cc regfile writes
+system.cpu.misc_regfile_reads 44207937 # number of misc regfile reads
system.cpu.misc_regfile_writes 31840 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 869793867 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 88682 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 88681 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 129104 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeReq 425 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeResp 425 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 106980 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 106980 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 66417 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 454340 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 520757 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2108672 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 18643008 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 20751680 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 20751680 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 33280 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 291703993 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 1.2 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 50946473 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 0.2 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 259533576 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 1.1 # Layer utilization (%)
-system.cpu.icache.tags.replacements 31122 # number of replacements
-system.cpu.icache.tags.tagsinuse 1801.454521 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 12448339 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 33152 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 375.492851 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 1801.454521 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.879616 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.879616 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 2030 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 92 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 11 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 1255 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 672 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.991211 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 25004882 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 25004882 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 12448346 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 12448346 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 12448346 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 12448346 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 12448346 # number of overall hits
-system.cpu.icache.overall_hits::total 12448346 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 37361 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 37361 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 37361 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 37361 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 37361 # number of overall misses
-system.cpu.icache.overall_misses::total 37361 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 833057215 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 833057215 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 833057215 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 833057215 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 833057215 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 833057215 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 12485707 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 12485707 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 12485707 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 12485707 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 12485707 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 12485707 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.002992 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.002992 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.002992 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.002992 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.002992 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.002992 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22297.508498 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 22297.508498 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 22297.508498 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 22297.508498 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 22297.508498 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 22297.508498 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 1054 # number of cycles access was blocked
+system.cpu.toL2Bus.trans_dist::ReadReq 661258 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 661257 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 256573 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::HardPFReq 261175 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeReq 10 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::UpgradeResp 10 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 148561 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 148561 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 647966 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 1228253 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 1876219 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 20734528 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 47513792 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 68248320 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 261186 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 1327591 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 5.196729 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0.397525 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::5 1066416 80.33% 80.33% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::6 261175 19.67% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 6 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 1327591 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 789786488 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 2.4 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 486428945 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 1.5 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 733917689 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 2.3 # Layer utilization (%)
+system.cpu.icache.tags.replacements 323466 # number of replacements
+system.cpu.icache.tags.tagsinuse 510.438944 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 22431935 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 323978 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 69.239069 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 1054590000 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 510.438944 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.996951 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.996951 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 96 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 54 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::2 88 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::3 267 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 7 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 45851126 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 45851126 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 22431935 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 22431935 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 22431935 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 22431935 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 22431935 # number of overall hits
+system.cpu.icache.overall_hits::total 22431935 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 331634 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 331634 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 331634 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 331634 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 331634 # number of overall misses
+system.cpu.icache.overall_misses::total 331634 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 2861760504 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 2861760504 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 2861760504 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 2861760504 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 2861760504 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 2861760504 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 22763569 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 22763569 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 22763569 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 22763569 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 22763569 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 22763569 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.014569 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.014569 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.014569 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.014569 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.014569 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.014569 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 8629.273549 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 8629.273549 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 8629.273549 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 8629.273549 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 8629.273549 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 8629.273549 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 97738 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 26 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 12080 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 40.538462 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 8.090894 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 3892 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 3892 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 3892 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 3892 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 3892 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 3892 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 33469 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 33469 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 33469 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 33469 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 33469 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 33469 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 671681027 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 671681027 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 671681027 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 671681027 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 671681027 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 671681027 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.002681 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.002681 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.002681 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.002681 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.002681 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.002681 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 20068.750993 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 20068.750993 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 20068.750993 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 20068.750993 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 20068.750993 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 20068.750993 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 7645 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 7645 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 7645 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 7645 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 7645 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 7645 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 323989 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 323989 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 323989 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 323989 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 323989 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 323989 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 2325660123 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 2325660123 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 2325660123 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 2325660123 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 2325660123 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 2325660123 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.014233 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.014233 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.014233 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.014233 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.014233 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.014233 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 7178.207047 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 7178.207047 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 7178.207047 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 7178.207047 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 7178.207047 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 7178.207047 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 95567 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 29785.869326 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 90467 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 126676 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.714161 # Average number of references to valid blocks.
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_identified 3266027 # number of hwpf identified
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_mshr 304781 # number of hwpf that were already in mshr
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_cache 2719229 # number of hwpf that were already in the cache
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_already_in_prefetcher 25673 # number of hwpf that were already in the prefetch queue
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_removed_MSHR_hit 17215 # number of hwpf removed because MSHR allocated
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_issued 199121 # number of hwpf issued
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_span_page 314405 # number of hwpf spanning a virtual page
+system.cpu.l2cache.prefetcher.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
+system.cpu.l2cache.tags.replacements 140078 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 16107.104250 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 874451 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 156393 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 5.591369 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 26681.247493 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 1364.251232 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 1740.370601 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.814247 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.041634 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.053112 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.908993 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 31109 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 155 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2594 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 24318 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 3666 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 376 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.949371 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 2831071 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 2831071 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 28249 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 33410 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 61659 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 129104 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 129104 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 45 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 45 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 4722 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 4722 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 28249 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 38132 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 66381 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 28249 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 38132 # number of overall hits
-system.cpu.l2cache.overall_hits::total 66381 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 4700 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 21803 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 26503 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 380 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 380 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 102258 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 102258 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 4700 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 124061 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 128761 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 4700 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 124061 # number of overall misses
-system.cpu.l2cache.overall_misses::total 128761 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 354760000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2021590000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 2376350000 # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 46498 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 46498 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 8476574750 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 8476574750 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 354760000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 10498164750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 10852924750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 354760000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 10498164750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 10852924750 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 32949 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 55213 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 88162 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 129104 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 129104 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 425 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 425 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 106980 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 106980 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 32949 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 162193 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 195142 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 32949 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 162193 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 195142 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.142645 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.394889 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.300617 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.894118 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.894118 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.955861 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.955861 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.142645 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.764897 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.659832 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.142645 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.764897 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.659832 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 75480.851064 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 92720.726506 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 89663.434328 # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 122.363158 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 122.363158 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 82894.000958 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 82894.000958 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 75480.851064 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 84620.990884 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 84287.359915 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 75480.851064 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 84620.990884 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 84287.359915 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.tags.occ_blocks::writebacks 11482.142430 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 301.953059 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 1690.013125 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 2632.995635 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.700814 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.018430 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.103150 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.160705 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.983100 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1022 869 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 15446 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::0 223 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::1 244 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::2 12 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::3 234 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1022::4 156 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 99 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 2751 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 11585 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 388 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 623 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1022 0.053040 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.942749 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 17367214 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 17367214 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.inst 320997 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 306363 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 627360 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 256573 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 256573 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 4 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 4 # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 139690 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 139690 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 320997 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 446053 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 767050 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 320997 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 446053 # number of overall hits
+system.cpu.l2cache.overall_hits::total 767050 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 2981 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 30906 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 33887 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 6 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 6 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 8871 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 8871 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 2981 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 39777 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 42758 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 2981 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 39777 # number of overall misses
+system.cpu.l2cache.overall_misses::total 42758 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 232061970 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2519217993 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 2751279963 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 950040000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 950040000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 232061970 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 3469257993 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 3701319963 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 232061970 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 3469257993 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 3701319963 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 323978 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 337269 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 661247 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 256573 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 256573 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 10 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 10 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 148561 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 148561 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 323978 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 485830 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 809808 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 323978 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 485830 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 809808 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.009201 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.091636 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.051247 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.600000 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.600000 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.059713 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.059713 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.009201 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.081874 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.052800 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.009201 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.081874 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.052800 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 77847.021134 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 81512.262765 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 81189.835719 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 107095.028745 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 107095.028745 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 77847.021134 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 87217.688438 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 86564.384747 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 77847.021134 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 87217.688438 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 86564.384747 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 3458 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 119 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs 29.058824 # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 83950 # number of writebacks
-system.cpu.l2cache.writebacks::total 83950 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 21 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 50 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 71 # number of ReadReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 21 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 50 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 71 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 21 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 50 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 71 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 4679 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 21753 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 26432 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 380 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 380 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 102258 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 102258 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 4679 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 124011 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 128690 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 4679 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 124011 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 128690 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 294843250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1751098750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2045942000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 3814378 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 3814378 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7217032750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7217032750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 294843250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8968131500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 9262974750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 294843250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8968131500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 9262974750 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.142007 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.393983 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.299812 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.894118 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.894118 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.955861 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.955861 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.142007 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.764589 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.659468 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.142007 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.764589 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.659468 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63014.159008 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 80499.184021 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 77403.980024 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10037.836842 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10037.836842 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70576.705490 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70576.705490 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63014.159008 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 72317.225891 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 71978.978553 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63014.159008 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 72317.225891 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 71978.978553 # average overall mshr miss latency
+system.cpu.l2cache.writebacks::writebacks 98491 # number of writebacks
+system.cpu.l2cache.writebacks::total 98491 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 910 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 298 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 1208 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 2953 # number of ReadExReq MSHR hits
+system.cpu.l2cache.ReadExReq_mshr_hits::total 2953 # number of ReadExReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 910 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 3251 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 4161 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 910 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 3251 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 4161 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2071 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 30608 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 32679 # number of ReadReq MSHR misses
+system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 199121 # number of HardPFReq MSHR misses
+system.cpu.l2cache.HardPFReq_mshr_misses::total 199121 # number of HardPFReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 6 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 6 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 5918 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 5918 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 2071 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 36526 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 38597 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 2071 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 36526 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 199121 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 237718 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 159067500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2245450503 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2404518003 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 12215795775 # number of HardPFReq MSHR miss cycles
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 12215795775 # number of HardPFReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 36006 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 36006 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 395713000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 395713000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 159067500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2641163503 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 2800231003 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 159067500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2641163503 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 12215795775 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 15016026778 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.006392 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.090752 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.049420 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
+system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.600000 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.600000 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.039835 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.039835 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.006392 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.075183 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.047662 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.006392 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.075183 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.293549 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 76807.098020 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 73361.555900 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 73579.913798 # average ReadReq mshr miss latency
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 61348.605998 # average HardPFReq mshr miss latency
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 61348.605998 # average HardPFReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 6001 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 6001 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 66866.002028 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 66866.002028 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 76807.098020 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 72309.136040 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 72550.483276 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 76807.098020 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 72309.136040 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 61348.605998 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 63167.394888 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 158097 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4066.697393 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 40254845 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 162193 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 248.191013 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 349035000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4066.697393 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.992846 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.992846 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 75 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 2487 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 1534 # Occupied blocks per task id
+system.cpu.dcache.tags.replacements 485318 # number of replacements
+system.cpu.dcache.tags.tagsinuse 510.841997 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 40443714 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 485830 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 83.246638 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 139928000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 510.841997 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.997738 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.997738 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 60 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 452 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 84282165 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 84282165 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 21874674 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 21874674 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 18263658 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 18263658 # number of WriteReq hits
-system.cpu.dcache.SoftPFReq_hits::cpu.data 83481 # number of SoftPFReq hits
-system.cpu.dcache.SoftPFReq_hits::total 83481 # number of SoftPFReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 15983 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 15983 # number of LoadLockedReq hits
+system.cpu.dcache.tags.tag_accesses 84640426 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 84640426 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 21515343 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 21515343 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 18834765 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 18834765 # number of WriteReq hits
+system.cpu.dcache.SoftPFReq_hits::cpu.data 62288 # number of SoftPFReq hits
+system.cpu.dcache.SoftPFReq_hits::total 62288 # number of SoftPFReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 15377 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 15377 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 15919 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 15919 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 40138332 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 40138332 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 40221813 # number of overall hits
-system.cpu.dcache.overall_hits::total 40221813 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 172724 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 172724 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1586243 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1586243 # number of WriteReq misses
-system.cpu.dcache.SoftPFReq_misses::cpu.data 47266 # number of SoftPFReq misses
-system.cpu.dcache.SoftPFReq_misses::total 47266 # number of SoftPFReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 38 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 38 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 1758967 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1758967 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1806233 # number of overall misses
-system.cpu.dcache.overall_misses::total 1806233 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 5001907368 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 5001907368 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 128651444042 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 128651444042 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 1064000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 1064000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 133653351410 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 133653351410 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 133653351410 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 133653351410 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 22047398 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 22047398 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_hits::cpu.data 40350108 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 40350108 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 40412396 # number of overall hits
+system.cpu.dcache.overall_hits::total 40412396 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 551365 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 551365 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1015136 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1015136 # number of WriteReq misses
+system.cpu.dcache.SoftPFReq_misses::cpu.data 66556 # number of SoftPFReq misses
+system.cpu.dcache.SoftPFReq_misses::total 66556 # number of SoftPFReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 549 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 549 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 1566501 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1566501 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1633057 # number of overall misses
+system.cpu.dcache.overall_misses::total 1633057 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 8548612161 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 8548612161 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 13150540915 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 13150540915 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 5021750 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 5021750 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 21699153076 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 21699153076 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 21699153076 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 21699153076 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 22066708 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 22066708 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 19849901 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 19849901 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::cpu.data 130747 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::total 130747 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 16021 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 16021 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::cpu.data 128844 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.SoftPFReq_accesses::total 128844 # number of SoftPFReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 15926 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 15926 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 15919 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 15919 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 41897299 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 41897299 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 42028046 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 42028046 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.007834 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.007834 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.079912 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.079912 # miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.361507 # miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::total 0.361507 # miss rate for SoftPFReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.002372 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.002372 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.041983 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.041983 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.042977 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.042977 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 28958.959774 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 28958.959774 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 81104.499148 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 81104.499148 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 28000 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 28000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 75984.001638 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 75984.001638 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 73995.631466 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 73995.631466 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 911565 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 1622 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 13218 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 15 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 68.963913 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 108.133333 # average number of cycles each access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 41916609 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 41916609 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 42045453 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 42045453 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.024986 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.024986 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.051141 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.051141 # miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.516563 # miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_miss_rate::total 0.516563 # miss rate for SoftPFReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.034472 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.034472 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.037372 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.037372 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.038840 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.038840 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 15504.451971 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 15504.451971 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 12954.462176 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 12954.462176 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 9147.085610 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 9147.085610 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 13851.988014 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 13851.988014 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 13287.443779 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 13287.443779 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 199 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 2567726 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 14 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 127351 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 14.214286 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 20.162590 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 129104 # number of writebacks
-system.cpu.dcache.writebacks::total 129104 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 141550 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 141550 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1478910 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 1478910 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 38 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::total 38 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 1620460 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 1620460 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 1620460 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 1620460 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 31174 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 31174 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 107333 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 107333 # number of WriteReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 24111 # number of SoftPFReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::total 24111 # number of SoftPFReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 138507 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 138507 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 162618 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 162618 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 566566801 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 566566801 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8639740111 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 8639740111 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1848458500 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1848458500 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 9206306912 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 9206306912 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 11054765412 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 11054765412 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.001414 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.001414 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005407 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005407 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.184410 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.184410 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.003306 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.003306 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.003869 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.003869 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 18174.337621 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 18174.337621 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 80494.723067 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 80494.723067 # average WriteReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 76664.530712 # average SoftPFReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 76664.530712 # average SoftPFReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 66468.170648 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 66468.170648 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 67979.961702 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 67979.961702 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 256573 # number of writebacks
+system.cpu.dcache.writebacks::total 256573 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 251643 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 251643 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 866615 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 866615 # number of WriteReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 549 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 549 # number of LoadLockedReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 1118258 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 1118258 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 1118258 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 1118258 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 299722 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 299722 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 148521 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 148521 # number of WriteReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 37597 # number of SoftPFReq MSHR misses
+system.cpu.dcache.SoftPFReq_mshr_misses::total 37597 # number of SoftPFReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 448243 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 448243 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 485840 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 485840 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2813681816 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 2813681816 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1950344957 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 1950344957 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 1901549750 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 1901549750 # number of SoftPFReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4764026773 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 4764026773 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6665576523 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 6665576523 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.013583 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.013583 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.007482 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.007482 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.291802 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.291802 # mshr miss rate for SoftPFReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.010694 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.010694 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.011555 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.011555 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 9387.638598 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 9387.638598 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 13131.779055 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 13131.779055 # average WriteReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 50577.167061 # average SoftPFReq mshr miss latency
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 50577.167061 # average SoftPFReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 10628.223470 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 10628.223470 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 13719.694803 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 13719.694803 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/50.vortex/ref/arm/linux/simple-atomic/stats.txt b/tests/long/se/50.vortex/ref/arm/linux/simple-atomic/stats.txt
index cf7a88b7a..b83d9722b 100644
--- a/tests/long/se/50.vortex/ref/arm/linux/simple-atomic/stats.txt
+++ b/tests/long/se/50.vortex/ref/arm/linux/simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.048960 # Nu
sim_ticks 48960011000 # Number of ticks simulated
final_tick 48960011000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1457592 # Simulator instruction rate (inst/s)
-host_op_rate 1864058 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1006352889 # Simulator tick rate (ticks/s)
-host_mem_usage 314048 # Number of bytes of host memory used
-host_seconds 48.65 # Real time elapsed on the host
+host_inst_rate 264072 # Simulator instruction rate (inst/s)
+host_op_rate 337712 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 182321320 # Simulator tick rate (ticks/s)
+host_mem_usage 304496 # Number of bytes of host memory used
+host_seconds 268.54 # Real time elapsed on the host
sim_insts 70913181 # Number of instructions simulated
sim_ops 90688136 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -35,9 +35,36 @@ system.physmem.bw_write::total 1606621596 # Wr
system.physmem.bw_total::cpu.inst 6384399546 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 3783364264 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 10167763810 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 10167763810 # Throughput (bytes/s)
-system.membus.data_through_bus 497813828 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.trans_dist::ReadReq 100925135 # Transaction distribution
+system.membus.trans_dist::ReadResp 100941054 # Transaction distribution
+system.membus.trans_dist::WriteReq 19849901 # Transaction distribution
+system.membus.trans_dist::WriteResp 19849901 # Transaction distribution
+system.membus.trans_dist::SoftPFReq 123744 # Transaction distribution
+system.membus.trans_dist::SoftPFResp 123744 # Transaction distribution
+system.membus.trans_dist::LoadLockedReq 15919 # Transaction distribution
+system.membus.trans_dist::StoreCondReq 15919 # Transaction distribution
+system.membus.trans_dist::StoreCondResp 15919 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 156290136 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 85571100 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 241861236 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 312580272 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 185233556 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 497813828 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 120930618 # Request fanout histogram
+system.membus.snoop_fanout::mean 4.646198 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.478149 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::4 42785550 35.38% 35.38% # Request fanout histogram
+system.membus.snoop_fanout::5 78145068 64.62% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 4 # Request fanout histogram
+system.membus.snoop_fanout::max_value 5 # Request fanout histogram
+system.membus.snoop_fanout::total 120930618 # Request fanout histogram
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
diff --git a/tests/long/se/50.vortex/ref/arm/linux/simple-timing/stats.txt b/tests/long/se/50.vortex/ref/arm/linux/simple-timing/stats.txt
index a71c9e67b..8fb00c46a 100644
--- a/tests/long/se/50.vortex/ref/arm/linux/simple-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/arm/linux/simple-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.127294 # Nu
sim_ticks 127293983000 # Number of ticks simulated
final_tick 127293983000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 875914 # Simulator instruction rate (inst/s)
-host_op_rate 1118296 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1584379759 # Simulator tick rate (ticks/s)
-host_mem_usage 323804 # Number of bytes of host memory used
-host_seconds 80.34 # Real time elapsed on the host
+host_inst_rate 949441 # Simulator instruction rate (inst/s)
+host_op_rate 1212170 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1717378261 # Simulator tick rate (ticks/s)
+host_mem_usage 313972 # Number of bytes of host memory used
+host_seconds 74.12 # Real time elapsed on the host
sim_insts 70373628 # Number of instructions simulated
sim_ops 89847362 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -36,7 +36,6 @@ system.physmem.bw_total::writebacks 42187194 # To
system.physmem.bw_total::cpu.inst 2007071 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 62253375 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 106447639 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 106447639 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 25532 # Transaction distribution
system.membus.trans_dist::ReadResp 25532 # Transaction distribution
system.membus.trans_dist::Writeback 83909 # Transaction distribution
@@ -44,10 +43,19 @@ system.membus.trans_dist::ReadExReq 102280 # Tr
system.membus.trans_dist::ReadExResp 102280 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 339533 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 339533 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13550144 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 13550144 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 13550144 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13550144 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 13550144 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 214631 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 214631 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 214631 # Request fanout histogram
system.membus.reqLayer0.occupancy 895030780 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.7 # Layer utilization (%)
system.membus.respLayer1.occupancy 1156019000 # Layer occupancy (ticks)
@@ -568,7 +576,6 @@ system.cpu.dcache.demand_avg_mshr_miss_latency::total 43480.035258
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 43583.422918 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 43583.422918 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 154424267 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 71874 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 71874 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 128239 # Transaction distribution
@@ -577,11 +584,25 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 107032 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 37816 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 448235 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 486051 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1210112 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 18447168 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 19657280 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 19657280 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1210112 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 18447168 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 19657280 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 307145 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::5 307145 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::6 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 5 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 307145 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 281811500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 28362000 # Layer occupancy (ticks)
diff --git a/tests/long/se/50.vortex/ref/sparc/linux/simple-atomic/stats.txt b/tests/long/se/50.vortex/ref/sparc/linux/simple-atomic/stats.txt
index 56e5d21a1..0f1a40d44 100644
--- a/tests/long/se/50.vortex/ref/sparc/linux/simple-atomic/stats.txt
+++ b/tests/long/se/50.vortex/ref/sparc/linux/simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.068149 # Nu
sim_ticks 68148672000 # Number of ticks simulated
final_tick 68148672000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 2339703 # Simulator instruction rate (inst/s)
-host_op_rate 2369997 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1186374997 # Simulator tick rate (ticks/s)
-host_mem_usage 273296 # Number of bytes of host memory used
-host_seconds 57.44 # Real time elapsed on the host
+host_inst_rate 2078407 # Simulator instruction rate (inst/s)
+host_op_rate 2105318 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1053881878 # Simulator tick rate (ticks/s)
+host_mem_usage 288492 # Number of bytes of host memory used
+host_seconds 64.66 # Real time elapsed on the host
sim_insts 134398962 # Number of instructions simulated
sim_ops 136139190 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -37,9 +37,29 @@ system.physmem.bw_write::total 1318924454 # Wr
system.physmem.bw_total::cpu.inst 7897648835 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 3484181027 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 11381829862 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 11383698247 # Throughput (bytes/s)
-system.membus.data_through_bus 775783918 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.trans_dist::ReadReq 171784870 # Transaction distribution
+system.membus.trans_dist::ReadResp 171784870 # Transaction distribution
+system.membus.trans_dist::WriteReq 20864304 # Transaction distribution
+system.membus.trans_dist::WriteResp 20864304 # Transaction distribution
+system.membus.trans_dist::SwapReq 15916 # Transaction distribution
+system.membus.trans_dist::SwapResp 15916 # Transaction distribution
+system.membus.pkt_count_system.cpu.icache_port::system.physmem.port 269107140 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.dcache_port::system.physmem.port 116223040 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 385330180 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.icache_port::system.physmem.port 538214280 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.dcache_port::system.physmem.port 237569638 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 775783918 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 192665090 # Request fanout histogram
+system.membus.snoop_fanout::mean 0.698381 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0.458961 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 58111520 30.16% 30.16% # Request fanout histogram
+system.membus.snoop_fanout::1 134553570 69.84% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 1 # Request fanout histogram
+system.membus.snoop_fanout::total 192665090 # Request fanout histogram
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.workload.num_syscalls 1946 # Number of system calls
system.cpu.numCycles 136297345 # number of cpu cycles simulated
diff --git a/tests/long/se/50.vortex/ref/sparc/linux/simple-timing/stats.txt b/tests/long/se/50.vortex/ref/sparc/linux/simple-timing/stats.txt
index 736480ca6..024e347b9 100644
--- a/tests/long/se/50.vortex/ref/sparc/linux/simple-timing/stats.txt
+++ b/tests/long/se/50.vortex/ref/sparc/linux/simple-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.202242 # Nu
sim_ticks 202242260000 # Number of ticks simulated
final_tick 202242260000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1069571 # Simulator instruction rate (inst/s)
-host_op_rate 1083420 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1609480248 # Simulator tick rate (ticks/s)
-host_mem_usage 282012 # Number of bytes of host memory used
-host_seconds 125.66 # Real time elapsed on the host
+host_inst_rate 1318449 # Simulator instruction rate (inst/s)
+host_op_rate 1335520 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1983988186 # Simulator tick rate (ticks/s)
+host_mem_usage 297988 # Number of bytes of host memory used
+host_seconds 101.94 # Real time elapsed on the host
sim_insts 134398962 # Number of instructions simulated
sim_ops 136139190 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -36,7 +36,6 @@ system.physmem.bw_total::writebacks 26223758 # To
system.physmem.bw_total::cpu.inst 2924651 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 38699251 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 67847660 # Total bandwidth to/from this memory (bytes/s)
-system.membus.throughput 67847660 # Throughput (bytes/s)
system.membus.trans_dist::ReadReq 30277 # Transaction distribution
system.membus.trans_dist::ReadResp 30277 # Transaction distribution
system.membus.trans_dist::Writeback 82868 # Transaction distribution
@@ -44,10 +43,19 @@ system.membus.trans_dist::ReadExReq 101256 # Tr
system.membus.trans_dist::ReadExResp 101256 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 345934 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 345934 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13721664 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 13721664 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 13721664 # Total data (bytes)
-system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 13721664 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 13721664 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 214401 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 214401 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 214401 # Request fanout histogram
system.membus.reqLayer0.occupancy 877345000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.4 # Layer utilization (%)
system.membus.respLayer1.occupancy 1183797000 # Layer occupancy (ticks)
@@ -473,7 +481,6 @@ system.cpu.dcache.demand_avg_mshr_miss_latency::total 45090.433617
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 45090.433617 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::total 45090.433617 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 146097102 # Throughput (bytes/s)
system.cpu.toL2Bus.trans_dist::ReadReq 232523 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 232523 # Transaction distribution
system.cpu.toL2Bus.trans_dist::Writeback 123970 # Transaction distribution
@@ -482,11 +489,21 @@ system.cpu.toL2Bus.trans_dist::ReadExResp 105179 # T
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 374048 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 425326 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count::total 799374 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 11969536 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 17577472 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 29547008 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 29547008 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 11969536 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 17577472 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 29547008 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.snoops 0 # Total snoops (count)
+system.cpu.toL2Bus.snoop_fanout::samples 461672 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 461672 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::total 461672 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 354806000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 280536000 # Layer occupancy (ticks)