summaryrefslogtreecommitdiff
path: root/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2014-09-03 07:42:59 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2014-09-03 07:42:59 -0400
commita217eba078b17c51f6a74c9237584f066ef78bf1 (patch)
treee566cbeb3520341dbdf6ecb0d3932a31d4e156fe /tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
parentdb430698bfd4d77a49e11031bb65444552891f37 (diff)
downloadgem5-a217eba078b17c51f6a74c9237584f066ef78bf1.tar.xz
stats: Update stats for CPU and cache changes
This patch updates the stats to reflect the fixes and changes to the CPU (mainly the o3), and the caches.
Diffstat (limited to 'tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt')
-rw-r--r--tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt1539
1 files changed, 773 insertions, 766 deletions
diff --git a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
index a090e3fd8..87bb9f534 100644
--- a/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,108 +1,108 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.679350 # Number of seconds simulated
-sim_ticks 679349778000 # Number of ticks simulated
-final_tick 679349778000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.661836 # Number of seconds simulated
+sim_ticks 661835607000 # Number of ticks simulated
+final_tick 661835607000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 176355 # Simulator instruction rate (inst/s)
-host_op_rate 176355 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 69011357 # Simulator tick rate (ticks/s)
-host_mem_usage 223060 # Number of bytes of host memory used
-host_seconds 9844.03 # Real time elapsed on the host
+host_inst_rate 129941 # Simulator instruction rate (inst/s)
+host_op_rate 129941 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 49537566 # Simulator tick rate (ticks/s)
+host_mem_usage 237180 # Number of bytes of host memory used
+host_seconds 13360.28 # Real time elapsed on the host
sim_insts 1736043781 # Number of instructions simulated
sim_ops 1736043781 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 61824 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 125814720 # Number of bytes read from this memory
-system.physmem.bytes_read::total 125876544 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 61824 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 61824 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 65265856 # Number of bytes written to this memory
-system.physmem.bytes_written::total 65265856 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 966 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1965855 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 1966821 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 1019779 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 1019779 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 91005 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 185198736 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 185289740 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 91005 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 91005 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 96071064 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 96071064 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 96071064 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 91005 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 185198736 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 281360804 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 1966821 # Number of read requests accepted
-system.physmem.writeReqs 1019779 # Number of write requests accepted
-system.physmem.readBursts 1966821 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 1019779 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 125795136 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 81408 # Total number of bytes read from write queue
-system.physmem.bytesWritten 65264000 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 125876544 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 65265856 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 1272 # Number of DRAM read bursts serviced by the write queue
+system.physmem.bytes_read::cpu.inst 61952 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 125980800 # Number of bytes read from this memory
+system.physmem.bytes_read::total 126042752 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 61952 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 61952 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 65306880 # Number of bytes written to this memory
+system.physmem.bytes_written::total 65306880 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 968 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1968450 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 1969418 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1020420 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1020420 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 93606 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 190350593 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 190444199 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 93606 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 93606 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 98675380 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 98675380 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 98675380 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 93606 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 190350593 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 289119579 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 1969418 # Number of read requests accepted
+system.physmem.writeReqs 1020420 # Number of write requests accepted
+system.physmem.readBursts 1969418 # Number of DRAM read bursts, including those serviced by the write queue
+system.physmem.writeBursts 1020420 # Number of DRAM write bursts, including those merged in the write queue
+system.physmem.bytesReadDRAM 125960256 # Total number of bytes read from DRAM
+system.physmem.bytesReadWrQ 82496 # Total number of bytes read from write queue
+system.physmem.bytesWritten 65304896 # Total number of bytes written to DRAM
+system.physmem.bytesReadSys 126042752 # Total read bytes from the system interface side
+system.physmem.bytesWrittenSys 65306880 # Total written bytes from the system interface side
+system.physmem.servicedByWrQ 1289 # Number of DRAM read bursts serviced by the write queue
system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 118990 # Per bank write bursts
-system.physmem.perBankRdBursts::1 114401 # Per bank write bursts
-system.physmem.perBankRdBursts::2 116526 # Per bank write bursts
-system.physmem.perBankRdBursts::3 118038 # Per bank write bursts
-system.physmem.perBankRdBursts::4 118100 # Per bank write bursts
-system.physmem.perBankRdBursts::5 117781 # Per bank write bursts
-system.physmem.perBankRdBursts::6 120191 # Per bank write bursts
-system.physmem.perBankRdBursts::7 124916 # Per bank write bursts
-system.physmem.perBankRdBursts::8 127523 # Per bank write bursts
-system.physmem.perBankRdBursts::9 130444 # Per bank write bursts
-system.physmem.perBankRdBursts::10 129055 # Per bank write bursts
-system.physmem.perBankRdBursts::11 130769 # Per bank write bursts
-system.physmem.perBankRdBursts::12 126629 # Per bank write bursts
-system.physmem.perBankRdBursts::13 125625 # Per bank write bursts
-system.physmem.perBankRdBursts::14 122929 # Per bank write bursts
-system.physmem.perBankRdBursts::15 123632 # Per bank write bursts
-system.physmem.perBankWrBursts::0 61276 # Per bank write bursts
-system.physmem.perBankWrBursts::1 61573 # Per bank write bursts
-system.physmem.perBankWrBursts::2 60655 # Per bank write bursts
-system.physmem.perBankWrBursts::3 61329 # Per bank write bursts
-system.physmem.perBankWrBursts::4 61751 # Per bank write bursts
-system.physmem.perBankWrBursts::5 63183 # Per bank write bursts
-system.physmem.perBankWrBursts::6 64216 # Per bank write bursts
-system.physmem.perBankWrBursts::7 65714 # Per bank write bursts
-system.physmem.perBankWrBursts::8 65484 # Per bank write bursts
-system.physmem.perBankWrBursts::9 65866 # Per bank write bursts
-system.physmem.perBankWrBursts::10 65407 # Per bank write bursts
-system.physmem.perBankWrBursts::11 65735 # Per bank write bursts
-system.physmem.perBankWrBursts::12 64310 # Per bank write bursts
-system.physmem.perBankWrBursts::13 64307 # Per bank write bursts
-system.physmem.perBankWrBursts::14 64646 # Per bank write bursts
-system.physmem.perBankWrBursts::15 64298 # Per bank write bursts
+system.physmem.perBankRdBursts::0 119133 # Per bank write bursts
+system.physmem.perBankRdBursts::1 114512 # Per bank write bursts
+system.physmem.perBankRdBursts::2 116620 # Per bank write bursts
+system.physmem.perBankRdBursts::3 118156 # Per bank write bursts
+system.physmem.perBankRdBursts::4 118267 # Per bank write bursts
+system.physmem.perBankRdBursts::5 117901 # Per bank write bursts
+system.physmem.perBankRdBursts::6 120342 # Per bank write bursts
+system.physmem.perBankRdBursts::7 125056 # Per bank write bursts
+system.physmem.perBankRdBursts::8 127675 # Per bank write bursts
+system.physmem.perBankRdBursts::9 130585 # Per bank write bursts
+system.physmem.perBankRdBursts::10 129305 # Per bank write bursts
+system.physmem.perBankRdBursts::11 130922 # Per bank write bursts
+system.physmem.perBankRdBursts::12 126863 # Per bank write bursts
+system.physmem.perBankRdBursts::13 125867 # Per bank write bursts
+system.physmem.perBankRdBursts::14 123079 # Per bank write bursts
+system.physmem.perBankRdBursts::15 123846 # Per bank write bursts
+system.physmem.perBankWrBursts::0 61299 # Per bank write bursts
+system.physmem.perBankWrBursts::1 61588 # Per bank write bursts
+system.physmem.perBankWrBursts::2 60677 # Per bank write bursts
+system.physmem.perBankWrBursts::3 61353 # Per bank write bursts
+system.physmem.perBankWrBursts::4 61807 # Per bank write bursts
+system.physmem.perBankWrBursts::5 63207 # Per bank write bursts
+system.physmem.perBankWrBursts::6 64256 # Per bank write bursts
+system.physmem.perBankWrBursts::7 65745 # Per bank write bursts
+system.physmem.perBankWrBursts::8 65527 # Per bank write bursts
+system.physmem.perBankWrBursts::9 65905 # Per bank write bursts
+system.physmem.perBankWrBursts::10 65467 # Per bank write bursts
+system.physmem.perBankWrBursts::11 65774 # Per bank write bursts
+system.physmem.perBankWrBursts::12 64405 # Per bank write bursts
+system.physmem.perBankWrBursts::13 64356 # Per bank write bursts
+system.physmem.perBankWrBursts::14 64678 # Per bank write bursts
+system.physmem.perBankWrBursts::15 64345 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 679349688500 # Total gap between requests
+system.physmem.totGap 661835517500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
system.physmem.readPktSize::3 0 # Read request sizes (log2)
system.physmem.readPktSize::4 0 # Read request sizes (log2)
system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 1966821 # Read request sizes (log2)
+system.physmem.readPktSize::6 1969418 # Read request sizes (log2)
system.physmem.writePktSize::0 0 # Write request sizes (log2)
system.physmem.writePktSize::1 0 # Write request sizes (log2)
system.physmem.writePktSize::2 0 # Write request sizes (log2)
system.physmem.writePktSize::3 0 # Write request sizes (log2)
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 1019779 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 1643770 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 225726 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 72200 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 23834 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 17 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 1020420 # Write request sizes (log2)
+system.physmem.rdQLenPdf::0 1619695 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 248396 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 75753 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 24266 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 18 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
@@ -144,39 +144,39 @@ system.physmem.wrQLenPdf::11 1 # Wh
system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 28029 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 29643 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 50000 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 56258 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 59169 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 60158 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 60388 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 60609 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 60716 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 61035 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 61226 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 61677 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 63137 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 63948 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 61422 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 62019 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 60448 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 59666 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 135 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 37 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 15 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 27847 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 29428 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 49632 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 56164 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 59203 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 60208 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 60474 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 60709 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 60907 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 61095 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 61301 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 61745 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 63276 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 64246 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 61504 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 62091 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 60589 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 59740 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::33 161 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::34 48 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::35 18 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::36 6 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::37 4 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 4 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 3 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 2 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 3 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::38 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::39 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::40 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::41 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::42 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::43 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::44 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::45 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::46 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::47 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
@@ -193,125 +193,132 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 1771721 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 107.836103 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 82.953832 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 137.029832 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 1375665 77.65% 77.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 272762 15.40% 93.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 53440 3.02% 96.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 21316 1.20% 97.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 12827 0.72% 97.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 6576 0.37% 98.36% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 5044 0.28% 98.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 3861 0.22% 98.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 20230 1.14% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 1771721 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 59588 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 32.942421 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 164.012858 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-1023 59550 99.94% 99.94% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::1024-2047 12 0.02% 99.96% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::2048-3071 13 0.02% 99.98% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::3072-4095 4 0.01% 99.98% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::4096-5119 2 0.00% 99.99% # Reads before turning the bus around for writes
+system.physmem.bytesPerActivate::samples 1772142 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 107.926701 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 82.988600 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 137.225720 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 1375537 77.62% 77.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 272696 15.39% 93.01% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 53852 3.04% 96.05% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 21473 1.21% 97.26% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 12850 0.73% 97.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 6581 0.37% 98.35% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 4855 0.27% 98.63% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 3761 0.21% 98.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 20537 1.16% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 1772142 # Bytes accessed per row activation
+system.physmem.rdPerTurnAround::samples 59644 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::mean 32.954195 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::stdev 163.722438 # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::0-1023 59607 99.94% 99.94% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::1024-2047 13 0.02% 99.96% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::2048-3071 6 0.01% 99.97% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::3072-4095 8 0.01% 99.98% # Reads before turning the bus around for writes
+system.physmem.rdPerTurnAround::4096-5119 3 0.01% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::5120-6143 1 0.00% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::6144-7167 1 0.00% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::10240-11263 1 0.00% 99.99% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::12288-13311 2 0.00% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::16384-17407 1 0.00% 100.00% # Reads before turning the bus around for writes
system.physmem.rdPerTurnAround::19456-20479 1 0.00% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 59588 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 59588 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 17.113345 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 17.071670 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 1.230173 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16-17 30977 51.99% 51.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18-19 27509 46.17% 98.15% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20-21 1030 1.73% 99.88% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22-23 43 0.07% 99.95% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24-25 8 0.01% 99.96% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::26-27 4 0.01% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::28-29 2 0.00% 99.97% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::30-31 11 0.02% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::32-33 1 0.00% 99.99% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::34-35 1 0.00% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::42-43 1 0.00% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::76-77 1 0.00% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 59588 # Writes before turning the bus around for reads
-system.physmem.totQLat 40014194750 # Total ticks spent queuing
-system.physmem.totMemAccLat 76868238500 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 9827745000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 20357.77 # Average queueing delay per DRAM burst
+system.physmem.rdPerTurnAround::total 59644 # Reads before turning the bus around for writes
+system.physmem.wrPerTurnAround::samples 59644 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::mean 17.107991 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::gmean 17.066184 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::stdev 1.220335 # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::16 29768 49.91% 49.91% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::17 1416 2.37% 52.28% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::18 22411 37.57% 89.86% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::19 4939 8.28% 98.14% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::20 872 1.46% 99.60% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::21 162 0.27% 99.87% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::22 31 0.05% 99.92% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::23 10 0.02% 99.94% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::24 7 0.01% 99.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::26 1 0.00% 99.95% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::27 3 0.01% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::28 1 0.00% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::29 1 0.00% 99.96% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::30 2 0.00% 99.97% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::31 10 0.02% 99.98% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::32 4 0.01% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::33 2 0.00% 99.99% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::34 3 0.01% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::38 1 0.00% 100.00% # Writes before turning the bus around for reads
+system.physmem.wrPerTurnAround::total 59644 # Writes before turning the bus around for reads
+system.physmem.totQLat 40394853000 # Total ticks spent queuing
+system.physmem.totMemAccLat 77297271750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.totBusLat 9840645000 # Total ticks spent in databus transfers
+system.physmem.avgQLat 20524.49 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 39107.77 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 185.17 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 96.07 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 185.29 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 96.07 # Average system write bandwidth in MiByte/s
+system.physmem.avgMemAccLat 39274.49 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 190.32 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgWrBW 98.67 # Average achieved write bandwidth in MiByte/s
+system.physmem.avgRdBWSys 190.44 # Average system read bandwidth in MiByte/s
+system.physmem.avgWrBWSys 98.68 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 2.20 # Data bus utilization in percentage
-system.physmem.busUtilRead 1.45 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 0.75 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.09 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 25.15 # Average write queue length when enqueuing
-system.physmem.readRowHits 795833 # Number of row buffer hits during reads
-system.physmem.writeRowHits 417735 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 40.49 # Row buffer hit rate for reads
+system.physmem.busUtil 2.26 # Data bus utilization in percentage
+system.physmem.busUtilRead 1.49 # Data bus utilization in percentage for reads
+system.physmem.busUtilWrite 0.77 # Data bus utilization in percentage for writes
+system.physmem.avgRdQLen 1.10 # Average read queue length when enqueuing
+system.physmem.avgWrQLen 24.96 # Average write queue length when enqueuing
+system.physmem.readRowHits 798370 # Number of row buffer hits during reads
+system.physmem.writeRowHits 417997 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 40.56 # Row buffer hit rate for reads
system.physmem.writeRowHitRate 40.96 # Row buffer hit rate for writes
-system.physmem.avgGap 227465.91 # Average gap between requests
-system.physmem.pageHitRate 40.65 # Row buffer hit rate, read and write combined
-system.physmem.memoryStateTime::IDLE 134374460000 # Time in different power states
-system.physmem.memoryStateTime::REF 22684740000 # Time in different power states
+system.physmem.avgGap 221361.66 # Average gap between requests
+system.physmem.pageHitRate 40.70 # Row buffer hit rate, read and write combined
+system.physmem.memoryStateTime::IDLE 126237669000 # Time in different power states
+system.physmem.memoryStateTime::REF 22100000000 # Time in different power states
system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem.memoryStateTime::ACT 522286376500 # Time in different power states
+system.physmem.memoryStateTime::ACT 513493900500 # Time in different power states
system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.membus.throughput 281360804 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 1191893 # Transaction distribution
-system.membus.trans_dist::ReadResp 1191893 # Transaction distribution
-system.membus.trans_dist::Writeback 1019779 # Transaction distribution
-system.membus.trans_dist::ReadExReq 774928 # Transaction distribution
-system.membus.trans_dist::ReadExResp 774928 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 4953421 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 4953421 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 191142400 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 191142400 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 191142400 # Total data (bytes)
+system.membus.throughput 289119579 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 1198182 # Transaction distribution
+system.membus.trans_dist::ReadResp 1198182 # Transaction distribution
+system.membus.trans_dist::Writeback 1020420 # Transaction distribution
+system.membus.trans_dist::ReadExReq 771236 # Transaction distribution
+system.membus.trans_dist::ReadExResp 771236 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 4959256 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 4959256 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 191349632 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 191349632 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 191349632 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 11809306000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 1.7 # Layer utilization (%)
-system.membus.respLayer1.occupancy 18437139750 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 2.7 # Layer utilization (%)
+system.membus.reqLayer0.occupancy 11823202500 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 1.8 # Layer utilization (%)
+system.membus.respLayer1.occupancy 18425039000 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 2.8 # Layer utilization (%)
system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.branchPred.lookups 390516660 # Number of BP lookups
-system.cpu.branchPred.condPredicted 303583970 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 16113462 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 268537122 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 266026822 # Number of BTB hits
+system.cpu.branchPred.lookups 410520712 # Number of BP lookups
+system.cpu.branchPred.condPredicted 318849760 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 16265290 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 282927738 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 279343276 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 99.065194 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 25282995 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 3069 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 98.733082 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 26370791 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 17 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 621222786 # DTB read hits
-system.cpu.dtb.read_misses 11503040 # DTB read misses
+system.cpu.dtb.read_hits 646139057 # DTB read hits
+system.cpu.dtb.read_misses 12159875 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 632725826 # DTB read accesses
-system.cpu.dtb.write_hits 213831979 # DTB write hits
-system.cpu.dtb.write_misses 7254265 # DTB write misses
+system.cpu.dtb.read_accesses 658298932 # DTB read accesses
+system.cpu.dtb.write_hits 218185834 # DTB write hits
+system.cpu.dtb.write_misses 7515423 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 221086244 # DTB write accesses
-system.cpu.dtb.data_hits 835054765 # DTB hits
-system.cpu.dtb.data_misses 18757305 # DTB misses
+system.cpu.dtb.write_accesses 225701257 # DTB write accesses
+system.cpu.dtb.data_hits 864324891 # DTB hits
+system.cpu.dtb.data_misses 19675298 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 853812070 # DTB accesses
-system.cpu.itb.fetch_hits 400046189 # ITB hits
+system.cpu.dtb.data_accesses 884000189 # DTB accesses
+system.cpu.itb.fetch_hits 422443679 # ITB hits
system.cpu.itb.fetch_misses 44 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 400046233 # ITB accesses
+system.cpu.itb.fetch_accesses 422443723 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -325,239 +332,238 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 29 # Number of system calls
-system.cpu.numCycles 1358699557 # number of cpu cycles simulated
+system.cpu.numCycles 1323671215 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 410929991 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 3243314345 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 390516660 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 291309817 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 589336372 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 147340013 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 133548447 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 141 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 1456 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 18 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 400046189 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 9025513 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 1257254668 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.579680 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.173136 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 433730630 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 3419498139 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 410520712 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 305714067 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 866879802 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 45990094 # Number of cycles fetch has spent squashing
+system.cpu.fetch.MiscStallCycles 88 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 1786 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 51 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 422443679 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 8426079 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 1323607404 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.583469 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.158025 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 667918296 53.13% 53.13% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 44267394 3.52% 56.65% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 22207289 1.77% 58.41% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 40636739 3.23% 61.64% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 131869370 10.49% 72.13% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 62966774 5.01% 77.14% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 40227274 3.20% 80.34% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 28245094 2.25% 82.59% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 218916438 17.41% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 696600974 52.63% 52.63% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 48023746 3.63% 56.26% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 24394821 1.84% 58.10% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 45250405 3.42% 61.52% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 142990505 10.80% 72.32% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 66206181 5.00% 77.32% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 43787822 3.31% 80.63% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 29609921 2.24% 82.87% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 226743029 17.13% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 1257254668 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.287419 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.387072 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 430550615 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 129659255 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 568815009 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 4792365 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 123437424 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 59500767 # Number of times decode resolved a branch
+system.cpu.fetch.rateDist::total 1323607404 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.310138 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.583344 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 355560821 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 384357689 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 525784970 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 34909729 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 22994195 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 62281773 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 917 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 3153748807 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 2128 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 123437424 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 446386402 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 61779163 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 6860 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 557518816 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 68126003 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 3069486898 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 1505727 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 6123879 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 54202488 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 8466199 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 2295837862 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 3983545178 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 3983398130 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 147047 # Number of floating rename lookups
+system.cpu.decode.DecodedInsts 3264096854 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 2212 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 22994195 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 373922324 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 204910686 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 7734 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 538718918 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 183053547 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 3181111000 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 1787853 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 18972686 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 140245391 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 27858899 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 2377395421 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 4126748897 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 4126578364 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 170532 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1376202963 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 919634899 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 203 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 202 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 44876150 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 692163471 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 260495859 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 73383628 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 38808502 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 2780183806 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 184 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 2536585762 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 4364880 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 1034533664 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 460650584 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 155 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 1257254668 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.017559 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.009997 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 1001192458 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 212 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 209 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 99259627 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 719210617 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 272896274 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 90779805 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 59022559 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 2889836484 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 194 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 2624050349 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 1575226 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 1139401909 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 505657216 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 165 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 1323607404 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.982499 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.151238 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 428157011 34.05% 34.05% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 188380197 14.98% 49.04% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 177998596 14.16% 63.20% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 153960413 12.25% 75.44% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 135215337 10.75% 86.20% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 80818226 6.43% 92.62% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 69593138 5.54% 98.16% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 17238172 1.37% 99.53% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 5893578 0.47% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 519394281 39.24% 39.24% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 169344121 12.79% 52.03% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 158328435 11.96% 64.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 149155945 11.27% 75.27% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 126186051 9.53% 84.80% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 84451720 6.38% 91.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 68205907 5.15% 96.33% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 33984275 2.57% 98.90% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 14556669 1.10% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 1257254668 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 1323607404 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 2760636 13.79% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 13.79% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 12853797 64.19% 77.98% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 4410220 22.02% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 13175247 35.70% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 35.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 19116655 51.79% 87.49% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 4618094 12.51% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 1663143410 65.57% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 98 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 259 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 15 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 165 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 21 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 24 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 647516942 25.53% 91.09% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 225924828 8.91% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 1719340504 65.52% 65.52% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 109 0.00% 65.52% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 896937 0.03% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 19 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 170 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 34 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 25 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 65.56% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 672950109 25.65% 91.20% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 230862442 8.80% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 2536585762 # Type of FU issued
-system.cpu.iq.rate 1.866922 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 20024653 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.007894 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 6352883505 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 3813585390 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 2440929650 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 1932220 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 1252073 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 864209 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 2555655812 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 954603 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 64558247 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 2624050349 # Type of FU issued
+system.cpu.iq.rate 1.982403 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 36909996 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.014066 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 6608212970 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 4028086926 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 2521962769 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 1980354 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 1298007 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 893087 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 2659977012 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 983333 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 69535121 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 247567808 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 343004 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 121628 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 99767357 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 274614954 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 379465 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 148696 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 112167772 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 225 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 1607198 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 269 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 6022963 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 123437424 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 22713536 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 8297734 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 2923674181 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 8955846 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 692163471 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 260495859 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 184 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 449856 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 8304684 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 121628 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 10428435 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 8597760 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 19026195 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 2492121408 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 632726353 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 44464354 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 22994195 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 147722049 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 18412868 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 3041056525 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 6683505 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 719210617 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 272896274 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 194 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 821771 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 17859213 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 148696 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 10896298 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 8844115 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 19740413 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 2578377980 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 658298938 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 45672369 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 143490191 # number of nop insts executed
-system.cpu.iew.exec_refs 853812632 # number of memory reference insts executed
-system.cpu.iew.exec_branches 304222027 # Number of branches executed
-system.cpu.iew.exec_stores 221086279 # Number of stores executed
-system.cpu.iew.exec_rate 1.834196 # Inst execution rate
-system.cpu.iew.wb_sent 2470047897 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 2441793859 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1422096892 # num instructions producing a value
-system.cpu.iew.wb_consumers 1830175974 # num instructions consuming a value
+system.cpu.iew.exec_nop 151219847 # number of nop insts executed
+system.cpu.iew.exec_refs 884000267 # number of memory reference insts executed
+system.cpu.iew.exec_branches 315975248 # Number of branches executed
+system.cpu.iew.exec_stores 225701329 # Number of stores executed
+system.cpu.iew.exec_rate 1.947899 # Inst execution rate
+system.cpu.iew.wb_sent 2552852780 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 2522855856 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1489309006 # num instructions producing a value
+system.cpu.iew.wb_consumers 1920624303 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.797155 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.777027 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.905954 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.775430 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 873443731 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 1005196168 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 29 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 16112643 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 1133817244 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.605003 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.541695 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 16264438 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 1184721059 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.536041 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.558766 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 625261340 55.15% 55.15% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 171314027 15.11% 70.26% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 86268180 7.61% 77.86% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 54871559 4.84% 82.70% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 31288205 2.76% 85.46% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 20767631 1.83% 87.30% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 23576751 2.08% 89.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 22892827 2.02% 91.39% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 97576724 8.61% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 695617998 58.72% 58.72% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 159800446 13.49% 72.20% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 79745623 6.73% 78.94% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 52150996 4.40% 83.34% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 28466079 2.40% 85.74% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 19402088 1.64% 87.38% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 20010452 1.69% 89.07% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 23121038 1.95% 91.02% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 106406339 8.98% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 1133817244 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 1184721059 # Number of insts commited each cycle
system.cpu.commit.committedInsts 1819780126 # Number of instructions committed
system.cpu.commit.committedOps 1819780126 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -569,10 +575,10 @@ system.cpu.commit.fp_insts 805525 # Nu
system.cpu.commit.int_insts 1718967519 # Number of committed integer instructions.
system.cpu.commit.function_calls 16767440 # Number of function calls committed.
system.cpu.commit.op_class_0::No_OpClass 83736345 4.60% 4.60% # Class of committed instruction
-system.cpu.commit.op_class_0::IntAlu 1130719227 62.13% 66.74% # Class of committed instruction
-system.cpu.commit.op_class_0::IntMult 75 0.00% 66.74% # Class of committed instruction
-system.cpu.commit.op_class_0::IntDiv 0 0.00% 66.74% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatAdd 166 0.00% 66.74% # Class of committed instruction
+system.cpu.commit.op_class_0::IntAlu 1129914149 62.09% 66.69% # Class of committed instruction
+system.cpu.commit.op_class_0::IntMult 75 0.00% 66.69% # Class of committed instruction
+system.cpu.commit.op_class_0::IntDiv 0 0.00% 66.69% # Class of committed instruction
+system.cpu.commit.op_class_0::FloatAdd 805244 0.04% 66.74% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCmp 13 0.00% 66.74% # Class of committed instruction
system.cpu.commit.op_class_0::FloatCvt 100 0.00% 66.74% # Class of committed instruction
system.cpu.commit.op_class_0::FloatMult 11 0.00% 66.74% # Class of committed instruction
@@ -603,224 +609,225 @@ system.cpu.commit.op_class_0::MemWrite 160728502 8.83% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 1819780126 # Class of committed instruction
-system.cpu.commit.bw_lim_events 97576724 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 106406339 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 3643685177 # The number of ROB reads
-system.cpu.rob.rob_writes 5509997541 # The number of ROB writes
-system.cpu.timesIdled 1119552 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 101444889 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 3817511814 # The number of ROB reads
+system.cpu.rob.rob_writes 5788973646 # The number of ROB writes
+system.cpu.timesIdled 715 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 63811 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 1736043781 # Number of Instructions Simulated
system.cpu.committedOps 1736043781 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 0.782641 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.782641 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.277725 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.277725 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 3354502670 # number of integer regfile reads
-system.cpu.int_regfile_writes 1955490145 # number of integer regfile writes
-system.cpu.fp_regfile_reads 31250 # number of floating regfile reads
-system.cpu.fp_regfile_writes 519 # number of floating regfile writes
+system.cpu.cpi 0.762464 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.762464 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.311537 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.311537 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 3467668910 # number of integer regfile reads
+system.cpu.int_regfile_writes 2022324472 # number of integer regfile writes
+system.cpu.fp_regfile_reads 45289 # number of floating regfile reads
+system.cpu.fp_regfile_writes 607 # number of floating regfile writes
system.cpu.misc_regfile_reads 25 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.toL2Bus.throughput 1216162152 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 7299986 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 7299986 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 3725797 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 1883584 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 1883584 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1932 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 22091005 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 22092937 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61824 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 826137664 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size::total 826199488 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 826199488 # Total data (bytes)
+system.cpu.toL2Bus.throughput 1252958492 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 7335196 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 7335196 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 3742782 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExReq 1879093 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 1879093 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1936 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 22169424 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 22171360 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 61952 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 829190592 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size::total 829252544 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 829252544 # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 10180553427 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.occupancy 10221470348 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 1.5 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 1609000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 1613250 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 14076007750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 14118250749 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 2.1 # Layer utilization (%)
system.cpu.icache.tags.replacements 1 # number of replacements
-system.cpu.icache.tags.tagsinuse 775.530288 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 400044658 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 966 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 414124.904762 # Average number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 769.518205 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 422442162 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 968 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 436407.192149 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 775.530288 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.378677 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.378677 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 965 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 52 # Occupied blocks per task id
+system.cpu.icache.tags.occ_blocks::cpu.inst 769.518205 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.375741 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.375741 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_task_id_blocks::1024 967 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 65 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 1 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 912 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.471191 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 800093342 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 800093342 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 400044658 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 400044658 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 400044658 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 400044658 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 400044658 # number of overall hits
-system.cpu.icache.overall_hits::total 400044658 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1530 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1530 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1530 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1530 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1530 # number of overall misses
-system.cpu.icache.overall_misses::total 1530 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 107584749 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 107584749 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 107584749 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 107584749 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 107584749 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 107584749 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 400046188 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 400046188 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 400046188 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 400046188 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 400046188 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 400046188 # number of overall (read+write) accesses
+system.cpu.icache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::4 900 # Occupied blocks per task id
+system.cpu.icache.tags.occ_task_id_percent::1024 0.472168 # Percentage of cache occupancy per task id
+system.cpu.icache.tags.tag_accesses 844888324 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 844888324 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 422442162 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 422442162 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 422442162 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 422442162 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 422442162 # number of overall hits
+system.cpu.icache.overall_hits::total 422442162 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1516 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1516 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1516 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1516 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1516 # number of overall misses
+system.cpu.icache.overall_misses::total 1516 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 105797750 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 105797750 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 105797750 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 105797750 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 105797750 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 105797750 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 422443678 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 422443678 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 422443678 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 422443678 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 422443678 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 422443678 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.000004 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.000004 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.000004 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 70316.829412 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 70316.829412 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 70316.829412 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 70316.829412 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 70316.829412 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 70316.829412 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 293 # number of cycles access was blocked
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 69787.434037 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 69787.434037 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 69787.434037 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 69787.434037 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 69787.434037 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 69787.434037 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 455 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 6 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 7 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 48.833333 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 65 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 564 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 564 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 564 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 564 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 564 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 564 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 966 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 966 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 966 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 966 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 966 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 966 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 73366499 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 73366499 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 73366499 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 73366499 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 73366499 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 73366499 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 548 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 548 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 548 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 548 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 548 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 548 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 968 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 968 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 968 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 968 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 968 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 968 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 72550750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 72550750 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 72550750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 72550750 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 72550750 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 72550750 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000002 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000002 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000002 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000002 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 75948.756729 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 75948.756729 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 75948.756729 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 75948.756729 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 75948.756729 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 75948.756729 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 74949.121901 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 74949.121901 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 74949.121901 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 74949.121901 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 74949.121901 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 74949.121901 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.tags.replacements 1934120 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 31423.856311 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 9061358 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 1963896 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 4.613970 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 28109033750 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 14558.709173 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 26.630498 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 16838.516639 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.444297 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000813 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.513871 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.958980 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 29776 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 153 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 973 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 595 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 17352 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 10703 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.908691 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 107122416 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 107122416 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.data 6108093 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 6108093 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 3725797 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 3725797 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 1108656 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 1108656 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.data 7216749 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 7216749 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.data 7216749 # number of overall hits
-system.cpu.l2cache.overall_hits::total 7216749 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 966 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 1190927 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 1191893 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 774928 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 774928 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 966 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1965855 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 1966821 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 966 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1965855 # number of overall misses
-system.cpu.l2cache.overall_misses::total 1966821 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 72391000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 97891621750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 97964012750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 63926223998 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 63926223998 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 72391000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 161817845748 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 161890236748 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 72391000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 161817845748 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 161890236748 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 966 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 7299020 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 7299986 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 3725797 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 3725797 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1883584 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1883584 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 966 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 9182604 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 9183570 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 966 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 9182604 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 9183570 # number of overall (read+write) accesses
+system.cpu.l2cache.tags.replacements 1936704 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 31406.356645 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 9110956 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 1966492 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 4.633101 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 27876219500 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 14556.001230 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 26.874303 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 16823.481112 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.444214 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.000820 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.513412 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.958446 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 29788 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 162 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 972 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 612 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 17663 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 10379 # Occupied blocks per task id
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.909058 # Percentage of cache occupancy per task id
+system.cpu.l2cache.tags.tag_accesses 107502153 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 107502153 # Number of data accesses
+system.cpu.l2cache.ReadReq_hits::cpu.data 6137014 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 6137014 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 3742782 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 3742782 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 1107857 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 1107857 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.data 7244871 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 7244871 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.data 7244871 # number of overall hits
+system.cpu.l2cache.overall_hits::total 7244871 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 968 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 1197214 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 1198182 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 771236 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 771236 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 968 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1968450 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 1969418 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 968 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1968450 # number of overall misses
+system.cpu.l2cache.overall_misses::total 1969418 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 71572750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 98777779750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 98849352500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 63597500500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 63597500500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 71572750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 162375280250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 162446853000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 71572750 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 162375280250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 162446853000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 968 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 7334228 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 7335196 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 3742782 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 3742782 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1879093 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1879093 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 968 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 9213321 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 9214289 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 968 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 9213321 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 9214289 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.163163 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.163273 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.411411 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.411411 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.163237 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.163347 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.410430 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.410430 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.214085 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.214167 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.213653 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.213735 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.214085 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.214167 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 74938.923395 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 82197.835594 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 82191.952424 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 82493.114196 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 82493.114196 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 74938.923395 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 82314.232610 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 82310.610243 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 74938.923395 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 82314.232610 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 82310.610243 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.213653 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.213735 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 73938.791322 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 82506.368744 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 82499.447079 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 82461.789258 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 82461.789258 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73938.791322 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 82488.902563 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 82484.700048 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73938.791322 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 82488.902563 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 82484.700048 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -829,188 +836,188 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 1019779 # number of writebacks
-system.cpu.l2cache.writebacks::total 1019779 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 966 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1190927 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 1191893 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 774928 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 774928 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 966 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 1965855 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 1966821 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 966 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 1965855 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 1966821 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 60233500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 82944620750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 83004854250 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 54243912498 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 54243912498 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 60233500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 137188533248 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 137248766748 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 60233500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 137188533248 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 137248766748 # number of overall MSHR miss cycles
+system.cpu.l2cache.writebacks::writebacks 1020420 # number of writebacks
+system.cpu.l2cache.writebacks::total 1020420 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 968 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1197214 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 1198182 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 771236 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 771236 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 968 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1968450 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 1969418 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 968 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1968450 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 1969418 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 59385750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 83779780750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 83839166500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 53974282000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 53974282000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 59385750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 137754062750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 137813448500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 59385750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 137754062750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 137813448500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.163163 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.163273 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.411411 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.411411 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.163237 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.163347 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.410430 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.410430 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.214085 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.214167 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.213653 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.213735 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.214085 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.214167 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 62353.519669 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 69647.107463 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 69641.196190 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 69998.648259 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 69998.648259 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 62353.519669 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 69785.682692 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 69782.032401 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 62353.519669 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 69785.682692 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 69782.032401 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.213653 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.213735 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61348.915289 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 69978.951758 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 69971.979632 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 69984.131965 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 69984.131965 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 61348.915289 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 69980.981356 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 69976.738559 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 61348.915289 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 69980.981356 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 69976.738559 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 9178508 # number of replacements
-system.cpu.dcache.tags.tagsinuse 4087.552800 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 699314315 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 9182604 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 76.156427 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 5143328250 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 4087.552800 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.997938 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.997938 # Average percentage of cache occupancy
+system.cpu.dcache.tags.replacements 9209225 # number of replacements
+system.cpu.dcache.tags.tagsinuse 4087.405523 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 713868953 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 9213321 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 77.482262 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 5101114000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 4087.405523 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.997902 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.997902 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 755 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 2929 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 735 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 2949 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::2 408 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::3 4 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 1441348176 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 1441348176 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 543788004 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 543788004 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 155526308 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 155526308 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 3 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 3 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 699314312 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 699314312 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 699314312 # number of overall hits
-system.cpu.dcache.overall_hits::total 699314312 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 11566276 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 11566276 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 5202194 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 5202194 # number of WriteReq misses
+system.cpu.dcache.tags.tag_accesses 1472872785 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1472872785 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 558354793 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 558354793 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 155514155 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 155514155 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 5 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 5 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 713868948 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 713868948 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 713868948 # number of overall hits
+system.cpu.dcache.overall_hits::total 713868948 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 12746431 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 12746431 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 5214347 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 5214347 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 16768470 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 16768470 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 16768470 # number of overall misses
-system.cpu.dcache.overall_misses::total 16768470 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 334833749250 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 334833749250 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 287624135124 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 287624135124 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 69500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 69500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 622457884374 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 622457884374 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 622457884374 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 622457884374 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 555354280 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 555354280 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 17960778 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 17960778 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 17960778 # number of overall misses
+system.cpu.dcache.overall_misses::total 17960778 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 384137632000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 384137632000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 288800427104 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 288800427104 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 70500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 70500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 672938059104 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 672938059104 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 672938059104 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 672938059104 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 571101224 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 571101224 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 160728502 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 160728502 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 4 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 4 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 716082782 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 716082782 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 716082782 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 716082782 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.020827 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.020827 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032366 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.032366 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.250000 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.250000 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.023417 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.023417 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.023417 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.023417 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 28949.140523 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 28949.140523 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55289.005970 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 55289.005970 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 69500 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 69500 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 37120.732206 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 37120.732206 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 37120.732206 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 37120.732206 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 11998793 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 8384809 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 779484 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 65137 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 15.393251 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 128.725747 # average number of cycles each access was blocked
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 6 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 6 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 731829726 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 731829726 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 731829726 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 731829726 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.022319 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.022319 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.032442 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.032442 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.166667 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.166667 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.024542 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.024542 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.024542 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.024542 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 30136.877688 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 30136.877688 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55385.732308 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 55385.732308 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 70500 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 70500 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 37467.088514 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 37467.088514 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 37467.088514 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 37467.088514 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 14080620 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 8619116 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 1054999 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 67267 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 13.346572 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 128.132903 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 3725797 # number of writebacks
-system.cpu.dcache.writebacks::total 3725797 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 4267247 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 4267247 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3318620 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 3318620 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 7585867 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 7585867 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 7585867 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 7585867 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7299029 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 7299029 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1883574 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1883574 # number of WriteReq MSHR misses
+system.cpu.dcache.writebacks::writebacks 3742782 # number of writebacks
+system.cpu.dcache.writebacks::total 3742782 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 5412183 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 5412183 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 3335275 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 3335275 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 8747458 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 8747458 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 8747458 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 8747458 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7334248 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 7334248 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1879072 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1879072 # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 1 # number of LoadLockedReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::total 1 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 9182603 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 9182603 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 9182603 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 9182603 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 167129067750 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 167129067750 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 77336919371 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 77336919371 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 67500 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 67500 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 244465987121 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 244465987121 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 244465987121 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 244465987121 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.013143 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.013143 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011719 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.011719 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.250000 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.250000 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.012823 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.012823 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.012823 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.012823 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 22897.438515 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 22897.438515 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 41058.604213 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 41058.604213 # average WriteReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 67500 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 67500 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26622.732914 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 26622.732914 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26622.732914 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 26622.732914 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_misses::cpu.data 9213320 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 9213320 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 9213320 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 9213320 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 168546702500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 168546702500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 77098541067 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 77098541067 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 68500 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 68500 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 245645243567 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 245645243567 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 245645243567 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 245645243567 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.012842 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.012842 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.011691 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.011691 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.166667 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.166667 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.012589 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.012589 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.012589 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.012589 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 22980.774921 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 22980.774921 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 41030.115433 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 41030.115433 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 68500 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 68500 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26661.968060 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 26661.968060 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26661.968060 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 26661.968060 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------