summaryrefslogtreecommitdiff
path: root/tests/long/se/60.bzip2/ref/arm
diff options
context:
space:
mode:
authorAli Saidi <saidi@eecs.umich.edu>2012-06-05 01:23:16 -0400
committerAli Saidi <saidi@eecs.umich.edu>2012-06-05 01:23:16 -0400
commitc49e739352b6d6bd665c78c560602d0cff1e6a1a (patch)
tree5d32efd82f884376573604727d971a80458ed04a /tests/long/se/60.bzip2/ref/arm
parente5f0d6016ba768c06b36d8b3d54f3ea700a4aa58 (diff)
downloadgem5-c49e739352b6d6bd665c78c560602d0cff1e6a1a.tar.xz
all: Update stats for memory per master and total fix.
Diffstat (limited to 'tests/long/se/60.bzip2/ref/arm')
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/o3-timing/config.ini6
-rwxr-xr-xtests/long/se/60.bzip2/ref/arm/linux/o3-timing/simout6
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt89
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/config.ini3
-rwxr-xr-xtests/long/se/60.bzip2/ref/arm/linux/simple-atomic/simout6
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt42
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/simple-timing/config.ini6
-rwxr-xr-xtests/long/se/60.bzip2/ref/arm/linux/simple-timing/simout6
-rw-r--r--tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt87
9 files changed, 187 insertions, 64 deletions
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/config.ini b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/config.ini
index 11fd3546f..48015577c 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/config.ini
+++ b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/config.ini
@@ -492,9 +492,8 @@ cpu_side=system.cpu.toL2Bus.master[0]
mem_side=system.membus.slave[1]
[system.cpu.toL2Bus]
-type=Bus
+type=CoherentBus
block_size=64
-bus_id=0
clock=1000
header_cycles=1
use_default_range=false
@@ -525,9 +524,8 @@ system=system
uid=100
[system.membus]
-type=Bus
+type=CoherentBus
block_size=64
-bus_id=0
clock=1000
header_cycles=1
use_default_range=false
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/simout b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/simout
index 35c5c026a..2f52f2c05 100755
--- a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/simout
+++ b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/simout
@@ -1,9 +1,9 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled May 8 2012 15:17:37
-gem5 started May 8 2012 16:46:03
-gem5 executing on piton
+gem5 compiled Jun 4 2012 12:14:06
+gem5 started Jun 4 2012 18:36:31
+gem5 executing on zizzer
command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/60.bzip2/arm/linux/o3-timing -re tests/run.py build/ARM/tests/opt/long/se/60.bzip2/arm/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt
index 54d82ede5..7863d76cc 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/o3-timing/stats.txt
@@ -4,23 +4,36 @@ sim_seconds 0.463994 # Nu
sim_ticks 463993693500 # Number of ticks simulated
final_tick 463993693500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 113228 # Simulator instruction rate (inst/s)
-host_op_rate 126315 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 34014323 # Simulator tick rate (ticks/s)
-host_mem_usage 231672 # Number of bytes of host memory used
-host_seconds 13641.13 # Real time elapsed on the host
+host_inst_rate 128371 # Simulator instruction rate (inst/s)
+host_op_rate 143208 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 38563333 # Simulator tick rate (ticks/s)
+host_mem_usage 232076 # Number of bytes of host memory used
+host_seconds 12031.99 # Real time elapsed on the host
sim_insts 1544563066 # Number of instructions simulated
sim_ops 1723073879 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read 189795648 # Number of bytes read from this memory
-system.physmem.bytes_inst_read 49344 # Number of instructions bytes read from this memory
-system.physmem.bytes_written 78222144 # Number of bytes written to this memory
-system.physmem.num_reads 2965557 # Number of read requests responded to by this memory
-system.physmem.num_writes 1222221 # Number of write requests responded to by this memory
-system.physmem.num_other 0 # Number of other requests responded to by this memory
-system.physmem.bw_read 409047904 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read 106346 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write 168584498 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total 577632403 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bytes_read::cpu.inst 49344 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 189746304 # Number of bytes read from this memory
+system.physmem.bytes_read::total 189795648 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 49344 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 49344 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 78222144 # Number of bytes written to this memory
+system.physmem.bytes_written::total 78222144 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 771 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 2964786 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 2965557 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1222221 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1222221 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 106346 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 408941558 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 409047904 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 106346 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 106346 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 168584498 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 168584498 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 168584498 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 106346 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 408941558 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 577632403 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -369,11 +382,17 @@ system.cpu.icache.demand_accesses::total 283730265 # nu
system.cpu.icache.overall_accesses::cpu.inst 283730265 # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total 283730265 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000004 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000004 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000004 # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 33283.208020 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 33283.208020 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 33283.208020 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 33283.208020 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 33283.208020 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 33283.208020 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -401,11 +420,17 @@ system.cpu.icache.demand_mshr_miss_latency::total 27579500
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 27579500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total 27579500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000003 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000003 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000003 # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 34431.335830 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 34431.335830 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 34431.335830 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 34431.335830 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 34431.335830 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 34431.335830 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 9619302 # number of replacements
system.cpu.dcache.tagsinuse 4087.756066 # Cycle average of tags in use
@@ -461,15 +486,25 @@ system.cpu.dcache.demand_accesses::total 676628084 # nu
system.cpu.dcache.overall_accesses::cpu.data 676628084 # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total 676628084 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.021216 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.021216 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.030175 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.030175 # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.030928 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.030928 # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.023501 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.023501 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.023501 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.023501 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 17679.887499 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 17679.887499 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 24831.987697 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 24831.987697 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 37833.333333 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 37833.333333 # average LoadLockedReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 20022.197405 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 20022.197405 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 20022.197405 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 20022.197405 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 271440605 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 164500 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 91957 # number of cycles access was blocked
@@ -507,13 +542,21 @@ system.cpu.dcache.demand_mshr_miss_latency::total 138431091460
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 138431091460 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total 138431091460 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015335 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015335 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010974 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.010974 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014223 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.014223 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014223 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.014223 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12039.817537 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12039.817537 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 23955.185749 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 23955.185749 # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14384.845297 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 14384.845297 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14384.845297 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 14384.845297 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 2953110 # number of replacements
system.cpu.l2cache.tagsinuse 26875.343151 # Cycle average of tags in use
@@ -578,18 +621,26 @@ system.cpu.l2cache.overall_accesses::cpu.data 9623398
system.cpu.l2cache.overall_accesses::total 9624199 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.963795 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.265109 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.265181 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.483459 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.483459 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.963795 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.308082 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.308136 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.963795 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.308082 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.308136 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34356.865285 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34328.448450 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 34328.459152 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34690.748311 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34690.748311 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34356.865285 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34440.341386 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 34440.319656 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34356.865285 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34440.341386 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 34440.319656 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 57329500 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 6735 # number of cycles access was blocked
@@ -633,18 +684,26 @@ system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 92824744500
system.cpu.l2cache.overall_mshr_miss_latency::total 92848795000 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.962547 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.265108 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.265180 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.483459 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.483459 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.962547 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.308081 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.308135 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.962547 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.308081 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.308135 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31193.904021 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31187.061187 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31187.063761 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31582.171225 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31582.171225 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31193.904021 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31309.087570 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31309.057624 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31193.904021 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31309.087570 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31309.057624 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/config.ini b/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/config.ini
index e2f8298fd..b103ca45f 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/config.ini
+++ b/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/config.ini
@@ -112,9 +112,8 @@ system=system
uid=100
[system.membus]
-type=Bus
+type=CoherentBus
block_size=64
-bus_id=0
clock=1000
header_cycles=1
use_default_range=false
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/simout b/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/simout
index 89e0dc3cd..4559b3892 100755
--- a/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/simout
+++ b/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/simout
@@ -1,9 +1,9 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled May 8 2012 15:17:37
-gem5 started May 8 2012 16:48:29
-gem5 executing on piton
+gem5 compiled Jun 4 2012 12:14:06
+gem5 started Jun 4 2012 18:41:45
+gem5 executing on zizzer
command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/60.bzip2/arm/linux/simple-atomic -re tests/run.py build/ARM/tests/opt/long/se/60.bzip2/arm/linux/simple-atomic
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
index 991f53624..6c3e8b909 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
@@ -4,23 +4,35 @@ sim_seconds 0.861538 # Nu
sim_ticks 861538205000 # Number of ticks simulated
final_tick 861538205000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1163959 # Simulator instruction rate (inst/s)
-host_op_rate 1298482 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 649242111 # Simulator tick rate (ticks/s)
-host_mem_usage 220952 # Number of bytes of host memory used
-host_seconds 1326.99 # Real time elapsed on the host
+host_inst_rate 2187855 # Simulator instruction rate (inst/s)
+host_op_rate 2440714 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1220358665 # Simulator tick rate (ticks/s)
+host_mem_usage 221416 # Number of bytes of host memory used
+host_seconds 705.97 # Real time elapsed on the host
sim_insts 1544563049 # Number of instructions simulated
sim_ops 1723073862 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read 7759650064 # Number of bytes read from this memory
-system.physmem.bytes_inst_read 6178262392 # Number of instructions bytes read from this memory
-system.physmem.bytes_written 624158392 # Number of bytes written to this memory
-system.physmem.num_reads 2026949786 # Number of read requests responded to by this memory
-system.physmem.num_writes 172586108 # Number of write requests responded to by this memory
-system.physmem.num_other 0 # Number of other requests responded to by this memory
-system.physmem.bw_read 9006739363 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read 7171199555 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write 724469778 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total 9731209141 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bytes_read::cpu.inst 6178262392 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 1581387672 # Number of bytes read from this memory
+system.physmem.bytes_read::total 7759650064 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 6178262392 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 6178262392 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::cpu.data 624158392 # Number of bytes written to this memory
+system.physmem.bytes_written::total 624158392 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 1544565598 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 482384188 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 2026949786 # Number of read requests responded to by this memory
+system.physmem.num_writes::cpu.data 172586108 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 172586108 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 7171199555 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1835539809 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 9006739363 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 7171199555 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 7171199555 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu.data 724469778 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 724469778 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 7171199555 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 2560009587 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 9731209141 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/config.ini b/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/config.ini
index 745e9eef0..88ea9515a 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/config.ini
+++ b/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/config.ini
@@ -161,9 +161,8 @@ cpu_side=system.cpu.toL2Bus.master[0]
mem_side=system.membus.slave[1]
[system.cpu.toL2Bus]
-type=Bus
+type=CoherentBus
block_size=64
-bus_id=0
clock=1000
header_cycles=1
use_default_range=false
@@ -194,9 +193,8 @@ system=system
uid=100
[system.membus]
-type=Bus
+type=CoherentBus
block_size=64
-bus_id=0
clock=1000
header_cycles=1
use_default_range=false
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/simout b/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/simout
index 4467d8b99..d07a6ceff 100755
--- a/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/simout
+++ b/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/simout
@@ -1,9 +1,9 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled May 8 2012 15:17:37
-gem5 started May 8 2012 16:48:54
-gem5 executing on piton
+gem5 compiled Jun 4 2012 12:14:06
+gem5 started Jun 4 2012 18:44:07
+gem5 executing on zizzer
command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/60.bzip2/arm/linux/simple-timing -re tests/run.py build/ARM/tests/opt/long/se/60.bzip2/arm/linux/simple-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
diff --git a/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt b/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt
index 47aaa5f47..db0ae235a 100644
--- a/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt
+++ b/tests/long/se/60.bzip2/ref/arm/linux/simple-timing/stats.txt
@@ -4,23 +4,36 @@ sim_seconds 2.431420 # Nu
sim_ticks 2431419954000 # Number of ticks simulated
final_tick 2431419954000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 629125 # Simulator instruction rate (inst/s)
-host_op_rate 702110 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 994091440 # Simulator tick rate (ticks/s)
-host_mem_usage 230132 # Number of bytes of host memory used
-host_seconds 2445.87 # Real time elapsed on the host
+host_inst_rate 1031283 # Simulator instruction rate (inst/s)
+host_op_rate 1150922 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1629547552 # Simulator tick rate (ticks/s)
+host_mem_usage 230584 # Number of bytes of host memory used
+host_seconds 1492.08 # Real time elapsed on the host
sim_insts 1538759609 # Number of instructions simulated
sim_ops 1717270343 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read 172766016 # Number of bytes read from this memory
-system.physmem.bytes_inst_read 39424 # Number of instructions bytes read from this memory
-system.physmem.bytes_written 75006720 # Number of bytes written to this memory
-system.physmem.num_reads 2699469 # Number of read requests responded to by this memory
-system.physmem.num_writes 1171980 # Number of write requests responded to by this memory
-system.physmem.num_other 0 # Number of other requests responded to by this memory
-system.physmem.bw_read 71055605 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read 16214 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write 30848937 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total 101904542 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bytes_read::cpu.inst 39424 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 172726592 # Number of bytes read from this memory
+system.physmem.bytes_read::total 172766016 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 39424 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 39424 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 75006720 # Number of bytes written to this memory
+system.physmem.bytes_written::total 75006720 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 616 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 2698853 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 2699469 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 1171980 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 1171980 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 16214 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 71039391 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 71055605 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 16214 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 16214 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 30848937 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 30848937 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 30848937 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 16214 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 71039391 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 101904542 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -120,11 +133,17 @@ system.cpu.icache.demand_accesses::total 1544565599 # nu
system.cpu.icache.overall_accesses::cpu.inst 1544565599 # number of overall (read+write) accesses
system.cpu.icache.overall_accesses::total 1544565599 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000000 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000000 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.000000 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000000 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.000000 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000000 # miss rate for overall accesses
system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 54551.724138 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 54551.724138 # average ReadReq miss latency
system.cpu.icache.demand_avg_miss_latency::cpu.inst 54551.724138 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 54551.724138 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency::cpu.inst 54551.724138 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 54551.724138 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -146,11 +165,17 @@ system.cpu.icache.demand_mshr_miss_latency::total 32890000
system.cpu.icache.overall_mshr_miss_latency::cpu.inst 32890000 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency::total 32890000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000000 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000000 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000000 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000000 # mshr miss rate for overall accesses
system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 51551.724138 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 51551.724138 # average ReadReq mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 51551.724138 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 51551.724138 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 51551.724138 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 51551.724138 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 9111140 # number of replacements
system.cpu.dcache.tagsinuse 4083.719979 # Cycle average of tags in use
@@ -202,13 +227,21 @@ system.cpu.dcache.demand_accesses::total 654970174 # nu
system.cpu.dcache.overall_accesses::cpu.data 654970174 # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses::total 654970174 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.014980 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.014980 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.010946 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.010946 # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.013917 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.013917 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.013917 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.013917 # miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24514.084594 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 24514.084594 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 33784.641656 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 33784.641656 # average WriteReq miss latency
system.cpu.dcache.demand_avg_miss_latency::cpu.data 26435.424162 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 26435.424162 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency::cpu.data 26435.424162 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 26435.424162 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -236,13 +269,21 @@ system.cpu.dcache.demand_mshr_miss_latency::total 213619422000
system.cpu.dcache.overall_mshr_miss_latency::cpu.data 213619422000 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency::total 213619422000 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.014980 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.014980 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010946 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.010946 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.013917 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.013917 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.013917 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.013917 # mshr miss rate for overall accesses
system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21514.084594 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21514.084594 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30784.641656 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30784.641656 # average WriteReq mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 23435.424162 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 23435.424162 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 23435.424162 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 23435.424162 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 2687066 # number of replacements
system.cpu.l2cache.tagsinuse 26134.517233 # Cycle average of tags in use
@@ -307,18 +348,26 @@ system.cpu.l2cache.overall_accesses::cpu.data 9115236
system.cpu.l2cache.overall_accesses::total 9115874 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.965517 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.250335 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.250398 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.471063 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.471063 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.965517 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.296082 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.296128 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.965517 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.296082 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.296128 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52000 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52000 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 52000 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52000 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52000 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52000 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52000 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 52000 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52000 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 52000 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -353,18 +402,26 @@ system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 107954120000
system.cpu.l2cache.overall_mshr_miss_latency::total 107978760000 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.965517 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.250335 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.250398 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.471063 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.471063 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.965517 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.296082 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.296128 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.965517 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.296082 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.296128 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40000 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40000 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40000 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40000 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40000 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------