summaryrefslogtreecommitdiff
path: root/tests/long/se/70.twolf/ref
diff options
context:
space:
mode:
authorAli Saidi <Ali.Saidi@ARM.com>2012-11-02 11:50:06 -0500
committerAli Saidi <Ali.Saidi@ARM.com>2012-11-02 11:50:06 -0500
commit1dbf9bb4ca6cc3bee68713a28778c1bdfe222f75 (patch)
tree81108e7ff1951b652258f53bd5615a617b734ce2 /tests/long/se/70.twolf/ref
parentddd6af414cdd4939f4ff382f0e83e7dfa695781d (diff)
downloadgem5-1dbf9bb4ca6cc3bee68713a28778c1bdfe222f75.tar.xz
update stats for preceeding changes
Diffstat (limited to 'tests/long/se/70.twolf/ref')
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/config.ini68
-rwxr-xr-xtests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/simout12
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt684
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/config.ini62
-rwxr-xr-xtests/long/se/70.twolf/ref/alpha/tru64/o3-timing/simout12
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt1205
-rw-r--r--tests/long/se/70.twolf/ref/arm/linux/o3-timing/config.ini81
-rwxr-xr-xtests/long/se/70.twolf/ref/arm/linux/o3-timing/simout8
-rw-r--r--tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt1292
-rw-r--r--tests/long/se/70.twolf/ref/x86/linux/o3-timing/config.ini68
-rwxr-xr-xtests/long/se/70.twolf/ref/x86/linux/o3-timing/simout12
-rw-r--r--tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt1202
12 files changed, 2395 insertions, 2311 deletions
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/config.ini b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/config.ini
index db2911eab..402c5cbcd 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/config.ini
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/config.ini
@@ -10,6 +10,7 @@ time_sync_spin_threshold=100000000
type=System
children=cpu membus physmem
boot_osflags=a
+clock=1000
init_param=0
kernel=
load_addr_mask=1099511627775
@@ -29,7 +30,7 @@ system_port=system.membus.slave[0]
[system.cpu]
type=InOrderCPU
-children=dcache dtb icache interrupts itb l2cache toL2Bus tracer workload
+children=dcache dtb icache interrupts isa itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
RASSize=16
@@ -54,8 +55,6 @@ do_quiesce=true
do_statistics_insts=true
dtb=system.cpu.dtb
fetchBuffSize=4
-functionTrace=false
-functionTraceStart=0
function_trace=false
function_trace_start=0
globalCtrBits=2
@@ -63,6 +62,7 @@ globalHistoryBits=13
globalPredictorSize=8192
instShiftAmt=2
interrupts=system.cpu.interrupts
+isa=system.cpu.isa
itb=system.cpu.itb
localCtrBits=2
localHistoryBits=11
@@ -76,7 +76,6 @@ memBlockSize=64
multLatency=1
multRepeatRate=1
numThreads=1
-phase=0
predType=tournament
profile=0
progress_interval=0
@@ -94,20 +93,22 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
+clock=500
forward_snoops=true
hash_delay=1
+hit_latency=2
is_top_level=true
-latency=1000
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
+response_latency=2
size=262144
subblock_size=0
system=system
-tgts_per_mshr=5
+tgts_per_mshr=20
trace_addr=0
two_queue=false
write_buffers=8
@@ -123,20 +124,22 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
+clock=500
forward_snoops=true
hash_delay=1
+hit_latency=2
is_top_level=true
-latency=1000
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
+response_latency=2
size=131072
subblock_size=0
system=system
-tgts_per_mshr=5
+tgts_per_mshr=20
trace_addr=0
two_queue=false
write_buffers=8
@@ -146,6 +149,9 @@ mem_side=system.cpu.toL2Bus.slave[0]
[system.cpu.interrupts]
type=AlphaInterrupts
+[system.cpu.isa]
+type=AlphaISA
+
[system.cpu.itb]
type=AlphaTLB
size=48
@@ -153,22 +159,24 @@ size=48
[system.cpu.l2cache]
type=BaseCache
addr_ranges=0:18446744073709551615
-assoc=2
+assoc=8
block_size=64
+clock=500
forward_snoops=true
hash_delay=1
+hit_latency=20
is_top_level=false
-latency=10000
max_miss_count=0
-mshrs=10
+mshrs=20
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
+response_latency=20
size=2097152
subblock_size=0
system=system
-tgts_per_mshr=5
+tgts_per_mshr=12
trace_addr=0
two_queue=false
write_buffers=8
@@ -178,10 +186,10 @@ mem_side=system.membus.slave[1]
[system.cpu.toL2Bus]
type=CoherentBus
block_size=64
-clock=1000
+clock=500
header_cycles=1
use_default_range=false
-width=8
+width=32
master=system.cpu.l2cache.cpu_side
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side
@@ -191,12 +199,12 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=twolf smred
-cwd=build/ALPHA/tests/fast/long/se/70.twolf/alpha/tru64/inorder-timing
+cwd=build/ALPHA/tests/opt/long/se/70.twolf/alpha/tru64/inorder-timing
egid=100
env=
errout=cerr
euid=100
-executable=/dist/m5/cpu2000/binaries/alpha/tru64/twolf
+executable=/projects/pd/randd/dist/cpu2000/binaries/alpha/tru64/twolf
gid=100
input=cin
max_stack_size=67108864
@@ -214,18 +222,32 @@ clock=1000
header_cycles=1
use_default_range=false
width=8
-master=system.physmem.port[0]
+master=system.physmem.port
slave=system.system_port system.cpu.l2cache.mem_side
[system.physmem]
-type=SimpleMemory
+type=SimpleDRAM
+addr_mapping=openmap
+banks_per_rank=8
+clock=1000
conf_table_reported=false
-file=
in_addr_map=true
-latency=30000
-latency_var=0
+lines_per_rowbuffer=64
+mem_sched_policy=fcfs
null=false
+page_policy=open
range=0:134217727
+ranks_per_channel=2
+read_buffer_size=32
+tBURST=4000
+tCL=14000
+tRCD=14000
+tREFI=7800000
+tRFC=300000
+tRP=14000
+tWTR=1000
+write_buffer_size=32
+write_thresh_perc=70
zero=false
port=system.membus.master[0]
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/simout b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/simout
index b50317767..483ce54bf 100755
--- a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/simout
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/simout
@@ -1,12 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jul 2 2012 08:30:56
-gem5 started Jul 2 2012 10:35:16
-gem5 executing on zizzer
-command line: build/ALPHA/gem5.fast -d build/ALPHA/tests/fast/long/se/70.twolf/alpha/tru64/inorder-timing -re tests/run.py build/ALPHA/tests/fast/long/se/70.twolf/alpha/tru64/inorder-timing
-Couldn't unlink build/ALPHA/tests/fast/long/se/70.twolf/alpha/tru64/inorder-timing/smred.sav
-Couldn't unlink build/ALPHA/tests/fast/long/se/70.twolf/alpha/tru64/inorder-timing/smred.sv2
+gem5 compiled Oct 30 2012 11:02:14
+gem5 started Oct 30 2012 13:10:16
+gem5 executing on u200540-lin
+command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/se/70.twolf/alpha/tru64/inorder-timing -re tests/run.py build/ALPHA/tests/opt/long/se/70.twolf/alpha/tru64/inorder-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
@@ -23,4 +21,4 @@ Authors: Carl Sechen, Bill Swartz
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
-122 123 124 Exiting @ tick 42012413000 because target called exit()
+122 123 124 Exiting @ tick 41615049000 because target called exit()
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
index ba13ea976..7f70f56b6 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.041949 # Number of seconds simulated
-sim_ticks 41948719000 # Number of ticks simulated
-final_tick 41948719000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.041615 # Number of seconds simulated
+sim_ticks 41615049000 # Number of ticks simulated
+final_tick 41615049000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 82495 # Simulator instruction rate (inst/s)
-host_op_rate 82495 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 37654494 # Simulator tick rate (ticks/s)
-host_mem_usage 221732 # Number of bytes of host memory used
-host_seconds 1114.04 # Real time elapsed on the host
+host_inst_rate 117678 # Simulator instruction rate (inst/s)
+host_op_rate 117678 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 53286406 # Simulator tick rate (ticks/s)
+host_mem_usage 217828 # Number of bytes of host memory used
+host_seconds 780.97 # Real time elapsed on the host
sim_insts 91903056 # Number of instructions simulated
sim_ops 91903056 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 178816 # Number of bytes read from this memory
@@ -19,14 +19,14 @@ system.physmem.bytes_inst_read::total 178816 # Nu
system.physmem.num_reads::cpu.inst 2794 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 2144 # Number of read requests responded to by this memory
system.physmem.num_reads::total 4938 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 4262728 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 3271041 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 7533770 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 4262728 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 4262728 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 4262728 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 3271041 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 7533770 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 4296907 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 3297269 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 7594176 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 4296907 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 4296907 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 4296907 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 3297269 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 7594176 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 4938 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
system.physmem.cpureqs 4938 # Reqs generatd by CPU via cache - shady
@@ -70,7 +70,7 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 41948681000 # Total gap between requests
+system.physmem.totGap 41614997000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
@@ -99,8 +99,8 @@ system.physmem.neitherpktsize::6 0 # ca
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
system.physmem.rdQLenPdf::0 3467 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 991 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 438 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1008 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 421 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 36 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
@@ -164,47 +164,47 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 18563928 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 107349928 # Sum of mem lat for all requests
+system.physmem.totQLat 17845427 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 106827427 # Sum of mem lat for all requests
system.physmem.totBusLat 19752000 # Total cycles spent in databus access
-system.physmem.totBankLat 69034000 # Total cycles spent in bank access
-system.physmem.avgQLat 3759.40 # Average queueing delay per request
-system.physmem.avgBankLat 13980.15 # Average bank access latency per request
+system.physmem.totBankLat 69230000 # Total cycles spent in bank access
+system.physmem.avgQLat 3613.90 # Average queueing delay per request
+system.physmem.avgBankLat 14019.85 # Average bank access latency per request
system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 21739.56 # Average memory access latency
-system.physmem.avgRdBW 7.53 # Average achieved read bandwidth in MB/s
+system.physmem.avgMemAccLat 21633.74 # Average memory access latency
+system.physmem.avgRdBW 7.59 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 7.53 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedRdBW 7.59 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.05 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 4458 # Number of row buffer hits during reads
+system.physmem.readRowHits 4457 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 90.28 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 90.26 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 8495075.13 # Average gap between requests
+system.physmem.avgGap 8427500.41 # Average gap between requests
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 19996251 # DTB read hits
+system.cpu.dtb.read_hits 19996253 # DTB read hits
system.cpu.dtb.read_misses 10 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 19996261 # DTB read accesses
+system.cpu.dtb.read_accesses 19996263 # DTB read accesses
system.cpu.dtb.write_hits 6501863 # DTB write hits
system.cpu.dtb.write_misses 23 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
system.cpu.dtb.write_accesses 6501886 # DTB write accesses
-system.cpu.dtb.data_hits 26498114 # DTB hits
+system.cpu.dtb.data_hits 26498116 # DTB hits
system.cpu.dtb.data_misses 33 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 26498147 # DTB accesses
-system.cpu.itb.fetch_hits 10035746 # ITB hits
+system.cpu.dtb.data_accesses 26498149 # DTB accesses
+system.cpu.itb.fetch_hits 9956935 # ITB hits
system.cpu.itb.fetch_misses 49 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 10035795 # ITB accesses
+system.cpu.itb.fetch_accesses 9956984 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -218,42 +218,42 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 389 # Number of system calls
-system.cpu.numCycles 83897439 # number of cpu cycles simulated
+system.cpu.numCycles 83230099 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.branch_predictor.lookups 13564910 # Number of BP lookups
-system.cpu.branch_predictor.condPredicted 9782241 # Number of conditional branches predicted
-system.cpu.branch_predictor.condIncorrect 4497823 # Number of conditional branches incorrect
-system.cpu.branch_predictor.BTBLookups 7992573 # Number of BTB lookups
-system.cpu.branch_predictor.BTBHits 3850501 # Number of BTB hits
+system.cpu.branch_predictor.lookups 13412629 # Number of BP lookups
+system.cpu.branch_predictor.condPredicted 9650146 # Number of conditional branches predicted
+system.cpu.branch_predictor.condIncorrect 4269214 # Number of conditional branches incorrect
+system.cpu.branch_predictor.BTBLookups 7424481 # Number of BTB lookups
+system.cpu.branch_predictor.BTBHits 3768497 # Number of BTB hits
system.cpu.branch_predictor.usedRAS 1029619 # Number of times the RAS was used to get a target.
-system.cpu.branch_predictor.RASInCorrect 122 # Number of incorrect RAS predictions.
-system.cpu.branch_predictor.BTBHitPct 48.175988 # BTB Hit Percentage
-system.cpu.branch_predictor.predictedTaken 5999726 # Number of Branches Predicted As Taken (True).
-system.cpu.branch_predictor.predictedNotTaken 7565184 # Number of Branches Predicted As Not Taken (False).
-system.cpu.regfile_manager.intRegFileReads 73745307 # Number of Reads from Int. Register File
+system.cpu.branch_predictor.RASInCorrect 126 # Number of incorrect RAS predictions.
+system.cpu.branch_predictor.BTBHitPct 50.757716 # BTB Hit Percentage
+system.cpu.branch_predictor.predictedTaken 5905664 # Number of Branches Predicted As Taken (True).
+system.cpu.branch_predictor.predictedNotTaken 7506965 # Number of Branches Predicted As Not Taken (False).
+system.cpu.regfile_manager.intRegFileReads 73570547 # Number of Reads from Int. Register File
system.cpu.regfile_manager.intRegFileWrites 62575472 # Number of Writes to Int. Register File
-system.cpu.regfile_manager.intRegFileAccesses 136320779 # Total Accesses (Read+Write) to the Int. Register File
-system.cpu.regfile_manager.floatRegFileReads 2206802 # Number of Reads from FP Register File
+system.cpu.regfile_manager.intRegFileAccesses 136146019 # Total Accesses (Read+Write) to the Int. Register File
+system.cpu.regfile_manager.floatRegFileReads 2206128 # Number of Reads from FP Register File
system.cpu.regfile_manager.floatRegFileWrites 5851888 # Number of Writes to FP Register File
-system.cpu.regfile_manager.floatRegFileAccesses 8058690 # Total Accesses (Read+Write) to the FP Register File
-system.cpu.regfile_manager.regForwards 38528710 # Number of Registers Read Through Forwarding Logic
-system.cpu.agen_unit.agens 26769089 # Number of Address Generations
-system.cpu.execution_unit.predictedTakenIncorrect 3520477 # Number of Branches Incorrectly Predicted As Taken.
-system.cpu.execution_unit.predictedNotTakenIncorrect 976488 # Number of Branches Incorrectly Predicted As Not Taken).
-system.cpu.execution_unit.mispredicted 4496965 # Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.predicted 5743737 # Number of Branches Incorrectly Predicted
-system.cpu.execution_unit.mispredictPct 43.912663 # Percentage of Incorrect Branches Predicts
-system.cpu.execution_unit.executions 57470360 # Number of Instructions Executed.
-system.cpu.mult_div_unit.multiplies 458258 # Number of Multipy Operations Executed
+system.cpu.regfile_manager.floatRegFileAccesses 8058016 # Total Accesses (Read+Write) to the FP Register File
+system.cpu.regfile_manager.regForwards 38521872 # Number of Registers Read Through Forwarding Logic
+system.cpu.agen_unit.agens 26722393 # Number of Address Generations
+system.cpu.execution_unit.predictedTakenIncorrect 3469296 # Number of Branches Incorrectly Predicted As Taken.
+system.cpu.execution_unit.predictedNotTakenIncorrect 799060 # Number of Branches Incorrectly Predicted As Not Taken).
+system.cpu.execution_unit.mispredicted 4268356 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.predicted 5972346 # Number of Branches Incorrectly Predicted
+system.cpu.execution_unit.mispredictPct 41.680307 # Percentage of Incorrect Branches Predicts
+system.cpu.execution_unit.executions 57404029 # Number of Instructions Executed.
+system.cpu.mult_div_unit.multiplies 458253 # Number of Multipy Operations Executed
system.cpu.mult_div_unit.divides 0 # Number of Divide Operations Executed
system.cpu.contextSwitches 1 # Number of context switches
-system.cpu.threadCycles 83635742 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.threadCycles 82970257 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
-system.cpu.timesIdled 10897 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 7614848 # Number of cycles cpu's stages were not processed
-system.cpu.runCycles 76282591 # Number of cycles cpu stages are processed.
-system.cpu.activity 90.923623 # Percentage of cycles cpu is active
+system.cpu.timesIdled 10685 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 7622365 # Number of cycles cpu's stages were not processed
+system.cpu.runCycles 75607734 # Number of cycles cpu stages are processed.
+system.cpu.activity 90.841817 # Percentage of cycles cpu is active
system.cpu.comLoads 19996198 # Number of Load instructions committed
system.cpu.comStores 6501103 # Number of Store instructions committed
system.cpu.comBranches 10240685 # Number of Branches instructions committed
@@ -265,72 +265,72 @@ system.cpu.committedInsts 91903056 # Nu
system.cpu.committedOps 91903056 # Number of Ops committed (Per-Thread)
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions committed (Per-Thread)
system.cpu.committedInsts_total 91903056 # Number of Instructions committed (Total)
-system.cpu.cpi 0.912891 # CPI: Cycles Per Instruction (Per-Thread)
+system.cpu.cpi 0.905629 # CPI: Cycles Per Instruction (Per-Thread)
system.cpu.smt_cpi nan # CPI: Total SMT-CPI
-system.cpu.cpi_total 0.912891 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.095421 # IPC: Instructions Per Cycle (Per-Thread)
+system.cpu.cpi_total 0.905629 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.104205 # IPC: Instructions Per Cycle (Per-Thread)
system.cpu.smt_ipc nan # IPC: Total SMT-IPC
-system.cpu.ipc_total 1.095421 # IPC: Total IPC of All Threads
-system.cpu.stage0.idleCycles 27675918 # Number of cycles 0 instructions are processed.
-system.cpu.stage0.runCycles 56221521 # Number of cycles 1+ instructions are processed.
-system.cpu.stage0.utilization 67.012202 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage1.idleCycles 34449958 # Number of cycles 0 instructions are processed.
-system.cpu.stage1.runCycles 49447481 # Number of cycles 1+ instructions are processed.
-system.cpu.stage1.utilization 58.938010 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage2.idleCycles 33919397 # Number of cycles 0 instructions are processed.
-system.cpu.stage2.runCycles 49978042 # Number of cycles 1+ instructions are processed.
-system.cpu.stage2.utilization 59.570402 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage3.idleCycles 65867839 # Number of cycles 0 instructions are processed.
-system.cpu.stage3.runCycles 18029600 # Number of cycles 1+ instructions are processed.
-system.cpu.stage3.utilization 21.490048 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage4.idleCycles 29953374 # Number of cycles 0 instructions are processed.
-system.cpu.stage4.runCycles 53944065 # Number of cycles 1+ instructions are processed.
-system.cpu.stage4.utilization 64.297630 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.icache.replacements 8127 # number of replacements
-system.cpu.icache.tagsinuse 1492.667941 # Cycle average of tags in use
-system.cpu.icache.total_refs 10023995 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 10012 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 1001.198062 # Average number of references to valid blocks.
+system.cpu.ipc_total 1.104205 # IPC: Total IPC of All Threads
+system.cpu.stage0.idleCycles 27549736 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.runCycles 55680363 # Number of cycles 1+ instructions are processed.
+system.cpu.stage0.utilization 66.899311 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage1.idleCycles 33978401 # Number of cycles 0 instructions are processed.
+system.cpu.stage1.runCycles 49251698 # Number of cycles 1+ instructions are processed.
+system.cpu.stage1.utilization 59.175345 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage2.idleCycles 33378776 # Number of cycles 0 instructions are processed.
+system.cpu.stage2.runCycles 49851323 # Number of cycles 1+ instructions are processed.
+system.cpu.stage2.utilization 59.895787 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage3.idleCycles 65203595 # Number of cycles 0 instructions are processed.
+system.cpu.stage3.runCycles 18026504 # Number of cycles 1+ instructions are processed.
+system.cpu.stage3.utilization 21.658636 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.idleCycles 29370403 # Number of cycles 0 instructions are processed.
+system.cpu.stage4.runCycles 53859696 # Number of cycles 1+ instructions are processed.
+system.cpu.stage4.utilization 64.711801 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.icache.replacements 7635 # number of replacements
+system.cpu.icache.tagsinuse 1492.730683 # Cycle average of tags in use
+system.cpu.icache.total_refs 9945572 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 9520 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 1044.702941 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1492.667941 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.728842 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.728842 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 10023995 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 10023995 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 10023995 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 10023995 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 10023995 # number of overall hits
-system.cpu.icache.overall_hits::total 10023995 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 11751 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 11751 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 11751 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 11751 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 11751 # number of overall misses
-system.cpu.icache.overall_misses::total 11751 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 259062500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 259062500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 259062500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 259062500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 259062500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 259062500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 10035746 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 10035746 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 10035746 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 10035746 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 10035746 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 10035746 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001171 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.001171 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.001171 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.001171 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.001171 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.001171 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22045.996085 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 22045.996085 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 22045.996085 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 22045.996085 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 22045.996085 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 22045.996085 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 1492.730683 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.728872 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.728872 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 9945572 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 9945572 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 9945572 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 9945572 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 9945572 # number of overall hits
+system.cpu.icache.overall_hits::total 9945572 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 11363 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 11363 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 11363 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 11363 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 11363 # number of overall misses
+system.cpu.icache.overall_misses::total 11363 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 253418000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 253418000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 253418000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 253418000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 253418000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 253418000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 9956935 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 9956935 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 9956935 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 9956935 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 9956935 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 9956935 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001141 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.001141 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.001141 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.001141 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.001141 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.001141 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22302.032914 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 22302.032914 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 22302.032914 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 22302.032914 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 22302.032914 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 22302.032914 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 7 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked
@@ -339,171 +339,63 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs 7
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1739 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 1739 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 1739 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 1739 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 1739 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 1739 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 10012 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 10012 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 10012 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 10012 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 10012 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 10012 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 209799500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 209799500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 209799500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 209799500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 209799500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 209799500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000998 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000998 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000998 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000998 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000998 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000998 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 20954.804235 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 20954.804235 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 20954.804235 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 20954.804235 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 20954.804235 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 20954.804235 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1843 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 1843 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 1843 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 1843 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 1843 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 1843 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 9520 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 9520 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 9520 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 9520 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 9520 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 9520 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 204186500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 204186500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 204186500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 204186500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 204186500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 204186500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000956 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000956 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000956 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 21448.161765 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 21448.161765 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 21448.161765 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 21448.161765 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 21448.161765 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 21448.161765 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 157 # number of replacements
-system.cpu.dcache.tagsinuse 1441.862848 # Cycle average of tags in use
-system.cpu.dcache.total_refs 26488630 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 2223 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 11915.713000 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1441.862848 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.352017 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.352017 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 19995623 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 19995623 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 6493007 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 6493007 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 26488630 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 26488630 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 26488630 # number of overall hits
-system.cpu.dcache.overall_hits::total 26488630 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 575 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 575 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 8096 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 8096 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 8671 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 8671 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 8671 # number of overall misses
-system.cpu.dcache.overall_misses::total 8671 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 28479000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 28479000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 330607000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 330607000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 359086000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 359086000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 359086000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 359086000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 19996198 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 19996198 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 6501103 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 6501103 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 26497301 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 26497301 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 26497301 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 26497301 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000029 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.000029 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001245 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.001245 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.000327 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.000327 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.000327 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.000327 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 49528.695652 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 49528.695652 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 40835.844862 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 40835.844862 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 41412.293853 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 41412.293853 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 41412.293853 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 41412.293853 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 11966 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 828 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 14.451691 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.dcache.fast_writes 0 # number of fast writes performed
-system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 107 # number of writebacks
-system.cpu.dcache.writebacks::total 107 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 100 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 100 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6348 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6348 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 6448 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 6448 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 6448 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 6448 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 475 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 475 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1748 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1748 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2223 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2223 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2223 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2223 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 22783000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 22783000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 82274500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 82274500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 105057500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 105057500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 105057500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 105057500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000024 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000024 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000269 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000269 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.000084 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.000084 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 47964.210526 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 47964.210526 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 47067.791762 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 47067.791762 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 47259.334233 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 47259.334233 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 47259.334233 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 47259.334233 # average overall mshr miss latency
-system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 2190.279989 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 7285 # Total number of references to valid blocks.
+system.cpu.l2cache.tagsinuse 2190.387059 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 6793 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 3282 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.219683 # Average number of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.069775 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 17.844336 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 1821.341583 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 351.094069 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.000545 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.055583 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::writebacks 17.839462 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 1821.429033 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 351.118565 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.000544 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.055586 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.010715 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.066842 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 7218 # number of ReadReq hits
+system.cpu.l2cache.occ_percent::total 0.066845 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 6726 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 53 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 7271 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 6779 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks 107 # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total 107 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 26 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 26 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 7218 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 6726 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 79 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 7297 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 7218 # number of overall hits
+system.cpu.l2cache.demand_hits::total 6805 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 6726 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 79 # number of overall hits
-system.cpu.l2cache.overall_hits::total 7297 # number of overall hits
+system.cpu.l2cache.overall_hits::total 6805 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst 2794 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 422 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total 3216 # number of ReadReq misses
@@ -515,52 +407,52 @@ system.cpu.l2cache.demand_misses::total 4938 # nu
system.cpu.l2cache.overall_misses::cpu.inst 2794 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 2144 # number of overall misses
system.cpu.l2cache.overall_misses::total 4938 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 127295000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21759500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 149054500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 80257000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 80257000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 127295000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 102016500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 229311500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 127295000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 102016500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 229311500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 10012 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 127130500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21966500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 149097000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 79600500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 79600500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 127130500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 101567000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 228697500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 127130500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 101567000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 228697500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 9520 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 475 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 10487 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 9995 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 107 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total 107 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 1748 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 1748 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 10012 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 9520 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 2223 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 12235 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 10012 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 11743 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 9520 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 2223 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 12235 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.279065 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_accesses::total 11743 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.293487 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.888421 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.306665 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.321761 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.985126 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 0.985126 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.279065 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.293487 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 0.964462 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.403596 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.279065 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.420506 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.293487 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.964462 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.403596 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 45560.128848 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 51562.796209 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 46347.792289 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 46606.852497 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 46606.852497 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 45560.128848 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 47582.322761 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 46438.132847 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 45560.128848 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 47582.322761 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 46438.132847 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.420506 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 45501.252684 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52053.317536 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 46361.007463 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 46225.609756 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 46225.609756 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 45501.252684 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 47372.667910 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 46313.791009 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 45501.252684 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 47372.667910 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 46313.791009 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -580,39 +472,147 @@ system.cpu.l2cache.demand_mshr_misses::total 4938
system.cpu.l2cache.overall_mshr_misses::cpu.inst 2794 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 2144 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 4938 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 91926812 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 16443678 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 108370490 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 59040867 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 59040867 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 91926812 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 75484545 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 167411357 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 91926812 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 75484545 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 167411357 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.279065 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 91774816 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 16652177 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 108426993 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 58348895 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 58348895 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 91774816 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 75001072 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 166775888 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 91774816 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 75001072 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 166775888 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.293487 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.888421 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.306665 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.321761 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.985126 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.985126 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.279065 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.293487 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.964462 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.403596 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.279065 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.420506 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.293487 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.964462 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.403596 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32901.507516 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 38966.061611 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33697.291667 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 34286.217770 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 34286.217770 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32901.507516 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 35207.343750 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33902.664439 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32901.507516 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 35207.343750 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33902.664439 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.420506 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32847.106657 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 39460.135071 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33714.861007 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 33884.375726 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 33884.375726 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32847.106657 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 34981.843284 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33773.974889 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32847.106657 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 34981.843284 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33773.974889 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.replacements 157 # number of replacements
+system.cpu.dcache.tagsinuse 1441.892023 # Cycle average of tags in use
+system.cpu.dcache.total_refs 26488629 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 2223 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 11915.712551 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 1441.892023 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.352024 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.352024 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 19995623 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 19995623 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 6493006 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 6493006 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 26488629 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 26488629 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 26488629 # number of overall hits
+system.cpu.dcache.overall_hits::total 26488629 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 575 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 575 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 8097 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 8097 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 8672 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 8672 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 8672 # number of overall misses
+system.cpu.dcache.overall_misses::total 8672 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 28721000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 28721000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 329862500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 329862500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 358583500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 358583500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 358583500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 358583500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 19996198 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 19996198 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 6501103 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 6501103 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 26497301 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 26497301 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 26497301 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 26497301 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000029 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.000029 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001245 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.001245 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000327 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.000327 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000327 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.000327 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 49949.565217 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 49949.565217 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 40738.853897 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 40738.853897 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 41349.573339 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 41349.573339 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 41349.573339 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 41349.573339 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 11994 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 830 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 14.450602 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.writebacks::writebacks 107 # number of writebacks
+system.cpu.dcache.writebacks::total 107 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 100 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 100 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6349 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 6349 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 6449 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 6449 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 6449 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 6449 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 475 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 475 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1748 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1748 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 2223 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2223 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2223 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2223 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 22990000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 22990000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 81618000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 81618000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 104608000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 104608000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 104608000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 104608000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000024 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000024 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000269 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000269 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.000084 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.000084 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 48400 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 48400 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 46692.219680 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 46692.219680 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 47057.130004 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 47057.130004 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 47057.130004 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 47057.130004 # average overall mshr miss latency
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/config.ini b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/config.ini
index 064828e12..231709206 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/config.ini
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/config.ini
@@ -10,6 +10,7 @@ time_sync_spin_threshold=100000000
type=System
children=cpu membus physmem
boot_osflags=a
+clock=1000
init_param=0
kernel=
load_addr_mask=1099511627775
@@ -29,7 +30,7 @@ system_port=system.membus.slave[0]
[system.cpu]
type=DerivO3CPU
-children=dcache dtb fuPool icache interrupts itb l2cache toL2Bus tracer workload
+children=dcache dtb fuPool icache interrupts isa itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
LFSTSize=1024
@@ -77,6 +78,7 @@ iewToFetchDelay=1
iewToRenameDelay=1
instShiftAmt=2
interrupts=system.cpu.interrupts
+isa=system.cpu.isa
issueToExecuteDelay=1
issueWidth=8
itb=system.cpu.itb
@@ -95,7 +97,6 @@ numPhysIntRegs=256
numROBEntries=192
numRobs=1
numThreads=1
-phase=0
predType=tournament
profile=0
progress_interval=0
@@ -129,16 +130,18 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
+clock=500
forward_snoops=true
hash_delay=1
+hit_latency=2
is_top_level=true
-latency=1000
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
+response_latency=2
size=262144
subblock_size=0
system=system
@@ -421,16 +424,18 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
+clock=500
forward_snoops=true
hash_delay=1
+hit_latency=2
is_top_level=true
-latency=1000
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
+response_latency=2
size=131072
subblock_size=0
system=system
@@ -444,6 +449,9 @@ mem_side=system.cpu.toL2Bus.slave[0]
[system.cpu.interrupts]
type=AlphaInterrupts
+[system.cpu.isa]
+type=AlphaISA
+
[system.cpu.itb]
type=AlphaTLB
size=48
@@ -451,22 +459,24 @@ size=48
[system.cpu.l2cache]
type=BaseCache
addr_ranges=0:18446744073709551615
-assoc=2
+assoc=8
block_size=64
+clock=500
forward_snoops=true
hash_delay=1
+hit_latency=20
is_top_level=false
-latency=1000
max_miss_count=0
-mshrs=10
+mshrs=20
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
+response_latency=20
size=2097152
subblock_size=0
system=system
-tgts_per_mshr=5
+tgts_per_mshr=12
trace_addr=0
two_queue=false
write_buffers=8
@@ -476,10 +486,10 @@ mem_side=system.membus.slave[1]
[system.cpu.toL2Bus]
type=CoherentBus
block_size=64
-clock=1000
+clock=500
header_cycles=1
use_default_range=false
-width=8
+width=32
master=system.cpu.l2cache.cpu_side
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side
@@ -489,12 +499,12 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=twolf smred
-cwd=build/ALPHA/tests/fast/long/se/70.twolf/alpha/tru64/o3-timing
+cwd=build/ALPHA/tests/opt/long/se/70.twolf/alpha/tru64/o3-timing
egid=100
env=
errout=cerr
euid=100
-executable=/dist/m5/cpu2000/binaries/alpha/tru64/twolf
+executable=/projects/pd/randd/dist/cpu2000/binaries/alpha/tru64/twolf
gid=100
input=cin
max_stack_size=67108864
@@ -512,18 +522,32 @@ clock=1000
header_cycles=1
use_default_range=false
width=8
-master=system.physmem.port[0]
+master=system.physmem.port
slave=system.system_port system.cpu.l2cache.mem_side
[system.physmem]
-type=SimpleMemory
+type=SimpleDRAM
+addr_mapping=openmap
+banks_per_rank=8
+clock=1000
conf_table_reported=false
-file=
in_addr_map=true
-latency=30000
-latency_var=0
+lines_per_rowbuffer=64
+mem_sched_policy=fcfs
null=false
+page_policy=open
range=0:134217727
+ranks_per_channel=2
+read_buffer_size=32
+tBURST=4000
+tCL=14000
+tRCD=14000
+tREFI=7800000
+tRFC=300000
+tRP=14000
+tWTR=1000
+write_buffer_size=32
+write_thresh_perc=70
zero=false
port=system.membus.master[0]
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/simout b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/simout
index bbfeb5540..4f948ec38 100755
--- a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/simout
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/simout
@@ -1,12 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jul 2 2012 08:30:56
-gem5 started Jul 2 2012 10:49:45
-gem5 executing on zizzer
-command line: build/ALPHA/gem5.fast -d build/ALPHA/tests/fast/long/se/70.twolf/alpha/tru64/o3-timing -re tests/run.py build/ALPHA/tests/fast/long/se/70.twolf/alpha/tru64/o3-timing
-Couldn't unlink build/ALPHA/tests/fast/long/se/70.twolf/alpha/tru64/o3-timing/smred.sav
-Couldn't unlink build/ALPHA/tests/fast/long/se/70.twolf/alpha/tru64/o3-timing/smred.sv2
+gem5 compiled Oct 30 2012 11:02:14
+gem5 started Oct 30 2012 13:23:29
+gem5 executing on u200540-lin
+command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/long/se/70.twolf/alpha/tru64/o3-timing -re tests/run.py build/ALPHA/tests/opt/long/se/70.twolf/alpha/tru64/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
@@ -23,4 +21,4 @@ Authors: Carl Sechen, Bill Swartz
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
-122 123 124 Exiting @ tick 23661066000 because target called exit()
+122 123 124 Exiting @ tick 23378067000 because target called exit()
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
index ef2eb2fe7..91f902e42 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,57 +1,57 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.023714 # Number of seconds simulated
-sim_ticks 23713623000 # Number of ticks simulated
-final_tick 23713623000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.023378 # Number of seconds simulated
+sim_ticks 23378067000 # Number of ticks simulated
+final_tick 23378067000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 202255 # Simulator instruction rate (inst/s)
-host_op_rate 202255 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 56975613 # Simulator tick rate (ticks/s)
-host_mem_usage 222752 # Number of bytes of host memory used
-host_seconds 416.21 # Real time elapsed on the host
+host_inst_rate 166789 # Simulator instruction rate (inst/s)
+host_op_rate 166789 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 46320112 # Simulator tick rate (ticks/s)
+host_mem_usage 219224 # Number of bytes of host memory used
+host_seconds 504.71 # Real time elapsed on the host
sim_insts 84179709 # Number of instructions simulated
sim_ops 84179709 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 196928 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 138560 # Number of bytes read from this memory
-system.physmem.bytes_read::total 335488 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 196928 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 196928 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 3077 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 2165 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 5242 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 8304425 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 5843055 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 14147480 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 8304425 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 8304425 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 8304425 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 5843055 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 14147480 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 5242 # Total number of read requests seen
+system.physmem.bytes_read::cpu.inst 196096 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 138496 # Number of bytes read from this memory
+system.physmem.bytes_read::total 334592 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 196096 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 196096 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 3064 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 2164 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 5228 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 8388033 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 5924185 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 14312218 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 8388033 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 8388033 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 8388033 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 5924185 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 14312218 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 5228 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
-system.physmem.cpureqs 5242 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 335488 # Total number of bytes read from memory
+system.physmem.cpureqs 5228 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 334592 # Total number of bytes read from memory
system.physmem.bytesWritten 0 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 335488 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedRd 334592 # bytesRead derated as per pkt->getSize()
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 370 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::0 367 # Track reads on a per bank basis
system.physmem.perBankRdReqs::1 340 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 254 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 319 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 254 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 253 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 316 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 255 # Track reads on a per bank basis
system.physmem.perBankRdReqs::5 295 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 376 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 404 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 323 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 298 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 277 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 373 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 401 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 320 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 300 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 275 # Track reads on a per bank basis
system.physmem.perBankRdReqs::11 288 # Track reads on a per bank basis
system.physmem.perBankRdReqs::12 326 # Track reads on a per bank basis
system.physmem.perBankRdReqs::13 385 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 380 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 353 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 382 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 352 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
@@ -70,14 +70,14 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 23713517000 # Total gap between requests
+system.physmem.totGap 23377961000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 5242 # Categorize read packet sizes
+system.physmem.readPktSize::6 5228 # Categorize read packet sizes
system.physmem.readPktSize::7 0 # Categorize read packet sizes
system.physmem.readPktSize::8 0 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # categorize write packet sizes
@@ -98,12 +98,12 @@ system.physmem.neitherpktsize::5 0 # ca
system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 3227 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1550 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 352 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 3190 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1567 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 365 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 92 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 19 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 13 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
@@ -164,47 +164,47 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 21552231 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 116524231 # Sum of mem lat for all requests
-system.physmem.totBusLat 20968000 # Total cycles spent in databus access
-system.physmem.totBankLat 74004000 # Total cycles spent in bank access
-system.physmem.avgQLat 4111.45 # Average queueing delay per request
-system.physmem.avgBankLat 14117.51 # Average bank access latency per request
+system.physmem.totQLat 21787213 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 116311213 # Sum of mem lat for all requests
+system.physmem.totBusLat 20912000 # Total cycles spent in databus access
+system.physmem.totBankLat 73612000 # Total cycles spent in bank access
+system.physmem.avgQLat 4167.41 # Average queueing delay per request
+system.physmem.avgBankLat 14080.34 # Average bank access latency per request
system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 22228.96 # Average memory access latency
-system.physmem.avgRdBW 14.15 # Average achieved read bandwidth in MB/s
+system.physmem.avgMemAccLat 22247.75 # Average memory access latency
+system.physmem.avgRdBW 14.31 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 14.15 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedRdBW 14.31 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.09 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 4692 # Number of row buffer hits during reads
+system.physmem.readRowHits 4677 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 89.51 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 89.46 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 4523753.72 # Average gap between requests
+system.physmem.avgGap 4471683.44 # Average gap between requests
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 23220961 # DTB read hits
-system.cpu.dtb.read_misses 199829 # DTB read misses
+system.cpu.dtb.read_hits 23102664 # DTB read hits
+system.cpu.dtb.read_misses 192481 # DTB read misses
system.cpu.dtb.read_acv 2 # DTB read access violations
-system.cpu.dtb.read_accesses 23420790 # DTB read accesses
-system.cpu.dtb.write_hits 7077526 # DTB write hits
-system.cpu.dtb.write_misses 1364 # DTB write misses
-system.cpu.dtb.write_acv 6 # DTB write access violations
-system.cpu.dtb.write_accesses 7078890 # DTB write accesses
-system.cpu.dtb.data_hits 30298487 # DTB hits
-system.cpu.dtb.data_misses 201193 # DTB misses
-system.cpu.dtb.data_acv 8 # DTB access violations
-system.cpu.dtb.data_accesses 30499680 # DTB accesses
-system.cpu.itb.fetch_hits 14949647 # ITB hits
-system.cpu.itb.fetch_misses 105 # ITB misses
+system.cpu.dtb.read_accesses 23295145 # DTB read accesses
+system.cpu.dtb.write_hits 7068005 # DTB write hits
+system.cpu.dtb.write_misses 1092 # DTB write misses
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 7069097 # DTB write accesses
+system.cpu.dtb.data_hits 30170669 # DTB hits
+system.cpu.dtb.data_misses 193573 # DTB misses
+system.cpu.dtb.data_acv 2 # DTB access violations
+system.cpu.dtb.data_accesses 30364242 # DTB accesses
+system.cpu.itb.fetch_hits 14708082 # ITB hits
+system.cpu.itb.fetch_misses 96 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 14949752 # ITB accesses
+system.cpu.itb.fetch_accesses 14708178 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -218,246 +218,245 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 389 # Number of system calls
-system.cpu.numCycles 47427247 # number of cpu cycles simulated
+system.cpu.numCycles 46756135 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 15025642 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 10894363 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 964786 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 8694430 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 7072700 # Number of BTB hits
+system.cpu.BPredUnit.lookups 14833517 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 10762267 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 917019 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 8075874 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 6944735 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 1485982 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 3318 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 15702309 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 128217574 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 15025642 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 8558682 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 22383156 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 4634796 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 5563262 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 84 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 2124 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 19 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 14949647 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 339712 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 47286808 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.711487 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.371391 # Number of instructions fetched each cycle (Total)
+system.cpu.BPredUnit.usedRAS 1466052 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 3147 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 15430530 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 126815242 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 14833517 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 8410787 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 22106787 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 4454905 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 5569972 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 51 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 2009 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 14708082 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 322729 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 46612836 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.720608 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.376239 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 24903652 52.67% 52.67% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 2390695 5.06% 57.72% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 1208579 2.56% 60.28% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 1776118 3.76% 64.03% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 2803213 5.93% 69.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 1173314 2.48% 72.44% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1230561 2.60% 75.04% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 786829 1.66% 76.71% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 11013847 23.29% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 24506049 52.57% 52.57% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 2362426 5.07% 57.64% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 1191299 2.56% 60.20% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 1739407 3.73% 63.93% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 2752944 5.91% 69.84% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 1147923 2.46% 72.30% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 1216668 2.61% 74.91% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 768362 1.65% 76.56% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 10927758 23.44% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 47286808 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.316815 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.703458 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 17546675 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 4261865 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 20763738 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 1090514 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 3624016 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 2545492 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 12249 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 125138336 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 32050 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 3624016 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 18714540 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 973231 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 8290 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 20663986 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 3302745 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 122153228 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 68 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 400521 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 2428440 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 89689212 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 158636809 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 148888433 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 9748376 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 46612836 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.317253 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.712270 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 17256308 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 4263506 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 20503237 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 1097959 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 3491826 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 2511850 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 12028 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 123858190 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 32546 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 3491826 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 18399179 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 964925 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 7287 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 20435541 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 3314078 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 121046582 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 48 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 399182 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 2434828 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 88894409 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 157311905 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 147648223 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 9663682 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 68427361 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 21261851 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 999 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 1008 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 8748966 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 25553670 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 8298282 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 2624329 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 917691 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 106148372 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 2425 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 96973982 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 186832 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 21507239 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 16151719 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 2036 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 47286808 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.050762 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.875057 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 20467048 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 739 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 732 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 8795383 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 25343096 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 8237940 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 2594464 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 920924 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 105370947 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 1446 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 96530679 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 178191 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 20721356 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 15565520 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1057 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 46612836 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.070903 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.875751 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 12523872 26.48% 26.48% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 9450826 19.99% 46.47% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 8468072 17.91% 64.38% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 6321623 13.37% 77.75% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4941695 10.45% 88.20% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2845109 6.02% 94.21% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 1728871 3.66% 97.87% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 797328 1.69% 99.56% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 209412 0.44% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 12074665 25.90% 25.90% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 9351108 20.06% 45.97% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 8402793 18.03% 63.99% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 6288710 13.49% 77.48% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4905546 10.52% 88.01% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2859533 6.13% 94.14% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 1729691 3.71% 97.85% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 796460 1.71% 99.56% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 204330 0.44% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 47286808 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 46612836 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 189731 12.08% 12.08% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 12.08% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 12.08% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 196 0.01% 12.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 12.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 7230 0.46% 12.55% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 5874 0.37% 12.92% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 843349 53.68% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 66.60% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 445490 28.35% 94.95% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 79325 5.05% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 190047 12.12% 12.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 12.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 12.12% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 203 0.01% 12.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 12.13% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 7055 0.45% 12.58% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 5882 0.38% 12.95% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 842974 53.75% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 66.70% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 444058 28.31% 95.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 78249 4.99% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 7 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 58981330 60.82% 60.82% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 480636 0.50% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 58717725 60.83% 60.83% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 479593 0.50% 61.32% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2802326 2.89% 64.21% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 115452 0.12% 64.33% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 2386635 2.46% 66.79% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 311394 0.32% 67.11% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 759833 0.78% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 319 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.89% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 23966232 24.71% 92.61% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 7169818 7.39% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2796739 2.90% 64.22% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 115257 0.12% 64.34% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 2386885 2.47% 66.81% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 311006 0.32% 67.14% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 760000 0.79% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 319 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.92% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 23812199 24.67% 92.59% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 7150949 7.41% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 96973982 # Type of FU issued
-system.cpu.iq.rate 2.044689 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 1571195 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.016202 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 227861218 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 118862045 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 87356059 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 15131581 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 8830751 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 7068549 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 90549768 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 7995402 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1518620 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 96530679 # Type of FU issued
+system.cpu.iq.rate 2.064556 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 1568468 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.016248 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 226318050 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 117401953 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 87051166 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 15102803 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 8726703 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 7059295 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 90117667 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 7981473 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1519109 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 5557472 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 19450 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 34891 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1797179 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 5346898 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 18469 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 35032 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1736837 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 10488 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 1489 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 10557 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 1512 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 3624016 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 135468 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 17609 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 116444859 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 396288 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 25553670 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 8298282 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 2425 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 3185 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 28 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 34891 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 568741 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 508698 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1077439 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 95679677 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 23421457 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1294305 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 3491826 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 132020 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 18316 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 115597875 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 364987 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 25343096 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 8237940 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 1446 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 3142 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 30 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 35032 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 529110 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 494336 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 1023446 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 95309066 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 23295605 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1221613 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 10294062 # number of nop insts executed
-system.cpu.iew.exec_refs 30500537 # number of memory reference insts executed
-system.cpu.iew.exec_branches 12076025 # Number of branches executed
-system.cpu.iew.exec_stores 7079080 # Number of stores executed
-system.cpu.iew.exec_rate 2.017399 # Inst execution rate
-system.cpu.iew.wb_sent 94965900 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 94424608 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 64613443 # num instructions producing a value
-system.cpu.iew.wb_consumers 89987902 # num instructions consuming a value
+system.cpu.iew.exec_nop 10225482 # number of nop insts executed
+system.cpu.iew.exec_refs 30364899 # number of memory reference insts executed
+system.cpu.iew.exec_branches 12021435 # Number of branches executed
+system.cpu.iew.exec_stores 7069294 # Number of stores executed
+system.cpu.iew.exec_rate 2.038429 # Inst execution rate
+system.cpu.iew.wb_sent 94627849 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 94110461 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 64468484 # num instructions producing a value
+system.cpu.iew.wb_consumers 89853069 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.990936 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.718024 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.012794 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.717488 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 24543105 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 23695922 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 389 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 952948 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 43662792 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.104837 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.733240 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 905358 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 43121010 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.131283 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.747044 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 17112386 39.19% 39.19% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 9977533 22.85% 62.04% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 4511330 10.33% 72.38% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 2294197 5.25% 77.63% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1617378 3.70% 81.33% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1129034 2.59% 83.92% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 721116 1.65% 85.57% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 819651 1.88% 87.45% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5480167 12.55% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 16684738 38.69% 38.69% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 9903892 22.97% 61.66% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 4485087 10.40% 72.06% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 2259914 5.24% 77.30% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1605498 3.72% 81.03% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1123100 2.60% 83.63% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 719913 1.67% 85.30% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 818667 1.90% 87.20% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5520201 12.80% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 43662792 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 43121010 # Number of insts commited each cycle
system.cpu.commit.committedInsts 91903055 # Number of instructions committed
system.cpu.commit.committedOps 91903055 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -468,372 +467,372 @@ system.cpu.commit.branches 10240685 # Nu
system.cpu.commit.fp_insts 6862061 # Number of committed floating point instructions.
system.cpu.commit.int_insts 79581076 # Number of committed integer instructions.
system.cpu.commit.function_calls 1029620 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 5480167 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 5520201 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 154627745 # The number of ROB reads
-system.cpu.rob.rob_writes 236540658 # The number of ROB writes
-system.cpu.timesIdled 5097 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 140439 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 153198746 # The number of ROB reads
+system.cpu.rob.rob_writes 234713539 # The number of ROB writes
+system.cpu.timesIdled 5103 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 143299 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 84179709 # Number of Instructions Simulated
system.cpu.committedOps 84179709 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 84179709 # Number of Instructions Simulated
-system.cpu.cpi 0.563405 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.563405 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.774923 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.774923 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 129451321 # number of integer regfile reads
-system.cpu.int_regfile_writes 70766811 # number of integer regfile writes
-system.cpu.fp_regfile_reads 6191777 # number of floating regfile reads
-system.cpu.fp_regfile_writes 6050030 # number of floating regfile writes
-system.cpu.misc_regfile_reads 714415 # number of misc regfile reads
+system.cpu.cpi 0.555432 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.555432 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.800399 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.800399 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 129015669 # number of integer regfile reads
+system.cpu.int_regfile_writes 70499119 # number of integer regfile writes
+system.cpu.fp_regfile_reads 6185969 # number of floating regfile reads
+system.cpu.fp_regfile_writes 6040722 # number of floating regfile writes
+system.cpu.misc_regfile_reads 714490 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.icache.replacements 10208 # number of replacements
-system.cpu.icache.tagsinuse 1605.593166 # Cycle average of tags in use
-system.cpu.icache.total_refs 14934718 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 12146 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 1229.599704 # Average number of references to valid blocks.
+system.cpu.icache.replacements 9535 # number of replacements
+system.cpu.icache.tagsinuse 1597.711655 # Cycle average of tags in use
+system.cpu.icache.total_refs 14694095 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 11468 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 1281.312783 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1605.593166 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.783981 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.783981 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 14934718 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 14934718 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 14934718 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 14934718 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 14934718 # number of overall hits
-system.cpu.icache.overall_hits::total 14934718 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 14928 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 14928 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 14928 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 14928 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 14928 # number of overall misses
-system.cpu.icache.overall_misses::total 14928 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 320401000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 320401000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 320401000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 320401000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 320401000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 320401000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 14949646 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 14949646 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 14949646 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 14949646 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 14949646 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 14949646 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000999 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000999 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000999 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000999 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000999 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000999 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 21463.089496 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 21463.089496 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 21463.089496 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 21463.089496 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 21463.089496 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 21463.089496 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 207 # number of cycles access was blocked
+system.cpu.icache.occ_blocks::cpu.inst 1597.711655 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.780133 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.780133 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 14694095 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 14694095 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 14694095 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 14694095 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 14694095 # number of overall hits
+system.cpu.icache.overall_hits::total 14694095 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 13987 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 13987 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 13987 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 13987 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 13987 # number of overall misses
+system.cpu.icache.overall_misses::total 13987 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 308160500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 308160500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 308160500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 308160500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 308160500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 308160500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 14708082 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 14708082 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 14708082 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 14708082 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 14708082 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 14708082 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000951 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000951 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000951 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000951 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000951 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000951 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22031.922499 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 22031.922499 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 22031.922499 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 22031.922499 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 22031.922499 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 22031.922499 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 97 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 5 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 41.400000 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 19.400000 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2782 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 2782 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 2782 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 2782 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 2782 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 2782 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 12146 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 12146 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 12146 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 12146 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 12146 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 12146 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 242268500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 242268500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 242268500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 242268500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 242268500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 242268500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000812 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000812 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000812 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000812 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000812 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000812 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 19946.360942 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 19946.360942 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 19946.360942 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 19946.360942 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 19946.360942 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 19946.360942 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2519 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 2519 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 2519 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 2519 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 2519 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 2519 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 11468 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 11468 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 11468 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 11468 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 11468 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 11468 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 234957500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 234957500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 234957500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 234957500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 234957500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 234957500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000780 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000780 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000780 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000780 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000780 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000780 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 20488.097314 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 20488.097314 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 20488.097314 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 20488.097314 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 20488.097314 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 20488.097314 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 158 # number of replacements
-system.cpu.dcache.tagsinuse 1458.435251 # Cycle average of tags in use
-system.cpu.dcache.total_refs 28182735 # Total number of references to valid blocks.
+system.cpu.l2cache.replacements 0 # number of replacements
+system.cpu.l2cache.tagsinuse 2411.634709 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 8474 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 3589 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.361103 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::writebacks 17.671111 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 2014.246310 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 379.717288 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.000539 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.061470 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.011588 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.073597 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 8404 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 55 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 8459 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 109 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 109 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 26 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 26 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 8404 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 81 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 8485 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 8404 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 81 # number of overall hits
+system.cpu.l2cache.overall_hits::total 8485 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 3064 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 458 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 3522 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 1706 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 1706 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 3064 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 2164 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 5228 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 3064 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 2164 # number of overall misses
+system.cpu.l2cache.overall_misses::total 5228 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 139445500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 25445000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 164890500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 80526000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 80526000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 139445500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 105971000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 245416500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 139445500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 105971000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 245416500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 11468 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 513 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 11981 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 109 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 109 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1732 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1732 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 11468 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2245 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 13713 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 11468 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2245 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 13713 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.267178 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.892788 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.293965 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.984988 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.984988 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.267178 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.963920 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.381244 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.267178 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.963920 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.381244 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 45510.933420 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55556.768559 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 46817.291312 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 47201.641266 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 47201.641266 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 45510.933420 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 48969.963031 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 46942.712318 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 45510.933420 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 48969.963031 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 46942.712318 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.fast_writes 0 # number of fast writes performed
+system.cpu.l2cache.cache_copies 0 # number of cache copies performed
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3064 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 458 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 3522 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1706 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1706 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 3064 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 2164 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 5228 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 3064 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 2164 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 5228 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 100817136 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 19709120 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 120526256 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 59472062 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 59472062 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 100817136 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 79181182 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 179998318 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 100817136 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 79181182 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 179998318 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.267178 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.892788 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.293965 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.984988 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.984988 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.267178 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.963920 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.381244 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.267178 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.963920 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.381244 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32903.765013 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43033.013100 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 34220.969903 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 34860.528722 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 34860.528722 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32903.765013 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 36590.195009 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34429.670620 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32903.765013 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 36590.195009 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34429.670620 # average overall mshr miss latency
+system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.replacements 159 # number of replacements
+system.cpu.dcache.tagsinuse 1458.941648 # Cycle average of tags in use
+system.cpu.dcache.total_refs 28063904 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 2245 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 12553.556793 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 12500.625390 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1458.435251 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.356063 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.356063 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 21689327 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 21689327 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 6492999 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 6492999 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 409 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 409 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 28182326 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 28182326 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 28182326 # number of overall hits
-system.cpu.dcache.overall_hits::total 28182326 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1019 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1019 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 8104 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 8104 # number of WriteReq misses
+system.cpu.dcache.occ_blocks::cpu.data 1458.941648 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.356187 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.356187 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 21570663 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 21570663 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 6493007 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 6493007 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 234 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 234 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 28063670 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 28063670 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 28063670 # number of overall hits
+system.cpu.dcache.overall_hits::total 28063670 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 977 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 977 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 8096 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 8096 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 9123 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 9123 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 9123 # number of overall misses
-system.cpu.dcache.overall_misses::total 9123 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 44496500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 44496500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 347386146 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 347386146 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses::cpu.data 9073 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9073 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9073 # number of overall misses
+system.cpu.dcache.overall_misses::total 9073 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 44122000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 44122000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 343188654 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 343188654 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 72000 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total 72000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 391882646 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 391882646 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 391882646 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 391882646 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 21690346 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 21690346 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency::cpu.data 387310654 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 387310654 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 387310654 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 387310654 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 21571640 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 21571640 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 6501103 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 6501103 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 410 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 410 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 28191449 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 28191449 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 28191449 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 28191449 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000047 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.000047 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001247 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.001247 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.002439 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.002439 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.000324 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.000324 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.000324 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.000324 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 43666.830226 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 43666.830226 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 42866.010118 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 42866.010118 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 235 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 235 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 28072743 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 28072743 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 28072743 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 28072743 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000045 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.000045 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001245 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.001245 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.004255 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.004255 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000323 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.000323 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000323 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.000323 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 45160.696008 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 45160.696008 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 42389.902915 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 42389.902915 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 72000 # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 72000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 42955.458292 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 42955.458292 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 42955.458292 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 42955.458292 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 11029 # number of cycles access was blocked
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 42688.267828 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 42688.267828 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 42688.267828 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 42688.267828 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 10592 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 474 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 468 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 23.267932 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.632479 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 108 # number of writebacks
-system.cpu.dcache.writebacks::total 108 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 508 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 508 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6371 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6371 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 6879 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 6879 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 6879 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 6879 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 511 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 511 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1733 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1733 # number of WriteReq MSHR misses
+system.cpu.dcache.writebacks::writebacks 109 # number of writebacks
+system.cpu.dcache.writebacks::total 109 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 465 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 465 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6364 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 6364 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 6829 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 6829 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 6829 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 6829 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 512 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 512 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1732 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1732 # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 1 # number of LoadLockedReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::total 1 # number of LoadLockedReq MSHR misses
system.cpu.dcache.demand_mshr_misses::cpu.data 2244 # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses::total 2244 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 2244 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 2244 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 26251500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 26251500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 83394995 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 83394995 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 26453500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 26453500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 82660498 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 82660498 # number of WriteReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 70000 # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 70000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 109646495 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 109646495 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 109646495 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 109646495 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 109113998 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 109113998 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 109113998 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 109113998 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000024 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000267 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000267 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.002439 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.002439 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000266 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000266 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.004255 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.004255 # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000080 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total 0.000080 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000080 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000080 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 51372.798434 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 51372.798434 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 48121.751298 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 48121.751298 # average WriteReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 51666.992188 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 51666.992188 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 47725.460739 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 47725.460739 # average WriteReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 70000 # average LoadLockedReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 70000 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 48862.074421 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 48862.074421 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 48862.074421 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 48862.074421 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 48624.776292 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 48624.776292 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 48624.776292 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 48624.776292 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 2419.268456 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 9138 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 3601 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.537628 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 17.697198 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 2024.332365 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 377.238893 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.000540 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.061778 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.011512 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.073830 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 9069 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 54 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 9123 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 108 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 108 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 26 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 26 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 9069 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 80 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 9149 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 9069 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 80 # number of overall hits
-system.cpu.l2cache.overall_hits::total 9149 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 3077 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 458 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 3535 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 1707 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 1707 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 3077 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 2165 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 5242 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 3077 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 2165 # number of overall misses
-system.cpu.l2cache.overall_misses::total 5242 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 139425500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 25252500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 164678000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 81258000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 81258000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 139425500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 106510500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 245936000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 139425500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 106510500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 245936000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 12146 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 512 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 12658 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 108 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 108 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1733 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1733 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 12146 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2245 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 14391 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 12146 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2245 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 14391 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.253334 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.894531 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.279270 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.984997 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.984997 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.253334 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.964365 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.364255 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.253334 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.964365 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.364255 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 45312.154696 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55136.462882 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 46585.007072 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 47602.811951 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 47602.811951 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 45312.154696 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 49196.535797 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 46916.444105 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 45312.154696 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 49196.535797 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 46916.444105 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.l2cache.fast_writes 0 # number of fast writes performed
-system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3077 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 458 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 3535 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1707 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1707 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 3077 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 2165 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 5242 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 3077 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 2165 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 5242 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 100633163 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 19510628 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 120143791 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 60209566 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 60209566 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 100633163 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 79720194 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 180353357 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 100633163 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 79720194 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 180353357 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.253334 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.894531 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.279270 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.984997 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.984997 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.253334 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.964365 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.364255 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.253334 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.964365 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.364255 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32704.960351 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42599.624454 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33986.928147 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 35272.153486 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 35272.153486 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32704.960351 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 36822.260508 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34405.447730 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32704.960351 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 36822.260508 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34405.447730 # average overall mshr miss latency
-system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/arm/linux/o3-timing/config.ini b/tests/long/se/70.twolf/ref/arm/linux/o3-timing/config.ini
index 6abd7ca4a..27e85dd46 100644
--- a/tests/long/se/70.twolf/ref/arm/linux/o3-timing/config.ini
+++ b/tests/long/se/70.twolf/ref/arm/linux/o3-timing/config.ini
@@ -10,7 +10,7 @@ time_sync_spin_threshold=100000000
type=System
children=cpu membus physmem
boot_osflags=a
-clock=1
+clock=1000
init_param=0
kernel=
load_addr_mask=1099511627775
@@ -30,7 +30,7 @@ system_port=system.membus.slave[0]
[system.cpu]
type=DerivO3CPU
-children=dcache dtb fuPool icache interrupts itb l2cache toL2Bus tracer workload
+children=dcache dtb fuPool icache interrupts isa itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
LFSTSize=1024
@@ -78,6 +78,7 @@ iewToFetchDelay=1
iewToRenameDelay=1
instShiftAmt=2
interrupts=system.cpu.interrupts
+isa=system.cpu.isa
issueToExecuteDelay=1
issueWidth=8
itb=system.cpu.itb
@@ -129,18 +130,18 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=1000
+hit_latency=2
is_top_level=true
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=1000
+response_latency=2
size=262144
subblock_size=0
system=system
@@ -159,7 +160,7 @@ walker=system.cpu.dtb.walker
[system.cpu.dtb.walker]
type=ArmTableWalker
-clock=1
+clock=500
num_squash_per_cycle=2
sys=system
port=system.cpu.toL2Bus.slave[3]
@@ -432,18 +433,18 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=1000
+hit_latency=2
is_top_level=true
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=1000
+response_latency=2
size=131072
subblock_size=0
system=system
@@ -457,6 +458,23 @@ mem_side=system.cpu.toL2Bus.slave[0]
[system.cpu.interrupts]
type=ArmInterrupts
+[system.cpu.isa]
+type=ArmISA
+fpsid=1090793632
+id_isar0=34607377
+id_isar1=34677009
+id_isar2=555950401
+id_isar3=17899825
+id_isar4=268501314
+id_isar5=0
+id_mmfr0=3
+id_mmfr1=0
+id_mmfr2=19070976
+id_mmfr3=4027589137
+id_pfr0=49
+id_pfr1=1
+midr=890224640
+
[system.cpu.itb]
type=ArmTLB
children=walker
@@ -465,7 +483,7 @@ walker=system.cpu.itb.walker
[system.cpu.itb.walker]
type=ArmTableWalker
-clock=1
+clock=500
num_squash_per_cycle=2
sys=system
port=system.cpu.toL2Bus.slave[2]
@@ -473,24 +491,24 @@ port=system.cpu.toL2Bus.slave[2]
[system.cpu.l2cache]
type=BaseCache
addr_ranges=0:18446744073709551615
-assoc=2
+assoc=8
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
-hit_latency=1000
+hit_latency=20
is_top_level=false
max_miss_count=0
-mshrs=10
+mshrs=20
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
-response_latency=1000
+response_latency=20
size=2097152
subblock_size=0
system=system
-tgts_per_mshr=5
+tgts_per_mshr=12
trace_addr=0
two_queue=false
write_buffers=8
@@ -500,10 +518,10 @@ mem_side=system.membus.slave[1]
[system.cpu.toL2Bus]
type=CoherentBus
block_size=64
-clock=1000
+clock=500
header_cycles=1
use_default_range=false
-width=8
+width=32
master=system.cpu.l2cache.cpu_side
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port
@@ -540,15 +558,28 @@ master=system.physmem.port
slave=system.system_port system.cpu.l2cache.mem_side
[system.physmem]
-type=SimpleMemory
-bandwidth=73.000000
-clock=1
+type=SimpleDRAM
+addr_mapping=openmap
+banks_per_rank=8
+clock=1000
conf_table_reported=false
in_addr_map=true
-latency=30000
-latency_var=0
+lines_per_rowbuffer=64
+mem_sched_policy=fcfs
null=false
+page_policy=open
range=0:134217727
+ranks_per_channel=2
+read_buffer_size=32
+tBURST=4000
+tCL=14000
+tRCD=14000
+tREFI=7800000
+tRFC=300000
+tRP=14000
+tWTR=1000
+write_buffer_size=32
+write_thresh_perc=70
zero=false
port=system.membus.master[0]
diff --git a/tests/long/se/70.twolf/ref/arm/linux/o3-timing/simout b/tests/long/se/70.twolf/ref/arm/linux/o3-timing/simout
index b01ca9643..df8c6714b 100755
--- a/tests/long/se/70.twolf/ref/arm/linux/o3-timing/simout
+++ b/tests/long/se/70.twolf/ref/arm/linux/o3-timing/simout
@@ -1,12 +1,10 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Sep 21 2012 11:19:00
-gem5 started Sep 21 2012 13:57:03
+gem5 compiled Oct 30 2012 11:20:14
+gem5 started Oct 30 2012 20:48:26
gem5 executing on u200540-lin
command line: build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/70.twolf/arm/linux/o3-timing -re tests/run.py build/ARM/tests/opt/long/se/70.twolf/arm/linux/o3-timing
-Couldn't unlink build/ARM/tests/opt/long/se/70.twolf/arm/linux/o3-timing/smred.sav
-Couldn't unlink build/ARM/tests/opt/long/se/70.twolf/arm/linux/o3-timing/smred.sv2
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
@@ -23,4 +21,4 @@ info: Increasing stack size by one page.
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
-122 123 124 Exiting @ tick 76020082000 because target called exit()
+122 123 124 Exiting @ tick 74245032000 because target called exit()
diff --git a/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt
index 3d59bfc93..341764510 100644
--- a/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt
@@ -1,57 +1,57 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.075963 # Number of seconds simulated
-sim_ticks 75962996000 # Number of ticks simulated
-final_tick 75962996000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.074245 # Number of seconds simulated
+sim_ticks 74245032000 # Number of ticks simulated
+final_tick 74245032000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 82470 # Simulator instruction rate (inst/s)
-host_op_rate 90296 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 36352186 # Simulator tick rate (ticks/s)
-host_mem_usage 236740 # Number of bytes of host memory used
-host_seconds 2089.64 # Real time elapsed on the host
-sim_insts 172333241 # Number of instructions simulated
-sim_ops 188686723 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 132736 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 112192 # Number of bytes read from this memory
-system.physmem.bytes_read::total 244928 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 132736 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 132736 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 2074 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1753 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 3827 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1747377 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 1476930 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 3224307 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1747377 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1747377 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1747377 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 1476930 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 3224307 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 3828 # Total number of read requests seen
+host_inst_rate 109443 # Simulator instruction rate (inst/s)
+host_op_rate 119829 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 47150577 # Simulator tick rate (ticks/s)
+host_mem_usage 234068 # Number of bytes of host memory used
+host_seconds 1574.64 # Real time elapsed on the host
+sim_insts 172333441 # Number of instructions simulated
+sim_ops 188686923 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::cpu.inst 131008 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 111680 # Number of bytes read from this memory
+system.physmem.bytes_read::total 242688 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 131008 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 131008 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 2047 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1745 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 3792 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1764536 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1504208 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 3268744 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1764536 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1764536 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1764536 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 1504208 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 3268744 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 3793 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
-system.physmem.cpureqs 3829 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 244928 # Total number of bytes read from memory
+system.physmem.cpureqs 3795 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 242688 # Total number of bytes read from memory
system.physmem.bytesWritten 0 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 244928 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedRd 242688 # bytesRead derated as per pkt->getSize()
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
-system.physmem.neitherReadNorWrite 1 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 320 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 234 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 192 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 240 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 228 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 194 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 224 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 284 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 247 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 249 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 248 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 263 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 249 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 236 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 182 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 238 # Track reads on a per bank basis
+system.physmem.neitherReadNorWrite 2 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 319 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 231 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 191 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 236 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 227 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 193 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 221 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 282 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 242 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 247 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 247 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 259 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 248 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 234 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 179 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 237 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
@@ -70,14 +70,14 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 75962976500 # Total gap between requests
+system.physmem.totGap 74245012500 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 3828 # Categorize read packet sizes
+system.physmem.readPktSize::6 3793 # Categorize read packet sizes
system.physmem.readPktSize::7 0 # Categorize read packet sizes
system.physmem.readPktSize::8 0 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # categorize write packet sizes
@@ -95,15 +95,15 @@ system.physmem.neitherpktsize::2 0 # ca
system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::6 1 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 2 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 2829 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 799 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 151 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 40 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 2791 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 811 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 147 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 38 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
@@ -164,27 +164,27 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 15909310 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 90413310 # Sum of mem lat for all requests
-system.physmem.totBusLat 15312000 # Total cycles spent in databus access
-system.physmem.totBankLat 59192000 # Total cycles spent in bank access
-system.physmem.avgQLat 4156.04 # Average queueing delay per request
-system.physmem.avgBankLat 15462.90 # Average bank access latency per request
+system.physmem.totQLat 12366785 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 86366785 # Sum of mem lat for all requests
+system.physmem.totBusLat 15172000 # Total cycles spent in databus access
+system.physmem.totBankLat 58828000 # Total cycles spent in bank access
+system.physmem.avgQLat 3260.42 # Average queueing delay per request
+system.physmem.avgBankLat 15509.62 # Average bank access latency per request
system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 23618.94 # Average memory access latency
-system.physmem.avgRdBW 3.22 # Average achieved read bandwidth in MB/s
+system.physmem.avgMemAccLat 22770.05 # Average memory access latency
+system.physmem.avgRdBW 3.27 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 3.22 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedRdBW 3.27 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.02 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 3324 # Number of row buffer hits during reads
+system.physmem.readRowHits 3295 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 86.83 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 86.87 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 19844037.75 # Average gap between requests
+system.physmem.avgGap 19574218.96 # Average gap between requests
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -228,647 +228,645 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 400 # Number of system calls
-system.cpu.numCycles 151925993 # number of cpu cycles simulated
+system.cpu.numCycles 148490065 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 96812188 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 76032236 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 6553809 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 46446152 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 44209779 # Number of BTB hits
+system.cpu.BPredUnit.lookups 94824011 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 74811084 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 6283419 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 44691419 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 43068728 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 4476893 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 89558 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 40612935 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 388214882 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 96812188 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 48686672 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 82228989 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 28431080 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 7111966 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 46 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 9226 # Number of stall cycles due to pending traps
+system.cpu.BPredUnit.usedRAS 4355687 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 88461 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 39671704 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 380334125 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 94824011 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 47424415 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 80393373 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 27296286 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 7321256 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 12 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 4918 # Number of stall cycles due to pending traps
system.cpu.fetch.PendingQuiesceStallCycles 1 # Number of stall cycles due to pending quiesce instructions
-system.cpu.fetch.IcacheWaitRetryStallCycles 57 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 37654254 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 1887415 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 151824267 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.799061 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.153208 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.IcacheWaitRetryStallCycles 51 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 36859860 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 1828379 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 148388373 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.800016 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.152801 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 69765849 45.95% 45.95% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 5500538 3.62% 49.57% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 10700560 7.05% 56.62% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 10437997 6.88% 63.50% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 8786758 5.79% 69.29% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 6834684 4.50% 73.79% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 6296298 4.15% 77.93% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 8361211 5.51% 83.44% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 25140372 16.56% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 68164460 45.94% 45.94% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 5263921 3.55% 49.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 10532073 7.10% 56.58% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 10289171 6.93% 63.52% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 8658719 5.84% 69.35% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 6556174 4.42% 73.77% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 6250200 4.21% 77.98% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 8011886 5.40% 83.38% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 24661769 16.62% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 151824267 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.637233 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.555289 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 46639472 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 5819765 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 76543741 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 1113557 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 21707732 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 14816289 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 162918 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 401266810 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 729123 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 21707732 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 52145776 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 716376 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 699385 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 72090483 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 4464515 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 378976726 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 19 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 316631 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 3575950 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 15 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 642441440 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 1614452334 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 1596874036 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 17578298 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 298092491 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 344348949 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 33473 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 33471 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 12628265 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 43987484 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 16888261 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 5791013 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 3746055 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 334831031 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 55567 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 252811108 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 890392 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 144974552 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 373956822 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 4307 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 151824267 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.665156 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.759693 # Number of insts issued each cycle
+system.cpu.fetch.rateDist::total 148388373 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.638588 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.561344 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 45525708 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 5988328 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 74834240 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 1196373 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 20843724 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 14343881 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 164426 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 392938907 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 736414 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 20843724 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 50922630 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 727420 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 699991 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 70572280 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 4622328 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 371457492 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 22 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 340569 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 3661423 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 29 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 631852668 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 1582346867 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 1565037376 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 17309491 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 298092811 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 333759857 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 32532 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 32528 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 13064863 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 43027461 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 16443523 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 5668310 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 3691413 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 329308816 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 54643 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 249531465 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 795533 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 139603170 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 362284552 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 3343 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 148388373 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.681611 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.761108 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 58367016 38.44% 38.44% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 23007793 15.15% 53.60% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 25146514 16.56% 70.16% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 20482198 13.49% 83.65% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 12879503 8.48% 92.13% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 6581643 4.34% 96.47% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 4062886 2.68% 99.15% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 1113562 0.73% 99.88% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 183152 0.12% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 56153945 37.84% 37.84% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 22688522 15.29% 53.13% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 24821947 16.73% 69.86% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 20330759 13.70% 83.56% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 12554169 8.46% 92.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 6514357 4.39% 96.41% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 4035019 2.72% 99.13% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 1109043 0.75% 99.88% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 180612 0.12% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 151824267 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 148388373 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 966665 37.55% 37.55% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 5596 0.22% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 94 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 37.77% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 27 0.00% 37.78% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 37.78% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 37.78% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 37.78% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1198357 46.55% 84.33% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 403391 15.67% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 962652 38.43% 38.43% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 5596 0.22% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 38.65% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 100 0.00% 38.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 38.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 38.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 38.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 38.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 50 0.00% 38.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 38.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 38.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 38.66% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1162967 46.43% 85.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 373557 14.91% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 197328873 78.05% 78.05% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 995382 0.39% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 78.45% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 33194 0.01% 78.46% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 78.46% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 163810 0.06% 78.53% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 255234 0.10% 78.63% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 76440 0.03% 78.66% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 467356 0.18% 78.84% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 206283 0.08% 78.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 71857 0.03% 78.95% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 320 0.00% 78.95% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 39021114 15.43% 94.39% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 14191245 5.61% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 194943196 78.12% 78.12% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 980225 0.39% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 33090 0.01% 78.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 78.53% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 164479 0.07% 78.60% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 254525 0.10% 78.70% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 76418 0.03% 78.73% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 465710 0.19% 78.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 206458 0.08% 79.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 71854 0.03% 79.03% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 321 0.00% 79.03% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 38372441 15.38% 94.40% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 13962748 5.60% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 252811108 # Type of FU issued
-system.cpu.iq.rate 1.664041 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2574130 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.010182 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 657138452 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 477635375 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 240576408 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 3772553 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 2244745 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 1851453 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 253490963 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 1894275 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 2028433 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 249531465 # Type of FU issued
+system.cpu.iq.rate 1.680459 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 2504922 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.010039 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 647013011 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 466795184 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 237947786 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 3738747 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 2189794 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 1841578 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 250160112 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 1876275 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 2013222 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 14131956 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 16953 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 19730 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 4237583 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 13171893 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 11381 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 18785 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 3792805 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 4 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 84 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 14 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 96 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 21707732 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 16237 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 835 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 334904365 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 834808 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 43987484 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 16888261 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 33011 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 182 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 269 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 19730 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 4101344 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 3925912 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 8027256 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 245818022 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 37400003 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 6993086 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 20843724 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 17321 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 891 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 329380427 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 786985 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 43027461 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 16443523 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 32104 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 209 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 288 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 18785 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 3890771 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 3762289 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 7653060 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 243027736 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 36864796 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 6503729 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 17767 # number of nop insts executed
-system.cpu.iew.exec_refs 51208402 # number of memory reference insts executed
-system.cpu.iew.exec_branches 54033495 # Number of branches executed
-system.cpu.iew.exec_stores 13808399 # Number of stores executed
-system.cpu.iew.exec_rate 1.618012 # Inst execution rate
-system.cpu.iew.wb_sent 243559168 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 242427861 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 150062323 # num instructions producing a value
-system.cpu.iew.wb_consumers 269174598 # num instructions consuming a value
+system.cpu.iew.exec_nop 16968 # number of nop insts executed
+system.cpu.iew.exec_refs 50523279 # number of memory reference insts executed
+system.cpu.iew.exec_branches 53444477 # Number of branches executed
+system.cpu.iew.exec_stores 13658483 # Number of stores executed
+system.cpu.iew.exec_rate 1.636660 # Inst execution rate
+system.cpu.iew.wb_sent 240848315 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 239789364 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 148488630 # num instructions producing a value
+system.cpu.iew.wb_consumers 267300896 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.595697 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.557491 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.614851 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.555511 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 146203238 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 51260 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 6400494 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 130116536 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.450247 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.162155 # Number of insts commited each cycle
+system.cpu.commit.commitSquashedInsts 140679091 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 51300 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 6130085 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 127544650 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.479492 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.184685 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 59888298 46.03% 46.03% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 32076129 24.65% 70.68% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 13982572 10.75% 81.42% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 7654340 5.88% 87.31% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 4412681 3.39% 90.70% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1335897 1.03% 91.73% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1741211 1.34% 93.06% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 1283921 0.99% 94.05% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 7741487 5.95% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 57798190 45.32% 45.32% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 31737959 24.88% 70.20% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 13785979 10.81% 81.01% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 7635406 5.99% 87.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 4383857 3.44% 90.43% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1319533 1.03% 91.47% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1705049 1.34% 92.80% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 1307627 1.03% 93.83% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 7871050 6.17% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 130116536 # Number of insts commited each cycle
-system.cpu.commit.committedInsts 172347629 # Number of instructions committed
-system.cpu.commit.committedOps 188701111 # Number of ops (including micro ops) committed
+system.cpu.commit.committed_per_cycle::total 127544650 # Number of insts commited each cycle
+system.cpu.commit.committedInsts 172347829 # Number of instructions committed
+system.cpu.commit.committedOps 188701311 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 42506206 # Number of memory references committed
-system.cpu.commit.loads 29855528 # Number of loads committed
+system.cpu.commit.refs 42506286 # Number of memory references committed
+system.cpu.commit.loads 29855568 # Number of loads committed
system.cpu.commit.membars 22408 # Number of memory barriers committed
-system.cpu.commit.branches 40306355 # Number of branches committed
+system.cpu.commit.branches 40306395 # Number of branches committed
system.cpu.commit.fp_insts 1752310 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 150130393 # Number of committed integer instructions.
+system.cpu.commit.int_insts 150130553 # Number of committed integer instructions.
system.cpu.commit.function_calls 1848934 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 7741487 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 7871050 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 457274197 # The number of ROB reads
-system.cpu.rob.rob_writes 691635591 # The number of ROB writes
-system.cpu.timesIdled 2582 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 101726 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.committedInsts 172333241 # Number of Instructions Simulated
-system.cpu.committedOps 188686723 # Number of Ops (including micro ops) Simulated
-system.cpu.committedInsts_total 172333241 # Number of Instructions Simulated
-system.cpu.cpi 0.881583 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.881583 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.134324 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.134324 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 1091906245 # number of integer regfile reads
-system.cpu.int_regfile_writes 388600616 # number of integer regfile writes
-system.cpu.fp_regfile_reads 2911397 # number of floating regfile reads
-system.cpu.fp_regfile_writes 2511024 # number of floating regfile writes
-system.cpu.misc_regfile_reads 474438629 # number of misc regfile reads
-system.cpu.misc_regfile_writes 832124 # number of misc regfile writes
-system.cpu.icache.replacements 2644 # number of replacements
-system.cpu.icache.tagsinuse 1367.286315 # Cycle average of tags in use
-system.cpu.icache.total_refs 37648759 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 4386 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 8583.848381 # Average number of references to valid blocks.
+system.cpu.rob.rob_reads 449048801 # The number of ROB reads
+system.cpu.rob.rob_writes 679713725 # The number of ROB writes
+system.cpu.timesIdled 2572 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 101692 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.committedInsts 172333441 # Number of Instructions Simulated
+system.cpu.committedOps 188686923 # Number of Ops (including micro ops) Simulated
+system.cpu.committedInsts_total 172333441 # Number of Instructions Simulated
+system.cpu.cpi 0.861644 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.861644 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.160572 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.160572 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 1079711901 # number of integer regfile reads
+system.cpu.int_regfile_writes 384939818 # number of integer regfile writes
+system.cpu.fp_regfile_reads 2913621 # number of floating regfile reads
+system.cpu.fp_regfile_writes 2497505 # number of floating regfile writes
+system.cpu.misc_regfile_reads 464692735 # number of misc regfile reads
+system.cpu.misc_regfile_writes 832204 # number of misc regfile writes
+system.cpu.icache.replacements 2508 # number of replacements
+system.cpu.icache.tagsinuse 1347.136586 # Cycle average of tags in use
+system.cpu.icache.total_refs 36854521 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 4234 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 8704.421587 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1367.286315 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.667620 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.667620 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 37648759 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 37648759 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 37648759 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 37648759 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 37648759 # number of overall hits
-system.cpu.icache.overall_hits::total 37648759 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 5495 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 5495 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 5495 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 5495 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 5495 # number of overall misses
-system.cpu.icache.overall_misses::total 5495 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 164010000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 164010000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 164010000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 164010000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 164010000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 164010000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 37654254 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 37654254 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 37654254 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 37654254 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 37654254 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 37654254 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000146 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000146 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000146 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000146 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000146 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000146 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 29847.133758 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 29847.133758 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 29847.133758 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 29847.133758 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 29847.133758 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 29847.133758 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 669 # number of cycles access was blocked
+system.cpu.icache.occ_blocks::cpu.inst 1347.136586 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.657782 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.657782 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 36854521 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 36854521 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 36854521 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 36854521 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 36854521 # number of overall hits
+system.cpu.icache.overall_hits::total 36854521 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 5339 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 5339 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 5339 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 5339 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 5339 # number of overall misses
+system.cpu.icache.overall_misses::total 5339 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 158626499 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 158626499 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 158626499 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 158626499 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 158626499 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 158626499 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 36859860 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 36859860 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 36859860 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 36859860 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 36859860 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 36859860 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000145 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000145 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000145 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000145 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000145 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000145 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 29710.900730 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 29710.900730 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 29710.900730 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 29710.900730 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 29710.900730 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 29710.900730 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 604 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 18 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 17 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 37.166667 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 35.529412 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1106 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 1106 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 1106 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 1106 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 1106 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 1106 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4389 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 4389 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 4389 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 4389 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 4389 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 4389 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 126227500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 126227500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 126227500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 126227500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 126227500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 126227500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000117 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000117 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000117 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000117 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000117 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000117 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 28759.968102 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 28759.968102 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 28759.968102 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 28759.968102 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 28759.968102 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 28759.968102 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1102 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 1102 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 1102 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 1102 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 1102 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 1102 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4237 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 4237 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 4237 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 4237 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 4237 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 4237 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 122742499 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 122742499 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 122742499 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 122742499 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 122742499 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 122742499 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000115 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000115 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000115 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000115 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000115 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000115 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 28969.199670 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 28969.199670 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 28969.199670 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 28969.199670 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 28969.199670 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 28969.199670 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.l2cache.replacements 0 # number of replacements
+system.cpu.l2cache.tagsinuse 1961.084973 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 2275 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 2727 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.834250 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::writebacks 4.022996 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 1424.044648 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 533.017329 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.000123 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.043458 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.016266 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.059848 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 2184 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 90 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 2274 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 18 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 18 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 8 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 8 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 2184 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 98 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 2282 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 2184 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 98 # number of overall hits
+system.cpu.l2cache.overall_hits::total 2282 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 2051 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 681 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 2732 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 2 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 2 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 1075 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 1075 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 2051 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1756 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 3807 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 2051 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1756 # number of overall misses
+system.cpu.l2cache.overall_misses::total 3807 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 96653500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 35087500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 131741000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 46197000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 46197000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 96653500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 81284500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 177938000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 96653500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 81284500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 177938000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 4235 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 771 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 5006 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 18 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 18 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 2 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1083 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1083 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 4235 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1854 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 6089 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 4235 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1854 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 6089 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.484298 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.883268 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.545745 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.992613 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.992613 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.484298 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.947141 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.625226 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.484298 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.947141 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.625226 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47125.060946 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 51523.494860 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 48221.449488 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 42973.953488 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 42973.953488 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47125.060946 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 46289.578588 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 46739.690045 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47125.060946 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 46289.578588 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 46739.690045 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.fast_writes 0 # number of fast writes performed
+system.cpu.l2cache.cache_copies 0 # number of cache copies performed
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 3 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 11 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 14 # number of ReadReq MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 3 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 11 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 14 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 3 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::cpu.data 11 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 14 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2048 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 670 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 2718 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 2 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1075 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1075 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 2048 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1745 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 3793 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 2048 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1745 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 3793 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 70387399 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 26266459 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 96653858 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 20002 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 20002 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 32716158 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 32716158 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 70387399 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 58982617 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 129370016 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 70387399 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 58982617 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 129370016 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.483589 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.869001 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.542948 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.992613 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.992613 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.483589 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.941208 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.622927 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.483589 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.941208 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.622927 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 34368.847168 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 39203.670149 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 35560.654157 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 30433.635349 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 30433.635349 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 34368.847168 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 33800.926648 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34107.570788 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 34368.847168 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 33800.926648 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34107.570788 # average overall mshr miss latency
+system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 57 # number of replacements
-system.cpu.dcache.tagsinuse 1416.459985 # Cycle average of tags in use
-system.cpu.dcache.total_refs 47307506 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1862 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 25406.823845 # Average number of references to valid blocks.
+system.cpu.dcache.tagsinuse 1406.445400 # Cycle average of tags in use
+system.cpu.dcache.total_refs 46805125 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1854 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 25245.482740 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1416.459985 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.345815 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.345815 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 34892236 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 34892236 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 12356557 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 12356557 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 30260 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 30260 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 28451 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 28451 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 47248793 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 47248793 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 47248793 # number of overall hits
-system.cpu.dcache.overall_hits::total 47248793 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1972 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1972 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 7730 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 7730 # number of WriteReq misses
+system.cpu.dcache.occ_blocks::cpu.data 1406.445400 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.343370 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.343370 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 34390274 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 34390274 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 12356568 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 12356568 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 29790 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 29790 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 28491 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 28491 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 46746842 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 46746842 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 46746842 # number of overall hits
+system.cpu.dcache.overall_hits::total 46746842 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1833 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1833 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 7719 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 7719 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 9702 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 9702 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 9702 # number of overall misses
-system.cpu.dcache.overall_misses::total 9702 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 89685500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 89685500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 298721497 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 298721497 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses::cpu.data 9552 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9552 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9552 # number of overall misses
+system.cpu.dcache.overall_misses::total 9552 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 82596000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 82596000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 292720496 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 292720496 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 102000 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total 102000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 388406997 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 388406997 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 388406997 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 388406997 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 34894208 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 34894208 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency::cpu.data 375316496 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 375316496 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 375316496 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 375316496 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 34392107 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 34392107 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 12364287 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 12364287 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 30262 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 30262 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 28451 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 28451 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 47258495 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 47258495 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 47258495 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 47258495 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000057 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.000057 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000625 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.000625 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000066 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000066 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.000205 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.000205 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.000205 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.000205 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 45479.462475 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 45479.462475 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38644.436869 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 38644.436869 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 29792 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 29792 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 28491 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 28491 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 46756394 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 46756394 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 46756394 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 46756394 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000053 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.000053 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000624 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.000624 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000067 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000067 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000204 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.000204 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000204 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.000204 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 45060.556465 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 45060.556465 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37922.074880 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 37922.074880 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 51000 # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 51000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 40033.704082 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 40033.704082 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 40033.704082 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 40033.704082 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 433 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 45 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 39291.927973 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 39291.927973 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 39291.927973 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 39291.927973 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 476 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 40 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 14 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 2 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 39.363636 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 22.500000 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 34 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 20 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks::writebacks 18 # number of writebacks
system.cpu.dcache.writebacks::total 18 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1197 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 1197 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6641 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6641 # number of WriteReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1062 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 1062 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6634 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 6634 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 7838 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 7838 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 7838 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 7838 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 775 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 775 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1089 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1089 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1864 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1864 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1864 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1864 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 38083000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 38083000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 48635999 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 48635999 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 86718999 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 86718999 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 86718999 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 86718999 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_hits::cpu.data 7696 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 7696 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 7696 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 7696 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 771 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 771 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1085 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1085 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 1856 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 1856 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 1856 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 1856 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 36781000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 36781000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 47410498 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 47410498 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 84191498 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 84191498 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 84191498 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 84191498 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000022 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000022 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000088 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000088 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000039 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.000039 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000039 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.000039 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 49139.354839 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 49139.354839 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 44661.156107 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 44661.156107 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 46523.068133 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 46523.068133 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 46523.068133 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 46523.068133 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000040 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000040 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 47705.577173 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 47705.577173 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 43696.311521 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 43696.311521 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 45361.798491 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 45361.798491 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 45361.798491 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 45361.798491 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 1988.724621 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 2398 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 2755 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 0.870417 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 3.999610 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 1449.117125 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 535.607885 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.000122 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.044224 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.016345 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.060691 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 2308 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 88 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 2396 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 18 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 18 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 9 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 9 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 2308 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 97 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2405 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 2308 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 97 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2405 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 2079 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 685 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 2764 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 1 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 1 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 1080 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 1080 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 2079 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1765 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 3844 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 2079 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1765 # number of overall misses
-system.cpu.l2cache.overall_misses::total 3844 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 98742500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 36322000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 135064500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 47502500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 47502500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 98742500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 83824500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 182567000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 98742500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 83824500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 182567000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 4387 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 773 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 5160 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 18 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 18 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 2 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1089 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1089 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 4387 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1862 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 6249 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 4387 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1862 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 6249 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.473900 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.886158 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.535659 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.500000 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.500000 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.991736 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.991736 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.473900 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.947905 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.615138 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.473900 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.947905 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.615138 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47495.189995 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 53024.817518 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 48865.593343 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 43983.796296 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 43983.796296 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47495.189995 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 47492.634561 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 47494.016649 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47495.189995 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 47492.634561 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 47494.016649 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.l2cache.fast_writes 0 # number of fast writes performed
-system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 4 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 12 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 16 # number of ReadReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 4 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 12 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 16 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 4 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 12 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 16 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2075 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 673 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 2748 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 1 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1080 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1080 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 2075 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 1753 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 3828 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 2075 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 1753 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 3828 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 72306456 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 27405972 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 99712428 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 10001 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 10001 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 33965187 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 33965187 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 72306456 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 61371159 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 133677615 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 72306456 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 61371159 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 133677615 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.472988 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.870634 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.532558 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.500000 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.991736 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.991736 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.472988 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.941461 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.612578 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.472988 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.941461 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.612578 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 34846.484819 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40722.098068 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 36285.454148 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31449.247222 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31449.247222 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 34846.484819 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 35009.217912 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34921.007053 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 34846.484819 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 35009.217912 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34921.007053 # average overall mshr miss latency
-system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/config.ini b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/config.ini
index c4bf026a2..153c74c08 100644
--- a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/config.ini
+++ b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/config.ini
@@ -10,7 +10,7 @@ time_sync_spin_threshold=100000000
type=System
children=cpu membus physmem
boot_osflags=a
-clock=1
+clock=1000
init_param=0
kernel=
load_addr_mask=1099511627775
@@ -30,7 +30,7 @@ system_port=system.membus.slave[0]
[system.cpu]
type=DerivO3CPU
-children=dcache dtb fuPool icache interrupts itb l2cache toL2Bus tracer workload
+children=dcache dtb fuPool icache interrupts isa itb l2cache toL2Bus tracer workload
BTBEntries=4096
BTBTagSize=16
LFSTSize=1024
@@ -78,6 +78,7 @@ iewToFetchDelay=1
iewToRenameDelay=1
instShiftAmt=2
interrupts=system.cpu.interrupts
+isa=system.cpu.isa
issueToExecuteDelay=1
issueWidth=8
itb=system.cpu.itb
@@ -129,17 +130,18 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
+hit_latency=2
is_top_level=true
-latency=1000
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
+response_latency=2
size=262144
subblock_size=0
system=system
@@ -158,7 +160,7 @@ walker=system.cpu.dtb.walker
[system.cpu.dtb.walker]
type=X86PagetableWalker
-clock=1
+clock=500
system=system
port=system.cpu.toL2Bus.slave[3]
@@ -430,17 +432,18 @@ type=BaseCache
addr_ranges=0:18446744073709551615
assoc=2
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
+hit_latency=2
is_top_level=true
-latency=1000
max_miss_count=0
-mshrs=10
+mshrs=4
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
+response_latency=2
size=131072
subblock_size=0
system=system
@@ -453,7 +456,7 @@ mem_side=system.cpu.toL2Bus.slave[0]
[system.cpu.interrupts]
type=X86LocalApic
-clock=1
+clock=500
int_latency=1000
pio_addr=2305843009213693952
pio_latency=100000
@@ -462,6 +465,9 @@ int_master=system.membus.slave[2]
int_slave=system.membus.master[2]
pio=system.membus.master[1]
+[system.cpu.isa]
+type=X86ISA
+
[system.cpu.itb]
type=X86TLB
children=walker
@@ -470,30 +476,31 @@ walker=system.cpu.itb.walker
[system.cpu.itb.walker]
type=X86PagetableWalker
-clock=1
+clock=500
system=system
port=system.cpu.toL2Bus.slave[2]
[system.cpu.l2cache]
type=BaseCache
addr_ranges=0:18446744073709551615
-assoc=2
+assoc=8
block_size=64
-clock=1
+clock=500
forward_snoops=true
hash_delay=1
+hit_latency=20
is_top_level=false
-latency=1000
max_miss_count=0
-mshrs=10
+mshrs=20
prefetch_on_access=false
prefetcher=Null
prioritizeRequests=false
repl=Null
+response_latency=20
size=2097152
subblock_size=0
system=system
-tgts_per_mshr=5
+tgts_per_mshr=12
trace_addr=0
two_queue=false
write_buffers=8
@@ -503,10 +510,10 @@ mem_side=system.membus.slave[1]
[system.cpu.toL2Bus]
type=CoherentBus
block_size=64
-clock=1000
+clock=500
header_cycles=1
use_default_range=false
-width=8
+width=32
master=system.cpu.l2cache.cpu_side
slave=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.itb.walker.port system.cpu.dtb.walker.port
@@ -521,7 +528,7 @@ egid=100
env=
errout=cerr
euid=100
-executable=/scratch/nilay/GEM5/dist/m5/cpu2000/binaries/x86/linux/twolf
+executable=/projects/pd/randd/dist/cpu2000/binaries/x86/linux/twolf
gid=100
input=cin
max_stack_size=67108864
@@ -543,15 +550,28 @@ master=system.physmem.port system.cpu.interrupts.pio system.cpu.interrupts.int_s
slave=system.system_port system.cpu.l2cache.mem_side system.cpu.interrupts.int_master
[system.physmem]
-type=SimpleMemory
-clock=1
+type=SimpleDRAM
+addr_mapping=openmap
+banks_per_rank=8
+clock=1000
conf_table_reported=false
-file=
in_addr_map=true
-latency=30000
-latency_var=0
+lines_per_rowbuffer=64
+mem_sched_policy=fcfs
null=false
+page_policy=open
range=0:134217727
+ranks_per_channel=2
+read_buffer_size=32
+tBURST=4000
+tCL=14000
+tRCD=14000
+tREFI=7800000
+tRFC=300000
+tRP=14000
+tWTR=1000
+write_buffer_size=32
+write_thresh_perc=70
zero=false
port=system.membus.master[0]
diff --git a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/simout b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/simout
index 37b3dd11b..b5276d904 100755
--- a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/simout
+++ b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/simout
@@ -1,14 +1,10 @@
-Redirecting stdout to build/X86/tests/opt/long/se/70.twolf/x86/linux/o3-timing/simout
-Redirecting stderr to build/X86/tests/opt/long/se/70.twolf/x86/linux/o3-timing/simerr
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Sep 10 2012 22:29:00
-gem5 started Sep 10 2012 22:29:07
-gem5 executing on ribera.cs.wisc.edu
+gem5 compiled Oct 30 2012 11:14:29
+gem5 started Oct 30 2012 17:50:59
+gem5 executing on u200540-lin
command line: build/X86/gem5.opt -d build/X86/tests/opt/long/se/70.twolf/x86/linux/o3-timing -re tests/run.py build/X86/tests/opt/long/se/70.twolf/x86/linux/o3-timing
-Couldn't unlink build/X86/tests/opt/long/se/70.twolf/x86/linux/o3-timing/smred.sav
-Couldn't unlink build/X86/tests/opt/long/se/70.twolf/x86/linux/o3-timing/smred.sv2
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
@@ -26,4 +22,4 @@ info: Increasing stack size by one page.
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
-122 123 124 Exiting @ tick 84416735500 because target called exit()
+122 123 124 Exiting @ tick 82887492500 because target called exit()
diff --git a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
index e84462d08..664d70a56 100644
--- a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
@@ -1,57 +1,57 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.084675 # Number of seconds simulated
-sim_ticks 84674525000 # Number of ticks simulated
-final_tick 84674525000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.082887 # Number of seconds simulated
+sim_ticks 82887492500 # Number of ticks simulated
+final_tick 82887492500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 95140 # Simulator instruction rate (inst/s)
-host_op_rate 159463 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 60996786 # Simulator tick rate (ticks/s)
-host_mem_usage 238356 # Number of bytes of host memory used
-host_seconds 1388.18 # Real time elapsed on the host
+host_inst_rate 73575 # Simulator instruction rate (inst/s)
+host_op_rate 123318 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 46175257 # Simulator tick rate (ticks/s)
+host_mem_usage 235032 # Number of bytes of host memory used
+host_seconds 1795.06 # Real time elapsed on the host
sim_insts 132071192 # Number of instructions simulated
sim_ops 221362960 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 219904 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 124736 # Number of bytes read from this memory
-system.physmem.bytes_read::total 344640 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 219904 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 219904 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 3436 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1949 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 5385 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 2597050 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 1473123 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 4070173 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 2597050 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 2597050 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 2597050 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 1473123 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 4070173 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 5387 # Total number of read requests seen
+system.physmem.bytes_read::cpu.inst 218112 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 124480 # Number of bytes read from this memory
+system.physmem.bytes_read::total 342592 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 218112 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 218112 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 3408 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1945 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 5353 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 2631422 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1501795 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 4133217 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 2631422 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 2631422 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 2631422 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 1501795 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 4133217 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 5355 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
-system.physmem.cpureqs 5559 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 344640 # Total number of bytes read from memory
+system.physmem.cpureqs 5520 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 342592 # Total number of bytes read from memory
system.physmem.bytesWritten 0 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 344640 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedRd 342592 # bytesRead derated as per pkt->getSize()
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
-system.physmem.neitherReadNorWrite 172 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 307 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 316 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 319 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 319 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 313 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 373 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 330 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 309 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 260 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 279 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 362 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 435 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 441 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 355 # Track reads on a per bank basis
+system.physmem.neitherReadNorWrite 165 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 306 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 321 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 313 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 318 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 310 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 368 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 332 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 306 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 257 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 277 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 361 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 434 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 437 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 352 # Track reads on a per bank basis
system.physmem.perBankRdReqs::14 370 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 299 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 293 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
@@ -70,14 +70,14 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 84674494000 # Total gap between requests
+system.physmem.totGap 82887463000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 5387 # Categorize read packet sizes
+system.physmem.readPktSize::6 5355 # Categorize read packet sizes
system.physmem.readPktSize::7 0 # Categorize read packet sizes
system.physmem.readPktSize::8 0 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # categorize write packet sizes
@@ -95,16 +95,16 @@ system.physmem.neitherpktsize::2 0 # ca
system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::6 172 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 165 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 4201 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 951 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 194 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 35 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 4195 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 926 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 196 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 34 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
@@ -164,266 +164,266 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 14711866 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 121393866 # Sum of mem lat for all requests
-system.physmem.totBusLat 21548000 # Total cycles spent in databus access
-system.physmem.totBankLat 85134000 # Total cycles spent in bank access
-system.physmem.avgQLat 2730.99 # Average queueing delay per request
-system.physmem.avgBankLat 15803.60 # Average bank access latency per request
+system.physmem.totQLat 16692334 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 122490334 # Sum of mem lat for all requests
+system.physmem.totBusLat 21420000 # Total cycles spent in databus access
+system.physmem.totBankLat 84378000 # Total cycles spent in bank access
+system.physmem.avgQLat 3117.15 # Average queueing delay per request
+system.physmem.avgBankLat 15756.86 # Average bank access latency per request
system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 22534.60 # Average memory access latency
-system.physmem.avgRdBW 4.07 # Average achieved read bandwidth in MB/s
+system.physmem.avgMemAccLat 22874.01 # Average memory access latency
+system.physmem.avgRdBW 4.13 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 4.07 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedRdBW 4.13 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.03 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 4765 # Number of row buffer hits during reads
+system.physmem.readRowHits 4747 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 88.45 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 88.65 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 15718302.21 # Average gap between requests
+system.physmem.avgGap 15478517.83 # Average gap between requests
system.cpu.workload.num_syscalls 400 # Number of system calls
-system.cpu.numCycles 169349051 # number of cpu cycles simulated
+system.cpu.numCycles 165774986 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 20696936 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 20696936 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 2256292 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 15133236 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 13734962 # Number of BTB hits
+system.cpu.BPredUnit.lookups 19962549 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 19962549 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 2008101 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 13827383 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 13115978 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 27265023 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 227328092 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 20696936 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 13734962 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 59711428 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 19294366 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 65485440 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 310 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 1823 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 77 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 25705537 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 473097 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 169231475 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.210885 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.333405 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 25874933 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 219082558 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 19962549 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 13115978 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 57603231 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 17636080 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 66812180 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 382 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 1920 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 86 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 24490621 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 428850 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 165653450 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.184047 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.324284 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 111185486 65.70% 65.70% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 3235568 1.91% 67.61% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2477028 1.46% 69.08% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 3104255 1.83% 70.91% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 3512943 2.08% 72.99% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 3722385 2.20% 75.19% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 4581451 2.71% 77.89% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 2802404 1.66% 79.55% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 34609955 20.45% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 109646244 66.19% 66.19% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 3069160 1.85% 68.04% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 2390407 1.44% 69.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 2911043 1.76% 71.24% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 3444057 2.08% 73.32% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 3578858 2.16% 75.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 4315336 2.61% 78.09% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 2737464 1.65% 79.74% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 33560881 20.26% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 169231475 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.122215 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.342364 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 40175646 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 55730709 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 46717910 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 9839836 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 16767374 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 365014393 # Number of instructions handled by decode
-system.cpu.rename.SquashCycles 16767374 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 47729605 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 14672331 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 23050 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 48352284 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 41686831 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 355859336 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 104 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 17343697 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 22236120 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 51 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 410085130 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 987094969 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 977133981 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 9960988 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 165653450 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.120420 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.321566 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 38806807 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 56798437 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 44693921 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 9993567 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 15360718 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 353645742 # Number of instructions handled by decode
+system.cpu.rename.SquashCycles 15360718 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 46261084 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 15045259 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 23094 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 46566997 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 42396298 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 345315167 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 90 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 18136112 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 22140506 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 107 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 398865932 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 960470736 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 950586912 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 9883824 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 259428603 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 150656527 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 1756 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 1746 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 90004350 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 89661097 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 32850020 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 59013027 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 19193820 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 342911318 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 4601 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 271901324 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 302838 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 121030414 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 246288577 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 3355 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 169231475 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.606683 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.513723 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 139437329 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 1690 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 1680 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 90473578 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 86725107 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 31801013 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 58042243 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 18917665 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 333696674 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 3504 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 267486026 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 249957 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 111886449 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 230098096 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 2258 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 165653450 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.614733 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.503292 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 47472289 28.05% 28.05% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 47010231 27.78% 55.83% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 33048937 19.53% 75.36% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 20116720 11.89% 87.25% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 13476087 7.96% 95.21% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 4976431 2.94% 98.15% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 2409834 1.42% 99.57% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 570016 0.34% 99.91% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 150930 0.09% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 45188105 27.28% 27.28% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 46827780 28.27% 55.55% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 32851570 19.83% 75.38% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 19799355 11.95% 87.33% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 13199962 7.97% 95.30% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 4781234 2.89% 98.19% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 2328741 1.41% 99.59% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 535047 0.32% 99.91% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 141656 0.09% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 169231475 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 165653450 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 133953 5.05% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 2250624 84.89% 89.94% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 266784 10.06% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 130850 4.93% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 2255745 85.02% 89.96% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 266492 10.04% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 1212972 0.45% 0.45% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 177077896 65.13% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 1583975 0.58% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.15% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 68517375 25.20% 91.35% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 23509106 8.65% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass 1212176 0.45% 0.45% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 174220200 65.13% 65.59% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 0 0.00% 65.59% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.59% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 1600871 0.60% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.18% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 67180560 25.12% 91.30% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 23272219 8.70% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 271901324 # Type of FU issued
-system.cpu.iq.rate 1.605567 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2651361 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.009751 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 710689981 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 459620232 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 264156330 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 5298341 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 4622160 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 2541189 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 270684077 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 2655636 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 19034495 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 267486026 # Type of FU issued
+system.cpu.iq.rate 1.613549 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 2653087 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.009919 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 698167044 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 441210039 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 260260402 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 5361502 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 4667533 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 2580716 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 266230560 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 2696377 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 18979902 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 33011511 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 33645 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 301635 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 12334304 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 30075521 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 29325 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 296266 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 11285297 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 49870 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 57 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 49068 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 13 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 16767374 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 579251 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 261764 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 342915919 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 264352 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 89661097 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 32850020 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 1726 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 174105 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 29972 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 301635 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 1337300 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 1023491 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 2360791 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 268724619 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 67385634 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 3176705 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 15360718 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 583386 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 263755 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 333700178 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 187889 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 86725107 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 31801013 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 1675 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 149208 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 31553 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 296266 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 1173784 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 915890 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 2089674 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 264607897 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 66196383 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 2878129 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 90490308 # number of memory reference insts executed
-system.cpu.iew.exec_branches 14777839 # Number of branches executed
-system.cpu.iew.exec_stores 23104674 # Number of stores executed
-system.cpu.iew.exec_rate 1.586809 # Inst execution rate
-system.cpu.iew.wb_sent 267641874 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 266697519 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 215269478 # num instructions producing a value
-system.cpu.iew.wb_consumers 378445061 # num instructions consuming a value
+system.cpu.iew.exec_refs 89076319 # number of memory reference insts executed
+system.cpu.iew.exec_branches 14601653 # Number of branches executed
+system.cpu.iew.exec_stores 22879936 # Number of stores executed
+system.cpu.iew.exec_rate 1.596187 # Inst execution rate
+system.cpu.iew.wb_sent 263672307 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 262841118 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 212055070 # num instructions producing a value
+system.cpu.iew.wb_consumers 375144375 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.574839 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.568826 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.585529 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.565263 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 121635359 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 112374263 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 1246 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 2256476 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 152464101 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.451902 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.927405 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 2008288 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 150292732 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.472879 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.939566 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 52775060 34.61% 34.61% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 57579919 37.77% 72.38% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 14057130 9.22% 81.60% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 11929298 7.82% 89.43% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 4294184 2.82% 92.24% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 2937870 1.93% 94.17% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1056484 0.69% 94.86% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 997351 0.65% 95.52% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 6836805 4.48% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 50934932 33.89% 33.89% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 57339097 38.15% 72.04% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 13849183 9.21% 81.26% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 12078421 8.04% 89.29% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 4153000 2.76% 92.06% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 2960899 1.97% 94.03% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1067284 0.71% 94.74% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 1009293 0.67% 95.41% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 6900623 4.59% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 152464101 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 150292732 # Number of insts commited each cycle
system.cpu.commit.committedInsts 132071192 # Number of instructions committed
system.cpu.commit.committedOps 221362960 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -434,366 +434,366 @@ system.cpu.commit.branches 12326938 # Nu
system.cpu.commit.fp_insts 2162459 # Number of committed floating point instructions.
system.cpu.commit.int_insts 220339549 # Number of committed integer instructions.
system.cpu.commit.function_calls 0 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 6836805 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 6900623 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 488625615 # The number of ROB reads
-system.cpu.rob.rob_writes 702805180 # The number of ROB writes
-system.cpu.timesIdled 3014 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 117576 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 477129332 # The number of ROB reads
+system.cpu.rob.rob_writes 682869787 # The number of ROB writes
+system.cpu.timesIdled 2894 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 121536 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 132071192 # Number of Instructions Simulated
system.cpu.committedOps 221362960 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 132071192 # Number of Instructions Simulated
-system.cpu.cpi 1.282256 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 1.282256 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.779876 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.779876 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 567778401 # number of integer regfile reads
-system.cpu.int_regfile_writes 302773713 # number of integer regfile writes
-system.cpu.fp_regfile_reads 3495333 # number of floating regfile reads
-system.cpu.fp_regfile_writes 2213146 # number of floating regfile writes
-system.cpu.misc_regfile_reads 139456752 # number of misc regfile reads
+system.cpu.cpi 1.255194 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 1.255194 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.796690 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.796690 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 562502955 # number of integer regfile reads
+system.cpu.int_regfile_writes 298724994 # number of integer regfile writes
+system.cpu.fp_regfile_reads 3533274 # number of floating regfile reads
+system.cpu.fp_regfile_writes 2240391 # number of floating regfile writes
+system.cpu.misc_regfile_reads 137022497 # number of misc regfile reads
system.cpu.misc_regfile_writes 844 # number of misc regfile writes
-system.cpu.icache.replacements 5349 # number of replacements
-system.cpu.icache.tagsinuse 1642.940012 # Cycle average of tags in use
-system.cpu.icache.total_refs 25695767 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 7318 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 3511.310057 # Average number of references to valid blocks.
+system.cpu.icache.replacements 4672 # number of replacements
+system.cpu.icache.tagsinuse 1624.482835 # Cycle average of tags in use
+system.cpu.icache.total_refs 24481725 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 6641 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 3686.451589 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1642.940012 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.802217 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.802217 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 25695767 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 25695767 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 25695767 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 25695767 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 25695767 # number of overall hits
-system.cpu.icache.overall_hits::total 25695767 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 9770 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 9770 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 9770 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 9770 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 9770 # number of overall misses
-system.cpu.icache.overall_misses::total 9770 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 270457998 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 270457998 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 270457998 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 270457998 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 270457998 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 270457998 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 25705537 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 25705537 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 25705537 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 25705537 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 25705537 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 25705537 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000380 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000380 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000380 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000380 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000380 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000380 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 27682.497236 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 27682.497236 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 27682.497236 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 27682.497236 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 27682.497236 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 27682.497236 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 937 # number of cycles access was blocked
+system.cpu.icache.occ_blocks::cpu.inst 1624.482835 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.793205 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.793205 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 24481725 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 24481725 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 24481725 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 24481725 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 24481725 # number of overall hits
+system.cpu.icache.overall_hits::total 24481725 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 8896 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 8896 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 8896 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 8896 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 8896 # number of overall misses
+system.cpu.icache.overall_misses::total 8896 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 259036998 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 259036998 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 259036998 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 259036998 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 259036998 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 259036998 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 24490621 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 24490621 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 24490621 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 24490621 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 24490621 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 24490621 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000363 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000363 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000363 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000363 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000363 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000363 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 29118.367581 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 29118.367581 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 29118.367581 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 29118.367581 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 29118.367581 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 29118.367581 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 776 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 26 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 23 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 36.038462 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 33.739130 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2279 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 2279 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 2279 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 2279 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 2279 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 2279 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 7491 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 7491 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 7491 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 7491 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 7491 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 7491 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 205062498 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 205062498 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 205062498 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 205062498 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 205062498 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 205062498 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000291 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000291 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000291 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000291 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000291 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000291 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 27374.515819 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 27374.515819 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 27374.515819 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 27374.515819 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 27374.515819 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 27374.515819 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2090 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 2090 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 2090 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 2090 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 2090 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 2090 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 6806 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 6806 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 6806 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 6806 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 6806 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 6806 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 197845998 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 197845998 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 197845998 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 197845998 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 197845998 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 197845998 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000278 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000278 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000278 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000278 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000278 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000278 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 29069.350279 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 29069.350279 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 29069.350279 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 29069.350279 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 29069.350279 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 29069.350279 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 56 # number of replacements
-system.cpu.dcache.tagsinuse 1425.106127 # Cycle average of tags in use
-system.cpu.dcache.total_refs 68695607 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1989 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 34537.761187 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 0 # number of replacements
+system.cpu.l2cache.tagsinuse 2515.121511 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 3268 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 3800 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.860000 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::writebacks 1.781670 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 2238.764869 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 274.574971 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.000054 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.068322 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.008379 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.076755 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 3233 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 32 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 3265 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 14 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 14 # number of Writeback hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 7 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 7 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 3233 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 39 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 3272 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 3233 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 39 # number of overall hits
+system.cpu.l2cache.overall_hits::total 3272 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 3408 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 388 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 3796 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 165 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 165 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 1559 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 1559 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 3408 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1947 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 5355 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 3408 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1947 # number of overall misses
+system.cpu.l2cache.overall_misses::total 5355 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 158546500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21486000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 180032500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 68323000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 68323000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 158546500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 89809000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 248355500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 158546500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 89809000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 248355500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 6641 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 420 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 7061 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 14 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 14 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 165 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 165 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1566 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1566 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 6641 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1986 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 8627 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 6641 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1986 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 8627 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.513176 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.923810 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.537601 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.995530 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.995530 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.513176 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.980363 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.620726 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.513176 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.980363 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.620726 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 46521.860329 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55376.288660 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 47426.896733 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 43824.887749 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 43824.887749 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 46521.860329 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 46126.861839 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 46378.244631 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 46521.860329 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 46126.861839 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 46378.244631 # average overall miss latency
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.fast_writes 0 # number of fast writes performed
+system.cpu.l2cache.cache_copies 0 # number of cache copies performed
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3408 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 388 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 3796 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 165 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 165 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1559 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1559 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 3408 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1947 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 5355 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 3408 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1947 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 5355 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 115558515 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 16623105 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 132181620 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1650165 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1650165 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 48534991 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 48534991 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 115558515 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 65158096 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 180716611 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 115558515 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 65158096 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 180716611 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.513176 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.923810 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.537601 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.995530 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.995530 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.513176 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.980363 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.620726 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.513176 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.980363 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.620726 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 33908.014965 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42843.054124 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 34821.290832 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31132.130212 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31132.130212 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 33908.014965 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 33465.894196 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33747.266293 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 33908.014965 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 33465.894196 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33747.266293 # average overall mshr miss latency
+system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.dcache.replacements 58 # number of replacements
+system.cpu.dcache.tagsinuse 1410.405109 # Cycle average of tags in use
+system.cpu.dcache.total_refs 67572103 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1984 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 34058.519657 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1425.106127 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.347926 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.347926 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 48181413 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 48181413 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 20513994 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 20513994 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 68695407 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 68695407 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 68695407 # number of overall hits
-system.cpu.dcache.overall_hits::total 68695407 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 817 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 817 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1736 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1736 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 2553 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2553 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2553 # number of overall misses
-system.cpu.dcache.overall_misses::total 2553 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 37812500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 37812500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 76776000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 76776000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 114588500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 114588500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 114588500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 114588500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 48182230 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 48182230 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.occ_blocks::cpu.data 1410.405109 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.344337 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.344337 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 47057893 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 47057893 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 20513998 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 20513998 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 67571891 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 67571891 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 67571891 # number of overall hits
+system.cpu.dcache.overall_hits::total 67571891 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 802 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 802 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 1732 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1732 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 2534 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2534 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2534 # number of overall misses
+system.cpu.dcache.overall_misses::total 2534 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 36818000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 36818000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 77209500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 77209500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 114027500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 114027500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 114027500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 114027500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 47058695 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 47058695 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 20515730 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 20515730 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 68697960 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 68697960 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 68697960 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 68697960 # number of overall (read+write) accesses
+system.cpu.dcache.demand_accesses::cpu.data 67574425 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 67574425 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 67574425 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 67574425 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000017 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.000017 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000085 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.000085 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000084 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.000084 # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.000037 # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total 0.000037 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000037 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000037 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 46282.129743 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 46282.129743 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 44225.806452 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 44225.806452 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 44883.862123 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 44883.862123 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 44883.862123 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 44883.862123 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 262 # number of cycles access was blocked
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 45907.730673 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 45907.730673 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 44578.233256 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 44578.233256 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 44999.013418 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 44999.013418 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 44999.013418 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 44999.013418 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 86 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 6 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 43.666667 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 43 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 13 # number of writebacks
-system.cpu.dcache.writebacks::total 13 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 388 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 388 # number of ReadReq MSHR hits
+system.cpu.dcache.writebacks::writebacks 14 # number of writebacks
+system.cpu.dcache.writebacks::total 14 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 381 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 381 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 2 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 390 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 390 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 390 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 390 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 429 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 429 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1734 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1734 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2163 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2163 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2163 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2163 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 22702000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 22702000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 73194000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 73194000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 95896000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 95896000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 95896000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 95896000 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_hits::cpu.data 383 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 383 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 383 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 383 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 421 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 421 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1730 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1730 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 2151 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2151 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2151 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2151 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 22306500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 22306500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 73636000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 73636000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 95942500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 95942500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 95942500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 95942500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000009 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000009 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000085 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000085 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000031 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.000031 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000031 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.000031 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 52918.414918 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 52918.414918 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42211.072664 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42211.072664 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 44334.720296 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 44334.720296 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 44334.720296 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 44334.720296 # average overall mshr miss latency
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000084 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.000032 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.000032 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 52984.560570 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 52984.560570 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42564.161850 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42564.161850 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 44603.672710 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 44603.672710 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 44603.672710 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 44603.672710 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 2574.474688 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 3918 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 3834 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 1.021909 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 1.998861 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 2280.064423 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 292.411404 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.000061 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.069582 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.008924 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.078567 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 3883 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 32 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 3915 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 13 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 13 # number of Writeback hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 8 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 8 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 3883 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 40 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 3923 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 3883 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 40 # number of overall hits
-system.cpu.l2cache.overall_hits::total 3923 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 3436 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 396 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 3832 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 172 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 172 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 1555 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 1555 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 3436 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1951 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 5387 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 3436 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1951 # number of overall misses
-system.cpu.l2cache.overall_misses::total 5387 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 158572500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21872000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 180444500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 67710500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 67710500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 158572500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 89582500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 248155000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 158572500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 89582500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 248155000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 7319 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 428 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 7747 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 13 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 13 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 172 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 172 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1563 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1563 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 7319 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1991 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 9310 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 7319 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1991 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 9310 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.469463 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.925234 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.494643 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.994882 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.994882 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.469463 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.979910 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.578625 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.469463 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.979910 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.578625 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 46150.320140 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55232.323232 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 47088.856994 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 43543.729904 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 43543.729904 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 46150.320140 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 45916.196822 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 46065.528123 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 46150.320140 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 45916.196822 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 46065.528123 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.l2cache.fast_writes 0 # number of fast writes performed
-system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3436 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 396 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 3832 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 172 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 172 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1555 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1555 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 3436 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 1951 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 5387 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 3436 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 1951 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 5387 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 115214557 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 16918595 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 132133152 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1720172 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1720172 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 47963988 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 47963988 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 115214557 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 64882583 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 180097140 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 115214557 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 64882583 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 180097140 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.469463 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.925234 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.494643 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.994882 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.994882 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.469463 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.979910 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.578625 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.469463 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.979910 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.578625 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 33531.594005 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 42723.724747 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 34481.511482 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 30845.008360 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 30845.008360 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 33531.594005 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 33256.065095 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33431.806200 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 33531.594005 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 33256.065095 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33431.806200 # average overall mshr miss latency
-system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------