summaryrefslogtreecommitdiff
path: root/tests/long/se/70.twolf
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2013-01-31 07:49:16 -0500
committerAndreas Hansson <andreas.hansson@arm.com>2013-01-31 07:49:16 -0500
commitfce3433b2eb764d9519ffbc4c7e95049f3200ba3 (patch)
tree26e90c5190c4751532683d1f4b5bf6094e6ba4b7 /tests/long/se/70.twolf
parentc4898b15bcf5458e35f17cb0c3b4185cec0081aa (diff)
downloadgem5-fce3433b2eb764d9519ffbc4c7e95049f3200ba3.tar.xz
stats: Update stats for regressions using SimpleDDR3
This patch updates the regression stats to reflect that they are using the SimpleDDR3 controller by default.
Diffstat (limited to 'tests/long/se/70.twolf')
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt514
-rw-r--r--tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt1159
-rw-r--r--tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt1126
-rw-r--r--tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt1090
4 files changed, 1947 insertions, 1942 deletions
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
index 2877a6d58..7e4c9be17 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/inorder-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.041615 # Number of seconds simulated
-sim_ticks 41615049000 # Number of ticks simulated
-final_tick 41615049000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.041622 # Number of seconds simulated
+sim_ticks 41622221000 # Number of ticks simulated
+final_tick 41622221000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 92405 # Simulator instruction rate (inst/s)
-host_op_rate 92405 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 41842312 # Simulator tick rate (ticks/s)
-host_mem_usage 276220 # Number of bytes of host memory used
-host_seconds 994.57 # Real time elapsed on the host
+host_inst_rate 156492 # Simulator instruction rate (inst/s)
+host_op_rate 156492 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 70874179 # Simulator tick rate (ticks/s)
+host_mem_usage 228076 # Number of bytes of host memory used
+host_seconds 587.27 # Real time elapsed on the host
sim_insts 91903056 # Number of instructions simulated
sim_ops 91903056 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 178816 # Number of bytes read from this memory
@@ -19,14 +19,14 @@ system.physmem.bytes_inst_read::total 178816 # Nu
system.physmem.num_reads::cpu.inst 2794 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 2144 # Number of read requests responded to by this memory
system.physmem.num_reads::total 4938 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 4296907 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 3297269 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 7594176 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 4296907 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 4296907 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 4296907 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 3297269 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 7594176 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 4296167 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 3296701 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 7592867 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 4296167 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 4296167 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 4296167 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 3296701 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 7592867 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 4938 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
system.physmem.cpureqs 4938 # Reqs generatd by CPU via cache - shady
@@ -36,22 +36,22 @@ system.physmem.bytesConsumedRd 316032 # by
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 349 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 313 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 229 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 290 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 250 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 283 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 352 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 383 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 306 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 282 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 254 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 283 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 313 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 363 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 356 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 332 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::0 311 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 344 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 302 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 293 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 259 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 224 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 279 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 294 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 290 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 273 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 301 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 345 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 351 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 357 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 333 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 382 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
@@ -70,7 +70,7 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 41614997000 # Total gap between requests
+system.physmem.totGap 41622168000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
@@ -98,11 +98,11 @@ system.physmem.neitherpktsize::5 0 # ca
system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 3467 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1008 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 421 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 36 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 3236 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1202 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 433 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 60 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -164,56 +164,56 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 17845427 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 106827427 # Sum of mem lat for all requests
-system.physmem.totBusLat 19752000 # Total cycles spent in databus access
-system.physmem.totBankLat 69230000 # Total cycles spent in bank access
-system.physmem.avgQLat 3613.90 # Average queueing delay per request
-system.physmem.avgBankLat 14019.85 # Average bank access latency per request
-system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 21633.74 # Average memory access latency
+system.physmem.totQLat 23375922 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 122137172 # Sum of mem lat for all requests
+system.physmem.totBusLat 24690000 # Total cycles spent in databus access
+system.physmem.totBankLat 74071250 # Total cycles spent in bank access
+system.physmem.avgQLat 4733.88 # Average queueing delay per request
+system.physmem.avgBankLat 15000.25 # Average bank access latency per request
+system.physmem.avgBusLat 5000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 24734.14 # Average memory access latency
system.physmem.avgRdBW 7.59 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
system.physmem.avgConsumedRdBW 7.59 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
-system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
-system.physmem.busUtil 0.05 # Data bus utilization in percentage
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.06 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 4457 # Number of row buffer hits during reads
+system.physmem.readRowHits 4243 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 90.26 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 85.93 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 8427500.41 # Average gap between requests
-system.cpu.branchPred.lookups 13412629 # Number of BP lookups
-system.cpu.branchPred.condPredicted 9650146 # Number of conditional branches predicted
+system.physmem.avgGap 8428952.61 # Average gap between requests
+system.cpu.branchPred.lookups 13412628 # Number of BP lookups
+system.cpu.branchPred.condPredicted 9650145 # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect 4269214 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 7424481 # Number of BTB lookups
+system.cpu.branchPred.BTBLookups 7424480 # Number of BTB lookups
system.cpu.branchPred.BTBHits 3768497 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 50.757716 # BTB Hit Percentage
+system.cpu.branchPred.BTBHitPct 50.757723 # BTB Hit Percentage
system.cpu.branchPred.usedRAS 1029619 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 126 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 19996253 # DTB read hits
+system.cpu.dtb.read_hits 19996247 # DTB read hits
system.cpu.dtb.read_misses 10 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 19996263 # DTB read accesses
-system.cpu.dtb.write_hits 6501863 # DTB write hits
+system.cpu.dtb.read_accesses 19996257 # DTB read accesses
+system.cpu.dtb.write_hits 6501860 # DTB write hits
system.cpu.dtb.write_misses 23 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 6501886 # DTB write accesses
-system.cpu.dtb.data_hits 26498116 # DTB hits
+system.cpu.dtb.write_accesses 6501883 # DTB write accesses
+system.cpu.dtb.data_hits 26498107 # DTB hits
system.cpu.dtb.data_misses 33 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 26498149 # DTB accesses
-system.cpu.itb.fetch_hits 9956935 # ITB hits
+system.cpu.dtb.data_accesses 26498140 # DTB accesses
+system.cpu.itb.fetch_hits 9956943 # ITB hits
system.cpu.itb.fetch_misses 49 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 9956984 # ITB accesses
+system.cpu.itb.fetch_accesses 9956992 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -227,18 +227,18 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 389 # Number of system calls
-system.cpu.numCycles 83230099 # number of cpu cycles simulated
+system.cpu.numCycles 83244443 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.branch_predictor.predictedTaken 5905664 # Number of Branches Predicted As Taken (True).
-system.cpu.branch_predictor.predictedNotTaken 7506965 # Number of Branches Predicted As Not Taken (False).
-system.cpu.regfile_manager.intRegFileReads 73570547 # Number of Reads from Int. Register File
+system.cpu.branch_predictor.predictedNotTaken 7506964 # Number of Branches Predicted As Not Taken (False).
+system.cpu.regfile_manager.intRegFileReads 73570549 # Number of Reads from Int. Register File
system.cpu.regfile_manager.intRegFileWrites 62575472 # Number of Writes to Int. Register File
-system.cpu.regfile_manager.intRegFileAccesses 136146019 # Total Accesses (Read+Write) to the Int. Register File
+system.cpu.regfile_manager.intRegFileAccesses 136146021 # Total Accesses (Read+Write) to the Int. Register File
system.cpu.regfile_manager.floatRegFileReads 2206128 # Number of Reads from FP Register File
system.cpu.regfile_manager.floatRegFileWrites 5851888 # Number of Writes to FP Register File
system.cpu.regfile_manager.floatRegFileAccesses 8058016 # Total Accesses (Read+Write) to the FP Register File
-system.cpu.regfile_manager.regForwards 38521872 # Number of Registers Read Through Forwarding Logic
+system.cpu.regfile_manager.regForwards 38521870 # Number of Registers Read Through Forwarding Logic
system.cpu.agen_unit.agens 26722393 # Number of Address Generations
system.cpu.execution_unit.predictedTakenIncorrect 3469296 # Number of Branches Incorrectly Predicted As Taken.
system.cpu.execution_unit.predictedNotTakenIncorrect 799060 # Number of Branches Incorrectly Predicted As Not Taken).
@@ -249,12 +249,12 @@ system.cpu.execution_unit.executions 57404029 # Nu
system.cpu.mult_div_unit.multiplies 458253 # Number of Multipy Operations Executed
system.cpu.mult_div_unit.divides 0 # Number of Divide Operations Executed
system.cpu.contextSwitches 1 # Number of context switches
-system.cpu.threadCycles 82970257 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
+system.cpu.threadCycles 82970167 # Total Number of Cycles A Thread Was Active in CPU (Per-Thread)
system.cpu.smtCycles 0 # Total number of cycles that the CPU was in SMT-mode
-system.cpu.timesIdled 10685 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 7622365 # Number of cycles cpu's stages were not processed
-system.cpu.runCycles 75607734 # Number of cycles cpu stages are processed.
-system.cpu.activity 90.841817 # Percentage of cycles cpu is active
+system.cpu.timesIdled 10691 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 7636719 # Number of cycles cpu's stages were not processed
+system.cpu.runCycles 75607724 # Number of cycles cpu stages are processed.
+system.cpu.activity 90.826152 # Percentage of cycles cpu is active
system.cpu.comLoads 19996198 # Number of Load instructions committed
system.cpu.comStores 6501103 # Number of Store instructions committed
system.cpu.comBranches 10240685 # Number of Branches instructions committed
@@ -266,72 +266,72 @@ system.cpu.committedInsts 91903056 # Nu
system.cpu.committedOps 91903056 # Number of Ops committed (Per-Thread)
system.cpu.smtCommittedInsts 0 # Number of SMT Instructions committed (Per-Thread)
system.cpu.committedInsts_total 91903056 # Number of Instructions committed (Total)
-system.cpu.cpi 0.905629 # CPI: Cycles Per Instruction (Per-Thread)
+system.cpu.cpi 0.905785 # CPI: Cycles Per Instruction (Per-Thread)
system.cpu.smt_cpi nan # CPI: Total SMT-CPI
-system.cpu.cpi_total 0.905629 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.104205 # IPC: Instructions Per Cycle (Per-Thread)
+system.cpu.cpi_total 0.905785 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.104014 # IPC: Instructions Per Cycle (Per-Thread)
system.cpu.smt_ipc nan # IPC: Total SMT-IPC
-system.cpu.ipc_total 1.104205 # IPC: Total IPC of All Threads
-system.cpu.stage0.idleCycles 27549736 # Number of cycles 0 instructions are processed.
-system.cpu.stage0.runCycles 55680363 # Number of cycles 1+ instructions are processed.
-system.cpu.stage0.utilization 66.899311 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage1.idleCycles 33978401 # Number of cycles 0 instructions are processed.
-system.cpu.stage1.runCycles 49251698 # Number of cycles 1+ instructions are processed.
-system.cpu.stage1.utilization 59.175345 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage2.idleCycles 33378776 # Number of cycles 0 instructions are processed.
-system.cpu.stage2.runCycles 49851323 # Number of cycles 1+ instructions are processed.
-system.cpu.stage2.utilization 59.895787 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage3.idleCycles 65203595 # Number of cycles 0 instructions are processed.
-system.cpu.stage3.runCycles 18026504 # Number of cycles 1+ instructions are processed.
-system.cpu.stage3.utilization 21.658636 # Percentage of cycles stage was utilized (processing insts).
-system.cpu.stage4.idleCycles 29370403 # Number of cycles 0 instructions are processed.
-system.cpu.stage4.runCycles 53859696 # Number of cycles 1+ instructions are processed.
-system.cpu.stage4.utilization 64.711801 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.ipc_total 1.104014 # IPC: Total IPC of All Threads
+system.cpu.stage0.idleCycles 27564085 # Number of cycles 0 instructions are processed.
+system.cpu.stage0.runCycles 55680358 # Number of cycles 1+ instructions are processed.
+system.cpu.stage0.utilization 66.887778 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage1.idleCycles 33992749 # Number of cycles 0 instructions are processed.
+system.cpu.stage1.runCycles 49251694 # Number of cycles 1+ instructions are processed.
+system.cpu.stage1.utilization 59.165143 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage2.idleCycles 33393108 # Number of cycles 0 instructions are processed.
+system.cpu.stage2.runCycles 49851335 # Number of cycles 1+ instructions are processed.
+system.cpu.stage2.utilization 59.885481 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage3.idleCycles 65217942 # Number of cycles 0 instructions are processed.
+system.cpu.stage3.runCycles 18026501 # Number of cycles 1+ instructions are processed.
+system.cpu.stage3.utilization 21.654900 # Percentage of cycles stage was utilized (processing insts).
+system.cpu.stage4.idleCycles 29384711 # Number of cycles 0 instructions are processed.
+system.cpu.stage4.runCycles 53859732 # Number of cycles 1+ instructions are processed.
+system.cpu.stage4.utilization 64.700694 # Percentage of cycles stage was utilized (processing insts).
system.cpu.icache.replacements 7635 # number of replacements
-system.cpu.icache.tagsinuse 1492.730683 # Cycle average of tags in use
-system.cpu.icache.total_refs 9945572 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 1492.649363 # Cycle average of tags in use
+system.cpu.icache.total_refs 9945578 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 9520 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 1044.702941 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 1044.703571 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1492.730683 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.728872 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.728872 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 9945572 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 9945572 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 9945572 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 9945572 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 9945572 # number of overall hits
-system.cpu.icache.overall_hits::total 9945572 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 11363 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 11363 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 11363 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 11363 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 11363 # number of overall misses
-system.cpu.icache.overall_misses::total 11363 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 253418000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 253418000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 253418000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 253418000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 253418000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 253418000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 9956935 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 9956935 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 9956935 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 9956935 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 9956935 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 9956935 # number of overall (read+write) accesses
+system.cpu.icache.occ_blocks::cpu.inst 1492.649363 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.728833 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.728833 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 9945578 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 9945578 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 9945578 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 9945578 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 9945578 # number of overall hits
+system.cpu.icache.overall_hits::total 9945578 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 11365 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 11365 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 11365 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 11365 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 11365 # number of overall misses
+system.cpu.icache.overall_misses::total 11365 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 259189500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 259189500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 259189500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 259189500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 259189500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 259189500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 9956943 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 9956943 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 9956943 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 9956943 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 9956943 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 9956943 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.001141 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.001141 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.001141 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate::total 0.001141 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.001141 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.001141 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22302.032914 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 22302.032914 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 22302.032914 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 22302.032914 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 22302.032914 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 22302.032914 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22805.939287 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 22805.939287 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 22805.939287 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 22805.939287 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 22805.939287 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 22805.939287 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 7 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked
@@ -340,50 +340,50 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs 7
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1843 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 1843 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 1843 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 1843 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 1843 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 1843 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1845 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 1845 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 1845 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 1845 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 1845 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 1845 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 9520 # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total 9520 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst 9520 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total 9520 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 9520 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 9520 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 204186500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 204186500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 204186500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 204186500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 204186500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 204186500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 209613500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 209613500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 209613500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 209613500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 209613500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 209613500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000956 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000956 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000956 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000956 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 21448.161765 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 21448.161765 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 21448.161765 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 21448.161765 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 21448.161765 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 21448.161765 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 22018.224790 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 22018.224790 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 22018.224790 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 22018.224790 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 22018.224790 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 22018.224790 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 2190.387059 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 2190.263467 # Cycle average of tags in use
system.cpu.l2cache.total_refs 6793 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 3282 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 2.069775 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 17.839462 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 1821.429033 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 351.118565 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::writebacks 17.839012 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 1821.325234 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 351.099221 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.000544 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.055586 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.055582 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.010715 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.066845 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.066842 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 6726 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 53 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 6779 # number of ReadReq hits
@@ -408,17 +408,17 @@ system.cpu.l2cache.demand_misses::total 4938 # nu
system.cpu.l2cache.overall_misses::cpu.inst 2794 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 2144 # number of overall misses
system.cpu.l2cache.overall_misses::total 4938 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 127130500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21966500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 149097000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 79600500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 79600500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 127130500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 101567000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 228697500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 127130500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 101567000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 228697500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 132557500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 24069000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 156626500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 84092000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 84092000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 132557500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 108161000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 240718500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 132557500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 108161000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 240718500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 9520 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 475 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 9995 # number of ReadReq accesses(hits+misses)
@@ -443,17 +443,17 @@ system.cpu.l2cache.demand_miss_rate::total 0.420506 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.293487 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 0.964462 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.420506 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 45501.252684 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52053.317536 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 46361.007463 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 46225.609756 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 46225.609756 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 45501.252684 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 47372.667910 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 46313.791009 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 45501.252684 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 47372.667910 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 46313.791009 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47443.629205 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 57035.545024 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 48702.269900 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 48833.914053 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 48833.914053 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47443.629205 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 50448.227612 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 48748.177400 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47443.629205 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 50448.227612 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 48748.177400 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -473,17 +473,17 @@ system.cpu.l2cache.demand_mshr_misses::total 4938
system.cpu.l2cache.overall_mshr_misses::cpu.inst 2794 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 2144 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 4938 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 91774816 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 16652177 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 108426993 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 58348895 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 58348895 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 91774816 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 75001072 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 166775888 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 91774816 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 75001072 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 166775888 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 97843336 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 18812201 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 116655537 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 63127136 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 63127136 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 97843336 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 81939337 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 179782673 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 97843336 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 81939337 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 179782673 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.293487 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.888421 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.321761 # mshr miss rate for ReadReq accesses
@@ -495,51 +495,51 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 0.420506
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.293487 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.964462 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.420506 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32847.106657 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 39460.135071 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 33714.861007 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 33884.375726 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 33884.375726 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32847.106657 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 34981.843284 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33773.974889 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32847.106657 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 34981.843284 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33773.974889 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 35019.089477 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 44578.675355 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 36273.487873 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 36659.196283 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 36659.196283 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 35019.089477 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 38217.974347 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 36407.993722 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 35019.089477 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 38217.974347 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 36407.993722 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 157 # number of replacements
-system.cpu.dcache.tagsinuse 1441.892023 # Cycle average of tags in use
-system.cpu.dcache.total_refs 26488629 # Total number of references to valid blocks.
+system.cpu.dcache.tagsinuse 1441.801688 # Cycle average of tags in use
+system.cpu.dcache.total_refs 26488625 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 2223 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 11915.712551 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 11915.710751 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1441.892023 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.352024 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.352024 # Average percentage of cache occupancy
+system.cpu.dcache.occ_blocks::cpu.data 1441.801688 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.352002 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.352002 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 19995623 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 19995623 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 6493006 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 6493006 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 26488629 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 26488629 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 26488629 # number of overall hits
-system.cpu.dcache.overall_hits::total 26488629 # number of overall hits
+system.cpu.dcache.WriteReq_hits::cpu.data 6493002 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 6493002 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 26488625 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 26488625 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 26488625 # number of overall hits
+system.cpu.dcache.overall_hits::total 26488625 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 575 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 575 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 8097 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 8097 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 8672 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 8672 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 8672 # number of overall misses
-system.cpu.dcache.overall_misses::total 8672 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 28721000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 28721000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 329862500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 329862500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 358583500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 358583500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 358583500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 358583500 # number of overall miss cycles
+system.cpu.dcache.WriteReq_misses::cpu.data 8101 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 8101 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 8676 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 8676 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 8676 # number of overall misses
+system.cpu.dcache.overall_misses::total 8676 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 31383500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 31383500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 345698500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 345698500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 377082000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 377082000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 377082000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 377082000 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 19996198 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 19996198 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 6501103 # number of WriteReq accesses(hits+misses)
@@ -550,25 +550,25 @@ system.cpu.dcache.overall_accesses::cpu.data 26497301
system.cpu.dcache.overall_accesses::total 26497301 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000029 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.000029 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001245 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.001245 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001246 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.001246 # miss rate for WriteReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.000327 # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total 0.000327 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000327 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000327 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 49949.565217 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 49949.565217 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 40738.853897 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 40738.853897 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 41349.573339 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 41349.573339 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 41349.573339 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 41349.573339 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 11994 # number of cycles access was blocked
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 54580 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 54580 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 42673.558820 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 42673.558820 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 43462.655602 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 43462.655602 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 43462.655602 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 43462.655602 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 13684 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 830 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 822 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 14.450602 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 16.647202 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
@@ -576,12 +576,12 @@ system.cpu.dcache.writebacks::writebacks 107 # nu
system.cpu.dcache.writebacks::total 107 # number of writebacks
system.cpu.dcache.ReadReq_mshr_hits::cpu.data 100 # number of ReadReq MSHR hits
system.cpu.dcache.ReadReq_mshr_hits::total 100 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6349 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6349 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 6449 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 6449 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 6449 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 6449 # number of overall MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6353 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 6353 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 6453 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 6453 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 6453 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 6453 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 475 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 475 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1748 # number of WriteReq MSHR misses
@@ -590,14 +590,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 2223
system.cpu.dcache.demand_mshr_misses::total 2223 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 2223 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 2223 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 22990000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 22990000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 81618000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 81618000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 104608000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 104608000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 104608000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 104608000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 25092500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 25092500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 86109500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 86109500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 111202000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 111202000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 111202000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 111202000 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000269 # mshr miss rate for WriteReq accesses
@@ -606,14 +606,14 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000084
system.cpu.dcache.demand_mshr_miss_rate::total 0.000084 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000084 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 48400 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 48400 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 46692.219680 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 46692.219680 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 47057.130004 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 47057.130004 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 47057.130004 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 47057.130004 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 52826.315789 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 52826.315789 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 49261.727689 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 49261.727689 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 50023.391813 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 50023.391813 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 50023.391813 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 50023.391813 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
index 32c2b95d3..c7256bad9 100644
--- a/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,32 +1,32 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.023378 # Number of seconds simulated
-sim_ticks 23378067000 # Number of ticks simulated
-final_tick 23378067000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.023427 # Number of seconds simulated
+sim_ticks 23426793000 # Number of ticks simulated
+final_tick 23426793000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 125836 # Simulator instruction rate (inst/s)
-host_op_rate 125836 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 34946651 # Simulator tick rate (ticks/s)
-host_mem_usage 277248 # Number of bytes of host memory used
-host_seconds 668.96 # Real time elapsed on the host
+host_inst_rate 213464 # Simulator instruction rate (inst/s)
+host_op_rate 213464 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 59405864 # Simulator tick rate (ticks/s)
+host_mem_usage 230136 # Number of bytes of host memory used
+host_seconds 394.35 # Real time elapsed on the host
sim_insts 84179709 # Number of instructions simulated
sim_ops 84179709 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 196096 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 138496 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 195968 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 138624 # Number of bytes read from this memory
system.physmem.bytes_read::total 334592 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 196096 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 196096 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 3064 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 2164 # Number of read requests responded to by this memory
+system.physmem.bytes_inst_read::cpu.inst 195968 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 195968 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 3062 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 2166 # Number of read requests responded to by this memory
system.physmem.num_reads::total 5228 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 8388033 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 5924185 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 14312218 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 8388033 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 8388033 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 8388033 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 5924185 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 14312218 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 8365123 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 5917327 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 14282450 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 8365123 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 8365123 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 8365123 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 5917327 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 14282450 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 5228 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
system.physmem.cpureqs 5228 # Reqs generatd by CPU via cache - shady
@@ -36,22 +36,22 @@ system.physmem.bytesConsumedRd 334592 # by
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 367 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 340 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 253 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 316 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 255 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 295 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 373 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 401 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 320 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 300 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 275 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 288 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 326 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 385 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 382 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 352 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::0 325 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 362 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 326 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 312 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 285 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 246 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 295 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 308 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 299 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 282 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 315 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 365 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 376 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 379 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 355 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 398 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
@@ -70,7 +70,7 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 23377961000 # Total gap between requests
+system.physmem.totGap 23426687000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
@@ -98,12 +98,12 @@ system.physmem.neitherpktsize::5 0 # ca
system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 3190 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 1567 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 365 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 92 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 13 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 3174 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 1385 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 549 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 106 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 14 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
@@ -164,56 +164,56 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 21787213 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 116311213 # Sum of mem lat for all requests
-system.physmem.totBusLat 20912000 # Total cycles spent in databus access
-system.physmem.totBankLat 73612000 # Total cycles spent in bank access
-system.physmem.avgQLat 4167.41 # Average queueing delay per request
-system.physmem.avgBankLat 14080.34 # Average bank access latency per request
-system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 22247.75 # Average memory access latency
-system.physmem.avgRdBW 14.31 # Average achieved read bandwidth in MB/s
+system.physmem.totQLat 28657456 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 133887456 # Sum of mem lat for all requests
+system.physmem.totBusLat 26140000 # Total cycles spent in databus access
+system.physmem.totBankLat 79090000 # Total cycles spent in bank access
+system.physmem.avgQLat 5481.53 # Average queueing delay per request
+system.physmem.avgBankLat 15128.16 # Average bank access latency per request
+system.physmem.avgBusLat 5000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 25609.69 # Average memory access latency
+system.physmem.avgRdBW 14.28 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 14.31 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedRdBW 14.28 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
-system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
-system.physmem.busUtil 0.09 # Data bus utilization in percentage
-system.physmem.avgRdQLen 0.00 # Average read queue length over time
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.11 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.01 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 4677 # Number of row buffer hits during reads
+system.physmem.readRowHits 4452 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 89.46 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 85.16 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 4471683.44 # Average gap between requests
-system.cpu.branchPred.lookups 14833517 # Number of BP lookups
-system.cpu.branchPred.condPredicted 10762267 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 917019 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 8075874 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 6944735 # Number of BTB hits
+system.physmem.avgGap 4481003.63 # Average gap between requests
+system.cpu.branchPred.lookups 14862899 # Number of BP lookups
+system.cpu.branchPred.condPredicted 10784279 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 925607 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 8448126 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 6969256 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 85.993603 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 1466052 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 3147 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 82.494698 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 1468807 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 3068 # Number of incorrect RAS predictions.
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 23102664 # DTB read hits
-system.cpu.dtb.read_misses 192481 # DTB read misses
+system.cpu.dtb.read_hits 23133213 # DTB read hits
+system.cpu.dtb.read_misses 193272 # DTB read misses
system.cpu.dtb.read_acv 2 # DTB read access violations
-system.cpu.dtb.read_accesses 23295145 # DTB read accesses
-system.cpu.dtb.write_hits 7068005 # DTB write hits
-system.cpu.dtb.write_misses 1092 # DTB write misses
-system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 7069097 # DTB write accesses
-system.cpu.dtb.data_hits 30170669 # DTB hits
-system.cpu.dtb.data_misses 193573 # DTB misses
-system.cpu.dtb.data_acv 2 # DTB access violations
-system.cpu.dtb.data_accesses 30364242 # DTB accesses
-system.cpu.itb.fetch_hits 14708082 # ITB hits
-system.cpu.itb.fetch_misses 96 # ITB misses
+system.cpu.dtb.read_accesses 23326485 # DTB read accesses
+system.cpu.dtb.write_hits 7072266 # DTB write hits
+system.cpu.dtb.write_misses 1114 # DTB write misses
+system.cpu.dtb.write_acv 4 # DTB write access violations
+system.cpu.dtb.write_accesses 7073380 # DTB write accesses
+system.cpu.dtb.data_hits 30205479 # DTB hits
+system.cpu.dtb.data_misses 194386 # DTB misses
+system.cpu.dtb.data_acv 6 # DTB access violations
+system.cpu.dtb.data_accesses 30399865 # DTB accesses
+system.cpu.itb.fetch_hits 14751258 # ITB hits
+system.cpu.itb.fetch_misses 97 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 14708178 # ITB accesses
+system.cpu.itb.fetch_accesses 14751355 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -227,237 +227,238 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 389 # Number of system calls
-system.cpu.numCycles 46756135 # number of cpu cycles simulated
+system.cpu.numCycles 46853587 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 15430530 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 126815242 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 14833517 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 8410787 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 22106787 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 4454905 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 5569972 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 51 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 2009 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 14708082 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 322729 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 46612836 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.720608 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.376239 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 15478226 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 127086204 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 14862899 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 8438063 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 22152522 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 4487790 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 5536762 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 83 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 2724 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 8 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 14751258 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 326039 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 46698540 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.721417 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.376215 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 24506049 52.57% 52.57% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 2362426 5.07% 57.64% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 1191299 2.56% 60.20% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 1739407 3.73% 63.93% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 2752944 5.91% 69.84% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 1147923 2.46% 72.30% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1216668 2.61% 74.91% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 768362 1.65% 76.56% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 10927758 23.44% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 24546018 52.56% 52.56% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 2363136 5.06% 57.62% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 1191999 2.55% 60.18% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 1747286 3.74% 63.92% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 2758963 5.91% 69.83% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 1151332 2.47% 72.29% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 1219220 2.61% 74.90% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 775308 1.66% 76.56% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 10945278 23.44% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 46612836 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.317253 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.712270 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 17256308 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 4263506 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 20503237 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 1097959 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 3491826 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 2511850 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 12028 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 123858190 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 32546 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 3491826 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 18399179 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 964925 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 7287 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 20435541 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 3314078 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 121046582 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 48 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 399182 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 2434828 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 88894409 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 157311905 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 147648223 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 9663682 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 46698540 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.317220 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.712411 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 17303274 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 4237001 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 20547487 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 1094236 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 3516542 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 2516790 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 12060 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 124092936 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 31896 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 3516542 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 18446150 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 953596 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 7276 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 20476535 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 3298441 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 121253427 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 58 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 399455 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 2423561 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 89048453 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 157563733 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 147863840 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 9699893 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 68427361 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 20467048 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 739 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 732 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 8795383 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 25343096 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 8237940 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 2594464 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 920924 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 105370947 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 1446 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 96530679 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 178191 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 20721356 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 15565520 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1057 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 46612836 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 2.070903 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.875751 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 20621092 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 715 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 706 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 8762124 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 25385907 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 8248290 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 2586709 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 908922 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 105520430 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 1810 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 96627173 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 179301 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 20866432 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 15656081 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1421 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 46698540 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 2.069169 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.876778 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 12074665 25.90% 25.90% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 9351108 20.06% 45.97% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 8402793 18.03% 63.99% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 6288710 13.49% 77.48% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 4905546 10.52% 88.01% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2859533 6.13% 94.14% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 1729691 3.71% 97.85% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 796460 1.71% 99.56% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 204330 0.44% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 12145462 26.01% 26.01% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 9347287 20.02% 46.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 8392983 17.97% 64.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 6295181 13.48% 77.48% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 4922186 10.54% 88.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 2865412 6.14% 94.15% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 1725444 3.69% 97.85% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 796771 1.71% 99.55% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 207814 0.45% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 46612836 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 46698540 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 190047 12.12% 12.12% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 12.12% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 12.12% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 203 0.01% 12.13% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 12.13% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 7055 0.45% 12.58% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 5882 0.38% 12.95% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 842974 53.75% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 66.70% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 444058 28.31% 95.01% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 78249 4.99% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 188040 12.01% 12.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 12.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 12.01% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 192 0.01% 12.02% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 12.02% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 7132 0.46% 12.48% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 5753 0.37% 12.85% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 842663 53.82% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 443560 28.33% 95.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 78346 5.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 7 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 58717725 60.83% 60.83% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 479593 0.50% 61.32% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 58768195 60.82% 60.82% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 479903 0.50% 61.32% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.32% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2796739 2.90% 64.22% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 115257 0.12% 64.34% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 2386885 2.47% 66.81% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 311006 0.32% 67.14% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 760000 0.79% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 319 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.92% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 23812199 24.67% 92.59% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 7150949 7.41% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2800414 2.90% 64.21% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 115399 0.12% 64.33% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 2387049 2.47% 66.80% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 311103 0.32% 67.13% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 759957 0.79% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 319 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.91% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 23849343 24.68% 92.59% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 7155484 7.41% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 96530679 # Type of FU issued
-system.cpu.iq.rate 2.064556 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 1568468 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.016248 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 226318050 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 117401953 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 87051166 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 15102803 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 8726703 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 7059295 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 90117667 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 7981473 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1519109 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 96627173 # Type of FU issued
+system.cpu.iq.rate 2.062322 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 1565686 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.016203 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 226574505 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 117655638 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 87117393 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 15123368 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 8767383 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 7066303 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 90201258 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 7991594 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1516780 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 5346898 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 18469 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 35032 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1736837 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 5389709 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 18571 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 34473 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1747187 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 10557 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 1512 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 10549 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 1581 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 3491826 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 132020 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 18316 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 115597875 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 364987 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 25343096 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 8237940 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 1446 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 3142 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 30 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 35032 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 529110 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 494336 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1023446 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 95309066 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 23295605 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1221613 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 3516542 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 131686 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 18180 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 115763317 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 371525 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 25385907 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 8248290 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 1810 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 2912 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 33 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 34473 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 538490 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 495901 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 1034391 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 95392807 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 23326978 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1234366 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 10225482 # number of nop insts executed
-system.cpu.iew.exec_refs 30364899 # number of memory reference insts executed
-system.cpu.iew.exec_branches 12021435 # Number of branches executed
-system.cpu.iew.exec_stores 7069294 # Number of stores executed
-system.cpu.iew.exec_rate 2.038429 # Inst execution rate
-system.cpu.iew.wb_sent 94627849 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 94110461 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 64468484 # num instructions producing a value
-system.cpu.iew.wb_consumers 89853069 # num instructions consuming a value
+system.cpu.iew.exec_nop 10241077 # number of nop insts executed
+system.cpu.iew.exec_refs 30400564 # number of memory reference insts executed
+system.cpu.iew.exec_branches 12029650 # Number of branches executed
+system.cpu.iew.exec_stores 7073586 # Number of stores executed
+system.cpu.iew.exec_rate 2.035977 # Inst execution rate
+system.cpu.iew.wb_sent 94705450 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 94183696 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 64505139 # num instructions producing a value
+system.cpu.iew.wb_consumers 89892889 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 2.012794 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.717488 # average fanout of values written-back
+system.cpu.iew.wb_rate 2.010170 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.717578 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 23695922 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 23861264 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 389 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 905358 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 43121010 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 2.131283 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.747044 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 913934 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 43181998 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 2.128272 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.745397 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 16684738 38.69% 38.69% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 9903892 22.97% 61.66% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 4485087 10.40% 72.06% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 2259914 5.24% 77.30% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 1605498 3.72% 81.03% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1123100 2.60% 83.63% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 719913 1.67% 85.30% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 818667 1.90% 87.20% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5520201 12.80% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 16729209 38.74% 38.74% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 9919354 22.97% 61.71% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 4482137 10.38% 72.09% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 2267062 5.25% 77.34% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 1606601 3.72% 81.06% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1122793 2.60% 83.66% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 721285 1.67% 85.33% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 818294 1.89% 87.23% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5515263 12.77% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 43121010 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 43181998 # Number of insts commited each cycle
system.cpu.commit.committedInsts 91903055 # Number of instructions committed
system.cpu.commit.committedOps 91903055 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -468,192 +469,192 @@ system.cpu.commit.branches 10240685 # Nu
system.cpu.commit.fp_insts 6862061 # Number of committed floating point instructions.
system.cpu.commit.int_insts 79581076 # Number of committed integer instructions.
system.cpu.commit.function_calls 1029620 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 5520201 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 5515263 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 153198746 # The number of ROB reads
-system.cpu.rob.rob_writes 234713539 # The number of ROB writes
-system.cpu.timesIdled 5103 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 143299 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 153430014 # The number of ROB reads
+system.cpu.rob.rob_writes 235069144 # The number of ROB writes
+system.cpu.timesIdled 5265 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 155047 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 84179709 # Number of Instructions Simulated
system.cpu.committedOps 84179709 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 84179709 # Number of Instructions Simulated
-system.cpu.cpi 0.555432 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.555432 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.800399 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.800399 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 129015669 # number of integer regfile reads
-system.cpu.int_regfile_writes 70499119 # number of integer regfile writes
-system.cpu.fp_regfile_reads 6185969 # number of floating regfile reads
-system.cpu.fp_regfile_writes 6040722 # number of floating regfile writes
-system.cpu.misc_regfile_reads 714490 # number of misc regfile reads
+system.cpu.cpi 0.556590 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.556590 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.796655 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.796655 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 129123035 # number of integer regfile reads
+system.cpu.int_regfile_writes 70557439 # number of integer regfile writes
+system.cpu.fp_regfile_reads 6190540 # number of floating regfile reads
+system.cpu.fp_regfile_writes 6048182 # number of floating regfile writes
+system.cpu.misc_regfile_reads 714455 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
-system.cpu.icache.replacements 9535 # number of replacements
-system.cpu.icache.tagsinuse 1597.711655 # Cycle average of tags in use
-system.cpu.icache.total_refs 14694095 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 11468 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 1281.312783 # Average number of references to valid blocks.
+system.cpu.icache.replacements 9558 # number of replacements
+system.cpu.icache.tagsinuse 1591.672723 # Cycle average of tags in use
+system.cpu.icache.total_refs 14737290 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 11492 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 1282.395580 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1597.711655 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.780133 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.780133 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 14694095 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 14694095 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 14694095 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 14694095 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 14694095 # number of overall hits
-system.cpu.icache.overall_hits::total 14694095 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 13987 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 13987 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 13987 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 13987 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 13987 # number of overall misses
-system.cpu.icache.overall_misses::total 13987 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 308160500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 308160500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 308160500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 308160500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 308160500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 308160500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 14708082 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 14708082 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 14708082 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 14708082 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 14708082 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 14708082 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000951 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000951 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000951 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000951 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000951 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000951 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22031.922499 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 22031.922499 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 22031.922499 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 22031.922499 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 22031.922499 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 22031.922499 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 97 # number of cycles access was blocked
+system.cpu.icache.occ_blocks::cpu.inst 1591.672723 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.777184 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.777184 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 14737290 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 14737290 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 14737290 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 14737290 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 14737290 # number of overall hits
+system.cpu.icache.overall_hits::total 14737290 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 13967 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 13967 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 13967 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 13967 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 13967 # number of overall misses
+system.cpu.icache.overall_misses::total 13967 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 317608000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 317608000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 317608000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 317608000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 317608000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 317608000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 14751257 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 14751257 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 14751257 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 14751257 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 14751257 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 14751257 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000947 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000947 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000947 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000947 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000947 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000947 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 22739.886876 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 22739.886876 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 22739.886876 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 22739.886876 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 22739.886876 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 22739.886876 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 107 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 5 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 19.400000 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 21.400000 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2519 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 2519 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 2519 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 2519 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 2519 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 2519 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 11468 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 11468 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 11468 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 11468 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 11468 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 11468 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 234957500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 234957500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 234957500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 234957500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 234957500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 234957500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000780 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000780 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000780 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000780 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000780 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000780 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 20488.097314 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 20488.097314 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 20488.097314 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 20488.097314 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 20488.097314 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 20488.097314 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2475 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 2475 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 2475 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 2475 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 2475 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 2475 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 11492 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 11492 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 11492 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 11492 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 11492 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 11492 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 240859500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 240859500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 240859500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 240859500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 240859500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 240859500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000779 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000779 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000779 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000779 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000779 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000779 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 20958.884441 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 20958.884441 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 20958.884441 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 20958.884441 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 20958.884441 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 20958.884441 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 2411.634709 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 8474 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 3589 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.361103 # Average number of references to valid blocks.
+system.cpu.l2cache.tagsinuse 2404.595595 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 8500 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 3590 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.367688 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 17.671111 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 2014.246310 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 379.717288 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::writebacks 17.668263 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 2005.213140 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 381.714191 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.000539 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.061470 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.011588 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.073597 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 8404 # number of ReadReq hits
+system.cpu.l2cache.occ_percent::cpu.inst 0.061194 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.011649 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.073382 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 8430 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 55 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 8459 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 8485 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks 109 # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total 109 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 26 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 26 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 8404 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 8430 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 81 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 8485 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 8404 # number of overall hits
+system.cpu.l2cache.demand_hits::total 8511 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 8430 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 81 # number of overall hits
-system.cpu.l2cache.overall_hits::total 8485 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 3064 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 458 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 3522 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 1706 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 1706 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 3064 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 2164 # number of demand (read+write) misses
+system.cpu.l2cache.overall_hits::total 8511 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 3062 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 461 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 3523 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 1705 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 1705 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 3062 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 2166 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total 5228 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 3064 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 2164 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.inst 3062 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 2166 # number of overall misses
system.cpu.l2cache.overall_misses::total 5228 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 139445500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 25445000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 164890500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 80526000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 80526000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 139445500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 105971000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 245416500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 139445500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 105971000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 245416500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 11468 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 513 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 11981 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 145060500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 29177500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 174238000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 86397000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 86397000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 145060500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 115574500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 260635000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 145060500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 115574500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 260635000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 11492 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 516 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 12008 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 109 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total 109 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1732 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1732 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 11468 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2245 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 13713 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 11468 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2245 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 13713 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.267178 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.892788 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.293965 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.984988 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.984988 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.267178 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.963920 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.381244 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.267178 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.963920 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.381244 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 45510.933420 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 55556.768559 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 46817.291312 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 47201.641266 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 47201.641266 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 45510.933420 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 48969.963031 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 46942.712318 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 45510.933420 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 48969.963031 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 46942.712318 # average overall miss latency
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1731 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1731 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 11492 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2247 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 13739 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 11492 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2247 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 13739 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.266446 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.893411 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.293388 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.984980 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.984980 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.266446 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.963952 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.380523 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.266446 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.963952 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.380523 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47374.428478 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 63291.757050 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 49457.280727 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 50672.727273 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 50672.727273 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47374.428478 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 53358.494922 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 49853.672533 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47374.428478 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 53358.494922 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 49853.672533 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -662,178 +663,178 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3064 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 458 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 3522 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1706 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1706 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 3064 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 2164 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3062 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 461 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 3523 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1705 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1705 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 3062 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 2166 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total 5228 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 3064 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 2164 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 3062 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 2166 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 5228 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 100817136 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 19709120 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 120526256 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 59472062 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 59472062 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 100817136 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 79181182 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 179998318 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 100817136 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 79181182 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 179998318 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.267178 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.892788 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.293965 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.984988 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.984988 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.267178 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.963920 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.381244 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.267178 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.963920 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.381244 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 32903.765013 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43033.013100 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 34220.969903 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 34860.528722 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 34860.528722 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 32903.765013 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 36590.195009 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 34429.670620 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 32903.765013 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 36590.195009 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 34429.670620 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 106921693 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 23470923 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 130392616 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 65567754 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 65567754 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 106921693 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 89038677 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 195960370 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 106921693 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 89038677 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 195960370 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.266446 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.893411 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.293388 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.984980 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.984980 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.266446 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.963952 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.380523 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.266446 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.963952 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.380523 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 34918.906924 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 50913.065076 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 37011.812660 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 38456.160704 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 38456.160704 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 34918.906924 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 41107.422438 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 37482.855777 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 34918.906924 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 41107.422438 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 37482.855777 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 159 # number of replacements
-system.cpu.dcache.tagsinuse 1458.941648 # Cycle average of tags in use
-system.cpu.dcache.total_refs 28063904 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 2245 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 12500.625390 # Average number of references to valid blocks.
+system.cpu.dcache.tagsinuse 1459.874578 # Cycle average of tags in use
+system.cpu.dcache.total_refs 28096546 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 2247 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 12504.025812 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1458.941648 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.356187 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.356187 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 21570663 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 21570663 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 6493007 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 6493007 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 234 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 234 # number of LoadLockedReq hits
-system.cpu.dcache.demand_hits::cpu.data 28063670 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 28063670 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 28063670 # number of overall hits
-system.cpu.dcache.overall_hits::total 28063670 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 977 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 977 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 8096 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 8096 # number of WriteReq misses
+system.cpu.dcache.occ_blocks::cpu.data 1459.874578 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.356415 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.356415 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 21603310 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 21603310 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 6493006 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 6493006 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 230 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 230 # number of LoadLockedReq hits
+system.cpu.dcache.demand_hits::cpu.data 28096316 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 28096316 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 28096316 # number of overall hits
+system.cpu.dcache.overall_hits::total 28096316 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1004 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1004 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 8097 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 8097 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 1 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 1 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 9073 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 9073 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 9073 # number of overall misses
-system.cpu.dcache.overall_misses::total 9073 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 44122000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 44122000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 343188654 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 343188654 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses::cpu.data 9101 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9101 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9101 # number of overall misses
+system.cpu.dcache.overall_misses::total 9101 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 50487500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 50487500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 356466299 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 356466299 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 72000 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total 72000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 387310654 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 387310654 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 387310654 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 387310654 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 21571640 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 21571640 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency::cpu.data 406953799 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 406953799 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 406953799 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 406953799 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 21604314 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 21604314 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 6501103 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 6501103 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 235 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 235 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 28072743 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 28072743 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 28072743 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 28072743 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000045 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.000045 # miss rate for ReadReq accesses
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 231 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 231 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 28105417 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 28105417 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 28105417 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 28105417 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000046 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.000046 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.001245 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.001245 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.004255 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.004255 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.000323 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.000323 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.000323 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.000323 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 45160.696008 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 45160.696008 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 42389.902915 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 42389.902915 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.004329 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.004329 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000324 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.000324 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000324 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.000324 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 50286.354582 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 50286.354582 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 44024.490429 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 44024.490429 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 72000 # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 72000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 42688.267828 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 42688.267828 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 42688.267828 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 42688.267828 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 10592 # number of cycles access was blocked
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 44715.283925 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 44715.283925 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 44715.283925 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 44715.283925 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 14195 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 468 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 327 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 22.632479 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 43.409786 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks::writebacks 109 # number of writebacks
system.cpu.dcache.writebacks::total 109 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 465 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 465 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6364 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6364 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 6829 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 6829 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 6829 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 6829 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 512 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 512 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1732 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1732 # number of WriteReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 489 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 489 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6366 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 6366 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 6855 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 6855 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 6855 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 6855 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 515 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 515 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1731 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1731 # number of WriteReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 1 # number of LoadLockedReq MSHR misses
system.cpu.dcache.LoadLockedReq_mshr_misses::total 1 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2244 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2244 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2244 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2244 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 26453500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 26453500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 82660498 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 82660498 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_misses::cpu.data 2246 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2246 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2246 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2246 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 30190000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 30190000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 88528998 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 88528998 # number of WriteReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 70000 # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 70000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 109113998 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 109113998 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 109113998 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 109113998 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 118718998 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 118718998 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 118718998 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 118718998 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000024 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000266 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000266 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.004255 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.004255 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.004329 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.004329 # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000080 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total 0.000080 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000080 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000080 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 51666.992188 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 51666.992188 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 47725.460739 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 47725.460739 # average WriteReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 58621.359223 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 58621.359223 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 51143.268631 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 51143.268631 # average WriteReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 70000 # average LoadLockedReq mshr miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 70000 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 48624.776292 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 48624.776292 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 48624.776292 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 48624.776292 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 52857.968833 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 52857.968833 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 52857.968833 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 52857.968833 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt
index b23c244b9..4d507d8ac 100644
--- a/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/arm/linux/o3-timing/stats.txt
@@ -1,57 +1,57 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.074149 # Number of seconds simulated
-sim_ticks 74148853000 # Number of ticks simulated
-final_tick 74148853000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.074156 # Number of seconds simulated
+sim_ticks 74155951500 # Number of ticks simulated
+final_tick 74155951500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 87257 # Simulator instruction rate (inst/s)
-host_op_rate 95539 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 37550131 # Simulator tick rate (ticks/s)
-host_mem_usage 292636 # Number of bytes of host memory used
-host_seconds 1974.66 # Real time elapsed on the host
+host_inst_rate 108940 # Simulator instruction rate (inst/s)
+host_op_rate 119280 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 46885764 # Simulator tick rate (ticks/s)
+host_mem_usage 245224 # Number of bytes of host memory used
+host_seconds 1581.63 # Real time elapsed on the host
sim_insts 172303021 # Number of instructions simulated
sim_ops 188656503 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 131648 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 111744 # Number of bytes read from this memory
-system.physmem.bytes_read::total 243392 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 131648 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 131648 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 2057 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1746 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 3803 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1775456 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 1507023 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 3282478 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1775456 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1775456 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1775456 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 1507023 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 3282478 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 3804 # Total number of read requests seen
+system.physmem.bytes_read::cpu.inst 131776 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 112064 # Number of bytes read from this memory
+system.physmem.bytes_read::total 243840 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 131776 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 131776 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 2059 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1751 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 3810 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1777012 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1511194 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 3288205 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1777012 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1777012 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1777012 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 1511194 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 3288205 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 3811 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
-system.physmem.cpureqs 3804 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 243392 # Total number of bytes read from memory
+system.physmem.cpureqs 3811 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 243840 # Total number of bytes read from memory
system.physmem.bytesWritten 0 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 243392 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedRd 243840 # bytesRead derated as per pkt->getSize()
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 319 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 234 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 190 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 235 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 227 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 193 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 221 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 282 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 243 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 247 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 249 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 261 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 249 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 234 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 181 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 239 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::0 322 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 240 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 207 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 272 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 246 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 197 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 248 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 252 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 233 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 244 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 235 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 194 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 203 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 197 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 247 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 274 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
@@ -70,14 +70,14 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 74148834500 # Total gap between requests
+system.physmem.totGap 74155933000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 3804 # Categorize read packet sizes
+system.physmem.readPktSize::6 3811 # Categorize read packet sizes
system.physmem.readPktSize::7 0 # Categorize read packet sizes
system.physmem.readPktSize::8 0 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # categorize write packet sizes
@@ -98,11 +98,11 @@ system.physmem.neitherpktsize::5 0 # ca
system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 2808 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 800 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 151 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 38 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 2809 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 787 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 160 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 46 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 8 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -164,36 +164,36 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 11954297 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 86040297 # Sum of mem lat for all requests
-system.physmem.totBusLat 15216000 # Total cycles spent in databus access
-system.physmem.totBankLat 58870000 # Total cycles spent in bank access
-system.physmem.avgQLat 3142.56 # Average queueing delay per request
-system.physmem.avgBankLat 15475.81 # Average bank access latency per request
-system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 22618.37 # Average memory access latency
-system.physmem.avgRdBW 3.28 # Average achieved read bandwidth in MB/s
+system.physmem.totQLat 17813284 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 103885784 # Sum of mem lat for all requests
+system.physmem.totBusLat 19055000 # Total cycles spent in databus access
+system.physmem.totBankLat 67017500 # Total cycles spent in bank access
+system.physmem.avgQLat 4674.18 # Average queueing delay per request
+system.physmem.avgBankLat 17585.28 # Average bank access latency per request
+system.physmem.avgBusLat 5000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 27259.46 # Average memory access latency
+system.physmem.avgRdBW 3.29 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 3.28 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedRdBW 3.29 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
-system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
-system.physmem.busUtil 0.02 # Data bus utilization in percentage
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.03 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 3306 # Number of row buffer hits during reads
+system.physmem.readRowHits 3029 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 86.91 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 79.48 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 19492332.94 # Average gap between requests
-system.cpu.branchPred.lookups 94799058 # Number of BP lookups
-system.cpu.branchPred.condPredicted 74801869 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 6279291 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 44724397 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 43048437 # Number of BTB hits
+system.physmem.avgGap 19458392.29 # Average gap between requests
+system.cpu.branchPred.lookups 94769609 # Number of BP lookups
+system.cpu.branchPred.condPredicted 74778233 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 6277605 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 44694278 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 43050555 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 96.252694 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 4355507 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 88338 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 96.322297 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 4352672 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 88403 # Number of incorrect RAS predictions.
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -237,135 +237,135 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 400 # Number of system calls
-system.cpu.numCycles 148297707 # number of cpu cycles simulated
+system.cpu.numCycles 148311904 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 39650853 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 380235632 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 94799058 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 47403944 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 80363745 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 27281096 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 7190522 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 43 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 5914 # Number of stall cycles due to pending traps
+system.cpu.fetch.icacheStallCycles 39646309 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 380172339 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 94769609 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 47403227 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 80367500 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 27273234 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 7195566 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 8 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 5621 # Number of stall cycles due to pending traps
system.cpu.fetch.PendingQuiesceStallCycles 1 # Number of stall cycles due to pending quiesce instructions
-system.cpu.fetch.IcacheWaitRetryStallCycles 51 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 36846162 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 1830987 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 148197153 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.802808 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.153253 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.IcacheWaitRetryStallCycles 23 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 36841499 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 1830160 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 148194878 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.802185 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.152973 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 68002614 45.89% 45.89% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 5258973 3.55% 49.44% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 10529156 7.10% 56.54% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 10279296 6.94% 63.48% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 8665155 5.85% 69.32% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 6547882 4.42% 73.74% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 6243481 4.21% 77.95% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 8012637 5.41% 83.36% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 24657959 16.64% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 67997083 45.88% 45.88% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 5272996 3.56% 49.44% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 10535975 7.11% 56.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 10290073 6.94% 63.49% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 8651484 5.84% 69.33% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 6547502 4.42% 73.75% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 6243559 4.21% 77.96% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 8000119 5.40% 83.36% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 24656087 16.64% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 148197153 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.639248 # Number of branch fetches per cycle
-system.cpu.fetch.rate 2.564002 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 45504222 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 5859124 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 74799977 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 1201103 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 20832727 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 14326960 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 164415 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 392837219 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 734618 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 20832727 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 50888432 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 722612 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 592441 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 70554465 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 4606476 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 371355589 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 30 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 339881 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 3653545 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 8 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 631848996 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 1581867929 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 1564559444 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 17308485 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 148194878 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.638989 # Number of branch fetches per cycle
+system.cpu.fetch.rate 2.563330 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 45496007 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 5866375 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 74802564 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 1203257 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 20826675 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 14321536 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 164034 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 392763604 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 730055 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 20826675 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 50882111 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 721217 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 592672 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 70557397 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 4614806 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 371296733 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 36 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 341377 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 3661217 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 37 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 631671723 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 1581648558 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 1564322118 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 17326440 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 298044139 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 333804857 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 25175 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 25171 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 13001756 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 43004891 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 16418786 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 5685881 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 3634471 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 329217927 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 47188 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 249444233 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 790071 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 139538270 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 362161071 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 1972 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 148197153 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.683192 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.761683 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 333627584 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 25019 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 25015 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 13027360 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 43001248 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 16425649 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 5676819 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 3663476 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 329185491 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 47072 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 249459953 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 787409 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 139507738 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 361963164 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 1856 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 148194878 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.683324 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.761955 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 56041941 37.82% 37.82% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 22617532 15.26% 53.08% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 24819018 16.75% 69.82% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 20330052 13.72% 83.54% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 12543560 8.46% 92.01% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 6522981 4.40% 96.41% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 4027974 2.72% 99.13% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 1111240 0.75% 99.88% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 182855 0.12% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 56034848 37.81% 37.81% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 22634456 15.27% 53.09% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 24811776 16.74% 69.83% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 20313354 13.71% 83.53% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 12551343 8.47% 92.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 6515797 4.40% 96.40% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 4037298 2.72% 99.13% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 1114310 0.75% 99.88% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 181696 0.12% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 148197153 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 148194878 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 964308 38.46% 38.46% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 5601 0.22% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 38.68% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 100 0.00% 38.69% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 38.69% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 38.69% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 38.69% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 38.69% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 48 0.00% 38.69% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 38.69% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 38.69% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 38.69% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 1163168 46.39% 85.08% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 374037 14.92% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 964655 38.37% 38.37% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 5597 0.22% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 38.59% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 98 0.00% 38.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 38.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 38.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 38.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 38.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 47 0.00% 38.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 38.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 38.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 38.60% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 1171629 46.60% 85.20% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 372002 14.80% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 194888705 78.13% 78.13% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 979440 0.39% 78.52% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 194901733 78.13% 78.13% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 979970 0.39% 78.52% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 78.52% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 78.52% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 78.52% # Type of FU issued
@@ -384,93 +384,93 @@ system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 78.52% # Ty
system.cpu.iq.FU_type_0::SimdShift 0 0.00% 78.52% # Type of FU issued
system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 78.52% # Type of FU issued
system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 78.52% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 33084 0.01% 78.54% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 33123 0.01% 78.54% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 78.54% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 164341 0.07% 78.60% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 254530 0.10% 78.70% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 76430 0.03% 78.73% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 465703 0.19% 78.92% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 206396 0.08% 79.00% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 71859 0.03% 79.03% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 320 0.00% 79.03% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 38355599 15.38% 94.41% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 13947826 5.59% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 164480 0.07% 78.60% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 254950 0.10% 78.70% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 76426 0.03% 78.73% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 465883 0.19% 78.92% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 206474 0.08% 79.00% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 71858 0.03% 79.03% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 321 0.00% 79.03% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 38354449 15.37% 94.41% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 13950286 5.59% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 249444233 # Type of FU issued
-system.cpu.iq.rate 1.682051 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2507262 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.010051 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 646645921 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 466634028 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 237875698 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 3737031 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 2187759 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 1841461 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 250076224 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 1875271 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 2007740 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 249459953 # Type of FU issued
+system.cpu.iq.rate 1.681995 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 2514028 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.010078 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 646678377 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 466567894 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 237899290 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 3737844 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 2190776 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 1842401 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 250099013 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 1874968 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 2006458 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 13155407 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 11336 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 18867 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 3774152 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 13151764 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 11904 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 18813 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 3781015 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 17 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 95 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 7 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 104 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 20832727 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 16956 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 865 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 329282292 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 783571 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 43004891 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 16418786 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 24780 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 182 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 273 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 18867 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 3889474 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 3759056 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 7648530 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 242951850 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 36852953 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 6492383 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 20826675 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 16651 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 839 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 329249613 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 779131 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 43001248 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 16425649 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 24664 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 195 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 269 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 18813 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 3890202 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 3759917 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 7650119 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 242971028 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 36855113 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 6488925 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 17177 # number of nop insts executed
-system.cpu.iew.exec_refs 50499895 # number of memory reference insts executed
-system.cpu.iew.exec_branches 53421871 # Number of branches executed
-system.cpu.iew.exec_stores 13646942 # Number of stores executed
-system.cpu.iew.exec_rate 1.638271 # Inst execution rate
-system.cpu.iew.wb_sent 240774594 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 239717159 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 148465347 # num instructions producing a value
-system.cpu.iew.wb_consumers 267264848 # num instructions consuming a value
+system.cpu.iew.exec_nop 17050 # number of nop insts executed
+system.cpu.iew.exec_refs 50502517 # number of memory reference insts executed
+system.cpu.iew.exec_branches 53426440 # Number of branches executed
+system.cpu.iew.exec_stores 13647404 # Number of stores executed
+system.cpu.iew.exec_rate 1.638244 # Inst execution rate
+system.cpu.iew.wb_sent 240798946 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 239741691 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 148482444 # num instructions producing a value
+system.cpu.iew.wb_consumers 267276214 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.616459 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.555499 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.616470 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.555539 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 140611386 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 140578703 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 45216 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 6125994 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 127364426 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.481347 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.186226 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 6124430 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 127368203 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.481303 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.186211 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 57685030 45.29% 45.29% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 31666758 24.86% 70.15% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 13788542 10.83% 80.98% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 7634444 5.99% 86.97% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 4378206 3.44% 90.41% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1321179 1.04% 91.45% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1702157 1.34% 92.79% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 1312824 1.03% 93.82% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 7875286 6.18% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 57677570 45.28% 45.28% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 31688766 24.88% 70.16% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 13782136 10.82% 80.98% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 7629564 5.99% 86.97% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 4377691 3.44% 90.41% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1320690 1.04% 91.45% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1704652 1.34% 92.79% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 1310037 1.03% 93.82% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 7877097 6.18% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 127364426 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 127368203 # Number of insts commited each cycle
system.cpu.commit.committedInsts 172317409 # Number of instructions committed
system.cpu.commit.committedOps 188670891 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -481,192 +481,196 @@ system.cpu.commit.branches 40300311 # Nu
system.cpu.commit.fp_insts 1752310 # Number of committed floating point instructions.
system.cpu.commit.int_insts 150106217 # Number of committed integer instructions.
system.cpu.commit.function_calls 1848934 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 7875286 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 7877097 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 448766216 # The number of ROB reads
-system.cpu.rob.rob_writes 679506166 # The number of ROB writes
-system.cpu.timesIdled 2556 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 100554 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 448735499 # The number of ROB reads
+system.cpu.rob.rob_writes 679435154 # The number of ROB writes
+system.cpu.timesIdled 2602 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 117026 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 172303021 # Number of Instructions Simulated
system.cpu.committedOps 188656503 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 172303021 # Number of Instructions Simulated
-system.cpu.cpi 0.860680 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.860680 # CPI: Total CPI of All Threads
-system.cpu.ipc 1.161872 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.161872 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 1079384127 # number of integer regfile reads
-system.cpu.int_regfile_writes 384869699 # number of integer regfile writes
-system.cpu.fp_regfile_reads 2912697 # number of floating regfile reads
-system.cpu.fp_regfile_writes 2497246 # number of floating regfile writes
-system.cpu.misc_regfile_reads 54493639 # number of misc regfile reads
+system.cpu.cpi 0.860762 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.860762 # CPI: Total CPI of All Threads
+system.cpu.ipc 1.161761 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.161761 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 1079459412 # number of integer regfile reads
+system.cpu.int_regfile_writes 384885584 # number of integer regfile writes
+system.cpu.fp_regfile_reads 2914044 # number of floating regfile reads
+system.cpu.fp_regfile_writes 2498648 # number of floating regfile writes
+system.cpu.misc_regfile_reads 54505090 # number of misc regfile reads
system.cpu.misc_regfile_writes 820036 # number of misc regfile writes
-system.cpu.icache.replacements 2375 # number of replacements
-system.cpu.icache.tagsinuse 1350.215949 # Cycle average of tags in use
-system.cpu.icache.total_refs 36840897 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 4105 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 8974.639951 # Average number of references to valid blocks.
+system.cpu.icache.replacements 2367 # number of replacements
+system.cpu.icache.tagsinuse 1349.329106 # Cycle average of tags in use
+system.cpu.icache.total_refs 36836268 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 4097 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 8991.034415 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1350.215949 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.659285 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.659285 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 36840897 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 36840897 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 36840897 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 36840897 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 36840897 # number of overall hits
-system.cpu.icache.overall_hits::total 36840897 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 5265 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 5265 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 5265 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 5265 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 5265 # number of overall misses
-system.cpu.icache.overall_misses::total 5265 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 158318499 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 158318499 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 158318499 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 158318499 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 158318499 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 158318499 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 36846162 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 36846162 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 36846162 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 36846162 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 36846162 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 36846162 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000143 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000143 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000143 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000143 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000143 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000143 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 30069.990313 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 30069.990313 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 30069.990313 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 30069.990313 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 30069.990313 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 30069.990313 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 679 # number of cycles access was blocked
+system.cpu.icache.occ_blocks::cpu.inst 1349.329106 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.658852 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.658852 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 36836269 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 36836269 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 36836269 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 36836269 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 36836269 # number of overall hits
+system.cpu.icache.overall_hits::total 36836269 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 5230 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 5230 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 5230 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 5230 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 5230 # number of overall misses
+system.cpu.icache.overall_misses::total 5230 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 167188500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 167188500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 167188500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 167188500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 167188500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 167188500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 36841499 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 36841499 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 36841499 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 36841499 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 36841499 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 36841499 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000142 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000142 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000142 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000142 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000142 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000142 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 31967.208413 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 31967.208413 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 31967.208413 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 31967.208413 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 31967.208413 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 31967.208413 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 552 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 18 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 16 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 37.722222 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 34.500000 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1159 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 1159 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 1159 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 1159 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 1159 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 1159 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4106 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 4106 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 4106 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 4106 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 4106 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 4106 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 121527999 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 121527999 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 121527999 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 121527999 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 121527999 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 121527999 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1129 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 1129 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 1129 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 1129 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 1129 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 1129 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 4101 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 4101 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 4101 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 4101 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 4101 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 4101 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 128471500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 128471500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 128471500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 128471500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 128471500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 128471500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000111 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000111 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000111 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.000111 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000111 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.000111 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 29597.661715 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 29597.661715 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 29597.661715 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 29597.661715 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 29597.661715 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 29597.661715 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 31326.871495 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 31326.871495 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 31326.871495 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 31326.871495 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 31326.871495 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 31326.871495 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 1964.083296 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 2132 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 2732 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 0.780381 # Average number of references to valid blocks.
+system.cpu.l2cache.tagsinuse 1970.907280 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 2125 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 2740 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.775547 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 4.995038 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 1428.113595 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 530.974663 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.000152 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.043583 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.016204 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.059939 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 2043 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 88 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 2131 # number of ReadReq hits
+system.cpu.l2cache.occ_blocks::writebacks 5.016873 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 1429.150441 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 536.739967 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.000153 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.043614 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.016380 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.060147 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 2035 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 89 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 2124 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks 18 # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total 18 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 3 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 3 # number of UpgradeReq hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 9 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 9 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 2043 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 97 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2140 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 2043 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 97 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2140 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 2063 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 677 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 2740 # number of ReadReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 1080 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 1080 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 2063 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1757 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 3820 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 2063 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1757 # number of overall misses
-system.cpu.l2cache.overall_misses::total 3820 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 96979500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 34478500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 131458000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 46382000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 46382000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 96979500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 80860500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 177840000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 96979500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 80860500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 177840000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 4106 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 765 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 4871 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.demand_hits::cpu.inst 2035 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 98 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 2133 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 2035 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 98 # number of overall hits
+system.cpu.l2cache.overall_hits::total 2133 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 2065 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 687 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 2752 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 1076 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 1076 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 2065 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1763 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 3828 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 2065 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1763 # number of overall misses
+system.cpu.l2cache.overall_misses::total 3828 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 104007500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 39870000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 143877500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 49709000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 49709000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 104007500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 89579000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 193586500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 104007500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 89579000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 193586500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 4100 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 776 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 4876 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 18 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total 18 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1089 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1089 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 4106 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1854 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 5960 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 4106 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1854 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 5960 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.502435 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.884967 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.562513 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.991736 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.991736 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.502435 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.947681 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.640940 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.502435 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.947681 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.640940 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47008.967523 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 50928.360414 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 47977.372263 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 42946.296296 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 42946.296296 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47008.967523 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 46021.912351 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 46554.973822 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47008.967523 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 46021.912351 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 46554.973822 # average overall miss latency
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 3 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 3 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1085 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1085 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 4100 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1861 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 5961 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 4100 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1861 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 5961 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.503659 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.885309 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.564397 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.991705 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.991705 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.503659 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.947340 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.642174 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.503659 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.947340 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.642174 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 50366.828087 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 58034.934498 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 52281.068314 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 46197.955390 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 46197.955390 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 50366.828087 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 50810.550199 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 50571.185998 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 50366.828087 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 50810.550199 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 50571.185998 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -676,184 +680,184 @@ system.cpu.l2cache.avg_blocked_cycles::no_targets nan
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 5 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 11 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 16 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 12 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 17 # number of ReadReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst 5 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 11 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 16 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 12 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 17 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst 5 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 11 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 16 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2058 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 666 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 2724 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1080 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1080 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 2058 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 1746 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 3804 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 2058 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 1746 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 3804 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 70489427 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 25721458 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 96210885 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 32841183 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 32841183 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 70489427 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 58562641 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 129052068 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 70489427 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 58562641 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 129052068 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.501218 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.870588 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.559228 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.991736 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.991736 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.501218 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.941748 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.638255 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.501218 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.941748 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.638255 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 34251.422255 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 38620.807808 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 35319.708150 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 30408.502778 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 30408.502778 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 34251.422255 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 33541.031501 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33925.359621 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 34251.422255 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 33541.031501 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33925.359621 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_hits::cpu.data 12 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 17 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 2060 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 675 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 2735 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1076 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1076 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 2060 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1751 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 3811 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 2060 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1751 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 3811 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 78131980 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 30985263 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 109117243 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 36314730 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 36314730 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 78131980 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 67299993 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 145431973 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 78131980 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 67299993 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 145431973 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.502439 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.869845 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.560911 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.991705 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.991705 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.502439 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.940892 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.639322 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.502439 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.940892 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.639322 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 37928.145631 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 45904.093333 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 39896.615356 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 33749.749071 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 33749.749071 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 37928.145631 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 38435.175899 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 38161.105484 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 37928.145631 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 38435.175899 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 38161.105484 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 58 # number of replacements
-system.cpu.dcache.tagsinuse 1406.419520 # Cycle average of tags in use
-system.cpu.dcache.total_refs 46792514 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1854 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 25238.680690 # Average number of references to valid blocks.
+system.cpu.dcache.replacements 57 # number of replacements
+system.cpu.dcache.tagsinuse 1410.136977 # Cycle average of tags in use
+system.cpu.dcache.total_refs 46795714 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1861 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 25145.466953 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1406.419520 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.343364 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.343364 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 34391106 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 34391106 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 12356535 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 12356535 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 22466 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 22466 # number of LoadLockedReq hits
+system.cpu.dcache.occ_blocks::cpu.data 1410.136977 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.344272 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.344272 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 34394275 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 34394275 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 12356557 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 12356557 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 22472 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 22472 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 22407 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 22407 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 46747641 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 46747641 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 46747641 # number of overall hits
-system.cpu.dcache.overall_hits::total 46747641 # number of overall hits
+system.cpu.dcache.demand_hits::cpu.data 46750832 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 46750832 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 46750832 # number of overall hits
+system.cpu.dcache.overall_hits::total 46750832 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 1904 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 1904 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 7752 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 7752 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 7730 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 7730 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 9656 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 9656 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 9656 # number of overall misses
-system.cpu.dcache.overall_misses::total 9656 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 84169500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 84169500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 293859496 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 293859496 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses::cpu.data 9634 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 9634 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 9634 # number of overall misses
+system.cpu.dcache.overall_misses::total 9634 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 93402000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 93402000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 306706496 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 306706496 # number of WriteReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 102000 # number of LoadLockedReq miss cycles
system.cpu.dcache.LoadLockedReq_miss_latency::total 102000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 378028996 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 378028996 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 378028996 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 378028996 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 34393010 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 34393010 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_miss_latency::cpu.data 400108496 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 400108496 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 400108496 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 400108496 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 34396179 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 34396179 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 12364287 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 12364287 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 22468 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 22468 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 22474 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 22474 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 22407 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 22407 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 46757297 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 46757297 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 46757297 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 46757297 # number of overall (read+write) accesses
+system.cpu.dcache.demand_accesses::cpu.data 46760466 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 46760466 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 46760466 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 46760466 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000055 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.000055 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000627 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.000627 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000625 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.000625 # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000089 # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000089 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.000207 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.000207 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.000207 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.000207 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 44206.670168 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 44206.670168 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 37907.571723 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 37907.571723 # average WriteReq miss latency
+system.cpu.dcache.demand_miss_rate::cpu.data 0.000206 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.000206 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.000206 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.000206 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 49055.672269 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 49055.672269 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39677.425097 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 39677.425097 # average WriteReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 51000 # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 51000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 39149.647473 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 39149.647473 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 39149.647473 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 39149.647473 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 472 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 34 # number of cycles access was blocked
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 41530.879801 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 41530.879801 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 41530.879801 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 41530.879801 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 527 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 73 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 13 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 2 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 36.307692 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 17 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 40.538462 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets 36.500000 # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.writebacks::writebacks 18 # number of writebacks
system.cpu.dcache.writebacks::total 18 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1138 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 1138 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6664 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 6664 # number of WriteReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1127 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 1127 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 6643 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 6643 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 7802 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 7802 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 7802 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 7802 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 766 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 766 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1088 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1088 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1854 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1854 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1854 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1854 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 36187000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 36187000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 47523998 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 47523998 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 83710998 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 83710998 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 83710998 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 83710998 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000022 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000022 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.demand_mshr_hits::cpu.data 7770 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 7770 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 7770 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 7770 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 777 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 777 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1087 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1087 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 1864 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 1864 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 1864 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 1864 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 41603000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 41603000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 50879498 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 50879498 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 92482498 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 92482498 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 92482498 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 92482498 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000023 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000023 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000088 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000088 # mshr miss rate for WriteReq accesses
system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000040 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate::total 0.000040 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000040 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000040 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 47241.514360 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 47241.514360 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 43680.145221 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 43680.145221 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 45151.563107 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 45151.563107 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 45151.563107 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 45151.563107 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 53543.114543 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 53543.114543 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 46807.265869 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 46807.265869 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 49615.074034 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 49615.074034 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 49615.074034 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 49615.074034 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
index daaac056b..ea454cb40 100644
--- a/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
+++ b/tests/long/se/70.twolf/ref/x86/linux/o3-timing/stats.txt
@@ -1,57 +1,57 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.082648 # Number of seconds simulated
-sim_ticks 82648140000 # Number of ticks simulated
-final_tick 82648140000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.082836 # Number of seconds simulated
+sim_ticks 82836235000 # Number of ticks simulated
+final_tick 82836235000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 59257 # Simulator instruction rate (inst/s)
-host_op_rate 99320 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 37082179 # Simulator tick rate (ticks/s)
-host_mem_usage 321776 # Number of bytes of host memory used
-host_seconds 2228.78 # Real time elapsed on the host
+host_inst_rate 72340 # Simulator instruction rate (inst/s)
+host_op_rate 121249 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 45372545 # Simulator tick rate (ticks/s)
+host_mem_usage 275820 # Number of bytes of host memory used
+host_seconds 1825.69 # Real time elapsed on the host
sim_insts 132071192 # Number of instructions simulated
sim_ops 221362961 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 217728 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 124416 # Number of bytes read from this memory
-system.physmem.bytes_read::total 342144 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 217728 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 217728 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 3402 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1944 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 5346 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 2634397 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 1505370 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 4139766 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 2634397 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 2634397 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 2634397 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 1505370 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 4139766 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 5348 # Total number of read requests seen
+system.physmem.bytes_read::cpu.inst 218368 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 124544 # Number of bytes read from this memory
+system.physmem.bytes_read::total 342912 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 218368 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 218368 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 3412 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1946 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 5358 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 2636141 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1503497 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 4139638 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 2636141 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 2636141 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 2636141 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 1503497 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 4139638 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 5362 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
-system.physmem.cpureqs 5502 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 342144 # Total number of bytes read from memory
+system.physmem.cpureqs 5515 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 342912 # Total number of bytes read from memory
system.physmem.bytesWritten 0 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 342144 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedRd 342912 # bytesRead derated as per pkt->getSize()
system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
-system.physmem.neitherReadNorWrite 154 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 306 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 318 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 313 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 318 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 308 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 368 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 328 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 306 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 260 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 277 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 361 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 434 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 435 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 352 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 369 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 295 # Track reads on a per bank basis
+system.physmem.neitherReadNorWrite 153 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 275 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 290 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 321 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 274 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 310 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 367 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 377 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 379 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 371 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 376 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 367 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 353 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 361 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 338 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 355 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 248 # Track reads on a per bank basis
system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
@@ -70,14 +70,14 @@ system.physmem.perBankWrReqs::14 0 # Tr
system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 82648109000 # Total gap between requests
+system.physmem.totGap 82836206000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 5348 # Categorize read packet sizes
+system.physmem.readPktSize::6 5362 # Categorize read packet sizes
system.physmem.readPktSize::7 0 # Categorize read packet sizes
system.physmem.readPktSize::8 0 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # categorize write packet sizes
@@ -95,15 +95,15 @@ system.physmem.neitherpktsize::2 0 # ca
system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::6 154 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 153 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 4185 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 926 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 200 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 33 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 4169 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 943 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 199 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 43 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
@@ -164,164 +164,164 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 16873822 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 122447822 # Sum of mem lat for all requests
-system.physmem.totBusLat 21392000 # Total cycles spent in databus access
-system.physmem.totBankLat 84182000 # Total cycles spent in bank access
-system.physmem.avgQLat 3155.16 # Average queueing delay per request
-system.physmem.avgBankLat 15740.84 # Average bank access latency per request
-system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 22896.00 # Average memory access latency
+system.physmem.totQLat 15727084 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 132185834 # Sum of mem lat for all requests
+system.physmem.totBusLat 26795000 # Total cycles spent in databus access
+system.physmem.totBankLat 89663750 # Total cycles spent in bank access
+system.physmem.avgQLat 2933.06 # Average queueing delay per request
+system.physmem.avgBankLat 16722.07 # Average bank access latency per request
+system.physmem.avgBusLat 4997.20 # Average bus latency per request
+system.physmem.avgMemAccLat 24652.34 # Average memory access latency
system.physmem.avgRdBW 4.14 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
system.physmem.avgConsumedRdBW 4.14 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
-system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.03 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
system.physmem.avgWrQLen 0.00 # Average write queue length over time
-system.physmem.readRowHits 4742 # Number of row buffer hits during reads
+system.physmem.readRowHits 4538 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 88.67 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 84.63 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 15454021.88 # Average gap between requests
-system.cpu.branchPred.lookups 19953215 # Number of BP lookups
-system.cpu.branchPred.condPredicted 19953215 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 2011335 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 13840594 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 13098591 # Number of BTB hits
+system.physmem.avgGap 15448751.59 # Average gap between requests
+system.cpu.branchPred.lookups 19976706 # Number of BP lookups
+system.cpu.branchPred.condPredicted 19976706 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 2014402 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 13812152 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 13105283 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 94.638937 # BTB Hit Percentage
+system.cpu.branchPred.BTBHitPct 94.882267 # BTB Hit Percentage
system.cpu.branchPred.usedRAS 0 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 0 # Number of incorrect RAS predictions.
system.cpu.workload.num_syscalls 400 # Number of system calls
-system.cpu.numCycles 165296281 # number of cpu cycles simulated
+system.cpu.numCycles 165672471 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 25831000 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 218891152 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 19953215 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 13098591 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 57573712 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 17632764 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 66415443 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 240 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 1579 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 75 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 24446053 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 431779 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 165175969 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 2.190116 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.327383 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 25870668 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 219126869 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 19976706 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 13105283 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 57628355 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 17696017 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 66630701 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 278 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 2007 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 114 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 24475842 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 426793 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 165546176 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 2.187647 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.326502 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 109199449 66.11% 66.11% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 3061509 1.85% 67.96% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 2383315 1.44% 69.41% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 2892599 1.75% 71.16% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 3450171 2.09% 73.25% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 3573015 2.16% 75.41% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 4309284 2.61% 78.02% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 2725915 1.65% 79.67% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 33580712 20.33% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 109520431 66.16% 66.16% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 3059143 1.85% 68.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 2383042 1.44% 69.44% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 2888379 1.74% 71.19% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 3450462 2.08% 73.27% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 3573116 2.16% 75.43% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 4323051 2.61% 78.04% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 2727876 1.65% 79.69% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 33620676 20.31% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 165175969 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.120712 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.324235 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 38701150 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 56465114 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 44698220 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 9957565 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 15353920 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 353610105 # Number of instructions handled by decode
-system.cpu.rename.SquashCycles 15353920 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 46165738 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 14909579 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 23078 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 46524421 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 42199233 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 345243747 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 88 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 17893684 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 22177130 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 107 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 398936501 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 960723880 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 950976963 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 9746917 # Number of floating rename lookups
+system.cpu.fetch.rateDist::total 165546176 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.120580 # Number of branch fetches per cycle
+system.cpu.fetch.rate 1.322651 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 38775408 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 56644846 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 44737695 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 9974174 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 15414053 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 354047911 # Number of instructions handled by decode
+system.cpu.rename.SquashCycles 15414053 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 46255302 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 14979465 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 23344 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 46561207 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 42312805 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 345686471 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 102 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 18031828 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 22149425 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 50 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 399403706 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 962076305 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 952204922 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 9871383 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 259428604 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 139507897 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 1674 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 1664 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 90390787 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 86672801 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 31756377 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 57758664 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 18775058 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 333623093 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 3362 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 267451276 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 258403 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 111810012 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 230098900 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 2117 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 165175969 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.619190 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.505359 # Number of insts issued each cycle
+system.cpu.rename.UndoneMaps 139975102 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 1676 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 1665 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 90583210 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 86793756 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 31811808 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 57862174 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 18818230 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 334054188 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 3459 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 267584091 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 253989 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 112238541 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 231222254 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 2214 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 165546176 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 1.616371 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.504250 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 44964626 27.22% 27.22% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 46539597 28.18% 55.40% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 32801785 19.86% 75.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 19824720 12.00% 87.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 13230335 8.01% 95.27% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 4791341 2.90% 98.17% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 2351721 1.42% 99.59% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 529174 0.32% 99.91% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 142670 0.09% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 45159771 27.28% 27.28% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 46666031 28.19% 55.47% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 32872103 19.86% 75.33% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 19858979 12.00% 87.32% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 13194353 7.97% 95.29% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 4779249 2.89% 98.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 2330620 1.41% 99.59% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 541020 0.33% 99.91% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 144050 0.09% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 165175969 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 165546176 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 137826 5.20% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 2250902 84.86% 90.05% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 263908 9.95% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 132244 4.97% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 2258982 84.96% 89.93% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 267651 10.07% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 1212134 0.45% 0.45% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 174151286 65.12% 65.57% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass 1212144 0.45% 0.45% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 174232004 65.11% 65.57% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 0 0.00% 65.57% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 65.57% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 1593879 0.60% 66.16% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 1599138 0.60% 66.16% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.16% # Type of FU issued
system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.16% # Type of FU issued
system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.16% # Type of FU issued
@@ -347,84 +347,84 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.16% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.16% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.16% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.16% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 67229168 25.14% 91.30% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 23264809 8.70% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 67256463 25.13% 91.30% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 23284342 8.70% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 267451276 # Type of FU issued
-system.cpu.iq.rate 1.618011 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 2652636 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.009918 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 697648502 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 441157156 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 260237459 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 5341058 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 4570848 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 2570585 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 266205797 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 2685981 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 19039823 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 267584091 # Type of FU issued
+system.cpu.iq.rate 1.615139 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 2658877 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.009937 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 698266747 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 441935949 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 260335869 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 5360477 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 4651988 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 2579879 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 266334819 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 2696005 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 19019917 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 30023215 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 29490 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 296813 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 11240660 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 30144170 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 29191 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 297029 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 11296091 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 49425 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 13 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 49411 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 7 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 15353920 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 582358 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 260686 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 333626455 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 190123 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 86672801 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 31756377 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 1654 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 146774 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 31153 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 296813 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 1177159 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 916050 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 2093209 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 264577691 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 66245889 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 2873585 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 15414053 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 584332 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 268197 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 334057647 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 187603 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 86793756 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 31811808 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 1663 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 154006 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 31822 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 297029 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 1177472 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 918811 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 2096283 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 264704604 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 66268952 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 2879487 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 89117815 # number of memory reference insts executed
-system.cpu.iew.exec_branches 14597039 # Number of branches executed
-system.cpu.iew.exec_stores 22871926 # Number of stores executed
-system.cpu.iew.exec_rate 1.600627 # Inst execution rate
-system.cpu.iew.wb_sent 263630467 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 262808044 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 212084858 # num instructions producing a value
-system.cpu.iew.wb_consumers 375096623 # num instructions consuming a value
+system.cpu.iew.exec_refs 89158933 # number of memory reference insts executed
+system.cpu.iew.exec_branches 14605846 # Number of branches executed
+system.cpu.iew.exec_stores 22889981 # Number of stores executed
+system.cpu.iew.exec_rate 1.597759 # Inst execution rate
+system.cpu.iew.wb_sent 263752937 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 262915748 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 212158955 # num instructions producing a value
+system.cpu.iew.wb_consumers 375269860 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.589921 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.565414 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.586961 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.565350 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 112301239 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 112734910 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 1245 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 2011502 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 149822049 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.477506 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.946000 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 2014608 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 150132123 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 1.474454 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.942401 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 50722618 33.86% 33.86% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 57116806 38.12% 71.98% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 13820755 9.22% 81.20% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 12019830 8.02% 89.23% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 4145175 2.77% 91.99% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 2956577 1.97% 93.97% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 1072909 0.72% 94.68% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 994916 0.66% 95.35% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 6972463 4.65% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 50871002 33.88% 33.88% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 57276171 38.15% 72.03% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 13824598 9.21% 81.24% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 12056402 8.03% 89.27% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 4136994 2.76% 92.03% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 2958422 1.97% 94.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 1072501 0.71% 94.71% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 994968 0.66% 95.38% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 6941065 4.62% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 149822049 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 150132123 # Number of insts commited each cycle
system.cpu.commit.committedInsts 132071192 # Number of instructions committed
system.cpu.commit.committedOps 221362961 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -435,198 +435,198 @@ system.cpu.commit.branches 12326938 # Nu
system.cpu.commit.fp_insts 2162459 # Number of committed floating point instructions.
system.cpu.commit.int_insts 220339551 # Number of committed integer instructions.
system.cpu.commit.function_calls 0 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 6972463 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 6941065 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 476513786 # The number of ROB reads
-system.cpu.rob.rob_writes 682717187 # The number of ROB writes
-system.cpu.timesIdled 2881 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 120312 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 477288929 # The number of ROB reads
+system.cpu.rob.rob_writes 683644230 # The number of ROB writes
+system.cpu.timesIdled 2956 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 126295 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 132071192 # Number of Instructions Simulated
system.cpu.committedOps 221362961 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 132071192 # Number of Instructions Simulated
-system.cpu.cpi 1.251570 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 1.251570 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.798997 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.798997 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 562635091 # number of integer regfile reads
-system.cpu.int_regfile_writes 298739906 # number of integer regfile writes
-system.cpu.fp_regfile_reads 3520410 # number of floating regfile reads
-system.cpu.fp_regfile_writes 2230055 # number of floating regfile writes
-system.cpu.misc_regfile_reads 137014018 # number of misc regfile reads
+system.cpu.cpi 1.254418 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 1.254418 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.797182 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.797182 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 562757952 # number of integer regfile reads
+system.cpu.int_regfile_writes 298813122 # number of integer regfile writes
+system.cpu.fp_regfile_reads 3531630 # number of floating regfile reads
+system.cpu.fp_regfile_writes 2237821 # number of floating regfile writes
+system.cpu.misc_regfile_reads 137110805 # number of misc regfile reads
system.cpu.misc_regfile_writes 844 # number of misc regfile writes
-system.cpu.icache.replacements 4732 # number of replacements
-system.cpu.icache.tagsinuse 1624.168426 # Cycle average of tags in use
-system.cpu.icache.total_refs 24437101 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 6701 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 3646.784211 # Average number of references to valid blocks.
+system.cpu.icache.replacements 4901 # number of replacements
+system.cpu.icache.tagsinuse 1627.835837 # Cycle average of tags in use
+system.cpu.icache.total_refs 24466683 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 6871 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 3560.862029 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 1624.168426 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.793051 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.793051 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 24437101 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 24437101 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 24437101 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 24437101 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 24437101 # number of overall hits
-system.cpu.icache.overall_hits::total 24437101 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 8952 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 8952 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 8952 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 8952 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 8952 # number of overall misses
-system.cpu.icache.overall_misses::total 8952 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 259465998 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 259465998 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 259465998 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 259465998 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 259465998 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 259465998 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 24446053 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 24446053 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 24446053 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 24446053 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 24446053 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 24446053 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000366 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.000366 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.000366 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.000366 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.000366 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.000366 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 28984.137399 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 28984.137399 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 28984.137399 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 28984.137399 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 28984.137399 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 28984.137399 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 676 # number of cycles access was blocked
+system.cpu.icache.occ_blocks::cpu.inst 1627.835837 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.794842 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.794842 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 24466683 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 24466683 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 24466683 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 24466683 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 24466683 # number of overall hits
+system.cpu.icache.overall_hits::total 24466683 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 9159 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 9159 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 9159 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 9159 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 9159 # number of overall misses
+system.cpu.icache.overall_misses::total 9159 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 269675497 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 269675497 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 269675497 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 269675497 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 269675497 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 269675497 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 24475842 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 24475842 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 24475842 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 24475842 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 24475842 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 24475842 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000374 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.000374 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.000374 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.000374 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.000374 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.000374 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 29443.770827 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 29443.770827 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 29443.770827 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 29443.770827 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 29443.770827 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 29443.770827 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 864 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 21 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 26 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 32.190476 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 33.230769 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2097 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 2097 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 2097 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 2097 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 2097 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 2097 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 6855 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 6855 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 6855 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 6855 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 6855 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 6855 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 198302998 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 198302998 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 198302998 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 198302998 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 198302998 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 198302998 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000280 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000280 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000280 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.000280 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000280 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.000280 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 28928.227279 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 28928.227279 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 28928.227279 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 28928.227279 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 28928.227279 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 28928.227279 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2133 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 2133 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 2133 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 2133 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 2133 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 2133 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 7026 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 7026 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 7026 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 7026 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 7026 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 7026 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 205371497 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 205371497 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 205371497 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 205371497 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 205371497 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 205371497 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000287 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000287 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000287 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.000287 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000287 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.000287 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 29230.215912 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 29230.215912 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 29230.215912 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 29230.215912 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 29230.215912 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 29230.215912 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 2509.913640 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 3332 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 3792 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 0.878692 # Average number of references to valid blocks.
+system.cpu.l2cache.tagsinuse 2531.748288 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 3493 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 3808 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.917279 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 0.902701 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 2234.774413 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 274.236526 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.000028 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.068200 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.008369 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.076596 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 3299 # number of ReadReq hits
+system.cpu.l2cache.occ_blocks::writebacks 1.438884 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 2246.558475 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 283.750928 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.000044 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.068560 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.008659 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.077263 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 3460 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::cpu.data 30 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 3329 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 14 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 14 # number of Writeback hits
+system.cpu.l2cache.ReadReq_hits::total 3490 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 13 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 13 # number of Writeback hits
system.cpu.l2cache.ReadExReq_hits::cpu.data 7 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 7 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 3299 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 3460 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::cpu.data 37 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 3336 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 3299 # number of overall hits
+system.cpu.l2cache.demand_hits::total 3497 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 3460 # number of overall hits
system.cpu.l2cache.overall_hits::cpu.data 37 # number of overall hits
-system.cpu.l2cache.overall_hits::total 3336 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 3402 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 386 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 3788 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 154 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 154 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 1560 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 1560 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 3402 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1946 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 5348 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 3402 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1946 # number of overall misses
-system.cpu.l2cache.overall_misses::total 5348 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 158304000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21677000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 179981000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 68234000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 68234000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 158304000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 89911000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 248215000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 158304000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 89911000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 248215000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 6701 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 416 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 7117 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 14 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 14 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 154 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 154 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 1567 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 1567 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 6701 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1983 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 8684 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 6701 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1983 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 8684 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.507685 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.927885 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.532247 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_hits::total 3497 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 3413 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 394 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 3807 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 153 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 153 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 1555 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 1555 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 3413 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1949 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 5362 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 3413 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1949 # number of overall misses
+system.cpu.l2cache.overall_misses::total 5362 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 163591500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 23492500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 187084000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 68820500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 68820500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 163591500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 92313000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 255904500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 163591500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 92313000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 255904500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 6873 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 424 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 7297 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 13 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 13 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 153 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 153 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 1562 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 1562 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 6873 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1986 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 8859 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 6873 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1986 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 8859 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.496581 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.929245 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.521721 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.995533 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.995533 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.507685 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.981341 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.615845 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.507685 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.981341 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.615845 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 46532.627866 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 56158.031088 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 47513.463569 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 43739.743590 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 43739.743590 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 46532.627866 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 46202.980473 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 46412.677636 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 46532.627866 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 46202.980473 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 46412.677636 # average overall miss latency
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.995519 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.995519 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.496581 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.981370 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.605260 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.496581 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.981370 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.605260 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 47931.878113 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 59625.634518 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 49142.106646 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 44257.556270 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 44257.556270 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 47931.878113 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 47364.289379 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 47725.568818 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 47931.878113 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 47364.289379 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 47725.568818 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -635,100 +635,100 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3402 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 386 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 3788 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 154 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 154 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1560 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1560 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 3402 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 1946 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 5348 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 3402 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 1946 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 5348 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 115394983 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 16844098 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 132239081 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1540154 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1540154 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 48432493 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 48432493 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 115394983 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 65276591 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 180671574 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 115394983 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 65276591 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 180671574 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.507685 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.927885 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.532247 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3413 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 394 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 3807 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 153 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 153 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1555 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1555 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 3413 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 1949 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 5362 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 3413 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 1949 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 5362 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 121268321 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 18645617 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 139913938 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1530153 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1530153 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 49242500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 49242500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 121268321 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 67888117 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 189156438 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 121268321 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 67888117 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 189156438 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.496581 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.929245 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.521721 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.995533 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.995533 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.507685 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.981341 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.615845 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.507685 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.981341 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.615845 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 33919.748089 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43637.559585 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 34910.000264 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.995519 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.995519 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.496581 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.981370 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.605260 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.496581 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.981370 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.605260 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 35531.298271 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 47323.901015 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 36751.756764 # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31046.469872 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31046.469872 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 33919.748089 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 33543.983042 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33783.016829 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 33919.748089 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 33543.983042 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33783.016829 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31667.202572 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31667.202572 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 35531.298271 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 34832.281683 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 35277.217083 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 35531.298271 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 34832.281683 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 35277.217083 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 55 # number of replacements
-system.cpu.dcache.tagsinuse 1411.367257 # Cycle average of tags in use
-system.cpu.dcache.total_refs 67560996 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1981 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 34104.490661 # Average number of references to valid blocks.
+system.cpu.dcache.replacements 56 # number of replacements
+system.cpu.dcache.tagsinuse 1416.460930 # Cycle average of tags in use
+system.cpu.dcache.total_refs 67604390 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1983 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 34091.976803 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 1411.367257 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.344572 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.344572 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 47046789 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 47046789 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 20514009 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 20514009 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 67560798 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 67560798 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 67560798 # number of overall hits
-system.cpu.dcache.overall_hits::total 67560798 # number of overall hits
+system.cpu.dcache.occ_blocks::cpu.data 1416.460930 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.345816 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.345816 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 47090189 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 47090189 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 20514015 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 20514015 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 67604204 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 67604204 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 67604204 # number of overall hits
+system.cpu.dcache.overall_hits::total 67604204 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 791 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 791 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1722 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1722 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 2513 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2513 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2513 # number of overall misses
-system.cpu.dcache.overall_misses::total 2513 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 37144000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 37144000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 76853000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 76853000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 113997000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 113997000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 113997000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 113997000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 47047580 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 47047580 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_misses::cpu.data 1716 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 1716 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 2507 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2507 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2507 # number of overall misses
+system.cpu.dcache.overall_misses::total 2507 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 39751500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 39751500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 77402500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 77402500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 117154000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 117154000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 117154000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 117154000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 47090980 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 47090980 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 20515731 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 20515731 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 67563311 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 67563311 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 67563311 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 67563311 # number of overall (read+write) accesses
+system.cpu.dcache.demand_accesses::cpu.data 67606711 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 67606711 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 67606711 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 67606711 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000017 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.000017 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000084 # miss rate for WriteReq accesses
@@ -737,48 +737,48 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.000037
system.cpu.dcache.demand_miss_rate::total 0.000037 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.000037 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.000037 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 46958.280657 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 46958.280657 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 44630.081301 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 44630.081301 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 45362.912853 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 45362.912853 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 45362.912853 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 45362.912853 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 86 # number of cycles access was blocked
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 50254.740834 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 50254.740834 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 45106.351981 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 45106.351981 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 46730.753889 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 46730.753889 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 46730.753889 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 46730.753889 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 35 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 43 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 17.500000 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 14 # number of writebacks
-system.cpu.dcache.writebacks::total 14 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 374 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 374 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 2 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 376 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 376 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 376 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 376 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 417 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 417 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1720 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 1720 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2137 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2137 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2137 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2137 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 22474000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 22474000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 73299500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 73299500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 95773500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 95773500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 95773500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 95773500 # number of overall MSHR miss cycles
+system.cpu.dcache.writebacks::writebacks 13 # number of writebacks
+system.cpu.dcache.writebacks::total 13 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 367 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 367 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 1 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 368 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 368 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 368 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 368 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 424 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 424 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1715 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 1715 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 2139 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 2139 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 2139 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 2139 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 24221500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 24221500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 73937000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 73937000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 98158500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 98158500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 98158500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 98158500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000009 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000009 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000084 # mshr miss rate for WriteReq accesses
@@ -787,14 +787,14 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000032
system.cpu.dcache.demand_mshr_miss_rate::total 0.000032 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.000032 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 53894.484412 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 53894.484412 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42615.988372 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42615.988372 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 44816.799251 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 44816.799251 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 44816.799251 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 44816.799251 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 57126.179245 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 57126.179245 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 43111.953353 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 43111.953353 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 45889.901823 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 45889.901823 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 45889.901823 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 45889.901823 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------