summaryrefslogtreecommitdiff
path: root/tests/long
diff options
context:
space:
mode:
authorAli Saidi <saidi@eecs.umich.edu>2009-01-17 18:57:39 -0500
committerAli Saidi <saidi@eecs.umich.edu>2009-01-17 18:57:39 -0500
commitfb572a1d7445adb91bba588c29fff18b1d8b88b7 (patch)
treec07791775af9799d6c46e26e0f49330ca4dd7b5a /tests/long
parentb4227bd7f697a1f29d25639864f5683d9ddcd41f (diff)
downloadgem5-fb572a1d7445adb91bba588c29fff18b1d8b88b7.tar.xz
Stats: Update parser statistics for Linux special files update (parser runs should now be deterministic).
Diffstat (limited to 'tests/long')
-rw-r--r--tests/long/20.parser/ref/x86/linux/simple-atomic/config.ini2
-rwxr-xr-xtests/long/20.parser/ref/x86/linux/simple-atomic/simout12
-rw-r--r--tests/long/20.parser/ref/x86/linux/simple-atomic/stats.txt18
-rw-r--r--tests/long/20.parser/ref/x86/linux/simple-timing/config.ini4
-rwxr-xr-xtests/long/20.parser/ref/x86/linux/simple-timing/simout14
-rw-r--r--tests/long/20.parser/ref/x86/linux/simple-timing/stats.txt60
6 files changed, 57 insertions, 53 deletions
diff --git a/tests/long/20.parser/ref/x86/linux/simple-atomic/config.ini b/tests/long/20.parser/ref/x86/linux/simple-atomic/config.ini
index 300a3a0b4..21fdad99e 100644
--- a/tests/long/20.parser/ref/x86/linux/simple-atomic/config.ini
+++ b/tests/long/20.parser/ref/x86/linux/simple-atomic/config.ini
@@ -15,6 +15,8 @@ children=dtb itb tracer workload
clock=500
cpu_id=0
defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
diff --git a/tests/long/20.parser/ref/x86/linux/simple-atomic/simout b/tests/long/20.parser/ref/x86/linux/simple-atomic/simout
index 90786ddde..110848279 100755
--- a/tests/long/20.parser/ref/x86/linux/simple-atomic/simout
+++ b/tests/long/20.parser/ref/x86/linux/simple-atomic/simout
@@ -5,12 +5,12 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled Nov 5 2008 23:03:02
-M5 revision 5719:c9056088f1516d097f7e73673f990175ad238d69
-M5 commit date Wed Nov 05 16:19:17 2008 -0500
-M5 started Nov 5 2008 23:22:32
+M5 compiled Jan 16 2009 20:04:39
+M5 revision Unknown:Unknown
+M5 commit date Unknown
+M5 started Jan 16 2009 21:36:48
M5 executing on zizzer
-command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/20.parser/x86/linux/simple-atomic -re --stdout-file stdout --stderr-file stderr tests/run.py long/20.parser/x86/linux/simple-atomic
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/20.parser/x86/linux/simple-atomic -re tests/run.py long/20.parser/x86/linux/simple-atomic
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
@@ -72,4 +72,4 @@ Echoing of input sentence turned on.
about 2 million people attended
the five best costumes got prizes
No errors!
-Exiting @ tick 868687490500 because target called exit()
+Exiting @ tick 868687391000 because target called exit()
diff --git a/tests/long/20.parser/ref/x86/linux/simple-atomic/stats.txt b/tests/long/20.parser/ref/x86/linux/simple-atomic/stats.txt
index 6c9e86c42..547b9bbcd 100644
--- a/tests/long/20.parser/ref/x86/linux/simple-atomic/stats.txt
+++ b/tests/long/20.parser/ref/x86/linux/simple-atomic/stats.txt
@@ -1,18 +1,18 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 1589069 # Simulator instruction rate (inst/s)
-host_mem_usage 198676 # Number of bytes of host memory used
-host_seconds 941.11 # Real time elapsed on the host
-host_tick_rate 923042875 # Simulator tick rate (ticks/s)
+host_inst_rate 1452666 # Simulator instruction rate (inst/s)
+host_mem_usage 201308 # Number of bytes of host memory used
+host_seconds 1029.48 # Real time elapsed on the host
+host_tick_rate 843810674 # Simulator tick rate (ticks/s)
sim_freq 1000000000000 # Frequency of simulated ticks
-sim_insts 1495492702 # Number of instructions simulated
+sim_insts 1495492527 # Number of instructions simulated
sim_seconds 0.868687 # Number of seconds simulated
-sim_ticks 868687490500 # Number of ticks simulated
+sim_ticks 868687391000 # Number of ticks simulated
system.cpu.idle_fraction 0 # Percentage of idle cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
-system.cpu.numCycles 1737374982 # number of cpu cycles simulated
-system.cpu.num_insts 1495492702 # Number of instructions executed
-system.cpu.num_refs 533549000 # Number of memory references
+system.cpu.numCycles 1737374783 # number of cpu cycles simulated
+system.cpu.num_insts 1495492527 # Number of instructions executed
+system.cpu.num_refs 533548974 # Number of memory references
system.cpu.workload.PROG:num_syscalls 551 # Number of system calls
---------- End Simulation Statistics ----------
diff --git a/tests/long/20.parser/ref/x86/linux/simple-timing/config.ini b/tests/long/20.parser/ref/x86/linux/simple-timing/config.ini
index d6948bfb4..bcc04f400 100644
--- a/tests/long/20.parser/ref/x86/linux/simple-timing/config.ini
+++ b/tests/long/20.parser/ref/x86/linux/simple-timing/config.ini
@@ -15,6 +15,8 @@ children=dcache dtb icache itb l2cache toL2Bus tracer workload
clock=500
cpu_id=0
defer_registration=false
+do_checkpoint_insts=true
+do_statistics_insts=true
dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
@@ -155,7 +157,7 @@ type=ExeTracer
[system.cpu.workload]
type=LiveProcess
cmd=parser 2.1.dict -batch
-cwd=build/X86_SE/tests/opt/long/20.parser/x86/linux/simple-timing
+cwd=build/X86_SE/tests/fast/long/20.parser/x86/linux/simple-timing
egid=100
env=
errout=cerr
diff --git a/tests/long/20.parser/ref/x86/linux/simple-timing/simout b/tests/long/20.parser/ref/x86/linux/simple-timing/simout
index f24226fff..c73c77520 100755
--- a/tests/long/20.parser/ref/x86/linux/simple-timing/simout
+++ b/tests/long/20.parser/ref/x86/linux/simple-timing/simout
@@ -5,12 +5,12 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled Nov 9 2008 18:23:31
-M5 revision 5729:dc856beee70a0af5562dc3d83a94fb177bcd292e
-M5 commit date Sat Nov 08 21:06:07 2008 -0800
-M5 started Nov 9 2008 18:34:37
-M5 executing on tater
-command line: build/X86_SE/m5.opt -d build/X86_SE/tests/opt/long/20.parser/x86/linux/simple-timing -re --stdout-file stdout --stderr-file stderr tests/run.py long/20.parser/x86/linux/simple-timing
+M5 compiled Jan 16 2009 20:04:39
+M5 revision Unknown:Unknown
+M5 commit date Unknown
+M5 started Jan 16 2009 21:37:18
+M5 executing on zizzer
+command line: build/X86_SE/m5.fast -d build/X86_SE/tests/fast/long/20.parser/x86/linux/simple-timing -re tests/run.py long/20.parser/x86/linux/simple-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
@@ -72,4 +72,4 @@ Echoing of input sentence turned on.
about 2 million people attended
the five best costumes got prizes
No errors!
-Exiting @ tick 2391380378000 because target called exit()
+Exiting @ tick 2391380158000 because target called exit()
diff --git a/tests/long/20.parser/ref/x86/linux/simple-timing/stats.txt b/tests/long/20.parser/ref/x86/linux/simple-timing/stats.txt
index 803dc9bdb..ddf39d868 100644
--- a/tests/long/20.parser/ref/x86/linux/simple-timing/stats.txt
+++ b/tests/long/20.parser/ref/x86/linux/simple-timing/stats.txt
@@ -1,27 +1,27 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 588841 # Simulator instruction rate (inst/s)
-host_mem_usage 206816 # Number of bytes of host memory used
-host_seconds 2539.72 # Real time elapsed on the host
-host_tick_rate 941590971 # Simulator tick rate (ticks/s)
+host_inst_rate 1062568 # Simulator instruction rate (inst/s)
+host_mem_usage 208792 # Number of bytes of host memory used
+host_seconds 1407.43 # Real time elapsed on the host
+host_tick_rate 1699108877 # Simulator tick rate (ticks/s)
sim_freq 1000000000000 # Frequency of simulated ticks
-sim_insts 1495492697 # Number of instructions simulated
+sim_insts 1495492527 # Number of instructions simulated
sim_seconds 2.391380 # Number of seconds simulated
-sim_ticks 2391380378000 # Number of ticks simulated
-system.cpu.dcache.ReadReq_accesses 384102203 # number of ReadReq accesses(hits+misses)
+sim_ticks 2391380158000 # Number of ticks simulated
+system.cpu.dcache.ReadReq_accesses 384102185 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_avg_miss_latency 24147.662775 # average ReadReq miss latency
system.cpu.dcache.ReadReq_avg_mshr_miss_latency 21147.661617 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits 382375390 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits 382375372 # number of ReadReq hits
system.cpu.dcache.ReadReq_miss_latency 41698498000 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate 0.004496 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses 1726813 # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_miss_latency 36518057000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.004496 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses 1726813 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_accesses 149160208 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses 149160200 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_avg_miss_latency 55999.912355 # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 52999.912355 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_hits 147694060 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits 147694052 # number of WriteReq hits
system.cpu.dcache.WriteReq_miss_latency 82104159500 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate 0.009829 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses 1466148 # number of WriteReq misses
@@ -30,16 +30,16 @@ system.cpu.dcache.WriteReq_mshr_miss_rate 0.009829 # m
system.cpu.dcache.WriteReq_mshr_misses 1466148 # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs 210.782586 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 210.782576 # Average number of references to valid blocks.
system.cpu.dcache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.demand_accesses 533262411 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses 533262385 # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency 38773.620317 # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency 35773.619690 # average overall mshr miss latency
-system.cpu.dcache.demand_hits 530069450 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits 530069424 # number of demand (read+write) hits
system.cpu.dcache.demand_miss_latency 123802657500 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate 0.005988 # miss rate for demand accesses
system.cpu.dcache.demand_misses 3192961 # number of demand (read+write) misses
@@ -50,11 +50,11 @@ system.cpu.dcache.demand_mshr_misses 3192961 # nu
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.overall_accesses 533262411 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses 533262385 # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency 38773.620317 # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency 35773.619690 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits 530069450 # number of overall hits
+system.cpu.dcache.overall_hits 530069424 # number of overall hits
system.cpu.dcache.overall_miss_latency 123802657500 # number of overall miss cycles
system.cpu.dcache.overall_miss_rate 0.005988 # miss rate for overall accesses
system.cpu.dcache.overall_misses 3192961 # number of overall misses
@@ -76,14 +76,14 @@ system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.dcache.replacements 2513875 # number of replacements
system.cpu.dcache.sampled_refs 2517971 # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 4086.151092 # Cycle average of tags in use
-system.cpu.dcache.total_refs 530744440 # Total number of references to valid blocks.
+system.cpu.dcache.tagsinuse 4086.151091 # Cycle average of tags in use
+system.cpu.dcache.total_refs 530744414 # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle 12270587000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 1463913 # number of writebacks
-system.cpu.icache.ReadReq_accesses 1737374915 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses 1737374721 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_avg_miss_latency 48415.215073 # average ReadReq miss latency
system.cpu.icache.ReadReq_avg_mshr_miss_latency 45415.215073 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_hits 1737372102 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits 1737371908 # number of ReadReq hits
system.cpu.icache.ReadReq_miss_latency 136192000 # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate 0.000002 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses 2813 # number of ReadReq misses
@@ -92,16 +92,16 @@ system.cpu.icache.ReadReq_mshr_miss_rate 0.000002 # ms
system.cpu.icache.ReadReq_mshr_misses 2813 # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.icache.avg_refs 617622.503377 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 617622.434412 # Average number of references to valid blocks.
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses 1737374915 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses 1737374721 # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency 48415.215073 # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency 45415.215073 # average overall mshr miss latency
-system.cpu.icache.demand_hits 1737372102 # number of demand (read+write) hits
+system.cpu.icache.demand_hits 1737371908 # number of demand (read+write) hits
system.cpu.icache.demand_miss_latency 136192000 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate 0.000002 # miss rate for demand accesses
system.cpu.icache.demand_misses 2813 # number of demand (read+write) misses
@@ -112,11 +112,11 @@ system.cpu.icache.demand_mshr_misses 2813 # nu
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.overall_accesses 1737374915 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses 1737374721 # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency 48415.215073 # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency 45415.215073 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
-system.cpu.icache.overall_hits 1737372102 # number of overall hits
+system.cpu.icache.overall_hits 1737371908 # number of overall hits
system.cpu.icache.overall_miss_latency 136192000 # number of overall miss cycles
system.cpu.icache.overall_miss_rate 0.000002 # miss rate for overall accesses
system.cpu.icache.overall_misses 2813 # number of overall misses
@@ -138,8 +138,8 @@ system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.icache.replacements 1253 # number of replacements
system.cpu.icache.sampled_refs 2813 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 873.848519 # Cycle average of tags in use
-system.cpu.icache.total_refs 1737372102 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 873.848487 # Cycle average of tags in use
+system.cpu.icache.total_refs 1737371908 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.idle_fraction 0 # Percentage of idle cycles
@@ -221,14 +221,14 @@ system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.l2cache.replacements 663512 # number of replacements
system.cpu.l2cache.sampled_refs 679920 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 17171.686632 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 17171.686345 # Cycle average of tags in use
system.cpu.l2cache.total_refs 2330814 # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 1313099811000 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks 481430 # number of writebacks
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
-system.cpu.numCycles 4782760756 # number of cpu cycles simulated
-system.cpu.num_insts 1495492697 # Number of instructions executed
-system.cpu.num_refs 533549000 # Number of memory references
+system.cpu.numCycles 4782760316 # number of cpu cycles simulated
+system.cpu.num_insts 1495492527 # Number of instructions executed
+system.cpu.num_refs 533548974 # Number of memory references
system.cpu.workload.PROG:num_syscalls 551 # Number of system calls
---------- End Simulation Statistics ----------