summaryrefslogtreecommitdiff
path: root/tests/quick/01.hello-2T-smt
diff options
context:
space:
mode:
authorKevin Lim <ktlim@umich.edu>2006-11-05 20:42:05 -0500
committerKevin Lim <ktlim@umich.edu>2006-11-05 20:42:05 -0500
commit257e09d62622676b84b5166854850024a5f72bcc (patch)
tree3a9adc891c83ae90e8fc00cbdf947d67d97d7b98 /tests/quick/01.hello-2T-smt
parent067c9c5531cb591aa7a2472ebbe366683fcfeb0d (diff)
downloadgem5-257e09d62622676b84b5166854850024a5f72bcc.tar.xz
Update refs.
--HG-- extra : convert_revision : 61d298fb0d9a66a76209a6bfcdb7c14f2efca947
Diffstat (limited to 'tests/quick/01.hello-2T-smt')
-rw-r--r--tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini6
-rw-r--r--tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.out82
-rw-r--r--tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/m5stats.txt724
-rw-r--r--tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stderr3
-rw-r--r--tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stdout8
5 files changed, 408 insertions, 415 deletions
diff --git a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini
index 9dad57e13..df37337b1 100644
--- a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini
+++ b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini
@@ -102,7 +102,6 @@ max_insts_all_threads=0
max_insts_any_thread=0
max_loads_all_threads=0
max_loads_any_thread=0
-mem=system.cpu.dcache
numIQEntries=64
numPhysFloatRegs=256
numPhysIntRegs=256
@@ -132,7 +131,6 @@ assoc=2
block_size=64
compressed_bus=false
compression_latency=0
-do_copy=false
hash_delay=1
hit_latency=1
latency=1
@@ -309,7 +307,6 @@ assoc=2
block_size=64
compressed_bus=false
compression_latency=0
-do_copy=false
hash_delay=1
hit_latency=1
latency=1
@@ -349,7 +346,6 @@ assoc=2
block_size=64
compressed_bus=false
compression_latency=0
-do_copy=false
hash_delay=1
hit_latency=1
latency=1
@@ -386,6 +382,7 @@ mem_side=system.membus.port[1]
type=Bus
bus_id=0
clock=1000
+responder_set=false
width=64
port=system.cpu.icache.mem_side system.cpu.dcache.mem_side system.cpu.l2cache.cpu_side
@@ -423,6 +420,7 @@ uid=100
type=Bus
bus_id=0
clock=1000
+responder_set=false
width=64
port=system.physmem.port system.cpu.l2cache.mem_side
diff --git a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.out b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.out
index bb55a2b69..b0dbe1796 100644
--- a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.out
+++ b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.out
@@ -21,6 +21,7 @@ type=Bus
bus_id=0
clock=1000
width=64
+responder_set=false
[system.cpu.workload0]
type=LiveProcess
@@ -52,45 +53,6 @@ egid=100
pid=100
ppid=99
-[system.cpu.dcache]
-type=BaseCache
-size=262144
-assoc=2
-block_size=64
-latency=1
-mshrs=10
-tgts_per_mshr=5
-write_buffers=8
-prioritizeRequests=false
-do_copy=false
-protocol=null
-trace_addr=0
-hash_delay=1
-repl=null
-compressed_bus=false
-store_compressed=false
-adaptive_compression=false
-compression_latency=0
-block_size=64
-max_miss_count=0
-addr_range=[0,18446744073709551615]
-split=false
-split_size=0
-lifo=false
-two_queue=false
-prefetch_miss=false
-prefetch_access=false
-prefetcher_size=100
-prefetch_past_page=false
-prefetch_serial_squash=false
-prefetch_latency=10
-prefetch_degree=1
-prefetch_policy=none
-prefetch_cache_check_push=true
-prefetch_use_cpu_id=true
-prefetch_data_accesses_only=false
-hit_latency=1
-
[system.cpu.fuPool.FUList0.opList0]
type=OpDesc
opClass=IntAlu
@@ -225,7 +187,6 @@ clock=1
numThreads=1
activity=0
workload=system.cpu.workload0 system.cpu.workload1
-mem=system.cpu.dcache
checker=null
max_insts_any_thread=0
max_insts_all_threads=0
@@ -307,7 +268,44 @@ mshrs=10
tgts_per_mshr=5
write_buffers=8
prioritizeRequests=false
-do_copy=false
+protocol=null
+trace_addr=0
+hash_delay=1
+repl=null
+compressed_bus=false
+store_compressed=false
+adaptive_compression=false
+compression_latency=0
+block_size=64
+max_miss_count=0
+addr_range=[0,18446744073709551615]
+split=false
+split_size=0
+lifo=false
+two_queue=false
+prefetch_miss=false
+prefetch_access=false
+prefetcher_size=100
+prefetch_past_page=false
+prefetch_serial_squash=false
+prefetch_latency=10
+prefetch_degree=1
+prefetch_policy=none
+prefetch_cache_check_push=true
+prefetch_use_cpu_id=true
+prefetch_data_accesses_only=false
+hit_latency=1
+
+[system.cpu.dcache]
+type=BaseCache
+size=262144
+assoc=2
+block_size=64
+latency=1
+mshrs=10
+tgts_per_mshr=5
+write_buffers=8
+prioritizeRequests=false
protocol=null
trace_addr=0
hash_delay=1
@@ -346,7 +344,6 @@ mshrs=10
tgts_per_mshr=5
write_buffers=8
prioritizeRequests=false
-do_copy=false
protocol=null
trace_addr=0
hash_delay=1
@@ -380,6 +377,7 @@ type=Bus
bus_id=0
clock=1000
width=64
+responder_set=false
[trace]
flags=
diff --git a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/m5stats.txt b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/m5stats.txt
index 32bf8dc98..5115a5908 100644
--- a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/m5stats.txt
+++ b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/m5stats.txt
@@ -1,29 +1,29 @@
---------- Begin Simulation Statistics ----------
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-global.BPredUnit.BTBHits 1308 # Number of BTB hits
-global.BPredUnit.BTBLookups 6837 # Number of BTB lookups
+global.BPredUnit.BTBHits 1309 # Number of BTB hits
+global.BPredUnit.BTBLookups 6835 # Number of BTB lookups
global.BPredUnit.RASInCorrect 164 # Number of incorrect RAS predictions.
-global.BPredUnit.condIncorrect 1235 # Number of conditional branches incorrect
-global.BPredUnit.condPredicted 4603 # Number of conditional branches predicted
-global.BPredUnit.lookups 12596 # Number of BP lookups
-global.BPredUnit.usedRAS 5739 # Number of times the RAS was used to get a target.
-host_inst_rate 945 # Simulator instruction rate (inst/s)
-host_mem_usage 181580 # Number of bytes of host memory used
-host_seconds 11.90 # Real time elapsed on the host
-host_tick_rate 187981 # Simulator tick rate (ticks/s)
-memdepunit.memDep.conflictingLoads 29 # Number of conflicting loads.
+global.BPredUnit.condIncorrect 1233 # Number of conditional branches incorrect
+global.BPredUnit.condPredicted 4602 # Number of conditional branches predicted
+global.BPredUnit.lookups 12593 # Number of BP lookups
+global.BPredUnit.usedRAS 5738 # Number of times the RAS was used to get a target.
+host_inst_rate 9412 # Simulator instruction rate (inst/s)
+host_mem_usage 181120 # Number of bytes of host memory used
+host_seconds 1.20 # Real time elapsed on the host
+host_tick_rate 1873386 # Simulator tick rate (ticks/s)
+memdepunit.memDep.conflictingLoads 0 # Number of conflicting loads.
memdepunit.memDep.conflictingLoads 22 # Number of conflicting loads.
memdepunit.memDep.conflictingStores 52 # Number of conflicting stores.
memdepunit.memDep.conflictingStores 3 # Number of conflicting stores.
-memdepunit.memDep.insertedLoads 6560 # Number of loads inserted to the mem dependence unit.
-memdepunit.memDep.insertedLoads 3600 # Number of loads inserted to the mem dependence unit.
+memdepunit.memDep.insertedLoads 6549 # Number of loads inserted to the mem dependence unit.
+memdepunit.memDep.insertedLoads 3592 # Number of loads inserted to the mem dependence unit.
memdepunit.memDep.insertedStores 5837 # Number of stores inserted to the mem dependence unit.
memdepunit.memDep.insertedStores 2389 # Number of stores inserted to the mem dependence unit.
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 11247 # Number of instructions simulated
sim_seconds 0.000002 # Number of seconds simulated
-sim_ticks 2237162 # Number of ticks simulated
+sim_ticks 2239163 # Number of ticks simulated
system.cpu.commit.COM:branches 1724 # Number of branches committed
system.cpu.commit.COM:branches_0 862 # Number of branches committed
system.cpu.commit.COM:branches_1 862 # Number of branches committed
@@ -32,17 +32,17 @@ system.cpu.commit.COM:bw_limited 0 # nu
system.cpu.commit.COM:bw_limited_0 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:bw_limited_1 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle.samples 189229
+system.cpu.commit.COM:committed_per_cycle.samples 185440
system.cpu.commit.COM:committed_per_cycle.min_value 0
- 0 183654 9705.38%
- 1 3073 162.40%
- 2 1213 64.10%
- 3 492 26.00%
- 4 307 16.22%
- 5 181 9.57%
- 6 120 6.34%
- 7 59 3.12%
- 8 130 6.87%
+ 0 179865 9699.36%
+ 1 3074 165.77%
+ 2 1213 65.41%
+ 3 492 26.53%
+ 4 305 16.45%
+ 5 181 9.76%
+ 6 120 6.47%
+ 7 60 3.24%
+ 8 130 7.01%
system.cpu.commit.COM:committed_per_cycle.max_value 8
system.cpu.commit.COM:committed_per_cycle.end_dist
@@ -61,34 +61,34 @@ system.cpu.commit.COM:refs_1 1791 # Nu
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.COM:swp_count_0 0 # Number of s/w prefetches committed
system.cpu.commit.COM:swp_count_1 0 # Number of s/w prefetches committed
-system.cpu.commit.branchMispredicts 980 # The number of times a branch was mispredicted
+system.cpu.commit.branchMispredicts 978 # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts 11281 # The number of committed instructions
system.cpu.commit.commitNonSpecStalls 34 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.commitSquashedInsts 31727 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 31695 # The number of squashed insts skipped by commit
system.cpu.committedInsts_0 5624 # Number of Instructions Simulated
system.cpu.committedInsts_1 5623 # Number of Instructions Simulated
system.cpu.committedInsts_total 11247 # Number of Instructions Simulated
-system.cpu.cpi_0 397.788407 # CPI: Cycles Per Instruction
-system.cpu.cpi_1 397.859150 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 198.911888 # CPI: Total CPI of All Threads
+system.cpu.cpi_0 398.144203 # CPI: Cycles Per Instruction
+system.cpu.cpi_1 398.215010 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 199.089802 # CPI: Total CPI of All Threads
system.cpu.dcache.ReadReq_accesses 3208 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses_0 3208 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency 10081.356250 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency_0 10081.356250 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 10477.810000 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency_0 10477.810000 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits 2888 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits_0 2888 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency 3226034 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency_0 3226034 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_rate 0.099751 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate_0 0.099751 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_misses 320 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses_0 320 # number of ReadReq misses
-system.cpu.dcache.ReadReq_mshr_hits 120 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits_0 120 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_miss_latency 2095562 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency_0 2095562 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_avg_miss_latency 10071.492212 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency_0 10071.492212 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 10492.815000 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency_0 10492.815000 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_hits 2887 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits_0 2887 # number of ReadReq hits
+system.cpu.dcache.ReadReq_miss_latency 3232949 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency_0 3232949 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_rate 0.100062 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate_0 0.100062 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_misses 321 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses_0 321 # number of ReadReq misses
+system.cpu.dcache.ReadReq_mshr_hits 121 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits_0 121 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_miss_latency 2098563 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency_0 2098563 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.062344 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate_0 0.062344 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses 200 # number of ReadReq MSHR misses
@@ -117,7 +117,7 @@ system.cpu.dcache.WriteReq_mshr_misses 146 # nu
system.cpu.dcache.WriteReq_mshr_misses_0 146 # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles_no_mshrs 3977 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles_no_targets 3606.011765 # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs 11.575145 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 11.572254 # Average number of references to valid blocks.
system.cpu.dcache.blocked_no_mshrs 1 # number of cycles access was blocked
system.cpu.dcache.blocked_no_targets 85 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_mshrs 3977 # number of cycles access was blocked
@@ -126,33 +126,33 @@ system.cpu.dcache.cache_copies 0 # nu
system.cpu.dcache.demand_accesses 4832 # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses_0 4832 # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses_1 0 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency 7905.902056 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency_0 7905.902056 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency 7904.705314 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency_0 7904.705314 # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 9355.303468 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency_0 9355.303468 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 9363.976879 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency_0 9363.976879 # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
-system.cpu.dcache.demand_hits 4005 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits_0 4005 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits 4004 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits_0 4004 # number of demand (read+write) hits
system.cpu.dcache.demand_hits_1 0 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 6538181 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency_0 6538181 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency 6545096 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency_0 6545096 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_rate 0.171151 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate_0 0.171151 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate_1 no value # miss rate for demand accesses
-system.cpu.dcache.demand_misses 827 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses_0 827 # number of demand (read+write) misses
+system.cpu.dcache.demand_miss_rate 0.171358 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate_0 0.171358 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
+system.cpu.dcache.demand_misses 828 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses_0 828 # number of demand (read+write) misses
system.cpu.dcache.demand_misses_1 0 # number of demand (read+write) misses
-system.cpu.dcache.demand_mshr_hits 481 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits_0 481 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits 482 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits_0 482 # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 3236935 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency_0 3236935 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 3239936 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency_0 3239936 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate 0.071606 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate_0 0.071606 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate_1 no value # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses 346 # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses_0 346 # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
@@ -164,36 +164,36 @@ system.cpu.dcache.no_allocate_misses 0 # Nu
system.cpu.dcache.overall_accesses 4832 # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses_0 4832 # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses_1 0 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency 7905.902056 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency_0 7905.902056 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency 7904.705314 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency_0 7904.705314 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 9355.303468 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency_0 9355.303468 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 9363.976879 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency_0 9363.976879 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency no value # average overall mshr uncacheable latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency_0 no value # average overall mshr uncacheable latency
-system.cpu.dcache.overall_avg_mshr_uncacheable_latency_1 no value # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits 4005 # number of overall hits
-system.cpu.dcache.overall_hits_0 4005 # number of overall hits
+system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
+system.cpu.dcache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
+system.cpu.dcache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
+system.cpu.dcache.overall_hits 4004 # number of overall hits
+system.cpu.dcache.overall_hits_0 4004 # number of overall hits
system.cpu.dcache.overall_hits_1 0 # number of overall hits
-system.cpu.dcache.overall_miss_latency 6538181 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency_0 6538181 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency 6545096 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency_0 6545096 # number of overall miss cycles
system.cpu.dcache.overall_miss_latency_1 0 # number of overall miss cycles
-system.cpu.dcache.overall_miss_rate 0.171151 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate_0 0.171151 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate_1 no value # miss rate for overall accesses
-system.cpu.dcache.overall_misses 827 # number of overall misses
-system.cpu.dcache.overall_misses_0 827 # number of overall misses
+system.cpu.dcache.overall_miss_rate 0.171358 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate_0 0.171358 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
+system.cpu.dcache.overall_misses 828 # number of overall misses
+system.cpu.dcache.overall_misses_0 828 # number of overall misses
system.cpu.dcache.overall_misses_1 0 # number of overall misses
-system.cpu.dcache.overall_mshr_hits 481 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits_0 481 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits 482 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits_0 482 # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits_1 0 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 3236935 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency_0 3236935 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 3239936 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency_0 3239936 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate 0.071606 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate_0 0.071606 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate_1 no value # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses 346 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses_0 346 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses_1 0 # number of overall MSHR misses
@@ -219,149 +219,149 @@ system.cpu.dcache.sampled_refs 346 # Sa
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 198.595005 # Cycle average of tags in use
-system.cpu.dcache.total_refs 4005 # Total number of references to valid blocks.
+system.cpu.dcache.tagsinuse 198.721819 # Cycle average of tags in use
+system.cpu.dcache.total_refs 4004 # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 0 # number of writebacks
system.cpu.dcache.writebacks_0 0 # number of writebacks
system.cpu.dcache.writebacks_1 0 # number of writebacks
-system.cpu.decode.DECODE:BlockedCycles 101864 # Number of cycles decode is blocked
+system.cpu.decode.DECODE:BlockedCycles 96221 # Number of cycles decode is blocked
system.cpu.decode.DECODE:BranchMispred 264 # Number of times decode detected a branch misprediction
system.cpu.decode.DECODE:BranchResolved 379 # Number of times decode resolved a branch
-system.cpu.decode.DECODE:DecodedInsts 73628 # Number of instructions handled by decode
-system.cpu.decode.DECODE:IdleCycles 257376 # Number of cycles decode is idle
-system.cpu.decode.DECODE:RunCycles 12701 # Number of cycles decode is running
-system.cpu.decode.DECODE:SquashCycles 6044 # Number of cycles decode is squashing
+system.cpu.decode.DECODE:DecodedInsts 73578 # Number of instructions handled by decode
+system.cpu.decode.DECODE:IdleCycles 255461 # Number of cycles decode is idle
+system.cpu.decode.DECODE:RunCycles 12691 # Number of cycles decode is running
+system.cpu.decode.DECODE:SquashCycles 6036 # Number of cycles decode is squashing
system.cpu.decode.DECODE:SquashedInsts 680 # Number of squashed instructions handled by decode
-system.cpu.decode.DECODE:UnblockCycles 340 # Number of cycles decode is unblocking
-system.cpu.fetch.Branches 12596 # Number of branches that fetch encountered
-system.cpu.fetch.CacheLines 13043 # Number of cache lines fetched
-system.cpu.fetch.Cycles 28220 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.IcacheSquashes 1653 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.Insts 84650 # Number of instructions fetch has processed
-system.cpu.fetch.SquashCycles 4944 # Number of cycles fetch has spent squashing
-system.cpu.fetch.branchRate 0.066558 # Number of branch fetches per cycle
-system.cpu.fetch.icacheStallCycles 52829 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.decode.DECODE:UnblockCycles 337 # Number of cycles decode is unblocking
+system.cpu.fetch.Branches 12593 # Number of branches that fetch encountered
+system.cpu.fetch.CacheLines 13036 # Number of cache lines fetched
+system.cpu.fetch.Cycles 28204 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.IcacheSquashes 1652 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.Insts 84597 # Number of instructions fetch has processed
+system.cpu.fetch.SquashCycles 4941 # Number of cycles fetch has spent squashing
+system.cpu.fetch.branchRate 0.067901 # Number of branch fetches per cycle
+system.cpu.fetch.icacheStallCycles 52822 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.predictedBranches 7047 # Number of branches that fetch has predicted taken
-system.cpu.fetch.rate 0.447294 # Number of inst fetches per cycle
+system.cpu.fetch.rate 0.456147 # Number of inst fetches per cycle
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist.samples 189249
+system.cpu.fetch.rateDist.samples 185460
system.cpu.fetch.rateDist.min_value 0
- 0 174064 9197.62%
- 1 369 19.50%
- 2 570 30.12%
- 3 3356 177.33%
- 4 1799 95.06%
- 5 1035 54.69%
- 6 675 35.67%
- 7 2396 126.61%
- 8 4985 263.41%
+ 0 170284 9181.71%
+ 1 368 19.84%
+ 2 571 30.79%
+ 3 3355 180.90%
+ 4 1795 96.79%
+ 5 1036 55.86%
+ 6 675 36.40%
+ 7 2396 129.19%
+ 8 4980 268.52%
system.cpu.fetch.rateDist.max_value 8
system.cpu.fetch.rateDist.end_dist
-system.cpu.icache.ReadReq_accesses 13041 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses_0 13041 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency 7799.181319 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency_0 7799.181319 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 7166.106518 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency_0 7166.106518 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_hits 12131 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits_0 12131 # number of ReadReq hits
-system.cpu.icache.ReadReq_miss_latency 7097255 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency_0 7097255 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_rate 0.069780 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate_0 0.069780 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_misses 910 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses_0 910 # number of ReadReq misses
+system.cpu.icache.ReadReq_accesses 13034 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses_0 13034 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_avg_miss_latency 7812.430296 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency_0 7812.430296 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 7184.680952 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency_0 7184.680952 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_hits 12123 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits_0 12123 # number of ReadReq hits
+system.cpu.icache.ReadReq_miss_latency 7117124 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency_0 7117124 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_rate 0.069894 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate_0 0.069894 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_misses 911 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses_0 911 # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_hits 281 # number of ReadReq MSHR hits
system.cpu.icache.ReadReq_mshr_hits_0 281 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_miss_latency 4507481 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency_0 4507481 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.048232 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate_0 0.048232 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_misses 629 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses_0 629 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency 4526349 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency_0 4526349 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate 0.048335 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate_0 0.048335 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_misses 630 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses_0 630 # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles_no_targets 5755.187500 # average number of cycles each access was blocked
-system.cpu.icache.avg_refs 19.286169 # Average number of references to valid blocks.
+system.cpu.icache.avg_blocked_cycles_no_targets 5755.250000 # average number of cycles each access was blocked
+system.cpu.icache.avg_refs 19.242857 # Average number of references to valid blocks.
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_no_targets 16 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles_no_targets 92083 # number of cycles access was blocked
+system.cpu.icache.blocked_cycles_no_targets 92084 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses 13041 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses_0 13041 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses 13034 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses_0 13034 # number of demand (read+write) accesses
system.cpu.icache.demand_accesses_1 0 # number of demand (read+write) accesses
-system.cpu.icache.demand_avg_miss_latency 7799.181319 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency_0 7799.181319 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency 7812.430296 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency_0 7812.430296 # average overall miss latency
system.cpu.icache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 7166.106518 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency_0 7166.106518 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 7184.680952 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency_0 7184.680952 # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
-system.cpu.icache.demand_hits 12131 # number of demand (read+write) hits
-system.cpu.icache.demand_hits_0 12131 # number of demand (read+write) hits
+system.cpu.icache.demand_hits 12123 # number of demand (read+write) hits
+system.cpu.icache.demand_hits_0 12123 # number of demand (read+write) hits
system.cpu.icache.demand_hits_1 0 # number of demand (read+write) hits
-system.cpu.icache.demand_miss_latency 7097255 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency_0 7097255 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency 7117124 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency_0 7117124 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_rate 0.069780 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate_0 0.069780 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate_1 no value # miss rate for demand accesses
-system.cpu.icache.demand_misses 910 # number of demand (read+write) misses
-system.cpu.icache.demand_misses_0 910 # number of demand (read+write) misses
+system.cpu.icache.demand_miss_rate 0.069894 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate_0 0.069894 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
+system.cpu.icache.demand_misses 911 # number of demand (read+write) misses
+system.cpu.icache.demand_misses_0 911 # number of demand (read+write) misses
system.cpu.icache.demand_misses_1 0 # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits 281 # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits_0 281 # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_miss_latency 4507481 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency_0 4507481 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 4526349 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency_0 4526349 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_rate 0.048232 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate_0 0.048232 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate_1 no value # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_misses 629 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses_0 629 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_miss_rate 0.048335 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate_0 0.048335 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_misses 630 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses_0 630 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.mshr_cap_events_0 0 # number of times MSHR cap was activated
system.cpu.icache.mshr_cap_events_1 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.overall_accesses 13041 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses_0 13041 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses 13034 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses_0 13034 # number of overall (read+write) accesses
system.cpu.icache.overall_accesses_1 0 # number of overall (read+write) accesses
-system.cpu.icache.overall_avg_miss_latency 7799.181319 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency_0 7799.181319 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency 7812.430296 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency_0 7812.430296 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 7166.106518 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency_0 7166.106518 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 7184.680952 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency_0 7184.680952 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency no value # average overall mshr uncacheable latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency_0 no value # average overall mshr uncacheable latency
-system.cpu.icache.overall_avg_mshr_uncacheable_latency_1 no value # average overall mshr uncacheable latency
-system.cpu.icache.overall_hits 12131 # number of overall hits
-system.cpu.icache.overall_hits_0 12131 # number of overall hits
+system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
+system.cpu.icache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
+system.cpu.icache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
+system.cpu.icache.overall_hits 12123 # number of overall hits
+system.cpu.icache.overall_hits_0 12123 # number of overall hits
system.cpu.icache.overall_hits_1 0 # number of overall hits
-system.cpu.icache.overall_miss_latency 7097255 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency_0 7097255 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency 7117124 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency_0 7117124 # number of overall miss cycles
system.cpu.icache.overall_miss_latency_1 0 # number of overall miss cycles
-system.cpu.icache.overall_miss_rate 0.069780 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate_0 0.069780 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate_1 no value # miss rate for overall accesses
-system.cpu.icache.overall_misses 910 # number of overall misses
-system.cpu.icache.overall_misses_0 910 # number of overall misses
+system.cpu.icache.overall_miss_rate 0.069894 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate_0 0.069894 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
+system.cpu.icache.overall_misses 911 # number of overall misses
+system.cpu.icache.overall_misses_0 911 # number of overall misses
system.cpu.icache.overall_misses_1 0 # number of overall misses
system.cpu.icache.overall_mshr_hits 281 # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits_0 281 # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits_1 0 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_miss_latency 4507481 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency_0 4507481 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 4526349 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency_0 4526349 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_rate 0.048232 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate_0 0.048232 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate_1 no value # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_misses 629 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses_0 629 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_miss_rate 0.048335 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate_0 0.048335 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_misses 630 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses_0 630 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses_1 0 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
@@ -381,83 +381,83 @@ system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.icache.replacements 6 # number of replacements
system.cpu.icache.replacements_0 6 # number of replacements
system.cpu.icache.replacements_1 0 # number of replacements
-system.cpu.icache.sampled_refs 629 # Sample count of references to valid blocks.
+system.cpu.icache.sampled_refs 630 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 289.520052 # Cycle average of tags in use
-system.cpu.icache.total_refs 12131 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 289.830640 # Cycle average of tags in use
+system.cpu.icache.total_refs 12123 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.icache.writebacks_0 0 # number of writebacks
system.cpu.icache.writebacks_1 0 # number of writebacks
-system.cpu.idleCycles 2047914 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.iew.EXEC:branches 4335 # Number of branches executed
-system.cpu.iew.EXEC:branches_0 2743 # Number of branches executed
-system.cpu.iew.EXEC:branches_1 1592 # Number of branches executed
+system.cpu.idleCycles 2053704 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.iew.EXEC:branches 4333 # Number of branches executed
+system.cpu.iew.EXEC:branches_0 2744 # Number of branches executed
+system.cpu.iew.EXEC:branches_1 1589 # Number of branches executed
system.cpu.iew.EXEC:nop 76 # number of nop insts executed
system.cpu.iew.EXEC:nop_0 38 # number of nop insts executed
system.cpu.iew.EXEC:nop_1 38 # number of nop insts executed
-system.cpu.iew.EXEC:rate 0.146521 # Inst execution rate
-system.cpu.iew.EXEC:refs 11792 # number of memory reference insts executed
-system.cpu.iew.EXEC:refs_0 7324 # number of memory reference insts executed
-system.cpu.iew.EXEC:refs_1 4468 # number of memory reference insts executed
-system.cpu.iew.EXEC:stores 3821 # Number of stores executed
-system.cpu.iew.EXEC:stores_0 2506 # Number of stores executed
+system.cpu.iew.EXEC:rate 0.149461 # Inst execution rate
+system.cpu.iew.EXEC:refs 11794 # number of memory reference insts executed
+system.cpu.iew.EXEC:refs_0 7333 # number of memory reference insts executed
+system.cpu.iew.EXEC:refs_1 4461 # number of memory reference insts executed
+system.cpu.iew.EXEC:stores 3822 # Number of stores executed
+system.cpu.iew.EXEC:stores_0 2507 # Number of stores executed
system.cpu.iew.EXEC:stores_1 1315 # Number of stores executed
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
system.cpu.iew.EXEC:swp_0 0 # number of swp insts executed
system.cpu.iew.EXEC:swp_1 0 # number of swp insts executed
-system.cpu.iew.WB:consumers 12302 # num instructions consuming a value
-system.cpu.iew.WB:consumers_0 6628 # num instructions consuming a value
-system.cpu.iew.WB:consumers_1 5674 # num instructions consuming a value
-system.cpu.iew.WB:count 22631 # cumulative count of insts written-back
-system.cpu.iew.WB:count_0 12849 # cumulative count of insts written-back
-system.cpu.iew.WB:count_1 9782 # cumulative count of insts written-back
-system.cpu.iew.WB:fanout 0.818810 # average fanout of values written-back
-system.cpu.iew.WB:fanout_0 0.828908 # average fanout of values written-back
-system.cpu.iew.WB:fanout_1 0.807014 # average fanout of values written-back
+system.cpu.iew.WB:consumers 12300 # num instructions consuming a value
+system.cpu.iew.WB:consumers_0 6629 # num instructions consuming a value
+system.cpu.iew.WB:consumers_1 5671 # num instructions consuming a value
+system.cpu.iew.WB:count 22619 # cumulative count of insts written-back
+system.cpu.iew.WB:count_0 12848 # cumulative count of insts written-back
+system.cpu.iew.WB:count_1 9771 # cumulative count of insts written-back
+system.cpu.iew.WB:fanout 0.818780 # average fanout of values written-back
+system.cpu.iew.WB:fanout_0 0.828933 # average fanout of values written-back
+system.cpu.iew.WB:fanout_1 0.806912 # average fanout of values written-back
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_0 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_1 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:penalized_rate_0 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:penalized_rate_1 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.iew.WB:producers 10073 # num instructions producing a value
-system.cpu.iew.WB:producers_0 5494 # num instructions producing a value
-system.cpu.iew.WB:producers_1 4579 # num instructions producing a value
-system.cpu.iew.WB:rate 0.119583 # insts written-back per cycle
-system.cpu.iew.WB:rate_0 0.067895 # insts written-back per cycle
-system.cpu.iew.WB:rate_1 0.051689 # insts written-back per cycle
-system.cpu.iew.WB:sent 22783 # cumulative count of insts sent to commit
-system.cpu.iew.WB:sent_0 12935 # cumulative count of insts sent to commit
-system.cpu.iew.WB:sent_1 9848 # cumulative count of insts sent to commit
-system.cpu.iew.branchMispredicts 1057 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewBlockCycles 60428 # Number of cycles IEW is blocking
-system.cpu.iew.iewDispLoadInsts 10160 # Number of dispatched load instructions
+system.cpu.iew.WB:producers 10071 # num instructions producing a value
+system.cpu.iew.WB:producers_0 5495 # num instructions producing a value
+system.cpu.iew.WB:producers_1 4576 # num instructions producing a value
+system.cpu.iew.WB:rate 0.121962 # insts written-back per cycle
+system.cpu.iew.WB:rate_0 0.069276 # insts written-back per cycle
+system.cpu.iew.WB:rate_1 0.052685 # insts written-back per cycle
+system.cpu.iew.WB:sent 22770 # cumulative count of insts sent to commit
+system.cpu.iew.WB:sent_0 12934 # cumulative count of insts sent to commit
+system.cpu.iew.WB:sent_1 9836 # cumulative count of insts sent to commit
+system.cpu.iew.branchMispredicts 1054 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewBlockCycles 56608 # Number of cycles IEW is blocking
+system.cpu.iew.iewDispLoadInsts 10141 # Number of dispatched load instructions
system.cpu.iew.iewDispNonSpecInsts 43 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewDispSquashedInsts 5995 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispSquashedInsts 5984 # Number of squashed instructions skipped by dispatch
system.cpu.iew.iewDispStoreInsts 8226 # Number of dispatched store instructions
-system.cpu.iew.iewDispatchedInsts 42995 # Number of instructions dispatched to IQ
-system.cpu.iew.iewExecLoadInsts 7971 # Number of load instructions executed
-system.cpu.iew.iewExecLoadInsts_0 4818 # Number of load instructions executed
-system.cpu.iew.iewExecLoadInsts_1 3153 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1093 # Number of squashed instructions skipped in execute
-system.cpu.iew.iewExecutedInsts 27729 # Number of executed instructions
+system.cpu.iew.iewDispatchedInsts 42965 # Number of instructions dispatched to IQ
+system.cpu.iew.iewExecLoadInsts 7972 # Number of load instructions executed
+system.cpu.iew.iewExecLoadInsts_0 4826 # Number of load instructions executed
+system.cpu.iew.iewExecLoadInsts_1 3146 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1094 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewExecutedInsts 27719 # Number of executed instructions
system.cpu.iew.iewIQFullEvents 37 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewLSQFullEvents 2 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.iewSquashCycles 6044 # Number of cycles IEW is squashing
-system.cpu.iew.iewUnblockCycles 109 # Number of cycles IEW is unblocking
+system.cpu.iew.iewLSQFullEvents 5 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.iewSquashCycles 6036 # Number of cycles IEW is squashing
+system.cpu.iew.iewUnblockCycles 111 # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads 1 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread.0.cacheBlocked 3147 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread.0.cacheBlocked 3148 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.lsq.thread.0.forwLoads 62 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread.0.ignoredResponses 5 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
-system.cpu.iew.lsq.thread.0.memOrderViolation 40 # Number of memory ordering violations
+system.cpu.iew.lsq.thread.0.memOrderViolation 39 # Number of memory ordering violations
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread.0.squashedLoads 5581 # Number of loads squashed
+system.cpu.iew.lsq.thread.0.squashedLoads 5570 # Number of loads squashed
system.cpu.iew.lsq.thread.0.squashedStores 5025 # Number of stores squashed
system.cpu.iew.lsq.thread.1.blockedLoads 1 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.1.cacheBlocked 1500 # Number of times an access to memory failed due to the cache being blocked
@@ -467,35 +467,35 @@ system.cpu.iew.lsq.thread.1.invAddrLoads 0 # Nu
system.cpu.iew.lsq.thread.1.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread.1.memOrderViolation 34 # Number of memory ordering violations
system.cpu.iew.lsq.thread.1.rescheduledLoads 1 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread.1.squashedLoads 2621 # Number of loads squashed
+system.cpu.iew.lsq.thread.1.squashedLoads 2613 # Number of loads squashed
system.cpu.iew.lsq.thread.1.squashedStores 1577 # Number of stores squashed
-system.cpu.iew.memOrderViolationEvents 74 # Number of memory order violations
-system.cpu.iew.predictedNotTakenIncorrect 830 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.memOrderViolationEvents 73 # Number of memory order violations
+system.cpu.iew.predictedNotTakenIncorrect 827 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.predictedTakenIncorrect 227 # Number of branches that were predicted taken incorrectly
-system.cpu.ipc_0 0.002514 # IPC: Instructions Per Cycle
-system.cpu.ipc_1 0.002513 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.005027 # IPC: Total IPC of All Threads
-system.cpu.iq.ISSUE:FU_type_0 16810 # Type of FU issued
+system.cpu.ipc_0 0.002512 # IPC: Instructions Per Cycle
+system.cpu.ipc_1 0.002511 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.005023 # IPC: Total IPC of All Threads
+system.cpu.iq.ISSUE:FU_type_0 16815 # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.start_dist
-(null) 2 0.01% # Type of FU issued
-IntAlu 9156 54.47% # Type of FU issued
-IntMult 1 0.01% # Type of FU issued
-IntDiv 0 0.00% # Type of FU issued
-FloatAdd 2 0.01% # Type of FU issued
-FloatCmp 0 0.00% # Type of FU issued
-FloatCvt 0 0.00% # Type of FU issued
-FloatMult 0 0.00% # Type of FU issued
-FloatDiv 0 0.00% # Type of FU issued
-FloatSqrt 0 0.00% # Type of FU issued
-MemRead 5111 30.40% # Type of FU issued
-MemWrite 2538 15.10% # Type of FU issued
-IprAccess 0 0.00% # Type of FU issued
-InstPrefetch 0 0.00% # Type of FU issued
+ (null) 2 0.01% # Type of FU issued
+ IntAlu 9152 54.43% # Type of FU issued
+ IntMult 1 0.01% # Type of FU issued
+ IntDiv 0 0.00% # Type of FU issued
+ FloatAdd 2 0.01% # Type of FU issued
+ FloatCmp 0 0.00% # Type of FU issued
+ FloatCvt 0 0.00% # Type of FU issued
+ FloatMult 0 0.00% # Type of FU issued
+ FloatDiv 0 0.00% # Type of FU issued
+ FloatSqrt 0 0.00% # Type of FU issued
+ MemRead 5119 30.44% # Type of FU issued
+ MemWrite 2539 15.10% # Type of FU issued
+ IprAccess 0 0.00% # Type of FU issued
+ InstPrefetch 0 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.end_dist
-system.cpu.iq.ISSUE:FU_type_1 12012 # Type of FU issued
+system.cpu.iq.ISSUE:FU_type_1 11998 # Type of FU issued
system.cpu.iq.ISSUE:FU_type_1.start_dist
(null) 2 0.02% # Type of FU issued
- IntAlu 7390 61.52% # Type of FU issued
+ IntAlu 7386 61.56% # Type of FU issued
IntMult 1 0.01% # Type of FU issued
IntDiv 0 0.00% # Type of FU issued
FloatAdd 2 0.02% # Type of FU issued
@@ -504,15 +504,15 @@ system.cpu.iq.ISSUE:FU_type_1.start_dist
FloatMult 0 0.00% # Type of FU issued
FloatDiv 0 0.00% # Type of FU issued
FloatSqrt 0 0.00% # Type of FU issued
- MemRead 3275 27.26% # Type of FU issued
- MemWrite 1342 11.17% # Type of FU issued
+ MemRead 3265 27.21% # Type of FU issued
+ MemWrite 1342 11.19% # Type of FU issued
IprAccess 0 0.00% # Type of FU issued
InstPrefetch 0 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_1.end_dist
-system.cpu.iq.ISSUE:FU_type 28822 # Type of FU issued
+system.cpu.iq.ISSUE:FU_type 28813 # Type of FU issued
system.cpu.iq.ISSUE:FU_type.start_dist
(null) 4 0.01% # Type of FU issued
- IntAlu 16546 57.41% # Type of FU issued
+ IntAlu 16538 57.40% # Type of FU issued
IntMult 2 0.01% # Type of FU issued
IntDiv 0 0.00% # Type of FU issued
FloatAdd 4 0.01% # Type of FU issued
@@ -521,20 +521,20 @@ system.cpu.iq.ISSUE:FU_type.start_dist
FloatMult 0 0.00% # Type of FU issued
FloatDiv 0 0.00% # Type of FU issued
FloatSqrt 0 0.00% # Type of FU issued
- MemRead 8386 29.10% # Type of FU issued
- MemWrite 3880 13.46% # Type of FU issued
+ MemRead 8384 29.10% # Type of FU issued
+ MemWrite 3881 13.47% # Type of FU issued
IprAccess 0 0.00% # Type of FU issued
InstPrefetch 0 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type.end_dist
-system.cpu.iq.ISSUE:fu_busy_cnt 154 # FU busy when requested
+system.cpu.iq.ISSUE:fu_busy_cnt 150 # FU busy when requested
system.cpu.iq.ISSUE:fu_busy_cnt_0 76 # FU busy when requested
-system.cpu.iq.ISSUE:fu_busy_cnt_1 78 # FU busy when requested
-system.cpu.iq.ISSUE:fu_busy_rate 0.005343 # FU busy rate (busy events/executed inst)
-system.cpu.iq.ISSUE:fu_busy_rate_0 0.002637 # FU busy rate (busy events/executed inst)
-system.cpu.iq.ISSUE:fu_busy_rate_1 0.002706 # FU busy rate (busy events/executed inst)
+system.cpu.iq.ISSUE:fu_busy_cnt_1 74 # FU busy when requested
+system.cpu.iq.ISSUE:fu_busy_rate 0.005206 # FU busy rate (busy events/executed inst)
+system.cpu.iq.ISSUE:fu_busy_rate_0 0.002638 # FU busy rate (busy events/executed inst)
+system.cpu.iq.ISSUE:fu_busy_rate_1 0.002568 # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full.start_dist
(null) 0 0.00% # attempts to use FU when none available
- IntAlu 3 1.95% # attempts to use FU when none available
+ IntAlu 3 2.00% # attempts to use FU when none available
IntMult 0 0.00% # attempts to use FU when none available
IntDiv 0 0.00% # attempts to use FU when none available
FloatAdd 0 0.00% # attempts to use FU when none available
@@ -543,135 +543,135 @@ system.cpu.iq.ISSUE:fu_full.start_dist
FloatMult 0 0.00% # attempts to use FU when none available
FloatDiv 0 0.00% # attempts to use FU when none available
FloatSqrt 0 0.00% # attempts to use FU when none available
- MemRead 86 55.84% # attempts to use FU when none available
- MemWrite 65 42.21% # attempts to use FU when none available
+ MemRead 84 56.00% # attempts to use FU when none available
+ MemWrite 63 42.00% # attempts to use FU when none available
IprAccess 0 0.00% # attempts to use FU when none available
InstPrefetch 0 0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full.end_dist
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle.samples 189249
+system.cpu.iq.ISSUE:issued_per_cycle.samples 185460
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
- 0 174743 9233.50%
- 1 7200 380.45%
- 2 2967 156.78%
- 3 2563 135.43%
- 4 1137 60.08%
- 5 450 23.78%
- 6 138 7.29%
- 7 35 1.85%
- 8 16 0.85%
+ 0 170959 9218.11%
+ 1 7202 388.33%
+ 2 2947 158.90%
+ 3 2569 138.52%
+ 4 1155 62.28%
+ 5 444 23.94%
+ 6 134 7.23%
+ 7 34 1.83%
+ 8 16 0.86%
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
-system.cpu.iq.ISSUE:rate 0.152297 # Inst issue rate
-system.cpu.iq.iqInstsAdded 42876 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqInstsIssued 28822 # Number of instructions issued
+system.cpu.iq.ISSUE:rate 0.155360 # Inst issue rate
+system.cpu.iq.iqInstsAdded 42846 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqInstsIssued 28813 # Number of instructions issued
system.cpu.iq.iqNonSpecInstsAdded 43 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqSquashedInstsExamined 30249 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedInstsIssued 220 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 30225 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedInstsIssued 210 # Number of squashed instructions issued
system.cpu.iq.iqSquashedNonSpecRemoved 9 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.iqSquashedOperandsExamined 25020 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.l2cache.ReadReq_accesses 975 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses_0 975 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_avg_miss_latency 6774.326824 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency_0 6774.326824 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 3621.391572 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency_0 3621.391572 # average ReadReq mshr miss latency
+system.cpu.iq.iqSquashedOperandsExamined 24996 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.l2cache.ReadReq_accesses 976 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses_0 976 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_avg_miss_latency 6784.690965 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency_0 6784.690965 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 3622.808008 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency_0 3622.808008 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits 2 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits_0 2 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_miss_latency 6591420 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency_0 6591420 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_rate 0.997949 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate_0 0.997949 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_misses 973 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses_0 973 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 3523614 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency_0 3523614 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.997949 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate_0 0.997949 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_misses 973 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses_0 973 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_miss_latency 6608289 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency_0 6608289 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_rate 0.997951 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate_0 0.997951 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_misses 974 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses_0 974 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency 3528615 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency_0 3528615 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.997951 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate_0 0.997951 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_misses 974 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses_0 974 # number of ReadReq MSHR misses
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.l2cache.avg_refs 0.002055 # Average number of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.002053 # Average number of references to valid blocks.
system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.demand_accesses 975 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses_0 975 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses 976 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses_0 976 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses_1 0 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_avg_miss_latency 6774.326824 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency_0 6774.326824 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency 6784.690965 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency_0 6784.690965 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 3621.391572 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency_0 3621.391572 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 3622.808008 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency_0 3622.808008 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
system.cpu.l2cache.demand_hits 2 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits_0 2 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits_1 0 # number of demand (read+write) hits
-system.cpu.l2cache.demand_miss_latency 6591420 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency_0 6591420 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency 6608289 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency_0 6608289 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_rate 0.997949 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate_0 0.997949 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate_1 no value # miss rate for demand accesses
-system.cpu.l2cache.demand_misses 973 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses_0 973 # number of demand (read+write) misses
+system.cpu.l2cache.demand_miss_rate 0.997951 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate_0 0.997951 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
+system.cpu.l2cache.demand_misses 974 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses_0 974 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses_1 0 # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits_0 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_miss_latency 3523614 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency_0 3523614 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 3528615 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency_0 3528615 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_rate 0.997949 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate_0 0.997949 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate_1 no value # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_misses 973 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses_0 973 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_miss_rate 0.997951 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate_0 0.997951 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_misses 974 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses_0 974 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.mshr_cap_events_0 0 # number of times MSHR cap was activated
system.cpu.l2cache.mshr_cap_events_1 0 # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.overall_accesses 975 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses_0 975 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses 976 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses_0 976 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses_1 0 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_avg_miss_latency 6774.326824 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency_0 6774.326824 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 6784.690965 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency_0 6784.690965 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 3621.391572 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency_0 3621.391572 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 3622.808008 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency_0 3622.808008 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no value # average overall mshr uncacheable latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_0 no value # average overall mshr uncacheable latency
-system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_1 no value # average overall mshr uncacheable latency
+system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
+system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
+system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits 2 # number of overall hits
system.cpu.l2cache.overall_hits_0 2 # number of overall hits
system.cpu.l2cache.overall_hits_1 0 # number of overall hits
-system.cpu.l2cache.overall_miss_latency 6591420 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency_0 6591420 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency 6608289 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency_0 6608289 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency_1 0 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_rate 0.997949 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate_0 0.997949 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate_1 no value # miss rate for overall accesses
-system.cpu.l2cache.overall_misses 973 # number of overall misses
-system.cpu.l2cache.overall_misses_0 973 # number of overall misses
+system.cpu.l2cache.overall_miss_rate 0.997951 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate_0 0.997951 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
+system.cpu.l2cache.overall_misses 974 # number of overall misses
+system.cpu.l2cache.overall_misses_0 974 # number of overall misses
system.cpu.l2cache.overall_misses_1 0 # number of overall misses
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits_0 0 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits_1 0 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_miss_latency 3523614 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency_0 3523614 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 3528615 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency_0 3528615 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_rate 0.997949 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate_0 0.997949 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate_1 no value # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_misses 973 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses_0 973 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_miss_rate 0.997951 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate_0 0.997951 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_misses 974 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses_0 974 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses_1 0 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
@@ -691,35 +691,35 @@ system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.l2cache.replacements 0 # number of replacements
system.cpu.l2cache.replacements_0 0 # number of replacements
system.cpu.l2cache.replacements_1 0 # number of replacements
-system.cpu.l2cache.sampled_refs 973 # Sample count of references to valid blocks.
+system.cpu.l2cache.sampled_refs 974 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 489.175621 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 489.614756 # Cycle average of tags in use
system.cpu.l2cache.total_refs 2 # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks 0 # number of writebacks
system.cpu.l2cache.writebacks_0 0 # number of writebacks
system.cpu.l2cache.writebacks_1 0 # number of writebacks
-system.cpu.numCycles 189249 # number of cpu cycles simulated
-system.cpu.rename.RENAME:BlockCycles 77071 # Number of cycles rename is blocking
+system.cpu.numCycles 185460 # number of cpu cycles simulated
+system.cpu.rename.RENAME:BlockCycles 73308 # Number of cycles rename is blocking
system.cpu.rename.RENAME:CommittedMaps 8102 # Number of HB maps that are committed
-system.cpu.rename.RENAME:IQFullEvents 22 # Number of times rename has blocked due to IQ full
-system.cpu.rename.RENAME:IdleCycles 258812 # Number of cycles rename is idle
-system.cpu.rename.RENAME:LSQFullEvents 2912 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RENAME:ROBFullEvents 26 # Number of times rename has blocked due to ROB full
-system.cpu.rename.RENAME:RenameLookups 78724 # Number of register rename lookups that rename has made
-system.cpu.rename.RENAME:RenamedInsts 64105 # Number of instructions processed by rename
-system.cpu.rename.RENAME:RenamedOperands 44626 # Number of destination operands rename has renamed
-system.cpu.rename.RENAME:RunCycles 11563 # Number of cycles rename is running
-system.cpu.rename.RENAME:SquashCycles 6044 # Number of cycles rename is squashing
-system.cpu.rename.RENAME:UnblockCycles 2613 # Number of cycles rename is unblocking
-system.cpu.rename.RENAME:UndoneMaps 36524 # Number of HB maps that are undone due to squashing
-system.cpu.rename.RENAME:serializeStallCycles 22222 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RENAME:IQFullEvents 20 # Number of times rename has blocked due to IQ full
+system.cpu.rename.RENAME:IdleCycles 256900 # Number of cycles rename is idle
+system.cpu.rename.RENAME:LSQFullEvents 2907 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RENAME:ROBFullEvents 29 # Number of times rename has blocked due to ROB full
+system.cpu.rename.RENAME:RenameLookups 78661 # Number of register rename lookups that rename has made
+system.cpu.rename.RENAME:RenamedInsts 64047 # Number of instructions processed by rename
+system.cpu.rename.RENAME:RenamedOperands 44573 # Number of destination operands rename has renamed
+system.cpu.rename.RENAME:RunCycles 11548 # Number of cycles rename is running
+system.cpu.rename.RENAME:SquashCycles 6036 # Number of cycles rename is squashing
+system.cpu.rename.RENAME:UnblockCycles 2611 # Number of cycles rename is unblocking
+system.cpu.rename.RENAME:UndoneMaps 36471 # Number of HB maps that are undone due to squashing
+system.cpu.rename.RENAME:serializeStallCycles 20343 # count of cycles rename stalled for serializing inst
system.cpu.rename.RENAME:serializingInsts 52 # count of serializing insts renamed
-system.cpu.rename.RENAME:skidInsts 5371 # count of insts added to the skid buffer
+system.cpu.rename.RENAME:skidInsts 5370 # count of insts added to the skid buffer
system.cpu.rename.RENAME:tempSerializingInsts 39 # count of temporary serializing insts renamed
-system.cpu.timesIdled 686 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.timesIdled 688 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload0.PROG:num_syscalls 17 # Number of system calls
system.cpu.workload1.PROG:num_syscalls 17 # Number of system calls
diff --git a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stderr b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stderr
index e192672a7..922a00186 100644
--- a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stderr
+++ b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stderr
@@ -1,7 +1,5 @@
warn: Entering event queue @ 0. Starting simulation...
warn: cycle 0: fault (page_table_fault) detected @ PC 0x000000
-warn: Increasing stack 0x11ff92000:0x11ff9b000 to 0x11ff90000:0x11ff9b000 because of access to 0x11ff91ff0
-warn: Increasing stack 0x11ff92000:0x11ff9b000 to 0x11ff90000:0x11ff9b000 because of access to 0x11ff91ff0
warn: Default fetch doesn't update it's state from a functional call.
warn: Default fetch doesn't update it's state from a functional call.
warn: Default fetch doesn't update it's state from a functional call.
@@ -28,5 +26,4 @@ warn: cycle 1311129: fault (page_table_fault) detected @ PC 0x000000
warn: Default fetch doesn't update it's state from a functional call.
warn: Default fetch doesn't update it's state from a functional call.
warn: Default fetch doesn't update it's state from a functional call.
-warn: Found outstanding miss on an non-update probe
warn: Default fetch doesn't update it's state from a functional call.
diff --git a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stdout b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stdout
index 9ffc67aec..92d806315 100644
--- a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stdout
+++ b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stdout
@@ -7,8 +7,8 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled Oct 13 2006 16:07:10
-M5 started Fri Oct 13 16:09:16 2006
+M5 compiled Nov 3 2006 17:10:27
+M5 started Fri Nov 3 17:10:57 2006
M5 executing on zizzer.eecs.umich.edu
-command line: build/ALPHA_SE/m5.debug -d build/ALPHA_SE/tests/debug/quick/01.hello-2T-smt/alpha/linux/o3-timing tests/run.py quick/01.hello-2T-smt/alpha/linux/o3-timing
-Exiting @ tick 2237162 because target called exit()
+command line: build/ALPHA_SE/m5.opt -d build/ALPHA_SE/tests/opt/quick/01.hello-2T-smt/alpha/linux/o3-timing tests/run.py quick/01.hello-2T-smt/alpha/linux/o3-timing
+Exiting @ tick 2239163 because target called exit()