diff options
author | Ali Saidi <Ali.Saidi@ARM.com> | 2011-04-04 11:42:32 -0500 |
---|---|---|
committer | Ali Saidi <Ali.Saidi@ARM.com> | 2011-04-04 11:42:32 -0500 |
commit | afa897403d72725a6965366647232937e90df5b6 (patch) | |
tree | 2e1d8af8652e449e0c0117b13014faaa87e0a9a5 /tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic | |
parent | d6289507d875dede9201bb2c48a889eca1e19900 (diff) | |
download | gem5-afa897403d72725a6965366647232937e90df5b6.tar.xz |
ARM: Update stats for default inclusion of CF adapter.
Diffstat (limited to 'tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic')
4 files changed, 202 insertions, 162 deletions
diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini index 9699a97a6..22389fff7 100644 --- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini +++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/config.ini @@ -9,7 +9,7 @@ time_sync_spin_threshold=100000000 type=LinuxArmSystem children=bridge cpu diskmem intrctrl iobus iocache l2c membus physmem realview terminal toL2Bus vncserver boot_cpu_frequency=500 -boot_osflags=earlyprintk mem=128MB console=ttyAMA0 lpj=19988480 norandmaps slram=slram0,0x8000000,+0x8000000 mtdparts=slram0:- rw loglevel=8 root=/dev/mtdblock0 +boot_osflags=earlyprintk console=ttyAMA0 lpj=19988480 norandmaps rw loglevel=8 mem=128MB slram=slram0,0x8000000,+0x8000000 mtdparts=slram0:- root=/dev/mtdblock0 init_param=0 kernel=/chips/pd/randd/dist/binaries/vmlinux.arm load_addr_mask=268435455 @@ -189,7 +189,7 @@ clock=1000 header_cycles=1 use_default_range=false width=64 -port=system.bridge.side_a system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc_fake.pio system.realview.flash_fake.pio system.realview.cf0_fake.pio system.iocache.cpu_side system.realview.clcd.dma +port=system.bridge.side_a system.realview.uart.pio system.realview.realview_io.pio system.realview.timer0.pio system.realview.timer1.pio system.realview.clcd.pio system.realview.kmi0.pio system.realview.kmi1.pio system.realview.cf_ctrl.pio system.realview.dmac_fake.pio system.realview.uart1_fake.pio system.realview.uart2_fake.pio system.realview.uart3_fake.pio system.realview.smc_fake.pio system.realview.sp810_fake.pio system.realview.watchdog_fake.pio system.realview.gpio0_fake.pio system.realview.gpio1_fake.pio system.realview.gpio2_fake.pio system.realview.ssp_fake.pio system.realview.sci_fake.pio system.realview.aaci_fake.pio system.realview.mmc_fake.pio system.realview.rtc_fake.pio system.realview.flash_fake.pio system.iocache.cpu_side system.realview.cf_ctrl.config system.realview.cf_ctrl.dma system.realview.clcd.dma [system.iocache] type=BaseCache @@ -295,7 +295,7 @@ port=system.membus.port[2] [system.realview] type=RealView -children=aaci_fake cf0_fake clcd dmac_fake flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake mmc_fake realview_io rtc_fake sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake +children=aaci_fake cf_ctrl clcd dmac_fake flash_fake gic gpio0_fake gpio1_fake gpio2_fake kmi0 kmi1 l2x0_fake mmc_fake realview_io rtc_fake sci_fake smc_fake sp810_fake ssp_fake timer0 timer1 uart uart1_fake uart2_fake uart3_fake watchdog_fake intrctrl=system.intrctrl system=system @@ -307,23 +307,63 @@ pio_addr=268451840 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[20] +pio=system.iobus.port[21] -[system.realview.cf0_fake] -type=IsaFake -pio_addr=402653184 +[system.realview.cf_ctrl] +type=IdeController +BAR0=402653184 +BAR0LegacyIO=true +BAR0Size=16 +BAR1=402653440 +BAR1LegacyIO=true +BAR1Size=1 +BAR2=1 +BAR2LegacyIO=false +BAR2Size=8 +BAR3=1 +BAR3LegacyIO=false +BAR3Size=4 +BAR4=1 +BAR4LegacyIO=false +BAR4Size=16 +BAR5=1 +BAR5LegacyIO=false +BAR5Size=0 +BIST=0 +CacheLineSize=0 +CardbusCIS=0 +ClassCode=1 +Command=1 +DeviceID=28945 +ExpansionROM=0 +HeaderType=0 +InterruptLine=31 +InterruptPin=1 +LatencyTimer=0 +MaximumLatency=0 +MinimumGrant=0 +ProgIF=133 +Revision=0 +Status=640 +SubClassCode=1 +SubsystemID=0 +SubsystemVendorID=0 +VendorID=32902 +config_latency=20000 +ctrl_offset=2 +disks= +io_shift=1 +max_backoff_delay=10000000 +min_backoff_delay=4000 +pci_bus=0 +pci_dev=0 +pci_func=0 pio_latency=1000 -pio_size=4095 platform=system.realview -ret_bad_addr=false -ret_data16=65535 -ret_data32=4294967295 -ret_data64=18446744073709551615 -ret_data8=255 system=system -update_data=false -warn_access= -pio=system.iobus.port[24] +config=system.iobus.port[26] +dma=system.iobus.port[27] +pio=system.iobus.port[8] [system.realview.clcd] type=Pl111 @@ -338,7 +378,7 @@ pio_latency=10000 platform=system.realview system=system vnc=system.vncserver -dma=system.iobus.port[26] +dma=system.iobus.port[28] pio=system.iobus.port[5] [system.realview.dmac_fake] @@ -349,7 +389,7 @@ pio_addr=268632064 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[8] +pio=system.iobus.port[9] [system.realview.flash_fake] type=IsaFake @@ -365,7 +405,7 @@ ret_data8=255 system=system update_data=false warn_access= -pio=system.iobus.port[23] +pio=system.iobus.port[24] [system.realview.gic] type=Gic @@ -386,7 +426,7 @@ pio_addr=268513280 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[15] +pio=system.iobus.port[16] [system.realview.gpio1_fake] type=AmbaFake @@ -396,7 +436,7 @@ pio_addr=268517376 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[16] +pio=system.iobus.port[17] [system.realview.gpio2_fake] type=AmbaFake @@ -406,7 +446,7 @@ pio_addr=268521472 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[17] +pio=system.iobus.port[18] [system.realview.kmi0] type=Pl050 @@ -460,7 +500,7 @@ pio_addr=268455936 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[21] +pio=system.iobus.port[22] [system.realview.realview_io] type=RealViewCtrl @@ -479,7 +519,7 @@ pio_addr=268529664 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[22] +pio=system.iobus.port[23] [system.realview.sci_fake] type=AmbaFake @@ -489,7 +529,7 @@ pio_addr=268492800 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[19] +pio=system.iobus.port[20] [system.realview.smc_fake] type=AmbaFake @@ -499,7 +539,7 @@ pio_addr=269357056 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[12] +pio=system.iobus.port[13] [system.realview.sp810_fake] type=AmbaFake @@ -509,7 +549,7 @@ pio_addr=268439552 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[13] +pio=system.iobus.port[14] [system.realview.ssp_fake] type=AmbaFake @@ -519,7 +559,7 @@ pio_addr=268488704 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[18] +pio=system.iobus.port[19] [system.realview.timer0] type=Sp804 @@ -570,7 +610,7 @@ pio_addr=268476416 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[9] +pio=system.iobus.port[10] [system.realview.uart2_fake] type=AmbaFake @@ -580,7 +620,7 @@ pio_addr=268480512 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[10] +pio=system.iobus.port[11] [system.realview.uart3_fake] type=AmbaFake @@ -590,7 +630,7 @@ pio_addr=268484608 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[11] +pio=system.iobus.port[12] [system.realview.watchdog_fake] type=AmbaFake @@ -600,7 +640,7 @@ pio_addr=268500992 pio_latency=1000 platform=system.realview system=system -pio=system.iobus.port[14] +pio=system.iobus.port[15] [system.terminal] type=Terminal diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout index 55937ba29..fcaeba8a4 100755 --- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout +++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/simout @@ -5,11 +5,11 @@ The Regents of The University of Michigan All Rights Reserved -M5 compiled Mar 31 2011 10:39:48 -M5 started Mar 31 2011 10:41:48 +M5 compiled Apr 4 2011 11:17:23 +M5 started Apr 4 2011 11:17:27 M5 executing on u200439-lin.austin.arm.com command line: build/ARM_FS/m5.opt -d build/ARM_FS/tests/opt/quick/10.linux-boot/arm/linux/realview-simple-atomic -re tests/run.py build/ARM_FS/tests/opt/quick/10.linux-boot/arm/linux/realview-simple-atomic Global frequency set at 1000000000000 ticks per second info: kernel located at: /chips/pd/randd/dist/binaries/vmlinux.arm info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 26404802500 because m5_exit instruction encountered +Exiting @ tick 26405524500 because m5_exit instruction encountered diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt index f07a8b73e..ef25e7d53 100644 --- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt +++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt @@ -1,63 +1,63 @@ ---------- Begin Simulation Statistics ---------- -host_inst_rate 2149518 # Simulator instruction rate (inst/s) -host_mem_usage 377184 # Number of bytes of host memory used -host_seconds 24.24 # Real time elapsed on the host -host_tick_rate 1089414447 # Simulator tick rate (ticks/s) +host_inst_rate 1925695 # Simulator instruction rate (inst/s) +host_mem_usage 381972 # Number of bytes of host memory used +host_seconds 27.06 # Real time elapsed on the host +host_tick_rate 975977117 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks -sim_insts 52098748 # Number of instructions simulated -sim_seconds 0.026405 # Number of seconds simulated -sim_ticks 26404802500 # Number of ticks simulated +sim_insts 52100192 # Number of instructions simulated +sim_seconds 0.026406 # Number of seconds simulated +sim_ticks 26405524500 # Number of ticks simulated system.cpu.dcache.LoadLockedReq_accesses::0 100461 # number of LoadLockedReq accesses(hits+misses) system.cpu.dcache.LoadLockedReq_accesses::total 100461 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_hits::0 95295 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_hits::total 95295 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_miss_rate::0 0.051423 # miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_misses::0 5166 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_misses::total 5166 # number of LoadLockedReq misses -system.cpu.dcache.ReadReq_accesses::0 7831304 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 7831304 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_hits::0 7594731 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 7594731 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_rate::0 0.030209 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_misses::0 236573 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 236573 # number of ReadReq misses +system.cpu.dcache.LoadLockedReq_hits::0 95296 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_hits::total 95296 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_miss_rate::0 0.051413 # miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_misses::0 5165 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_misses::total 5165 # number of LoadLockedReq misses +system.cpu.dcache.ReadReq_accesses::0 7831528 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 7831528 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_hits::0 7594963 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 7594963 # number of ReadReq hits +system.cpu.dcache.ReadReq_miss_rate::0 0.030207 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_misses::0 236565 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 236565 # number of ReadReq misses system.cpu.dcache.StoreCondReq_accesses::0 100460 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_accesses::total 100460 # number of StoreCondReq accesses(hits+misses) system.cpu.dcache.StoreCondReq_hits::0 100460 # number of StoreCondReq hits system.cpu.dcache.StoreCondReq_hits::total 100460 # number of StoreCondReq hits -system.cpu.dcache.WriteReq_accesses::0 6676835 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::total 6676835 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_hits::0 6504601 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 6504601 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_rate::0 0.025796 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_misses::0 172234 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 172234 # number of WriteReq misses +system.cpu.dcache.WriteReq_accesses::0 6676897 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::total 6676897 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_hits::0 6504656 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 6504656 # number of WriteReq hits +system.cpu.dcache.WriteReq_miss_rate::0 0.025797 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_misses::0 172241 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 172241 # number of WriteReq misses system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.dcache.avg_refs 34.689734 # Average number of references to valid blocks. +system.cpu.dcache.avg_refs 34.690601 # Average number of references to valid blocks. system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.demand_accesses::0 14508139 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::0 14508425 # number of demand (read+write) accesses system.cpu.dcache.demand_accesses::1 0 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 14508139 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 14508425 # number of demand (read+write) accesses system.cpu.dcache.demand_avg_miss_latency::0 0 # average overall miss latency system.cpu.dcache.demand_avg_miss_latency::1 no_value # average overall miss latency system.cpu.dcache.demand_avg_miss_latency::total no_value # average overall miss latency system.cpu.dcache.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency -system.cpu.dcache.demand_hits::0 14099332 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::0 14099619 # number of demand (read+write) hits system.cpu.dcache.demand_hits::1 0 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 14099332 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 14099619 # number of demand (read+write) hits system.cpu.dcache.demand_miss_latency 0 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_rate::0 0.028178 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::0 0.028177 # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::1 no_value # miss rate for demand accesses system.cpu.dcache.demand_miss_rate::total no_value # miss rate for demand accesses -system.cpu.dcache.demand_misses::0 408807 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::0 408806 # number of demand (read+write) misses system.cpu.dcache.demand_misses::1 0 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 408807 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 408806 # number of demand (read+write) misses system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits system.cpu.dcache.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles system.cpu.dcache.demand_mshr_miss_rate::0 0 # mshr miss rate for demand accesses @@ -68,25 +68,25 @@ system.cpu.dcache.fast_writes 0 # nu system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.dcache.occ_%::0 0.999487 # Average percentage of cache occupancy -system.cpu.dcache.occ_blocks::0 511.737179 # Average occupied blocks per context -system.cpu.dcache.overall_accesses::0 14508139 # number of overall (read+write) accesses +system.cpu.dcache.occ_blocks::0 511.737186 # Average occupied blocks per context +system.cpu.dcache.overall_accesses::0 14508425 # number of overall (read+write) accesses system.cpu.dcache.overall_accesses::1 0 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 14508139 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 14508425 # number of overall (read+write) accesses system.cpu.dcache.overall_avg_miss_latency::0 0 # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::1 no_value # average overall miss latency system.cpu.dcache.overall_avg_miss_latency::total no_value # average overall miss latency system.cpu.dcache.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.cpu.dcache.overall_hits::0 14099332 # number of overall hits +system.cpu.dcache.overall_hits::0 14099619 # number of overall hits system.cpu.dcache.overall_hits::1 0 # number of overall hits -system.cpu.dcache.overall_hits::total 14099332 # number of overall hits +system.cpu.dcache.overall_hits::total 14099619 # number of overall hits system.cpu.dcache.overall_miss_latency 0 # number of overall miss cycles -system.cpu.dcache.overall_miss_rate::0 0.028178 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::0 0.028177 # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::1 no_value # miss rate for overall accesses system.cpu.dcache.overall_miss_rate::total no_value # miss rate for overall accesses -system.cpu.dcache.overall_misses::0 408807 # number of overall misses +system.cpu.dcache.overall_misses::0 408806 # number of overall misses system.cpu.dcache.overall_misses::1 0 # number of overall misses -system.cpu.dcache.overall_misses::total 408807 # number of overall misses +system.cpu.dcache.overall_misses::total 408806 # number of overall misses system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits system.cpu.dcache.overall_mshr_miss_latency 0 # number of overall MSHR miss cycles system.cpu.dcache.overall_mshr_miss_rate::0 0 # mshr miss rate for overall accesses @@ -95,14 +95,14 @@ system.cpu.dcache.overall_mshr_miss_rate::total no_value system.cpu.dcache.overall_mshr_misses 0 # number of overall MSHR misses system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.dcache.replacements 411625 # number of replacements -system.cpu.dcache.sampled_refs 412137 # Sample count of references to valid blocks. +system.cpu.dcache.replacements 411623 # number of replacements +system.cpu.dcache.sampled_refs 412135 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 511.737179 # Cycle average of tags in use -system.cpu.dcache.total_refs 14296923 # Total number of references to valid blocks. +system.cpu.dcache.tagsinuse 511.737186 # Cycle average of tags in use +system.cpu.dcache.total_refs 14297211 # Total number of references to valid blocks. system.cpu.dcache.warmup_cycle 21760500 # Cycle when the warmup percentage was hit. -system.cpu.dcache.writebacks 381907 # number of writebacks -system.cpu.dtb.accesses 15532701 # DTB accesses +system.cpu.dcache.writebacks 381909 # number of writebacks +system.cpu.dtb.accesses 15532989 # DTB accesses system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.dtb.flush_entries 2238 # Number of entries that have been flushed from TLB @@ -110,51 +110,51 @@ system.cpu.dtb.flush_tlb 2 # Nu system.cpu.dtb.flush_tlb_asid 40 # Number of times TLB was flushed by ASID system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.dtb.flush_tlb_mva_asid 33670 # Number of times TLB was flushed by MVA & ASID -system.cpu.dtb.hits 15527171 # DTB hits +system.cpu.dtb.hits 15527459 # DTB hits system.cpu.dtb.inst_accesses 0 # ITB inst accesses system.cpu.dtb.inst_hits 0 # ITB inst hits system.cpu.dtb.inst_misses 0 # ITB inst misses system.cpu.dtb.misses 5530 # DTB misses system.cpu.dtb.perms_faults 255 # Number of TLB faults due to permissions restrictions system.cpu.dtb.prefetch_faults 767 # Number of TLB faults due to prefetch -system.cpu.dtb.read_accesses 8743653 # DTB read accesses -system.cpu.dtb.read_hits 8739120 # DTB read hits +system.cpu.dtb.read_accesses 8743878 # DTB read accesses +system.cpu.dtb.read_hits 8739345 # DTB read hits system.cpu.dtb.read_misses 4533 # DTB read misses -system.cpu.dtb.write_accesses 6789048 # DTB write accesses -system.cpu.dtb.write_hits 6788051 # DTB write hits +system.cpu.dtb.write_accesses 6789111 # DTB write accesses +system.cpu.dtb.write_hits 6788114 # DTB write hits system.cpu.dtb.write_misses 997 # DTB write misses -system.cpu.icache.ReadReq_accesses::0 41565893 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 41565893 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_hits::0 41132493 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 41132493 # number of ReadReq hits +system.cpu.icache.ReadReq_accesses::0 41566870 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 41566870 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_hits::0 41133444 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 41133444 # number of ReadReq hits system.cpu.icache.ReadReq_miss_rate::0 0.010427 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_misses::0 433400 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 433400 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::0 433426 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 433426 # number of ReadReq misses system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.icache.avg_refs 94.906756 # Average number of references to valid blocks. +system.cpu.icache.avg_refs 94.903257 # Average number of references to valid blocks. system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.demand_accesses::0 41565893 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::0 41566870 # number of demand (read+write) accesses system.cpu.icache.demand_accesses::1 0 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 41565893 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 41566870 # number of demand (read+write) accesses system.cpu.icache.demand_avg_miss_latency::0 0 # average overall miss latency system.cpu.icache.demand_avg_miss_latency::1 no_value # average overall miss latency system.cpu.icache.demand_avg_miss_latency::total no_value # average overall miss latency system.cpu.icache.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency -system.cpu.icache.demand_hits::0 41132493 # number of demand (read+write) hits +system.cpu.icache.demand_hits::0 41133444 # number of demand (read+write) hits system.cpu.icache.demand_hits::1 0 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 41132493 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 41133444 # number of demand (read+write) hits system.cpu.icache.demand_miss_latency 0 # number of demand (read+write) miss cycles system.cpu.icache.demand_miss_rate::0 0.010427 # miss rate for demand accesses system.cpu.icache.demand_miss_rate::1 no_value # miss rate for demand accesses system.cpu.icache.demand_miss_rate::total no_value # miss rate for demand accesses -system.cpu.icache.demand_misses::0 433400 # number of demand (read+write) misses +system.cpu.icache.demand_misses::0 433426 # number of demand (read+write) misses system.cpu.icache.demand_misses::1 0 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 433400 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 433426 # number of demand (read+write) misses system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits system.cpu.icache.demand_mshr_miss_latency 0 # number of demand (read+write) MSHR miss cycles system.cpu.icache.demand_mshr_miss_rate::0 0 # mshr miss rate for demand accesses @@ -165,25 +165,25 @@ system.cpu.icache.fast_writes 0 # nu system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate system.cpu.icache.occ_%::0 0.930522 # Average percentage of cache occupancy -system.cpu.icache.occ_blocks::0 476.427149 # Average occupied blocks per context -system.cpu.icache.overall_accesses::0 41565893 # number of overall (read+write) accesses +system.cpu.icache.occ_blocks::0 476.427204 # Average occupied blocks per context +system.cpu.icache.overall_accesses::0 41566870 # number of overall (read+write) accesses system.cpu.icache.overall_accesses::1 0 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 41565893 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 41566870 # number of overall (read+write) accesses system.cpu.icache.overall_avg_miss_latency::0 0 # average overall miss latency system.cpu.icache.overall_avg_miss_latency::1 no_value # average overall miss latency system.cpu.icache.overall_avg_miss_latency::total no_value # average overall miss latency system.cpu.icache.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.cpu.icache.overall_hits::0 41132493 # number of overall hits +system.cpu.icache.overall_hits::0 41133444 # number of overall hits system.cpu.icache.overall_hits::1 0 # number of overall hits -system.cpu.icache.overall_hits::total 41132493 # number of overall hits +system.cpu.icache.overall_hits::total 41133444 # number of overall hits system.cpu.icache.overall_miss_latency 0 # number of overall miss cycles system.cpu.icache.overall_miss_rate::0 0.010427 # miss rate for overall accesses system.cpu.icache.overall_miss_rate::1 no_value # miss rate for overall accesses system.cpu.icache.overall_miss_rate::total no_value # miss rate for overall accesses -system.cpu.icache.overall_misses::0 433400 # number of overall misses +system.cpu.icache.overall_misses::0 433426 # number of overall misses system.cpu.icache.overall_misses::1 0 # number of overall misses -system.cpu.icache.overall_misses::total 433400 # number of overall misses +system.cpu.icache.overall_misses::total 433426 # number of overall misses system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits system.cpu.icache.overall_mshr_miss_latency 0 # number of overall MSHR miss cycles system.cpu.icache.overall_mshr_miss_rate::0 0 # mshr miss rate for overall accesses @@ -192,15 +192,15 @@ system.cpu.icache.overall_mshr_miss_rate::total no_value system.cpu.icache.overall_mshr_misses 0 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.icache.replacements 432887 # number of replacements -system.cpu.icache.sampled_refs 433399 # Sample count of references to valid blocks. +system.cpu.icache.replacements 432913 # number of replacements +system.cpu.icache.sampled_refs 433425 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 476.427149 # Cycle average of tags in use -system.cpu.icache.total_refs 41132493 # Total number of references to valid blocks. -system.cpu.icache.warmup_cycle 4575196500 # Cycle when the warmup percentage was hit. +system.cpu.icache.tagsinuse 476.427204 # Cycle average of tags in use +system.cpu.icache.total_refs 41133444 # Total number of references to valid blocks. +system.cpu.icache.warmup_cycle 4575402000 # Cycle when the warmup percentage was hit. system.cpu.icache.writebacks 33681 # number of writebacks system.cpu.idle_fraction 0 # Percentage of idle cycles -system.cpu.itb.accesses 41567020 # DTB accesses +system.cpu.itb.accesses 41567997 # DTB accesses system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions system.cpu.itb.flush_entries 1478 # Number of entries that have been flushed from TLB @@ -208,9 +208,9 @@ system.cpu.itb.flush_tlb 2 # Nu system.cpu.itb.flush_tlb_asid 40 # Number of times TLB was flushed by ASID system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA system.cpu.itb.flush_tlb_mva_asid 33670 # Number of times TLB was flushed by MVA & ASID -system.cpu.itb.hits 41564192 # DTB hits -system.cpu.itb.inst_accesses 41567020 # ITB inst accesses -system.cpu.itb.inst_hits 41564192 # ITB inst hits +system.cpu.itb.hits 41565169 # DTB hits +system.cpu.itb.inst_accesses 41567997 # ITB inst accesses +system.cpu.itb.inst_hits 41565169 # ITB inst hits system.cpu.itb.inst_misses 2828 # ITB inst misses system.cpu.itb.misses 2828 # DTB misses system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions @@ -224,25 +224,25 @@ system.cpu.itb.write_misses 0 # DT system.cpu.kern.inst.arm 0 # number of arm instructions executed system.cpu.kern.inst.quiesce 0 # number of quiesce instructions executed system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles -system.cpu.numCycles 52809606 # number of cpu cycles simulated +system.cpu.numCycles 52811050 # number of cpu cycles simulated system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.numWorkItemsStarted 0 # number of work items this cpu started -system.cpu.num_busy_cycles 52809606 # Number of busy cycles -system.cpu.num_conditional_control_insts 7028794 # number of instructions that are conditional controls +system.cpu.num_busy_cycles 52811050 # Number of busy cycles +system.cpu.num_conditional_control_insts 7028967 # number of instructions that are conditional controls system.cpu.num_fp_alu_accesses 6058 # Number of float alu accesses system.cpu.num_fp_insts 6058 # number of float instructions system.cpu.num_fp_register_reads 4226 # number of times the floating registers were read system.cpu.num_fp_register_writes 1834 # number of times the floating registers were written -system.cpu.num_func_calls 1109315 # number of times a function call or return occured +system.cpu.num_func_calls 1109362 # number of times a function call or return occured system.cpu.num_idle_cycles 0 # Number of idle cycles -system.cpu.num_insts 52098748 # Number of instructions executed -system.cpu.num_int_alu_accesses 42510432 # Number of integer alu accesses -system.cpu.num_int_insts 42510432 # number of integer instructions -system.cpu.num_int_register_reads 131106250 # number of times the integer registers were read -system.cpu.num_int_register_writes 34554090 # number of times the integer registers were written -system.cpu.num_load_insts 9208607 # Number of load instructions -system.cpu.num_mem_refs 16295595 # number of memory refs -system.cpu.num_store_insts 7086988 # Number of store instructions +system.cpu.num_insts 52100192 # Number of instructions executed +system.cpu.num_int_alu_accesses 42511691 # Number of integer alu accesses +system.cpu.num_int_insts 42511691 # number of integer instructions +system.cpu.num_int_register_reads 131109932 # number of times the integer registers were read +system.cpu.num_int_register_writes 34554918 # number of times the integer registers were written +system.cpu.num_load_insts 9209160 # Number of load instructions +system.cpu.num_mem_refs 16296226 # number of memory refs +system.cpu.num_store_insts 7087066 # Number of store instructions system.iocache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked system.iocache.avg_refs no_value # Average number of references to valid blocks. @@ -310,20 +310,20 @@ system.iocache.tagsinuse 0 # Cy system.iocache.total_refs 0 # Total number of references to valid blocks. system.iocache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.iocache.writebacks 0 # number of writebacks -system.l2c.ReadExReq_accesses::0 170398 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_accesses::total 170398 # number of ReadExReq accesses(hits+misses) -system.l2c.ReadExReq_hits::0 60546 # number of ReadExReq hits -system.l2c.ReadExReq_hits::total 60546 # number of ReadExReq hits -system.l2c.ReadExReq_miss_rate::0 0.644679 # miss rate for ReadExReq accesses +system.l2c.ReadExReq_accesses::0 170405 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_accesses::total 170405 # number of ReadExReq accesses(hits+misses) +system.l2c.ReadExReq_hits::0 60553 # number of ReadExReq hits +system.l2c.ReadExReq_hits::total 60553 # number of ReadExReq hits +system.l2c.ReadExReq_miss_rate::0 0.644652 # miss rate for ReadExReq accesses system.l2c.ReadExReq_misses::0 109852 # number of ReadExReq misses system.l2c.ReadExReq_misses::total 109852 # number of ReadExReq misses -system.l2c.ReadReq_accesses::0 673040 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_accesses::0 673057 # number of ReadReq accesses(hits+misses) system.l2c.ReadReq_accesses::1 6142 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_accesses::total 679182 # number of ReadReq accesses(hits+misses) -system.l2c.ReadReq_hits::0 651887 # number of ReadReq hits +system.l2c.ReadReq_accesses::total 679199 # number of ReadReq accesses(hits+misses) +system.l2c.ReadReq_hits::0 651904 # number of ReadReq hits system.l2c.ReadReq_hits::1 6117 # number of ReadReq hits -system.l2c.ReadReq_hits::total 658004 # number of ReadReq hits -system.l2c.ReadReq_miss_rate::0 0.031429 # miss rate for ReadReq accesses +system.l2c.ReadReq_hits::total 658021 # number of ReadReq hits +system.l2c.ReadReq_miss_rate::0 0.031428 # miss rate for ReadReq accesses system.l2c.ReadReq_miss_rate::1 0.004070 # miss rate for ReadReq accesses system.l2c.ReadReq_miss_rate::total 0.035499 # miss rate for ReadReq accesses system.l2c.ReadReq_misses::0 21153 # number of ReadReq misses @@ -336,32 +336,32 @@ system.l2c.UpgradeReq_hits::total 17 # nu system.l2c.UpgradeReq_miss_rate::0 0.990741 # miss rate for UpgradeReq accesses system.l2c.UpgradeReq_misses::0 1819 # number of UpgradeReq misses system.l2c.UpgradeReq_misses::total 1819 # number of UpgradeReq misses -system.l2c.Writeback_accesses::0 415588 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_accesses::total 415588 # number of Writeback accesses(hits+misses) -system.l2c.Writeback_hits::0 415588 # number of Writeback hits -system.l2c.Writeback_hits::total 415588 # number of Writeback hits +system.l2c.Writeback_accesses::0 415590 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_accesses::total 415590 # number of Writeback accesses(hits+misses) +system.l2c.Writeback_hits::0 415590 # number of Writeback hits +system.l2c.Writeback_hits::total 415590 # number of Writeback hits system.l2c.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.l2c.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.l2c.avg_refs 6.751328 # Average number of references to valid blocks. +system.l2c.avg_refs 6.746349 # Average number of references to valid blocks. system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked::no_targets 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked system.l2c.cache_copies 0 # number of cache copies performed -system.l2c.demand_accesses::0 843438 # number of demand (read+write) accesses +system.l2c.demand_accesses::0 843462 # number of demand (read+write) accesses system.l2c.demand_accesses::1 6142 # number of demand (read+write) accesses -system.l2c.demand_accesses::total 849580 # number of demand (read+write) accesses +system.l2c.demand_accesses::total 849604 # number of demand (read+write) accesses system.l2c.demand_avg_miss_latency::0 0 # average overall miss latency system.l2c.demand_avg_miss_latency::1 0 # average overall miss latency system.l2c.demand_avg_miss_latency::total 0 # average overall miss latency system.l2c.demand_avg_mshr_miss_latency no_value # average overall mshr miss latency -system.l2c.demand_hits::0 712433 # number of demand (read+write) hits +system.l2c.demand_hits::0 712457 # number of demand (read+write) hits system.l2c.demand_hits::1 6117 # number of demand (read+write) hits -system.l2c.demand_hits::total 718550 # number of demand (read+write) hits +system.l2c.demand_hits::total 718574 # number of demand (read+write) hits system.l2c.demand_miss_latency 0 # number of demand (read+write) miss cycles -system.l2c.demand_miss_rate::0 0.155323 # miss rate for demand accesses +system.l2c.demand_miss_rate::0 0.155318 # miss rate for demand accesses system.l2c.demand_miss_rate::1 0.004070 # miss rate for demand accesses -system.l2c.demand_miss_rate::total 0.159393 # miss rate for demand accesses +system.l2c.demand_miss_rate::total 0.159389 # miss rate for demand accesses system.l2c.demand_misses::0 131005 # number of demand (read+write) misses system.l2c.demand_misses::1 25 # number of demand (read+write) misses system.l2c.demand_misses::total 131030 # number of demand (read+write) misses @@ -374,25 +374,25 @@ system.l2c.demand_mshr_misses 0 # nu system.l2c.fast_writes 0 # number of fast writes performed system.l2c.mshr_cap_events 0 # number of times MSHR cap was activated system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate -system.l2c.occ_%::0 0.076956 # Average percentage of cache occupancy -system.l2c.occ_%::1 0.477052 # Average percentage of cache occupancy -system.l2c.occ_blocks::0 5043.356614 # Average occupied blocks per context -system.l2c.occ_blocks::1 31264.101168 # Average occupied blocks per context -system.l2c.overall_accesses::0 843438 # number of overall (read+write) accesses +system.l2c.occ_%::0 0.076949 # Average percentage of cache occupancy +system.l2c.occ_%::1 0.477056 # Average percentage of cache occupancy +system.l2c.occ_blocks::0 5042.918302 # Average occupied blocks per context +system.l2c.occ_blocks::1 31264.310783 # Average occupied blocks per context +system.l2c.overall_accesses::0 843462 # number of overall (read+write) accesses system.l2c.overall_accesses::1 6142 # number of overall (read+write) accesses -system.l2c.overall_accesses::total 849580 # number of overall (read+write) accesses +system.l2c.overall_accesses::total 849604 # number of overall (read+write) accesses system.l2c.overall_avg_miss_latency::0 0 # average overall miss latency system.l2c.overall_avg_miss_latency::1 0 # average overall miss latency system.l2c.overall_avg_miss_latency::total 0 # average overall miss latency system.l2c.overall_avg_mshr_miss_latency no_value # average overall mshr miss latency system.l2c.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.l2c.overall_hits::0 712433 # number of overall hits +system.l2c.overall_hits::0 712457 # number of overall hits system.l2c.overall_hits::1 6117 # number of overall hits -system.l2c.overall_hits::total 718550 # number of overall hits +system.l2c.overall_hits::total 718574 # number of overall hits system.l2c.overall_miss_latency 0 # number of overall miss cycles -system.l2c.overall_miss_rate::0 0.155323 # miss rate for overall accesses +system.l2c.overall_miss_rate::0 0.155318 # miss rate for overall accesses system.l2c.overall_miss_rate::1 0.004070 # miss rate for overall accesses -system.l2c.overall_miss_rate::total 0.159393 # miss rate for overall accesses +system.l2c.overall_miss_rate::total 0.159389 # miss rate for overall accesses system.l2c.overall_misses::0 131005 # number of overall misses system.l2c.overall_misses::1 25 # number of overall misses system.l2c.overall_misses::total 131030 # number of overall misses @@ -407,8 +407,8 @@ system.l2c.overall_mshr_uncacheable_misses 0 # system.l2c.replacements 97025 # number of replacements system.l2c.sampled_refs 129753 # Sample count of references to valid blocks. system.l2c.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.l2c.tagsinuse 36307.457782 # Cycle average of tags in use -system.l2c.total_refs 876005 # Total number of references to valid blocks. +system.l2c.tagsinuse 36307.229085 # Cycle average of tags in use +system.l2c.total_refs 875359 # Total number of references to valid blocks. system.l2c.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.l2c.writebacks 90930 # number of writebacks diff --git a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/system.terminal b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/system.terminal Binary files differindex 25e2f6c56..3959577f4 100644 --- a/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/system.terminal +++ b/tests/quick/10.linux-boot/ref/arm/linux/realview-simple-atomic/system.terminal |