summaryrefslogtreecommitdiff
path: root/tests/quick/fs/10.linux-boot/ref/alpha
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2013-06-27 05:49:51 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2013-06-27 05:49:51 -0400
commit5a15909bac241dc795c691d49c4e2c68cab745f4 (patch)
treed0ae694e320c725ed8116943c7179516567279f3 /tests/quick/fs/10.linux-boot/ref/alpha
parentac515d7a9b131ffc9e128bd209fcddb2f383808b (diff)
downloadgem5-5a15909bac241dc795c691d49c4e2c68cab745f4.tar.xz
stats: Update stats for monitor, cache and bus changes
This patch removes the sparse histogram total from the CommMonitor stats. It also bumps the stats after the unit fixes in the atomic cache access. Lastly, it updates the stats to match the new port ordering. All numbers are the same, and the only thing that changes is which master corresponds to what port index.
Diffstat (limited to 'tests/quick/fs/10.linux-boot/ref/alpha')
-rw-r--r--tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt970
-rw-r--r--tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt454
-rw-r--r--tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt2522
-rw-r--r--tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt1445
4 files changed, 2693 insertions, 2698 deletions
diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt
index e45dffe9c..59af5be58 100644
--- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt
@@ -1,53 +1,53 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.870325 # Number of seconds simulated
-sim_ticks 1870325497500 # Number of ticks simulated
-final_tick 1870325497500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.870336 # Number of seconds simulated
+sim_ticks 1870335643500 # Number of ticks simulated
+final_tick 1870335643500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 3096593 # Simulator instruction rate (inst/s)
-host_op_rate 3096591 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 91710635166 # Simulator tick rate (ticks/s)
+host_inst_rate 1417566 # Simulator instruction rate (inst/s)
+host_op_rate 1417565 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 41981821830 # Simulator tick rate (ticks/s)
host_mem_usage 308248 # Number of bytes of host memory used
-host_seconds 20.39 # Real time elapsed on the host
-sim_insts 63151114 # Number of instructions simulated
-sim_ops 63151114 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu0.inst 760896 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.data 66666560 # Number of bytes read from this memory
+host_seconds 44.55 # Real time elapsed on the host
+sim_insts 63154034 # Number of instructions simulated
+sim_ops 63154034 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::cpu0.inst 761216 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.data 66693056 # Number of bytes read from this memory
system.physmem.bytes_read::tsunami.ide 2649600 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.inst 111168 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.data 681792 # Number of bytes read from this memory
-system.physmem.bytes_read::total 70870016 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu0.inst 760896 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu1.inst 111168 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 872064 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7852480 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7852480 # Number of bytes written to this memory
-system.physmem.num_reads::cpu0.inst 11889 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.data 1041665 # Number of read requests responded to by this memory
+system.physmem.bytes_read::cpu1.inst 110976 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.data 668672 # Number of bytes read from this memory
+system.physmem.bytes_read::total 70883520 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu0.inst 761216 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu1.inst 110976 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 872192 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7861504 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7861504 # Number of bytes written to this memory
+system.physmem.num_reads::cpu0.inst 11894 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.data 1042079 # Number of read requests responded to by this memory
system.physmem.num_reads::tsunami.ide 41400 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.inst 1737 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.data 10653 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 1107344 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 122695 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 122695 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu0.inst 406825 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.data 35644362 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::tsunami.ide 1416652 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.inst 59438 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.data 364531 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 37891809 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu0.inst 406825 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu1.inst 59438 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 466263 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 4198456 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 4198456 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 4198456 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.inst 406825 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.data 35644362 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::tsunami.ide 1416652 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.inst 59438 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.data 364531 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 42090265 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.num_reads::cpu1.inst 1734 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.data 10448 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 1107555 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 122836 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 122836 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu0.inst 406994 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.data 35658336 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::tsunami.ide 1416644 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.inst 59335 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.data 357514 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 37898823 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu0.inst 406994 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu1.inst 59335 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 466329 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 4203258 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 4203258 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 4203258 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.inst 406994 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.data 35658336 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::tsunami.ide 1416644 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.inst 59335 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.data 357514 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 42102082 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 0 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
system.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
@@ -194,126 +194,126 @@ system.physmem.writeRowHits 0 # Nu
system.physmem.readRowHitRate nan # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
system.physmem.avgGap nan # Average gap between requests
-system.membus.throughput 42148404 # Throughput (bytes/s)
-system.membus.data_through_bus 78831234 # Total data (bytes)
+system.membus.throughput 42160246 # Throughput (bytes/s)
+system.membus.data_through_bus 78853810 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.l2c.replacements 1000406 # number of replacements
-system.l2c.tagsinuse 65381.817483 # Cycle average of tags in use
-system.l2c.total_refs 2465980 # Total number of references to valid blocks.
-system.l2c.sampled_refs 1065550 # Sample count of references to valid blocks.
-system.l2c.avg_refs 2.314279 # Average number of references to valid blocks.
-system.l2c.warmup_cycle 838081000 # Cycle when the warmup percentage was hit.
-system.l2c.occ_blocks::writebacks 56158.126694 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.inst 4894.240575 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.data 4135.004261 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.inst 174.436811 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.data 20.009142 # Average occupied blocks per requestor
-system.l2c.occ_percent::writebacks 0.856905 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu0.inst 0.074680 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu0.data 0.063095 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.inst 0.002662 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.data 0.000305 # Average percentage of cache occupancy
-system.l2c.occ_percent::total 0.997647 # Average percentage of cache occupancy
-system.l2c.ReadReq_hits::cpu0.inst 872724 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.data 763064 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.inst 102911 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.data 36889 # number of ReadReq hits
-system.l2c.ReadReq_hits::total 1775588 # number of ReadReq hits
-system.l2c.Writeback_hits::writebacks 816811 # number of Writeback hits
-system.l2c.Writeback_hits::total 816811 # number of Writeback hits
-system.l2c.UpgradeReq_hits::cpu0.data 138 # number of UpgradeReq hits
+system.l2c.tags.replacements 1000626 # number of replacements
+system.l2c.tags.tagsinuse 65381.922487 # Cycle average of tags in use
+system.l2c.tags.total_refs 2464723 # Total number of references to valid blocks.
+system.l2c.tags.sampled_refs 1065768 # Sample count of references to valid blocks.
+system.l2c.tags.avg_refs 2.312626 # Average number of references to valid blocks.
+system.l2c.tags.warmup_cycle 838081000 # Cycle when the warmup percentage was hit.
+system.l2c.tags.occ_blocks::writebacks 56158.706931 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.inst 4894.235246 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.data 4134.598984 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu1.inst 174.423126 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu1.data 19.958201 # Average occupied blocks per requestor
+system.l2c.tags.occ_percent::writebacks 0.856914 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu0.inst 0.074680 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu0.data 0.063089 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu1.inst 0.002661 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu1.data 0.000305 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::total 0.997649 # Average percentage of cache occupancy
+system.l2c.ReadReq_hits::cpu0.inst 873088 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.data 763068 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.inst 101908 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.data 36743 # number of ReadReq hits
+system.l2c.ReadReq_hits::total 1774807 # number of ReadReq hits
+system.l2c.Writeback_hits::writebacks 816628 # number of Writeback hits
+system.l2c.Writeback_hits::total 816628 # number of Writeback hits
+system.l2c.UpgradeReq_hits::cpu0.data 135 # number of UpgradeReq hits
system.l2c.UpgradeReq_hits::cpu1.data 37 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::total 175 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::total 172 # number of UpgradeReq hits
system.l2c.SCUpgradeReq_hits::cpu0.data 14 # number of SCUpgradeReq hits
system.l2c.SCUpgradeReq_hits::cpu1.data 9 # number of SCUpgradeReq hits
system.l2c.SCUpgradeReq_hits::total 23 # number of SCUpgradeReq hits
-system.l2c.ReadExReq_hits::cpu0.data 166434 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::cpu1.data 14300 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::total 180734 # number of ReadExReq hits
-system.l2c.demand_hits::cpu0.inst 872724 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.data 929498 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.inst 102911 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.data 51189 # number of demand (read+write) hits
-system.l2c.demand_hits::total 1956322 # number of demand (read+write) hits
-system.l2c.overall_hits::cpu0.inst 872724 # number of overall hits
-system.l2c.overall_hits::cpu0.data 929498 # number of overall hits
-system.l2c.overall_hits::cpu1.inst 102911 # number of overall hits
-system.l2c.overall_hits::cpu1.data 51189 # number of overall hits
-system.l2c.overall_hits::total 1956322 # number of overall hits
-system.l2c.ReadReq_misses::cpu0.inst 11889 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu0.data 926770 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.inst 1737 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.data 918 # number of ReadReq misses
-system.l2c.ReadReq_misses::total 941314 # number of ReadReq misses
-system.l2c.UpgradeReq_misses::cpu0.data 2441 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::cpu1.data 575 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::total 3016 # number of UpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu0.data 67 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu1.data 103 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::total 170 # number of SCUpgradeReq misses
-system.l2c.ReadExReq_misses::cpu0.data 115282 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::cpu1.data 9862 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::total 125144 # number of ReadExReq misses
-system.l2c.demand_misses::cpu0.inst 11889 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.data 1042052 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.inst 1737 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.data 10780 # number of demand (read+write) misses
-system.l2c.demand_misses::total 1066458 # number of demand (read+write) misses
-system.l2c.overall_misses::cpu0.inst 11889 # number of overall misses
-system.l2c.overall_misses::cpu0.data 1042052 # number of overall misses
-system.l2c.overall_misses::cpu1.inst 1737 # number of overall misses
-system.l2c.overall_misses::cpu1.data 10780 # number of overall misses
-system.l2c.overall_misses::total 1066458 # number of overall misses
-system.l2c.ReadReq_accesses::cpu0.inst 884613 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.data 1689834 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.inst 104648 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.data 37807 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::total 2716902 # number of ReadReq accesses(hits+misses)
-system.l2c.Writeback_accesses::writebacks 816811 # number of Writeback accesses(hits+misses)
-system.l2c.Writeback_accesses::total 816811 # number of Writeback accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu0.data 2579 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu1.data 612 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::total 3191 # number of UpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu0.data 81 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu1.data 112 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::total 193 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu0.data 281716 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu1.data 24162 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::total 305878 # number of ReadExReq accesses(hits+misses)
-system.l2c.demand_accesses::cpu0.inst 884613 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.data 1971550 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.inst 104648 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.data 61969 # number of demand (read+write) accesses
-system.l2c.demand_accesses::total 3022780 # number of demand (read+write) accesses
-system.l2c.overall_accesses::cpu0.inst 884613 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.data 1971550 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.inst 104648 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.data 61969 # number of overall (read+write) accesses
-system.l2c.overall_accesses::total 3022780 # number of overall (read+write) accesses
+system.l2c.ReadExReq_hits::cpu0.data 166235 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::cpu1.data 14287 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::total 180522 # number of ReadExReq hits
+system.l2c.demand_hits::cpu0.inst 873088 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.data 929303 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.inst 101908 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.data 51030 # number of demand (read+write) hits
+system.l2c.demand_hits::total 1955329 # number of demand (read+write) hits
+system.l2c.overall_hits::cpu0.inst 873088 # number of overall hits
+system.l2c.overall_hits::cpu0.data 929303 # number of overall hits
+system.l2c.overall_hits::cpu1.inst 101908 # number of overall hits
+system.l2c.overall_hits::cpu1.data 51030 # number of overall hits
+system.l2c.overall_hits::total 1955329 # number of overall hits
+system.l2c.ReadReq_misses::cpu0.inst 11894 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu0.data 926761 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.inst 1734 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.data 908 # number of ReadReq misses
+system.l2c.ReadReq_misses::total 941297 # number of ReadReq misses
+system.l2c.UpgradeReq_misses::cpu0.data 2442 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::cpu1.data 570 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::total 3012 # number of UpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu0.data 65 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu1.data 100 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::total 165 # number of SCUpgradeReq misses
+system.l2c.ReadExReq_misses::cpu0.data 115706 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::cpu1.data 9662 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::total 125368 # number of ReadExReq misses
+system.l2c.demand_misses::cpu0.inst 11894 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.data 1042467 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.inst 1734 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.data 10570 # number of demand (read+write) misses
+system.l2c.demand_misses::total 1066665 # number of demand (read+write) misses
+system.l2c.overall_misses::cpu0.inst 11894 # number of overall misses
+system.l2c.overall_misses::cpu0.data 1042467 # number of overall misses
+system.l2c.overall_misses::cpu1.inst 1734 # number of overall misses
+system.l2c.overall_misses::cpu1.data 10570 # number of overall misses
+system.l2c.overall_misses::total 1066665 # number of overall misses
+system.l2c.ReadReq_accesses::cpu0.inst 884982 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.data 1689829 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.inst 103642 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.data 37651 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::total 2716104 # number of ReadReq accesses(hits+misses)
+system.l2c.Writeback_accesses::writebacks 816628 # number of Writeback accesses(hits+misses)
+system.l2c.Writeback_accesses::total 816628 # number of Writeback accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu0.data 2577 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu1.data 607 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::total 3184 # number of UpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu0.data 79 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu1.data 109 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::total 188 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu0.data 281941 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu1.data 23949 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::total 305890 # number of ReadExReq accesses(hits+misses)
+system.l2c.demand_accesses::cpu0.inst 884982 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.data 1971770 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.inst 103642 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.data 61600 # number of demand (read+write) accesses
+system.l2c.demand_accesses::total 3021994 # number of demand (read+write) accesses
+system.l2c.overall_accesses::cpu0.inst 884982 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.data 1971770 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.inst 103642 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.data 61600 # number of overall (read+write) accesses
+system.l2c.overall_accesses::total 3021994 # number of overall (read+write) accesses
system.l2c.ReadReq_miss_rate::cpu0.inst 0.013440 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu0.data 0.548438 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.inst 0.016599 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.data 0.024281 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::total 0.346466 # miss rate for ReadReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu0.data 0.946491 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu1.data 0.939542 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::total 0.945158 # miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.827160 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.919643 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::total 0.880829 # miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_miss_rate::cpu0.data 0.409214 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::cpu1.data 0.408162 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::total 0.409130 # miss rate for ReadExReq accesses
+system.l2c.ReadReq_miss_rate::cpu0.data 0.548435 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.inst 0.016731 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.data 0.024116 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::total 0.346561 # miss rate for ReadReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu0.data 0.947614 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu1.data 0.939044 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::total 0.945980 # miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.822785 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.917431 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::total 0.877660 # miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_miss_rate::cpu0.data 0.410391 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::cpu1.data 0.403441 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::total 0.409847 # miss rate for ReadExReq accesses
system.l2c.demand_miss_rate::cpu0.inst 0.013440 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.data 0.528545 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.inst 0.016599 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.data 0.173958 # miss rate for demand accesses
-system.l2c.demand_miss_rate::total 0.352807 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.data 0.528696 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.inst 0.016731 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.data 0.171591 # miss rate for demand accesses
+system.l2c.demand_miss_rate::total 0.352967 # miss rate for demand accesses
system.l2c.overall_miss_rate::cpu0.inst 0.013440 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.data 0.528545 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.inst 0.016599 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.data 0.173958 # miss rate for overall accesses
-system.l2c.overall_miss_rate::total 0.352807 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.data 0.528696 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.inst 0.016731 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.data 0.171591 # miss rate for overall accesses
+system.l2c.overall_miss_rate::total 0.352967 # miss rate for overall accesses
system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -322,34 +322,34 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av
system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.l2c.fast_writes 0 # number of fast writes performed
system.l2c.cache_copies 0 # number of cache copies performed
-system.l2c.writebacks::writebacks 81175 # number of writebacks
-system.l2c.writebacks::total 81175 # number of writebacks
+system.l2c.writebacks::writebacks 81316 # number of writebacks
+system.l2c.writebacks::total 81316 # number of writebacks
system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate
-system.iocache.replacements 41694 # number of replacements
-system.iocache.tagsinuse 0.435353 # Cycle average of tags in use
-system.iocache.total_refs 0 # Total number of references to valid blocks.
-system.iocache.sampled_refs 41710 # Sample count of references to valid blocks.
-system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 1685787105067 # Cycle when the warmup percentage was hit.
-system.iocache.occ_blocks::tsunami.ide 0.435353 # Average occupied blocks per requestor
-system.iocache.occ_percent::tsunami.ide 0.027210 # Average percentage of cache occupancy
-system.iocache.occ_percent::total 0.027210 # Average percentage of cache occupancy
-system.iocache.ReadReq_misses::tsunami.ide 174 # number of ReadReq misses
-system.iocache.ReadReq_misses::total 174 # number of ReadReq misses
+system.iocache.tags.replacements 41695 # number of replacements
+system.iocache.tags.tagsinuse 0.435438 # Cycle average of tags in use
+system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
+system.iocache.tags.sampled_refs 41711 # Sample count of references to valid blocks.
+system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
+system.iocache.tags.warmup_cycle 1685787165017 # Cycle when the warmup percentage was hit.
+system.iocache.tags.occ_blocks::tsunami.ide 0.435438 # Average occupied blocks per requestor
+system.iocache.tags.occ_percent::tsunami.ide 0.027215 # Average percentage of cache occupancy
+system.iocache.tags.occ_percent::total 0.027215 # Average percentage of cache occupancy
+system.iocache.ReadReq_misses::tsunami.ide 175 # number of ReadReq misses
+system.iocache.ReadReq_misses::total 175 # number of ReadReq misses
system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses
system.iocache.WriteReq_misses::total 41552 # number of WriteReq misses
-system.iocache.demand_misses::tsunami.ide 41726 # number of demand (read+write) misses
-system.iocache.demand_misses::total 41726 # number of demand (read+write) misses
-system.iocache.overall_misses::tsunami.ide 41726 # number of overall misses
-system.iocache.overall_misses::total 41726 # number of overall misses
-system.iocache.ReadReq_accesses::tsunami.ide 174 # number of ReadReq accesses(hits+misses)
-system.iocache.ReadReq_accesses::total 174 # number of ReadReq accesses(hits+misses)
+system.iocache.demand_misses::tsunami.ide 41727 # number of demand (read+write) misses
+system.iocache.demand_misses::total 41727 # number of demand (read+write) misses
+system.iocache.overall_misses::tsunami.ide 41727 # number of overall misses
+system.iocache.overall_misses::total 41727 # number of overall misses
+system.iocache.ReadReq_accesses::tsunami.ide 175 # number of ReadReq accesses(hits+misses)
+system.iocache.ReadReq_accesses::total 175 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::tsunami.ide 41552 # number of WriteReq accesses(hits+misses)
system.iocache.WriteReq_accesses::total 41552 # number of WriteReq accesses(hits+misses)
-system.iocache.demand_accesses::tsunami.ide 41726 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 41726 # number of demand (read+write) accesses
-system.iocache.overall_accesses::tsunami.ide 41726 # number of overall (read+write) accesses
-system.iocache.overall_accesses::total 41726 # number of overall (read+write) accesses
+system.iocache.demand_accesses::tsunami.ide 41727 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 41727 # number of demand (read+write) accesses
+system.iocache.overall_accesses::tsunami.ide 41727 # number of overall (read+write) accesses
+system.iocache.overall_accesses::total 41727 # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
system.iocache.WriteReq_miss_rate::tsunami.ide 1 # miss rate for WriteReq accesses
@@ -385,22 +385,22 @@ system.cpu0.dtb.fetch_hits 0 # IT
system.cpu0.dtb.fetch_misses 0 # ITB misses
system.cpu0.dtb.fetch_acv 0 # ITB acv
system.cpu0.dtb.fetch_accesses 0 # ITB accesses
-system.cpu0.dtb.read_hits 9148429 # DTB read hits
+system.cpu0.dtb.read_hits 9154530 # DTB read hits
system.cpu0.dtb.read_misses 7079 # DTB read misses
system.cpu0.dtb.read_acv 152 # DTB read access violations
system.cpu0.dtb.read_accesses 508987 # DTB read accesses
-system.cpu0.dtb.write_hits 5932048 # DTB write hits
+system.cpu0.dtb.write_hits 5936899 # DTB write hits
system.cpu0.dtb.write_misses 726 # DTB write misses
system.cpu0.dtb.write_acv 99 # DTB write access violations
system.cpu0.dtb.write_accesses 189050 # DTB write accesses
-system.cpu0.dtb.data_hits 15080477 # DTB hits
+system.cpu0.dtb.data_hits 15091429 # DTB hits
system.cpu0.dtb.data_misses 7805 # DTB misses
system.cpu0.dtb.data_acv 251 # DTB access violations
system.cpu0.dtb.data_accesses 698037 # DTB accesses
-system.cpu0.itb.fetch_hits 3854196 # ITB hits
+system.cpu0.itb.fetch_hits 3855556 # ITB hits
system.cpu0.itb.fetch_misses 3485 # ITB misses
system.cpu0.itb.fetch_acv 127 # ITB acv
-system.cpu0.itb.fetch_accesses 3857681 # ITB accesses
+system.cpu0.itb.fetch_accesses 3859041 # ITB accesses
system.cpu0.itb.read_hits 0 # DTB read hits
system.cpu0.itb.read_misses 0 # DTB read misses
system.cpu0.itb.read_acv 0 # DTB read access violations
@@ -413,55 +413,55 @@ system.cpu0.itb.data_hits 0 # DT
system.cpu0.itb.data_misses 0 # DTB misses
system.cpu0.itb.data_acv 0 # DTB access violations
system.cpu0.itb.data_accesses 0 # DTB accesses
-system.cpu0.numCycles 3740650883 # number of cpu cycles simulated
+system.cpu0.numCycles 3740671175 # number of cpu cycles simulated
system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu0.committedInsts 57184467 # Number of instructions committed
-system.cpu0.committedOps 57184467 # Number of ops (including micro ops) committed
-system.cpu0.num_int_alu_accesses 53214865 # Number of integer alu accesses
-system.cpu0.num_fp_alu_accesses 299670 # Number of float alu accesses
-system.cpu0.num_func_calls 1398025 # number of times a function call or return occured
-system.cpu0.num_conditional_control_insts 6803964 # number of instructions that are conditional controls
-system.cpu0.num_int_insts 53214865 # number of integer instructions
-system.cpu0.num_fp_insts 299670 # number of float instructions
-system.cpu0.num_int_register_reads 73271755 # number of times the integer registers were read
-system.cpu0.num_int_register_writes 39802131 # number of times the integer registers were written
-system.cpu0.num_fp_register_reads 147658 # number of times the floating registers were read
-system.cpu0.num_fp_register_writes 150767 # number of times the floating registers were written
-system.cpu0.num_mem_refs 15124548 # number of memory refs
-system.cpu0.num_load_insts 9178366 # Number of load instructions
-system.cpu0.num_store_insts 5946182 # Number of store instructions
-system.cpu0.num_idle_cycles 3683454681.064560 # Number of idle cycles
-system.cpu0.num_busy_cycles 57196201.935440 # Number of busy cycles
-system.cpu0.not_idle_fraction 0.015290 # Percentage of non-idle cycles
-system.cpu0.idle_fraction 0.984710 # Percentage of idle cycles
+system.cpu0.committedInsts 57222076 # Number of instructions committed
+system.cpu0.committedOps 57222076 # Number of ops (including micro ops) committed
+system.cpu0.num_int_alu_accesses 53249924 # Number of integer alu accesses
+system.cpu0.num_fp_alu_accesses 299810 # Number of float alu accesses
+system.cpu0.num_func_calls 1399585 # number of times a function call or return occured
+system.cpu0.num_conditional_control_insts 6808233 # number of instructions that are conditional controls
+system.cpu0.num_int_insts 53249924 # number of integer instructions
+system.cpu0.num_fp_insts 299810 # number of float instructions
+system.cpu0.num_int_register_reads 73318596 # number of times the integer registers were read
+system.cpu0.num_int_register_writes 39827534 # number of times the integer registers were written
+system.cpu0.num_fp_register_reads 147724 # number of times the floating registers were read
+system.cpu0.num_fp_register_writes 150835 # number of times the floating registers were written
+system.cpu0.num_mem_refs 15135515 # number of memory refs
+system.cpu0.num_load_insts 9184477 # Number of load instructions
+system.cpu0.num_store_insts 5951038 # Number of store instructions
+system.cpu0.num_idle_cycles 3683437331.313678 # Number of idle cycles
+system.cpu0.num_busy_cycles 57233843.686322 # Number of busy cycles
+system.cpu0.not_idle_fraction 0.015300 # Percentage of non-idle cycles
+system.cpu0.idle_fraction 0.984700 # Percentage of idle cycles
system.cpu0.kern.inst.arm 0 # number of arm instructions executed
-system.cpu0.kern.inst.quiesce 6280 # number of quiesce instructions executed
-system.cpu0.kern.inst.hwrei 196965 # number of hwrei instructions executed
-system.cpu0.kern.ipl_count::0 70940 40.60% 40.60% # number of times we switched to this ipl
+system.cpu0.kern.inst.quiesce 6283 # number of quiesce instructions executed
+system.cpu0.kern.inst.hwrei 197120 # number of hwrei instructions executed
+system.cpu0.kern.ipl_count::0 71004 40.60% 40.60% # number of times we switched to this ipl
system.cpu0.kern.ipl_count::21 243 0.14% 40.74% # number of times we switched to this ipl
system.cpu0.kern.ipl_count::22 1908 1.09% 41.83% # number of times we switched to this ipl
system.cpu0.kern.ipl_count::30 8 0.00% 41.84% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::31 101631 58.16% 100.00% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::total 174730 # number of times we switched to this ipl
-system.cpu0.kern.ipl_good::0 69573 49.24% 49.24% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_count::31 101705 58.16% 100.00% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::total 174868 # number of times we switched to this ipl
+system.cpu0.kern.ipl_good::0 69637 49.24% 49.24% # number of times we switched to this ipl from a different ipl
system.cpu0.kern.ipl_good::21 243 0.17% 49.41% # number of times we switched to this ipl from a different ipl
system.cpu0.kern.ipl_good::22 1908 1.35% 50.76% # number of times we switched to this ipl from a different ipl
system.cpu0.kern.ipl_good::30 8 0.01% 50.77% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::31 69565 49.23% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::total 141297 # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_ticks::0 1852985718000 99.07% 99.07% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_good::31 69629 49.23% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::total 141425 # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_ticks::0 1852989887500 99.07% 99.07% # number of cycles we spent at this ipl
system.cpu0.kern.ipl_ticks::21 20110000 0.00% 99.07% # number of cycles we spent at this ipl
system.cpu0.kern.ipl_ticks::22 82044000 0.00% 99.08% # number of cycles we spent at this ipl
system.cpu0.kern.ipl_ticks::30 949500 0.00% 99.08% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::31 17236468500 0.92% 100.00% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::total 1870325290000 # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_used::0 0.980730 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.ipl_ticks::31 17242445000 0.92% 100.00% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::total 1870335436000 # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_used::0 0.980748 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.ipl_used::31 0.684486 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.ipl_used::total 0.808659 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.ipl_used::31 0.684617 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.ipl_used::total 0.808753 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.syscall::2 6 2.65% 2.65% # number of syscalls executed
system.cpu0.kern.syscall::3 19 8.41% 11.06% # number of syscalls executed
system.cpu0.kern.syscall::4 2 0.88% 11.95% # number of syscalls executed
@@ -494,37 +494,37 @@ system.cpu0.kern.syscall::144 2 0.88% 99.12% # nu
system.cpu0.kern.syscall::147 2 0.88% 100.00% # number of syscalls executed
system.cpu0.kern.syscall::total 226 # number of syscalls executed
system.cpu0.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
-system.cpu0.kern.callpal::wripir 111 0.06% 0.06% # number of callpals executed
+system.cpu0.kern.callpal::wripir 110 0.06% 0.06% # number of callpals executed
system.cpu0.kern.callpal::wrmces 1 0.00% 0.06% # number of callpals executed
system.cpu0.kern.callpal::wrfen 1 0.00% 0.06% # number of callpals executed
system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.06% # number of callpals executed
-system.cpu0.kern.callpal::swpctx 3760 2.05% 2.12% # number of callpals executed
+system.cpu0.kern.callpal::swpctx 3762 2.05% 2.11% # number of callpals executed
system.cpu0.kern.callpal::tbi 38 0.02% 2.14% # number of callpals executed
system.cpu0.kern.callpal::wrent 7 0.00% 2.14% # number of callpals executed
-system.cpu0.kern.callpal::swpipl 167897 91.68% 93.82% # number of callpals executed
-system.cpu0.kern.callpal::rdps 6134 3.35% 97.17% # number of callpals executed
+system.cpu0.kern.callpal::swpipl 168035 91.68% 93.82% # number of callpals executed
+system.cpu0.kern.callpal::rdps 6150 3.36% 97.17% # number of callpals executed
system.cpu0.kern.callpal::wrkgp 1 0.00% 97.17% # number of callpals executed
system.cpu0.kern.callpal::wrusp 3 0.00% 97.17% # number of callpals executed
-system.cpu0.kern.callpal::rdusp 7 0.00% 97.17% # number of callpals executed
+system.cpu0.kern.callpal::rdusp 7 0.00% 97.18% # number of callpals executed
system.cpu0.kern.callpal::whami 2 0.00% 97.18% # number of callpals executed
system.cpu0.kern.callpal::rti 4673 2.55% 99.73% # number of callpals executed
system.cpu0.kern.callpal::callsys 357 0.19% 99.92% # number of callpals executed
system.cpu0.kern.callpal::imb 142 0.08% 100.00% # number of callpals executed
-system.cpu0.kern.callpal::total 183136 # number of callpals executed
-system.cpu0.kern.mode_switch::kernel 7089 # number of protection mode switches
-system.cpu0.kern.mode_switch::user 1156 # number of protection mode switches
+system.cpu0.kern.callpal::total 183291 # number of callpals executed
+system.cpu0.kern.mode_switch::kernel 7091 # number of protection mode switches
+system.cpu0.kern.mode_switch::user 1158 # number of protection mode switches
system.cpu0.kern.mode_switch::idle 0 # number of protection mode switches
-system.cpu0.kern.mode_good::kernel 1155
-system.cpu0.kern.mode_good::user 1156
+system.cpu0.kern.mode_good::kernel 1157
+system.cpu0.kern.mode_good::user 1158
system.cpu0.kern.mode_good::idle 0
-system.cpu0.kern.mode_switch_good::kernel 0.162928 # fraction of useful protection mode switches
+system.cpu0.kern.mode_switch_good::kernel 0.163165 # fraction of useful protection mode switches
system.cpu0.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
system.cpu0.kern.mode_switch_good::idle nan # fraction of useful protection mode switches
-system.cpu0.kern.mode_switch_good::total 0.280291 # fraction of useful protection mode switches
-system.cpu0.kern.mode_ticks::kernel 1869368290000 99.95% 99.95% # number of ticks spent at the given mode
-system.cpu0.kern.mode_ticks::user 956999000 0.05% 100.00% # number of ticks spent at the given mode
+system.cpu0.kern.mode_switch_good::total 0.280640 # fraction of useful protection mode switches
+system.cpu0.kern.mode_ticks::kernel 1869378426000 99.95% 99.95% # number of ticks spent at the given mode
+system.cpu0.kern.mode_ticks::user 957009000 0.05% 100.00% # number of ticks spent at the given mode
system.cpu0.kern.mode_ticks::idle 0 0.00% 100.00% # number of ticks spent at the given mode
-system.cpu0.kern.swap_context 3761 # number of times the context was actually changed
+system.cpu0.kern.swap_context 3763 # number of times the context was actually changed
system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA
@@ -556,44 +556,44 @@ system.tsunami.ethernet.totalRxOrn 0 # to
system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
-system.toL2Bus.throughput 131960056 # Throughput (bytes/s)
-system.toL2Bus.data_through_bus 246797826 # Total data (bytes)
-system.toL2Bus.snoop_data_through_bus 10432 # Total snoop data (bytes)
-system.iobus.throughput 1460513 # Throughput (bytes/s)
-system.iobus.data_through_bus 2731634 # Total data (bytes)
-system.cpu0.icache.replacements 883989 # number of replacements
-system.cpu0.icache.tagsinuse 511.244895 # Cycle average of tags in use
-system.cpu0.icache.total_refs 56307893 # Total number of references to valid blocks.
-system.cpu0.icache.sampled_refs 884501 # Sample count of references to valid blocks.
-system.cpu0.icache.avg_refs 63.660632 # Average number of references to valid blocks.
-system.cpu0.icache.warmup_cycle 9786576500 # Cycle when the warmup percentage was hit.
-system.cpu0.icache.occ_blocks::cpu0.inst 511.244895 # Average occupied blocks per requestor
-system.cpu0.icache.occ_percent::cpu0.inst 0.998525 # Average percentage of cache occupancy
-system.cpu0.icache.occ_percent::total 0.998525 # Average percentage of cache occupancy
-system.cpu0.icache.ReadReq_hits::cpu0.inst 56307893 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::total 56307893 # number of ReadReq hits
-system.cpu0.icache.demand_hits::cpu0.inst 56307893 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::total 56307893 # number of demand (read+write) hits
-system.cpu0.icache.overall_hits::cpu0.inst 56307893 # number of overall hits
-system.cpu0.icache.overall_hits::total 56307893 # number of overall hits
-system.cpu0.icache.ReadReq_misses::cpu0.inst 884630 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::total 884630 # number of ReadReq misses
-system.cpu0.icache.demand_misses::cpu0.inst 884630 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::total 884630 # number of demand (read+write) misses
-system.cpu0.icache.overall_misses::cpu0.inst 884630 # number of overall misses
-system.cpu0.icache.overall_misses::total 884630 # number of overall misses
-system.cpu0.icache.ReadReq_accesses::cpu0.inst 57192523 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::total 57192523 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.demand_accesses::cpu0.inst 57192523 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::total 57192523 # number of demand (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu0.inst 57192523 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::total 57192523 # number of overall (read+write) accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.015468 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::total 0.015468 # miss rate for ReadReq accesses
-system.cpu0.icache.demand_miss_rate::cpu0.inst 0.015468 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::total 0.015468 # miss rate for demand accesses
-system.cpu0.icache.overall_miss_rate::cpu0.inst 0.015468 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::total 0.015468 # miss rate for overall accesses
+system.toL2Bus.throughput 131930075 # Throughput (bytes/s)
+system.toL2Bus.data_through_bus 246743154 # Total data (bytes)
+system.toL2Bus.snoop_data_through_bus 10368 # Total snoop data (bytes)
+system.iobus.throughput 1460500 # Throughput (bytes/s)
+system.iobus.data_through_bus 2731626 # Total data (bytes)
+system.cpu0.icache.tags.replacements 884406 # number of replacements
+system.cpu0.icache.tags.tagsinuse 511.244754 # Cycle average of tags in use
+system.cpu0.icache.tags.total_refs 56345130 # Total number of references to valid blocks.
+system.cpu0.icache.tags.sampled_refs 884918 # Sample count of references to valid blocks.
+system.cpu0.icache.tags.avg_refs 63.672713 # Average number of references to valid blocks.
+system.cpu0.icache.tags.warmup_cycle 9786576500 # Cycle when the warmup percentage was hit.
+system.cpu0.icache.tags.occ_blocks::cpu0.inst 511.244754 # Average occupied blocks per requestor
+system.cpu0.icache.tags.occ_percent::cpu0.inst 0.998525 # Average percentage of cache occupancy
+system.cpu0.icache.tags.occ_percent::total 0.998525 # Average percentage of cache occupancy
+system.cpu0.icache.ReadReq_hits::cpu0.inst 56345130 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::total 56345130 # number of ReadReq hits
+system.cpu0.icache.demand_hits::cpu0.inst 56345130 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::total 56345130 # number of demand (read+write) hits
+system.cpu0.icache.overall_hits::cpu0.inst 56345130 # number of overall hits
+system.cpu0.icache.overall_hits::total 56345130 # number of overall hits
+system.cpu0.icache.ReadReq_misses::cpu0.inst 885002 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::total 885002 # number of ReadReq misses
+system.cpu0.icache.demand_misses::cpu0.inst 885002 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::total 885002 # number of demand (read+write) misses
+system.cpu0.icache.overall_misses::cpu0.inst 885002 # number of overall misses
+system.cpu0.icache.overall_misses::total 885002 # number of overall misses
+system.cpu0.icache.ReadReq_accesses::cpu0.inst 57230132 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::total 57230132 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.demand_accesses::cpu0.inst 57230132 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::total 57230132 # number of demand (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu0.inst 57230132 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::total 57230132 # number of overall (read+write) accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.015464 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::total 0.015464 # miss rate for ReadReq accesses
+system.cpu0.icache.demand_miss_rate::cpu0.inst 0.015464 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::total 0.015464 # miss rate for demand accesses
+system.cpu0.icache.overall_miss_rate::cpu0.inst 0.015464 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::total 0.015464 # miss rate for overall accesses
system.cpu0.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu0.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -603,63 +603,63 @@ system.cpu0.icache.avg_blocked_cycles::no_targets nan
system.cpu0.icache.fast_writes 0 # number of fast writes performed
system.cpu0.icache.cache_copies 0 # number of cache copies performed
system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu0.dcache.replacements 1978248 # number of replacements
-system.cpu0.dcache.tagsinuse 507.129590 # Cycle average of tags in use
-system.cpu0.dcache.total_refs 13113195 # Total number of references to valid blocks.
-system.cpu0.dcache.sampled_refs 1978760 # Sample count of references to valid blocks.
-system.cpu0.dcache.avg_refs 6.626976 # Average number of references to valid blocks.
-system.cpu0.dcache.warmup_cycle 10840000 # Cycle when the warmup percentage was hit.
-system.cpu0.dcache.occ_blocks::cpu0.data 507.129590 # Average occupied blocks per requestor
-system.cpu0.dcache.occ_percent::cpu0.data 0.990487 # Average percentage of cache occupancy
-system.cpu0.dcache.occ_percent::total 0.990487 # Average percentage of cache occupancy
-system.cpu0.dcache.ReadReq_hits::cpu0.data 7292594 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::total 7292594 # number of ReadReq hits
-system.cpu0.dcache.WriteReq_hits::cpu0.data 5457787 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::total 5457787 # number of WriteReq hits
-system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 171977 # number of LoadLockedReq hits
-system.cpu0.dcache.LoadLockedReq_hits::total 171977 # number of LoadLockedReq hits
-system.cpu0.dcache.StoreCondReq_hits::cpu0.data 186443 # number of StoreCondReq hits
-system.cpu0.dcache.StoreCondReq_hits::total 186443 # number of StoreCondReq hits
-system.cpu0.dcache.demand_hits::cpu0.data 12750381 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::total 12750381 # number of demand (read+write) hits
-system.cpu0.dcache.overall_hits::cpu0.data 12750381 # number of overall hits
-system.cpu0.dcache.overall_hits::total 12750381 # number of overall hits
-system.cpu0.dcache.ReadReq_misses::cpu0.data 1683136 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::total 1683136 # number of ReadReq misses
-system.cpu0.dcache.WriteReq_misses::cpu0.data 285798 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::total 285798 # number of WriteReq misses
-system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 16152 # number of LoadLockedReq misses
-system.cpu0.dcache.LoadLockedReq_misses::total 16152 # number of LoadLockedReq misses
-system.cpu0.dcache.StoreCondReq_misses::cpu0.data 726 # number of StoreCondReq misses
-system.cpu0.dcache.StoreCondReq_misses::total 726 # number of StoreCondReq misses
-system.cpu0.dcache.demand_misses::cpu0.data 1968934 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::total 1968934 # number of demand (read+write) misses
-system.cpu0.dcache.overall_misses::cpu0.data 1968934 # number of overall misses
-system.cpu0.dcache.overall_misses::total 1968934 # number of overall misses
-system.cpu0.dcache.ReadReq_accesses::cpu0.data 8975730 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::total 8975730 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu0.data 5743585 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::total 5743585 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 188129 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::total 188129 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 187169 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::total 187169 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.demand_accesses::cpu0.data 14719315 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::total 14719315 # number of demand (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu0.data 14719315 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::total 14719315 # number of overall (read+write) accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.187521 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::total 0.187521 # miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.049760 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::total 0.049760 # miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.085856 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.085856 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.003879 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::total 0.003879 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_miss_rate::cpu0.data 0.133765 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::total 0.133765 # miss rate for demand accesses
-system.cpu0.dcache.overall_miss_rate::cpu0.data 0.133765 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::total 0.133765 # miss rate for overall accesses
+system.cpu0.dcache.tags.replacements 1978683 # number of replacements
+system.cpu0.dcache.tags.tagsinuse 507.129817 # Cycle average of tags in use
+system.cpu0.dcache.tags.total_refs 13123756 # Total number of references to valid blocks.
+system.cpu0.dcache.tags.sampled_refs 1979195 # Sample count of references to valid blocks.
+system.cpu0.dcache.tags.avg_refs 6.630855 # Average number of references to valid blocks.
+system.cpu0.dcache.tags.warmup_cycle 10840000 # Cycle when the warmup percentage was hit.
+system.cpu0.dcache.tags.occ_blocks::cpu0.data 507.129817 # Average occupied blocks per requestor
+system.cpu0.dcache.tags.occ_percent::cpu0.data 0.990488 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_percent::total 0.990488 # Average percentage of cache occupancy
+system.cpu0.dcache.ReadReq_hits::cpu0.data 7298341 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::total 7298341 # number of ReadReq hits
+system.cpu0.dcache.WriteReq_hits::cpu0.data 5462261 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::total 5462261 # number of WriteReq hits
+system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 172144 # number of LoadLockedReq hits
+system.cpu0.dcache.LoadLockedReq_hits::total 172144 # number of LoadLockedReq hits
+system.cpu0.dcache.StoreCondReq_hits::cpu0.data 186623 # number of StoreCondReq hits
+system.cpu0.dcache.StoreCondReq_hits::total 186623 # number of StoreCondReq hits
+system.cpu0.dcache.demand_hits::cpu0.data 12760602 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::total 12760602 # number of demand (read+write) hits
+system.cpu0.dcache.overall_hits::cpu0.data 12760602 # number of overall hits
+system.cpu0.dcache.overall_hits::total 12760602 # number of overall hits
+system.cpu0.dcache.ReadReq_misses::cpu0.data 1683328 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::total 1683328 # number of ReadReq misses
+system.cpu0.dcache.WriteReq_misses::cpu0.data 286000 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::total 286000 # number of WriteReq misses
+system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 16153 # number of LoadLockedReq misses
+system.cpu0.dcache.LoadLockedReq_misses::total 16153 # number of LoadLockedReq misses
+system.cpu0.dcache.StoreCondReq_misses::cpu0.data 715 # number of StoreCondReq misses
+system.cpu0.dcache.StoreCondReq_misses::total 715 # number of StoreCondReq misses
+system.cpu0.dcache.demand_misses::cpu0.data 1969328 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::total 1969328 # number of demand (read+write) misses
+system.cpu0.dcache.overall_misses::cpu0.data 1969328 # number of overall misses
+system.cpu0.dcache.overall_misses::total 1969328 # number of overall misses
+system.cpu0.dcache.ReadReq_accesses::cpu0.data 8981669 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::total 8981669 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu0.data 5748261 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::total 5748261 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 188297 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::total 188297 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 187338 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::total 187338 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.demand_accesses::cpu0.data 14729930 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::total 14729930 # number of demand (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu0.data 14729930 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::total 14729930 # number of overall (read+write) accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.187418 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::total 0.187418 # miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.049754 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::total 0.049754 # miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.085785 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.085785 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.003817 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::total 0.003817 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_miss_rate::cpu0.data 0.133696 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::total 0.133696 # miss rate for demand accesses
+system.cpu0.dcache.overall_miss_rate::cpu0.data 0.133696 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::total 0.133696 # miss rate for overall accesses
system.cpu0.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu0.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -668,29 +668,29 @@ system.cpu0.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.dcache.fast_writes 0 # number of fast writes performed
system.cpu0.dcache.cache_copies 0 # number of cache copies performed
-system.cpu0.dcache.writebacks::writebacks 775494 # number of writebacks
-system.cpu0.dcache.writebacks::total 775494 # number of writebacks
+system.cpu0.dcache.writebacks::writebacks 775614 # number of writebacks
+system.cpu0.dcache.writebacks::total 775614 # number of writebacks
system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu1.dtb.fetch_hits 0 # ITB hits
system.cpu1.dtb.fetch_misses 0 # ITB misses
system.cpu1.dtb.fetch_acv 0 # ITB acv
system.cpu1.dtb.fetch_accesses 0 # ITB accesses
-system.cpu1.dtb.read_hits 1169160 # DTB read hits
+system.cpu1.dtb.read_hits 1163439 # DTB read hits
system.cpu1.dtb.read_misses 3277 # DTB read misses
system.cpu1.dtb.read_acv 58 # DTB read access violations
system.cpu1.dtb.read_accesses 220342 # DTB read accesses
-system.cpu1.dtb.write_hits 755883 # DTB write hits
+system.cpu1.dtb.write_hits 751446 # DTB write hits
system.cpu1.dtb.write_misses 415 # DTB write misses
system.cpu1.dtb.write_acv 58 # DTB write access violations
system.cpu1.dtb.write_accesses 103280 # DTB write accesses
-system.cpu1.dtb.data_hits 1925043 # DTB hits
+system.cpu1.dtb.data_hits 1914885 # DTB hits
system.cpu1.dtb.data_misses 3692 # DTB misses
system.cpu1.dtb.data_acv 116 # DTB access violations
system.cpu1.dtb.data_accesses 323622 # DTB accesses
-system.cpu1.itb.fetch_hits 1469677 # ITB hits
+system.cpu1.itb.fetch_hits 1468399 # ITB hits
system.cpu1.itb.fetch_misses 1539 # ITB misses
system.cpu1.itb.fetch_acv 57 # ITB acv
-system.cpu1.itb.fetch_accesses 1471216 # ITB accesses
+system.cpu1.itb.fetch_accesses 1469938 # ITB accesses
system.cpu1.itb.read_hits 0 # DTB read hits
system.cpu1.itb.read_misses 0 # DTB read misses
system.cpu1.itb.read_acv 0 # DTB read access violations
@@ -703,51 +703,51 @@ system.cpu1.itb.data_hits 0 # DT
system.cpu1.itb.data_misses 0 # DTB misses
system.cpu1.itb.data_acv 0 # DTB access violations
system.cpu1.itb.data_accesses 0 # DTB accesses
-system.cpu1.numCycles 3740237218 # number of cpu cycles simulated
+system.cpu1.numCycles 3740249123 # number of cpu cycles simulated
system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu1.committedInsts 5966647 # Number of instructions committed
-system.cpu1.committedOps 5966647 # Number of ops (including micro ops) committed
-system.cpu1.num_int_alu_accesses 5582916 # Number of integer alu accesses
-system.cpu1.num_fp_alu_accesses 28730 # Number of float alu accesses
-system.cpu1.num_func_calls 184190 # number of times a function call or return occured
-system.cpu1.num_conditional_control_insts 581489 # number of instructions that are conditional controls
-system.cpu1.num_int_insts 5582916 # number of integer instructions
-system.cpu1.num_fp_insts 28730 # number of float instructions
-system.cpu1.num_int_register_reads 7700123 # number of times the integer registers were read
-system.cpu1.num_int_register_writes 4186358 # number of times the integer registers were written
-system.cpu1.num_fp_register_reads 17955 # number of times the floating registers were read
-system.cpu1.num_fp_register_writes 17751 # number of times the floating registers were written
-system.cpu1.num_mem_refs 1936419 # number of memory refs
-system.cpu1.num_load_insts 1176619 # Number of load instructions
-system.cpu1.num_store_insts 759800 # Number of store instructions
-system.cpu1.num_idle_cycles 3734265828.606121 # Number of idle cycles
-system.cpu1.num_busy_cycles 5971389.393879 # Number of busy cycles
-system.cpu1.not_idle_fraction 0.001597 # Percentage of non-idle cycles
-system.cpu1.idle_fraction 0.998403 # Percentage of idle cycles
+system.cpu1.committedInsts 5931958 # Number of instructions committed
+system.cpu1.committedOps 5931958 # Number of ops (including micro ops) committed
+system.cpu1.num_int_alu_accesses 5550578 # Number of integer alu accesses
+system.cpu1.num_fp_alu_accesses 28590 # Number of float alu accesses
+system.cpu1.num_func_calls 182742 # number of times a function call or return occured
+system.cpu1.num_conditional_control_insts 577190 # number of instructions that are conditional controls
+system.cpu1.num_int_insts 5550578 # number of integer instructions
+system.cpu1.num_fp_insts 28590 # number of float instructions
+system.cpu1.num_int_register_reads 7657288 # number of times the integer registers were read
+system.cpu1.num_int_register_writes 4163275 # number of times the integer registers were written
+system.cpu1.num_fp_register_reads 17889 # number of times the floating registers were read
+system.cpu1.num_fp_register_writes 17683 # number of times the floating registers were written
+system.cpu1.num_mem_refs 1926244 # number of memory refs
+system.cpu1.num_load_insts 1170888 # Number of load instructions
+system.cpu1.num_store_insts 755356 # Number of store instructions
+system.cpu1.num_idle_cycles 3734312432.077611 # Number of idle cycles
+system.cpu1.num_busy_cycles 5936690.922389 # Number of busy cycles
+system.cpu1.not_idle_fraction 0.001587 # Percentage of non-idle cycles
+system.cpu1.idle_fraction 0.998413 # Percentage of idle cycles
system.cpu1.kern.inst.arm 0 # number of arm instructions executed
-system.cpu1.kern.inst.quiesce 2208 # number of quiesce instructions executed
-system.cpu1.kern.inst.hwrei 39691 # number of hwrei instructions executed
-system.cpu1.kern.ipl_count::0 10388 33.53% 33.53% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::22 1907 6.15% 39.68% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::30 111 0.36% 40.04% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::31 18579 59.96% 100.00% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::total 30985 # number of times we switched to this ipl
-system.cpu1.kern.ipl_good::0 10378 45.79% 45.79% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::22 1907 8.41% 54.21% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::30 111 0.49% 54.70% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::31 10267 45.30% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::total 22663 # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_ticks::0 1859112376500 99.41% 99.41% # number of cycles we spent at this ipl
+system.cpu1.kern.inst.quiesce 2204 # number of quiesce instructions executed
+system.cpu1.kern.inst.hwrei 39554 # number of hwrei instructions executed
+system.cpu1.kern.ipl_count::0 10328 33.46% 33.46% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::22 1907 6.18% 39.64% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::30 110 0.36% 40.00% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::31 18518 60.00% 100.00% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::total 30863 # number of times we switched to this ipl
+system.cpu1.kern.ipl_good::0 10318 45.77% 45.77% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::22 1907 8.46% 54.23% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::30 110 0.49% 54.72% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::31 10208 45.28% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::total 22543 # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_ticks::0 1859123129500 99.41% 99.41% # number of cycles we spent at this ipl
system.cpu1.kern.ipl_ticks::22 82001000 0.00% 99.42% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::30 14176500 0.00% 99.42% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::31 10910041500 0.58% 100.00% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::total 1870118595500 # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_used::0 0.999037 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.ipl_ticks::30 14064500 0.00% 99.42% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::31 10905353000 0.58% 100.00% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::total 1870124548000 # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_used::0 0.999032 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.ipl_used::31 0.552613 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.ipl_used::total 0.731418 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.ipl_used::31 0.551247 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.ipl_used::total 0.730422 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.syscall::2 2 2.00% 2.00% # number of syscalls executed
system.cpu1.kern.syscall::3 11 11.00% 13.00% # number of syscalls executed
system.cpu1.kern.syscall::4 2 2.00% 15.00% # number of syscalls executed
@@ -770,67 +770,67 @@ system.cpu1.kern.callpal::cserve 1 0.00% 0.00% # nu
system.cpu1.kern.callpal::wripir 8 0.02% 0.03% # number of callpals executed
system.cpu1.kern.callpal::wrmces 1 0.00% 0.03% # number of callpals executed
system.cpu1.kern.callpal::wrfen 1 0.00% 0.03% # number of callpals executed
-system.cpu1.kern.callpal::swpctx 472 1.46% 1.50% # number of callpals executed
+system.cpu1.kern.callpal::swpctx 470 1.46% 1.50% # number of callpals executed
system.cpu1.kern.callpal::tbi 15 0.05% 1.54% # number of callpals executed
system.cpu1.kern.callpal::wrent 7 0.02% 1.57% # number of callpals executed
-system.cpu1.kern.callpal::swpipl 26358 81.69% 83.25% # number of callpals executed
-system.cpu1.kern.callpal::rdps 2589 8.02% 91.28% # number of callpals executed
-system.cpu1.kern.callpal::wrkgp 1 0.00% 91.28% # number of callpals executed
-system.cpu1.kern.callpal::wrusp 4 0.01% 91.29% # number of callpals executed
-system.cpu1.kern.callpal::rdusp 2 0.01% 91.30% # number of callpals executed
-system.cpu1.kern.callpal::whami 3 0.01% 91.31% # number of callpals executed
-system.cpu1.kern.callpal::rti 2608 8.08% 99.39% # number of callpals executed
+system.cpu1.kern.callpal::swpipl 26238 81.66% 83.22% # number of callpals executed
+system.cpu1.kern.callpal::rdps 2576 8.02% 91.24% # number of callpals executed
+system.cpu1.kern.callpal::wrkgp 1 0.00% 91.25% # number of callpals executed
+system.cpu1.kern.callpal::wrusp 4 0.01% 91.26% # number of callpals executed
+system.cpu1.kern.callpal::rdusp 2 0.01% 91.26% # number of callpals executed
+system.cpu1.kern.callpal::whami 3 0.01% 91.27% # number of callpals executed
+system.cpu1.kern.callpal::rti 2607 8.11% 99.39% # number of callpals executed
system.cpu1.kern.callpal::callsys 158 0.49% 99.88% # number of callpals executed
system.cpu1.kern.callpal::imb 38 0.12% 100.00% # number of callpals executed
system.cpu1.kern.callpal::rdunique 1 0.00% 100.00% # number of callpals executed
-system.cpu1.kern.callpal::total 32267 # number of callpals executed
-system.cpu1.kern.mode_switch::kernel 1034 # number of protection mode switches
+system.cpu1.kern.callpal::total 32131 # number of callpals executed
+system.cpu1.kern.mode_switch::kernel 1033 # number of protection mode switches
system.cpu1.kern.mode_switch::user 580 # number of protection mode switches
-system.cpu1.kern.mode_switch::idle 2048 # number of protection mode switches
-system.cpu1.kern.mode_good::kernel 613
+system.cpu1.kern.mode_switch::idle 2046 # number of protection mode switches
+system.cpu1.kern.mode_good::kernel 612
system.cpu1.kern.mode_good::user 580
-system.cpu1.kern.mode_good::idle 33
-system.cpu1.kern.mode_switch_good::kernel 0.592843 # fraction of useful protection mode switches
+system.cpu1.kern.mode_good::idle 32
+system.cpu1.kern.mode_switch_good::kernel 0.592449 # fraction of useful protection mode switches
system.cpu1.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
-system.cpu1.kern.mode_switch_good::idle 0.016113 # fraction of useful protection mode switches
-system.cpu1.kern.mode_switch_good::total 0.334790 # fraction of useful protection mode switches
-system.cpu1.kern.mode_ticks::kernel 1393260500 0.07% 0.07% # number of ticks spent at the given mode
+system.cpu1.kern.mode_switch_good::idle 0.015640 # fraction of useful protection mode switches
+system.cpu1.kern.mode_switch_good::total 0.334518 # fraction of useful protection mode switches
+system.cpu1.kern.mode_ticks::kernel 1373906500 0.07% 0.07% # number of ticks spent at the given mode
system.cpu1.kern.mode_ticks::user 508289000 0.03% 0.10% # number of ticks spent at the given mode
-system.cpu1.kern.mode_ticks::idle 1867980072500 99.90% 100.00% # number of ticks spent at the given mode
-system.cpu1.kern.swap_context 473 # number of times the context was actually changed
-system.cpu1.icache.replacements 104103 # number of replacements
-system.cpu1.icache.tagsinuse 427.138444 # Cycle average of tags in use
-system.cpu1.icache.total_refs 5865807 # Total number of references to valid blocks.
-system.cpu1.icache.sampled_refs 104615 # Sample count of references to valid blocks.
-system.cpu1.icache.avg_refs 56.070420 # Average number of references to valid blocks.
-system.cpu1.icache.warmup_cycle 1868930362000 # Cycle when the warmup percentage was hit.
-system.cpu1.icache.occ_blocks::cpu1.inst 427.138444 # Average occupied blocks per requestor
-system.cpu1.icache.occ_percent::cpu1.inst 0.834255 # Average percentage of cache occupancy
-system.cpu1.icache.occ_percent::total 0.834255 # Average percentage of cache occupancy
-system.cpu1.icache.ReadReq_hits::cpu1.inst 5865807 # number of ReadReq hits
-system.cpu1.icache.ReadReq_hits::total 5865807 # number of ReadReq hits
-system.cpu1.icache.demand_hits::cpu1.inst 5865807 # number of demand (read+write) hits
-system.cpu1.icache.demand_hits::total 5865807 # number of demand (read+write) hits
-system.cpu1.icache.overall_hits::cpu1.inst 5865807 # number of overall hits
-system.cpu1.icache.overall_hits::total 5865807 # number of overall hits
-system.cpu1.icache.ReadReq_misses::cpu1.inst 104648 # number of ReadReq misses
-system.cpu1.icache.ReadReq_misses::total 104648 # number of ReadReq misses
-system.cpu1.icache.demand_misses::cpu1.inst 104648 # number of demand (read+write) misses
-system.cpu1.icache.demand_misses::total 104648 # number of demand (read+write) misses
-system.cpu1.icache.overall_misses::cpu1.inst 104648 # number of overall misses
-system.cpu1.icache.overall_misses::total 104648 # number of overall misses
-system.cpu1.icache.ReadReq_accesses::cpu1.inst 5970455 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.ReadReq_accesses::total 5970455 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.demand_accesses::cpu1.inst 5970455 # number of demand (read+write) accesses
-system.cpu1.icache.demand_accesses::total 5970455 # number of demand (read+write) accesses
-system.cpu1.icache.overall_accesses::cpu1.inst 5970455 # number of overall (read+write) accesses
-system.cpu1.icache.overall_accesses::total 5970455 # number of overall (read+write) accesses
-system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.017528 # miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_miss_rate::total 0.017528 # miss rate for ReadReq accesses
-system.cpu1.icache.demand_miss_rate::cpu1.inst 0.017528 # miss rate for demand accesses
-system.cpu1.icache.demand_miss_rate::total 0.017528 # miss rate for demand accesses
-system.cpu1.icache.overall_miss_rate::cpu1.inst 0.017528 # miss rate for overall accesses
-system.cpu1.icache.overall_miss_rate::total 0.017528 # miss rate for overall accesses
+system.cpu1.kern.mode_ticks::idle 1868002681000 99.90% 100.00% # number of ticks spent at the given mode
+system.cpu1.kern.swap_context 471 # number of times the context was actually changed
+system.cpu1.icache.tags.replacements 103103 # number of replacements
+system.cpu1.icache.tags.tagsinuse 427.126317 # Cycle average of tags in use
+system.cpu1.icache.tags.total_refs 5832124 # Total number of references to valid blocks.
+system.cpu1.icache.tags.sampled_refs 103615 # Sample count of references to valid blocks.
+system.cpu1.icache.tags.avg_refs 56.286484 # Average number of references to valid blocks.
+system.cpu1.icache.tags.warmup_cycle 1868933191000 # Cycle when the warmup percentage was hit.
+system.cpu1.icache.tags.occ_blocks::cpu1.inst 427.126317 # Average occupied blocks per requestor
+system.cpu1.icache.tags.occ_percent::cpu1.inst 0.834231 # Average percentage of cache occupancy
+system.cpu1.icache.tags.occ_percent::total 0.834231 # Average percentage of cache occupancy
+system.cpu1.icache.ReadReq_hits::cpu1.inst 5832124 # number of ReadReq hits
+system.cpu1.icache.ReadReq_hits::total 5832124 # number of ReadReq hits
+system.cpu1.icache.demand_hits::cpu1.inst 5832124 # number of demand (read+write) hits
+system.cpu1.icache.demand_hits::total 5832124 # number of demand (read+write) hits
+system.cpu1.icache.overall_hits::cpu1.inst 5832124 # number of overall hits
+system.cpu1.icache.overall_hits::total 5832124 # number of overall hits
+system.cpu1.icache.ReadReq_misses::cpu1.inst 103642 # number of ReadReq misses
+system.cpu1.icache.ReadReq_misses::total 103642 # number of ReadReq misses
+system.cpu1.icache.demand_misses::cpu1.inst 103642 # number of demand (read+write) misses
+system.cpu1.icache.demand_misses::total 103642 # number of demand (read+write) misses
+system.cpu1.icache.overall_misses::cpu1.inst 103642 # number of overall misses
+system.cpu1.icache.overall_misses::total 103642 # number of overall misses
+system.cpu1.icache.ReadReq_accesses::cpu1.inst 5935766 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.ReadReq_accesses::total 5935766 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.demand_accesses::cpu1.inst 5935766 # number of demand (read+write) accesses
+system.cpu1.icache.demand_accesses::total 5935766 # number of demand (read+write) accesses
+system.cpu1.icache.overall_accesses::cpu1.inst 5935766 # number of overall (read+write) accesses
+system.cpu1.icache.overall_accesses::total 5935766 # number of overall (read+write) accesses
+system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.017461 # miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_miss_rate::total 0.017461 # miss rate for ReadReq accesses
+system.cpu1.icache.demand_miss_rate::cpu1.inst 0.017461 # miss rate for demand accesses
+system.cpu1.icache.demand_miss_rate::total 0.017461 # miss rate for demand accesses
+system.cpu1.icache.overall_miss_rate::cpu1.inst 0.017461 # miss rate for overall accesses
+system.cpu1.icache.overall_miss_rate::total 0.017461 # miss rate for overall accesses
system.cpu1.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu1.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -840,63 +840,63 @@ system.cpu1.icache.avg_blocked_cycles::no_targets nan
system.cpu1.icache.fast_writes 0 # number of fast writes performed
system.cpu1.icache.cache_copies 0 # number of cache copies performed
system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu1.dcache.replacements 62444 # number of replacements
-system.cpu1.dcache.tagsinuse 421.660465 # Cycle average of tags in use
-system.cpu1.dcache.total_refs 1845254 # Total number of references to valid blocks.
-system.cpu1.dcache.sampled_refs 62784 # Sample count of references to valid blocks.
-system.cpu1.dcache.avg_refs 29.390514 # Average number of references to valid blocks.
-system.cpu1.dcache.warmup_cycle 1851113732500 # Cycle when the warmup percentage was hit.
-system.cpu1.dcache.occ_blocks::cpu1.data 421.660465 # Average occupied blocks per requestor
-system.cpu1.dcache.occ_percent::cpu1.data 0.823556 # Average percentage of cache occupancy
-system.cpu1.dcache.occ_percent::total 0.823556 # Average percentage of cache occupancy
-system.cpu1.dcache.ReadReq_hits::cpu1.data 1114890 # number of ReadReq hits
-system.cpu1.dcache.ReadReq_hits::total 1114890 # number of ReadReq hits
-system.cpu1.dcache.WriteReq_hits::cpu1.data 711494 # number of WriteReq hits
-system.cpu1.dcache.WriteReq_hits::total 711494 # number of WriteReq hits
-system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 15278 # number of LoadLockedReq hits
-system.cpu1.dcache.LoadLockedReq_hits::total 15278 # number of LoadLockedReq hits
-system.cpu1.dcache.StoreCondReq_hits::cpu1.data 15743 # number of StoreCondReq hits
-system.cpu1.dcache.StoreCondReq_hits::total 15743 # number of StoreCondReq hits
-system.cpu1.dcache.demand_hits::cpu1.data 1826384 # number of demand (read+write) hits
-system.cpu1.dcache.demand_hits::total 1826384 # number of demand (read+write) hits
-system.cpu1.dcache.overall_hits::cpu1.data 1826384 # number of overall hits
-system.cpu1.dcache.overall_hits::total 1826384 # number of overall hits
-system.cpu1.dcache.ReadReq_misses::cpu1.data 41651 # number of ReadReq misses
-system.cpu1.dcache.ReadReq_misses::total 41651 # number of ReadReq misses
-system.cpu1.dcache.WriteReq_misses::cpu1.data 26091 # number of WriteReq misses
-system.cpu1.dcache.WriteReq_misses::total 26091 # number of WriteReq misses
-system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 1291 # number of LoadLockedReq misses
-system.cpu1.dcache.LoadLockedReq_misses::total 1291 # number of LoadLockedReq misses
-system.cpu1.dcache.StoreCondReq_misses::cpu1.data 751 # number of StoreCondReq misses
-system.cpu1.dcache.StoreCondReq_misses::total 751 # number of StoreCondReq misses
-system.cpu1.dcache.demand_misses::cpu1.data 67742 # number of demand (read+write) misses
-system.cpu1.dcache.demand_misses::total 67742 # number of demand (read+write) misses
-system.cpu1.dcache.overall_misses::cpu1.data 67742 # number of overall misses
-system.cpu1.dcache.overall_misses::total 67742 # number of overall misses
-system.cpu1.dcache.ReadReq_accesses::cpu1.data 1156541 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.ReadReq_accesses::total 1156541 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::cpu1.data 737585 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::total 737585 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 16569 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::total 16569 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 16494 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::total 16494 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.demand_accesses::cpu1.data 1894126 # number of demand (read+write) accesses
-system.cpu1.dcache.demand_accesses::total 1894126 # number of demand (read+write) accesses
-system.cpu1.dcache.overall_accesses::cpu1.data 1894126 # number of overall (read+write) accesses
-system.cpu1.dcache.overall_accesses::total 1894126 # number of overall (read+write) accesses
-system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.036013 # miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_miss_rate::total 0.036013 # miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.035374 # miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::total 0.035374 # miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.077917 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.077917 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.045532 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::total 0.045532 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_miss_rate::cpu1.data 0.035764 # miss rate for demand accesses
-system.cpu1.dcache.demand_miss_rate::total 0.035764 # miss rate for demand accesses
-system.cpu1.dcache.overall_miss_rate::cpu1.data 0.035764 # miss rate for overall accesses
-system.cpu1.dcache.overall_miss_rate::total 0.035764 # miss rate for overall accesses
+system.cpu1.dcache.tags.replacements 62052 # number of replacements
+system.cpu1.dcache.tags.tagsinuse 421.569557 # Cycle average of tags in use
+system.cpu1.dcache.tags.total_refs 1836045 # Total number of references to valid blocks.
+system.cpu1.dcache.tags.sampled_refs 62390 # Sample count of references to valid blocks.
+system.cpu1.dcache.tags.avg_refs 29.428514 # Average number of references to valid blocks.
+system.cpu1.dcache.tags.warmup_cycle 1851115695500 # Cycle when the warmup percentage was hit.
+system.cpu1.dcache.tags.occ_blocks::cpu1.data 421.569557 # Average occupied blocks per requestor
+system.cpu1.dcache.tags.occ_percent::cpu1.data 0.823378 # Average percentage of cache occupancy
+system.cpu1.dcache.tags.occ_percent::total 0.823378 # Average percentage of cache occupancy
+system.cpu1.dcache.ReadReq_hits::cpu1.data 1109514 # number of ReadReq hits
+system.cpu1.dcache.ReadReq_hits::total 1109514 # number of ReadReq hits
+system.cpu1.dcache.WriteReq_hits::cpu1.data 707455 # number of WriteReq hits
+system.cpu1.dcache.WriteReq_hits::total 707455 # number of WriteReq hits
+system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 15133 # number of LoadLockedReq hits
+system.cpu1.dcache.LoadLockedReq_hits::total 15133 # number of LoadLockedReq hits
+system.cpu1.dcache.StoreCondReq_hits::cpu1.data 15610 # number of StoreCondReq hits
+system.cpu1.dcache.StoreCondReq_hits::total 15610 # number of StoreCondReq hits
+system.cpu1.dcache.demand_hits::cpu1.data 1816969 # number of demand (read+write) hits
+system.cpu1.dcache.demand_hits::total 1816969 # number of demand (read+write) hits
+system.cpu1.dcache.overall_hits::cpu1.data 1816969 # number of overall hits
+system.cpu1.dcache.overall_hits::total 1816969 # number of overall hits
+system.cpu1.dcache.ReadReq_misses::cpu1.data 41451 # number of ReadReq misses
+system.cpu1.dcache.ReadReq_misses::total 41451 # number of ReadReq misses
+system.cpu1.dcache.WriteReq_misses::cpu1.data 25850 # number of WriteReq misses
+system.cpu1.dcache.WriteReq_misses::total 25850 # number of WriteReq misses
+system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 1285 # number of LoadLockedReq misses
+system.cpu1.dcache.LoadLockedReq_misses::total 1285 # number of LoadLockedReq misses
+system.cpu1.dcache.StoreCondReq_misses::cpu1.data 735 # number of StoreCondReq misses
+system.cpu1.dcache.StoreCondReq_misses::total 735 # number of StoreCondReq misses
+system.cpu1.dcache.demand_misses::cpu1.data 67301 # number of demand (read+write) misses
+system.cpu1.dcache.demand_misses::total 67301 # number of demand (read+write) misses
+system.cpu1.dcache.overall_misses::cpu1.data 67301 # number of overall misses
+system.cpu1.dcache.overall_misses::total 67301 # number of overall misses
+system.cpu1.dcache.ReadReq_accesses::cpu1.data 1150965 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.ReadReq_accesses::total 1150965 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::cpu1.data 733305 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::total 733305 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 16418 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::total 16418 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 16345 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::total 16345 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.demand_accesses::cpu1.data 1884270 # number of demand (read+write) accesses
+system.cpu1.dcache.demand_accesses::total 1884270 # number of demand (read+write) accesses
+system.cpu1.dcache.overall_accesses::cpu1.data 1884270 # number of overall (read+write) accesses
+system.cpu1.dcache.overall_accesses::total 1884270 # number of overall (read+write) accesses
+system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.036014 # miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_miss_rate::total 0.036014 # miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.035251 # miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::total 0.035251 # miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.078268 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.078268 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.044968 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::total 0.044968 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_miss_rate::cpu1.data 0.035717 # miss rate for demand accesses
+system.cpu1.dcache.demand_miss_rate::total 0.035717 # miss rate for demand accesses
+system.cpu1.dcache.overall_miss_rate::cpu1.data 0.035717 # miss rate for overall accesses
+system.cpu1.dcache.overall_miss_rate::total 0.035717 # miss rate for overall accesses
system.cpu1.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu1.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -905,8 +905,8 @@ system.cpu1.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.dcache.fast_writes 0 # number of fast writes performed
system.cpu1.dcache.cache_copies 0 # number of cache copies performed
-system.cpu1.dcache.writebacks::writebacks 41317 # number of writebacks
-system.cpu1.dcache.writebacks::total 41317 # number of writebacks
+system.cpu1.dcache.writebacks::writebacks 41014 # number of writebacks
+system.cpu1.dcache.writebacks::total 41014 # number of writebacks
system.cpu1.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt
index 5057d01db..7cff7197d 100644
--- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt
@@ -1,43 +1,43 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.829331 # Number of seconds simulated
-sim_ticks 1829330593000 # Number of ticks simulated
-final_tick 1829330593000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.829332 # Number of seconds simulated
+sim_ticks 1829332269000 # Number of ticks simulated
+final_tick 1829332269000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1529223 # Simulator instruction rate (inst/s)
-host_op_rate 1529222 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 46594888750 # Simulator tick rate (ticks/s)
-host_mem_usage 306208 # Number of bytes of host memory used
-host_seconds 39.26 # Real time elapsed on the host
-sim_insts 60037737 # Number of instructions simulated
-sim_ops 60037737 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 857856 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 66839296 # Number of bytes read from this memory
+host_inst_rate 1710493 # Simulator instruction rate (inst/s)
+host_op_rate 1710492 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 52117657653 # Simulator tick rate (ticks/s)
+host_mem_usage 306192 # Number of bytes of host memory used
+host_seconds 35.10 # Real time elapsed on the host
+sim_insts 60038305 # Number of instructions simulated
+sim_ops 60038305 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::cpu.inst 857984 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 66839424 # Number of bytes read from this memory
system.physmem.bytes_read::tsunami.ide 2652288 # Number of bytes read from this memory
-system.physmem.bytes_read::total 70349440 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 857856 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 857856 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7411136 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7411136 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 13404 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 1044364 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 70349696 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 857984 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 857984 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7411392 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7411392 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 13406 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 1044366 # Number of read requests responded to by this memory
system.physmem.num_reads::tsunami.ide 41442 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 1099210 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 115799 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 115799 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 468945 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 36537571 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::tsunami.ide 1449868 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 38456384 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 468945 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 468945 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 4051283 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 4051283 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 4051283 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 468945 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 36537571 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::tsunami.ide 1449868 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 42507667 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.num_reads::total 1099214 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 115803 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 115803 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 469015 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 36537607 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::tsunami.ide 1449867 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 38456489 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 469015 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 469015 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 4051419 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 4051419 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 4051419 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 469015 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 36537607 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::tsunami.ide 1449867 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 42507908 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 0 # Total number of read requests seen
system.physmem.writeReqs 0 # Total number of write requests seen
system.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
@@ -184,18 +184,18 @@ system.physmem.writeRowHits 0 # Nu
system.physmem.readRowHitRate nan # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
system.physmem.avgGap nan # Average gap between requests
-system.membus.throughput 42552299 # Throughput (bytes/s)
-system.membus.data_through_bus 77842222 # Total data (bytes)
+system.membus.throughput 42552540 # Throughput (bytes/s)
+system.membus.data_through_bus 77842734 # Total data (bytes)
system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
-system.iocache.replacements 41686 # number of replacements
-system.iocache.tagsinuse 1.225558 # Cycle average of tags in use
-system.iocache.total_refs 0 # Total number of references to valid blocks.
-system.iocache.sampled_refs 41702 # Sample count of references to valid blocks.
-system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 1685780599067 # Cycle when the warmup percentage was hit.
-system.iocache.occ_blocks::tsunami.ide 1.225558 # Average occupied blocks per requestor
-system.iocache.occ_percent::tsunami.ide 0.076597 # Average percentage of cache occupancy
-system.iocache.occ_percent::total 0.076597 # Average percentage of cache occupancy
+system.iocache.tags.replacements 41686 # number of replacements
+system.iocache.tags.tagsinuse 1.225570 # Cycle average of tags in use
+system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
+system.iocache.tags.sampled_refs 41702 # Sample count of references to valid blocks.
+system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
+system.iocache.tags.warmup_cycle 1685780659017 # Cycle when the warmup percentage was hit.
+system.iocache.tags.occ_blocks::tsunami.ide 1.225570 # Average occupied blocks per requestor
+system.iocache.tags.occ_percent::tsunami.ide 0.076598 # Average percentage of cache occupancy
+system.iocache.tags.occ_percent::total 0.076598 # Average percentage of cache occupancy
system.iocache.ReadReq_misses::tsunami.ide 174 # number of ReadReq misses
system.iocache.ReadReq_misses::total 174 # number of ReadReq misses
system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses
@@ -247,22 +247,22 @@ system.cpu.dtb.fetch_hits 0 # IT
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 9710417 # DTB read hits
+system.cpu.dtb.read_hits 9710427 # DTB read hits
system.cpu.dtb.read_misses 10329 # DTB read misses
system.cpu.dtb.read_acv 210 # DTB read access violations
system.cpu.dtb.read_accesses 728856 # DTB read accesses
-system.cpu.dtb.write_hits 6352487 # DTB write hits
+system.cpu.dtb.write_hits 6352498 # DTB write hits
system.cpu.dtb.write_misses 1142 # DTB write misses
system.cpu.dtb.write_acv 157 # DTB write access violations
system.cpu.dtb.write_accesses 291931 # DTB write accesses
-system.cpu.dtb.data_hits 16062904 # DTB hits
+system.cpu.dtb.data_hits 16062925 # DTB hits
system.cpu.dtb.data_misses 11471 # DTB misses
system.cpu.dtb.data_acv 367 # DTB access violations
system.cpu.dtb.data_accesses 1020787 # DTB accesses
-system.cpu.itb.fetch_hits 4974615 # ITB hits
+system.cpu.itb.fetch_hits 4974648 # ITB hits
system.cpu.itb.fetch_misses 5006 # ITB misses
system.cpu.itb.fetch_acv 184 # ITB acv
-system.cpu.itb.fetch_accesses 4979621 # ITB accesses
+system.cpu.itb.fetch_accesses 4979654 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -275,51 +275,51 @@ system.cpu.itb.data_hits 0 # DT
system.cpu.itb.data_misses 0 # DTB misses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
-system.cpu.numCycles 3658661078 # number of cpu cycles simulated
+system.cpu.numCycles 3658664430 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.committedInsts 60037737 # Number of instructions committed
-system.cpu.committedOps 60037737 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 55912968 # Number of integer alu accesses
+system.cpu.committedInsts 60038305 # Number of instructions committed
+system.cpu.committedOps 60038305 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 55913521 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 324460 # Number of float alu accesses
-system.cpu.num_func_calls 1484174 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 7110641 # number of instructions that are conditional controls
-system.cpu.num_int_insts 55912968 # number of integer instructions
+system.cpu.num_func_calls 1484182 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 7110746 # number of instructions that are conditional controls
+system.cpu.num_int_insts 55913521 # number of integer instructions
system.cpu.num_fp_insts 324460 # number of float instructions
-system.cpu.num_int_register_reads 76953007 # number of times the integer registers were read
-system.cpu.num_int_register_writes 41739788 # number of times the integer registers were written
+system.cpu.num_int_register_reads 76953934 # number of times the integer registers were read
+system.cpu.num_int_register_writes 41740225 # number of times the integer registers were written
system.cpu.num_fp_register_reads 163642 # number of times the floating registers were read
system.cpu.num_fp_register_writes 166520 # number of times the floating registers were written
-system.cpu.num_mem_refs 16115688 # number of memory refs
-system.cpu.num_load_insts 9747503 # Number of load instructions
-system.cpu.num_store_insts 6368185 # Number of store instructions
-system.cpu.num_idle_cycles 3598606249.772791 # Number of idle cycles
-system.cpu.num_busy_cycles 60054828.227209 # Number of busy cycles
-system.cpu.not_idle_fraction 0.016414 # Percentage of non-idle cycles
-system.cpu.idle_fraction 0.983586 # Percentage of idle cycles
+system.cpu.num_mem_refs 16115709 # number of memory refs
+system.cpu.num_load_insts 9747513 # Number of load instructions
+system.cpu.num_store_insts 6368196 # Number of store instructions
+system.cpu.num_idle_cycles 3598609001.180807 # Number of idle cycles
+system.cpu.num_busy_cycles 60055428.819193 # Number of busy cycles
+system.cpu.not_idle_fraction 0.016415 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0.983585 # Percentage of idle cycles
system.cpu.kern.inst.arm 0 # number of arm instructions executed
system.cpu.kern.inst.quiesce 6357 # number of quiesce instructions executed
-system.cpu.kern.inst.hwrei 211316 # number of hwrei instructions executed
+system.cpu.kern.inst.hwrei 211319 # number of hwrei instructions executed
system.cpu.kern.ipl_count::0 74830 40.99% 40.99% # number of times we switched to this ipl
system.cpu.kern.ipl_count::21 243 0.13% 41.12% # number of times we switched to this ipl
system.cpu.kern.ipl_count::22 1866 1.02% 42.14% # number of times we switched to this ipl
-system.cpu.kern.ipl_count::31 105620 57.86% 100.00% # number of times we switched to this ipl
-system.cpu.kern.ipl_count::total 182559 # number of times we switched to this ipl
+system.cpu.kern.ipl_count::31 105623 57.86% 100.00% # number of times we switched to this ipl
+system.cpu.kern.ipl_count::total 182562 # number of times we switched to this ipl
system.cpu.kern.ipl_good::0 73463 49.29% 49.29% # number of times we switched to this ipl from a different ipl
system.cpu.kern.ipl_good::21 243 0.16% 49.46% # number of times we switched to this ipl from a different ipl
system.cpu.kern.ipl_good::22 1866 1.25% 50.71% # number of times we switched to this ipl from a different ipl
system.cpu.kern.ipl_good::31 73463 49.29% 100.00% # number of times we switched to this ipl from a different ipl
system.cpu.kern.ipl_good::total 149035 # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_ticks::0 1811925911500 99.05% 99.05% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::0 1811927418500 99.05% 99.05% # number of cycles we spent at this ipl
system.cpu.kern.ipl_ticks::21 20110000 0.00% 99.05% # number of cycles we spent at this ipl
system.cpu.kern.ipl_ticks::22 80238000 0.00% 99.05% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::31 17304126000 0.95% 100.00% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::total 1829330385500 # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::31 17304295000 0.95% 100.00% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::total 1829332061500 # number of cycles we spent at this ipl
system.cpu.kern.ipl_used::0 0.981732 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu.kern.ipl_used::31 0.695541 # fraction of swpipl calls that actually changed the ipl
-system.cpu.kern.ipl_used::total 0.816366 # fraction of swpipl calls that actually changed the ipl
+system.cpu.kern.ipl_used::31 0.695521 # fraction of swpipl calls that actually changed the ipl
+system.cpu.kern.ipl_used::total 0.816353 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.syscall::2 8 2.45% 2.45% # number of syscalls executed
system.cpu.kern.syscall::3 30 9.20% 11.66% # number of syscalls executed
system.cpu.kern.syscall::4 4 1.23% 12.88% # number of syscalls executed
@@ -358,7 +358,7 @@ system.cpu.kern.callpal::wrvptptr 1 0.00% 0.00% # nu
system.cpu.kern.callpal::swpctx 4177 2.17% 2.18% # number of callpals executed
system.cpu.kern.callpal::tbi 54 0.03% 2.20% # number of callpals executed
system.cpu.kern.callpal::wrent 7 0.00% 2.21% # number of callpals executed
-system.cpu.kern.callpal::swpipl 175246 91.19% 93.40% # number of callpals executed
+system.cpu.kern.callpal::swpipl 175249 91.19% 93.40% # number of callpals executed
system.cpu.kern.callpal::rdps 6771 3.52% 96.92% # number of callpals executed
system.cpu.kern.callpal::wrkgp 1 0.00% 96.92% # number of callpals executed
system.cpu.kern.callpal::wrusp 7 0.00% 96.92% # number of callpals executed
@@ -367,20 +367,20 @@ system.cpu.kern.callpal::whami 2 0.00% 96.93% # nu
system.cpu.kern.callpal::rti 5203 2.71% 99.64% # number of callpals executed
system.cpu.kern.callpal::callsys 515 0.27% 99.91% # number of callpals executed
system.cpu.kern.callpal::imb 181 0.09% 100.00% # number of callpals executed
-system.cpu.kern.callpal::total 192177 # number of callpals executed
-system.cpu.kern.mode_switch::kernel 5948 # number of protection mode switches
-system.cpu.kern.mode_switch::user 1735 # number of protection mode switches
-system.cpu.kern.mode_switch::idle 2098 # number of protection mode switches
-system.cpu.kern.mode_good::kernel 1906
-system.cpu.kern.mode_good::user 1735
+system.cpu.kern.callpal::total 192180 # number of callpals executed
+system.cpu.kern.mode_switch::kernel 5949 # number of protection mode switches
+system.cpu.kern.mode_switch::user 1738 # number of protection mode switches
+system.cpu.kern.mode_switch::idle 2097 # number of protection mode switches
+system.cpu.kern.mode_good::kernel 1909
+system.cpu.kern.mode_good::user 1738
system.cpu.kern.mode_good::idle 171
-system.cpu.kern.mode_switch_good::kernel 0.320444 # fraction of useful protection mode switches
+system.cpu.kern.mode_switch_good::kernel 0.320894 # fraction of useful protection mode switches
system.cpu.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
-system.cpu.kern.mode_switch_good::idle 0.081506 # fraction of useful protection mode switches
-system.cpu.kern.mode_switch_good::total 0.389735 # fraction of useful protection mode switches
-system.cpu.kern.mode_ticks::kernel 26832734500 1.47% 1.47% # number of ticks spent at the given mode
-system.cpu.kern.mode_ticks::user 1465059000 0.08% 1.55% # number of ticks spent at the given mode
-system.cpu.kern.mode_ticks::idle 1801032591000 98.45% 100.00% # number of ticks spent at the given mode
+system.cpu.kern.mode_switch_good::idle 0.081545 # fraction of useful protection mode switches
+system.cpu.kern.mode_switch_good::total 0.390229 # fraction of useful protection mode switches
+system.cpu.kern.mode_ticks::kernel 26834202500 1.47% 1.47% # number of ticks spent at the given mode
+system.cpu.kern.mode_ticks::user 1465074000 0.08% 1.55% # number of ticks spent at the given mode
+system.cpu.kern.mode_ticks::idle 1801032784000 98.45% 100.00% # number of ticks spent at the given mode
system.cpu.kern.swap_context 4178 # number of times the context was actually changed
system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
@@ -413,35 +413,35 @@ system.tsunami.ethernet.totalRxOrn 0 # to
system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
-system.iobus.throughput 1480182 # Throughput (bytes/s)
+system.iobus.throughput 1480181 # Throughput (bytes/s)
system.iobus.data_through_bus 2707742 # Total data (bytes)
-system.cpu.icache.replacements 919577 # number of replacements
-system.cpu.icache.tagsinuse 511.215229 # Cycle average of tags in use
-system.cpu.icache.total_refs 59129371 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 920089 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 64.264839 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 9686972500 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 511.215229 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.998467 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.998467 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 59129371 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 59129371 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 59129371 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 59129371 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 59129371 # number of overall hits
-system.cpu.icache.overall_hits::total 59129371 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 920204 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 920204 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 920204 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 920204 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 920204 # number of overall misses
-system.cpu.icache.overall_misses::total 920204 # number of overall misses
-system.cpu.icache.ReadReq_accesses::cpu.inst 60049575 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 60049575 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 60049575 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 60049575 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 60049575 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 60049575 # number of overall (read+write) accesses
+system.cpu.icache.tags.replacements 919609 # number of replacements
+system.cpu.icache.tags.tagsinuse 511.215244 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 59129907 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 920121 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 64.263186 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 9686972500 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 511.215244 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.998467 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.998467 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 59129907 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 59129907 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 59129907 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 59129907 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 59129907 # number of overall hits
+system.cpu.icache.overall_hits::total 59129907 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 920236 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 920236 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 920236 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 920236 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 920236 # number of overall misses
+system.cpu.icache.overall_misses::total 920236 # number of overall misses
+system.cpu.icache.ReadReq_accesses::cpu.inst 60050143 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 60050143 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 60050143 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 60050143 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 60050143 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 60050143 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.015324 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.015324 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.015324 # miss rate for demand accesses
@@ -457,75 +457,75 @@ system.cpu.icache.avg_blocked_cycles::no_targets nan
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 992297 # number of replacements
-system.cpu.l2cache.tagsinuse 65424.375500 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 2433228 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 1057460 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.301012 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 614754000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 56309.097197 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 4867.351143 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 4247.927159 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.859209 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.074270 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.064818 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.998297 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 906782 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 811231 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1718013 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 833491 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 833491 # number of Writeback hits
+system.cpu.l2cache.tags.replacements 992301 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 65424.374219 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 2433263 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 1057464 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 2.301036 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 614754000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 56309.127841 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 4867.327126 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 4247.919252 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.859209 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.074270 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.064818 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.998297 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 906812 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 811232 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1718044 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 833497 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 833497 # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits::cpu.data 4 # number of UpgradeReq hits
system.cpu.l2cache.UpgradeReq_hits::total 4 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 187234 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 187234 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 906782 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 998465 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 1905247 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 906782 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 998465 # number of overall hits
-system.cpu.l2cache.overall_hits::total 1905247 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 13404 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_hits::cpu.data 187230 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 187230 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 906812 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 998462 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 1905274 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 906812 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 998462 # number of overall hits
+system.cpu.l2cache.overall_hits::total 1905274 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 13406 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 927640 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 941044 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 941046 # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses::cpu.data 12 # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_misses::total 12 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 117115 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 117115 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 13404 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 1044755 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 1058159 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 13404 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 1044755 # number of overall misses
-system.cpu.l2cache.overall_misses::total 1058159 # number of overall misses
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 920186 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1738871 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 2659057 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 833491 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 833491 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_misses::cpu.data 117117 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 117117 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 13406 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 1044757 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 1058163 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 13406 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 1044757 # number of overall misses
+system.cpu.l2cache.overall_misses::total 1058163 # number of overall misses
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 920218 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1738872 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 2659090 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 833497 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 833497 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::cpu.data 16 # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::total 16 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 304349 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 304349 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 920186 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2043220 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2963406 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 920186 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2043220 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2963406 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014567 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.533473 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.353901 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 304347 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 304347 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 920218 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2043219 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2963437 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 920218 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2043219 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2963437 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014568 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.533472 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.353898 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.750000 # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::total 0.750000 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.384805 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.384805 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014567 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.511328 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.357075 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014567 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.511328 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.357075 # miss rate for overall accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.384814 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.384814 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014568 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.511329 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.357073 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014568 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.511329 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.357073 # miss rate for overall accesses
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -534,58 +534,58 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 74287 # number of writebacks
-system.cpu.l2cache.writebacks::total 74287 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 74291 # number of writebacks
+system.cpu.l2cache.writebacks::total 74291 # number of writebacks
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 2042707 # number of replacements
-system.cpu.dcache.tagsinuse 511.997802 # Cycle average of tags in use
-system.cpu.dcache.total_refs 14038405 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 2043219 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 6.870729 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 10840000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 511.997802 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.999996 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.999996 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 7807769 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 7807769 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 5848199 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 5848199 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 183140 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 183140 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 199281 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 199281 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 13655968 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 13655968 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 13655968 # number of overall hits
-system.cpu.dcache.overall_hits::total 13655968 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1721709 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1721709 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 304365 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 304365 # number of WriteReq misses
+system.cpu.dcache.tags.replacements 2042706 # number of replacements
+system.cpu.dcache.tags.tagsinuse 511.997802 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 14038427 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 2043218 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 6.870744 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 10840000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 511.997802 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999996 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.999996 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 7807777 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 7807777 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 5848211 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 5848211 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 183141 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 183141 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 199282 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 199282 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 13655988 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 13655988 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 13655988 # number of overall hits
+system.cpu.dcache.overall_hits::total 13655988 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1721710 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1721710 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 304363 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 304363 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 17162 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 17162 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 2026074 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2026074 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2026074 # number of overall misses
-system.cpu.dcache.overall_misses::total 2026074 # number of overall misses
-system.cpu.dcache.ReadReq_accesses::cpu.data 9529478 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 9529478 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 6152564 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 6152564 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 200302 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 200302 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 199281 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 199281 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 15682042 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 15682042 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 15682042 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 15682042 # number of overall (read+write) accesses
+system.cpu.dcache.demand_misses::cpu.data 2026073 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2026073 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2026073 # number of overall misses
+system.cpu.dcache.overall_misses::total 2026073 # number of overall misses
+system.cpu.dcache.ReadReq_accesses::cpu.data 9529487 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 9529487 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 6152574 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 6152574 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 200303 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 200303 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 199282 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 199282 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 15682061 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 15682061 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 15682061 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 15682061 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.180672 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.180672 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.049470 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.049470 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.085681 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.085681 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.049469 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.049469 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.085680 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.085680 # miss rate for LoadLockedReq accesses
system.cpu.dcache.demand_miss_rate::cpu.data 0.129197 # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate::total 0.129197 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.129197 # miss rate for overall accesses
@@ -598,11 +598,11 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 833491 # number of writebacks
-system.cpu.dcache.writebacks::total 833491 # number of writebacks
+system.cpu.dcache.writebacks::writebacks 833497 # number of writebacks
+system.cpu.dcache.writebacks::total 833497 # number of writebacks
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 132867618 # Throughput (bytes/s)
-system.cpu.toL2Bus.data_through_bus 243048686 # Total data (bytes)
+system.cpu.toL2Bus.throughput 132868790 # Throughput (bytes/s)
+system.cpu.toL2Bus.data_through_bus 243051054 # Total data (bytes)
system.cpu.toL2Bus.snoop_data_through_bus 10112 # Total snoop data (bytes)
---------- End Simulation Statistics ----------
diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
index a249cee6b..900001468 100644
--- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
@@ -1,132 +1,132 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.959865 # Number of seconds simulated
-sim_ticks 1959865139500 # Number of ticks simulated
-final_tick 1959865139500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.961841 # Number of seconds simulated
+sim_ticks 1961841175000 # Number of ticks simulated
+final_tick 1961841175000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1047911 # Simulator instruction rate (inst/s)
-host_op_rate 1047910 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 33678986014 # Simulator tick rate (ticks/s)
-host_mem_usage 308256 # Number of bytes of host memory used
-host_seconds 58.19 # Real time elapsed on the host
-sim_insts 60980539 # Number of instructions simulated
-sim_ops 60980539 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu0.inst 833408 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.data 24886848 # Number of bytes read from this memory
-system.physmem.bytes_read::tsunami.ide 2650880 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.inst 31616 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.data 338688 # Number of bytes read from this memory
-system.physmem.bytes_read::total 28741440 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu0.inst 833408 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu1.inst 31616 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 865024 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7743232 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7743232 # Number of bytes written to this memory
-system.physmem.num_reads::cpu0.inst 13022 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.data 388857 # Number of read requests responded to by this memory
-system.physmem.num_reads::tsunami.ide 41420 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.inst 494 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.data 5292 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 449085 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 120988 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 120988 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu0.inst 425237 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.data 12698245 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::tsunami.ide 1352583 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.inst 16132 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.data 172812 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 14665009 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu0.inst 425237 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu1.inst 16132 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 441369 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 3950900 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 3950900 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 3950900 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.inst 425237 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.data 12698245 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::tsunami.ide 1352583 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.inst 16132 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.data 172812 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 18615909 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 449085 # Total number of read requests seen
-system.physmem.writeReqs 120988 # Total number of write requests seen
-system.physmem.cpureqs 577269 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 28741440 # Total number of bytes read from memory
-system.physmem.bytesWritten 7743232 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 28741440 # bytesRead derated as per pkt->getSize()
-system.physmem.bytesConsumedWr 7743232 # bytesWritten derated as per pkt->getSize()
-system.physmem.servicedByWrQ 62 # Number of read reqs serviced by write Q
-system.physmem.neitherReadNorWrite 7195 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 28163 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 28468 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 28046 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 27665 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 27762 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 27794 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 28266 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 27878 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 28077 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 27763 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 27645 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 28133 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 28181 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 28495 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 28656 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 28031 # Track reads on a per bank basis
-system.physmem.perBankWrReqs::0 7932 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::1 7895 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::2 7532 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::3 7157 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::4 7275 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::5 7314 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::6 7754 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::7 7257 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::8 7316 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::9 7137 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::10 7066 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::11 7523 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::12 7683 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::13 8132 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::14 8336 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::15 7679 # Track writes on a per bank basis
+host_inst_rate 1094895 # Simulator instruction rate (inst/s)
+host_op_rate 1094895 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 36191186298 # Simulator tick rate (ticks/s)
+host_mem_usage 308248 # Number of bytes of host memory used
+host_seconds 54.21 # Real time elapsed on the host
+sim_insts 59351715 # Number of instructions simulated
+sim_ops 59351715 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::cpu0.inst 831360 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.data 24914752 # Number of bytes read from this memory
+system.physmem.bytes_read::tsunami.ide 2650816 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.inst 32192 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.data 287808 # Number of bytes read from this memory
+system.physmem.bytes_read::total 28716928 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu0.inst 831360 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu1.inst 32192 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 863552 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7746368 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7746368 # Number of bytes written to this memory
+system.physmem.num_reads::cpu0.inst 12990 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.data 389293 # Number of read requests responded to by this memory
+system.physmem.num_reads::tsunami.ide 41419 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.inst 503 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.data 4497 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 448702 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 121037 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 121037 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu0.inst 423765 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.data 12699678 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::tsunami.ide 1351188 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.inst 16409 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.data 146703 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 14637744 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu0.inst 423765 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu1.inst 16409 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 440174 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 3948519 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 3948519 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 3948519 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.inst 423765 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.data 12699678 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::tsunami.ide 1351188 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.inst 16409 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.data 146703 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 18586263 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 448702 # Total number of read requests seen
+system.physmem.writeReqs 121037 # Total number of write requests seen
+system.physmem.cpureqs 572905 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 28716928 # Total number of bytes read from memory
+system.physmem.bytesWritten 7746368 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 28716928 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 7746368 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 73 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 3165 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 27842 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 28115 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 28314 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 28019 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 27858 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 28118 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 27836 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 27466 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 27905 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 27953 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 27826 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 28040 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 28428 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 28581 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 28092 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 28236 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 7663 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 7614 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 7774 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 7534 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 7350 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 7579 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 7314 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 6876 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 7222 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 7326 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 7279 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 7591 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 7943 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 8207 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 7875 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 7890 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 1 # Number of times wr buffer was full causing retry
-system.physmem.totGap 1959858128500 # Total gap between requests
+system.physmem.totGap 1961833946000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 449085 # Categorize read packet sizes
+system.physmem.readPktSize::6 448702 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # Categorize write packet sizes
system.physmem.writePktSize::1 0 # Categorize write packet sizes
system.physmem.writePktSize::2 0 # Categorize write packet sizes
system.physmem.writePktSize::3 0 # Categorize write packet sizes
system.physmem.writePktSize::4 0 # Categorize write packet sizes
system.physmem.writePktSize::5 0 # Categorize write packet sizes
-system.physmem.writePktSize::6 120988 # Categorize write packet sizes
-system.physmem.rdQLenPdf::0 408321 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 7066 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 5331 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 3258 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 3264 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 3003 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 1531 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 1505 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 1476 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 1451 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 1408 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 1429 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 1415 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 2044 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 2352 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 2212 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::16 1198 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::17 461 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::18 203 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::19 95 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 121037 # Categorize write packet sizes
+system.physmem.rdQLenPdf::0 407897 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 7065 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 5297 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 3282 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 3277 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2995 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1539 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 1507 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 1468 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1448 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1445 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 1437 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 1400 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 2065 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 2339 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 2218 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 1196 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 434 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 219 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 99 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 2 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
@@ -138,391 +138,386 @@ system.physmem.rdQLenPdf::28 0 # Wh
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 3817 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 3924 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 4968 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::0 3809 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 3916 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 4987 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::3 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 5259 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::13 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::14 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 5260 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 1444 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 1337 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 293 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 5261 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 5263 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 5263 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 5262 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 1454 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 1347 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 276 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 2 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 1 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 40092 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 909.867305 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 223.303664 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 2368.170282 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::64-67 14180 35.37% 35.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-131 6168 15.38% 50.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::192-195 3902 9.73% 60.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-259 2490 6.21% 66.70% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::320-323 1693 4.22% 70.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-387 1359 3.39% 74.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::448-451 1096 2.73% 77.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-515 872 2.17% 79.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::576-579 629 1.57% 80.79% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-643 634 1.58% 82.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::704-707 494 1.23% 83.60% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-771 427 1.07% 84.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::832-835 257 0.64% 85.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-899 230 0.57% 85.88% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::960-963 171 0.43% 86.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1027 248 0.62% 86.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1088-1091 146 0.36% 87.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1152-1155 121 0.30% 87.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1216-1219 95 0.24% 87.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1280-1283 102 0.25% 88.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1344-1347 86 0.21% 88.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1408-1411 112 0.28% 88.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1472-1475 1028 2.56% 91.14% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1536-1539 203 0.51% 91.65% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1600-1603 118 0.29% 91.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1664-1667 93 0.23% 92.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1728-1731 68 0.17% 92.34% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1792-1795 46 0.11% 92.46% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1856-1859 38 0.09% 92.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1920-1923 17 0.04% 92.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1984-1987 17 0.04% 92.64% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2048-2051 32 0.08% 92.72% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2112-2115 19 0.05% 92.76% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2176-2179 9 0.02% 92.79% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2240-2243 6 0.01% 92.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2304-2307 5 0.01% 92.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2368-2371 9 0.02% 92.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2432-2435 7 0.02% 92.85% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2496-2499 3 0.01% 92.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2560-2563 3 0.01% 92.87% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2624-2627 8 0.02% 92.89% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2688-2691 5 0.01% 92.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2752-2755 2 0.00% 92.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2816-2819 4 0.01% 92.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2880-2883 5 0.01% 92.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2944-2947 3 0.01% 92.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3008-3011 2 0.00% 92.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3072-3075 1 0.00% 92.94% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3136-3139 2 0.00% 92.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3200-3203 2 0.00% 92.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3264-3267 2 0.00% 92.96% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3328-3331 3 0.01% 92.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3392-3395 2 0.00% 92.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3456-3459 2 0.00% 92.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3584-3587 3 0.01% 92.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3648-3651 1 0.00% 92.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3776-3779 1 0.00% 92.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3840-3843 1 0.00% 92.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3968-3971 2 0.00% 93.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4032-4035 4 0.01% 93.01% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4096-4099 2 0.00% 93.01% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4160-4163 2 0.00% 93.02% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4224-4227 3 0.01% 93.02% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4352-4355 1 0.00% 93.03% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4416-4419 1 0.00% 93.03% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4480-4483 3 0.01% 93.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4544-4547 1 0.00% 93.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4672-4675 1 0.00% 93.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4736-4739 1 0.00% 93.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4800-4803 1 0.00% 93.05% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4864-4867 1 0.00% 93.05% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4928-4931 1 0.00% 93.05% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5376-5379 1 0.00% 93.05% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5568-5571 1 0.00% 93.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5760-5763 2 0.00% 93.06% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6144-6147 3 0.01% 93.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6400-6403 1 0.00% 93.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6784-6787 1 0.00% 93.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6848-6851 1 0.00% 93.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7168-7171 2 0.00% 93.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7232-7235 1 0.00% 93.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7296-7299 2 0.00% 93.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7360-7363 1 0.00% 93.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7552-7555 1 0.00% 93.09% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7616-7619 2 0.00% 93.10% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7680-7683 2 0.00% 93.10% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7744-7747 1 0.00% 93.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7808-7811 1 0.00% 93.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7936-7939 2 0.00% 93.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8000-8003 3 0.01% 93.12% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8128-8131 6 0.01% 93.14% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8192-8195 2435 6.07% 99.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9152-9155 1 0.00% 99.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9856-9859 1 0.00% 99.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9984-9987 1 0.00% 99.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11200-11203 1 0.00% 99.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::12416-12419 1 0.00% 99.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13568-13571 1 0.00% 99.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13760-13763 1 0.00% 99.23% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14080-14083 1 0.00% 99.23% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::samples 39515 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 922.589599 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 226.543369 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 2381.494153 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::64-67 13878 35.12% 35.12% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-131 6056 15.33% 50.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::192-195 3741 9.47% 59.91% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-259 2391 6.05% 65.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::320-323 1744 4.41% 70.38% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-387 1425 3.61% 73.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::448-451 1039 2.63% 76.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-515 750 1.90% 78.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::576-579 668 1.69% 80.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-643 592 1.50% 81.70% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::704-707 528 1.34% 83.04% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-771 459 1.16% 84.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::832-835 301 0.76% 84.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-899 245 0.62% 85.58% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::960-963 187 0.47% 86.05% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1027 264 0.67% 86.72% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1088-1091 137 0.35% 87.07% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1152-1155 111 0.28% 87.35% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1216-1219 92 0.23% 87.58% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1280-1283 96 0.24% 87.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1344-1347 88 0.22% 88.05% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1408-1411 105 0.27% 88.31% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1472-1475 1100 2.78% 91.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1536-1539 187 0.47% 91.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1600-1603 132 0.33% 91.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1664-1667 88 0.22% 92.13% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1728-1731 54 0.14% 92.26% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1792-1795 43 0.11% 92.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1856-1859 23 0.06% 92.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1920-1923 21 0.05% 92.48% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1984-1987 20 0.05% 92.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2048-2051 29 0.07% 92.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2112-2115 19 0.05% 92.66% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2176-2179 11 0.03% 92.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2240-2243 14 0.04% 92.72% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2304-2307 4 0.01% 92.73% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2368-2371 9 0.02% 92.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2432-2435 6 0.02% 92.77% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2496-2499 1 0.00% 92.77% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2560-2563 3 0.01% 92.78% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2624-2627 5 0.01% 92.79% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2688-2691 3 0.01% 92.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2752-2755 1 0.00% 92.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2816-2819 6 0.02% 92.82% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2880-2883 5 0.01% 92.83% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2944-2947 2 0.01% 92.83% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3072-3075 2 0.01% 92.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3136-3139 2 0.01% 92.84% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3200-3203 1 0.00% 92.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3264-3267 2 0.01% 92.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3328-3331 4 0.01% 92.86% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3392-3395 4 0.01% 92.87% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3456-3459 2 0.01% 92.88% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3584-3587 3 0.01% 92.88% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3712-3715 1 0.00% 92.89% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3776-3779 2 0.01% 92.89% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3840-3843 1 0.00% 92.89% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3968-3971 3 0.01% 92.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4032-4035 2 0.01% 92.91% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4096-4099 1 0.00% 92.91% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4160-4163 3 0.01% 92.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4224-4227 2 0.01% 92.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4288-4291 1 0.00% 92.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4352-4355 4 0.01% 92.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4416-4419 1 0.00% 92.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4480-4483 2 0.01% 92.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4544-4547 1 0.00% 92.94% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4672-4675 1 0.00% 92.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4736-4739 1 0.00% 92.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4800-4803 1 0.00% 92.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4864-4867 1 0.00% 92.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4928-4931 1 0.00% 92.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5568-5571 1 0.00% 92.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5760-5763 2 0.01% 92.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6144-6147 3 0.01% 92.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6400-6403 1 0.00% 92.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6784-6787 1 0.00% 92.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6848-6851 1 0.00% 92.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7168-7171 2 0.01% 92.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7232-7235 1 0.00% 92.99% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7296-7299 2 0.01% 92.99% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7360-7363 1 0.00% 93.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7552-7555 1 0.00% 93.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7616-7619 2 0.01% 93.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7680-7683 2 0.01% 93.01% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7744-7747 1 0.00% 93.01% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7808-7811 1 0.00% 93.01% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7936-7939 2 0.01% 93.02% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8000-8003 3 0.01% 93.03% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8128-8131 6 0.02% 93.04% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8192-8195 2432 6.15% 99.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8256-8259 1 0.00% 99.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8384-8387 2 0.01% 99.20% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::12352-12355 1 0.00% 99.21% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::12416-12419 1 0.00% 99.21% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::13056-13059 1 0.00% 99.21% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::13696-13699 1 0.00% 99.21% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::13824-13827 1 0.00% 99.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14016-14019 1 0.00% 99.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14272-14275 3 0.01% 99.23% # Bytes accessed per row activation
system.physmem.bytesPerActivate::14400-14403 1 0.00% 99.23% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14720-14723 1 0.00% 99.23% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15040-15043 1 0.00% 99.24% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15104-15107 1 0.00% 99.24% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15168-15171 1 0.00% 99.24% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15232-15235 1 0.00% 99.24% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15360-15363 16 0.04% 99.28% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15424-15427 2 0.00% 99.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15488-15491 1 0.00% 99.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15744-15747 1 0.00% 99.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15872-15875 1 0.00% 99.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16320-16323 1 0.00% 99.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16384-16387 243 0.61% 99.91% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16448-16451 6 0.01% 99.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16512-16515 10 0.02% 99.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16576-16579 4 0.01% 99.96% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16640-16643 5 0.01% 99.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16704-16707 2 0.00% 99.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14528-14531 2 0.01% 99.23% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14592-14595 1 0.00% 99.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14784-14787 1 0.00% 99.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15104-15107 2 0.01% 99.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15296-15299 2 0.01% 99.25% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15360-15363 16 0.04% 99.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15488-15491 2 0.01% 99.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16192-16195 1 0.00% 99.30% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16384-16387 242 0.61% 99.91% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16448-16451 10 0.03% 99.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16512-16515 6 0.02% 99.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16576-16579 1 0.00% 99.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16640-16643 6 0.02% 99.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16704-16707 4 0.01% 99.98% # Bytes accessed per row activation
system.physmem.bytesPerActivate::16768-16771 1 0.00% 99.98% # Bytes accessed per row activation
system.physmem.bytesPerActivate::16832-16835 1 0.00% 99.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16896-16899 2 0.00% 99.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16960-16963 1 0.00% 99.99% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16960-16963 2 0.01% 99.99% # Bytes accessed per row activation
system.physmem.bytesPerActivate::17024-17027 4 0.01% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::17088-17091 1 0.00% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::17152-17155 1 0.00% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 40092 # Bytes accessed per row activation
-system.physmem.totQLat 3740449750 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 12011516000 # Sum of mem lat for all requests
-system.physmem.totBusLat 2245115000 # Total cycles spent in databus access
-system.physmem.totBankLat 6025951250 # Total cycles spent in bank access
-system.physmem.avgQLat 8330.20 # Average queueing delay per request
-system.physmem.avgBankLat 13420.14 # Average bank access latency per request
+system.physmem.bytesPerActivate::17984-17987 1 0.00% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 39515 # Bytes accessed per row activation
+system.physmem.totQLat 3750140000 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 12006448750 # Sum of mem lat for all requests
+system.physmem.totBusLat 2243145000 # Total cycles spent in databus access
+system.physmem.totBankLat 6013163750 # Total cycles spent in bank access
+system.physmem.avgQLat 8359.11 # Average queueing delay per request
+system.physmem.avgBankLat 13403.42 # Average bank access latency per request
system.physmem.avgBusLat 5000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 26750.34 # Average memory access latency
-system.physmem.avgRdBW 14.67 # Average achieved read bandwidth in MB/s
+system.physmem.avgMemAccLat 26762.53 # Average memory access latency
+system.physmem.avgRdBW 14.64 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 3.95 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 14.67 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedRdBW 14.64 # Average consumed read bandwidth in MB/s
system.physmem.avgConsumedWrBW 3.95 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.15 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.01 # Average read queue length over time
-system.physmem.avgWrQLen 10.21 # Average write queue length over time
-system.physmem.readRowHits 433314 # Number of row buffer hits during reads
-system.physmem.writeRowHits 96597 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 96.50 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 79.84 # Row buffer hit rate for writes
-system.physmem.avgGap 3437907.30 # Average gap between requests
-system.membus.throughput 18676649 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 292796 # Transaction distribution
-system.membus.trans_dist::ReadResp 292796 # Transaction distribution
-system.membus.trans_dist::WriteReq 14151 # Transaction distribution
-system.membus.trans_dist::WriteResp 14151 # Transaction distribution
-system.membus.trans_dist::Writeback 120988 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 16779 # Transaction distribution
-system.membus.trans_dist::SCUpgradeReq 11846 # Transaction distribution
-system.membus.trans_dist::UpgradeResp 7198 # Transaction distribution
-system.membus.trans_dist::ReadExReq 164928 # Transaction distribution
-system.membus.trans_dist::ReadExResp 164057 # Transaction distribution
-system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 42700 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 931752 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.l2c.mem_side::total 974452 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 124666 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.iocache.mem_side::total 124666 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::system.bridge.slave 42700 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::system.physmem.port 1056418 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 1099118 # Packet count per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.l2c.mem_side::system.bridge.slave 82626 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.l2c.mem_side::system.physmem.port 31176512 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.l2c.mem_side::total 31259138 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 5308160 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.iocache.mem_side::total 5308160 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::system.bridge.slave 82626 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::system.physmem.port 36484672 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 36567298 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 36567298 # Total data (bytes)
-system.membus.snoop_data_through_bus 36416 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 43346000 # Layer occupancy (ticks)
+system.physmem.avgWrQLen 6.90 # Average write queue length over time
+system.physmem.readRowHits 433153 # Number of row buffer hits during reads
+system.physmem.writeRowHits 96987 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 96.55 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 80.13 # Row buffer hit rate for writes
+system.physmem.avgGap 3443390.65 # Average gap between requests
+system.membus.throughput 18639952 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 292620 # Transaction distribution
+system.membus.trans_dist::ReadResp 292620 # Transaction distribution
+system.membus.trans_dist::WriteReq 12397 # Transaction distribution
+system.membus.trans_dist::WriteResp 12397 # Transaction distribution
+system.membus.trans_dist::Writeback 121037 # Transaction distribution
+system.membus.trans_dist::UpgradeReq 4186 # Transaction distribution
+system.membus.trans_dist::SCUpgradeReq 858 # Transaction distribution
+system.membus.trans_dist::UpgradeResp 3168 # Transaction distribution
+system.membus.trans_dist::ReadExReq 163944 # Transaction distribution
+system.membus.trans_dist::ReadExResp 163855 # Transaction distribution
+system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave 39192 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::system.physmem.port 902644 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.l2c.mem_side::total 941836 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 124669 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.iocache.mem_side::total 124669 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::system.bridge.slave 39192 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::system.physmem.port 1027313 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 1066505 # Packet count per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.l2c.mem_side::system.bridge.slave 68594 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.l2c.mem_side::system.physmem.port 31155200 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.l2c.mem_side::total 31223794 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 5308096 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.iocache.mem_side::total 5308096 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::system.bridge.slave 68594 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::system.physmem.port 36463296 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 36531890 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 36531890 # Total data (bytes)
+system.membus.snoop_data_through_bus 36736 # Total snoop data (bytes)
+system.membus.reqLayer0.occupancy 39129000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer1.occupancy 1579141500 # Layer occupancy (ticks)
+system.membus.reqLayer1.occupancy 1559666750 # Layer occupancy (ticks)
system.membus.reqLayer1.utilization 0.1 # Layer utilization (%)
-system.membus.respLayer1.occupancy 3832845053 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 3812357322 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
-system.membus.respLayer2.occupancy 376210250 # Layer occupancy (ticks)
+system.membus.respLayer2.occupancy 376257250 # Layer occupancy (ticks)
system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.l2c.replacements 342163 # number of replacements
-system.l2c.tagsinuse 65224.613124 # Cycle average of tags in use
-system.l2c.total_refs 2440483 # Total number of references to valid blocks.
-system.l2c.sampled_refs 407350 # Sample count of references to valid blocks.
-system.l2c.avg_refs 5.991121 # Average number of references to valid blocks.
-system.l2c.warmup_cycle 8355445750 # Cycle when the warmup percentage was hit.
-system.l2c.occ_blocks::writebacks 55361.728852 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.inst 4802.377103 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.data 4855.919486 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.inst 161.173506 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.data 43.414178 # Average occupied blocks per requestor
-system.l2c.occ_percent::writebacks 0.844753 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu0.inst 0.073278 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu0.data 0.074095 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.inst 0.002459 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.data 0.000662 # Average percentage of cache occupancy
-system.l2c.occ_percent::total 0.995249 # Average percentage of cache occupancy
-system.l2c.ReadReq_hits::cpu0.inst 678870 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.data 661225 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.inst 323259 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.data 109447 # number of ReadReq hits
-system.l2c.ReadReq_hits::total 1772801 # number of ReadReq hits
-system.l2c.Writeback_hits::writebacks 790404 # number of Writeback hits
-system.l2c.Writeback_hits::total 790404 # number of Writeback hits
-system.l2c.UpgradeReq_hits::cpu0.data 182 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::cpu1.data 565 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::total 747 # number of UpgradeReq hits
-system.l2c.SCUpgradeReq_hits::cpu0.data 38 # number of SCUpgradeReq hits
-system.l2c.SCUpgradeReq_hits::cpu1.data 23 # number of SCUpgradeReq hits
-system.l2c.SCUpgradeReq_hits::total 61 # number of SCUpgradeReq hits
-system.l2c.ReadExReq_hits::cpu0.data 127727 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::cpu1.data 43997 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::total 171724 # number of ReadExReq hits
-system.l2c.demand_hits::cpu0.inst 678870 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.data 788952 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.inst 323259 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.data 153444 # number of demand (read+write) hits
-system.l2c.demand_hits::total 1944525 # number of demand (read+write) hits
-system.l2c.overall_hits::cpu0.inst 678870 # number of overall hits
-system.l2c.overall_hits::cpu0.data 788952 # number of overall hits
-system.l2c.overall_hits::cpu1.inst 323259 # number of overall hits
-system.l2c.overall_hits::cpu1.data 153444 # number of overall hits
-system.l2c.overall_hits::total 1944525 # number of overall hits
-system.l2c.ReadReq_misses::cpu0.inst 13022 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu0.data 271666 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.inst 505 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.data 241 # number of ReadReq misses
-system.l2c.ReadReq_misses::total 285434 # number of ReadReq misses
-system.l2c.UpgradeReq_misses::cpu0.data 2971 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::cpu1.data 1796 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::total 4767 # number of UpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu0.data 957 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu1.data 952 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::total 1909 # number of SCUpgradeReq misses
-system.l2c.ReadExReq_misses::cpu0.data 117966 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::cpu1.data 5061 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::total 123027 # number of ReadExReq misses
-system.l2c.demand_misses::cpu0.inst 13022 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.data 389632 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.inst 505 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.data 5302 # number of demand (read+write) misses
-system.l2c.demand_misses::total 408461 # number of demand (read+write) misses
-system.l2c.overall_misses::cpu0.inst 13022 # number of overall misses
-system.l2c.overall_misses::cpu0.data 389632 # number of overall misses
-system.l2c.overall_misses::cpu1.inst 505 # number of overall misses
-system.l2c.overall_misses::cpu1.data 5302 # number of overall misses
-system.l2c.overall_misses::total 408461 # number of overall misses
-system.l2c.ReadReq_miss_latency::cpu0.inst 1040882000 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu0.data 16855181499 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu1.inst 39850000 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu1.data 21000500 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::total 17956913999 # number of ReadReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu0.data 1322500 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu1.data 10129500 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::total 11452000 # number of UpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::cpu0.data 954000 # number of SCUpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::cpu1.data 204000 # number of SCUpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::total 1158000 # number of SCUpgradeReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu0.data 7822362000 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu1.data 373828000 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::total 8196190000 # number of ReadExReq miss cycles
-system.l2c.demand_miss_latency::cpu0.inst 1040882000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu0.data 24677543499 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.inst 39850000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.data 394828500 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::total 26153103999 # number of demand (read+write) miss cycles
-system.l2c.overall_miss_latency::cpu0.inst 1040882000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu0.data 24677543499 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.inst 39850000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.data 394828500 # number of overall miss cycles
-system.l2c.overall_miss_latency::total 26153103999 # number of overall miss cycles
-system.l2c.ReadReq_accesses::cpu0.inst 691892 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.data 932891 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.inst 323764 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.data 109688 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::total 2058235 # number of ReadReq accesses(hits+misses)
-system.l2c.Writeback_accesses::writebacks 790404 # number of Writeback accesses(hits+misses)
-system.l2c.Writeback_accesses::total 790404 # number of Writeback accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu0.data 3153 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu1.data 2361 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::total 5514 # number of UpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu0.data 995 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu1.data 975 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::total 1970 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu0.data 245693 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu1.data 49058 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::total 294751 # number of ReadExReq accesses(hits+misses)
-system.l2c.demand_accesses::cpu0.inst 691892 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.data 1178584 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.inst 323764 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.data 158746 # number of demand (read+write) accesses
-system.l2c.demand_accesses::total 2352986 # number of demand (read+write) accesses
-system.l2c.overall_accesses::cpu0.inst 691892 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.data 1178584 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.inst 323764 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.data 158746 # number of overall (read+write) accesses
-system.l2c.overall_accesses::total 2352986 # number of overall (read+write) accesses
-system.l2c.ReadReq_miss_rate::cpu0.inst 0.018821 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu0.data 0.291209 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.inst 0.001560 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.data 0.002197 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::total 0.138679 # miss rate for ReadReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu0.data 0.942277 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu1.data 0.760695 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::total 0.864527 # miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.961809 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.976410 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::total 0.969036 # miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_miss_rate::cpu0.data 0.480136 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::cpu1.data 0.103164 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::total 0.417393 # miss rate for ReadExReq accesses
-system.l2c.demand_miss_rate::cpu0.inst 0.018821 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.data 0.330593 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.inst 0.001560 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.data 0.033399 # miss rate for demand accesses
-system.l2c.demand_miss_rate::total 0.173593 # miss rate for demand accesses
-system.l2c.overall_miss_rate::cpu0.inst 0.018821 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.data 0.330593 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.inst 0.001560 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.data 0.033399 # miss rate for overall accesses
-system.l2c.overall_miss_rate::total 0.173593 # miss rate for overall accesses
-system.l2c.ReadReq_avg_miss_latency::cpu0.inst 79932.575641 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu0.data 62043.765134 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu1.inst 78910.891089 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu1.data 87139.004149 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::total 62910.914604 # average ReadReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 445.136318 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 5640.033408 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::total 2402.349486 # average UpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 996.865204 # average SCUpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 214.285714 # average SCUpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::total 606.600314 # average SCUpgradeReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu0.data 66310.309750 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu1.data 73864.453665 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::total 66621.066920 # average ReadExReq miss latency
-system.l2c.demand_avg_miss_latency::cpu0.inst 79932.575641 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu0.data 63335.515304 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.inst 78910.891089 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.data 74467.842324 # average overall miss latency
-system.l2c.demand_avg_miss_latency::total 64028.399282 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.inst 79932.575641 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.data 63335.515304 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.inst 78910.891089 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.data 74467.842324 # average overall miss latency
-system.l2c.overall_avg_miss_latency::total 64028.399282 # average overall miss latency
+system.l2c.tags.replacements 341780 # number of replacements
+system.l2c.tags.tagsinuse 65282.130402 # Cycle average of tags in use
+system.l2c.tags.total_refs 2491702 # Total number of references to valid blocks.
+system.l2c.tags.sampled_refs 406958 # Sample count of references to valid blocks.
+system.l2c.tags.avg_refs 6.122750 # Average number of references to valid blocks.
+system.l2c.tags.warmup_cycle 8422138750 # Cycle when the warmup percentage was hit.
+system.l2c.tags.occ_blocks::writebacks 55415.399962 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.inst 4783.359658 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu0.data 4905.357732 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu1.inst 160.897835 # Average occupied blocks per requestor
+system.l2c.tags.occ_blocks::cpu1.data 17.115216 # Average occupied blocks per requestor
+system.l2c.tags.occ_percent::writebacks 0.845572 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu0.inst 0.072988 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu0.data 0.074850 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu1.inst 0.002455 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::cpu1.data 0.000261 # Average percentage of cache occupancy
+system.l2c.tags.occ_percent::total 0.996126 # Average percentage of cache occupancy
+system.l2c.ReadReq_hits::cpu0.inst 908184 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.data 776732 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.inst 79667 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.data 28709 # number of ReadReq hits
+system.l2c.ReadReq_hits::total 1793292 # number of ReadReq hits
+system.l2c.Writeback_hits::writebacks 820882 # number of Writeback hits
+system.l2c.Writeback_hits::total 820882 # number of Writeback hits
+system.l2c.UpgradeReq_hits::cpu0.data 160 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::cpu1.data 41 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::total 201 # number of UpgradeReq hits
+system.l2c.SCUpgradeReq_hits::cpu0.data 18 # number of SCUpgradeReq hits
+system.l2c.SCUpgradeReq_hits::cpu1.data 18 # number of SCUpgradeReq hits
+system.l2c.SCUpgradeReq_hits::total 36 # number of SCUpgradeReq hits
+system.l2c.ReadExReq_hits::cpu0.data 176285 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::cpu1.data 7535 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::total 183820 # number of ReadExReq hits
+system.l2c.demand_hits::cpu0.inst 908184 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.data 953017 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.inst 79667 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.data 36244 # number of demand (read+write) hits
+system.l2c.demand_hits::total 1977112 # number of demand (read+write) hits
+system.l2c.overall_hits::cpu0.inst 908184 # number of overall hits
+system.l2c.overall_hits::cpu0.data 953017 # number of overall hits
+system.l2c.overall_hits::cpu1.inst 79667 # number of overall hits
+system.l2c.overall_hits::cpu1.data 36244 # number of overall hits
+system.l2c.overall_hits::total 1977112 # number of overall hits
+system.l2c.ReadReq_misses::cpu0.inst 12993 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu0.data 271572 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.inst 511 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.data 178 # number of ReadReq misses
+system.l2c.ReadReq_misses::total 285254 # number of ReadReq misses
+system.l2c.UpgradeReq_misses::cpu0.data 2440 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::cpu1.data 483 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::total 2923 # number of UpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu0.data 33 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu1.data 73 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::total 106 # number of SCUpgradeReq misses
+system.l2c.ReadExReq_misses::cpu0.data 118111 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::cpu1.data 4331 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::total 122442 # number of ReadExReq misses
+system.l2c.demand_misses::cpu0.inst 12993 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.data 389683 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.inst 511 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.data 4509 # number of demand (read+write) misses
+system.l2c.demand_misses::total 407696 # number of demand (read+write) misses
+system.l2c.overall_misses::cpu0.inst 12993 # number of overall misses
+system.l2c.overall_misses::cpu0.data 389683 # number of overall misses
+system.l2c.overall_misses::cpu1.inst 511 # number of overall misses
+system.l2c.overall_misses::cpu1.data 4509 # number of overall misses
+system.l2c.overall_misses::total 407696 # number of overall misses
+system.l2c.ReadReq_miss_latency::cpu0.inst 1030661993 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu0.data 16900238244 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu1.inst 41124000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu1.data 15490750 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::total 17987514987 # number of ReadReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu0.data 1078963 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu1.data 302487 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::total 1381450 # number of UpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::cpu0.data 69997 # number of SCUpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::cpu1.data 92496 # number of SCUpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::total 162493 # number of SCUpgradeReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu0.data 7866556623 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu1.data 326108488 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::total 8192665111 # number of ReadExReq miss cycles
+system.l2c.demand_miss_latency::cpu0.inst 1030661993 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu0.data 24766794867 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.inst 41124000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.data 341599238 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::total 26180180098 # number of demand (read+write) miss cycles
+system.l2c.overall_miss_latency::cpu0.inst 1030661993 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu0.data 24766794867 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.inst 41124000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.data 341599238 # number of overall miss cycles
+system.l2c.overall_miss_latency::total 26180180098 # number of overall miss cycles
+system.l2c.ReadReq_accesses::cpu0.inst 921177 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.data 1048304 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.inst 80178 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.data 28887 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::total 2078546 # number of ReadReq accesses(hits+misses)
+system.l2c.Writeback_accesses::writebacks 820882 # number of Writeback accesses(hits+misses)
+system.l2c.Writeback_accesses::total 820882 # number of Writeback accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu0.data 2600 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu1.data 524 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::total 3124 # number of UpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu0.data 51 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu1.data 91 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::total 142 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu0.data 294396 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu1.data 11866 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::total 306262 # number of ReadExReq accesses(hits+misses)
+system.l2c.demand_accesses::cpu0.inst 921177 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.data 1342700 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.inst 80178 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.data 40753 # number of demand (read+write) accesses
+system.l2c.demand_accesses::total 2384808 # number of demand (read+write) accesses
+system.l2c.overall_accesses::cpu0.inst 921177 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.data 1342700 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.inst 80178 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.data 40753 # number of overall (read+write) accesses
+system.l2c.overall_accesses::total 2384808 # number of overall (read+write) accesses
+system.l2c.ReadReq_miss_rate::cpu0.inst 0.014105 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu0.data 0.259058 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.inst 0.006373 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.data 0.006162 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::total 0.137237 # miss rate for ReadReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu0.data 0.938462 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu1.data 0.921756 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::total 0.935659 # miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.647059 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.802198 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::total 0.746479 # miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_miss_rate::cpu0.data 0.401198 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::cpu1.data 0.364992 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::total 0.399795 # miss rate for ReadExReq accesses
+system.l2c.demand_miss_rate::cpu0.inst 0.014105 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.data 0.290223 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.inst 0.006373 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.data 0.110642 # miss rate for demand accesses
+system.l2c.demand_miss_rate::total 0.170955 # miss rate for demand accesses
+system.l2c.overall_miss_rate::cpu0.inst 0.014105 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.data 0.290223 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.inst 0.006373 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.data 0.110642 # miss rate for overall accesses
+system.l2c.overall_miss_rate::total 0.170955 # miss rate for overall accesses
+system.l2c.ReadReq_avg_miss_latency::cpu0.inst 79324.404910 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu0.data 62231.151385 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu1.inst 80477.495108 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu1.data 87026.685393 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::total 63057.888713 # average ReadReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 442.197951 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 626.267081 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::total 472.613753 # average UpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 2121.121212 # average SCUpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 1267.068493 # average SCUpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::total 1532.952830 # average SCUpgradeReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu0.data 66603.082041 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu1.data 75296.349111 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::total 66910.578976 # average ReadExReq miss latency
+system.l2c.demand_avg_miss_latency::cpu0.inst 79324.404910 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu0.data 63556.262057 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.inst 80477.495108 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.data 75759.422932 # average overall miss latency
+system.l2c.demand_avg_miss_latency::total 64214.954520 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.inst 79324.404910 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.data 63556.262057 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.inst 80477.495108 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.data 75759.422932 # average overall miss latency
+system.l2c.overall_avg_miss_latency::total 64214.954520 # average overall miss latency
system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -531,119 +526,122 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av
system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.l2c.fast_writes 0 # number of fast writes performed
system.l2c.cache_copies 0 # number of cache copies performed
-system.l2c.writebacks::writebacks 79468 # number of writebacks
-system.l2c.writebacks::total 79468 # number of writebacks
-system.l2c.ReadReq_mshr_hits::cpu1.inst 11 # number of ReadReq MSHR hits
+system.l2c.writebacks::writebacks 79517 # number of writebacks
+system.l2c.writebacks::total 79517 # number of writebacks
+system.l2c.ReadReq_mshr_hits::cpu0.inst 3 # number of ReadReq MSHR hits
+system.l2c.ReadReq_mshr_hits::cpu1.inst 8 # number of ReadReq MSHR hits
system.l2c.ReadReq_mshr_hits::total 11 # number of ReadReq MSHR hits
-system.l2c.demand_mshr_hits::cpu1.inst 11 # number of demand (read+write) MSHR hits
+system.l2c.demand_mshr_hits::cpu0.inst 3 # number of demand (read+write) MSHR hits
+system.l2c.demand_mshr_hits::cpu1.inst 8 # number of demand (read+write) MSHR hits
system.l2c.demand_mshr_hits::total 11 # number of demand (read+write) MSHR hits
-system.l2c.overall_mshr_hits::cpu1.inst 11 # number of overall MSHR hits
+system.l2c.overall_mshr_hits::cpu0.inst 3 # number of overall MSHR hits
+system.l2c.overall_mshr_hits::cpu1.inst 8 # number of overall MSHR hits
system.l2c.overall_mshr_hits::total 11 # number of overall MSHR hits
-system.l2c.ReadReq_mshr_misses::cpu0.inst 13022 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu0.data 271666 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu1.inst 494 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu1.data 241 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::total 285423 # number of ReadReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu0.data 2971 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu1.data 1796 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::total 4767 # number of UpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 957 # number of SCUpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 952 # number of SCUpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::total 1909 # number of SCUpgradeReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu0.data 117966 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu1.data 5061 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::total 123027 # number of ReadExReq MSHR misses
-system.l2c.demand_mshr_misses::cpu0.inst 13022 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu0.data 389632 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.inst 494 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.data 5302 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::total 408450 # number of demand (read+write) MSHR misses
-system.l2c.overall_mshr_misses::cpu0.inst 13022 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu0.data 389632 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.inst 494 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.data 5302 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::total 408450 # number of overall MSHR misses
-system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 877008002 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu0.data 13524537499 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 32847250 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu1.data 18012000 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::total 14452404751 # number of ReadReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 29895468 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 17998795 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::total 47894263 # number of UpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 9591457 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 9520952 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::total 19112409 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 6366934262 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 311018260 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::total 6677952522 # number of ReadExReq MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.inst 877008002 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.data 19891471761 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.inst 32847250 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.data 329030260 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::total 21130357273 # number of demand (read+write) MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.inst 877008002 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.data 19891471761 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.inst 32847250 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.data 329030260 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::total 21130357273 # number of overall MSHR miss cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 1373163000 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_misses::cpu0.inst 12990 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu0.data 271572 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu1.inst 503 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu1.data 178 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::total 285243 # number of ReadReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu0.data 2440 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu1.data 483 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::total 2923 # number of UpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 33 # number of SCUpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 73 # number of SCUpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::total 106 # number of SCUpgradeReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu0.data 118111 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu1.data 4331 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::total 122442 # number of ReadExReq MSHR misses
+system.l2c.demand_mshr_misses::cpu0.inst 12990 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu0.data 389683 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.inst 503 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.data 4509 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::total 407685 # number of demand (read+write) MSHR misses
+system.l2c.overall_mshr_misses::cpu0.inst 12990 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu0.data 389683 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.inst 503 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.data 4509 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::total 407685 # number of overall MSHR misses
+system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 866381257 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu0.data 13503893756 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 34165000 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu1.data 13232750 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::total 14417672763 # number of ReadReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 24556937 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 4864483 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::total 29421420 # number of UpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 330033 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 730073 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::total 1060106 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 6385916377 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 270944012 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::total 6656860389 # number of ReadExReq MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.inst 866381257 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.data 19889810133 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.inst 34165000 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.data 284176762 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::total 21074533152 # number of demand (read+write) MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.inst 866381257 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.data 19889810133 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.inst 34165000 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.data 284176762 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::total 21074533152 # number of overall MSHR miss cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 1373141500 # number of ReadReq MSHR uncacheable cycles
system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 17611000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::total 1390774000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 2158791500 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 683644500 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::total 2842436000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu0.data 3531954500 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu1.data 701255500 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::total 4233210000 # number of overall MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.018821 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.291209 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.001526 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.002197 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::total 0.138674 # mshr miss rate for ReadReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.942277 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.760695 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::total 0.864527 # mshr miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.961809 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.976410 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.969036 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.480136 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.103164 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::total 0.417393 # mshr miss rate for ReadExReq accesses
-system.l2c.demand_mshr_miss_rate::cpu0.inst 0.018821 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu0.data 0.330593 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.inst 0.001526 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.data 0.033399 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::total 0.173588 # mshr miss rate for demand accesses
-system.l2c.overall_mshr_miss_rate::cpu0.inst 0.018821 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu0.data 0.330593 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.inst 0.001526 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.data 0.033399 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::total 0.173588 # mshr miss rate for overall accesses
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 67348.180157 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 49783.695785 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 66492.408907 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 74738.589212 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::total 50635.039051 # average ReadReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10062.426119 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10021.600780 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10047.044892 # average UpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10022.421108 # average SCUpgradeReq mshr miss latency
+system.l2c.ReadReq_mshr_uncacheable_latency::total 1390752500 # number of ReadReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 1974248000 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 499178500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::total 2473426500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu0.data 3347389500 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu1.data 516789500 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::total 3864179000 # number of overall MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.014102 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.259058 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.006274 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.006162 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::total 0.137232 # mshr miss rate for ReadReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.938462 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.921756 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::total 0.935659 # mshr miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.647059 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.802198 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.746479 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.401198 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.364992 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::total 0.399795 # mshr miss rate for ReadExReq accesses
+system.l2c.demand_mshr_miss_rate::cpu0.inst 0.014102 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu0.data 0.290223 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.inst 0.006274 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.data 0.110642 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::total 0.170951 # mshr miss rate for demand accesses
+system.l2c.overall_mshr_miss_rate::cpu0.inst 0.014102 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu0.data 0.290223 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.inst 0.006274 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.data 0.110642 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::total 0.170951 # mshr miss rate for overall accesses
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 66696.016705 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 49724.911832 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 67922.465209 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 74341.292135 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::total 50545.229026 # average ReadReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10064.318443 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10071.393375 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10065.487513 # average UpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10001 # average SCUpgradeReq mshr miss latency
system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10001 # average SCUpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10011.738607 # average SCUpgradeReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 53972.621450 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 61453.914246 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::total 54280.381721 # average ReadExReq mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 67348.180157 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.data 51051.945839 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 66492.408907 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.data 62057.763108 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::total 51733.032863 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 67348.180157 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.data 51051.945839 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 66492.408907 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.data 62057.763108 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::total 51733.032863 # average overall mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 54067.075692 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 62559.226968 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::total 54367.458789 # average ReadExReq mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 66696.016705 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.data 51041.000334 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 67922.465209 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.data 63024.342870 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::total 51693.177703 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 66696.016705 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.data 51041.000334 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 67922.465209 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.data 63024.342870 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::total 51693.177703 # average overall mshr miss latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
@@ -654,39 +652,39 @@ system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data inf
system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data inf # average overall mshr uncacheable latency
system.l2c.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate
-system.iocache.replacements 41694 # number of replacements
-system.iocache.tagsinuse 0.570240 # Cycle average of tags in use
-system.iocache.total_refs 0 # Total number of references to valid blocks.
-system.iocache.sampled_refs 41710 # Sample count of references to valid blocks.
-system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 1753558786000 # Cycle when the warmup percentage was hit.
-system.iocache.occ_blocks::tsunami.ide 0.570240 # Average occupied blocks per requestor
-system.iocache.occ_percent::tsunami.ide 0.035640 # Average percentage of cache occupancy
-system.iocache.occ_percent::total 0.035640 # Average percentage of cache occupancy
-system.iocache.ReadReq_misses::tsunami.ide 174 # number of ReadReq misses
-system.iocache.ReadReq_misses::total 174 # number of ReadReq misses
+system.iocache.tags.replacements 41698 # number of replacements
+system.iocache.tags.tagsinuse 0.564923 # Cycle average of tags in use
+system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
+system.iocache.tags.sampled_refs 41714 # Sample count of references to valid blocks.
+system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
+system.iocache.tags.warmup_cycle 1754539957000 # Cycle when the warmup percentage was hit.
+system.iocache.tags.occ_blocks::tsunami.ide 0.564923 # Average occupied blocks per requestor
+system.iocache.tags.occ_percent::tsunami.ide 0.035308 # Average percentage of cache occupancy
+system.iocache.tags.occ_percent::total 0.035308 # Average percentage of cache occupancy
+system.iocache.ReadReq_misses::tsunami.ide 178 # number of ReadReq misses
+system.iocache.ReadReq_misses::total 178 # number of ReadReq misses
system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses
system.iocache.WriteReq_misses::total 41552 # number of WriteReq misses
-system.iocache.demand_misses::tsunami.ide 41726 # number of demand (read+write) misses
-system.iocache.demand_misses::total 41726 # number of demand (read+write) misses
-system.iocache.overall_misses::tsunami.ide 41726 # number of overall misses
-system.iocache.overall_misses::total 41726 # number of overall misses
-system.iocache.ReadReq_miss_latency::tsunami.ide 21457883 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 21457883 # number of ReadReq miss cycles
-system.iocache.WriteReq_miss_latency::tsunami.ide 10416109037 # number of WriteReq miss cycles
-system.iocache.WriteReq_miss_latency::total 10416109037 # number of WriteReq miss cycles
-system.iocache.demand_miss_latency::tsunami.ide 10437566920 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 10437566920 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::tsunami.ide 10437566920 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 10437566920 # number of overall miss cycles
-system.iocache.ReadReq_accesses::tsunami.ide 174 # number of ReadReq accesses(hits+misses)
-system.iocache.ReadReq_accesses::total 174 # number of ReadReq accesses(hits+misses)
+system.iocache.demand_misses::tsunami.ide 41730 # number of demand (read+write) misses
+system.iocache.demand_misses::total 41730 # number of demand (read+write) misses
+system.iocache.overall_misses::tsunami.ide 41730 # number of overall misses
+system.iocache.overall_misses::total 41730 # number of overall misses
+system.iocache.ReadReq_miss_latency::tsunami.ide 21912883 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 21912883 # number of ReadReq miss cycles
+system.iocache.WriteReq_miss_latency::tsunami.ide 10439154521 # number of WriteReq miss cycles
+system.iocache.WriteReq_miss_latency::total 10439154521 # number of WriteReq miss cycles
+system.iocache.demand_miss_latency::tsunami.ide 10461067404 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 10461067404 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::tsunami.ide 10461067404 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 10461067404 # number of overall miss cycles
+system.iocache.ReadReq_accesses::tsunami.ide 178 # number of ReadReq accesses(hits+misses)
+system.iocache.ReadReq_accesses::total 178 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::tsunami.ide 41552 # number of WriteReq accesses(hits+misses)
system.iocache.WriteReq_accesses::total 41552 # number of WriteReq accesses(hits+misses)
-system.iocache.demand_accesses::tsunami.ide 41726 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 41726 # number of demand (read+write) accesses
-system.iocache.overall_accesses::tsunami.ide 41726 # number of overall (read+write) accesses
-system.iocache.overall_accesses::total 41726 # number of overall (read+write) accesses
+system.iocache.demand_accesses::tsunami.ide 41730 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 41730 # number of demand (read+write) accesses
+system.iocache.overall_accesses::tsunami.ide 41730 # number of overall (read+write) accesses
+system.iocache.overall_accesses::total 41730 # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
system.iocache.WriteReq_miss_rate::tsunami.ide 1 # miss rate for WriteReq accesses
@@ -695,40 +693,40 @@ system.iocache.demand_miss_rate::tsunami.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::tsunami.ide 123321.166667 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 123321.166667 # average ReadReq miss latency
-system.iocache.WriteReq_avg_miss_latency::tsunami.ide 250676.478557 # average WriteReq miss latency
-system.iocache.WriteReq_avg_miss_latency::total 250676.478557 # average WriteReq miss latency
-system.iocache.demand_avg_miss_latency::tsunami.ide 250145.399032 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 250145.399032 # average overall miss latency
-system.iocache.overall_avg_miss_latency::tsunami.ide 250145.399032 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 250145.399032 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 272227 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::tsunami.ide 123106.084270 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 123106.084270 # average ReadReq miss latency
+system.iocache.WriteReq_avg_miss_latency::tsunami.ide 251231.096482 # average WriteReq miss latency
+system.iocache.WriteReq_avg_miss_latency::total 251231.096482 # average WriteReq miss latency
+system.iocache.demand_avg_miss_latency::tsunami.ide 250684.577139 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 250684.577139 # average overall miss latency
+system.iocache.overall_avg_miss_latency::tsunami.ide 250684.577139 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 250684.577139 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 274830 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 27211 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 27442 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 10.004300 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 10.014941 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
system.iocache.writebacks::writebacks 41520 # number of writebacks
system.iocache.writebacks::total 41520 # number of writebacks
-system.iocache.ReadReq_mshr_misses::tsunami.ide 174 # number of ReadReq MSHR misses
-system.iocache.ReadReq_mshr_misses::total 174 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::tsunami.ide 178 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::total 178 # number of ReadReq MSHR misses
system.iocache.WriteReq_mshr_misses::tsunami.ide 41552 # number of WriteReq MSHR misses
system.iocache.WriteReq_mshr_misses::total 41552 # number of WriteReq MSHR misses
-system.iocache.demand_mshr_misses::tsunami.ide 41726 # number of demand (read+write) MSHR misses
-system.iocache.demand_mshr_misses::total 41726 # number of demand (read+write) MSHR misses
-system.iocache.overall_mshr_misses::tsunami.ide 41726 # number of overall MSHR misses
-system.iocache.overall_mshr_misses::total 41726 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 12409133 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 12409133 # number of ReadReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 8254729537 # number of WriteReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::total 8254729537 # number of WriteReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::tsunami.ide 8267138670 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 8267138670 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::tsunami.ide 8267138670 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 8267138670 # number of overall MSHR miss cycles
+system.iocache.demand_mshr_misses::tsunami.ide 41730 # number of demand (read+write) MSHR misses
+system.iocache.demand_mshr_misses::total 41730 # number of demand (read+write) MSHR misses
+system.iocache.overall_mshr_misses::tsunami.ide 41730 # number of overall MSHR misses
+system.iocache.overall_mshr_misses::total 41730 # number of overall MSHR misses
+system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 12655383 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 12655383 # number of ReadReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 8277077521 # number of WriteReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::total 8277077521 # number of WriteReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::tsunami.ide 8289732904 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 8289732904 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::tsunami.ide 8289732904 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 8289732904 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteReq accesses
@@ -737,14 +735,14 @@ system.iocache.demand_mshr_miss_rate::tsunami.ide 1
system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 71316.856322 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 71316.856322 # average ReadReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 198660.221818 # average WriteReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::total 198660.221818 # average WriteReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 198129.192110 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 198129.192110 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 198129.192110 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 198129.192110 # average overall mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 71097.657303 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 71097.657303 # average ReadReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 199198.053547 # average WriteReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::total 199198.053547 # average WriteReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 198651.639204 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 198651.639204 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 198651.639204 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 198651.639204 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
@@ -762,22 +760,22 @@ system.cpu0.dtb.fetch_hits 0 # IT
system.cpu0.dtb.fetch_misses 0 # ITB misses
system.cpu0.dtb.fetch_acv 0 # ITB acv
system.cpu0.dtb.fetch_accesses 0 # ITB accesses
-system.cpu0.dtb.read_hits 7504093 # DTB read hits
+system.cpu0.dtb.read_hits 8725663 # DTB read hits
system.cpu0.dtb.read_misses 7765 # DTB read misses
system.cpu0.dtb.read_acv 210 # DTB read access violations
system.cpu0.dtb.read_accesses 524069 # DTB read accesses
-system.cpu0.dtb.write_hits 5095666 # DTB write hits
+system.cpu0.dtb.write_hits 6139453 # DTB write hits
system.cpu0.dtb.write_misses 910 # DTB write misses
system.cpu0.dtb.write_acv 133 # DTB write access violations
system.cpu0.dtb.write_accesses 202595 # DTB write accesses
-system.cpu0.dtb.data_hits 12599759 # DTB hits
+system.cpu0.dtb.data_hits 14865116 # DTB hits
system.cpu0.dtb.data_misses 8675 # DTB misses
system.cpu0.dtb.data_acv 343 # DTB access violations
system.cpu0.dtb.data_accesses 726664 # DTB accesses
-system.cpu0.itb.fetch_hits 3641096 # ITB hits
+system.cpu0.itb.fetch_hits 4015307 # ITB hits
system.cpu0.itb.fetch_misses 3984 # ITB misses
system.cpu0.itb.fetch_acv 184 # ITB acv
-system.cpu0.itb.fetch_accesses 3645080 # ITB accesses
+system.cpu0.itb.fetch_accesses 4019291 # ITB accesses
system.cpu0.itb.read_hits 0 # DTB read hits
system.cpu0.itb.read_misses 0 # DTB read misses
system.cpu0.itb.read_acv 0 # DTB read access violations
@@ -790,55 +788,55 @@ system.cpu0.itb.data_hits 0 # DT
system.cpu0.itb.data_misses 0 # DTB misses
system.cpu0.itb.data_acv 0 # DTB access violations
system.cpu0.itb.data_accesses 0 # DTB accesses
-system.cpu0.numCycles 3919730279 # number of cpu cycles simulated
+system.cpu0.numCycles 3923682350 # number of cpu cycles simulated
system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu0.committedInsts 47851975 # Number of instructions committed
-system.cpu0.committedOps 47851975 # Number of ops (including micro ops) committed
-system.cpu0.num_int_alu_accesses 44398232 # Number of integer alu accesses
-system.cpu0.num_fp_alu_accesses 209056 # Number of float alu accesses
-system.cpu0.num_func_calls 1198231 # number of times a function call or return occured
-system.cpu0.num_conditional_control_insts 5625657 # number of instructions that are conditional controls
-system.cpu0.num_int_insts 44398232 # number of integer instructions
-system.cpu0.num_fp_insts 209056 # number of float instructions
-system.cpu0.num_int_register_reads 61087554 # number of times the integer registers were read
-system.cpu0.num_int_register_writes 33073995 # number of times the integer registers were written
-system.cpu0.num_fp_register_reads 102127 # number of times the floating registers were read
-system.cpu0.num_fp_register_writes 103890 # number of times the floating registers were written
-system.cpu0.num_mem_refs 12640550 # number of memory refs
-system.cpu0.num_load_insts 7531710 # Number of load instructions
-system.cpu0.num_store_insts 5108840 # Number of store instructions
-system.cpu0.num_idle_cycles 3699529015.998113 # Number of idle cycles
-system.cpu0.num_busy_cycles 220201263.001888 # Number of busy cycles
-system.cpu0.not_idle_fraction 0.056178 # Percentage of non-idle cycles
-system.cpu0.idle_fraction 0.943822 # Percentage of idle cycles
+system.cpu0.committedInsts 54601969 # Number of instructions committed
+system.cpu0.committedOps 54601969 # Number of ops (including micro ops) committed
+system.cpu0.num_int_alu_accesses 50544405 # Number of integer alu accesses
+system.cpu0.num_fp_alu_accesses 297630 # Number of float alu accesses
+system.cpu0.num_func_calls 1438477 # number of times a function call or return occured
+system.cpu0.num_conditional_control_insts 6291508 # number of instructions that are conditional controls
+system.cpu0.num_int_insts 50544405 # number of integer instructions
+system.cpu0.num_fp_insts 297630 # number of float instructions
+system.cpu0.num_int_register_reads 69247284 # number of times the integer registers were read
+system.cpu0.num_int_register_writes 37427910 # number of times the integer registers were written
+system.cpu0.num_fp_register_reads 145753 # number of times the floating registers were read
+system.cpu0.num_fp_register_writes 148838 # number of times the floating registers were written
+system.cpu0.num_mem_refs 14912078 # number of memory refs
+system.cpu0.num_load_insts 8757685 # Number of load instructions
+system.cpu0.num_store_insts 6154393 # Number of store instructions
+system.cpu0.num_idle_cycles 3674902109.498127 # Number of idle cycles
+system.cpu0.num_busy_cycles 248780240.501873 # Number of busy cycles
+system.cpu0.not_idle_fraction 0.063405 # Percentage of non-idle cycles
+system.cpu0.idle_fraction 0.936595 # Percentage of idle cycles
system.cpu0.kern.inst.arm 0 # number of arm instructions executed
-system.cpu0.kern.inst.quiesce 6830 # number of quiesce instructions executed
-system.cpu0.kern.inst.hwrei 164217 # number of hwrei instructions executed
-system.cpu0.kern.ipl_count::0 56358 40.22% 40.22% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::21 131 0.09% 40.31% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::22 1973 1.41% 41.72% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::30 445 0.32% 42.04% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::31 81223 57.96% 100.00% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::total 140130 # number of times we switched to this ipl
-system.cpu0.kern.ipl_good::0 55870 49.08% 49.08% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::21 131 0.12% 49.19% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::22 1973 1.73% 50.92% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::30 445 0.39% 51.31% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::31 55425 48.69% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::total 113844 # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_ticks::0 1901694919500 97.03% 97.03% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::21 94927000 0.00% 97.04% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::22 766727000 0.04% 97.08% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::30 329552000 0.02% 97.09% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::31 56978256500 2.91% 100.00% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::total 1959864382000 # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_used::0 0.991341 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.inst.quiesce 6366 # number of quiesce instructions executed
+system.cpu0.kern.inst.hwrei 204697 # number of hwrei instructions executed
+system.cpu0.kern.ipl_count::0 73289 40.68% 40.68% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::21 131 0.07% 40.75% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::22 1975 1.10% 41.85% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::30 6 0.00% 41.85% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::31 104766 58.15% 100.00% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::total 180167 # number of times we switched to this ipl
+system.cpu0.kern.ipl_good::0 71920 49.28% 49.28% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::21 131 0.09% 49.37% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::22 1975 1.35% 50.72% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::30 6 0.00% 50.73% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::31 71914 49.27% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::total 145946 # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_ticks::0 1899196330000 96.81% 96.81% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::21 95025500 0.00% 96.81% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::22 769055500 0.04% 96.85% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::30 5164500 0.00% 96.85% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::31 61774827500 3.15% 100.00% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::total 1961840403000 # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_used::0 0.981321 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.ipl_used::31 0.682381 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.ipl_used::total 0.812417 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.ipl_used::31 0.686425 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.ipl_used::total 0.810060 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.syscall::2 8 3.42% 3.42% # number of syscalls executed
system.cpu0.kern.syscall::3 20 8.55% 11.97% # number of syscalls executed
system.cpu0.kern.syscall::4 4 1.71% 13.68% # number of syscalls executed
@@ -870,37 +868,37 @@ system.cpu0.kern.syscall::144 2 0.85% 99.15% # nu
system.cpu0.kern.syscall::147 2 0.85% 100.00% # number of syscalls executed
system.cpu0.kern.syscall::total 234 # number of syscalls executed
system.cpu0.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
-system.cpu0.kern.callpal::wripir 528 0.36% 0.36% # number of callpals executed
-system.cpu0.kern.callpal::wrmces 1 0.00% 0.36% # number of callpals executed
-system.cpu0.kern.callpal::wrfen 1 0.00% 0.36% # number of callpals executed
-system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.36% # number of callpals executed
-system.cpu0.kern.callpal::swpctx 3061 2.06% 2.42% # number of callpals executed
-system.cpu0.kern.callpal::tbi 51 0.03% 2.45% # number of callpals executed
-system.cpu0.kern.callpal::wrent 7 0.00% 2.46% # number of callpals executed
-system.cpu0.kern.callpal::swpipl 133182 89.70% 92.16% # number of callpals executed
-system.cpu0.kern.callpal::rdps 6700 4.51% 96.67% # number of callpals executed
-system.cpu0.kern.callpal::wrkgp 1 0.00% 96.67% # number of callpals executed
-system.cpu0.kern.callpal::wrusp 4 0.00% 96.67% # number of callpals executed
-system.cpu0.kern.callpal::rdusp 9 0.01% 96.68% # number of callpals executed
-system.cpu0.kern.callpal::whami 2 0.00% 96.68% # number of callpals executed
-system.cpu0.kern.callpal::rti 4398 2.96% 99.64% # number of callpals executed
-system.cpu0.kern.callpal::callsys 394 0.27% 99.91% # number of callpals executed
-system.cpu0.kern.callpal::imb 139 0.09% 100.00% # number of callpals executed
-system.cpu0.kern.callpal::total 148480 # number of callpals executed
-system.cpu0.kern.mode_switch::kernel 6996 # number of protection mode switches
-system.cpu0.kern.mode_switch::user 1373 # number of protection mode switches
+system.cpu0.kern.callpal::wripir 88 0.05% 0.05% # number of callpals executed
+system.cpu0.kern.callpal::wrmces 1 0.00% 0.05% # number of callpals executed
+system.cpu0.kern.callpal::wrfen 1 0.00% 0.05% # number of callpals executed
+system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.05% # number of callpals executed
+system.cpu0.kern.callpal::swpctx 3942 2.08% 2.13% # number of callpals executed
+system.cpu0.kern.callpal::tbi 51 0.03% 2.16% # number of callpals executed
+system.cpu0.kern.callpal::wrent 7 0.00% 2.16% # number of callpals executed
+system.cpu0.kern.callpal::swpipl 173212 91.45% 93.61% # number of callpals executed
+system.cpu0.kern.callpal::rdps 6702 3.54% 97.15% # number of callpals executed
+system.cpu0.kern.callpal::wrkgp 1 0.00% 97.15% # number of callpals executed
+system.cpu0.kern.callpal::wrusp 4 0.00% 97.16% # number of callpals executed
+system.cpu0.kern.callpal::rdusp 9 0.00% 97.16% # number of callpals executed
+system.cpu0.kern.callpal::whami 2 0.00% 97.16% # number of callpals executed
+system.cpu0.kern.callpal::rti 4842 2.56% 99.72% # number of callpals executed
+system.cpu0.kern.callpal::callsys 394 0.21% 99.93% # number of callpals executed
+system.cpu0.kern.callpal::imb 139 0.07% 100.00% # number of callpals executed
+system.cpu0.kern.callpal::total 189397 # number of callpals executed
+system.cpu0.kern.mode_switch::kernel 7440 # number of protection mode switches
+system.cpu0.kern.mode_switch::user 1369 # number of protection mode switches
system.cpu0.kern.mode_switch::idle 0 # number of protection mode switches
-system.cpu0.kern.mode_good::kernel 1372
-system.cpu0.kern.mode_good::user 1373
+system.cpu0.kern.mode_good::kernel 1368
+system.cpu0.kern.mode_good::user 1369
system.cpu0.kern.mode_good::idle 0
-system.cpu0.kern.mode_switch_good::kernel 0.196112 # fraction of useful protection mode switches
+system.cpu0.kern.mode_switch_good::kernel 0.183871 # fraction of useful protection mode switches
system.cpu0.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
system.cpu0.kern.mode_switch_good::idle nan # fraction of useful protection mode switches
-system.cpu0.kern.mode_switch_good::total 0.327996 # fraction of useful protection mode switches
-system.cpu0.kern.mode_ticks::kernel 1956039363000 99.80% 99.80% # number of ticks spent at the given mode
-system.cpu0.kern.mode_ticks::user 3825014500 0.20% 100.00% # number of ticks spent at the given mode
+system.cpu0.kern.mode_switch_good::total 0.310705 # fraction of useful protection mode switches
+system.cpu0.kern.mode_ticks::kernel 1958025785500 99.81% 99.81% # number of ticks spent at the given mode
+system.cpu0.kern.mode_ticks::user 3814613000 0.19% 100.00% # number of ticks spent at the given mode
system.cpu0.kern.mode_ticks::idle 0 0.00% 100.00% # number of ticks spent at the given mode
-system.cpu0.kern.swap_context 3062 # number of times the context was actually changed
+system.cpu0.kern.swap_context 3943 # number of times the context was actually changed
system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA
@@ -932,47 +930,47 @@ system.tsunami.ethernet.totalRxOrn 0 # to
system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
-system.toL2Bus.throughput 103923821 # Throughput (bytes/s)
-system.toL2Bus.trans_dist::ReadReq 2101274 # Transaction distribution
-system.toL2Bus.trans_dist::ReadResp 2101259 # Transaction distribution
-system.toL2Bus.trans_dist::WriteReq 14151 # Transaction distribution
-system.toL2Bus.trans_dist::WriteResp 14151 # Transaction distribution
-system.toL2Bus.trans_dist::Writeback 790404 # Transaction distribution
-system.toL2Bus.trans_dist::UpgradeReq 17004 # Transaction distribution
-system.toL2Bus.trans_dist::SCUpgradeReq 11907 # Transaction distribution
-system.toL2Bus.trans_dist::UpgradeResp 28911 # Transaction distribution
-system.toL2Bus.trans_dist::ReadExReq 338243 # Transaction distribution
-system.toL2Bus.trans_dist::ReadExResp 296693 # Transaction distribution
-system.toL2Bus.pkt_count_system.cpu0.icache.mem_side 1383805 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side 3109039 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu1.icache.mem_side 647529 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side 472865 # Packet count per connected master and slave (bytes)
-system.toL2Bus.pkt_count 5613238 # Packet count per connected master and slave (bytes)
-system.toL2Bus.tot_pkt_size_system.cpu0.icache.mem_side 44281088 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.tot_pkt_size_system.cpu0.dcache.mem_side 118941040 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.tot_pkt_size_system.cpu1.icache.mem_side 20720896 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.tot_pkt_size_system.cpu1.dcache.mem_side 17326866 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.tot_pkt_size 201269890 # Cumulative packet size per connected master and slave (bytes)
-system.toL2Bus.data_through_bus 201259586 # Total data (bytes)
-system.toL2Bus.snoop_data_through_bus 2417088 # Total snoop data (bytes)
-system.toL2Bus.reqLayer0.occupancy 4784493652 # Layer occupancy (ticks)
-system.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%)
-system.toL2Bus.snoopLayer0.occupancy 724500 # Layer occupancy (ticks)
+system.toL2Bus.throughput 105075557 # Throughput (bytes/s)
+system.toL2Bus.trans_dist::ReadReq 2099191 # Transaction distribution
+system.toL2Bus.trans_dist::ReadResp 2099176 # Transaction distribution
+system.toL2Bus.trans_dist::WriteReq 12397 # Transaction distribution
+system.toL2Bus.trans_dist::WriteResp 12397 # Transaction distribution
+system.toL2Bus.trans_dist::Writeback 820882 # Transaction distribution
+system.toL2Bus.trans_dist::UpgradeReq 4248 # Transaction distribution
+system.toL2Bus.trans_dist::SCUpgradeReq 894 # Transaction distribution
+system.toL2Bus.trans_dist::UpgradeResp 5142 # Transaction distribution
+system.toL2Bus.trans_dist::ReadExReq 348581 # Transaction distribution
+system.toL2Bus.trans_dist::ReadExResp 307031 # Transaction distribution
+system.toL2Bus.pkt_count_system.cpu0.icache.mem_side 1842377 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side 3534341 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu1.icache.mem_side 160357 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side 115223 # Packet count per connected master and slave (bytes)
+system.toL2Bus.pkt_count 5652298 # Packet count per connected master and slave (bytes)
+system.toL2Bus.tot_pkt_size_system.cpu0.icache.mem_side 58955328 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.tot_pkt_size_system.cpu0.dcache.mem_side 137106504 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.tot_pkt_size_system.cpu1.icache.mem_side 5131392 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.tot_pkt_size_system.cpu1.dcache.mem_side 4050090 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.tot_pkt_size 205243314 # Cumulative packet size per connected master and slave (bytes)
+system.toL2Bus.data_through_bus 205232754 # Total data (bytes)
+system.toL2Bus.snoop_data_through_bus 908800 # Total snoop data (bytes)
+system.toL2Bus.reqLayer0.occupancy 4911962990 # Layer occupancy (ticks)
+system.toL2Bus.reqLayer0.utilization 0.3 # Layer utilization (%)
+system.toL2Bus.snoopLayer0.occupancy 742500 # Layer occupancy (ticks)
system.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
-system.toL2Bus.respLayer0.occupancy 3113609997 # Layer occupancy (ticks)
+system.toL2Bus.respLayer0.occupancy 4148559004 # Layer occupancy (ticks)
system.toL2Bus.respLayer0.utilization 0.2 # Layer utilization (%)
-system.toL2Bus.respLayer1.occupancy 5406966495 # Layer occupancy (ticks)
+system.toL2Bus.respLayer1.occupancy 6195378103 # Layer occupancy (ticks)
system.toL2Bus.respLayer1.utilization 0.3 # Layer utilization (%)
-system.toL2Bus.respLayer2.occupancy 1456953977 # Layer occupancy (ticks)
-system.toL2Bus.respLayer2.utilization 0.1 # Layer utilization (%)
-system.toL2Bus.respLayer3.occupancy 808879499 # Layer occupancy (ticks)
+system.toL2Bus.respLayer2.occupancy 360929992 # Layer occupancy (ticks)
+system.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%)
+system.toL2Bus.respLayer3.occupancy 206344318 # Layer occupancy (ticks)
system.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%)
-system.iobus.throughput 1400220 # Throughput (bytes/s)
-system.iobus.trans_dist::ReadReq 7373 # Transaction distribution
-system.iobus.trans_dist::ReadResp 7373 # Transaction distribution
-system.iobus.trans_dist::WriteReq 55703 # Transaction distribution
-system.iobus.trans_dist::WriteResp 55703 # Transaction distribution
-system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 14090 # Packet count per connected master and slave (bytes)
+system.iobus.throughput 1391673 # Throughput (bytes/s)
+system.iobus.trans_dist::ReadReq 7377 # Transaction distribution
+system.iobus.trans_dist::ReadResp 7377 # Transaction distribution
+system.iobus.trans_dist::WriteReq 53949 # Transaction distribution
+system.iobus.trans_dist::WriteResp 53949 # Transaction distribution
+system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 10582 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio 480 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio 10 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio 10 # Packet count per connected master and slave (bytes)
@@ -984,10 +982,10 @@ system.iobus.pkt_count_system.bridge.master::system.tsunami.ide-pciconf
system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio 102 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet-pciconf 180 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count_system.bridge.master::system.tsunami.pciconfig.pio 60 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.bridge.master::total 42700 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side 83452 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count_system.tsunami.ide.dma::total 83452 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count::system.tsunami.cchip.pio 14090 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.bridge.master::total 39192 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side 83460 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count_system.tsunami.ide.dma::total 83460 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count::system.tsunami.cchip.pio 10582 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count::system.tsunami.pchip.pio 480 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count::system.tsunami.fake_sm_chip.pio 10 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count::system.tsunami.fake_uart4.pio 10 # Packet count per connected master and slave (bytes)
@@ -998,10 +996,10 @@ system.iobus.pkt_count::system.tsunami.ide.pio 6672
system.iobus.pkt_count::system.tsunami.ide-pciconf 294 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count::system.tsunami.ethernet.pio 102 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count::system.tsunami.ethernet-pciconf 180 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count::system.iocache.cpu_side 83452 # Packet count per connected master and slave (bytes)
+system.iobus.pkt_count::system.iocache.cpu_side 83460 # Packet count per connected master and slave (bytes)
system.iobus.pkt_count::system.tsunami.pciconfig.pio 60 # Packet count per connected master and slave (bytes)
-system.iobus.pkt_count::total 126152 # Packet count per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.cchip.pio 56360 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.pkt_count::total 122652 # Packet count per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.cchip.pio 42328 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.pchip.pio 1920 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio 5 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio 5 # Cumulative packet size per connected master and slave (bytes)
@@ -1013,10 +1011,10 @@ system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ide-pciconf
system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ethernet.pio 204 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf 299 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size_system.bridge.master::system.tsunami.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.bridge.master::total 82626 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661616 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size_system.tsunami.ide.dma::total 2661616 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size::system.tsunami.cchip.pio 56360 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.bridge.master::total 68594 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661648 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size_system.tsunami.ide.dma::total 2661648 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size::system.tsunami.cchip.pio 42328 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size::system.tsunami.pchip.pio 1920 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size::system.tsunami.fake_sm_chip.pio 5 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size::system.tsunami.fake_uart4.pio 5 # Cumulative packet size per connected master and slave (bytes)
@@ -1027,11 +1025,11 @@ system.iobus.tot_pkt_size::system.tsunami.ide.pio 4193
system.iobus.tot_pkt_size::system.tsunami.ide-pciconf 410 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size::system.tsunami.ethernet.pio 204 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size::system.tsunami.ethernet-pciconf 299 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size::system.iocache.cpu_side 2661616 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.tot_pkt_size::system.iocache.cpu_side 2661648 # Cumulative packet size per connected master and slave (bytes)
system.iobus.tot_pkt_size::system.tsunami.pciconfig.pio 120 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.tot_pkt_size::total 2744242 # Cumulative packet size per connected master and slave (bytes)
-system.iobus.data_through_bus 2744242 # Total data (bytes)
-system.iobus.reqLayer0.occupancy 13445000 # Layer occupancy (ticks)
+system.iobus.tot_pkt_size::total 2730242 # Cumulative packet size per connected master and slave (bytes)
+system.iobus.data_through_bus 2730242 # Total data (bytes)
+system.iobus.reqLayer0.occupancy 9937000 # Layer occupancy (ticks)
system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer1.occupancy 359000 # Layer occupancy (ticks)
system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%)
@@ -1053,59 +1051,59 @@ system.iobus.reqLayer27.occupancy 76000 # La
system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer28.occupancy 110000 # Layer occupancy (ticks)
system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer29.occupancy 378246920 # Layer occupancy (ticks)
+system.iobus.reqLayer29.occupancy 378297154 # Layer occupancy (ticks)
system.iobus.reqLayer29.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer30.occupancy 30000 # Layer occupancy (ticks)
system.iobus.reqLayer30.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer0.occupancy 28549000 # Layer occupancy (ticks)
+system.iobus.respLayer0.occupancy 26795000 # Layer occupancy (ticks)
system.iobus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer1.occupancy 42012000 # Layer occupancy (ticks)
+system.iobus.respLayer1.occupancy 43124750 # Layer occupancy (ticks)
system.iobus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.cpu0.icache.replacements 691283 # number of replacements
-system.cpu0.icache.tagsinuse 508.523038 # Cycle average of tags in use
-system.cpu0.icache.total_refs 47169081 # Total number of references to valid blocks.
-system.cpu0.icache.sampled_refs 691795 # Sample count of references to valid blocks.
-system.cpu0.icache.avg_refs 68.183611 # Average number of references to valid blocks.
-system.cpu0.icache.warmup_cycle 38900732000 # Cycle when the warmup percentage was hit.
-system.cpu0.icache.occ_blocks::cpu0.inst 508.523038 # Average occupied blocks per requestor
-system.cpu0.icache.occ_percent::cpu0.inst 0.993209 # Average percentage of cache occupancy
-system.cpu0.icache.occ_percent::total 0.993209 # Average percentage of cache occupancy
-system.cpu0.icache.ReadReq_hits::cpu0.inst 47169081 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::total 47169081 # number of ReadReq hits
-system.cpu0.icache.demand_hits::cpu0.inst 47169081 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::total 47169081 # number of demand (read+write) hits
-system.cpu0.icache.overall_hits::cpu0.inst 47169081 # number of overall hits
-system.cpu0.icache.overall_hits::total 47169081 # number of overall hits
-system.cpu0.icache.ReadReq_misses::cpu0.inst 691913 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::total 691913 # number of ReadReq misses
-system.cpu0.icache.demand_misses::cpu0.inst 691913 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::total 691913 # number of demand (read+write) misses
-system.cpu0.icache.overall_misses::cpu0.inst 691913 # number of overall misses
-system.cpu0.icache.overall_misses::total 691913 # number of overall misses
-system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 9946018500 # number of ReadReq miss cycles
-system.cpu0.icache.ReadReq_miss_latency::total 9946018500 # number of ReadReq miss cycles
-system.cpu0.icache.demand_miss_latency::cpu0.inst 9946018500 # number of demand (read+write) miss cycles
-system.cpu0.icache.demand_miss_latency::total 9946018500 # number of demand (read+write) miss cycles
-system.cpu0.icache.overall_miss_latency::cpu0.inst 9946018500 # number of overall miss cycles
-system.cpu0.icache.overall_miss_latency::total 9946018500 # number of overall miss cycles
-system.cpu0.icache.ReadReq_accesses::cpu0.inst 47860994 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::total 47860994 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.demand_accesses::cpu0.inst 47860994 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::total 47860994 # number of demand (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu0.inst 47860994 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::total 47860994 # number of overall (read+write) accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.014457 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::total 0.014457 # miss rate for ReadReq accesses
-system.cpu0.icache.demand_miss_rate::cpu0.inst 0.014457 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::total 0.014457 # miss rate for demand accesses
-system.cpu0.icache.overall_miss_rate::cpu0.inst 0.014457 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::total 0.014457 # miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 14374.666324 # average ReadReq miss latency
-system.cpu0.icache.ReadReq_avg_miss_latency::total 14374.666324 # average ReadReq miss latency
-system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 14374.666324 # average overall miss latency
-system.cpu0.icache.demand_avg_miss_latency::total 14374.666324 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 14374.666324 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::total 14374.666324 # average overall miss latency
+system.cpu0.icache.tags.replacements 920572 # number of replacements
+system.cpu0.icache.tags.tagsinuse 508.501962 # Cycle average of tags in use
+system.cpu0.icache.tags.total_refs 53689788 # Total number of references to valid blocks.
+system.cpu0.icache.tags.sampled_refs 921084 # Sample count of references to valid blocks.
+system.cpu0.icache.tags.avg_refs 58.289785 # Average number of references to valid blocks.
+system.cpu0.icache.tags.warmup_cycle 39101383250 # Cycle when the warmup percentage was hit.
+system.cpu0.icache.tags.occ_blocks::cpu0.inst 508.501962 # Average occupied blocks per requestor
+system.cpu0.icache.tags.occ_percent::cpu0.inst 0.993168 # Average percentage of cache occupancy
+system.cpu0.icache.tags.occ_percent::total 0.993168 # Average percentage of cache occupancy
+system.cpu0.icache.ReadReq_hits::cpu0.inst 53689788 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::total 53689788 # number of ReadReq hits
+system.cpu0.icache.demand_hits::cpu0.inst 53689788 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::total 53689788 # number of demand (read+write) hits
+system.cpu0.icache.overall_hits::cpu0.inst 53689788 # number of overall hits
+system.cpu0.icache.overall_hits::total 53689788 # number of overall hits
+system.cpu0.icache.ReadReq_misses::cpu0.inst 921200 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::total 921200 # number of ReadReq misses
+system.cpu0.icache.demand_misses::cpu0.inst 921200 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::total 921200 # number of demand (read+write) misses
+system.cpu0.icache.overall_misses::cpu0.inst 921200 # number of overall misses
+system.cpu0.icache.overall_misses::total 921200 # number of overall misses
+system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 12937764004 # number of ReadReq miss cycles
+system.cpu0.icache.ReadReq_miss_latency::total 12937764004 # number of ReadReq miss cycles
+system.cpu0.icache.demand_miss_latency::cpu0.inst 12937764004 # number of demand (read+write) miss cycles
+system.cpu0.icache.demand_miss_latency::total 12937764004 # number of demand (read+write) miss cycles
+system.cpu0.icache.overall_miss_latency::cpu0.inst 12937764004 # number of overall miss cycles
+system.cpu0.icache.overall_miss_latency::total 12937764004 # number of overall miss cycles
+system.cpu0.icache.ReadReq_accesses::cpu0.inst 54610988 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::total 54610988 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.demand_accesses::cpu0.inst 54610988 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::total 54610988 # number of demand (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu0.inst 54610988 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::total 54610988 # number of overall (read+write) accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.016868 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::total 0.016868 # miss rate for ReadReq accesses
+system.cpu0.icache.demand_miss_rate::cpu0.inst 0.016868 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::total 0.016868 # miss rate for demand accesses
+system.cpu0.icache.overall_miss_rate::cpu0.inst 0.016868 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::total 0.016868 # miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 14044.468089 # average ReadReq miss latency
+system.cpu0.icache.ReadReq_avg_miss_latency::total 14044.468089 # average ReadReq miss latency
+system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 14044.468089 # average overall miss latency
+system.cpu0.icache.demand_avg_miss_latency::total 14044.468089 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 14044.468089 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::total 14044.468089 # average overall miss latency
system.cpu0.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu0.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1114,112 +1112,112 @@ system.cpu0.icache.avg_blocked_cycles::no_mshrs nan
system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.icache.fast_writes 0 # number of fast writes performed
system.cpu0.icache.cache_copies 0 # number of cache copies performed
-system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 691913 # number of ReadReq MSHR misses
-system.cpu0.icache.ReadReq_mshr_misses::total 691913 # number of ReadReq MSHR misses
-system.cpu0.icache.demand_mshr_misses::cpu0.inst 691913 # number of demand (read+write) MSHR misses
-system.cpu0.icache.demand_mshr_misses::total 691913 # number of demand (read+write) MSHR misses
-system.cpu0.icache.overall_mshr_misses::cpu0.inst 691913 # number of overall MSHR misses
-system.cpu0.icache.overall_mshr_misses::total 691913 # number of overall MSHR misses
-system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 8562191003 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_latency::total 8562191003 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 8562191003 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::total 8562191003 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 8562191003 # number of overall MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::total 8562191003 # number of overall MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.014457 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.014457 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.014457 # mshr miss rate for demand accesses
-system.cpu0.icache.demand_mshr_miss_rate::total 0.014457 # mshr miss rate for demand accesses
-system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.014457 # mshr miss rate for overall accesses
-system.cpu0.icache.overall_mshr_miss_rate::total 0.014457 # mshr miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 12374.664160 # average ReadReq mshr miss latency
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 12374.664160 # average ReadReq mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 12374.664160 # average overall mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::total 12374.664160 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 12374.664160 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::total 12374.664160 # average overall mshr miss latency
+system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 921200 # number of ReadReq MSHR misses
+system.cpu0.icache.ReadReq_mshr_misses::total 921200 # number of ReadReq MSHR misses
+system.cpu0.icache.demand_mshr_misses::cpu0.inst 921200 # number of demand (read+write) MSHR misses
+system.cpu0.icache.demand_mshr_misses::total 921200 # number of demand (read+write) MSHR misses
+system.cpu0.icache.overall_mshr_misses::cpu0.inst 921200 # number of overall MSHR misses
+system.cpu0.icache.overall_mshr_misses::total 921200 # number of overall MSHR misses
+system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 11089045996 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_latency::total 11089045996 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 11089045996 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::total 11089045996 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 11089045996 # number of overall MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::total 11089045996 # number of overall MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.016868 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.016868 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.016868 # mshr miss rate for demand accesses
+system.cpu0.icache.demand_mshr_miss_rate::total 0.016868 # mshr miss rate for demand accesses
+system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.016868 # mshr miss rate for overall accesses
+system.cpu0.icache.overall_mshr_miss_rate::total 0.016868 # mshr miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 12037.609635 # average ReadReq mshr miss latency
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 12037.609635 # average ReadReq mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 12037.609635 # average overall mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::total 12037.609635 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 12037.609635 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::total 12037.609635 # average overall mshr miss latency
system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu0.dcache.replacements 1181525 # number of replacements
-system.cpu0.dcache.tagsinuse 505.231432 # Cycle average of tags in use
-system.cpu0.dcache.total_refs 11411955 # Total number of references to valid blocks.
-system.cpu0.dcache.sampled_refs 1182037 # Sample count of references to valid blocks.
-system.cpu0.dcache.avg_refs 9.654482 # Average number of references to valid blocks.
-system.cpu0.dcache.warmup_cycle 105721000 # Cycle when the warmup percentage was hit.
-system.cpu0.dcache.occ_blocks::cpu0.data 505.231432 # Average occupied blocks per requestor
-system.cpu0.dcache.occ_percent::cpu0.data 0.986780 # Average percentage of cache occupancy
-system.cpu0.dcache.occ_percent::total 0.986780 # Average percentage of cache occupancy
-system.cpu0.dcache.ReadReq_hits::cpu0.data 6427043 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::total 6427043 # number of ReadReq hits
-system.cpu0.dcache.WriteReq_hits::cpu0.data 4684362 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::total 4684362 # number of WriteReq hits
-system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 139576 # number of LoadLockedReq hits
-system.cpu0.dcache.LoadLockedReq_hits::total 139576 # number of LoadLockedReq hits
-system.cpu0.dcache.StoreCondReq_hits::cpu0.data 146814 # number of StoreCondReq hits
-system.cpu0.dcache.StoreCondReq_hits::total 146814 # number of StoreCondReq hits
-system.cpu0.dcache.demand_hits::cpu0.data 11111405 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::total 11111405 # number of demand (read+write) hits
-system.cpu0.dcache.overall_hits::cpu0.data 11111405 # number of overall hits
-system.cpu0.dcache.overall_hits::total 11111405 # number of overall hits
-system.cpu0.dcache.ReadReq_misses::cpu0.data 936498 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::total 936498 # number of ReadReq misses
-system.cpu0.dcache.WriteReq_misses::cpu0.data 255602 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::total 255602 # number of WriteReq misses
-system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 13508 # number of LoadLockedReq misses
-system.cpu0.dcache.LoadLockedReq_misses::total 13508 # number of LoadLockedReq misses
-system.cpu0.dcache.StoreCondReq_misses::cpu0.data 5738 # number of StoreCondReq misses
-system.cpu0.dcache.StoreCondReq_misses::total 5738 # number of StoreCondReq misses
-system.cpu0.dcache.demand_misses::cpu0.data 1192100 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::total 1192100 # number of demand (read+write) misses
-system.cpu0.dcache.overall_misses::cpu0.data 1192100 # number of overall misses
-system.cpu0.dcache.overall_misses::total 1192100 # number of overall misses
-system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 26205591500 # number of ReadReq miss cycles
-system.cpu0.dcache.ReadReq_miss_latency::total 26205591500 # number of ReadReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 9945079500 # number of WriteReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::total 9945079500 # number of WriteReq miss cycles
-system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 146904500 # number of LoadLockedReq miss cycles
-system.cpu0.dcache.LoadLockedReq_miss_latency::total 146904500 # number of LoadLockedReq miss cycles
-system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 44028500 # number of StoreCondReq miss cycles
-system.cpu0.dcache.StoreCondReq_miss_latency::total 44028500 # number of StoreCondReq miss cycles
-system.cpu0.dcache.demand_miss_latency::cpu0.data 36150671000 # number of demand (read+write) miss cycles
-system.cpu0.dcache.demand_miss_latency::total 36150671000 # number of demand (read+write) miss cycles
-system.cpu0.dcache.overall_miss_latency::cpu0.data 36150671000 # number of overall miss cycles
-system.cpu0.dcache.overall_miss_latency::total 36150671000 # number of overall miss cycles
-system.cpu0.dcache.ReadReq_accesses::cpu0.data 7363541 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::total 7363541 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu0.data 4939964 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::total 4939964 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 153084 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::total 153084 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 152552 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::total 152552 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.demand_accesses::cpu0.data 12303505 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::total 12303505 # number of demand (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu0.data 12303505 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::total 12303505 # number of overall (read+write) accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.127180 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::total 0.127180 # miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.051742 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::total 0.051742 # miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.088239 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.088239 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.037613 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::total 0.037613 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_miss_rate::cpu0.data 0.096891 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::total 0.096891 # miss rate for demand accesses
-system.cpu0.dcache.overall_miss_rate::cpu0.data 0.096891 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::total 0.096891 # miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 27982.538671 # average ReadReq miss latency
-system.cpu0.dcache.ReadReq_avg_miss_latency::total 27982.538671 # average ReadReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 38908.457289 # average WriteReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::total 38908.457289 # average WriteReq miss latency
-system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 10875.370151 # average LoadLockedReq miss latency
-system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 10875.370151 # average LoadLockedReq miss latency
-system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 7673.143953 # average StoreCondReq miss latency
-system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 7673.143953 # average StoreCondReq miss latency
-system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 30325.200067 # average overall miss latency
-system.cpu0.dcache.demand_avg_miss_latency::total 30325.200067 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 30325.200067 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::total 30325.200067 # average overall miss latency
+system.cpu0.dcache.tags.replacements 1349865 # number of replacements
+system.cpu0.dcache.tags.tagsinuse 506.612721 # Cycle average of tags in use
+system.cpu0.dcache.tags.total_refs 13528796 # Total number of references to valid blocks.
+system.cpu0.dcache.tags.sampled_refs 1350377 # Sample count of references to valid blocks.
+system.cpu0.dcache.tags.avg_refs 10.018533 # Average number of references to valid blocks.
+system.cpu0.dcache.tags.warmup_cycle 105754250 # Cycle when the warmup percentage was hit.
+system.cpu0.dcache.tags.occ_blocks::cpu0.data 506.612721 # Average occupied blocks per requestor
+system.cpu0.dcache.tags.occ_percent::cpu0.data 0.989478 # Average percentage of cache occupancy
+system.cpu0.dcache.tags.occ_percent::total 0.989478 # Average percentage of cache occupancy
+system.cpu0.dcache.ReadReq_hits::cpu0.data 7507195 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::total 7507195 # number of ReadReq hits
+system.cpu0.dcache.WriteReq_hits::cpu0.data 5646858 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::total 5646858 # number of WriteReq hits
+system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 177791 # number of LoadLockedReq hits
+system.cpu0.dcache.LoadLockedReq_hits::total 177791 # number of LoadLockedReq hits
+system.cpu0.dcache.StoreCondReq_hits::cpu0.data 193304 # number of StoreCondReq hits
+system.cpu0.dcache.StoreCondReq_hits::total 193304 # number of StoreCondReq hits
+system.cpu0.dcache.demand_hits::cpu0.data 13154053 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::total 13154053 # number of demand (read+write) hits
+system.cpu0.dcache.overall_hits::cpu0.data 13154053 # number of overall hits
+system.cpu0.dcache.overall_hits::total 13154053 # number of overall hits
+system.cpu0.dcache.ReadReq_misses::cpu0.data 1040730 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::total 1040730 # number of ReadReq misses
+system.cpu0.dcache.WriteReq_misses::cpu0.data 297940 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::total 297940 # number of WriteReq misses
+system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 16884 # number of LoadLockedReq misses
+system.cpu0.dcache.LoadLockedReq_misses::total 16884 # number of LoadLockedReq misses
+system.cpu0.dcache.StoreCondReq_misses::cpu0.data 399 # number of StoreCondReq misses
+system.cpu0.dcache.StoreCondReq_misses::total 399 # number of StoreCondReq misses
+system.cpu0.dcache.demand_misses::cpu0.data 1338670 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::total 1338670 # number of demand (read+write) misses
+system.cpu0.dcache.overall_misses::cpu0.data 1338670 # number of overall misses
+system.cpu0.dcache.overall_misses::total 1338670 # number of overall misses
+system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 27787431256 # number of ReadReq miss cycles
+system.cpu0.dcache.ReadReq_miss_latency::total 27787431256 # number of ReadReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 10644315314 # number of WriteReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::total 10644315314 # number of WriteReq miss cycles
+system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 223091000 # number of LoadLockedReq miss cycles
+system.cpu0.dcache.LoadLockedReq_miss_latency::total 223091000 # number of LoadLockedReq miss cycles
+system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 2495533 # number of StoreCondReq miss cycles
+system.cpu0.dcache.StoreCondReq_miss_latency::total 2495533 # number of StoreCondReq miss cycles
+system.cpu0.dcache.demand_miss_latency::cpu0.data 38431746570 # number of demand (read+write) miss cycles
+system.cpu0.dcache.demand_miss_latency::total 38431746570 # number of demand (read+write) miss cycles
+system.cpu0.dcache.overall_miss_latency::cpu0.data 38431746570 # number of overall miss cycles
+system.cpu0.dcache.overall_miss_latency::total 38431746570 # number of overall miss cycles
+system.cpu0.dcache.ReadReq_accesses::cpu0.data 8547925 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::total 8547925 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu0.data 5944798 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::total 5944798 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 194675 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::total 194675 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 193703 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::total 193703 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.demand_accesses::cpu0.data 14492723 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::total 14492723 # number of demand (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu0.data 14492723 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::total 14492723 # number of overall (read+write) accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.121752 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::total 0.121752 # miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.050118 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::total 0.050118 # miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.086729 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.086729 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.002060 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::total 0.002060 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_miss_rate::cpu0.data 0.092368 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::total 0.092368 # miss rate for demand accesses
+system.cpu0.dcache.overall_miss_rate::cpu0.data 0.092368 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::total 0.092368 # miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 26699.942594 # average ReadReq miss latency
+system.cpu0.dcache.ReadReq_avg_miss_latency::total 26699.942594 # average ReadReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 35726.372135 # average WriteReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::total 35726.372135 # average WriteReq miss latency
+system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 13213.160389 # average LoadLockedReq miss latency
+system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 13213.160389 # average LoadLockedReq miss latency
+system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 6254.468672 # average StoreCondReq miss latency
+system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 6254.468672 # average StoreCondReq miss latency
+system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 28708.902545 # average overall miss latency
+system.cpu0.dcache.demand_avg_miss_latency::total 28708.902545 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 28708.902545 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::total 28708.902545 # average overall miss latency
system.cpu0.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu0.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1228,62 +1226,62 @@ system.cpu0.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.dcache.fast_writes 0 # number of fast writes performed
system.cpu0.dcache.cache_copies 0 # number of cache copies performed
-system.cpu0.dcache.writebacks::writebacks 678820 # number of writebacks
-system.cpu0.dcache.writebacks::total 678820 # number of writebacks
-system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 936498 # number of ReadReq MSHR misses
-system.cpu0.dcache.ReadReq_mshr_misses::total 936498 # number of ReadReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 255602 # number of WriteReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::total 255602 # number of WriteReq MSHR misses
-system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 13508 # number of LoadLockedReq MSHR misses
-system.cpu0.dcache.LoadLockedReq_mshr_misses::total 13508 # number of LoadLockedReq MSHR misses
-system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 5737 # number of StoreCondReq MSHR misses
-system.cpu0.dcache.StoreCondReq_mshr_misses::total 5737 # number of StoreCondReq MSHR misses
-system.cpu0.dcache.demand_mshr_misses::cpu0.data 1192100 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.demand_mshr_misses::total 1192100 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.overall_mshr_misses::cpu0.data 1192100 # number of overall MSHR misses
-system.cpu0.dcache.overall_mshr_misses::total 1192100 # number of overall MSHR misses
-system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 24332593005 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_miss_latency::total 24332593005 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 9433875500 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::total 9433875500 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 119888500 # number of LoadLockedReq MSHR miss cycles
-system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 119888500 # number of LoadLockedReq MSHR miss cycles
-system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 32554500 # number of StoreCondReq MSHR miss cycles
-system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 32554500 # number of StoreCondReq MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 33766468505 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::total 33766468505 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 33766468505 # number of overall MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::total 33766468505 # number of overall MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 1465600500 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 1465600500 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 2289389000 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 2289389000 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 3754989500 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::total 3754989500 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.127180 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.127180 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.051742 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.051742 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.088239 # mshr miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.088239 # mshr miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.037607 # mshr miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.037607 # mshr miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.096891 # mshr miss rate for demand accesses
-system.cpu0.dcache.demand_mshr_miss_rate::total 0.096891 # mshr miss rate for demand accesses
-system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.096891 # mshr miss rate for overall accesses
-system.cpu0.dcache.overall_mshr_miss_rate::total 0.096891 # mshr miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 25982.536006 # average ReadReq mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 25982.536006 # average ReadReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 36908.457289 # average WriteReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 36908.457289 # average WriteReq mshr miss latency
-system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 8875.370151 # average LoadLockedReq mshr miss latency
-system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 8875.370151 # average LoadLockedReq mshr miss latency
-system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 5674.481436 # average StoreCondReq mshr miss latency
-system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 5674.481436 # average StoreCondReq mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 28325.197974 # average overall mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::total 28325.197974 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 28325.197974 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::total 28325.197974 # average overall mshr miss latency
+system.cpu0.dcache.writebacks::writebacks 798646 # number of writebacks
+system.cpu0.dcache.writebacks::total 798646 # number of writebacks
+system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 1040730 # number of ReadReq MSHR misses
+system.cpu0.dcache.ReadReq_mshr_misses::total 1040730 # number of ReadReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 297940 # number of WriteReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::total 297940 # number of WriteReq MSHR misses
+system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 16884 # number of LoadLockedReq MSHR misses
+system.cpu0.dcache.LoadLockedReq_mshr_misses::total 16884 # number of LoadLockedReq MSHR misses
+system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 399 # number of StoreCondReq MSHR misses
+system.cpu0.dcache.StoreCondReq_mshr_misses::total 399 # number of StoreCondReq MSHR misses
+system.cpu0.dcache.demand_mshr_misses::cpu0.data 1338670 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.demand_mshr_misses::total 1338670 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.overall_mshr_misses::cpu0.data 1338670 # number of overall MSHR misses
+system.cpu0.dcache.overall_mshr_misses::total 1338670 # number of overall MSHR misses
+system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 25571734744 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_miss_latency::total 25571734744 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 9990567686 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::total 9990567686 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 189290000 # number of LoadLockedReq MSHR miss cycles
+system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 189290000 # number of LoadLockedReq MSHR miss cycles
+system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 1697467 # number of StoreCondReq MSHR miss cycles
+system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 1697467 # number of StoreCondReq MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 35562302430 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::total 35562302430 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 35562302430 # number of overall MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::total 35562302430 # number of overall MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 1465580500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 1465580500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 2094321000 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 2094321000 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 3559901500 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::total 3559901500 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.121752 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.121752 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.050118 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.050118 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.086729 # mshr miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.086729 # mshr miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.002060 # mshr miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.002060 # mshr miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.092368 # mshr miss rate for demand accesses
+system.cpu0.dcache.demand_mshr_miss_rate::total 0.092368 # mshr miss rate for demand accesses
+system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.092368 # mshr miss rate for overall accesses
+system.cpu0.dcache.overall_mshr_miss_rate::total 0.092368 # mshr miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 24570.959561 # average ReadReq mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 24570.959561 # average ReadReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 33532.146358 # average WriteReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 33532.146358 # average WriteReq mshr miss latency
+system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 11211.205875 # average LoadLockedReq mshr miss latency
+system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11211.205875 # average LoadLockedReq mshr miss latency
+system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 4254.303258 # average StoreCondReq mshr miss latency
+system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 4254.303258 # average StoreCondReq mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 26565.398814 # average overall mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::total 26565.398814 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 26565.398814 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::total 26565.398814 # average overall mshr miss latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data inf # average WriteReq mshr uncacheable latency
@@ -1295,22 +1293,22 @@ system.cpu1.dtb.fetch_hits 0 # IT
system.cpu1.dtb.fetch_misses 0 # ITB misses
system.cpu1.dtb.fetch_acv 0 # ITB acv
system.cpu1.dtb.fetch_accesses 0 # ITB accesses
-system.cpu1.dtb.read_hits 2417907 # DTB read hits
+system.cpu1.dtb.read_hits 957039 # DTB read hits
system.cpu1.dtb.read_misses 2620 # DTB read misses
system.cpu1.dtb.read_acv 0 # DTB read access violations
system.cpu1.dtb.read_accesses 205337 # DTB read accesses
-system.cpu1.dtb.write_hits 1735068 # DTB write hits
+system.cpu1.dtb.write_hits 556340 # DTB write hits
system.cpu1.dtb.write_misses 235 # DTB write misses
system.cpu1.dtb.write_acv 24 # DTB write access violations
system.cpu1.dtb.write_accesses 89739 # DTB write accesses
-system.cpu1.dtb.data_hits 4152975 # DTB hits
+system.cpu1.dtb.data_hits 1513379 # DTB hits
system.cpu1.dtb.data_misses 2855 # DTB misses
system.cpu1.dtb.data_acv 24 # DTB access violations
system.cpu1.dtb.data_accesses 295076 # DTB accesses
-system.cpu1.itb.fetch_hits 1826925 # ITB hits
+system.cpu1.itb.fetch_hits 1320031 # ITB hits
system.cpu1.itb.fetch_misses 1064 # ITB misses
system.cpu1.itb.fetch_acv 0 # ITB acv
-system.cpu1.itb.fetch_accesses 1827989 # ITB accesses
+system.cpu1.itb.fetch_accesses 1321095 # ITB accesses
system.cpu1.itb.read_hits 0 # DTB read hits
system.cpu1.itb.read_misses 0 # DTB read misses
system.cpu1.itb.read_acv 0 # DTB read access violations
@@ -1323,51 +1321,51 @@ system.cpu1.itb.data_hits 0 # DT
system.cpu1.itb.data_misses 0 # DTB misses
system.cpu1.itb.data_acv 0 # DTB access violations
system.cpu1.itb.data_accesses 0 # DTB accesses
-system.cpu1.numCycles 3917974909 # number of cpu cycles simulated
+system.cpu1.numCycles 3921887017 # number of cpu cycles simulated
system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu1.committedInsts 13128564 # Number of instructions committed
-system.cpu1.committedOps 13128564 # Number of ops (including micro ops) committed
-system.cpu1.num_int_alu_accesses 12090481 # Number of integer alu accesses
-system.cpu1.num_fp_alu_accesses 177902 # Number of float alu accesses
-system.cpu1.num_func_calls 416956 # number of times a function call or return occured
-system.cpu1.num_conditional_control_insts 1297332 # number of instructions that are conditional controls
-system.cpu1.num_int_insts 12090481 # number of integer instructions
-system.cpu1.num_fp_insts 177902 # number of float instructions
-system.cpu1.num_int_register_reads 16603924 # number of times the integer registers were read
-system.cpu1.num_int_register_writes 8888139 # number of times the integer registers were written
-system.cpu1.num_fp_register_reads 92328 # number of times the floating registers were read
-system.cpu1.num_fp_register_writes 94344 # number of times the floating registers were written
-system.cpu1.num_mem_refs 4176284 # number of memory refs
-system.cpu1.num_load_insts 2431879 # Number of load instructions
-system.cpu1.num_store_insts 1744405 # Number of store instructions
-system.cpu1.num_idle_cycles 3867819461.141509 # Number of idle cycles
-system.cpu1.num_busy_cycles 50155447.858491 # Number of busy cycles
-system.cpu1.not_idle_fraction 0.012801 # Percentage of non-idle cycles
-system.cpu1.idle_fraction 0.987199 # Percentage of idle cycles
+system.cpu1.committedInsts 4749746 # Number of instructions committed
+system.cpu1.committedOps 4749746 # Number of ops (including micro ops) committed
+system.cpu1.num_int_alu_accesses 4446088 # Number of integer alu accesses
+system.cpu1.num_fp_alu_accesses 30301 # Number of float alu accesses
+system.cpu1.num_func_calls 145582 # number of times a function call or return occured
+system.cpu1.num_conditional_control_insts 455512 # number of instructions that are conditional controls
+system.cpu1.num_int_insts 4446088 # number of integer instructions
+system.cpu1.num_fp_insts 30301 # number of float instructions
+system.cpu1.num_int_register_reads 6169769 # number of times the integer registers were read
+system.cpu1.num_int_register_writes 3384887 # number of times the integer registers were written
+system.cpu1.num_fp_register_reads 19629 # number of times the floating registers were read
+system.cpu1.num_fp_register_writes 19442 # number of times the floating registers were written
+system.cpu1.num_mem_refs 1521715 # number of memory refs
+system.cpu1.num_load_insts 962201 # Number of load instructions
+system.cpu1.num_store_insts 559514 # Number of store instructions
+system.cpu1.num_idle_cycles 3904242469.193159 # Number of idle cycles
+system.cpu1.num_busy_cycles 17644547.806841 # Number of busy cycles
+system.cpu1.not_idle_fraction 0.004499 # Percentage of non-idle cycles
+system.cpu1.idle_fraction 0.995501 # Percentage of idle cycles
system.cpu1.kern.inst.arm 0 # number of arm instructions executed
-system.cpu1.kern.inst.quiesce 2741 # number of quiesce instructions executed
-system.cpu1.kern.inst.hwrei 79425 # number of hwrei instructions executed
-system.cpu1.kern.ipl_count::0 27091 38.34% 38.34% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::22 1969 2.79% 41.13% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::30 528 0.75% 41.87% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::31 41074 58.13% 100.00% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::total 70662 # number of times we switched to this ipl
-system.cpu1.kern.ipl_good::0 26202 48.19% 48.19% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::22 1969 3.62% 51.81% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::30 528 0.97% 52.78% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::31 25675 47.22% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::total 54374 # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_ticks::0 1908747944000 97.44% 97.44% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::22 700841000 0.04% 97.47% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::30 369371500 0.02% 97.49% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::31 49169268000 2.51% 100.00% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::total 1958987424500 # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_used::0 0.967185 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.inst.quiesce 2329 # number of quiesce instructions executed
+system.cpu1.kern.inst.hwrei 33659 # number of hwrei instructions executed
+system.cpu1.kern.ipl_count::0 8392 30.97% 30.97% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::22 1970 7.27% 38.24% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::30 88 0.32% 38.57% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::31 16645 61.43% 100.00% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::total 27095 # number of times we switched to this ipl
+system.cpu1.kern.ipl_good::0 8384 44.74% 44.74% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::22 1970 10.51% 55.26% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::30 88 0.47% 55.73% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::31 8296 44.27% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::total 18738 # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_ticks::0 1917649813500 97.79% 97.79% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::22 700167000 0.04% 97.83% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::30 60318500 0.00% 97.83% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::31 42533179500 2.17% 100.00% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::total 1960943478500 # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_used::0 0.999047 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.ipl_used::31 0.625091 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.ipl_used::total 0.769494 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.ipl_used::31 0.498408 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.ipl_used::total 0.691567 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.syscall::3 10 10.87% 10.87% # number of syscalls executed
system.cpu1.kern.syscall::6 9 9.78% 20.65% # number of syscalls executed
system.cpu1.kern.syscall::15 1 1.09% 21.74% # number of syscalls executed
@@ -1383,81 +1381,81 @@ system.cpu1.kern.syscall::74 9 9.78% 96.74% # nu
system.cpu1.kern.syscall::132 3 3.26% 100.00% # number of syscalls executed
system.cpu1.kern.syscall::total 92 # number of syscalls executed
system.cpu1.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
-system.cpu1.kern.callpal::wripir 445 0.61% 0.61% # number of callpals executed
-system.cpu1.kern.callpal::wrmces 1 0.00% 0.61% # number of callpals executed
-system.cpu1.kern.callpal::wrfen 1 0.00% 0.61% # number of callpals executed
-system.cpu1.kern.callpal::swpctx 2045 2.80% 3.42% # number of callpals executed
-system.cpu1.kern.callpal::tbi 3 0.00% 3.42% # number of callpals executed
-system.cpu1.kern.callpal::wrent 7 0.01% 3.43% # number of callpals executed
-system.cpu1.kern.callpal::swpipl 64414 88.26% 91.69% # number of callpals executed
-system.cpu1.kern.callpal::rdps 2145 2.94% 94.63% # number of callpals executed
-system.cpu1.kern.callpal::wrkgp 1 0.00% 94.63% # number of callpals executed
-system.cpu1.kern.callpal::wrusp 3 0.00% 94.63% # number of callpals executed
-system.cpu1.kern.callpal::whami 3 0.00% 94.64% # number of callpals executed
-system.cpu1.kern.callpal::rti 3751 5.14% 99.78% # number of callpals executed
-system.cpu1.kern.callpal::callsys 121 0.17% 99.94% # number of callpals executed
-system.cpu1.kern.callpal::imb 42 0.06% 100.00% # number of callpals executed
+system.cpu1.kern.callpal::wripir 6 0.02% 0.03% # number of callpals executed
+system.cpu1.kern.callpal::wrmces 1 0.00% 0.03% # number of callpals executed
+system.cpu1.kern.callpal::wrfen 1 0.00% 0.03% # number of callpals executed
+system.cpu1.kern.callpal::swpctx 283 1.02% 1.06% # number of callpals executed
+system.cpu1.kern.callpal::tbi 3 0.01% 1.07% # number of callpals executed
+system.cpu1.kern.callpal::wrent 7 0.03% 1.09% # number of callpals executed
+system.cpu1.kern.callpal::swpipl 22604 81.73% 82.82% # number of callpals executed
+system.cpu1.kern.callpal::rdps 2147 7.76% 90.59% # number of callpals executed
+system.cpu1.kern.callpal::wrkgp 1 0.00% 90.59% # number of callpals executed
+system.cpu1.kern.callpal::wrusp 3 0.01% 90.60% # number of callpals executed
+system.cpu1.kern.callpal::whami 3 0.01% 90.61% # number of callpals executed
+system.cpu1.kern.callpal::rti 2432 8.79% 99.41% # number of callpals executed
+system.cpu1.kern.callpal::callsys 121 0.44% 99.84% # number of callpals executed
+system.cpu1.kern.callpal::imb 42 0.15% 100.00% # number of callpals executed
system.cpu1.kern.callpal::rdunique 1 0.00% 100.00% # number of callpals executed
-system.cpu1.kern.callpal::total 72984 # number of callpals executed
-system.cpu1.kern.mode_switch::kernel 1994 # number of protection mode switches
-system.cpu1.kern.mode_switch::user 369 # number of protection mode switches
-system.cpu1.kern.mode_switch::idle 2923 # number of protection mode switches
-system.cpu1.kern.mode_good::kernel 821
-system.cpu1.kern.mode_good::user 369
-system.cpu1.kern.mode_good::idle 452
-system.cpu1.kern.mode_switch_good::kernel 0.411735 # fraction of useful protection mode switches
+system.cpu1.kern.callpal::total 27656 # number of callpals executed
+system.cpu1.kern.mode_switch::kernel 652 # number of protection mode switches
+system.cpu1.kern.mode_switch::user 367 # number of protection mode switches
+system.cpu1.kern.mode_switch::idle 2065 # number of protection mode switches
+system.cpu1.kern.mode_good::kernel 379
+system.cpu1.kern.mode_good::user 367
+system.cpu1.kern.mode_good::idle 12
+system.cpu1.kern.mode_switch_good::kernel 0.581288 # fraction of useful protection mode switches
system.cpu1.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
-system.cpu1.kern.mode_switch_good::idle 0.154636 # fraction of useful protection mode switches
-system.cpu1.kern.mode_switch_good::total 0.310632 # fraction of useful protection mode switches
-system.cpu1.kern.mode_ticks::kernel 18283551000 0.93% 0.93% # number of ticks spent at the given mode
-system.cpu1.kern.mode_ticks::user 1485621000 0.08% 1.01% # number of ticks spent at the given mode
-system.cpu1.kern.mode_ticks::idle 1938326244500 98.99% 100.00% # number of ticks spent at the given mode
-system.cpu1.kern.swap_context 2046 # number of times the context was actually changed
-system.cpu1.icache.replacements 323214 # number of replacements
-system.cpu1.icache.tagsinuse 446.824291 # Cycle average of tags in use
-system.cpu1.icache.total_refs 12807678 # Total number of references to valid blocks.
-system.cpu1.icache.sampled_refs 323725 # Sample count of references to valid blocks.
-system.cpu1.icache.avg_refs 39.563450 # Average number of references to valid blocks.
-system.cpu1.icache.warmup_cycle 1958057375000 # Cycle when the warmup percentage was hit.
-system.cpu1.icache.occ_blocks::cpu1.inst 446.824291 # Average occupied blocks per requestor
-system.cpu1.icache.occ_percent::cpu1.inst 0.872704 # Average percentage of cache occupancy
-system.cpu1.icache.occ_percent::total 0.872704 # Average percentage of cache occupancy
-system.cpu1.icache.ReadReq_hits::cpu1.inst 12807678 # number of ReadReq hits
-system.cpu1.icache.ReadReq_hits::total 12807678 # number of ReadReq hits
-system.cpu1.icache.demand_hits::cpu1.inst 12807678 # number of demand (read+write) hits
-system.cpu1.icache.demand_hits::total 12807678 # number of demand (read+write) hits
-system.cpu1.icache.overall_hits::cpu1.inst 12807678 # number of overall hits
-system.cpu1.icache.overall_hits::total 12807678 # number of overall hits
-system.cpu1.icache.ReadReq_misses::cpu1.inst 323765 # number of ReadReq misses
-system.cpu1.icache.ReadReq_misses::total 323765 # number of ReadReq misses
-system.cpu1.icache.demand_misses::cpu1.inst 323765 # number of demand (read+write) misses
-system.cpu1.icache.demand_misses::total 323765 # number of demand (read+write) misses
-system.cpu1.icache.overall_misses::cpu1.inst 323765 # number of overall misses
-system.cpu1.icache.overall_misses::total 323765 # number of overall misses
-system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 4261948000 # number of ReadReq miss cycles
-system.cpu1.icache.ReadReq_miss_latency::total 4261948000 # number of ReadReq miss cycles
-system.cpu1.icache.demand_miss_latency::cpu1.inst 4261948000 # number of demand (read+write) miss cycles
-system.cpu1.icache.demand_miss_latency::total 4261948000 # number of demand (read+write) miss cycles
-system.cpu1.icache.overall_miss_latency::cpu1.inst 4261948000 # number of overall miss cycles
-system.cpu1.icache.overall_miss_latency::total 4261948000 # number of overall miss cycles
-system.cpu1.icache.ReadReq_accesses::cpu1.inst 13131443 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.ReadReq_accesses::total 13131443 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.demand_accesses::cpu1.inst 13131443 # number of demand (read+write) accesses
-system.cpu1.icache.demand_accesses::total 13131443 # number of demand (read+write) accesses
-system.cpu1.icache.overall_accesses::cpu1.inst 13131443 # number of overall (read+write) accesses
-system.cpu1.icache.overall_accesses::total 13131443 # number of overall (read+write) accesses
-system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.024656 # miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_miss_rate::total 0.024656 # miss rate for ReadReq accesses
-system.cpu1.icache.demand_miss_rate::cpu1.inst 0.024656 # miss rate for demand accesses
-system.cpu1.icache.demand_miss_rate::total 0.024656 # miss rate for demand accesses
-system.cpu1.icache.overall_miss_rate::cpu1.inst 0.024656 # miss rate for overall accesses
-system.cpu1.icache.overall_miss_rate::total 0.024656 # miss rate for overall accesses
-system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13163.708245 # average ReadReq miss latency
-system.cpu1.icache.ReadReq_avg_miss_latency::total 13163.708245 # average ReadReq miss latency
-system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13163.708245 # average overall miss latency
-system.cpu1.icache.demand_avg_miss_latency::total 13163.708245 # average overall miss latency
-system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13163.708245 # average overall miss latency
-system.cpu1.icache.overall_avg_miss_latency::total 13163.708245 # average overall miss latency
+system.cpu1.kern.mode_switch_good::idle 0.005811 # fraction of useful protection mode switches
+system.cpu1.kern.mode_switch_good::total 0.245785 # fraction of useful protection mode switches
+system.cpu1.kern.mode_ticks::kernel 2892019000 0.15% 0.15% # number of ticks spent at the given mode
+system.cpu1.kern.mode_ticks::user 1487213000 0.08% 0.22% # number of ticks spent at the given mode
+system.cpu1.kern.mode_ticks::idle 1955685685000 99.78% 100.00% # number of ticks spent at the given mode
+system.cpu1.kern.swap_context 284 # number of times the context was actually changed
+system.cpu1.icache.tags.replacements 79630 # number of replacements
+system.cpu1.icache.tags.tagsinuse 421.213832 # Cycle average of tags in use
+system.cpu1.icache.tags.total_refs 4672446 # Total number of references to valid blocks.
+system.cpu1.icache.tags.sampled_refs 80140 # Sample count of references to valid blocks.
+system.cpu1.icache.tags.avg_refs 58.303544 # Average number of references to valid blocks.
+system.cpu1.icache.tags.warmup_cycle 1959882431000 # Cycle when the warmup percentage was hit.
+system.cpu1.icache.tags.occ_blocks::cpu1.inst 421.213832 # Average occupied blocks per requestor
+system.cpu1.icache.tags.occ_percent::cpu1.inst 0.822683 # Average percentage of cache occupancy
+system.cpu1.icache.tags.occ_percent::total 0.822683 # Average percentage of cache occupancy
+system.cpu1.icache.ReadReq_hits::cpu1.inst 4672446 # number of ReadReq hits
+system.cpu1.icache.ReadReq_hits::total 4672446 # number of ReadReq hits
+system.cpu1.icache.demand_hits::cpu1.inst 4672446 # number of demand (read+write) hits
+system.cpu1.icache.demand_hits::total 4672446 # number of demand (read+write) hits
+system.cpu1.icache.overall_hits::cpu1.inst 4672446 # number of overall hits
+system.cpu1.icache.overall_hits::total 4672446 # number of overall hits
+system.cpu1.icache.ReadReq_misses::cpu1.inst 80179 # number of ReadReq misses
+system.cpu1.icache.ReadReq_misses::total 80179 # number of ReadReq misses
+system.cpu1.icache.demand_misses::cpu1.inst 80179 # number of demand (read+write) misses
+system.cpu1.icache.demand_misses::total 80179 # number of demand (read+write) misses
+system.cpu1.icache.overall_misses::cpu1.inst 80179 # number of overall misses
+system.cpu1.icache.overall_misses::total 80179 # number of overall misses
+system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 1082064992 # number of ReadReq miss cycles
+system.cpu1.icache.ReadReq_miss_latency::total 1082064992 # number of ReadReq miss cycles
+system.cpu1.icache.demand_miss_latency::cpu1.inst 1082064992 # number of demand (read+write) miss cycles
+system.cpu1.icache.demand_miss_latency::total 1082064992 # number of demand (read+write) miss cycles
+system.cpu1.icache.overall_miss_latency::cpu1.inst 1082064992 # number of overall miss cycles
+system.cpu1.icache.overall_miss_latency::total 1082064992 # number of overall miss cycles
+system.cpu1.icache.ReadReq_accesses::cpu1.inst 4752625 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.ReadReq_accesses::total 4752625 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.demand_accesses::cpu1.inst 4752625 # number of demand (read+write) accesses
+system.cpu1.icache.demand_accesses::total 4752625 # number of demand (read+write) accesses
+system.cpu1.icache.overall_accesses::cpu1.inst 4752625 # number of overall (read+write) accesses
+system.cpu1.icache.overall_accesses::total 4752625 # number of overall (read+write) accesses
+system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.016870 # miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_miss_rate::total 0.016870 # miss rate for ReadReq accesses
+system.cpu1.icache.demand_miss_rate::cpu1.inst 0.016870 # miss rate for demand accesses
+system.cpu1.icache.demand_miss_rate::total 0.016870 # miss rate for demand accesses
+system.cpu1.icache.overall_miss_rate::cpu1.inst 0.016870 # miss rate for overall accesses
+system.cpu1.icache.overall_miss_rate::total 0.016870 # miss rate for overall accesses
+system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13495.615959 # average ReadReq miss latency
+system.cpu1.icache.ReadReq_avg_miss_latency::total 13495.615959 # average ReadReq miss latency
+system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13495.615959 # average overall miss latency
+system.cpu1.icache.demand_avg_miss_latency::total 13495.615959 # average overall miss latency
+system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13495.615959 # average overall miss latency
+system.cpu1.icache.overall_avg_miss_latency::total 13495.615959 # average overall miss latency
system.cpu1.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu1.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1466,112 +1464,112 @@ system.cpu1.icache.avg_blocked_cycles::no_mshrs nan
system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.icache.fast_writes 0 # number of fast writes performed
system.cpu1.icache.cache_copies 0 # number of cache copies performed
-system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 323765 # number of ReadReq MSHR misses
-system.cpu1.icache.ReadReq_mshr_misses::total 323765 # number of ReadReq MSHR misses
-system.cpu1.icache.demand_mshr_misses::cpu1.inst 323765 # number of demand (read+write) MSHR misses
-system.cpu1.icache.demand_mshr_misses::total 323765 # number of demand (read+write) MSHR misses
-system.cpu1.icache.overall_mshr_misses::cpu1.inst 323765 # number of overall MSHR misses
-system.cpu1.icache.overall_mshr_misses::total 323765 # number of overall MSHR misses
-system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 3614406523 # number of ReadReq MSHR miss cycles
-system.cpu1.icache.ReadReq_mshr_miss_latency::total 3614406523 # number of ReadReq MSHR miss cycles
-system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 3614406523 # number of demand (read+write) MSHR miss cycles
-system.cpu1.icache.demand_mshr_miss_latency::total 3614406523 # number of demand (read+write) MSHR miss cycles
-system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 3614406523 # number of overall MSHR miss cycles
-system.cpu1.icache.overall_mshr_miss_latency::total 3614406523 # number of overall MSHR miss cycles
-system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.024656 # mshr miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.024656 # mshr miss rate for ReadReq accesses
-system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.024656 # mshr miss rate for demand accesses
-system.cpu1.icache.demand_mshr_miss_rate::total 0.024656 # mshr miss rate for demand accesses
-system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.024656 # mshr miss rate for overall accesses
-system.cpu1.icache.overall_mshr_miss_rate::total 0.024656 # mshr miss rate for overall accesses
-system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11163.672797 # average ReadReq mshr miss latency
-system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11163.672797 # average ReadReq mshr miss latency
-system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11163.672797 # average overall mshr miss latency
-system.cpu1.icache.demand_avg_mshr_miss_latency::total 11163.672797 # average overall mshr miss latency
-system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11163.672797 # average overall mshr miss latency
-system.cpu1.icache.overall_avg_mshr_miss_latency::total 11163.672797 # average overall mshr miss latency
+system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 80179 # number of ReadReq MSHR misses
+system.cpu1.icache.ReadReq_mshr_misses::total 80179 # number of ReadReq MSHR misses
+system.cpu1.icache.demand_mshr_misses::cpu1.inst 80179 # number of demand (read+write) MSHR misses
+system.cpu1.icache.demand_mshr_misses::total 80179 # number of demand (read+write) MSHR misses
+system.cpu1.icache.overall_mshr_misses::cpu1.inst 80179 # number of overall MSHR misses
+system.cpu1.icache.overall_mshr_misses::total 80179 # number of overall MSHR misses
+system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 921458008 # number of ReadReq MSHR miss cycles
+system.cpu1.icache.ReadReq_mshr_miss_latency::total 921458008 # number of ReadReq MSHR miss cycles
+system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 921458008 # number of demand (read+write) MSHR miss cycles
+system.cpu1.icache.demand_mshr_miss_latency::total 921458008 # number of demand (read+write) MSHR miss cycles
+system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 921458008 # number of overall MSHR miss cycles
+system.cpu1.icache.overall_mshr_miss_latency::total 921458008 # number of overall MSHR miss cycles
+system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.016870 # mshr miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.016870 # mshr miss rate for ReadReq accesses
+system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.016870 # mshr miss rate for demand accesses
+system.cpu1.icache.demand_mshr_miss_rate::total 0.016870 # mshr miss rate for demand accesses
+system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.016870 # mshr miss rate for overall accesses
+system.cpu1.icache.overall_mshr_miss_rate::total 0.016870 # mshr miss rate for overall accesses
+system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11492.510608 # average ReadReq mshr miss latency
+system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11492.510608 # average ReadReq mshr miss latency
+system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11492.510608 # average overall mshr miss latency
+system.cpu1.icache.demand_avg_mshr_miss_latency::total 11492.510608 # average overall mshr miss latency
+system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11492.510608 # average overall mshr miss latency
+system.cpu1.icache.overall_avg_mshr_miss_latency::total 11492.510608 # average overall mshr miss latency
system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu1.dcache.replacements 161925 # number of replacements
-system.cpu1.dcache.tagsinuse 486.809606 # Cycle average of tags in use
-system.cpu1.dcache.total_refs 3976206 # Total number of references to valid blocks.
-system.cpu1.dcache.sampled_refs 162254 # Sample count of references to valid blocks.
-system.cpu1.dcache.avg_refs 24.506058 # Average number of references to valid blocks.
-system.cpu1.dcache.warmup_cycle 70872567000 # Cycle when the warmup percentage was hit.
-system.cpu1.dcache.occ_blocks::cpu1.data 486.809606 # Average occupied blocks per requestor
-system.cpu1.dcache.occ_percent::cpu1.data 0.950800 # Average percentage of cache occupancy
-system.cpu1.dcache.occ_percent::total 0.950800 # Average percentage of cache occupancy
-system.cpu1.dcache.ReadReq_hits::cpu1.data 2251927 # number of ReadReq hits
-system.cpu1.dcache.ReadReq_hits::total 2251927 # number of ReadReq hits
-system.cpu1.dcache.WriteReq_hits::cpu1.data 1621193 # number of WriteReq hits
-system.cpu1.dcache.WriteReq_hits::total 1621193 # number of WriteReq hits
-system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 49026 # number of LoadLockedReq hits
-system.cpu1.dcache.LoadLockedReq_hits::total 49026 # number of LoadLockedReq hits
-system.cpu1.dcache.StoreCondReq_hits::cpu1.data 51669 # number of StoreCondReq hits
-system.cpu1.dcache.StoreCondReq_hits::total 51669 # number of StoreCondReq hits
-system.cpu1.dcache.demand_hits::cpu1.data 3873120 # number of demand (read+write) hits
-system.cpu1.dcache.demand_hits::total 3873120 # number of demand (read+write) hits
-system.cpu1.dcache.overall_hits::cpu1.data 3873120 # number of overall hits
-system.cpu1.dcache.overall_hits::total 3873120 # number of overall hits
-system.cpu1.dcache.ReadReq_misses::cpu1.data 118911 # number of ReadReq misses
-system.cpu1.dcache.ReadReq_misses::total 118911 # number of ReadReq misses
-system.cpu1.dcache.WriteReq_misses::cpu1.data 58093 # number of WriteReq misses
-system.cpu1.dcache.WriteReq_misses::total 58093 # number of WriteReq misses
-system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 9306 # number of LoadLockedReq misses
-system.cpu1.dcache.LoadLockedReq_misses::total 9306 # number of LoadLockedReq misses
-system.cpu1.dcache.StoreCondReq_misses::cpu1.data 6171 # number of StoreCondReq misses
-system.cpu1.dcache.StoreCondReq_misses::total 6171 # number of StoreCondReq misses
-system.cpu1.dcache.demand_misses::cpu1.data 177004 # number of demand (read+write) misses
-system.cpu1.dcache.demand_misses::total 177004 # number of demand (read+write) misses
-system.cpu1.dcache.overall_misses::cpu1.data 177004 # number of overall misses
-system.cpu1.dcache.overall_misses::total 177004 # number of overall misses
-system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 1440878500 # number of ReadReq miss cycles
-system.cpu1.dcache.ReadReq_miss_latency::total 1440878500 # number of ReadReq miss cycles
-system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 1041850000 # number of WriteReq miss cycles
-system.cpu1.dcache.WriteReq_miss_latency::total 1041850000 # number of WriteReq miss cycles
-system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 84410500 # number of LoadLockedReq miss cycles
-system.cpu1.dcache.LoadLockedReq_miss_latency::total 84410500 # number of LoadLockedReq miss cycles
-system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 44897500 # number of StoreCondReq miss cycles
-system.cpu1.dcache.StoreCondReq_miss_latency::total 44897500 # number of StoreCondReq miss cycles
-system.cpu1.dcache.demand_miss_latency::cpu1.data 2482728500 # number of demand (read+write) miss cycles
-system.cpu1.dcache.demand_miss_latency::total 2482728500 # number of demand (read+write) miss cycles
-system.cpu1.dcache.overall_miss_latency::cpu1.data 2482728500 # number of overall miss cycles
-system.cpu1.dcache.overall_miss_latency::total 2482728500 # number of overall miss cycles
-system.cpu1.dcache.ReadReq_accesses::cpu1.data 2370838 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.ReadReq_accesses::total 2370838 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::cpu1.data 1679286 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::total 1679286 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 58332 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::total 58332 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 57840 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::total 57840 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.demand_accesses::cpu1.data 4050124 # number of demand (read+write) accesses
-system.cpu1.dcache.demand_accesses::total 4050124 # number of demand (read+write) accesses
-system.cpu1.dcache.overall_accesses::cpu1.data 4050124 # number of overall (read+write) accesses
-system.cpu1.dcache.overall_accesses::total 4050124 # number of overall (read+write) accesses
-system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.050156 # miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_miss_rate::total 0.050156 # miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.034594 # miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::total 0.034594 # miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.159535 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.159535 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.106691 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::total 0.106691 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_miss_rate::cpu1.data 0.043703 # miss rate for demand accesses
-system.cpu1.dcache.demand_miss_rate::total 0.043703 # miss rate for demand accesses
-system.cpu1.dcache.overall_miss_rate::cpu1.data 0.043703 # miss rate for overall accesses
-system.cpu1.dcache.overall_miss_rate::total 0.043703 # miss rate for overall accesses
-system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 12117.285196 # average ReadReq miss latency
-system.cpu1.dcache.ReadReq_avg_miss_latency::total 12117.285196 # average ReadReq miss latency
-system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 17934.174513 # average WriteReq miss latency
-system.cpu1.dcache.WriteReq_avg_miss_latency::total 17934.174513 # average WriteReq miss latency
-system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 9070.545884 # average LoadLockedReq miss latency
-system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 9070.545884 # average LoadLockedReq miss latency
-system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 7275.563118 # average StoreCondReq miss latency
-system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 7275.563118 # average StoreCondReq miss latency
-system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 14026.397709 # average overall miss latency
-system.cpu1.dcache.demand_avg_miss_latency::total 14026.397709 # average overall miss latency
-system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 14026.397709 # average overall miss latency
-system.cpu1.dcache.overall_avg_miss_latency::total 14026.397709 # average overall miss latency
+system.cpu1.dcache.tags.replacements 40890 # number of replacements
+system.cpu1.dcache.tags.tagsinuse 416.865345 # Cycle average of tags in use
+system.cpu1.dcache.tags.total_refs 1457107 # Total number of references to valid blocks.
+system.cpu1.dcache.tags.sampled_refs 41228 # Sample count of references to valid blocks.
+system.cpu1.dcache.tags.avg_refs 35.342655 # Average number of references to valid blocks.
+system.cpu1.dcache.tags.warmup_cycle 1941571028000 # Cycle when the warmup percentage was hit.
+system.cpu1.dcache.tags.occ_blocks::cpu1.data 416.865345 # Average occupied blocks per requestor
+system.cpu1.dcache.tags.occ_percent::cpu1.data 0.814190 # Average percentage of cache occupancy
+system.cpu1.dcache.tags.occ_percent::total 0.814190 # Average percentage of cache occupancy
+system.cpu1.dcache.ReadReq_hits::cpu1.data 917421 # number of ReadReq hits
+system.cpu1.dcache.ReadReq_hits::total 917421 # number of ReadReq hits
+system.cpu1.dcache.WriteReq_hits::cpu1.data 531046 # number of WriteReq hits
+system.cpu1.dcache.WriteReq_hits::total 531046 # number of WriteReq hits
+system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 9250 # number of LoadLockedReq hits
+system.cpu1.dcache.LoadLockedReq_hits::total 9250 # number of LoadLockedReq hits
+system.cpu1.dcache.StoreCondReq_hits::cpu1.data 9554 # number of StoreCondReq hits
+system.cpu1.dcache.StoreCondReq_hits::total 9554 # number of StoreCondReq hits
+system.cpu1.dcache.demand_hits::cpu1.data 1448467 # number of demand (read+write) hits
+system.cpu1.dcache.demand_hits::total 1448467 # number of demand (read+write) hits
+system.cpu1.dcache.overall_hits::cpu1.data 1448467 # number of overall hits
+system.cpu1.dcache.overall_hits::total 1448467 # number of overall hits
+system.cpu1.dcache.ReadReq_misses::cpu1.data 31971 # number of ReadReq misses
+system.cpu1.dcache.ReadReq_misses::total 31971 # number of ReadReq misses
+system.cpu1.dcache.WriteReq_misses::cpu1.data 13337 # number of WriteReq misses
+system.cpu1.dcache.WriteReq_misses::total 13337 # number of WriteReq misses
+system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 850 # number of LoadLockedReq misses
+system.cpu1.dcache.LoadLockedReq_misses::total 850 # number of LoadLockedReq misses
+system.cpu1.dcache.StoreCondReq_misses::cpu1.data 495 # number of StoreCondReq misses
+system.cpu1.dcache.StoreCondReq_misses::total 495 # number of StoreCondReq misses
+system.cpu1.dcache.demand_misses::cpu1.data 45308 # number of demand (read+write) misses
+system.cpu1.dcache.demand_misses::total 45308 # number of demand (read+write) misses
+system.cpu1.dcache.overall_misses::cpu1.data 45308 # number of overall misses
+system.cpu1.dcache.overall_misses::total 45308 # number of overall misses
+system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 398942000 # number of ReadReq miss cycles
+system.cpu1.dcache.ReadReq_miss_latency::total 398942000 # number of ReadReq miss cycles
+system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 455916495 # number of WriteReq miss cycles
+system.cpu1.dcache.WriteReq_miss_latency::total 455916495 # number of WriteReq miss cycles
+system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 9380250 # number of LoadLockedReq miss cycles
+system.cpu1.dcache.LoadLockedReq_miss_latency::total 9380250 # number of LoadLockedReq miss cycles
+system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 3699073 # number of StoreCondReq miss cycles
+system.cpu1.dcache.StoreCondReq_miss_latency::total 3699073 # number of StoreCondReq miss cycles
+system.cpu1.dcache.demand_miss_latency::cpu1.data 854858495 # number of demand (read+write) miss cycles
+system.cpu1.dcache.demand_miss_latency::total 854858495 # number of demand (read+write) miss cycles
+system.cpu1.dcache.overall_miss_latency::cpu1.data 854858495 # number of overall miss cycles
+system.cpu1.dcache.overall_miss_latency::total 854858495 # number of overall miss cycles
+system.cpu1.dcache.ReadReq_accesses::cpu1.data 949392 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.ReadReq_accesses::total 949392 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::cpu1.data 544383 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::total 544383 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 10100 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::total 10100 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 10049 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::total 10049 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.demand_accesses::cpu1.data 1493775 # number of demand (read+write) accesses
+system.cpu1.dcache.demand_accesses::total 1493775 # number of demand (read+write) accesses
+system.cpu1.dcache.overall_accesses::cpu1.data 1493775 # number of overall (read+write) accesses
+system.cpu1.dcache.overall_accesses::total 1493775 # number of overall (read+write) accesses
+system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.033675 # miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_miss_rate::total 0.033675 # miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.024499 # miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::total 0.024499 # miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.084158 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.084158 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.049259 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::total 0.049259 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_miss_rate::cpu1.data 0.030331 # miss rate for demand accesses
+system.cpu1.dcache.demand_miss_rate::total 0.030331 # miss rate for demand accesses
+system.cpu1.dcache.overall_miss_rate::cpu1.data 0.030331 # miss rate for overall accesses
+system.cpu1.dcache.overall_miss_rate::total 0.030331 # miss rate for overall accesses
+system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 12478.245910 # average ReadReq miss latency
+system.cpu1.dcache.ReadReq_avg_miss_latency::total 12478.245910 # average ReadReq miss latency
+system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 34184.336432 # average WriteReq miss latency
+system.cpu1.dcache.WriteReq_avg_miss_latency::total 34184.336432 # average WriteReq miss latency
+system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 11035.588235 # average LoadLockedReq miss latency
+system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 11035.588235 # average LoadLockedReq miss latency
+system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 7472.874747 # average StoreCondReq miss latency
+system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 7472.874747 # average StoreCondReq miss latency
+system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 18867.716408 # average overall miss latency
+system.cpu1.dcache.demand_avg_miss_latency::total 18867.716408 # average overall miss latency
+system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 18867.716408 # average overall miss latency
+system.cpu1.dcache.overall_avg_miss_latency::total 18867.716408 # average overall miss latency
system.cpu1.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu1.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1580,66 +1578,62 @@ system.cpu1.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.dcache.fast_writes 0 # number of fast writes performed
system.cpu1.dcache.cache_copies 0 # number of cache copies performed
-system.cpu1.dcache.writebacks::writebacks 111584 # number of writebacks
-system.cpu1.dcache.writebacks::total 111584 # number of writebacks
-system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 118911 # number of ReadReq MSHR misses
-system.cpu1.dcache.ReadReq_mshr_misses::total 118911 # number of ReadReq MSHR misses
-system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 58093 # number of WriteReq MSHR misses
-system.cpu1.dcache.WriteReq_mshr_misses::total 58093 # number of WriteReq MSHR misses
-system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 9306 # number of LoadLockedReq MSHR misses
-system.cpu1.dcache.LoadLockedReq_mshr_misses::total 9306 # number of LoadLockedReq MSHR misses
-system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 6171 # number of StoreCondReq MSHR misses
-system.cpu1.dcache.StoreCondReq_mshr_misses::total 6171 # number of StoreCondReq MSHR misses
-system.cpu1.dcache.demand_mshr_misses::cpu1.data 177004 # number of demand (read+write) MSHR misses
-system.cpu1.dcache.demand_mshr_misses::total 177004 # number of demand (read+write) MSHR misses
-system.cpu1.dcache.overall_mshr_misses::cpu1.data 177004 # number of overall MSHR misses
-system.cpu1.dcache.overall_mshr_misses::total 177004 # number of overall MSHR misses
-system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1203056001 # number of ReadReq MSHR miss cycles
-system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1203056001 # number of ReadReq MSHR miss cycles
-system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 925664000 # number of WriteReq MSHR miss cycles
-system.cpu1.dcache.WriteReq_mshr_miss_latency::total 925664000 # number of WriteReq MSHR miss cycles
-system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 65798500 # number of LoadLockedReq MSHR miss cycles
-system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 65798500 # number of LoadLockedReq MSHR miss cycles
-system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 32557500 # number of StoreCondReq MSHR miss cycles
-system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 32557500 # number of StoreCondReq MSHR miss cycles
-system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::cpu1.data 1000 # number of StoreCondFailReq MSHR miss cycles
-system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::total 1000 # number of StoreCondFailReq MSHR miss cycles
-system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 2128720001 # number of demand (read+write) MSHR miss cycles
-system.cpu1.dcache.demand_mshr_miss_latency::total 2128720001 # number of demand (read+write) MSHR miss cycles
-system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 2128720001 # number of overall MSHR miss cycles
-system.cpu1.dcache.overall_mshr_miss_latency::total 2128720001 # number of overall MSHR miss cycles
+system.cpu1.dcache.writebacks::writebacks 22236 # number of writebacks
+system.cpu1.dcache.writebacks::total 22236 # number of writebacks
+system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 31971 # number of ReadReq MSHR misses
+system.cpu1.dcache.ReadReq_mshr_misses::total 31971 # number of ReadReq MSHR misses
+system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 13337 # number of WriteReq MSHR misses
+system.cpu1.dcache.WriteReq_mshr_misses::total 13337 # number of WriteReq MSHR misses
+system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 850 # number of LoadLockedReq MSHR misses
+system.cpu1.dcache.LoadLockedReq_mshr_misses::total 850 # number of LoadLockedReq MSHR misses
+system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 495 # number of StoreCondReq MSHR misses
+system.cpu1.dcache.StoreCondReq_mshr_misses::total 495 # number of StoreCondReq MSHR misses
+system.cpu1.dcache.demand_mshr_misses::cpu1.data 45308 # number of demand (read+write) MSHR misses
+system.cpu1.dcache.demand_mshr_misses::total 45308 # number of demand (read+write) MSHR misses
+system.cpu1.dcache.overall_mshr_misses::cpu1.data 45308 # number of overall MSHR misses
+system.cpu1.dcache.overall_mshr_misses::total 45308 # number of overall MSHR misses
+system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 334917000 # number of ReadReq MSHR miss cycles
+system.cpu1.dcache.ReadReq_mshr_miss_latency::total 334917000 # number of ReadReq MSHR miss cycles
+system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 427133505 # number of WriteReq MSHR miss cycles
+system.cpu1.dcache.WriteReq_mshr_miss_latency::total 427133505 # number of WriteReq MSHR miss cycles
+system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 7677750 # number of LoadLockedReq MSHR miss cycles
+system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 7677750 # number of LoadLockedReq MSHR miss cycles
+system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 2708927 # number of StoreCondReq MSHR miss cycles
+system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 2708927 # number of StoreCondReq MSHR miss cycles
+system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 762050505 # number of demand (read+write) MSHR miss cycles
+system.cpu1.dcache.demand_mshr_miss_latency::total 762050505 # number of demand (read+write) MSHR miss cycles
+system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 762050505 # number of overall MSHR miss cycles
+system.cpu1.dcache.overall_mshr_miss_latency::total 762050505 # number of overall MSHR miss cycles
system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 18768000 # number of ReadReq MSHR uncacheable cycles
system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 18768000 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 722866000 # number of WriteReq MSHR uncacheable cycles
-system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 722866000 # number of WriteReq MSHR uncacheable cycles
-system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 741634000 # number of overall MSHR uncacheable cycles
-system.cpu1.dcache.overall_mshr_uncacheable_latency::total 741634000 # number of overall MSHR uncacheable cycles
-system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.050156 # mshr miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.050156 # mshr miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.034594 # mshr miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.034594 # mshr miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.159535 # mshr miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.159535 # mshr miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.106691 # mshr miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.106691 # mshr miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.043703 # mshr miss rate for demand accesses
-system.cpu1.dcache.demand_mshr_miss_rate::total 0.043703 # mshr miss rate for demand accesses
-system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.043703 # mshr miss rate for overall accesses
-system.cpu1.dcache.overall_mshr_miss_rate::total 0.043703 # mshr miss rate for overall accesses
-system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 10117.281000 # average ReadReq mshr miss latency
-system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 10117.281000 # average ReadReq mshr miss latency
-system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 15934.174513 # average WriteReq mshr miss latency
-system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 15934.174513 # average WriteReq mshr miss latency
-system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 7070.545884 # average LoadLockedReq mshr miss latency
-system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 7070.545884 # average LoadLockedReq mshr miss latency
-system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 5275.887214 # average StoreCondReq mshr miss latency
-system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 5275.887214 # average StoreCondReq mshr miss latency
-system.cpu1.dcache.StoreCondFailReq_avg_mshr_miss_latency::cpu1.data inf # average StoreCondFailReq mshr miss latency
-system.cpu1.dcache.StoreCondFailReq_avg_mshr_miss_latency::total inf # average StoreCondFailReq mshr miss latency
-system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 12026.394889 # average overall mshr miss latency
-system.cpu1.dcache.demand_avg_mshr_miss_latency::total 12026.394889 # average overall mshr miss latency
-system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 12026.394889 # average overall mshr miss latency
-system.cpu1.dcache.overall_avg_mshr_miss_latency::total 12026.394889 # average overall mshr miss latency
+system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 527878500 # number of WriteReq MSHR uncacheable cycles
+system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 527878500 # number of WriteReq MSHR uncacheable cycles
+system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 546646500 # number of overall MSHR uncacheable cycles
+system.cpu1.dcache.overall_mshr_uncacheable_latency::total 546646500 # number of overall MSHR uncacheable cycles
+system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.033675 # mshr miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.033675 # mshr miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.024499 # mshr miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.024499 # mshr miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.084158 # mshr miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.084158 # mshr miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.049259 # mshr miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.049259 # mshr miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.030331 # mshr miss rate for demand accesses
+system.cpu1.dcache.demand_mshr_miss_rate::total 0.030331 # mshr miss rate for demand accesses
+system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.030331 # mshr miss rate for overall accesses
+system.cpu1.dcache.overall_mshr_miss_rate::total 0.030331 # mshr miss rate for overall accesses
+system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 10475.649808 # average ReadReq mshr miss latency
+system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 10475.649808 # average ReadReq mshr miss latency
+system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 32026.205668 # average WriteReq mshr miss latency
+system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 32026.205668 # average WriteReq mshr miss latency
+system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 9032.647059 # average LoadLockedReq mshr miss latency
+system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 9032.647059 # average LoadLockedReq mshr miss latency
+system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 5472.579798 # average StoreCondReq mshr miss latency
+system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 5472.579798 # average StoreCondReq mshr miss latency
+system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 16819.336651 # average overall mshr miss latency
+system.cpu1.dcache.demand_avg_mshr_miss_latency::total 16819.336651 # average overall mshr miss latency
+system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 16819.336651 # average overall mshr miss latency
+system.cpu1.dcache.overall_avg_mshr_miss_latency::total 16819.336651 # average overall mshr miss latency
system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency
system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data inf # average WriteReq mshr uncacheable latency
diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt
index e58c25cf4..fef6394c6 100644
--- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt
@@ -1,121 +1,121 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.918467 # Number of seconds simulated
-sim_ticks 1918467182000 # Number of ticks simulated
-final_tick 1918467182000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.918473 # Number of seconds simulated
+sim_ticks 1918473094000 # Number of ticks simulated
+final_tick 1918473094000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 829809 # Simulator instruction rate (inst/s)
-host_op_rate 829809 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 28329510825 # Simulator tick rate (ticks/s)
-host_mem_usage 306208 # Number of bytes of host memory used
-host_seconds 67.72 # Real time elapsed on the host
-sim_insts 56194431 # Number of instructions simulated
-sim_ops 56194431 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 850752 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 24859200 # Number of bytes read from this memory
+host_inst_rate 813863 # Simulator instruction rate (inst/s)
+host_op_rate 813863 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 27788392408 # Simulator tick rate (ticks/s)
+host_mem_usage 306196 # Number of bytes of host memory used
+host_seconds 69.04 # Real time elapsed on the host
+sim_insts 56188014 # Number of instructions simulated
+sim_ops 56188014 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::cpu.inst 850688 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 24847488 # Number of bytes read from this memory
system.physmem.bytes_read::tsunami.ide 2652352 # Number of bytes read from this memory
-system.physmem.bytes_read::total 28362304 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 850752 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 850752 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7404544 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7404544 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 13293 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 388425 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 28350528 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 850688 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 850688 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7389888 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7389888 # Number of bytes written to this memory
+system.physmem.num_reads::cpu.inst 13292 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 388242 # Number of read requests responded to by this memory
system.physmem.num_reads::tsunami.ide 41443 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 443161 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 115696 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 115696 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 443454 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 12957845 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::tsunami.ide 1382537 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 14783836 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 443454 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 443454 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 3859615 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 3859615 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 3859615 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 443454 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 12957845 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::tsunami.ide 1382537 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 18643451 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 443161 # Total number of read requests seen
-system.physmem.writeReqs 115696 # Total number of write requests seen
-system.physmem.cpureqs 558987 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 28362304 # Total number of bytes read from memory
-system.physmem.bytesWritten 7404544 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 28362304 # bytesRead derated as per pkt->getSize()
-system.physmem.bytesConsumedWr 7404544 # bytesWritten derated as per pkt->getSize()
-system.physmem.servicedByWrQ 54 # Number of read reqs serviced by write Q
+system.physmem.num_reads::total 442977 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 115467 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 115467 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 443419 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 12951700 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::tsunami.ide 1382533 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 14777652 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 443419 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 443419 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 3851963 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 3851963 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 3851963 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 443419 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 12951700 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::tsunami.ide 1382533 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 18629615 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 442977 # Total number of read requests seen
+system.physmem.writeReqs 115467 # Total number of write requests seen
+system.physmem.cpureqs 558574 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 28350528 # Total number of bytes read from memory
+system.physmem.bytesWritten 7389888 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 28350528 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 7389888 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 50 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 130 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 27850 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 28128 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 28329 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 28032 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 27520 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 27540 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 26738 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 26867 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 27896 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 27091 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 27744 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 27474 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 27482 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 28202 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 28119 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 28095 # Track reads on a per bank basis
-system.physmem.perBankWrReqs::0 7621 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::1 7634 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::2 7863 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::3 7544 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::4 7117 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::5 6982 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::6 6321 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::7 6315 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::8 7316 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::9 6513 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::10 7108 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::11 6910 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::12 7064 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::13 7822 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::14 7859 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::15 7707 # Track writes on a per bank basis
+system.physmem.perBankRdReqs::0 27963 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 28090 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 28297 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 28045 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 27408 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 27547 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 26911 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 26768 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 27805 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 27257 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 27713 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 27329 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 27431 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 28072 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 28025 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 28266 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 7723 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 7594 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 7833 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 7543 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 7011 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 6984 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 6467 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 6223 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 7221 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 6661 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 7097 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 6780 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 7013 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 7721 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 7774 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 7822 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 1918455311000 # Total gap between requests
+system.physmem.totGap 1918461222000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 443161 # Categorize read packet sizes
+system.physmem.readPktSize::6 442977 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # Categorize write packet sizes
system.physmem.writePktSize::1 0 # Categorize write packet sizes
system.physmem.writePktSize::2 0 # Categorize write packet sizes
system.physmem.writePktSize::3 0 # Categorize write packet sizes
system.physmem.writePktSize::4 0 # Categorize write packet sizes
system.physmem.writePktSize::5 0 # Categorize write packet sizes
-system.physmem.writePktSize::6 115696 # Categorize write packet sizes
-system.physmem.rdQLenPdf::0 402425 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 6960 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 5341 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 3282 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 3278 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 3029 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 1564 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 1523 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 1479 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 1447 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 1416 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 1406 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 1371 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 2035 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 2356 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 2252 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::16 1207 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::17 414 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::18 213 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::19 104 # What read queue length does an incoming req see
+system.physmem.writePktSize::6 115467 # Categorize write packet sizes
+system.physmem.rdQLenPdf::0 402244 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 7043 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 5311 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 3263 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 3253 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 3011 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1562 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 1513 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 1478 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1450 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1424 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 1426 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 1399 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 2029 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 2311 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 2193 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 1221 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 460 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 219 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 112 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::20 5 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
@@ -128,236 +128,237 @@ system.physmem.rdQLenPdf::28 0 # Wh
system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 3570 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 3665 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 4737 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 5028 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 5029 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::13 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::14 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 5030 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 1461 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 1366 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 294 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 3 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::0 3591 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 3696 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 4739 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 5019 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 5021 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 5020 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 1430 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 1325 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::28 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 37346 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 957.575108 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 229.677714 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 2441.521254 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::64-67 13136 35.17% 35.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-131 5703 15.27% 50.44% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::192-195 3412 9.14% 59.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-259 2227 5.96% 65.54% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::320-323 1623 4.35% 69.89% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-387 1358 3.64% 73.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::448-451 966 2.59% 76.11% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-515 781 2.09% 78.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::576-579 632 1.69% 79.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-643 563 1.51% 81.40% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::704-707 543 1.45% 82.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-771 430 1.15% 84.01% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::832-835 310 0.83% 84.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-899 236 0.63% 85.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::960-963 166 0.44% 85.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1027 218 0.58% 86.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1088-1091 124 0.33% 86.83% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1152-1155 90 0.24% 87.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1216-1219 81 0.22% 87.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1280-1283 99 0.27% 87.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1344-1347 87 0.23% 87.79% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1408-1411 95 0.25% 88.04% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1472-1475 1075 2.88% 90.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1536-1539 150 0.40% 91.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1600-1603 90 0.24% 91.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1664-1667 48 0.13% 91.69% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1728-1731 42 0.11% 91.80% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1792-1795 35 0.09% 91.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1856-1859 29 0.08% 91.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1920-1923 22 0.06% 92.03% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1984-1987 18 0.05% 92.08% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2048-2051 29 0.08% 92.16% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2112-2115 17 0.05% 92.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2176-2179 5 0.01% 92.22% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2240-2243 12 0.03% 92.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2304-2307 7 0.02% 92.27% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2368-2371 8 0.02% 92.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2432-2435 4 0.01% 92.30% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2496-2499 3 0.01% 92.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2560-2563 3 0.01% 92.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2624-2627 6 0.02% 92.33% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2688-2691 5 0.01% 92.35% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2752-2755 3 0.01% 92.36% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2816-2819 5 0.01% 92.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2880-2883 4 0.01% 92.38% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::2944-2947 2 0.01% 92.38% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3008-3011 2 0.01% 92.39% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3072-3075 4 0.01% 92.40% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3136-3139 2 0.01% 92.41% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3200-3203 6 0.02% 92.42% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3264-3267 4 0.01% 92.43% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3328-3331 5 0.01% 92.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3392-3395 2 0.01% 92.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3456-3459 1 0.00% 92.45% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3520-3523 3 0.01% 92.46% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3584-3587 1 0.00% 92.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3712-3715 2 0.01% 92.47% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3776-3779 3 0.01% 92.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3840-3843 1 0.00% 92.48% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3904-3907 3 0.01% 92.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::3968-3971 3 0.01% 92.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4032-4035 1 0.00% 92.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4096-4099 1 0.00% 92.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4224-4227 1 0.00% 92.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4352-4355 2 0.01% 92.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4416-4419 1 0.00% 92.51% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4672-4675 1 0.00% 92.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4736-4739 2 0.01% 92.52% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4928-4931 4 0.01% 92.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::4992-4995 1 0.00% 92.53% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5120-5123 1 0.00% 92.54% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5312-5315 2 0.01% 92.54% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5376-5379 2 0.01% 92.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5696-5699 2 0.01% 92.55% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::5888-5891 1 0.00% 92.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6080-6083 1 0.00% 92.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6400-6403 1 0.00% 92.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6592-6595 1 0.00% 92.56% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::6848-6851 1 0.00% 92.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7168-7171 2 0.01% 92.57% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7232-7235 2 0.01% 92.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7296-7299 2 0.01% 92.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7360-7363 1 0.00% 92.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7552-7555 1 0.00% 92.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7616-7619 1 0.00% 92.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7680-7683 1 0.00% 92.59% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7744-7747 1 0.00% 92.60% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7808-7811 1 0.00% 92.60% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::7936-7939 4 0.01% 92.61% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8000-8003 3 0.01% 92.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8128-8131 4 0.01% 92.63% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8192-8195 2437 6.53% 99.15% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::8256-8259 1 0.00% 99.16% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9024-9027 1 0.00% 99.16% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::9216-9219 1 0.00% 99.16% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::samples 37132 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 962.378541 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 229.718891 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 2449.750918 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::64-67 13161 35.44% 35.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-131 5591 15.06% 50.50% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::192-195 3357 9.04% 59.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-259 2263 6.09% 65.64% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::320-323 1589 4.28% 69.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-387 1303 3.51% 73.42% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::448-451 971 2.61% 76.04% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-515 731 1.97% 78.01% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::576-579 647 1.74% 79.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-643 569 1.53% 81.28% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::704-707 543 1.46% 82.75% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-771 425 1.14% 83.89% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::832-835 308 0.83% 84.72% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-899 237 0.64% 85.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::960-963 163 0.44% 85.80% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1027 235 0.63% 86.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1088-1091 101 0.27% 86.70% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1152-1155 93 0.25% 86.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1216-1219 98 0.26% 87.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1280-1283 98 0.26% 87.48% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1344-1347 85 0.23% 87.71% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1408-1411 107 0.29% 88.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1472-1475 1046 2.82% 90.81% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1536-1539 157 0.42% 91.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1600-1603 87 0.23% 91.47% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1664-1667 55 0.15% 91.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1728-1731 46 0.12% 91.74% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1792-1795 40 0.11% 91.85% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1856-1859 31 0.08% 91.93% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1920-1923 18 0.05% 91.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1984-1987 16 0.04% 92.03% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2048-2051 26 0.07% 92.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2112-2115 19 0.05% 92.15% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2176-2179 8 0.02% 92.17% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2240-2243 8 0.02% 92.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2304-2307 15 0.04% 92.23% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2368-2371 14 0.04% 92.27% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2432-2435 3 0.01% 92.28% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2496-2499 3 0.01% 92.28% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2560-2563 6 0.02% 92.30% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2624-2627 4 0.01% 92.31% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2688-2691 4 0.01% 92.32% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2752-2755 1 0.00% 92.32% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2816-2819 3 0.01% 92.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2880-2883 2 0.01% 92.34% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::2944-2947 4 0.01% 92.35% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3008-3011 2 0.01% 92.35% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3072-3075 1 0.00% 92.36% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3136-3139 3 0.01% 92.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3200-3203 4 0.01% 92.38% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3264-3267 2 0.01% 92.38% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3328-3331 3 0.01% 92.39% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3392-3395 3 0.01% 92.40% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3456-3459 1 0.00% 92.40% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3520-3523 4 0.01% 92.41% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3584-3587 3 0.01% 92.42% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3648-3651 1 0.00% 92.42% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3776-3779 2 0.01% 92.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3840-3843 1 0.00% 92.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3904-3907 1 0.00% 92.43% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::3968-3971 1 0.00% 92.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4032-4035 1 0.00% 92.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4096-4099 1 0.00% 92.44% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4224-4227 2 0.01% 92.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4288-4291 1 0.00% 92.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4352-4355 1 0.00% 92.45% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4416-4419 3 0.01% 92.46% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4480-4483 2 0.01% 92.46% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4672-4675 1 0.00% 92.47% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4928-4931 4 0.01% 92.48% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::4992-4995 2 0.01% 92.48% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5056-5059 2 0.01% 92.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5120-5123 1 0.00% 92.49% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5312-5315 2 0.01% 92.50% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5440-5443 2 0.01% 92.50% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5696-5699 1 0.00% 92.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5760-5763 1 0.00% 92.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::5888-5891 1 0.00% 92.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6080-6083 1 0.00% 92.51% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6400-6403 1 0.00% 92.52% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6592-6595 1 0.00% 92.52% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::6848-6851 1 0.00% 92.52% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7168-7171 3 0.01% 92.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7232-7235 1 0.00% 92.53% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7296-7299 2 0.01% 92.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7360-7363 2 0.01% 92.54% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7552-7555 1 0.00% 92.55% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7680-7683 1 0.00% 92.55% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7744-7747 1 0.00% 92.55% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7808-7811 1 0.00% 92.55% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::7936-7939 3 0.01% 92.56% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8000-8003 3 0.01% 92.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8128-8131 4 0.01% 92.58% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8192-8195 2437 6.56% 99.14% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8256-8259 1 0.00% 99.15% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8512-8515 1 0.00% 99.15% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::8576-8579 1 0.00% 99.15% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::9152-9155 1 0.00% 99.15% # Bytes accessed per row activation
system.physmem.bytesPerActivate::9728-9731 1 0.00% 99.16% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::10432-10435 1 0.00% 99.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::11712-11715 1 0.00% 99.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::13440-13443 1 0.00% 99.17% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14208-14211 1 0.00% 99.18% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14272-14275 2 0.01% 99.18% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14464-14467 2 0.01% 99.19% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14528-14531 1 0.00% 99.19% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14656-14659 1 0.00% 99.19% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14720-14723 1 0.00% 99.19% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14784-14787 1 0.00% 99.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14912-14915 2 0.01% 99.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::14976-14979 1 0.00% 99.20% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15232-15235 1 0.00% 99.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15296-15299 1 0.00% 99.21% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15360-15363 15 0.04% 99.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15424-15427 1 0.00% 99.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15744-15747 1 0.00% 99.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::15936-15939 1 0.00% 99.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16192-16195 1 0.00% 99.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16384-16387 239 0.64% 99.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16448-16451 9 0.02% 99.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16512-16515 8 0.02% 99.95% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16576-16579 4 0.01% 99.96% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16640-16643 3 0.01% 99.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16704-16707 1 0.00% 99.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::10176-10179 1 0.00% 99.16% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::10368-10371 1 0.00% 99.16% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::13760-13763 1 0.00% 99.17% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14016-14019 1 0.00% 99.17% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14208-14211 1 0.00% 99.17% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14336-14339 1 0.00% 99.17% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14464-14467 1 0.00% 99.18% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14656-14659 2 0.01% 99.18% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14848-14851 1 0.00% 99.18% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::14912-14915 1 0.00% 99.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15040-15043 1 0.00% 99.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15168-15171 1 0.00% 99.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15296-15299 1 0.00% 99.19% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15360-15363 16 0.04% 99.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15424-15427 1 0.00% 99.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15488-15491 1 0.00% 99.24% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::15744-15747 1 0.00% 99.25% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16192-16195 1 0.00% 99.25% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16384-16387 242 0.65% 99.90% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16448-16451 9 0.02% 99.92% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16512-16515 9 0.02% 99.95% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16576-16579 3 0.01% 99.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16640-16643 3 0.01% 99.96% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16704-16707 2 0.01% 99.97% # Bytes accessed per row activation
system.physmem.bytesPerActivate::16768-16771 1 0.00% 99.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16832-16835 2 0.01% 99.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16896-16899 2 0.01% 99.98% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::16960-16963 2 0.01% 99.99% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::17024-17027 4 0.01% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::17536-17539 1 0.00% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 37346 # Bytes accessed per row activation
-system.physmem.totQLat 3689041500 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 11833576500 # Sum of mem lat for all requests
-system.physmem.totBusLat 2215535000 # Total cycles spent in databus access
-system.physmem.totBankLat 5929000000 # Total cycles spent in bank access
-system.physmem.avgQLat 8325.40 # Average queueing delay per request
-system.physmem.avgBankLat 13380.52 # Average bank access latency per request
+system.physmem.bytesPerActivate::16832-16835 4 0.01% 99.98% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::16960-16963 1 0.00% 99.99% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::17024-17027 3 0.01% 99.99% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::17344-17347 2 0.01% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 37132 # Bytes accessed per row activation
+system.physmem.totQLat 3659130000 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 11798708750 # Sum of mem lat for all requests
+system.physmem.totBusLat 2214635000 # Total cycles spent in databus access
+system.physmem.totBankLat 5924943750 # Total cycles spent in bank access
+system.physmem.avgQLat 8261.25 # Average queueing delay per request
+system.physmem.avgBankLat 13376.80 # Average bank access latency per request
system.physmem.avgBusLat 5000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 26705.91 # Average memory access latency
+system.physmem.avgMemAccLat 26638.04 # Average memory access latency
system.physmem.avgRdBW 14.78 # Average achieved read bandwidth in MB/s
-system.physmem.avgWrBW 3.86 # Average achieved write bandwidth in MB/s
+system.physmem.avgWrBW 3.85 # Average achieved write bandwidth in MB/s
system.physmem.avgConsumedRdBW 14.78 # Average consumed read bandwidth in MB/s
-system.physmem.avgConsumedWrBW 3.86 # Average consumed write bandwidth in MB/s
+system.physmem.avgConsumedWrBW 3.85 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.15 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.01 # Average read queue length over time
-system.physmem.avgWrQLen 11.67 # Average write queue length over time
-system.physmem.readRowHits 427971 # Number of row buffer hits during reads
-system.physmem.writeRowHits 93480 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 96.58 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 80.80 # Row buffer hit rate for writes
-system.physmem.avgGap 3432819.69 # Average gap between requests
-system.membus.throughput 18685123 # Throughput (bytes/s)
-system.membus.trans_dist::ReadReq 292355 # Transaction distribution
-system.membus.trans_dist::ReadResp 292355 # Transaction distribution
+system.physmem.avgWrQLen 13.19 # Average write queue length over time
+system.physmem.readRowHits 427838 # Number of row buffer hits during reads
+system.physmem.writeRowHits 93417 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 96.59 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 80.90 # Row buffer hit rate for writes
+system.physmem.avgGap 3435369.03 # Average gap between requests
+system.membus.throughput 18671288 # Throughput (bytes/s)
+system.membus.trans_dist::ReadReq 292313 # Transaction distribution
+system.membus.trans_dist::ReadResp 292313 # Transaction distribution
system.membus.trans_dist::WriteReq 9649 # Transaction distribution
system.membus.trans_dist::WriteResp 9649 # Transaction distribution
-system.membus.trans_dist::Writeback 115696 # Transaction distribution
+system.membus.trans_dist::Writeback 115467 # Transaction distribution
system.membus.trans_dist::UpgradeReq 132 # Transaction distribution
system.membus.trans_dist::UpgradeResp 132 # Transaction distribution
-system.membus.trans_dist::ReadExReq 158289 # Transaction distribution
-system.membus.trans_dist::ReadExResp 158289 # Transaction distribution
+system.membus.trans_dist::ReadExReq 158147 # Transaction distribution
+system.membus.trans_dist::ReadExResp 158147 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 33158 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 878153 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count_system.cpu.l2cache.mem_side::total 911311 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 877556 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count_system.cpu.l2cache.mem_side::total 910714 # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 124680 # Packet count per connected master and slave (bytes)
system.membus.pkt_count_system.iocache.mem_side::total 124680 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::system.bridge.slave 33158 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::system.physmem.port 1002833 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 1035991 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::system.physmem.port 1002236 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 1035394 # Packet count per connected master and slave (bytes)
system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 44556 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30457728 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 30502284 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30431296 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 30475852 # Cumulative packet size per connected master and slave (bytes)
system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 5309120 # Cumulative packet size per connected master and slave (bytes)
system.membus.tot_pkt_size_system.iocache.mem_side::total 5309120 # Cumulative packet size per connected master and slave (bytes)
system.membus.tot_pkt_size::system.bridge.slave 44556 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::system.physmem.port 35766848 # Cumulative packet size per connected master and slave (bytes)
-system.membus.tot_pkt_size::total 35811404 # Cumulative packet size per connected master and slave (bytes)
-system.membus.data_through_bus 35811404 # Total data (bytes)
+system.membus.tot_pkt_size::system.physmem.port 35740416 # Cumulative packet size per connected master and slave (bytes)
+system.membus.tot_pkt_size::total 35784972 # Cumulative packet size per connected master and slave (bytes)
+system.membus.data_through_bus 35784972 # Total data (bytes)
system.membus.snoop_data_through_bus 35392 # Total snoop data (bytes)
-system.membus.reqLayer0.occupancy 32374500 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 32373000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
-system.membus.reqLayer1.occupancy 1489970000 # Layer occupancy (ticks)
+system.membus.reqLayer1.occupancy 1487941500 # Layer occupancy (ticks)
system.membus.reqLayer1.utilization 0.1 # Layer utilization (%)
-system.membus.respLayer1.occupancy 3747469854 # Layer occupancy (ticks)
+system.membus.respLayer1.occupancy 3745756604 # Layer occupancy (ticks)
system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
-system.membus.respLayer2.occupancy 376209000 # Layer occupancy (ticks)
+system.membus.respLayer2.occupancy 376206000 # Layer occupancy (ticks)
system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
-system.iocache.replacements 41685 # number of replacements
-system.iocache.tagsinuse 1.345466 # Cycle average of tags in use
-system.iocache.total_refs 0 # Total number of references to valid blocks.
-system.iocache.sampled_refs 41701 # Sample count of references to valid blocks.
-system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 1752554384000 # Cycle when the warmup percentage was hit.
-system.iocache.occ_blocks::tsunami.ide 1.345466 # Average occupied blocks per requestor
-system.iocache.occ_percent::tsunami.ide 0.084092 # Average percentage of cache occupancy
-system.iocache.occ_percent::total 0.084092 # Average percentage of cache occupancy
+system.iocache.tags.replacements 41685 # number of replacements
+system.iocache.tags.tagsinuse 1.345474 # Cycle average of tags in use
+system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
+system.iocache.tags.sampled_refs 41701 # Sample count of references to valid blocks.
+system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
+system.iocache.tags.warmup_cycle 1752558313000 # Cycle when the warmup percentage was hit.
+system.iocache.tags.occ_blocks::tsunami.ide 1.345474 # Average occupied blocks per requestor
+system.iocache.tags.occ_percent::tsunami.ide 0.084092 # Average percentage of cache occupancy
+system.iocache.tags.occ_percent::total 0.084092 # Average percentage of cache occupancy
system.iocache.ReadReq_misses::tsunami.ide 173 # number of ReadReq misses
system.iocache.ReadReq_misses::total 173 # number of ReadReq misses
system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses
@@ -366,14 +367,14 @@ system.iocache.demand_misses::tsunami.ide 41725 # n
system.iocache.demand_misses::total 41725 # number of demand (read+write) misses
system.iocache.overall_misses::tsunami.ide 41725 # number of overall misses
system.iocache.overall_misses::total 41725 # number of overall misses
-system.iocache.ReadReq_miss_latency::tsunami.ide 21342883 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 21342883 # number of ReadReq miss cycles
-system.iocache.WriteReq_miss_latency::tsunami.ide 10435666030 # number of WriteReq miss cycles
-system.iocache.WriteReq_miss_latency::total 10435666030 # number of WriteReq miss cycles
-system.iocache.demand_miss_latency::tsunami.ide 10457008913 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 10457008913 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::tsunami.ide 10457008913 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 10457008913 # number of overall miss cycles
+system.iocache.ReadReq_miss_latency::tsunami.ide 21343633 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 21343633 # number of ReadReq miss cycles
+system.iocache.WriteReq_miss_latency::tsunami.ide 10434225282 # number of WriteReq miss cycles
+system.iocache.WriteReq_miss_latency::total 10434225282 # number of WriteReq miss cycles
+system.iocache.demand_miss_latency::tsunami.ide 10455568915 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 10455568915 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::tsunami.ide 10455568915 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 10455568915 # number of overall miss cycles
system.iocache.ReadReq_accesses::tsunami.ide 173 # number of ReadReq accesses(hits+misses)
system.iocache.ReadReq_accesses::total 173 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::tsunami.ide 41552 # number of WriteReq accesses(hits+misses)
@@ -390,19 +391,19 @@ system.iocache.demand_miss_rate::tsunami.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::tsunami.ide 123369.265896 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 123369.265896 # average ReadReq miss latency
-system.iocache.WriteReq_avg_miss_latency::tsunami.ide 251147.141654 # average WriteReq miss latency
-system.iocache.WriteReq_avg_miss_latency::total 251147.141654 # average WriteReq miss latency
-system.iocache.demand_avg_miss_latency::tsunami.ide 250617.349623 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 250617.349623 # average overall miss latency
-system.iocache.overall_avg_miss_latency::tsunami.ide 250617.349623 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 250617.349623 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 271244 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::tsunami.ide 123373.601156 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 123373.601156 # average ReadReq miss latency
+system.iocache.WriteReq_avg_miss_latency::tsunami.ide 251112.468281 # average WriteReq miss latency
+system.iocache.WriteReq_avg_miss_latency::total 251112.468281 # average WriteReq miss latency
+system.iocache.demand_avg_miss_latency::tsunami.ide 250582.837987 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 250582.837987 # average overall miss latency
+system.iocache.overall_avg_miss_latency::tsunami.ide 250582.837987 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 250582.837987 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 272640 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 27003 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 27184 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 10.044958 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 10.029429 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
@@ -418,12 +419,12 @@ system.iocache.overall_mshr_misses::tsunami.ide 41725
system.iocache.overall_mshr_misses::total 41725 # number of overall MSHR misses
system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 12346133 # number of ReadReq MSHR miss cycles
system.iocache.ReadReq_mshr_miss_latency::total 12346133 # number of ReadReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 8274278780 # number of WriteReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::total 8274278780 # number of WriteReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::tsunami.ide 8286624913 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 8286624913 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::tsunami.ide 8286624913 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 8286624913 # number of overall MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 8272160782 # number of WriteReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::total 8272160782 # number of WriteReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::tsunami.ide 8284506915 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 8284506915 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::tsunami.ide 8284506915 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 8284506915 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteReq accesses
@@ -434,12 +435,12 @@ system.iocache.overall_mshr_miss_rate::tsunami.ide 1
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 71364.930636 # average ReadReq mshr miss latency
system.iocache.ReadReq_avg_mshr_miss_latency::total 71364.930636 # average ReadReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 199130.698402 # average WriteReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::total 199130.698402 # average WriteReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 198600.956573 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 198600.956573 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 198600.956573 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 198600.956573 # average overall mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 199079.726174 # average WriteReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::total 199079.726174 # average WriteReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 198550.195686 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 198550.195686 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 198550.195686 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 198550.195686 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
@@ -457,22 +458,22 @@ system.cpu.dtb.fetch_hits 0 # IT
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 9066498 # DTB read hits
+system.cpu.dtb.read_hits 9065600 # DTB read hits
system.cpu.dtb.read_misses 10324 # DTB read misses
system.cpu.dtb.read_acv 210 # DTB read access violations
system.cpu.dtb.read_accesses 728853 # DTB read accesses
-system.cpu.dtb.write_hits 6357377 # DTB write hits
+system.cpu.dtb.write_hits 6356756 # DTB write hits
system.cpu.dtb.write_misses 1142 # DTB write misses
system.cpu.dtb.write_acv 157 # DTB write access violations
system.cpu.dtb.write_accesses 291931 # DTB write accesses
-system.cpu.dtb.data_hits 15423875 # DTB hits
+system.cpu.dtb.data_hits 15422356 # DTB hits
system.cpu.dtb.data_misses 11466 # DTB misses
system.cpu.dtb.data_acv 367 # DTB access violations
system.cpu.dtb.data_accesses 1020784 # DTB accesses
-system.cpu.itb.fetch_hits 4974559 # ITB hits
+system.cpu.itb.fetch_hits 4974352 # ITB hits
system.cpu.itb.fetch_misses 5010 # ITB misses
system.cpu.itb.fetch_acv 184 # ITB acv
-system.cpu.itb.fetch_accesses 4979569 # ITB accesses
+system.cpu.itb.fetch_accesses 4979362 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -485,51 +486,51 @@ system.cpu.itb.data_hits 0 # DT
system.cpu.itb.data_misses 0 # DTB misses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
-system.cpu.numCycles 3836934364 # number of cpu cycles simulated
+system.cpu.numCycles 3836946188 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.committedInsts 56194431 # Number of instructions committed
-system.cpu.committedOps 56194431 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 52065988 # Number of integer alu accesses
+system.cpu.committedInsts 56188014 # Number of instructions committed
+system.cpu.committedOps 56188014 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 52059797 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 324527 # Number of float alu accesses
-system.cpu.num_func_calls 1483664 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 6469615 # number of instructions that are conditional controls
-system.cpu.num_int_insts 52065988 # number of integer instructions
+system.cpu.num_func_calls 1483456 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 6468822 # number of instructions that are conditional controls
+system.cpu.num_int_insts 52059797 # number of integer instructions
system.cpu.num_fp_insts 324527 # number of float instructions
-system.cpu.num_int_register_reads 71339773 # number of times the integer registers were read
-system.cpu.num_int_register_writes 38529890 # number of times the integer registers were written
+system.cpu.num_int_register_reads 71330046 # number of times the integer registers were read
+system.cpu.num_int_register_writes 38525190 # number of times the integer registers were written
system.cpu.num_fp_register_reads 163675 # number of times the floating registers were read
system.cpu.num_fp_register_writes 166554 # number of times the floating registers were written
-system.cpu.num_mem_refs 15476497 # number of memory refs
-system.cpu.num_load_insts 9103354 # Number of load instructions
-system.cpu.num_store_insts 6373143 # Number of store instructions
-system.cpu.num_idle_cycles 3587701469.998130 # Number of idle cycles
-system.cpu.num_busy_cycles 249232894.001870 # Number of busy cycles
-system.cpu.not_idle_fraction 0.064956 # Percentage of non-idle cycles
-system.cpu.idle_fraction 0.935044 # Percentage of idle cycles
+system.cpu.num_mem_refs 15474978 # number of memory refs
+system.cpu.num_load_insts 9102456 # Number of load instructions
+system.cpu.num_store_insts 6372522 # Number of store instructions
+system.cpu.num_idle_cycles 3586988416.498130 # Number of idle cycles
+system.cpu.num_busy_cycles 249957771.501870 # Number of busy cycles
+system.cpu.not_idle_fraction 0.065145 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0.934855 # Percentage of idle cycles
system.cpu.kern.inst.arm 0 # number of arm instructions executed
-system.cpu.kern.inst.quiesce 6375 # number of quiesce instructions executed
-system.cpu.kern.inst.hwrei 212005 # number of hwrei instructions executed
-system.cpu.kern.ipl_count::0 74904 40.89% 40.89% # number of times we switched to this ipl
+system.cpu.kern.inst.quiesce 6379 # number of quiesce instructions executed
+system.cpu.kern.inst.hwrei 211982 # number of hwrei instructions executed
+system.cpu.kern.ipl_count::0 74893 40.89% 40.89% # number of times we switched to this ipl
system.cpu.kern.ipl_count::21 131 0.07% 40.96% # number of times we switched to this ipl
system.cpu.kern.ipl_count::22 1931 1.05% 42.01% # number of times we switched to this ipl
-system.cpu.kern.ipl_count::31 106221 57.99% 100.00% # number of times we switched to this ipl
-system.cpu.kern.ipl_count::total 183187 # number of times we switched to this ipl
-system.cpu.kern.ipl_good::0 73537 49.31% 49.31% # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_count::31 106209 57.99% 100.00% # number of times we switched to this ipl
+system.cpu.kern.ipl_count::total 183164 # number of times we switched to this ipl
+system.cpu.kern.ipl_good::0 73526 49.31% 49.31% # number of times we switched to this ipl from a different ipl
system.cpu.kern.ipl_good::21 131 0.09% 49.40% # number of times we switched to this ipl from a different ipl
system.cpu.kern.ipl_good::22 1931 1.29% 50.69% # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_good::31 73537 49.31% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_good::total 149136 # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_ticks::0 1857459158500 96.82% 96.82% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::21 91312500 0.00% 96.82% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::22 736664500 0.04% 96.86% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::31 60179312500 3.14% 100.00% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::total 1918466448000 # number of cycles we spent at this ipl
-system.cpu.kern.ipl_used::0 0.981750 # fraction of swpipl calls that actually changed the ipl
+system.cpu.kern.ipl_good::31 73526 49.31% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_good::total 149114 # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_ticks::0 1857159489000 96.80% 96.80% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::21 91367000 0.00% 96.81% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::22 736929000 0.04% 96.85% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::31 60484575000 3.15% 100.00% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::total 1918472360000 # number of cycles we spent at this ipl
+system.cpu.kern.ipl_used::0 0.981747 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu.kern.ipl_used::31 0.692302 # fraction of swpipl calls that actually changed the ipl
-system.cpu.kern.ipl_used::total 0.814119 # fraction of swpipl calls that actually changed the ipl
+system.cpu.kern.ipl_used::31 0.692277 # fraction of swpipl calls that actually changed the ipl
+system.cpu.kern.ipl_used::total 0.814101 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.syscall::2 8 2.45% 2.45% # number of syscalls executed
system.cpu.kern.syscall::3 30 9.20% 11.66% # number of syscalls executed
system.cpu.kern.syscall::4 4 1.23% 12.88% # number of syscalls executed
@@ -568,7 +569,7 @@ system.cpu.kern.callpal::wrvptptr 1 0.00% 0.00% # nu
system.cpu.kern.callpal::swpctx 4178 2.17% 2.17% # number of callpals executed
system.cpu.kern.callpal::tbi 54 0.03% 2.20% # number of callpals executed
system.cpu.kern.callpal::wrent 7 0.00% 2.20% # number of callpals executed
-system.cpu.kern.callpal::swpipl 175968 91.22% 93.42% # number of callpals executed
+system.cpu.kern.callpal::swpipl 175945 91.21% 93.41% # number of callpals executed
system.cpu.kern.callpal::rdps 6832 3.54% 96.96% # number of callpals executed
system.cpu.kern.callpal::wrkgp 1 0.00% 96.96% # number of callpals executed
system.cpu.kern.callpal::wrusp 7 0.00% 96.96% # number of callpals executed
@@ -577,20 +578,20 @@ system.cpu.kern.callpal::whami 2 0.00% 96.97% # nu
system.cpu.kern.callpal::rti 5156 2.67% 99.64% # number of callpals executed
system.cpu.kern.callpal::callsys 515 0.27% 99.91% # number of callpals executed
system.cpu.kern.callpal::imb 181 0.09% 100.00% # number of callpals executed
-system.cpu.kern.callpal::total 192914 # number of callpals executed
-system.cpu.kern.mode_switch::kernel 5904 # number of protection mode switches
+system.cpu.kern.callpal::total 192891 # number of callpals executed
+system.cpu.kern.mode_switch::kernel 5903 # number of protection mode switches
system.cpu.kern.mode_switch::user 1740 # number of protection mode switches
-system.cpu.kern.mode_switch::idle 2096 # number of protection mode switches
+system.cpu.kern.mode_switch::idle 2097 # number of protection mode switches
system.cpu.kern.mode_good::kernel 1911
system.cpu.kern.mode_good::user 1740
system.cpu.kern.mode_good::idle 171
-system.cpu.kern.mode_switch_good::kernel 0.323679 # fraction of useful protection mode switches
+system.cpu.kern.mode_switch_good::kernel 0.323734 # fraction of useful protection mode switches
system.cpu.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
-system.cpu.kern.mode_switch_good::idle 0.081584 # fraction of useful protection mode switches
+system.cpu.kern.mode_switch_good::idle 0.081545 # fraction of useful protection mode switches
system.cpu.kern.mode_switch_good::total 0.392402 # fraction of useful protection mode switches
-system.cpu.kern.mode_ticks::kernel 46102035000 2.40% 2.40% # number of ticks spent at the given mode
-system.cpu.kern.mode_ticks::user 5243076000 0.27% 2.68% # number of ticks spent at the given mode
-system.cpu.kern.mode_ticks::idle 1867121335000 97.32% 100.00% # number of ticks spent at the given mode
+system.cpu.kern.mode_ticks::kernel 46124802000 2.40% 2.40% # number of ticks spent at the given mode
+system.cpu.kern.mode_ticks::user 5245072500 0.27% 2.68% # number of ticks spent at the given mode
+system.cpu.kern.mode_ticks::idle 1867102483500 97.32% 100.00% # number of ticks spent at the given mode
system.cpu.kern.swap_context 4179 # number of times the context was actually changed
system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
@@ -623,7 +624,7 @@ system.tsunami.ethernet.totalRxOrn 0 # to
system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
-system.iobus.throughput 1410587 # Throughput (bytes/s)
+system.iobus.throughput 1410582 # Throughput (bytes/s)
system.iobus.trans_dist::ReadReq 7103 # Transaction distribution
system.iobus.trans_dist::ReadResp 7103 # Transaction distribution
system.iobus.trans_dist::WriteReq 51201 # Transaction distribution
@@ -709,59 +710,59 @@ system.iobus.reqLayer27.occupancy 76000 # La
system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer28.occupancy 110000 # Layer occupancy (ticks)
system.iobus.reqLayer28.utilization 0.0 # Layer utilization (%)
-system.iobus.reqLayer29.occupancy 378256913 # Layer occupancy (ticks)
+system.iobus.reqLayer29.occupancy 378268915 # Layer occupancy (ticks)
system.iobus.reqLayer29.utilization 0.0 # Layer utilization (%)
system.iobus.reqLayer30.occupancy 30000 # Layer occupancy (ticks)
system.iobus.reqLayer30.utilization 0.0 # Layer utilization (%)
system.iobus.respLayer0.occupancy 23509000 # Layer occupancy (ticks)
system.iobus.respLayer0.utilization 0.0 # Layer utilization (%)
-system.iobus.respLayer1.occupancy 42010000 # Layer occupancy (ticks)
+system.iobus.respLayer1.occupancy 43091000 # Layer occupancy (ticks)
system.iobus.respLayer1.utilization 0.0 # Layer utilization (%)
-system.cpu.icache.replacements 928573 # number of replacements
-system.cpu.icache.tagsinuse 508.447268 # Cycle average of tags in use
-system.cpu.icache.total_refs 55277021 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 929084 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 59.496258 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 38501717000 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 508.447268 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.993061 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.993061 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 55277021 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 55277021 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 55277021 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 55277021 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 55277021 # number of overall hits
-system.cpu.icache.overall_hits::total 55277021 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 929244 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 929244 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 929244 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 929244 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 929244 # number of overall misses
-system.cpu.icache.overall_misses::total 929244 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 12990910500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 12990910500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 12990910500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 12990910500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 12990910500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 12990910500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 56206265 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 56206265 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 56206265 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 56206265 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 56206265 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 56206265 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.016533 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.016533 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.016533 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.016533 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.016533 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.016533 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13980.085424 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 13980.085424 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 13980.085424 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 13980.085424 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 13980.085424 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 13980.085424 # average overall miss latency
+system.cpu.icache.tags.replacements 928665 # number of replacements
+system.cpu.icache.tags.tagsinuse 508.413691 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 55270512 # Total number of references to valid blocks.
+system.cpu.icache.tags.sampled_refs 929176 # Sample count of references to valid blocks.
+system.cpu.icache.tags.avg_refs 59.483362 # Average number of references to valid blocks.
+system.cpu.icache.tags.warmup_cycle 38814414250 # Cycle when the warmup percentage was hit.
+system.cpu.icache.tags.occ_blocks::cpu.inst 508.413691 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.992995 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.992995 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 55270512 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 55270512 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 55270512 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 55270512 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 55270512 # number of overall hits
+system.cpu.icache.overall_hits::total 55270512 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 929336 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 929336 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 929336 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 929336 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 929336 # number of overall misses
+system.cpu.icache.overall_misses::total 929336 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 13015346257 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 13015346257 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 13015346257 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 13015346257 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 13015346257 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 13015346257 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 56199848 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 56199848 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 56199848 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 56199848 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 56199848 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 56199848 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.016536 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.016536 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.016536 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.016536 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.016536 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.016536 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14004.995241 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 14004.995241 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 14004.995241 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 14004.995241 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 14004.995241 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 14004.995241 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -770,126 +771,126 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 929244 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 929244 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 929244 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 929244 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 929244 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 929244 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11132422500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 11132422500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11132422500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 11132422500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11132422500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 11132422500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.016533 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.016533 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.016533 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.016533 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.016533 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.016533 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11980.085424 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11980.085424 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11980.085424 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 11980.085424 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11980.085424 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 11980.085424 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 929336 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 929336 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 929336 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 929336 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 929336 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 929336 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11150220743 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 11150220743 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11150220743 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 11150220743 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11150220743 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 11150220743 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.016536 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.016536 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.016536 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.016536 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.016536 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.016536 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11998.051020 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11998.051020 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11998.051020 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 11998.051020 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11998.051020 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 11998.051020 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 336249 # number of replacements
-system.cpu.l2cache.tagsinuse 65299.317705 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 2448334 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 401410 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 6.099335 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 6517964750 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 55625.043454 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 4760.305477 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 4913.968774 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.848771 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.072636 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.074981 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.996389 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 915931 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 815128 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1731059 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 835526 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 835526 # number of Writeback hits
+system.cpu.l2cache.tags.replacements 336065 # number of replacements
+system.cpu.l2cache.tags.tagsinuse 65300.870394 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 2448301 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.sampled_refs 401226 # Sample count of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 6.102050 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.warmup_cycle 6580892750 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.tags.occ_blocks::writebacks 55613.136753 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 4759.199410 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 4928.534231 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::writebacks 0.848589 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.072620 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.075203 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.996412 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 916024 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 814969 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1730993 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 835407 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 835407 # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits::cpu.data 4 # number of UpgradeReq hits
system.cpu.l2cache.UpgradeReq_hits::total 4 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 187585 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 187585 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 915931 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 1002713 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 1918644 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 915931 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 1002713 # number of overall hits
-system.cpu.l2cache.overall_hits::total 1918644 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 13293 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 271959 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 285252 # number of ReadReq misses
+system.cpu.l2cache.ReadExReq_hits::cpu.data 187779 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 187779 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 916024 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 1002748 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 1918772 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 916024 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 1002748 # number of overall hits
+system.cpu.l2cache.overall_hits::total 1918772 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.inst 13292 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 271918 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 285210 # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses::cpu.data 13 # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_misses::total 13 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 116856 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 116856 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 13293 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 388815 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 402108 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 13293 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 388815 # number of overall misses
-system.cpu.l2cache.overall_misses::total 402108 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1043848500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 16878045500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 17921894000 # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 189500 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 189500 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 7749920500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 7749920500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 1043848500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 24627966000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 25671814500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 1043848500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 24627966000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 25671814500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 929224 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1087087 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 2016311 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 835526 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 835526 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_misses::cpu.data 116714 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 116714 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 13292 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 388632 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 401924 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 13292 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 388632 # number of overall misses
+system.cpu.l2cache.overall_misses::total 401924 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1060624743 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 16925556244 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 17986180987 # number of ReadReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 190498 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 190498 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 7757662128 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 7757662128 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 1060624743 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 24683218372 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 25743843115 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 1060624743 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 24683218372 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 25743843115 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 929316 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1086887 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 2016203 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 835407 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 835407 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::cpu.data 17 # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::total 17 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 304441 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 304441 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 929224 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1391528 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2320752 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 929224 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1391528 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2320752 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014305 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.250172 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.141472 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 304493 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 304493 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 929316 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1391380 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2320696 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 929316 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1391380 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2320696 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014303 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.250181 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.141459 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.764706 # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::total 0.764706 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.383838 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.383838 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014305 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.279416 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.173266 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014305 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.279416 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.173266 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 78526.179192 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 62060.992650 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 62828.285165 # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 14576.923077 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 14576.923077 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66320.261690 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66320.261690 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78526.179192 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 63341.090236 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 63843.083202 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78526.179192 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 63341.090236 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 63843.083202 # average overall miss latency
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.383306 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.383306 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014303 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.279314 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.173191 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014303 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.279314 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.173191 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 79794.217800 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 62245.074780 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 63062.939543 # average ReadReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 14653.692308 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 14653.692308 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66467.280086 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66467.280086 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 79794.217800 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 63513.087888 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 64051.519976 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 79794.217800 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 63513.087888 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 64051.519976 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -898,66 +899,66 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 74184 # number of writebacks
-system.cpu.l2cache.writebacks::total 74184 # number of writebacks
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 13293 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 271959 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 285252 # number of ReadReq MSHR misses
+system.cpu.l2cache.writebacks::writebacks 73955 # number of writebacks
+system.cpu.l2cache.writebacks::total 73955 # number of writebacks
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 13292 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 271918 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 285210 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 13 # number of UpgradeReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::total 13 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 116856 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 116856 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 13293 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 388815 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 402108 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 13293 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 388815 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 402108 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 879542258 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 13544515256 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 14424057514 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 116714 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 116714 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 13292 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 388632 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 401924 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 13292 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 388632 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 401924 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 893093257 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 13525299756 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 14418393013 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 230011 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 230011 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 6316543121 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 6316543121 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 879542258 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 19861058377 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 20740600635 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 879542258 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 19861058377 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 20740600635 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1334145000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1334145000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 6297401372 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 6297401372 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 893093257 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 19822701128 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 20715794385 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 893093257 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 19822701128 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 20715794385 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1334143500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1334143500 # number of ReadReq MSHR uncacheable cycles
system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1895431500 # number of WriteReq MSHR uncacheable cycles
system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1895431500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3229576500 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3229576500 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014305 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.250172 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.141472 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3229575000 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3229575000 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014303 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.250181 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.141459 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.764706 # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.764706 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.383838 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.383838 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014305 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.279416 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.173266 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014305 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.279416 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.173266 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 66165.820958 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 49803.519119 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 50566.017115 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.383306 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.383306 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014303 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.279314 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.173191 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014303 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.279314 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.173191 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 67190.284156 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 49740.362006 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 50553.602654 # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 17693.153846 # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 17693.153846 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54054.076136 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54054.076136 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66165.820958 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 51080.998359 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 51579.676691 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66165.820958 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 51080.998359 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 51579.676691 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 53955.835392 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 53955.835392 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 67190.284156 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 51006.353383 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 51541.571006 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 67190.284156 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 51006.353383 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 51541.571006 # average overall mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -965,79 +966,79 @@ system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total inf
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 1391015 # number of replacements
-system.cpu.dcache.tagsinuse 511.979232 # Cycle average of tags in use
-system.cpu.dcache.total_refs 14051400 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1391527 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 10.097828 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 105127000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 511.979232 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.999959 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.999959 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 7815804 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 7815804 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 5853333 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 5853333 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 182999 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 182999 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 199247 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 199247 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 13669137 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 13669137 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 13669137 # number of overall hits
-system.cpu.dcache.overall_hits::total 13669137 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1069817 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1069817 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 304458 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 304458 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 17270 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 17270 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 1374275 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1374275 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1374275 # number of overall misses
-system.cpu.dcache.overall_misses::total 1374275 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 28060990500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 28060990500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 10539571500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 10539571500 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 229596000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 229596000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 38600562000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 38600562000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 38600562000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 38600562000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 8885621 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 8885621 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 6157791 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 6157791 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 200269 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 200269 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 199247 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 199247 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 15043412 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 15043412 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 15043412 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 15043412 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.120399 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.120399 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.049443 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.049443 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.086234 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.086234 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.091354 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.091354 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.091354 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.091354 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 26229.710782 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 26229.710782 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 34617.489112 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 34617.489112 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13294.499131 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13294.499131 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 28087.946008 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 28087.946008 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 28087.946008 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 28087.946008 # average overall miss latency
+system.cpu.dcache.tags.replacements 1390866 # number of replacements
+system.cpu.dcache.tags.tagsinuse 511.979110 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 14050029 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 1391378 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 10.097924 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 105729250 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 511.979110 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999959 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.999959 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 7815067 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 7815067 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 5852671 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 5852671 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 183038 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 183038 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 199236 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 199236 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 13667738 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 13667738 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 13667738 # number of overall hits
+system.cpu.dcache.overall_hits::total 13667738 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1069668 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1069668 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 304510 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 304510 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 17219 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 17219 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 1374178 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1374178 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1374178 # number of overall misses
+system.cpu.dcache.overall_misses::total 1374178 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 28240934256 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 28240934256 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 10606589383 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 10606589383 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 229410500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 229410500 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 38847523639 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 38847523639 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 38847523639 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 38847523639 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 8884735 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 8884735 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 6157181 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 6157181 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 200257 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 200257 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 199236 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 199236 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 15041916 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 15041916 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 15041916 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 15041916 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.120394 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.120394 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.049456 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.049456 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.085985 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.085985 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.091357 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.091357 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.091357 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.091357 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 26401.588396 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 26401.588396 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 34831.661959 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 34831.661959 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13323.102387 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13323.102387 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 28269.644572 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 28269.644572 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 28269.644572 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 28269.644572 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1046,54 +1047,54 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 835526 # number of writebacks
-system.cpu.dcache.writebacks::total 835526 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1069817 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 1069817 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 304458 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 304458 # number of WriteReq MSHR misses
-system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17270 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.LoadLockedReq_mshr_misses::total 17270 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1374275 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1374275 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1374275 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1374275 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 25921356500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 25921356500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 9930655500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 9930655500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 195056000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 195056000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 35852012000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 35852012000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 35852012000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 35852012000 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1424235000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1424235000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.writebacks::writebacks 835407 # number of writebacks
+system.cpu.dcache.writebacks::total 835407 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1069668 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 1069668 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 304510 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 304510 # number of WriteReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17219 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::total 17219 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 1374178 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 1374178 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 1374178 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 1374178 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 25967193744 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 25967193744 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 9940394617 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 9940394617 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 194939500 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 194939500 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 35907588361 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 35907588361 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 35907588361 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 35907588361 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1424233500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1424233500 # number of ReadReq MSHR uncacheable cycles
system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2011219500 # number of WriteReq MSHR uncacheable cycles
system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2011219500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3435454500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::total 3435454500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120399 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120399 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.049443 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.049443 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.086234 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.086234 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091354 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.091354 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091354 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.091354 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24229.710782 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24229.710782 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32617.489112 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32617.489112 # average WriteReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11294.499131 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11294.499131 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26087.946008 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 26087.946008 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26087.946008 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 26087.946008 # average overall mshr miss latency
+system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3435453000 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::total 3435453000 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120394 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120394 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.049456 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.049456 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.085985 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.085985 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091357 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.091357 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091357 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.091357 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 24275.937715 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 24275.937715 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 32643.902062 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 32643.902062 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11321.185899 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11321.185899 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 26130.230844 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 26130.230844 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 26130.230844 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 26130.230844 # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -1101,31 +1102,31 @@ system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.throughput 105322456 # Throughput (bytes/s)
-system.cpu.toL2Bus.trans_dist::ReadReq 2023434 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 2023417 # Transaction distribution
+system.cpu.toL2Bus.throughput 105316327 # Throughput (bytes/s)
+system.cpu.toL2Bus.trans_dist::ReadReq 2023326 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 2023309 # Transaction distribution
system.cpu.toL2Bus.trans_dist::WriteReq 9649 # Transaction distribution
system.cpu.toL2Bus.trans_dist::WriteResp 9649 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::Writeback 835526 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::Writeback 835407 # Transaction distribution
system.cpu.toL2Bus.trans_dist::UpgradeReq 17 # Transaction distribution
system.cpu.toL2Bus.trans_dist::UpgradeResp 17 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 345993 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 304442 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 1858468 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side 3651931 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count 5510399 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 59470336 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side 142586060 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.tot_pkt_size 202056396 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.data_through_bus 202046348 # Total data (bytes)
-system.cpu.toL2Bus.snoop_data_through_bus 11328 # Total snoop data (bytes)
-system.cpu.toL2Bus.reqLayer0.occupancy 2426797500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.trans_dist::ReadExReq 346045 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadExResp 304495 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side 1858652 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side 3651517 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count 5510169 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side 59476224 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side 142569036 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.tot_pkt_size 202045260 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.data_through_bus 202035148 # Total data (bytes)
+system.cpu.toL2Bus.snoop_data_through_bus 11392 # Total snoop data (bytes)
+system.cpu.toL2Bus.reqLayer0.occupancy 2426591000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
-system.cpu.toL2Bus.snoopLayer0.occupancy 235500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoopLayer0.occupancy 237000 # Layer occupancy (ticks)
system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 1393866000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 1397230757 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 2099055000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.occupancy 2194639139 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
---------- End Simulation Statistics ----------