summaryrefslogtreecommitdiff
path: root/tests/quick/fs
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2012-10-25 13:14:42 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2012-10-25 13:14:42 -0400
commit8fe556338db4cc50a3f1ba20306bc5e464941f2b (patch)
treed95b1933c18d142f9c533f32ac7b84bd1f2d0da5 /tests/quick/fs
parent66e331c7bb7d503c35808325e1bfaa9f18f4bdb9 (diff)
downloadgem5-8fe556338db4cc50a3f1ba20306bc5e464941f2b.tar.xz
stats: Update stats to reflect use of SimpleDRAM
This patch bumps the stats to match the use of SimpleDRAM instead of SimpleMemory in all inorder and O3 regressions, and also all full-system regressions. A number of performance-related stats change, and a whole bunch of stats are added for the memory controller.
Diffstat (limited to 'tests/quick/fs')
-rw-r--r--tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt258
-rw-r--r--tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt244
-rw-r--r--tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt1986
-rw-r--r--tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt1066
-rw-r--r--tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/stats.txt168
-rw-r--r--tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt384
-rw-r--r--tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/stats.txt2034
-rw-r--r--tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt1098
-rw-r--r--tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt196
-rw-r--r--tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt1368
-rw-r--r--tests/quick/fs/80.netperf-stream/ref/alpha/linux/twosys-tsunami-simple-atomic/stats.txt786
11 files changed, 5900 insertions, 3688 deletions
diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt
index b9451bcf6..0cbad844c 100644
--- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic-dual/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 1.870325 # Nu
sim_ticks 1870325497500 # Number of ticks simulated
final_tick 1870325497500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 2529303 # Simulator instruction rate (inst/s)
-host_op_rate 2529302 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 74909435310 # Simulator tick rate (ticks/s)
-host_mem_usage 298360 # Number of bytes of host memory used
-host_seconds 24.97 # Real time elapsed on the host
+host_inst_rate 1528286 # Simulator instruction rate (inst/s)
+host_op_rate 1528286 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 45262701867 # Simulator tick rate (ticks/s)
+host_mem_usage 296828 # Number of bytes of host memory used
+host_seconds 41.32 # Real time elapsed on the host
sim_insts 63151114 # Number of instructions simulated
sim_ops 63151114 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu0.inst 760896 # Number of bytes read from this memory
@@ -48,16 +48,174 @@ system.physmem.bw_total::tsunami.ide 1416652 # To
system.physmem.bw_total::cpu1.inst 59438 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu1.data 364531 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 42090265 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 0 # Total number of read requests seen
+system.physmem.writeReqs 0 # Total number of write requests seen
+system.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 0 # Total number of bytes read from memory
+system.physmem.bytesWritten 0 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 0 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 0 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+system.physmem.totGap 0 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 0 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 0 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 0 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 0 # Sum of mem lat for all requests
+system.physmem.totBusLat 0 # Total cycles spent in databus access
+system.physmem.totBankLat 0 # Total cycles spent in bank access
+system.physmem.avgQLat nan # Average queueing delay per request
+system.physmem.avgBankLat nan # Average bank access latency per request
+system.physmem.avgBusLat nan # Average bus latency per request
+system.physmem.avgMemAccLat nan # Average memory access latency
+system.physmem.avgRdBW 0.00 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 0.00 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.00 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.00 # Average read queue length over time
+system.physmem.avgWrQLen 0.00 # Average write queue length over time
+system.physmem.readRowHits 0 # Number of row buffer hits during reads
+system.physmem.writeRowHits 0 # Number of row buffer hits during writes
+system.physmem.readRowHitRate nan # Row buffer hit rate for reads
+system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+system.physmem.avgGap nan # Average gap between requests
system.l2c.replacements 1000406 # number of replacements
-system.l2c.tagsinuse 65381.817479 # Cycle average of tags in use
-system.l2c.total_refs 2465974 # Total number of references to valid blocks.
+system.l2c.tagsinuse 65381.817483 # Cycle average of tags in use
+system.l2c.total_refs 2465980 # Total number of references to valid blocks.
system.l2c.sampled_refs 1065550 # Sample count of references to valid blocks.
-system.l2c.avg_refs 2.314273 # Average number of references to valid blocks.
+system.l2c.avg_refs 2.314279 # Average number of references to valid blocks.
system.l2c.warmup_cycle 838081000 # Cycle when the warmup percentage was hit.
-system.l2c.occ_blocks::writebacks 56158.126687 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.inst 4894.240577 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.data 4135.004263 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.inst 174.436812 # Average occupied blocks per requestor
+system.l2c.occ_blocks::writebacks 56158.126694 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu0.inst 4894.240575 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu0.data 4135.004261 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu1.inst 174.436811 # Average occupied blocks per requestor
system.l2c.occ_blocks::cpu1.data 20.009142 # Average occupied blocks per requestor
system.l2c.occ_percent::writebacks 0.856905 # Average percentage of cache occupancy
system.l2c.occ_percent::cpu0.inst 0.074680 # Average percentage of cache occupancy
@@ -66,10 +224,10 @@ system.l2c.occ_percent::cpu1.inst 0.002662 # Av
system.l2c.occ_percent::cpu1.data 0.000305 # Average percentage of cache occupancy
system.l2c.occ_percent::total 0.997647 # Average percentage of cache occupancy
system.l2c.ReadReq_hits::cpu0.inst 872724 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.data 763058 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.data 763064 # number of ReadReq hits
system.l2c.ReadReq_hits::cpu1.inst 102911 # number of ReadReq hits
system.l2c.ReadReq_hits::cpu1.data 36889 # number of ReadReq hits
-system.l2c.ReadReq_hits::total 1775582 # number of ReadReq hits
+system.l2c.ReadReq_hits::total 1775588 # number of ReadReq hits
system.l2c.Writeback_hits::writebacks 816811 # number of Writeback hits
system.l2c.Writeback_hits::total 816811 # number of Writeback hits
system.l2c.UpgradeReq_hits::cpu0.data 138 # number of UpgradeReq hits
@@ -82,15 +240,15 @@ system.l2c.ReadExReq_hits::cpu0.data 166434 # nu
system.l2c.ReadExReq_hits::cpu1.data 14300 # number of ReadExReq hits
system.l2c.ReadExReq_hits::total 180734 # number of ReadExReq hits
system.l2c.demand_hits::cpu0.inst 872724 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.data 929492 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.data 929498 # number of demand (read+write) hits
system.l2c.demand_hits::cpu1.inst 102911 # number of demand (read+write) hits
system.l2c.demand_hits::cpu1.data 51189 # number of demand (read+write) hits
-system.l2c.demand_hits::total 1956316 # number of demand (read+write) hits
+system.l2c.demand_hits::total 1956322 # number of demand (read+write) hits
system.l2c.overall_hits::cpu0.inst 872724 # number of overall hits
-system.l2c.overall_hits::cpu0.data 929492 # number of overall hits
+system.l2c.overall_hits::cpu0.data 929498 # number of overall hits
system.l2c.overall_hits::cpu1.inst 102911 # number of overall hits
system.l2c.overall_hits::cpu1.data 51189 # number of overall hits
-system.l2c.overall_hits::total 1956316 # number of overall hits
+system.l2c.overall_hits::total 1956322 # number of overall hits
system.l2c.ReadReq_misses::cpu0.inst 11889 # number of ReadReq misses
system.l2c.ReadReq_misses::cpu0.data 926770 # number of ReadReq misses
system.l2c.ReadReq_misses::cpu1.inst 1737 # number of ReadReq misses
@@ -116,10 +274,10 @@ system.l2c.overall_misses::cpu1.inst 1737 # nu
system.l2c.overall_misses::cpu1.data 10780 # number of overall misses
system.l2c.overall_misses::total 1066458 # number of overall misses
system.l2c.ReadReq_accesses::cpu0.inst 884613 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.data 1689828 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.data 1689834 # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::cpu1.inst 104648 # number of ReadReq accesses(hits+misses)
system.l2c.ReadReq_accesses::cpu1.data 37807 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::total 2716896 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::total 2716902 # number of ReadReq accesses(hits+misses)
system.l2c.Writeback_accesses::writebacks 816811 # number of Writeback accesses(hits+misses)
system.l2c.Writeback_accesses::total 816811 # number of Writeback accesses(hits+misses)
system.l2c.UpgradeReq_accesses::cpu0.data 2579 # number of UpgradeReq accesses(hits+misses)
@@ -132,20 +290,20 @@ system.l2c.ReadExReq_accesses::cpu0.data 281716 # nu
system.l2c.ReadExReq_accesses::cpu1.data 24162 # number of ReadExReq accesses(hits+misses)
system.l2c.ReadExReq_accesses::total 305878 # number of ReadExReq accesses(hits+misses)
system.l2c.demand_accesses::cpu0.inst 884613 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.data 1971544 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.data 1971550 # number of demand (read+write) accesses
system.l2c.demand_accesses::cpu1.inst 104648 # number of demand (read+write) accesses
system.l2c.demand_accesses::cpu1.data 61969 # number of demand (read+write) accesses
-system.l2c.demand_accesses::total 3022774 # number of demand (read+write) accesses
+system.l2c.demand_accesses::total 3022780 # number of demand (read+write) accesses
system.l2c.overall_accesses::cpu0.inst 884613 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.data 1971544 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.data 1971550 # number of overall (read+write) accesses
system.l2c.overall_accesses::cpu1.inst 104648 # number of overall (read+write) accesses
system.l2c.overall_accesses::cpu1.data 61969 # number of overall (read+write) accesses
-system.l2c.overall_accesses::total 3022774 # number of overall (read+write) accesses
+system.l2c.overall_accesses::total 3022780 # number of overall (read+write) accesses
system.l2c.ReadReq_miss_rate::cpu0.inst 0.013440 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu0.data 0.548440 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu0.data 0.548438 # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::cpu1.inst 0.016599 # miss rate for ReadReq accesses
system.l2c.ReadReq_miss_rate::cpu1.data 0.024281 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::total 0.346467 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::total 0.346466 # miss rate for ReadReq accesses
system.l2c.UpgradeReq_miss_rate::cpu0.data 0.946491 # miss rate for UpgradeReq accesses
system.l2c.UpgradeReq_miss_rate::cpu1.data 0.939542 # miss rate for UpgradeReq accesses
system.l2c.UpgradeReq_miss_rate::total 0.945158 # miss rate for UpgradeReq accesses
@@ -156,15 +314,15 @@ system.l2c.ReadExReq_miss_rate::cpu0.data 0.409214 # m
system.l2c.ReadExReq_miss_rate::cpu1.data 0.408162 # miss rate for ReadExReq accesses
system.l2c.ReadExReq_miss_rate::total 0.409130 # miss rate for ReadExReq accesses
system.l2c.demand_miss_rate::cpu0.inst 0.013440 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.data 0.528546 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.data 0.528545 # miss rate for demand accesses
system.l2c.demand_miss_rate::cpu1.inst 0.016599 # miss rate for demand accesses
system.l2c.demand_miss_rate::cpu1.data 0.173958 # miss rate for demand accesses
-system.l2c.demand_miss_rate::total 0.352808 # miss rate for demand accesses
+system.l2c.demand_miss_rate::total 0.352807 # miss rate for demand accesses
system.l2c.overall_miss_rate::cpu0.inst 0.013440 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.data 0.528546 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.data 0.528545 # miss rate for overall accesses
system.l2c.overall_miss_rate::cpu1.inst 0.016599 # miss rate for overall accesses
system.l2c.overall_miss_rate::cpu1.data 0.173958 # miss rate for overall accesses
-system.l2c.overall_miss_rate::total 0.352808 # miss rate for overall accesses
+system.l2c.overall_miss_rate::total 0.352807 # miss rate for overall accesses
system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -282,8 +440,8 @@ system.cpu0.num_fp_register_writes 150767 # nu
system.cpu0.num_mem_refs 15124548 # number of memory refs
system.cpu0.num_load_insts 9178366 # Number of load instructions
system.cpu0.num_store_insts 5946182 # Number of store instructions
-system.cpu0.num_idle_cycles 3683454679.572560 # Number of idle cycles
-system.cpu0.num_busy_cycles 57196203.427440 # Number of busy cycles
+system.cpu0.num_idle_cycles 3683454681.836560 # Number of idle cycles
+system.cpu0.num_busy_cycles 57196201.163440 # Number of busy cycles
system.cpu0.not_idle_fraction 0.015290 # Percentage of non-idle cycles
system.cpu0.idle_fraction 0.984710 # Percentage of idle cycles
system.cpu0.kern.inst.arm 0 # number of arm instructions executed
@@ -449,39 +607,39 @@ system.cpu0.icache.avg_blocked_cycles::no_targets nan
system.cpu0.icache.fast_writes 0 # number of fast writes performed
system.cpu0.icache.cache_copies 0 # number of cache copies performed
system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu0.dcache.replacements 1978242 # number of replacements
+system.cpu0.dcache.replacements 1978248 # number of replacements
system.cpu0.dcache.tagsinuse 507.129590 # Cycle average of tags in use
-system.cpu0.dcache.total_refs 13113201 # Total number of references to valid blocks.
-system.cpu0.dcache.sampled_refs 1978754 # Sample count of references to valid blocks.
-system.cpu0.dcache.avg_refs 6.626999 # Average number of references to valid blocks.
+system.cpu0.dcache.total_refs 13113195 # Total number of references to valid blocks.
+system.cpu0.dcache.sampled_refs 1978760 # Sample count of references to valid blocks.
+system.cpu0.dcache.avg_refs 6.626976 # Average number of references to valid blocks.
system.cpu0.dcache.warmup_cycle 10840000 # Cycle when the warmup percentage was hit.
system.cpu0.dcache.occ_blocks::cpu0.data 507.129590 # Average occupied blocks per requestor
system.cpu0.dcache.occ_percent::cpu0.data 0.990487 # Average percentage of cache occupancy
system.cpu0.dcache.occ_percent::total 0.990487 # Average percentage of cache occupancy
-system.cpu0.dcache.ReadReq_hits::cpu0.data 7292600 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::total 7292600 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::cpu0.data 7292594 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::total 7292594 # number of ReadReq hits
system.cpu0.dcache.WriteReq_hits::cpu0.data 5457787 # number of WriteReq hits
system.cpu0.dcache.WriteReq_hits::total 5457787 # number of WriteReq hits
system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 171977 # number of LoadLockedReq hits
system.cpu0.dcache.LoadLockedReq_hits::total 171977 # number of LoadLockedReq hits
system.cpu0.dcache.StoreCondReq_hits::cpu0.data 186443 # number of StoreCondReq hits
system.cpu0.dcache.StoreCondReq_hits::total 186443 # number of StoreCondReq hits
-system.cpu0.dcache.demand_hits::cpu0.data 12750387 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::total 12750387 # number of demand (read+write) hits
-system.cpu0.dcache.overall_hits::cpu0.data 12750387 # number of overall hits
-system.cpu0.dcache.overall_hits::total 12750387 # number of overall hits
-system.cpu0.dcache.ReadReq_misses::cpu0.data 1683130 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::total 1683130 # number of ReadReq misses
+system.cpu0.dcache.demand_hits::cpu0.data 12750381 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::total 12750381 # number of demand (read+write) hits
+system.cpu0.dcache.overall_hits::cpu0.data 12750381 # number of overall hits
+system.cpu0.dcache.overall_hits::total 12750381 # number of overall hits
+system.cpu0.dcache.ReadReq_misses::cpu0.data 1683136 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::total 1683136 # number of ReadReq misses
system.cpu0.dcache.WriteReq_misses::cpu0.data 285798 # number of WriteReq misses
system.cpu0.dcache.WriteReq_misses::total 285798 # number of WriteReq misses
system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 16152 # number of LoadLockedReq misses
system.cpu0.dcache.LoadLockedReq_misses::total 16152 # number of LoadLockedReq misses
system.cpu0.dcache.StoreCondReq_misses::cpu0.data 726 # number of StoreCondReq misses
system.cpu0.dcache.StoreCondReq_misses::total 726 # number of StoreCondReq misses
-system.cpu0.dcache.demand_misses::cpu0.data 1968928 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::total 1968928 # number of demand (read+write) misses
-system.cpu0.dcache.overall_misses::cpu0.data 1968928 # number of overall misses
-system.cpu0.dcache.overall_misses::total 1968928 # number of overall misses
+system.cpu0.dcache.demand_misses::cpu0.data 1968934 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::total 1968934 # number of demand (read+write) misses
+system.cpu0.dcache.overall_misses::cpu0.data 1968934 # number of overall misses
+system.cpu0.dcache.overall_misses::total 1968934 # number of overall misses
system.cpu0.dcache.ReadReq_accesses::cpu0.data 8975730 # number of ReadReq accesses(hits+misses)
system.cpu0.dcache.ReadReq_accesses::total 8975730 # number of ReadReq accesses(hits+misses)
system.cpu0.dcache.WriteReq_accesses::cpu0.data 5743585 # number of WriteReq accesses(hits+misses)
@@ -494,8 +652,8 @@ system.cpu0.dcache.demand_accesses::cpu0.data 14719315
system.cpu0.dcache.demand_accesses::total 14719315 # number of demand (read+write) accesses
system.cpu0.dcache.overall_accesses::cpu0.data 14719315 # number of overall (read+write) accesses
system.cpu0.dcache.overall_accesses::total 14719315 # number of overall (read+write) accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.187520 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::total 0.187520 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.187521 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::total 0.187521 # miss rate for ReadReq accesses
system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.049760 # miss rate for WriteReq accesses
system.cpu0.dcache.WriteReq_miss_rate::total 0.049760 # miss rate for WriteReq accesses
system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.085856 # miss rate for LoadLockedReq accesses
diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt
index cf5c30619..99b74717c 100644
--- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 1.829331 # Nu
sim_ticks 1829330593000 # Number of ticks simulated
final_tick 1829330593000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 2569577 # Simulator instruction rate (inst/s)
-host_op_rate 2569575 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 78294086451 # Simulator tick rate (ticks/s)
-host_mem_usage 295292 # Number of bytes of host memory used
-host_seconds 23.37 # Real time elapsed on the host
+host_inst_rate 1577718 # Simulator instruction rate (inst/s)
+host_op_rate 1577717 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 48072530632 # Simulator tick rate (ticks/s)
+host_mem_usage 294780 # Number of bytes of host memory used
+host_seconds 38.05 # Real time elapsed on the host
sim_insts 60037737 # Number of instructions simulated
sim_ops 60037737 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 857856 # Number of bytes read from this memory
@@ -38,6 +38,164 @@ system.physmem.bw_total::cpu.inst 468945 # To
system.physmem.bw_total::cpu.data 36537571 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::tsunami.ide 1449868 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 42507667 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 0 # Total number of read requests seen
+system.physmem.writeReqs 0 # Total number of write requests seen
+system.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 0 # Total number of bytes read from memory
+system.physmem.bytesWritten 0 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 0 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 0 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+system.physmem.totGap 0 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 0 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 0 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 0 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 0 # Sum of mem lat for all requests
+system.physmem.totBusLat 0 # Total cycles spent in databus access
+system.physmem.totBankLat 0 # Total cycles spent in bank access
+system.physmem.avgQLat nan # Average queueing delay per request
+system.physmem.avgBankLat nan # Average bank access latency per request
+system.physmem.avgBusLat nan # Average bus latency per request
+system.physmem.avgMemAccLat nan # Average memory access latency
+system.physmem.avgRdBW 0.00 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 0.00 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.00 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.00 # Average read queue length over time
+system.physmem.avgWrQLen 0.00 # Average write queue length over time
+system.physmem.readRowHits 0 # Number of row buffer hits during reads
+system.physmem.writeRowHits 0 # Number of row buffer hits during writes
+system.physmem.readRowHitRate nan # Row buffer hit rate for reads
+system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+system.physmem.avgGap nan # Average gap between requests
system.iocache.replacements 41686 # number of replacements
system.iocache.tagsinuse 1.225558 # Cycle average of tags in use
system.iocache.total_refs 0 # Total number of references to valid blocks.
@@ -144,8 +302,8 @@ system.cpu.num_fp_register_writes 166520 # nu
system.cpu.num_mem_refs 16115688 # number of memory refs
system.cpu.num_load_insts 9747503 # Number of load instructions
system.cpu.num_store_insts 6368185 # Number of store instructions
-system.cpu.num_idle_cycles 3598606247.544791 # Number of idle cycles
-system.cpu.num_busy_cycles 60054830.455209 # Number of busy cycles
+system.cpu.num_idle_cycles 3598606250.520791 # Number of idle cycles
+system.cpu.num_busy_cycles 60054827.479209 # Number of busy cycles
system.cpu.not_idle_fraction 0.016414 # Percentage of non-idle cycles
system.cpu.idle_fraction 0.983586 # Percentage of idle cycles
system.cpu.kern.inst.arm 0 # number of arm instructions executed
@@ -306,37 +464,37 @@ system.cpu.icache.avg_blocked_cycles::no_targets nan
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 2042708 # number of replacements
+system.cpu.dcache.replacements 2042707 # number of replacements
system.cpu.dcache.tagsinuse 511.997802 # Cycle average of tags in use
-system.cpu.dcache.total_refs 14038404 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 2043220 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 6.870726 # Average number of references to valid blocks.
+system.cpu.dcache.total_refs 14038405 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 2043219 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 6.870729 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 10840000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::cpu.data 511.997802 # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data 0.999996 # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total 0.999996 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 7807768 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 7807768 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::cpu.data 7807769 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 7807769 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 5848199 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 5848199 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 183140 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 183140 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 199281 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 199281 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 13655967 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 13655967 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 13655967 # number of overall hits
-system.cpu.dcache.overall_hits::total 13655967 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1721710 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1721710 # number of ReadReq misses
+system.cpu.dcache.demand_hits::cpu.data 13655968 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 13655968 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 13655968 # number of overall hits
+system.cpu.dcache.overall_hits::total 13655968 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1721709 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1721709 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 304365 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 304365 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 17162 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 17162 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 2026075 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2026075 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2026075 # number of overall misses
-system.cpu.dcache.overall_misses::total 2026075 # number of overall misses
+system.cpu.dcache.demand_misses::cpu.data 2026074 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2026074 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2026074 # number of overall misses
+system.cpu.dcache.overall_misses::total 2026074 # number of overall misses
system.cpu.dcache.ReadReq_accesses::cpu.data 9529478 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 9529478 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 6152564 # number of WriteReq accesses(hits+misses)
@@ -372,20 +530,20 @@ system.cpu.dcache.writebacks::total 833491 # nu
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 992297 # number of replacements
system.cpu.l2cache.tagsinuse 65424.375500 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 2433229 # Total number of references to valid blocks.
+system.cpu.l2cache.total_refs 2433228 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 1057460 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 2.301013 # Average number of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.301012 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 614754000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 56309.097195 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 4867.351144 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 4247.927161 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::writebacks 56309.097197 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 4867.351143 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 4247.927159 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.859209 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.inst 0.074270 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.data 0.064818 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::total 0.998297 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 906782 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 811232 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1718014 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 811231 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1718013 # number of ReadReq hits
system.cpu.l2cache.Writeback_hits::writebacks 833491 # number of Writeback hits
system.cpu.l2cache.Writeback_hits::total 833491 # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits::cpu.data 4 # number of UpgradeReq hits
@@ -393,11 +551,11 @@ system.cpu.l2cache.UpgradeReq_hits::total 4 # n
system.cpu.l2cache.ReadExReq_hits::cpu.data 187234 # number of ReadExReq hits
system.cpu.l2cache.ReadExReq_hits::total 187234 # number of ReadExReq hits
system.cpu.l2cache.demand_hits::cpu.inst 906782 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 998466 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 1905248 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 998465 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 1905247 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 906782 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 998466 # number of overall hits
-system.cpu.l2cache.overall_hits::total 1905248 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 998465 # number of overall hits
+system.cpu.l2cache.overall_hits::total 1905247 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst 13404 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 927640 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::total 941044 # number of ReadReq misses
@@ -412,8 +570,8 @@ system.cpu.l2cache.overall_misses::cpu.inst 13404 #
system.cpu.l2cache.overall_misses::cpu.data 1044755 # number of overall misses
system.cpu.l2cache.overall_misses::total 1058159 # number of overall misses
system.cpu.l2cache.ReadReq_accesses::cpu.inst 920186 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1738872 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 2659058 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1738871 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 2659057 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::writebacks 833491 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.Writeback_accesses::total 833491 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::cpu.data 16 # number of UpgradeReq accesses(hits+misses)
@@ -421,23 +579,23 @@ system.cpu.l2cache.UpgradeReq_accesses::total 16
system.cpu.l2cache.ReadExReq_accesses::cpu.data 304349 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 304349 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst 920186 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2043221 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2963407 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 2043220 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2963406 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst 920186 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2043221 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2963407 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 2043220 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2963406 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014567 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.533472 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.533473 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::total 0.353901 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.750000 # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::total 0.750000 # miss rate for UpgradeReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.384805 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 0.384805 # miss rate for ReadExReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014567 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.511327 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.511328 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total 0.357075 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014567 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.511327 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.511328 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.357075 # miss rate for overall accesses
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
index ba361e6db..e568ced30 100644
--- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing-dual/stats.txt
@@ -1,218 +1,376 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.955746 # Number of seconds simulated
-sim_ticks 1955746240500 # Number of ticks simulated
-final_tick 1955746240500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.950813 # Number of seconds simulated
+sim_ticks 1950813247500 # Number of ticks simulated
+final_tick 1950813247500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1240365 # Simulator instruction rate (inst/s)
-host_op_rate 1240364 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 39831169965 # Simulator tick rate (ticks/s)
-host_mem_usage 291792 # Number of bytes of host memory used
-host_seconds 49.10 # Real time elapsed on the host
-sim_insts 60902973 # Number of instructions simulated
-sim_ops 60902973 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu0.inst 830080 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.data 24726528 # Number of bytes read from this memory
+host_inst_rate 1287440 # Simulator instruction rate (inst/s)
+host_op_rate 1287440 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 41184614921 # Simulator tick rate (ticks/s)
+host_mem_usage 325660 # Number of bytes of host memory used
+host_seconds 47.37 # Real time elapsed on the host
+sim_insts 60982794 # Number of instructions simulated
+sim_ops 60982794 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::cpu0.inst 827264 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.data 24727680 # Number of bytes read from this memory
system.physmem.bytes_read::tsunami.ide 2650880 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.inst 35200 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.data 438464 # Number of bytes read from this memory
-system.physmem.bytes_read::total 28681152 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu0.inst 830080 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu1.inst 35200 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 865280 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7699072 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7699072 # Number of bytes written to this memory
-system.physmem.num_reads::cpu0.inst 12970 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.data 386352 # Number of read requests responded to by this memory
+system.physmem.bytes_read::cpu1.inst 38464 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.data 439808 # Number of bytes read from this memory
+system.physmem.bytes_read::total 28684096 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu0.inst 827264 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu1.inst 38464 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 865728 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 7706368 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7706368 # Number of bytes written to this memory
+system.physmem.num_reads::cpu0.inst 12926 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.data 386370 # Number of read requests responded to by this memory
system.physmem.num_reads::tsunami.ide 41420 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.inst 550 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.data 6851 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 448143 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 120298 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 120298 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu0.inst 424431 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.data 12643014 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::tsunami.ide 1355431 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.inst 17998 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.data 224193 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 14665068 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu0.inst 424431 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu1.inst 17998 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 442430 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 3936642 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 3936642 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 3936642 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.inst 424431 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.data 12643014 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::tsunami.ide 1355431 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.inst 17998 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.data 224193 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 18601710 # Total bandwidth to/from this memory (bytes/s)
-system.l2c.replacements 341281 # number of replacements
-system.l2c.tagsinuse 65229.882617 # Cycle average of tags in use
-system.l2c.total_refs 2441318 # Total number of references to valid blocks.
-system.l2c.sampled_refs 406256 # Sample count of references to valid blocks.
-system.l2c.avg_refs 6.009309 # Average number of references to valid blocks.
-system.l2c.warmup_cycle 7648586000 # Cycle when the warmup percentage was hit.
-system.l2c.occ_blocks::writebacks 55341.365970 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.inst 4865.877793 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.data 4868.452553 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.inst 116.161458 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.data 38.024844 # Average occupied blocks per requestor
-system.l2c.occ_percent::writebacks 0.844442 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu0.inst 0.074247 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu0.data 0.074287 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.inst 0.001772 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.data 0.000580 # Average percentage of cache occupancy
-system.l2c.occ_percent::total 0.995329 # Average percentage of cache occupancy
-system.l2c.ReadReq_hits::cpu0.inst 685804 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.data 664321 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.inst 316190 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.data 108937 # number of ReadReq hits
-system.l2c.ReadReq_hits::total 1775252 # number of ReadReq hits
-system.l2c.Writeback_hits::writebacks 793334 # number of Writeback hits
-system.l2c.Writeback_hits::total 793334 # number of Writeback hits
-system.l2c.UpgradeReq_hits::cpu0.data 183 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::cpu1.data 549 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::total 732 # number of UpgradeReq hits
-system.l2c.SCUpgradeReq_hits::cpu0.data 35 # number of SCUpgradeReq hits
-system.l2c.SCUpgradeReq_hits::cpu1.data 22 # number of SCUpgradeReq hits
-system.l2c.SCUpgradeReq_hits::total 57 # number of SCUpgradeReq hits
-system.l2c.ReadExReq_hits::cpu0.data 126580 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::cpu1.data 47318 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::total 173898 # number of ReadExReq hits
-system.l2c.demand_hits::cpu0.inst 685804 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.data 790901 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.inst 316190 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.data 156255 # number of demand (read+write) hits
-system.l2c.demand_hits::total 1949150 # number of demand (read+write) hits
-system.l2c.overall_hits::cpu0.inst 685804 # number of overall hits
-system.l2c.overall_hits::cpu0.data 790901 # number of overall hits
-system.l2c.overall_hits::cpu1.inst 316190 # number of overall hits
-system.l2c.overall_hits::cpu1.data 156255 # number of overall hits
-system.l2c.overall_hits::total 1949150 # number of overall hits
-system.l2c.ReadReq_misses::cpu0.inst 12970 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu0.data 271621 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.inst 561 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.data 244 # number of ReadReq misses
-system.l2c.ReadReq_misses::total 285396 # number of ReadReq misses
-system.l2c.UpgradeReq_misses::cpu0.data 2948 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::cpu1.data 1741 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::total 4689 # number of UpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu0.data 892 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu1.data 895 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::total 1787 # number of SCUpgradeReq misses
-system.l2c.ReadExReq_misses::cpu0.data 115480 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::cpu1.data 6627 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::total 122107 # number of ReadExReq misses
-system.l2c.demand_misses::cpu0.inst 12970 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.data 387101 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.inst 561 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.data 6871 # number of demand (read+write) misses
-system.l2c.demand_misses::total 407503 # number of demand (read+write) misses
-system.l2c.overall_misses::cpu0.inst 12970 # number of overall misses
-system.l2c.overall_misses::cpu0.data 387101 # number of overall misses
-system.l2c.overall_misses::cpu1.inst 561 # number of overall misses
-system.l2c.overall_misses::cpu1.data 6871 # number of overall misses
-system.l2c.overall_misses::total 407503 # number of overall misses
-system.l2c.ReadReq_miss_latency::cpu0.inst 679344500 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu0.data 14131444000 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu1.inst 29382500 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu1.data 12805500 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::total 14852976500 # number of ReadReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu0.data 2720000 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu1.data 22059498 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::total 24779498 # number of UpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::cpu0.data 2047000 # number of SCUpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::cpu1.data 521500 # number of SCUpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::total 2568500 # number of SCUpgradeReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu0.data 6014286500 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu1.data 347569000 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::total 6361855500 # number of ReadExReq miss cycles
-system.l2c.demand_miss_latency::cpu0.inst 679344500 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu0.data 20145730500 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.inst 29382500 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.data 360374500 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::total 21214832000 # number of demand (read+write) miss cycles
-system.l2c.overall_miss_latency::cpu0.inst 679344500 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu0.data 20145730500 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.inst 29382500 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.data 360374500 # number of overall miss cycles
-system.l2c.overall_miss_latency::total 21214832000 # number of overall miss cycles
-system.l2c.ReadReq_accesses::cpu0.inst 698774 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.data 935942 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.inst 316751 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.data 109181 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::total 2060648 # number of ReadReq accesses(hits+misses)
-system.l2c.Writeback_accesses::writebacks 793334 # number of Writeback accesses(hits+misses)
-system.l2c.Writeback_accesses::total 793334 # number of Writeback accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu0.data 3131 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu1.data 2290 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::total 5421 # number of UpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu0.data 927 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu1.data 917 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::total 1844 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu0.data 242060 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu1.data 53945 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::total 296005 # number of ReadExReq accesses(hits+misses)
-system.l2c.demand_accesses::cpu0.inst 698774 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.data 1178002 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.inst 316751 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.data 163126 # number of demand (read+write) accesses
-system.l2c.demand_accesses::total 2356653 # number of demand (read+write) accesses
-system.l2c.overall_accesses::cpu0.inst 698774 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.data 1178002 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.inst 316751 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.data 163126 # number of overall (read+write) accesses
-system.l2c.overall_accesses::total 2356653 # number of overall (read+write) accesses
-system.l2c.ReadReq_miss_rate::cpu0.inst 0.018561 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu0.data 0.290211 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.inst 0.001771 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.data 0.002235 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::total 0.138498 # miss rate for ReadReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu0.data 0.941552 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu1.data 0.760262 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::total 0.864970 # miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.962244 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.976009 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::total 0.969089 # miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_miss_rate::cpu0.data 0.477072 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::cpu1.data 0.122847 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::total 0.412517 # miss rate for ReadExReq accesses
-system.l2c.demand_miss_rate::cpu0.inst 0.018561 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.data 0.328608 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.inst 0.001771 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.data 0.042121 # miss rate for demand accesses
-system.l2c.demand_miss_rate::total 0.172916 # miss rate for demand accesses
-system.l2c.overall_miss_rate::cpu0.inst 0.018561 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.data 0.328608 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.inst 0.001771 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.data 0.042121 # miss rate for overall accesses
-system.l2c.overall_miss_rate::total 0.172916 # miss rate for overall accesses
-system.l2c.ReadReq_avg_miss_latency::cpu0.inst 52378.141866 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu0.data 52026.330807 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu1.inst 52375.222816 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu1.data 52481.557377 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::total 52043.394091 # average ReadReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 922.659430 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 12670.590465 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::total 5284.601834 # average UpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 2294.843049 # average SCUpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 582.681564 # average SCUpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::total 1437.325126 # average SCUpgradeReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu0.data 52080.762903 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu1.data 52447.412102 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::total 52100.661715 # average ReadExReq miss latency
-system.l2c.demand_avg_miss_latency::cpu0.inst 52378.141866 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu0.data 52042.568994 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.inst 52375.222816 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.data 52448.624654 # average overall miss latency
-system.l2c.demand_avg_miss_latency::total 52060.554155 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.inst 52378.141866 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.data 52042.568994 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.inst 52375.222816 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.data 52448.624654 # average overall miss latency
-system.l2c.overall_avg_miss_latency::total 52060.554155 # average overall miss latency
+system.physmem.num_reads::cpu1.inst 601 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.data 6872 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 448189 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 120412 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 120412 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu0.inst 424061 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.data 12675575 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::tsunami.ide 1358859 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.inst 19717 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.data 225449 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 14703661 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu0.inst 424061 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu1.inst 19717 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 443778 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 3950336 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 3950336 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 3950336 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.inst 424061 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.data 12675575 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::tsunami.ide 1358859 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.inst 19717 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.data 225449 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 18653997 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 448189 # Total number of read requests seen
+system.physmem.writeReqs 120412 # Total number of write requests seen
+system.physmem.cpureqs 599134 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 28684096 # Total number of bytes read from memory
+system.physmem.bytesWritten 7706368 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 28684096 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 7706368 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 57 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 7172 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 28371 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 27660 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 28102 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 27702 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 28190 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 28020 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 27664 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 27960 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 28118 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 28027 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 27925 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 28196 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 28402 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 28329 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 27819 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 27647 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 7817 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 7270 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 7535 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 7162 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 7656 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 7513 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 7150 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 7412 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 7610 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 7562 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 7469 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 7772 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 8034 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 7948 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 7345 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 7157 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 522 # Number of times wr buffer was full causing retry
+system.physmem.totGap 1950759532000 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 448189 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 120934 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 7172 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 409832 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 7493 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 5295 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 2367 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 2815 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2388 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1774 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 1998 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 1671 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1947 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1601 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 1562 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 1645 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 1753 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 1208 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 1428 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 874 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 246 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 138 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 95 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 4346 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 4963 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 5068 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 5119 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 5195 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 5208 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 5231 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 5230 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 5231 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 5235 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 890 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 273 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 168 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 117 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 41 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 28 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 5 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 5 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 4 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 2865774804 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 10947900804 # Sum of mem lat for all requests
+system.physmem.totBusLat 1792528000 # Total cycles spent in databus access
+system.physmem.totBankLat 6289598000 # Total cycles spent in bank access
+system.physmem.avgQLat 6394.93 # Average queueing delay per request
+system.physmem.avgBankLat 14035.15 # Average bank access latency per request
+system.physmem.avgBusLat 4000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 24430.08 # Average memory access latency
+system.physmem.avgRdBW 14.70 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 3.95 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 14.70 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 3.95 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.12 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.01 # Average read queue length over time
+system.physmem.avgWrQLen 10.50 # Average write queue length over time
+system.physmem.readRowHits 428033 # Number of row buffer hits during reads
+system.physmem.writeRowHits 76777 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 95.51 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 63.76 # Row buffer hit rate for writes
+system.physmem.avgGap 3430805.67 # Average gap between requests
+system.l2c.replacements 341333 # number of replacements
+system.l2c.tagsinuse 65247.038846 # Cycle average of tags in use
+system.l2c.total_refs 2438074 # Total number of references to valid blocks.
+system.l2c.sampled_refs 406309 # Sample count of references to valid blocks.
+system.l2c.avg_refs 6.000541 # Average number of references to valid blocks.
+system.l2c.warmup_cycle 6891280002 # Cycle when the warmup percentage was hit.
+system.l2c.occ_blocks::writebacks 55545.297156 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu0.inst 4807.218464 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu0.data 4686.690338 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu1.inst 164.376104 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu1.data 43.456784 # Average occupied blocks per requestor
+system.l2c.occ_percent::writebacks 0.847554 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu0.inst 0.073352 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu0.data 0.071513 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu1.inst 0.002508 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu1.data 0.000663 # Average percentage of cache occupancy
+system.l2c.occ_percent::total 0.995591 # Average percentage of cache occupancy
+system.l2c.ReadReq_hits::cpu0.inst 674220 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.data 658221 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.inst 328583 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.data 113537 # number of ReadReq hits
+system.l2c.ReadReq_hits::total 1774561 # number of ReadReq hits
+system.l2c.Writeback_hits::writebacks 791464 # number of Writeback hits
+system.l2c.Writeback_hits::total 791464 # number of Writeback hits
+system.l2c.UpgradeReq_hits::cpu0.data 176 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::cpu1.data 567 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::total 743 # number of UpgradeReq hits
+system.l2c.SCUpgradeReq_hits::cpu0.data 36 # number of SCUpgradeReq hits
+system.l2c.SCUpgradeReq_hits::cpu1.data 23 # number of SCUpgradeReq hits
+system.l2c.SCUpgradeReq_hits::total 59 # number of SCUpgradeReq hits
+system.l2c.ReadExReq_hits::cpu0.data 123896 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::cpu1.data 48958 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::total 172854 # number of ReadExReq hits
+system.l2c.demand_hits::cpu0.inst 674220 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.data 782117 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.inst 328583 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.data 162495 # number of demand (read+write) hits
+system.l2c.demand_hits::total 1947415 # number of demand (read+write) hits
+system.l2c.overall_hits::cpu0.inst 674220 # number of overall hits
+system.l2c.overall_hits::cpu0.data 782117 # number of overall hits
+system.l2c.overall_hits::cpu1.inst 328583 # number of overall hits
+system.l2c.overall_hits::cpu1.data 162495 # number of overall hits
+system.l2c.overall_hits::total 1947415 # number of overall hits
+system.l2c.ReadReq_misses::cpu0.inst 12926 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu0.data 271631 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.inst 612 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.data 247 # number of ReadReq misses
+system.l2c.ReadReq_misses::total 285416 # number of ReadReq misses
+system.l2c.UpgradeReq_misses::cpu0.data 2967 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::cpu1.data 1807 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::total 4774 # number of UpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu0.data 939 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu1.data 942 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::total 1881 # number of SCUpgradeReq misses
+system.l2c.ReadExReq_misses::cpu0.data 115504 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::cpu1.data 6643 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::total 122147 # number of ReadExReq misses
+system.l2c.demand_misses::cpu0.inst 12926 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.data 387135 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.inst 612 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.data 6890 # number of demand (read+write) misses
+system.l2c.demand_misses::total 407563 # number of demand (read+write) misses
+system.l2c.overall_misses::cpu0.inst 12926 # number of overall misses
+system.l2c.overall_misses::cpu0.data 387135 # number of overall misses
+system.l2c.overall_misses::cpu1.inst 612 # number of overall misses
+system.l2c.overall_misses::cpu1.data 6890 # number of overall misses
+system.l2c.overall_misses::total 407563 # number of overall misses
+system.l2c.ReadReq_miss_latency::cpu0.inst 713316000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu0.data 11504038499 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu1.inst 34128500 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu1.data 15210000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::total 12266692999 # number of ReadReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu0.data 1244500 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu1.data 10405497 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::total 11649997 # number of UpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::cpu0.data 841000 # number of SCUpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::cpu1.data 205500 # number of SCUpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::total 1046500 # number of SCUpgradeReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu0.data 5694760500 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu1.data 427293500 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::total 6122054000 # number of ReadExReq miss cycles
+system.l2c.demand_miss_latency::cpu0.inst 713316000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu0.data 17198798999 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.inst 34128500 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.data 442503500 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::total 18388746999 # number of demand (read+write) miss cycles
+system.l2c.overall_miss_latency::cpu0.inst 713316000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu0.data 17198798999 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.inst 34128500 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.data 442503500 # number of overall miss cycles
+system.l2c.overall_miss_latency::total 18388746999 # number of overall miss cycles
+system.l2c.ReadReq_accesses::cpu0.inst 687146 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.data 929852 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.inst 329195 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.data 113784 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::total 2059977 # number of ReadReq accesses(hits+misses)
+system.l2c.Writeback_accesses::writebacks 791464 # number of Writeback accesses(hits+misses)
+system.l2c.Writeback_accesses::total 791464 # number of Writeback accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu0.data 3143 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu1.data 2374 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::total 5517 # number of UpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu0.data 975 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu1.data 965 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::total 1940 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu0.data 239400 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu1.data 55601 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::total 295001 # number of ReadExReq accesses(hits+misses)
+system.l2c.demand_accesses::cpu0.inst 687146 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.data 1169252 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.inst 329195 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.data 169385 # number of demand (read+write) accesses
+system.l2c.demand_accesses::total 2354978 # number of demand (read+write) accesses
+system.l2c.overall_accesses::cpu0.inst 687146 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.data 1169252 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.inst 329195 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.data 169385 # number of overall (read+write) accesses
+system.l2c.overall_accesses::total 2354978 # number of overall (read+write) accesses
+system.l2c.ReadReq_miss_rate::cpu0.inst 0.018811 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu0.data 0.292123 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.inst 0.001859 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.data 0.002171 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::total 0.138553 # miss rate for ReadReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu0.data 0.944003 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu1.data 0.761163 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::total 0.865325 # miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.963077 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.976166 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::total 0.969588 # miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_miss_rate::cpu0.data 0.482473 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::cpu1.data 0.119476 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::total 0.414056 # miss rate for ReadExReq accesses
+system.l2c.demand_miss_rate::cpu0.inst 0.018811 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.data 0.331096 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.inst 0.001859 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.data 0.040677 # miss rate for demand accesses
+system.l2c.demand_miss_rate::total 0.173064 # miss rate for demand accesses
+system.l2c.overall_miss_rate::cpu0.inst 0.018811 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.data 0.331096 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.inst 0.001859 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.data 0.040677 # miss rate for overall accesses
+system.l2c.overall_miss_rate::total 0.173064 # miss rate for overall accesses
+system.l2c.ReadReq_avg_miss_latency::cpu0.inst 55184.589200 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu0.data 42351.714270 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu1.inst 55765.522876 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu1.data 61578.947368 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::total 42978.294836 # average ReadReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 419.447253 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 5758.437742 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::total 2440.301005 # average UpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 895.633653 # average SCUpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 218.152866 # average SCUpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::total 556.353004 # average SCUpgradeReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu0.data 49303.578231 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu1.data 64322.369411 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::total 50120.379543 # average ReadExReq miss latency
+system.l2c.demand_avg_miss_latency::cpu0.inst 55184.589200 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu0.data 44425.843695 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.inst 55765.522876 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.data 64224.020319 # average overall miss latency
+system.l2c.demand_avg_miss_latency::total 45118.784087 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.inst 55184.589200 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.data 44425.843695 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.inst 55765.522876 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.data 64224.020319 # average overall miss latency
+system.l2c.overall_avg_miss_latency::total 45118.784087 # average overall miss latency
system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -221,119 +379,119 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av
system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.l2c.fast_writes 0 # number of fast writes performed
system.l2c.cache_copies 0 # number of cache copies performed
-system.l2c.writebacks::writebacks 78778 # number of writebacks
-system.l2c.writebacks::total 78778 # number of writebacks
+system.l2c.writebacks::writebacks 78892 # number of writebacks
+system.l2c.writebacks::total 78892 # number of writebacks
system.l2c.ReadReq_mshr_hits::cpu1.inst 11 # number of ReadReq MSHR hits
system.l2c.ReadReq_mshr_hits::total 11 # number of ReadReq MSHR hits
system.l2c.demand_mshr_hits::cpu1.inst 11 # number of demand (read+write) MSHR hits
system.l2c.demand_mshr_hits::total 11 # number of demand (read+write) MSHR hits
system.l2c.overall_mshr_hits::cpu1.inst 11 # number of overall MSHR hits
system.l2c.overall_mshr_hits::total 11 # number of overall MSHR hits
-system.l2c.ReadReq_mshr_misses::cpu0.inst 12970 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu0.data 271621 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu1.inst 550 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu1.data 244 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::total 285385 # number of ReadReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu0.data 2948 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu1.data 1741 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::total 4689 # number of UpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 892 # number of SCUpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 895 # number of SCUpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::total 1787 # number of SCUpgradeReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu0.data 115480 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu1.data 6627 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::total 122107 # number of ReadExReq MSHR misses
-system.l2c.demand_mshr_misses::cpu0.inst 12970 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu0.data 387101 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.inst 550 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.data 6871 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::total 407492 # number of demand (read+write) MSHR misses
-system.l2c.overall_mshr_misses::cpu0.inst 12970 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu0.data 387101 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.inst 550 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.data 6871 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::total 407492 # number of overall MSHR misses
-system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 519097000 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu0.data 10870382000 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 22042500 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu1.data 9816500 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::total 11421338000 # number of ReadReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 117985500 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 69640998 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::total 187626498 # number of UpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 35714975 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 35800000 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::total 71514975 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 4619582000 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 265544000 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::total 4885126000 # number of ReadExReq MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.inst 519097000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.data 15489964000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.inst 22042500 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.data 275360500 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::total 16306464000 # number of demand (read+write) MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.inst 519097000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.data 15489964000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.inst 22042500 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.data 275360500 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::total 16306464000 # number of overall MSHR miss cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 1370272000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 18137500 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::total 1388409500 # number of ReadReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 2141921500 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 673752500 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::total 2815674000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu0.data 3512193500 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu1.data 691890000 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::total 4204083500 # number of overall MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.018561 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.290211 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.001736 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.002235 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::total 0.138493 # mshr miss rate for ReadReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.941552 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.760262 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::total 0.864970 # mshr miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.962244 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.976009 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.969089 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.477072 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.122847 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::total 0.412517 # mshr miss rate for ReadExReq accesses
-system.l2c.demand_mshr_miss_rate::cpu0.inst 0.018561 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu0.data 0.328608 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.inst 0.001736 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.data 0.042121 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::total 0.172911 # mshr miss rate for demand accesses
-system.l2c.overall_mshr_miss_rate::cpu0.inst 0.018561 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu0.data 0.328608 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.inst 0.001736 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.data 0.042121 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::total 0.172911 # mshr miss rate for overall accesses
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 40022.898998 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 40020.403430 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 40077.272727 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 40231.557377 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::total 40020.806980 # average ReadReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 40022.218453 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 40000.573234 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::total 40014.181702 # average UpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 40039.209641 # average SCUpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 40000 # average SCUpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 40019.571908 # average SCUpgradeReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 40003.307932 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 40070.016599 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::total 40006.928350 # average ReadExReq mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 40022.898998 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.data 40015.303500 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 40077.272727 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.data 40075.753165 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::total 40016.648180 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 40022.898998 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.data 40015.303500 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 40077.272727 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.data 40075.753165 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::total 40016.648180 # average overall mshr miss latency
+system.l2c.ReadReq_mshr_misses::cpu0.inst 12926 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu0.data 271631 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu1.inst 601 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu1.data 247 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::total 285405 # number of ReadReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu0.data 2967 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu1.data 1807 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::total 4774 # number of UpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 939 # number of SCUpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 942 # number of SCUpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::total 1881 # number of SCUpgradeReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu0.data 115504 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu1.data 6643 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::total 122147 # number of ReadExReq MSHR misses
+system.l2c.demand_mshr_misses::cpu0.inst 12926 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu0.data 387135 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.inst 601 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.data 6890 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::total 407552 # number of demand (read+write) MSHR misses
+system.l2c.overall_mshr_misses::cpu0.inst 12926 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu0.data 387135 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.inst 601 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.data 6890 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::total 407552 # number of overall MSHR misses
+system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 549819387 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu0.data 7975375490 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 25997165 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu1.data 12059975 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::total 8563252017 # number of ReadReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 29825962 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 18084304 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::total 47910266 # number of UpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 9405923 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 9420942 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::total 18826865 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 4202676375 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 343429954 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::total 4546106329 # number of ReadExReq MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.inst 549819387 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.data 12178051865 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.inst 25997165 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.data 355489929 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::total 13109358346 # number of demand (read+write) MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.inst 549819387 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.data 12178051865 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.inst 25997165 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.data 355489929 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::total 13109358346 # number of overall MSHR miss cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 1370389500 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 18130000 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::total 1388519500 # number of ReadReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 2151186500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 682990000 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::total 2834176500 # number of WriteReq MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu0.data 3521576000 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu1.data 701120000 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::total 4222696000 # number of overall MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.018811 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.292123 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.001826 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.002171 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::total 0.138548 # mshr miss rate for ReadReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.944003 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.761163 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::total 0.865325 # mshr miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.963077 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.976166 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.969588 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.482473 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.119476 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::total 0.414056 # mshr miss rate for ReadExReq accesses
+system.l2c.demand_mshr_miss_rate::cpu0.inst 0.018811 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu0.data 0.331096 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.inst 0.001826 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.data 0.040677 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::total 0.173060 # mshr miss rate for demand accesses
+system.l2c.overall_mshr_miss_rate::cpu0.inst 0.018811 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu0.data 0.331096 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.inst 0.001826 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.data 0.040677 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::total 0.173060 # mshr miss rate for overall accesses
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 42535.926582 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 29361.065158 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 43256.514143 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 48825.809717 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::total 30003.861239 # average ReadReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10052.565554 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10007.915883 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10035.665270 # average UpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10016.957401 # average SCUpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10001 # average SCUpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10008.965976 # average SCUpgradeReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 36385.548336 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 51698.021075 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::total 37218.321604 # average ReadExReq mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 42535.926582 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.data 31456.860953 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 43256.514143 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.data 51595.055007 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::total 32166.099899 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 42535.926582 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.data 31456.860953 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 43256.514143 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.data 51595.055007 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::total 32166.099899 # average overall mshr miss latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
@@ -345,14 +503,14 @@ system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data inf
system.l2c.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.l2c.no_allocate_misses 0 # Number of misses that were no-allocate
system.iocache.replacements 41696 # number of replacements
-system.iocache.tagsinuse 0.569930 # Cycle average of tags in use
+system.iocache.tagsinuse 0.562945 # Cycle average of tags in use
system.iocache.total_refs 0 # Total number of references to valid blocks.
system.iocache.sampled_refs 41712 # Sample count of references to valid blocks.
system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 1749614950000 # Cycle when the warmup percentage was hit.
-system.iocache.occ_blocks::tsunami.ide 0.569930 # Average occupied blocks per requestor
-system.iocache.occ_percent::tsunami.ide 0.035621 # Average percentage of cache occupancy
-system.iocache.occ_percent::total 0.035621 # Average percentage of cache occupancy
+system.iocache.warmup_cycle 1745713328000 # Cycle when the warmup percentage was hit.
+system.iocache.occ_blocks::tsunami.ide 0.562945 # Average occupied blocks per requestor
+system.iocache.occ_percent::tsunami.ide 0.035184 # Average percentage of cache occupancy
+system.iocache.occ_percent::total 0.035184 # Average percentage of cache occupancy
system.iocache.ReadReq_misses::tsunami.ide 176 # number of ReadReq misses
system.iocache.ReadReq_misses::total 176 # number of ReadReq misses
system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses
@@ -361,14 +519,14 @@ system.iocache.demand_misses::tsunami.ide 41728 # n
system.iocache.demand_misses::total 41728 # number of demand (read+write) misses
system.iocache.overall_misses::tsunami.ide 41728 # number of overall misses
system.iocache.overall_misses::total 41728 # number of overall misses
-system.iocache.ReadReq_miss_latency::tsunami.ide 21013998 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 21013998 # number of ReadReq miss cycles
-system.iocache.WriteReq_miss_latency::tsunami.ide 11453563806 # number of WriteReq miss cycles
-system.iocache.WriteReq_miss_latency::total 11453563806 # number of WriteReq miss cycles
-system.iocache.demand_miss_latency::tsunami.ide 11474577804 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 11474577804 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::tsunami.ide 11474577804 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 11474577804 # number of overall miss cycles
+system.iocache.ReadReq_miss_latency::tsunami.ide 21268998 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 21268998 # number of ReadReq miss cycles
+system.iocache.WriteReq_miss_latency::tsunami.ide 9455401806 # number of WriteReq miss cycles
+system.iocache.WriteReq_miss_latency::total 9455401806 # number of WriteReq miss cycles
+system.iocache.demand_miss_latency::tsunami.ide 9476670804 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 9476670804 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::tsunami.ide 9476670804 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 9476670804 # number of overall miss cycles
system.iocache.ReadReq_accesses::tsunami.ide 176 # number of ReadReq accesses(hits+misses)
system.iocache.ReadReq_accesses::total 176 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::tsunami.ide 41552 # number of WriteReq accesses(hits+misses)
@@ -385,19 +543,19 @@ system.iocache.demand_miss_rate::tsunami.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::tsunami.ide 119397.715909 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 119397.715909 # average ReadReq miss latency
-system.iocache.WriteReq_avg_miss_latency::tsunami.ide 275644.103918 # average WriteReq miss latency
-system.iocache.WriteReq_avg_miss_latency::total 275644.103918 # average WriteReq miss latency
-system.iocache.demand_avg_miss_latency::tsunami.ide 274985.089245 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 274985.089245 # average overall miss latency
-system.iocache.overall_avg_miss_latency::tsunami.ide 274985.089245 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 274985.089245 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 199825 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::tsunami.ide 120846.579545 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 120846.579545 # average ReadReq miss latency
+system.iocache.WriteReq_avg_miss_latency::tsunami.ide 227555.877118 # average WriteReq miss latency
+system.iocache.WriteReq_avg_miss_latency::total 227555.877118 # average WriteReq miss latency
+system.iocache.demand_avg_miss_latency::tsunami.ide 227105.799559 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 227105.799559 # average overall miss latency
+system.iocache.overall_avg_miss_latency::tsunami.ide 227105.799559 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 227105.799559 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 186741 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 24712 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 23044 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 8.086152 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 8.103671 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
@@ -411,14 +569,14 @@ system.iocache.demand_mshr_misses::tsunami.ide 41728
system.iocache.demand_mshr_misses::total 41728 # number of demand (read+write) MSHR misses
system.iocache.overall_mshr_misses::tsunami.ide 41728 # number of overall MSHR misses
system.iocache.overall_mshr_misses::total 41728 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 11861998 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 11861998 # number of ReadReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 9292859806 # number of WriteReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::total 9292859806 # number of WriteReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::tsunami.ide 9304721804 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 9304721804 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::tsunami.ide 9304721804 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 9304721804 # number of overall MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 12116000 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 12116000 # number of ReadReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 7292629022 # number of WriteReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::total 7292629022 # number of WriteReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::tsunami.ide 7304745022 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 7304745022 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::tsunami.ide 7304745022 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 7304745022 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteReq accesses
@@ -427,14 +585,14 @@ system.iocache.demand_mshr_miss_rate::tsunami.ide 1
system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 67397.715909 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 67397.715909 # average ReadReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 223644.103918 # average WriteReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::total 223644.103918 # average WriteReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 222985.089245 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 222985.089245 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 222985.089245 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 222985.089245 # average overall mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 68840.909091 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 68840.909091 # average ReadReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 175506.089286 # average WriteReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::total 175506.089286 # average WriteReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 175056.197805 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 175056.197805 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 175056.197805 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 175056.197805 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
@@ -452,22 +610,22 @@ system.cpu0.dtb.fetch_hits 0 # IT
system.cpu0.dtb.fetch_misses 0 # ITB misses
system.cpu0.dtb.fetch_acv 0 # ITB acv
system.cpu0.dtb.fetch_accesses 0 # ITB accesses
-system.cpu0.dtb.read_hits 7486542 # DTB read hits
+system.cpu0.dtb.read_hits 7424678 # DTB read hits
system.cpu0.dtb.read_misses 7443 # DTB read misses
system.cpu0.dtb.read_acv 210 # DTB read access violations
system.cpu0.dtb.read_accesses 490673 # DTB read accesses
-system.cpu0.dtb.write_hits 5063820 # DTB write hits
+system.cpu0.dtb.write_hits 5011102 # DTB write hits
system.cpu0.dtb.write_misses 813 # DTB write misses
system.cpu0.dtb.write_acv 134 # DTB write access violations
system.cpu0.dtb.write_accesses 187452 # DTB write accesses
-system.cpu0.dtb.data_hits 12550362 # DTB hits
+system.cpu0.dtb.data_hits 12435780 # DTB hits
system.cpu0.dtb.data_misses 8256 # DTB misses
system.cpu0.dtb.data_acv 344 # DTB access violations
system.cpu0.dtb.data_accesses 678125 # DTB accesses
-system.cpu0.itb.fetch_hits 3500956 # ITB hits
+system.cpu0.itb.fetch_hits 3481701 # ITB hits
system.cpu0.itb.fetch_misses 3871 # ITB misses
system.cpu0.itb.fetch_acv 184 # ITB acv
-system.cpu0.itb.fetch_accesses 3504827 # ITB accesses
+system.cpu0.itb.fetch_accesses 3485572 # ITB accesses
system.cpu0.itb.read_hits 0 # DTB read hits
system.cpu0.itb.read_misses 0 # DTB read misses
system.cpu0.itb.read_acv 0 # DTB read access violations
@@ -480,55 +638,55 @@ system.cpu0.itb.data_hits 0 # DT
system.cpu0.itb.data_misses 0 # DTB misses
system.cpu0.itb.data_acv 0 # DTB access violations
system.cpu0.itb.data_accesses 0 # DTB accesses
-system.cpu0.numCycles 3910167080 # number of cpu cycles simulated
+system.cpu0.numCycles 3900399022 # number of cpu cycles simulated
system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu0.committedInsts 47719039 # Number of instructions committed
-system.cpu0.committedOps 47719039 # Number of ops (including micro ops) committed
-system.cpu0.num_int_alu_accesses 44257119 # Number of integer alu accesses
-system.cpu0.num_fp_alu_accesses 210954 # Number of float alu accesses
-system.cpu0.num_func_calls 1200899 # number of times a function call or return occured
-system.cpu0.num_conditional_control_insts 5607083 # number of instructions that are conditional controls
-system.cpu0.num_int_insts 44257119 # number of integer instructions
-system.cpu0.num_fp_insts 210954 # number of float instructions
-system.cpu0.num_int_register_reads 60839484 # number of times the integer registers were read
-system.cpu0.num_int_register_writes 32982631 # number of times the integer registers were written
-system.cpu0.num_fp_register_reads 102466 # number of times the floating registers were read
-system.cpu0.num_fp_register_writes 104326 # number of times the floating registers were written
-system.cpu0.num_mem_refs 12590587 # number of memory refs
-system.cpu0.num_load_insts 7513713 # Number of load instructions
-system.cpu0.num_store_insts 5076874 # Number of store instructions
-system.cpu0.num_idle_cycles 3701181001.496715 # Number of idle cycles
-system.cpu0.num_busy_cycles 208986078.503285 # Number of busy cycles
-system.cpu0.not_idle_fraction 0.053447 # Percentage of non-idle cycles
-system.cpu0.idle_fraction 0.946553 # Percentage of idle cycles
+system.cpu0.committedInsts 47350752 # Number of instructions committed
+system.cpu0.committedOps 47350752 # Number of ops (including micro ops) committed
+system.cpu0.num_int_alu_accesses 43919757 # Number of integer alu accesses
+system.cpu0.num_fp_alu_accesses 206365 # Number of float alu accesses
+system.cpu0.num_func_calls 1188579 # number of times a function call or return occured
+system.cpu0.num_conditional_control_insts 5567605 # number of instructions that are conditional controls
+system.cpu0.num_int_insts 43919757 # number of integer instructions
+system.cpu0.num_fp_insts 206365 # number of float instructions
+system.cpu0.num_int_register_reads 60378447 # number of times the integer registers were read
+system.cpu0.num_int_register_writes 32741783 # number of times the integer registers were written
+system.cpu0.num_fp_register_reads 100221 # number of times the floating registers were read
+system.cpu0.num_fp_register_writes 101982 # number of times the floating registers were written
+system.cpu0.num_mem_refs 12475681 # number of memory refs
+system.cpu0.num_load_insts 7451619 # Number of load instructions
+system.cpu0.num_store_insts 5024062 # Number of store instructions
+system.cpu0.num_idle_cycles 3698907701.219057 # Number of idle cycles
+system.cpu0.num_busy_cycles 201491320.780943 # Number of busy cycles
+system.cpu0.not_idle_fraction 0.051659 # Percentage of non-idle cycles
+system.cpu0.idle_fraction 0.948341 # Percentage of idle cycles
system.cpu0.kern.inst.arm 0 # number of arm instructions executed
-system.cpu0.kern.inst.quiesce 6789 # number of quiesce instructions executed
-system.cpu0.kern.inst.hwrei 164868 # number of hwrei instructions executed
-system.cpu0.kern.ipl_count::0 56806 40.18% 40.18% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::21 131 0.09% 40.28% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::22 1972 1.39% 41.67% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::30 420 0.30% 41.97% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::31 82040 58.03% 100.00% # number of times we switched to this ipl
-system.cpu0.kern.ipl_count::total 141369 # number of times we switched to this ipl
-system.cpu0.kern.ipl_good::0 56268 49.08% 49.08% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::21 131 0.11% 49.20% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::22 1972 1.72% 50.92% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::30 420 0.37% 51.28% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::31 55848 48.72% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_good::total 114639 # number of times we switched to this ipl from a different ipl
-system.cpu0.kern.ipl_ticks::0 1899887304000 97.18% 97.18% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::21 92906000 0.00% 97.18% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::22 760170500 0.04% 97.22% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::30 309335500 0.02% 97.24% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::31 54033794000 2.76% 100.00% # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_ticks::total 1955083510000 # number of cycles we spent at this ipl
-system.cpu0.kern.ipl_used::0 0.990529 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.inst.quiesce 6813 # number of quiesce instructions executed
+system.cpu0.kern.inst.hwrei 162790 # number of hwrei instructions executed
+system.cpu0.kern.ipl_count::0 55943 40.16% 40.16% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::21 131 0.09% 40.25% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::22 1971 1.41% 41.66% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::30 443 0.32% 41.98% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::31 80829 58.02% 100.00% # number of times we switched to this ipl
+system.cpu0.kern.ipl_count::total 139317 # number of times we switched to this ipl
+system.cpu0.kern.ipl_good::0 55450 49.07% 49.07% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::21 131 0.12% 49.19% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::22 1971 1.74% 50.93% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::30 443 0.39% 51.32% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::31 55007 48.68% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_good::total 113002 # number of times we switched to this ipl from a different ipl
+system.cpu0.kern.ipl_ticks::0 1898626830000 97.36% 97.36% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::21 93050500 0.00% 97.36% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::22 759970000 0.04% 97.40% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::30 326793000 0.02% 97.42% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::31 50392837500 2.58% 100.00% # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_ticks::total 1950199481000 # number of cycles we spent at this ipl
+system.cpu0.kern.ipl_used::0 0.991187 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.ipl_used::31 0.680741 # fraction of swpipl calls that actually changed the ipl
-system.cpu0.kern.ipl_used::total 0.810920 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.ipl_used::31 0.680535 # fraction of swpipl calls that actually changed the ipl
+system.cpu0.kern.ipl_used::total 0.811114 # fraction of swpipl calls that actually changed the ipl
system.cpu0.kern.syscall::2 8 3.60% 3.60% # number of syscalls executed
system.cpu0.kern.syscall::3 19 8.56% 12.16% # number of syscalls executed
system.cpu0.kern.syscall::4 4 1.80% 13.96% # number of syscalls executed
@@ -560,37 +718,37 @@ system.cpu0.kern.syscall::144 2 0.90% 99.10% # nu
system.cpu0.kern.syscall::147 2 0.90% 100.00% # number of syscalls executed
system.cpu0.kern.syscall::total 222 # number of syscalls executed
system.cpu0.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
-system.cpu0.kern.callpal::wripir 503 0.34% 0.34% # number of callpals executed
-system.cpu0.kern.callpal::wrmces 1 0.00% 0.34% # number of callpals executed
-system.cpu0.kern.callpal::wrfen 1 0.00% 0.34% # number of callpals executed
-system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.34% # number of callpals executed
-system.cpu0.kern.callpal::swpctx 3070 2.05% 2.39% # number of callpals executed
-system.cpu0.kern.callpal::tbi 51 0.03% 2.42% # number of callpals executed
-system.cpu0.kern.callpal::wrent 7 0.00% 2.43% # number of callpals executed
-system.cpu0.kern.callpal::swpipl 134512 89.86% 92.29% # number of callpals executed
-system.cpu0.kern.callpal::rdps 6676 4.46% 96.75% # number of callpals executed
-system.cpu0.kern.callpal::wrkgp 1 0.00% 96.75% # number of callpals executed
-system.cpu0.kern.callpal::wrusp 3 0.00% 96.75% # number of callpals executed
-system.cpu0.kern.callpal::rdusp 9 0.01% 96.76% # number of callpals executed
-system.cpu0.kern.callpal::whami 2 0.00% 96.76% # number of callpals executed
-system.cpu0.kern.callpal::rti 4333 2.89% 99.65% # number of callpals executed
-system.cpu0.kern.callpal::callsys 381 0.25% 99.91% # number of callpals executed
+system.cpu0.kern.callpal::wripir 525 0.36% 0.36% # number of callpals executed
+system.cpu0.kern.callpal::wrmces 1 0.00% 0.36% # number of callpals executed
+system.cpu0.kern.callpal::wrfen 1 0.00% 0.36% # number of callpals executed
+system.cpu0.kern.callpal::wrvptptr 1 0.00% 0.36% # number of callpals executed
+system.cpu0.kern.callpal::swpctx 3024 2.05% 2.41% # number of callpals executed
+system.cpu0.kern.callpal::tbi 51 0.03% 2.44% # number of callpals executed
+system.cpu0.kern.callpal::wrent 7 0.00% 2.45% # number of callpals executed
+system.cpu0.kern.callpal::swpipl 132461 89.75% 92.20% # number of callpals executed
+system.cpu0.kern.callpal::rdps 6674 4.52% 96.72% # number of callpals executed
+system.cpu0.kern.callpal::wrkgp 1 0.00% 96.72% # number of callpals executed
+system.cpu0.kern.callpal::wrusp 3 0.00% 96.72% # number of callpals executed
+system.cpu0.kern.callpal::rdusp 9 0.01% 96.73% # number of callpals executed
+system.cpu0.kern.callpal::whami 2 0.00% 96.73% # number of callpals executed
+system.cpu0.kern.callpal::rti 4310 2.92% 99.65% # number of callpals executed
+system.cpu0.kern.callpal::callsys 381 0.26% 99.91% # number of callpals executed
system.cpu0.kern.callpal::imb 136 0.09% 100.00% # number of callpals executed
-system.cpu0.kern.callpal::total 149688 # number of callpals executed
-system.cpu0.kern.mode_switch::kernel 6889 # number of protection mode switches
-system.cpu0.kern.mode_switch::user 1285 # number of protection mode switches
+system.cpu0.kern.callpal::total 147588 # number of callpals executed
+system.cpu0.kern.mode_switch::kernel 6865 # number of protection mode switches
+system.cpu0.kern.mode_switch::user 1283 # number of protection mode switches
system.cpu0.kern.mode_switch::idle 0 # number of protection mode switches
-system.cpu0.kern.mode_good::kernel 1285
-system.cpu0.kern.mode_good::user 1285
+system.cpu0.kern.mode_good::kernel 1283
+system.cpu0.kern.mode_good::user 1283
system.cpu0.kern.mode_good::idle 0
-system.cpu0.kern.mode_switch_good::kernel 0.186529 # fraction of useful protection mode switches
+system.cpu0.kern.mode_switch_good::kernel 0.186890 # fraction of useful protection mode switches
system.cpu0.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
system.cpu0.kern.mode_switch_good::idle nan # fraction of useful protection mode switches
-system.cpu0.kern.mode_switch_good::total 0.314412 # fraction of useful protection mode switches
-system.cpu0.kern.mode_ticks::kernel 1951516113500 99.83% 99.83% # number of ticks spent at the given mode
-system.cpu0.kern.mode_ticks::user 3347061000 0.17% 100.00% # number of ticks spent at the given mode
+system.cpu0.kern.mode_switch_good::total 0.314924 # fraction of useful protection mode switches
+system.cpu0.kern.mode_ticks::kernel 1946498286500 99.83% 99.83% # number of ticks spent at the given mode
+system.cpu0.kern.mode_ticks::user 3408187000 0.17% 100.00% # number of ticks spent at the given mode
system.cpu0.kern.mode_ticks::idle 0 0.00% 100.00% # number of ticks spent at the given mode
-system.cpu0.kern.swap_context 3071 # number of times the context was actually changed
+system.cpu0.kern.swap_context 3025 # number of times the context was actually changed
system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA
@@ -622,51 +780,51 @@ system.tsunami.ethernet.totalRxOrn 0 # to
system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
-system.cpu0.icache.replacements 698187 # number of replacements
-system.cpu0.icache.tagsinuse 508.830635 # Cycle average of tags in use
-system.cpu0.icache.total_refs 47028847 # Total number of references to valid blocks.
-system.cpu0.icache.sampled_refs 698699 # Sample count of references to valid blocks.
-system.cpu0.icache.avg_refs 67.309166 # Average number of references to valid blocks.
-system.cpu0.icache.warmup_cycle 35739052000 # Cycle when the warmup percentage was hit.
-system.cpu0.icache.occ_blocks::cpu0.inst 508.830635 # Average occupied blocks per requestor
-system.cpu0.icache.occ_percent::cpu0.inst 0.993810 # Average percentage of cache occupancy
-system.cpu0.icache.occ_percent::total 0.993810 # Average percentage of cache occupancy
-system.cpu0.icache.ReadReq_hits::cpu0.inst 47028847 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::total 47028847 # number of ReadReq hits
-system.cpu0.icache.demand_hits::cpu0.inst 47028847 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::total 47028847 # number of demand (read+write) hits
-system.cpu0.icache.overall_hits::cpu0.inst 47028847 # number of overall hits
-system.cpu0.icache.overall_hits::total 47028847 # number of overall hits
-system.cpu0.icache.ReadReq_misses::cpu0.inst 698792 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::total 698792 # number of ReadReq misses
-system.cpu0.icache.demand_misses::cpu0.inst 698792 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::total 698792 # number of demand (read+write) misses
-system.cpu0.icache.overall_misses::cpu0.inst 698792 # number of overall misses
-system.cpu0.icache.overall_misses::total 698792 # number of overall misses
-system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 9694162500 # number of ReadReq miss cycles
-system.cpu0.icache.ReadReq_miss_latency::total 9694162500 # number of ReadReq miss cycles
-system.cpu0.icache.demand_miss_latency::cpu0.inst 9694162500 # number of demand (read+write) miss cycles
-system.cpu0.icache.demand_miss_latency::total 9694162500 # number of demand (read+write) miss cycles
-system.cpu0.icache.overall_miss_latency::cpu0.inst 9694162500 # number of overall miss cycles
-system.cpu0.icache.overall_miss_latency::total 9694162500 # number of overall miss cycles
-system.cpu0.icache.ReadReq_accesses::cpu0.inst 47727639 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::total 47727639 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.demand_accesses::cpu0.inst 47727639 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::total 47727639 # number of demand (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu0.inst 47727639 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::total 47727639 # number of overall (read+write) accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.014641 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::total 0.014641 # miss rate for ReadReq accesses
-system.cpu0.icache.demand_miss_rate::cpu0.inst 0.014641 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::total 0.014641 # miss rate for demand accesses
-system.cpu0.icache.overall_miss_rate::cpu0.inst 0.014641 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::total 0.014641 # miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 13872.743964 # average ReadReq miss latency
-system.cpu0.icache.ReadReq_avg_miss_latency::total 13872.743964 # average ReadReq miss latency
-system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 13872.743964 # average overall miss latency
-system.cpu0.icache.demand_avg_miss_latency::total 13872.743964 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 13872.743964 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::total 13872.743964 # average overall miss latency
+system.cpu0.icache.replacements 686559 # number of replacements
+system.cpu0.icache.tagsinuse 509.179293 # Cycle average of tags in use
+system.cpu0.icache.total_refs 46672188 # Total number of references to valid blocks.
+system.cpu0.icache.sampled_refs 687071 # Sample count of references to valid blocks.
+system.cpu0.icache.avg_refs 67.929207 # Average number of references to valid blocks.
+system.cpu0.icache.warmup_cycle 32409447000 # Cycle when the warmup percentage was hit.
+system.cpu0.icache.occ_blocks::cpu0.inst 509.179293 # Average occupied blocks per requestor
+system.cpu0.icache.occ_percent::cpu0.inst 0.994491 # Average percentage of cache occupancy
+system.cpu0.icache.occ_percent::total 0.994491 # Average percentage of cache occupancy
+system.cpu0.icache.ReadReq_hits::cpu0.inst 46672188 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::total 46672188 # number of ReadReq hits
+system.cpu0.icache.demand_hits::cpu0.inst 46672188 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::total 46672188 # number of demand (read+write) hits
+system.cpu0.icache.overall_hits::cpu0.inst 46672188 # number of overall hits
+system.cpu0.icache.overall_hits::total 46672188 # number of overall hits
+system.cpu0.icache.ReadReq_misses::cpu0.inst 687164 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::total 687164 # number of ReadReq misses
+system.cpu0.icache.demand_misses::cpu0.inst 687164 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::total 687164 # number of demand (read+write) misses
+system.cpu0.icache.overall_misses::cpu0.inst 687164 # number of overall misses
+system.cpu0.icache.overall_misses::total 687164 # number of overall misses
+system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 9577778500 # number of ReadReq miss cycles
+system.cpu0.icache.ReadReq_miss_latency::total 9577778500 # number of ReadReq miss cycles
+system.cpu0.icache.demand_miss_latency::cpu0.inst 9577778500 # number of demand (read+write) miss cycles
+system.cpu0.icache.demand_miss_latency::total 9577778500 # number of demand (read+write) miss cycles
+system.cpu0.icache.overall_miss_latency::cpu0.inst 9577778500 # number of overall miss cycles
+system.cpu0.icache.overall_miss_latency::total 9577778500 # number of overall miss cycles
+system.cpu0.icache.ReadReq_accesses::cpu0.inst 47359352 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::total 47359352 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.demand_accesses::cpu0.inst 47359352 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::total 47359352 # number of demand (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu0.inst 47359352 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::total 47359352 # number of overall (read+write) accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.014510 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::total 0.014510 # miss rate for ReadReq accesses
+system.cpu0.icache.demand_miss_rate::cpu0.inst 0.014510 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::total 0.014510 # miss rate for demand accesses
+system.cpu0.icache.overall_miss_rate::cpu0.inst 0.014510 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::total 0.014510 # miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 13938.126124 # average ReadReq miss latency
+system.cpu0.icache.ReadReq_avg_miss_latency::total 13938.126124 # average ReadReq miss latency
+system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 13938.126124 # average overall miss latency
+system.cpu0.icache.demand_avg_miss_latency::total 13938.126124 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 13938.126124 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::total 13938.126124 # average overall miss latency
system.cpu0.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu0.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -675,112 +833,112 @@ system.cpu0.icache.avg_blocked_cycles::no_mshrs nan
system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.icache.fast_writes 0 # number of fast writes performed
system.cpu0.icache.cache_copies 0 # number of cache copies performed
-system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 698792 # number of ReadReq MSHR misses
-system.cpu0.icache.ReadReq_mshr_misses::total 698792 # number of ReadReq MSHR misses
-system.cpu0.icache.demand_mshr_misses::cpu0.inst 698792 # number of demand (read+write) MSHR misses
-system.cpu0.icache.demand_mshr_misses::total 698792 # number of demand (read+write) MSHR misses
-system.cpu0.icache.overall_mshr_misses::cpu0.inst 698792 # number of overall MSHR misses
-system.cpu0.icache.overall_mshr_misses::total 698792 # number of overall MSHR misses
-system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 8296578500 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_latency::total 8296578500 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 8296578500 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::total 8296578500 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 8296578500 # number of overall MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::total 8296578500 # number of overall MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.014641 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.014641 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.014641 # mshr miss rate for demand accesses
-system.cpu0.icache.demand_mshr_miss_rate::total 0.014641 # mshr miss rate for demand accesses
-system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.014641 # mshr miss rate for overall accesses
-system.cpu0.icache.overall_mshr_miss_rate::total 0.014641 # mshr miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 11872.743964 # average ReadReq mshr miss latency
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 11872.743964 # average ReadReq mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 11872.743964 # average overall mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::total 11872.743964 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 11872.743964 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::total 11872.743964 # average overall mshr miss latency
+system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 687164 # number of ReadReq MSHR misses
+system.cpu0.icache.ReadReq_mshr_misses::total 687164 # number of ReadReq MSHR misses
+system.cpu0.icache.demand_mshr_misses::cpu0.inst 687164 # number of demand (read+write) MSHR misses
+system.cpu0.icache.demand_mshr_misses::total 687164 # number of demand (read+write) MSHR misses
+system.cpu0.icache.overall_mshr_misses::cpu0.inst 687164 # number of overall MSHR misses
+system.cpu0.icache.overall_mshr_misses::total 687164 # number of overall MSHR misses
+system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 8203450500 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_latency::total 8203450500 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 8203450500 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::total 8203450500 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 8203450500 # number of overall MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::total 8203450500 # number of overall MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.014510 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.014510 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.014510 # mshr miss rate for demand accesses
+system.cpu0.icache.demand_mshr_miss_rate::total 0.014510 # mshr miss rate for demand accesses
+system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.014510 # mshr miss rate for overall accesses
+system.cpu0.icache.overall_mshr_miss_rate::total 0.014510 # mshr miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 11938.126124 # average ReadReq mshr miss latency
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 11938.126124 # average ReadReq mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 11938.126124 # average overall mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::total 11938.126124 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 11938.126124 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::total 11938.126124 # average overall mshr miss latency
system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu0.dcache.replacements 1180402 # number of replacements
-system.cpu0.dcache.tagsinuse 505.183019 # Cycle average of tags in use
-system.cpu0.dcache.total_refs 11360683 # Total number of references to valid blocks.
-system.cpu0.dcache.sampled_refs 1180820 # Sample count of references to valid blocks.
-system.cpu0.dcache.avg_refs 9.621012 # Average number of references to valid blocks.
-system.cpu0.dcache.warmup_cycle 99461000 # Cycle when the warmup percentage was hit.
-system.cpu0.dcache.occ_blocks::cpu0.data 505.183019 # Average occupied blocks per requestor
-system.cpu0.dcache.occ_percent::cpu0.data 0.986686 # Average percentage of cache occupancy
-system.cpu0.dcache.occ_percent::total 0.986686 # Average percentage of cache occupancy
-system.cpu0.dcache.ReadReq_hits::cpu0.data 6406782 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::total 6406782 # number of ReadReq hits
-system.cpu0.dcache.WriteReq_hits::cpu0.data 4655760 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::total 4655760 # number of WriteReq hits
-system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 140286 # number of LoadLockedReq hits
-system.cpu0.dcache.LoadLockedReq_hits::total 140286 # number of LoadLockedReq hits
-system.cpu0.dcache.StoreCondReq_hits::cpu0.data 147915 # number of StoreCondReq hits
-system.cpu0.dcache.StoreCondReq_hits::total 147915 # number of StoreCondReq hits
-system.cpu0.dcache.demand_hits::cpu0.data 11062542 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::total 11062542 # number of demand (read+write) hits
-system.cpu0.dcache.overall_hits::cpu0.data 11062542 # number of overall hits
-system.cpu0.dcache.overall_hits::total 11062542 # number of overall hits
-system.cpu0.dcache.ReadReq_misses::cpu0.data 938249 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::total 938249 # number of ReadReq misses
-system.cpu0.dcache.WriteReq_misses::cpu0.data 251643 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::total 251643 # number of WriteReq misses
-system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 13638 # number of LoadLockedReq misses
-system.cpu0.dcache.LoadLockedReq_misses::total 13638 # number of LoadLockedReq misses
-system.cpu0.dcache.StoreCondReq_misses::cpu0.data 5458 # number of StoreCondReq misses
-system.cpu0.dcache.StoreCondReq_misses::total 5458 # number of StoreCondReq misses
-system.cpu0.dcache.demand_misses::cpu0.data 1189892 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::total 1189892 # number of demand (read+write) misses
-system.cpu0.dcache.overall_misses::cpu0.data 1189892 # number of overall misses
-system.cpu0.dcache.overall_misses::total 1189892 # number of overall misses
-system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 23522563000 # number of ReadReq miss cycles
-system.cpu0.dcache.ReadReq_miss_latency::total 23522563000 # number of ReadReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 8201327000 # number of WriteReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::total 8201327000 # number of WriteReq miss cycles
-system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 147906000 # number of LoadLockedReq miss cycles
-system.cpu0.dcache.LoadLockedReq_miss_latency::total 147906000 # number of LoadLockedReq miss cycles
-system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 67796500 # number of StoreCondReq miss cycles
-system.cpu0.dcache.StoreCondReq_miss_latency::total 67796500 # number of StoreCondReq miss cycles
-system.cpu0.dcache.demand_miss_latency::cpu0.data 31723890000 # number of demand (read+write) miss cycles
-system.cpu0.dcache.demand_miss_latency::total 31723890000 # number of demand (read+write) miss cycles
-system.cpu0.dcache.overall_miss_latency::cpu0.data 31723890000 # number of overall miss cycles
-system.cpu0.dcache.overall_miss_latency::total 31723890000 # number of overall miss cycles
-system.cpu0.dcache.ReadReq_accesses::cpu0.data 7345031 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::total 7345031 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu0.data 4907403 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::total 4907403 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 153924 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::total 153924 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 153373 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::total 153373 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.demand_accesses::cpu0.data 12252434 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::total 12252434 # number of demand (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu0.data 12252434 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::total 12252434 # number of overall (read+write) accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.127739 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::total 0.127739 # miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.051278 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::total 0.051278 # miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.088602 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.088602 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.035586 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::total 0.035586 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_miss_rate::cpu0.data 0.097115 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::total 0.097115 # miss rate for demand accesses
-system.cpu0.dcache.overall_miss_rate::cpu0.data 0.097115 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::total 0.097115 # miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 25070.704046 # average ReadReq miss latency
-system.cpu0.dcache.ReadReq_avg_miss_latency::total 25070.704046 # average ReadReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 32591.119165 # average WriteReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::total 32591.119165 # average WriteReq miss latency
-system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 10845.138583 # average LoadLockedReq miss latency
-system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 10845.138583 # average LoadLockedReq miss latency
-system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 12421.491389 # average StoreCondReq miss latency
-system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 12421.491389 # average StoreCondReq miss latency
-system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 26661.150760 # average overall miss latency
-system.cpu0.dcache.demand_avg_miss_latency::total 26661.150760 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 26661.150760 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::total 26661.150760 # average overall miss latency
+system.cpu0.dcache.replacements 1171741 # number of replacements
+system.cpu0.dcache.tagsinuse 505.264481 # Cycle average of tags in use
+system.cpu0.dcache.total_refs 11253752 # Total number of references to valid blocks.
+system.cpu0.dcache.sampled_refs 1172158 # Sample count of references to valid blocks.
+system.cpu0.dcache.avg_refs 9.600883 # Average number of references to valid blocks.
+system.cpu0.dcache.warmup_cycle 93429000 # Cycle when the warmup percentage was hit.
+system.cpu0.dcache.occ_blocks::cpu0.data 505.264481 # Average occupied blocks per requestor
+system.cpu0.dcache.occ_percent::cpu0.data 0.986845 # Average percentage of cache occupancy
+system.cpu0.dcache.occ_percent::total 0.986845 # Average percentage of cache occupancy
+system.cpu0.dcache.ReadReq_hits::cpu0.data 6351991 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::total 6351991 # number of ReadReq hits
+system.cpu0.dcache.WriteReq_hits::cpu0.data 4607363 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::total 4607363 # number of WriteReq hits
+system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 138394 # number of LoadLockedReq hits
+system.cpu0.dcache.LoadLockedReq_hits::total 138394 # number of LoadLockedReq hits
+system.cpu0.dcache.StoreCondReq_hits::cpu0.data 145569 # number of StoreCondReq hits
+system.cpu0.dcache.StoreCondReq_hits::total 145569 # number of StoreCondReq hits
+system.cpu0.dcache.demand_hits::cpu0.data 10959354 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::total 10959354 # number of demand (read+write) hits
+system.cpu0.dcache.overall_hits::cpu0.data 10959354 # number of overall hits
+system.cpu0.dcache.overall_hits::total 10959354 # number of overall hits
+system.cpu0.dcache.ReadReq_misses::cpu0.data 933040 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::total 933040 # number of ReadReq misses
+system.cpu0.dcache.WriteReq_misses::cpu0.data 249280 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::total 249280 # number of WriteReq misses
+system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 13436 # number of LoadLockedReq misses
+system.cpu0.dcache.LoadLockedReq_misses::total 13436 # number of LoadLockedReq misses
+system.cpu0.dcache.StoreCondReq_misses::cpu0.data 5731 # number of StoreCondReq misses
+system.cpu0.dcache.StoreCondReq_misses::total 5731 # number of StoreCondReq misses
+system.cpu0.dcache.demand_misses::cpu0.data 1182320 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::total 1182320 # number of demand (read+write) misses
+system.cpu0.dcache.overall_misses::cpu0.data 1182320 # number of overall misses
+system.cpu0.dcache.overall_misses::total 1182320 # number of overall misses
+system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 20820883000 # number of ReadReq miss cycles
+system.cpu0.dcache.ReadReq_miss_latency::total 20820883000 # number of ReadReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 7761604000 # number of WriteReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::total 7761604000 # number of WriteReq miss cycles
+system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 144502500 # number of LoadLockedReq miss cycles
+system.cpu0.dcache.LoadLockedReq_miss_latency::total 144502500 # number of LoadLockedReq miss cycles
+system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 43447000 # number of StoreCondReq miss cycles
+system.cpu0.dcache.StoreCondReq_miss_latency::total 43447000 # number of StoreCondReq miss cycles
+system.cpu0.dcache.demand_miss_latency::cpu0.data 28582487000 # number of demand (read+write) miss cycles
+system.cpu0.dcache.demand_miss_latency::total 28582487000 # number of demand (read+write) miss cycles
+system.cpu0.dcache.overall_miss_latency::cpu0.data 28582487000 # number of overall miss cycles
+system.cpu0.dcache.overall_miss_latency::total 28582487000 # number of overall miss cycles
+system.cpu0.dcache.ReadReq_accesses::cpu0.data 7285031 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::total 7285031 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu0.data 4856643 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::total 4856643 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 151830 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::total 151830 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 151300 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::total 151300 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.demand_accesses::cpu0.data 12141674 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::total 12141674 # number of demand (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu0.data 12141674 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::total 12141674 # number of overall (read+write) accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.128076 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::total 0.128076 # miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.051328 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::total 0.051328 # miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.088494 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.088494 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.037878 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::total 0.037878 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_miss_rate::cpu0.data 0.097377 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::total 0.097377 # miss rate for demand accesses
+system.cpu0.dcache.overall_miss_rate::cpu0.data 0.097377 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::total 0.097377 # miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 22315.102246 # average ReadReq miss latency
+system.cpu0.dcache.ReadReq_avg_miss_latency::total 22315.102246 # average ReadReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 31136.087933 # average WriteReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::total 31136.087933 # average WriteReq miss latency
+system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 10754.874963 # average LoadLockedReq miss latency
+system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 10754.874963 # average LoadLockedReq miss latency
+system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 7581.050427 # average StoreCondReq miss latency
+system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 7581.050427 # average StoreCondReq miss latency
+system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 24174.916266 # average overall miss latency
+system.cpu0.dcache.demand_avg_miss_latency::total 24174.916266 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 24174.916266 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::total 24174.916266 # average overall miss latency
system.cpu0.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu0.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -789,62 +947,62 @@ system.cpu0.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.dcache.fast_writes 0 # number of fast writes performed
system.cpu0.dcache.cache_copies 0 # number of cache copies performed
-system.cpu0.dcache.writebacks::writebacks 679069 # number of writebacks
-system.cpu0.dcache.writebacks::total 679069 # number of writebacks
-system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 938249 # number of ReadReq MSHR misses
-system.cpu0.dcache.ReadReq_mshr_misses::total 938249 # number of ReadReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 251643 # number of WriteReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::total 251643 # number of WriteReq MSHR misses
-system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 13638 # number of LoadLockedReq MSHR misses
-system.cpu0.dcache.LoadLockedReq_mshr_misses::total 13638 # number of LoadLockedReq MSHR misses
-system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 5458 # number of StoreCondReq MSHR misses
-system.cpu0.dcache.StoreCondReq_mshr_misses::total 5458 # number of StoreCondReq MSHR misses
-system.cpu0.dcache.demand_mshr_misses::cpu0.data 1189892 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.demand_mshr_misses::total 1189892 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.overall_mshr_misses::cpu0.data 1189892 # number of overall MSHR misses
-system.cpu0.dcache.overall_mshr_misses::total 1189892 # number of overall MSHR misses
-system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 21646065000 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_miss_latency::total 21646065000 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 7698041000 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::total 7698041000 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 120630000 # number of LoadLockedReq MSHR miss cycles
-system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 120630000 # number of LoadLockedReq MSHR miss cycles
-system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 56880500 # number of StoreCondReq MSHR miss cycles
-system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 56880500 # number of StoreCondReq MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 29344106000 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::total 29344106000 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 29344106000 # number of overall MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::total 29344106000 # number of overall MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 1465334500 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 1465334500 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 2275733500 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 2275733500 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 3741068000 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::total 3741068000 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.127739 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.127739 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.051278 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.051278 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.088602 # mshr miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.088602 # mshr miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.035586 # mshr miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.035586 # mshr miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.097115 # mshr miss rate for demand accesses
-system.cpu0.dcache.demand_mshr_miss_rate::total 0.097115 # mshr miss rate for demand accesses
-system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.097115 # mshr miss rate for overall accesses
-system.cpu0.dcache.overall_mshr_miss_rate::total 0.097115 # mshr miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 23070.704046 # average ReadReq mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 23070.704046 # average ReadReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 30591.119165 # average WriteReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 30591.119165 # average WriteReq mshr miss latency
-system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 8845.138583 # average LoadLockedReq mshr miss latency
-system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 8845.138583 # average LoadLockedReq mshr miss latency
-system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 10421.491389 # average StoreCondReq mshr miss latency
-system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 10421.491389 # average StoreCondReq mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 24661.150760 # average overall mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::total 24661.150760 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 24661.150760 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::total 24661.150760 # average overall mshr miss latency
+system.cpu0.dcache.writebacks::writebacks 672349 # number of writebacks
+system.cpu0.dcache.writebacks::total 672349 # number of writebacks
+system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 933040 # number of ReadReq MSHR misses
+system.cpu0.dcache.ReadReq_mshr_misses::total 933040 # number of ReadReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 249280 # number of WriteReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::total 249280 # number of WriteReq MSHR misses
+system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 13436 # number of LoadLockedReq MSHR misses
+system.cpu0.dcache.LoadLockedReq_mshr_misses::total 13436 # number of LoadLockedReq MSHR misses
+system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 5731 # number of StoreCondReq MSHR misses
+system.cpu0.dcache.StoreCondReq_mshr_misses::total 5731 # number of StoreCondReq MSHR misses
+system.cpu0.dcache.demand_mshr_misses::cpu0.data 1182320 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.demand_mshr_misses::total 1182320 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.overall_mshr_misses::cpu0.data 1182320 # number of overall MSHR misses
+system.cpu0.dcache.overall_mshr_misses::total 1182320 # number of overall MSHR misses
+system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 18954803000 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_miss_latency::total 18954803000 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 7263044000 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::total 7263044000 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 117630500 # number of LoadLockedReq MSHR miss cycles
+system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 117630500 # number of LoadLockedReq MSHR miss cycles
+system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 31985000 # number of StoreCondReq MSHR miss cycles
+system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 31985000 # number of StoreCondReq MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 26217847000 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::total 26217847000 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 26217847000 # number of overall MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::total 26217847000 # number of overall MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 1465453500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 1465453500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 2285524000 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 2285524000 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 3750977500 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::total 3750977500 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.128076 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.128076 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.051328 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.051328 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.088494 # mshr miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.088494 # mshr miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.037878 # mshr miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.037878 # mshr miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.097377 # mshr miss rate for demand accesses
+system.cpu0.dcache.demand_mshr_miss_rate::total 0.097377 # mshr miss rate for demand accesses
+system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.097377 # mshr miss rate for overall accesses
+system.cpu0.dcache.overall_mshr_miss_rate::total 0.097377 # mshr miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 20315.102246 # average ReadReq mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 20315.102246 # average ReadReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 29136.087933 # average WriteReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 29136.087933 # average WriteReq mshr miss latency
+system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 8754.874963 # average LoadLockedReq mshr miss latency
+system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 8754.874963 # average LoadLockedReq mshr miss latency
+system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 5581.050427 # average StoreCondReq mshr miss latency
+system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 5581.050427 # average StoreCondReq mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 22174.916266 # average overall mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::total 22174.916266 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 22174.916266 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::total 22174.916266 # average overall mshr miss latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data inf # average WriteReq mshr uncacheable latency
@@ -856,22 +1014,22 @@ system.cpu1.dtb.fetch_hits 0 # IT
system.cpu1.dtb.fetch_misses 0 # ITB misses
system.cpu1.dtb.fetch_acv 0 # ITB acv
system.cpu1.dtb.fetch_accesses 0 # ITB accesses
-system.cpu1.dtb.read_hits 2425080 # DTB read hits
+system.cpu1.dtb.read_hits 2500235 # DTB read hits
system.cpu1.dtb.read_misses 2992 # DTB read misses
system.cpu1.dtb.read_acv 0 # DTB read access violations
system.cpu1.dtb.read_accesses 239363 # DTB read accesses
-system.cpu1.dtb.write_hits 1761000 # DTB write hits
+system.cpu1.dtb.write_hits 1820988 # DTB write hits
system.cpu1.dtb.write_misses 341 # DTB write misses
system.cpu1.dtb.write_acv 29 # DTB write access violations
system.cpu1.dtb.write_accesses 105247 # DTB write accesses
-system.cpu1.dtb.data_hits 4186080 # DTB hits
+system.cpu1.dtb.data_hits 4321223 # DTB hits
system.cpu1.dtb.data_misses 3333 # DTB misses
system.cpu1.dtb.data_acv 29 # DTB access violations
system.cpu1.dtb.data_accesses 344610 # DTB accesses
-system.cpu1.itb.fetch_hits 1964871 # ITB hits
+system.cpu1.itb.fetch_hits 1990033 # ITB hits
system.cpu1.itb.fetch_misses 1216 # ITB misses
system.cpu1.itb.fetch_acv 0 # ITB acv
-system.cpu1.itb.fetch_accesses 1966087 # ITB accesses
+system.cpu1.itb.fetch_accesses 1991249 # ITB accesses
system.cpu1.itb.read_hits 0 # DTB read hits
system.cpu1.itb.read_misses 0 # DTB read misses
system.cpu1.itb.read_acv 0 # DTB read access violations
@@ -884,51 +1042,51 @@ system.cpu1.itb.data_hits 0 # DT
system.cpu1.itb.data_misses 0 # DTB misses
system.cpu1.itb.data_acv 0 # DTB access violations
system.cpu1.itb.data_accesses 0 # DTB accesses
-system.cpu1.numCycles 3911492481 # number of cpu cycles simulated
+system.cpu1.numCycles 3901626495 # number of cpu cycles simulated
system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu1.committedInsts 13183934 # Number of instructions committed
-system.cpu1.committedOps 13183934 # Number of ops (including micro ops) committed
-system.cpu1.num_int_alu_accesses 12160396 # Number of integer alu accesses
-system.cpu1.num_fp_alu_accesses 172922 # Number of float alu accesses
-system.cpu1.num_func_calls 412685 # number of times a function call or return occured
-system.cpu1.num_conditional_control_insts 1307407 # number of instructions that are conditional controls
-system.cpu1.num_int_insts 12160396 # number of integer instructions
-system.cpu1.num_fp_insts 172922 # number of float instructions
-system.cpu1.num_int_register_reads 16740645 # number of times the integer registers were read
-system.cpu1.num_int_register_writes 8924669 # number of times the integer registers were written
-system.cpu1.num_fp_register_reads 90471 # number of times the floating registers were read
-system.cpu1.num_fp_register_writes 92344 # number of times the floating registers were written
-system.cpu1.num_mem_refs 4209624 # number of memory refs
-system.cpu1.num_load_insts 2439377 # Number of load instructions
-system.cpu1.num_store_insts 1770247 # Number of store instructions
-system.cpu1.num_idle_cycles 3861803254.998025 # Number of idle cycles
-system.cpu1.num_busy_cycles 49689226.001975 # Number of busy cycles
-system.cpu1.not_idle_fraction 0.012703 # Percentage of non-idle cycles
-system.cpu1.idle_fraction 0.987297 # Percentage of idle cycles
+system.cpu1.committedInsts 13632042 # Number of instructions committed
+system.cpu1.committedOps 13632042 # Number of ops (including micro ops) committed
+system.cpu1.num_int_alu_accesses 12571491 # Number of integer alu accesses
+system.cpu1.num_fp_alu_accesses 180459 # Number of float alu accesses
+system.cpu1.num_func_calls 426717 # number of times a function call or return occured
+system.cpu1.num_conditional_control_insts 1355011 # number of instructions that are conditional controls
+system.cpu1.num_int_insts 12571491 # number of integer instructions
+system.cpu1.num_fp_insts 180459 # number of float instructions
+system.cpu1.num_int_register_reads 17311598 # number of times the integer registers were read
+system.cpu1.num_int_register_writes 9221787 # number of times the integer registers were written
+system.cpu1.num_fp_register_reads 94168 # number of times the floating registers were read
+system.cpu1.num_fp_register_writes 96184 # number of times the floating registers were written
+system.cpu1.num_mem_refs 4345531 # number of memory refs
+system.cpu1.num_load_insts 2514982 # Number of load instructions
+system.cpu1.num_store_insts 1830549 # Number of store instructions
+system.cpu1.num_idle_cycles 3850258507.998026 # Number of idle cycles
+system.cpu1.num_busy_cycles 51367987.001974 # Number of busy cycles
+system.cpu1.not_idle_fraction 0.013166 # Percentage of non-idle cycles
+system.cpu1.idle_fraction 0.986834 # Percentage of idle cycles
system.cpu1.kern.inst.arm 0 # number of arm instructions executed
-system.cpu1.kern.inst.quiesce 2704 # number of quiesce instructions executed
-system.cpu1.kern.inst.hwrei 78634 # number of hwrei instructions executed
-system.cpu1.kern.ipl_count::0 26575 38.36% 38.36% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::22 1967 2.84% 41.20% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::30 503 0.73% 41.93% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::31 40225 58.07% 100.00% # number of times we switched to this ipl
-system.cpu1.kern.ipl_count::total 69270 # number of times we switched to this ipl
-system.cpu1.kern.ipl_good::0 25736 48.16% 48.16% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::22 1967 3.68% 51.84% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::30 503 0.94% 52.78% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::31 25233 47.22% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_good::total 53439 # number of times we switched to this ipl from a different ipl
-system.cpu1.kern.ipl_ticks::0 1909053778500 97.61% 97.61% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::22 705460500 0.04% 97.65% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::30 351339000 0.02% 97.67% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::31 45634904500 2.33% 100.00% # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_ticks::total 1955745482500 # number of cycles we spent at this ipl
-system.cpu1.kern.ipl_used::0 0.968429 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.inst.quiesce 2717 # number of quiesce instructions executed
+system.cpu1.kern.inst.hwrei 80899 # number of hwrei instructions executed
+system.cpu1.kern.ipl_count::0 27499 38.50% 38.50% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::22 1966 2.75% 41.25% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::30 525 0.74% 41.99% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::31 41433 58.01% 100.00% # number of times we switched to this ipl
+system.cpu1.kern.ipl_count::total 71423 # number of times we switched to this ipl
+system.cpu1.kern.ipl_good::0 26615 48.22% 48.22% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::22 1966 3.56% 51.78% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::30 525 0.95% 52.73% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::31 26090 47.27% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_good::total 55196 # number of times we switched to this ipl from a different ipl
+system.cpu1.kern.ipl_ticks::0 1907138262500 97.76% 97.76% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::22 705201000 0.04% 97.80% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::30 364168000 0.02% 97.82% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::31 42604858000 2.18% 100.00% # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_ticks::total 1950812489500 # number of cycles we spent at this ipl
+system.cpu1.kern.ipl_used::0 0.967853 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.ipl_used::30 1 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.ipl_used::31 0.627296 # fraction of swpipl calls that actually changed the ipl
-system.cpu1.kern.ipl_used::total 0.771460 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.ipl_used::31 0.629691 # fraction of swpipl calls that actually changed the ipl
+system.cpu1.kern.ipl_used::total 0.772804 # fraction of swpipl calls that actually changed the ipl
system.cpu1.kern.syscall::3 11 10.58% 10.58% # number of syscalls executed
system.cpu1.kern.syscall::6 10 9.62% 20.19% # number of syscalls executed
system.cpu1.kern.syscall::15 1 0.96% 21.15% # number of syscalls executed
@@ -944,81 +1102,81 @@ system.cpu1.kern.syscall::74 10 9.62% 97.12% # nu
system.cpu1.kern.syscall::132 3 2.88% 100.00% # number of syscalls executed
system.cpu1.kern.syscall::total 104 # number of syscalls executed
system.cpu1.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
-system.cpu1.kern.callpal::wripir 420 0.59% 0.59% # number of callpals executed
-system.cpu1.kern.callpal::wrmces 1 0.00% 0.59% # number of callpals executed
-system.cpu1.kern.callpal::wrfen 1 0.00% 0.59% # number of callpals executed
-system.cpu1.kern.callpal::swpctx 1995 2.79% 3.38% # number of callpals executed
-system.cpu1.kern.callpal::tbi 3 0.00% 3.38% # number of callpals executed
-system.cpu1.kern.callpal::wrent 7 0.01% 3.39% # number of callpals executed
-system.cpu1.kern.callpal::swpipl 63027 88.05% 91.44% # number of callpals executed
-system.cpu1.kern.callpal::rdps 2168 3.03% 94.47% # number of callpals executed
-system.cpu1.kern.callpal::wrkgp 1 0.00% 94.47% # number of callpals executed
-system.cpu1.kern.callpal::wrusp 4 0.01% 94.47% # number of callpals executed
-system.cpu1.kern.callpal::whami 3 0.00% 94.48% # number of callpals executed
-system.cpu1.kern.callpal::rti 3772 5.27% 99.75% # number of callpals executed
-system.cpu1.kern.callpal::callsys 136 0.19% 99.94% # number of callpals executed
+system.cpu1.kern.callpal::wripir 443 0.60% 0.60% # number of callpals executed
+system.cpu1.kern.callpal::wrmces 1 0.00% 0.60% # number of callpals executed
+system.cpu1.kern.callpal::wrfen 1 0.00% 0.60% # number of callpals executed
+system.cpu1.kern.callpal::swpctx 2085 2.82% 3.43% # number of callpals executed
+system.cpu1.kern.callpal::tbi 3 0.00% 3.43% # number of callpals executed
+system.cpu1.kern.callpal::wrent 7 0.01% 3.44% # number of callpals executed
+system.cpu1.kern.callpal::swpipl 65093 88.17% 91.61% # number of callpals executed
+system.cpu1.kern.callpal::rdps 2167 2.94% 94.55% # number of callpals executed
+system.cpu1.kern.callpal::wrkgp 1 0.00% 94.55% # number of callpals executed
+system.cpu1.kern.callpal::wrusp 4 0.01% 94.55% # number of callpals executed
+system.cpu1.kern.callpal::whami 3 0.00% 94.56% # number of callpals executed
+system.cpu1.kern.callpal::rti 3838 5.20% 99.75% # number of callpals executed
+system.cpu1.kern.callpal::callsys 136 0.18% 99.94% # number of callpals executed
system.cpu1.kern.callpal::imb 44 0.06% 100.00% # number of callpals executed
system.cpu1.kern.callpal::rdunique 1 0.00% 100.00% # number of callpals executed
-system.cpu1.kern.callpal::total 71584 # number of callpals executed
-system.cpu1.kern.mode_switch::kernel 2065 # number of protection mode switches
-system.cpu1.kern.mode_switch::user 464 # number of protection mode switches
-system.cpu1.kern.mode_switch::idle 2874 # number of protection mode switches
-system.cpu1.kern.mode_good::kernel 891
-system.cpu1.kern.mode_good::user 464
-system.cpu1.kern.mode_good::idle 427
-system.cpu1.kern.mode_switch_good::kernel 0.431477 # fraction of useful protection mode switches
+system.cpu1.kern.callpal::total 73828 # number of callpals executed
+system.cpu1.kern.mode_switch::kernel 2126 # number of protection mode switches
+system.cpu1.kern.mode_switch::user 465 # number of protection mode switches
+system.cpu1.kern.mode_switch::idle 2924 # number of protection mode switches
+system.cpu1.kern.mode_good::kernel 915
+system.cpu1.kern.mode_good::user 465
+system.cpu1.kern.mode_good::idle 450
+system.cpu1.kern.mode_switch_good::kernel 0.430386 # fraction of useful protection mode switches
system.cpu1.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
-system.cpu1.kern.mode_switch_good::idle 0.148573 # fraction of useful protection mode switches
-system.cpu1.kern.mode_switch_good::total 0.329817 # fraction of useful protection mode switches
-system.cpu1.kern.mode_ticks::kernel 17893399500 0.91% 0.91% # number of ticks spent at the given mode
-system.cpu1.kern.mode_ticks::user 1709951500 0.09% 1.00% # number of ticks spent at the given mode
-system.cpu1.kern.mode_ticks::idle 1936142128000 99.00% 100.00% # number of ticks spent at the given mode
-system.cpu1.kern.swap_context 1996 # number of times the context was actually changed
-system.cpu1.icache.replacements 316204 # number of replacements
-system.cpu1.icache.tagsinuse 447.456269 # Cycle average of tags in use
-system.cpu1.icache.total_refs 12870545 # Total number of references to valid blocks.
-system.cpu1.icache.sampled_refs 316716 # Sample count of references to valid blocks.
-system.cpu1.icache.avg_refs 40.637495 # Average number of references to valid blocks.
-system.cpu1.icache.warmup_cycle 1953875803000 # Cycle when the warmup percentage was hit.
-system.cpu1.icache.occ_blocks::cpu1.inst 447.456269 # Average occupied blocks per requestor
-system.cpu1.icache.occ_percent::cpu1.inst 0.873938 # Average percentage of cache occupancy
-system.cpu1.icache.occ_percent::total 0.873938 # Average percentage of cache occupancy
-system.cpu1.icache.ReadReq_hits::cpu1.inst 12870545 # number of ReadReq hits
-system.cpu1.icache.ReadReq_hits::total 12870545 # number of ReadReq hits
-system.cpu1.icache.demand_hits::cpu1.inst 12870545 # number of demand (read+write) hits
-system.cpu1.icache.demand_hits::total 12870545 # number of demand (read+write) hits
-system.cpu1.icache.overall_hits::cpu1.inst 12870545 # number of overall hits
-system.cpu1.icache.overall_hits::total 12870545 # number of overall hits
-system.cpu1.icache.ReadReq_misses::cpu1.inst 316752 # number of ReadReq misses
-system.cpu1.icache.ReadReq_misses::total 316752 # number of ReadReq misses
-system.cpu1.icache.demand_misses::cpu1.inst 316752 # number of demand (read+write) misses
-system.cpu1.icache.demand_misses::total 316752 # number of demand (read+write) misses
-system.cpu1.icache.overall_misses::cpu1.inst 316752 # number of overall misses
-system.cpu1.icache.overall_misses::total 316752 # number of overall misses
-system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 4179857000 # number of ReadReq miss cycles
-system.cpu1.icache.ReadReq_miss_latency::total 4179857000 # number of ReadReq miss cycles
-system.cpu1.icache.demand_miss_latency::cpu1.inst 4179857000 # number of demand (read+write) miss cycles
-system.cpu1.icache.demand_miss_latency::total 4179857000 # number of demand (read+write) miss cycles
-system.cpu1.icache.overall_miss_latency::cpu1.inst 4179857000 # number of overall miss cycles
-system.cpu1.icache.overall_miss_latency::total 4179857000 # number of overall miss cycles
-system.cpu1.icache.ReadReq_accesses::cpu1.inst 13187297 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.ReadReq_accesses::total 13187297 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.demand_accesses::cpu1.inst 13187297 # number of demand (read+write) accesses
-system.cpu1.icache.demand_accesses::total 13187297 # number of demand (read+write) accesses
-system.cpu1.icache.overall_accesses::cpu1.inst 13187297 # number of overall (read+write) accesses
-system.cpu1.icache.overall_accesses::total 13187297 # number of overall (read+write) accesses
-system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.024019 # miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_miss_rate::total 0.024019 # miss rate for ReadReq accesses
-system.cpu1.icache.demand_miss_rate::cpu1.inst 0.024019 # miss rate for demand accesses
-system.cpu1.icache.demand_miss_rate::total 0.024019 # miss rate for demand accesses
-system.cpu1.icache.overall_miss_rate::cpu1.inst 0.024019 # miss rate for overall accesses
-system.cpu1.icache.overall_miss_rate::total 0.024019 # miss rate for overall accesses
-system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13195.992448 # average ReadReq miss latency
-system.cpu1.icache.ReadReq_avg_miss_latency::total 13195.992448 # average ReadReq miss latency
-system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13195.992448 # average overall miss latency
-system.cpu1.icache.demand_avg_miss_latency::total 13195.992448 # average overall miss latency
-system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13195.992448 # average overall miss latency
-system.cpu1.icache.overall_avg_miss_latency::total 13195.992448 # average overall miss latency
+system.cpu1.kern.mode_switch_good::idle 0.153899 # fraction of useful protection mode switches
+system.cpu1.kern.mode_switch_good::total 0.331822 # fraction of useful protection mode switches
+system.cpu1.kern.mode_ticks::kernel 18665784500 0.96% 0.96% # number of ticks spent at the given mode
+system.cpu1.kern.mode_ticks::user 1711228500 0.09% 1.04% # number of ticks spent at the given mode
+system.cpu1.kern.mode_ticks::idle 1930435473000 98.96% 100.00% # number of ticks spent at the given mode
+system.cpu1.kern.swap_context 2086 # number of times the context was actually changed
+system.cpu1.icache.replacements 328648 # number of replacements
+system.cpu1.icache.tagsinuse 446.257828 # Cycle average of tags in use
+system.cpu1.icache.total_refs 13306209 # Total number of references to valid blocks.
+system.cpu1.icache.sampled_refs 329160 # Sample count of references to valid blocks.
+system.cpu1.icache.avg_refs 40.424745 # Average number of references to valid blocks.
+system.cpu1.icache.warmup_cycle 1948917036000 # Cycle when the warmup percentage was hit.
+system.cpu1.icache.occ_blocks::cpu1.inst 446.257828 # Average occupied blocks per requestor
+system.cpu1.icache.occ_percent::cpu1.inst 0.871597 # Average percentage of cache occupancy
+system.cpu1.icache.occ_percent::total 0.871597 # Average percentage of cache occupancy
+system.cpu1.icache.ReadReq_hits::cpu1.inst 13306209 # number of ReadReq hits
+system.cpu1.icache.ReadReq_hits::total 13306209 # number of ReadReq hits
+system.cpu1.icache.demand_hits::cpu1.inst 13306209 # number of demand (read+write) hits
+system.cpu1.icache.demand_hits::total 13306209 # number of demand (read+write) hits
+system.cpu1.icache.overall_hits::cpu1.inst 13306209 # number of overall hits
+system.cpu1.icache.overall_hits::total 13306209 # number of overall hits
+system.cpu1.icache.ReadReq_misses::cpu1.inst 329196 # number of ReadReq misses
+system.cpu1.icache.ReadReq_misses::total 329196 # number of ReadReq misses
+system.cpu1.icache.demand_misses::cpu1.inst 329196 # number of demand (read+write) misses
+system.cpu1.icache.demand_misses::total 329196 # number of demand (read+write) misses
+system.cpu1.icache.overall_misses::cpu1.inst 329196 # number of overall misses
+system.cpu1.icache.overall_misses::total 329196 # number of overall misses
+system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 4347354500 # number of ReadReq miss cycles
+system.cpu1.icache.ReadReq_miss_latency::total 4347354500 # number of ReadReq miss cycles
+system.cpu1.icache.demand_miss_latency::cpu1.inst 4347354500 # number of demand (read+write) miss cycles
+system.cpu1.icache.demand_miss_latency::total 4347354500 # number of demand (read+write) miss cycles
+system.cpu1.icache.overall_miss_latency::cpu1.inst 4347354500 # number of overall miss cycles
+system.cpu1.icache.overall_miss_latency::total 4347354500 # number of overall miss cycles
+system.cpu1.icache.ReadReq_accesses::cpu1.inst 13635405 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.ReadReq_accesses::total 13635405 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.demand_accesses::cpu1.inst 13635405 # number of demand (read+write) accesses
+system.cpu1.icache.demand_accesses::total 13635405 # number of demand (read+write) accesses
+system.cpu1.icache.overall_accesses::cpu1.inst 13635405 # number of overall (read+write) accesses
+system.cpu1.icache.overall_accesses::total 13635405 # number of overall (read+write) accesses
+system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.024143 # miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_miss_rate::total 0.024143 # miss rate for ReadReq accesses
+system.cpu1.icache.demand_miss_rate::cpu1.inst 0.024143 # miss rate for demand accesses
+system.cpu1.icache.demand_miss_rate::total 0.024143 # miss rate for demand accesses
+system.cpu1.icache.overall_miss_rate::cpu1.inst 0.024143 # miss rate for overall accesses
+system.cpu1.icache.overall_miss_rate::total 0.024143 # miss rate for overall accesses
+system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13205.976075 # average ReadReq miss latency
+system.cpu1.icache.ReadReq_avg_miss_latency::total 13205.976075 # average ReadReq miss latency
+system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13205.976075 # average overall miss latency
+system.cpu1.icache.demand_avg_miss_latency::total 13205.976075 # average overall miss latency
+system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13205.976075 # average overall miss latency
+system.cpu1.icache.overall_avg_miss_latency::total 13205.976075 # average overall miss latency
system.cpu1.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu1.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1027,112 +1185,112 @@ system.cpu1.icache.avg_blocked_cycles::no_mshrs nan
system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.icache.fast_writes 0 # number of fast writes performed
system.cpu1.icache.cache_copies 0 # number of cache copies performed
-system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 316752 # number of ReadReq MSHR misses
-system.cpu1.icache.ReadReq_mshr_misses::total 316752 # number of ReadReq MSHR misses
-system.cpu1.icache.demand_mshr_misses::cpu1.inst 316752 # number of demand (read+write) MSHR misses
-system.cpu1.icache.demand_mshr_misses::total 316752 # number of demand (read+write) MSHR misses
-system.cpu1.icache.overall_mshr_misses::cpu1.inst 316752 # number of overall MSHR misses
-system.cpu1.icache.overall_mshr_misses::total 316752 # number of overall MSHR misses
-system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 3546353000 # number of ReadReq MSHR miss cycles
-system.cpu1.icache.ReadReq_mshr_miss_latency::total 3546353000 # number of ReadReq MSHR miss cycles
-system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 3546353000 # number of demand (read+write) MSHR miss cycles
-system.cpu1.icache.demand_mshr_miss_latency::total 3546353000 # number of demand (read+write) MSHR miss cycles
-system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 3546353000 # number of overall MSHR miss cycles
-system.cpu1.icache.overall_mshr_miss_latency::total 3546353000 # number of overall MSHR miss cycles
-system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.024019 # mshr miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.024019 # mshr miss rate for ReadReq accesses
-system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.024019 # mshr miss rate for demand accesses
-system.cpu1.icache.demand_mshr_miss_rate::total 0.024019 # mshr miss rate for demand accesses
-system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.024019 # mshr miss rate for overall accesses
-system.cpu1.icache.overall_mshr_miss_rate::total 0.024019 # mshr miss rate for overall accesses
-system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11195.992448 # average ReadReq mshr miss latency
-system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11195.992448 # average ReadReq mshr miss latency
-system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11195.992448 # average overall mshr miss latency
-system.cpu1.icache.demand_avg_mshr_miss_latency::total 11195.992448 # average overall mshr miss latency
-system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11195.992448 # average overall mshr miss latency
-system.cpu1.icache.overall_avg_mshr_miss_latency::total 11195.992448 # average overall mshr miss latency
+system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 329196 # number of ReadReq MSHR misses
+system.cpu1.icache.ReadReq_mshr_misses::total 329196 # number of ReadReq MSHR misses
+system.cpu1.icache.demand_mshr_misses::cpu1.inst 329196 # number of demand (read+write) MSHR misses
+system.cpu1.icache.demand_mshr_misses::total 329196 # number of demand (read+write) MSHR misses
+system.cpu1.icache.overall_mshr_misses::cpu1.inst 329196 # number of overall MSHR misses
+system.cpu1.icache.overall_mshr_misses::total 329196 # number of overall MSHR misses
+system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 3688962500 # number of ReadReq MSHR miss cycles
+system.cpu1.icache.ReadReq_mshr_miss_latency::total 3688962500 # number of ReadReq MSHR miss cycles
+system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 3688962500 # number of demand (read+write) MSHR miss cycles
+system.cpu1.icache.demand_mshr_miss_latency::total 3688962500 # number of demand (read+write) MSHR miss cycles
+system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 3688962500 # number of overall MSHR miss cycles
+system.cpu1.icache.overall_mshr_miss_latency::total 3688962500 # number of overall MSHR miss cycles
+system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.024143 # mshr miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.024143 # mshr miss rate for ReadReq accesses
+system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.024143 # mshr miss rate for demand accesses
+system.cpu1.icache.demand_mshr_miss_rate::total 0.024143 # mshr miss rate for demand accesses
+system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.024143 # mshr miss rate for overall accesses
+system.cpu1.icache.overall_mshr_miss_rate::total 0.024143 # mshr miss rate for overall accesses
+system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11205.976075 # average ReadReq mshr miss latency
+system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11205.976075 # average ReadReq mshr miss latency
+system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11205.976075 # average overall mshr miss latency
+system.cpu1.icache.demand_avg_mshr_miss_latency::total 11205.976075 # average overall mshr miss latency
+system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11205.976075 # average overall mshr miss latency
+system.cpu1.icache.overall_avg_mshr_miss_latency::total 11205.976075 # average overall mshr miss latency
system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu1.dcache.replacements 166318 # number of replacements
-system.cpu1.dcache.tagsinuse 487.121043 # Cycle average of tags in use
-system.cpu1.dcache.total_refs 4017452 # Total number of references to valid blocks.
-system.cpu1.dcache.sampled_refs 166830 # Sample count of references to valid blocks.
-system.cpu1.dcache.avg_refs 24.081113 # Average number of references to valid blocks.
-system.cpu1.dcache.warmup_cycle 63885131000 # Cycle when the warmup percentage was hit.
-system.cpu1.dcache.occ_blocks::cpu1.data 487.121043 # Average occupied blocks per requestor
-system.cpu1.dcache.occ_percent::cpu1.data 0.951408 # Average percentage of cache occupancy
-system.cpu1.dcache.occ_percent::total 0.951408 # Average percentage of cache occupancy
-system.cpu1.dcache.ReadReq_hits::cpu1.data 2260833 # number of ReadReq hits
-system.cpu1.dcache.ReadReq_hits::total 2260833 # number of ReadReq hits
-system.cpu1.dcache.WriteReq_hits::cpu1.data 1643465 # number of WriteReq hits
-system.cpu1.dcache.WriteReq_hits::total 1643465 # number of WriteReq hits
-system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 48243 # number of LoadLockedReq hits
-system.cpu1.dcache.LoadLockedReq_hits::total 48243 # number of LoadLockedReq hits
-system.cpu1.dcache.StoreCondReq_hits::cpu1.data 50839 # number of StoreCondReq hits
-system.cpu1.dcache.StoreCondReq_hits::total 50839 # number of StoreCondReq hits
-system.cpu1.dcache.demand_hits::cpu1.data 3904298 # number of demand (read+write) hits
-system.cpu1.dcache.demand_hits::total 3904298 # number of demand (read+write) hits
-system.cpu1.dcache.overall_hits::cpu1.data 3904298 # number of overall hits
-system.cpu1.dcache.overall_hits::total 3904298 # number of overall hits
-system.cpu1.dcache.ReadReq_misses::cpu1.data 118301 # number of ReadReq misses
-system.cpu1.dcache.ReadReq_misses::total 118301 # number of ReadReq misses
-system.cpu1.dcache.WriteReq_misses::cpu1.data 62725 # number of WriteReq misses
-system.cpu1.dcache.WriteReq_misses::total 62725 # number of WriteReq misses
-system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 8915 # number of LoadLockedReq misses
-system.cpu1.dcache.LoadLockedReq_misses::total 8915 # number of LoadLockedReq misses
-system.cpu1.dcache.StoreCondReq_misses::cpu1.data 5846 # number of StoreCondReq misses
-system.cpu1.dcache.StoreCondReq_misses::total 5846 # number of StoreCondReq misses
-system.cpu1.dcache.demand_misses::cpu1.data 181026 # number of demand (read+write) misses
-system.cpu1.dcache.demand_misses::total 181026 # number of demand (read+write) misses
-system.cpu1.dcache.overall_misses::cpu1.data 181026 # number of overall misses
-system.cpu1.dcache.overall_misses::total 181026 # number of overall misses
-system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 1440550500 # number of ReadReq miss cycles
-system.cpu1.dcache.ReadReq_miss_latency::total 1440550500 # number of ReadReq miss cycles
-system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 1113565500 # number of WriteReq miss cycles
-system.cpu1.dcache.WriteReq_miss_latency::total 1113565500 # number of WriteReq miss cycles
-system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 81445500 # number of LoadLockedReq miss cycles
-system.cpu1.dcache.LoadLockedReq_miss_latency::total 81445500 # number of LoadLockedReq miss cycles
-system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 69062000 # number of StoreCondReq miss cycles
-system.cpu1.dcache.StoreCondReq_miss_latency::total 69062000 # number of StoreCondReq miss cycles
-system.cpu1.dcache.demand_miss_latency::cpu1.data 2554116000 # number of demand (read+write) miss cycles
-system.cpu1.dcache.demand_miss_latency::total 2554116000 # number of demand (read+write) miss cycles
-system.cpu1.dcache.overall_miss_latency::cpu1.data 2554116000 # number of overall miss cycles
-system.cpu1.dcache.overall_miss_latency::total 2554116000 # number of overall miss cycles
-system.cpu1.dcache.ReadReq_accesses::cpu1.data 2379134 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.ReadReq_accesses::total 2379134 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::cpu1.data 1706190 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::total 1706190 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 57158 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::total 57158 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 56685 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::total 56685 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.demand_accesses::cpu1.data 4085324 # number of demand (read+write) accesses
-system.cpu1.dcache.demand_accesses::total 4085324 # number of demand (read+write) accesses
-system.cpu1.dcache.overall_accesses::cpu1.data 4085324 # number of overall (read+write) accesses
-system.cpu1.dcache.overall_accesses::total 4085324 # number of overall (read+write) accesses
-system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.049724 # miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_miss_rate::total 0.049724 # miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.036763 # miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::total 0.036763 # miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.155971 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.155971 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.103131 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::total 0.103131 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_miss_rate::cpu1.data 0.044311 # miss rate for demand accesses
-system.cpu1.dcache.demand_miss_rate::total 0.044311 # miss rate for demand accesses
-system.cpu1.dcache.overall_miss_rate::cpu1.data 0.044311 # miss rate for overall accesses
-system.cpu1.dcache.overall_miss_rate::total 0.044311 # miss rate for overall accesses
-system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 12176.993432 # average ReadReq miss latency
-system.cpu1.dcache.ReadReq_avg_miss_latency::total 12176.993432 # average ReadReq miss latency
-system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 17753.136708 # average WriteReq miss latency
-system.cpu1.dcache.WriteReq_avg_miss_latency::total 17753.136708 # average WriteReq miss latency
-system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 9135.782389 # average LoadLockedReq miss latency
-system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 9135.782389 # average LoadLockedReq miss latency
-system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 11813.547725 # average StoreCondReq miss latency
-system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 11813.547725 # average StoreCondReq miss latency
-system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 14109.111398 # average overall miss latency
-system.cpu1.dcache.demand_avg_miss_latency::total 14109.111398 # average overall miss latency
-system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 14109.111398 # average overall miss latency
-system.cpu1.dcache.overall_avg_miss_latency::total 14109.111398 # average overall miss latency
+system.cpu1.dcache.replacements 172786 # number of replacements
+system.cpu1.dcache.tagsinuse 487.450805 # Cycle average of tags in use
+system.cpu1.dcache.total_refs 4146223 # Total number of references to valid blocks.
+system.cpu1.dcache.sampled_refs 173298 # Sample count of references to valid blocks.
+system.cpu1.dcache.avg_refs 23.925394 # Average number of references to valid blocks.
+system.cpu1.dcache.warmup_cycle 62292634000 # Cycle when the warmup percentage was hit.
+system.cpu1.dcache.occ_blocks::cpu1.data 487.450805 # Average occupied blocks per requestor
+system.cpu1.dcache.occ_percent::cpu1.data 0.952052 # Average percentage of cache occupancy
+system.cpu1.dcache.occ_percent::total 0.952052 # Average percentage of cache occupancy
+system.cpu1.dcache.ReadReq_hits::cpu1.data 2329094 # number of ReadReq hits
+system.cpu1.dcache.ReadReq_hits::total 2329094 # number of ReadReq hits
+system.cpu1.dcache.WriteReq_hits::cpu1.data 1699243 # number of WriteReq hits
+system.cpu1.dcache.WriteReq_hits::total 1699243 # number of WriteReq hits
+system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 50220 # number of LoadLockedReq hits
+system.cpu1.dcache.LoadLockedReq_hits::total 50220 # number of LoadLockedReq hits
+system.cpu1.dcache.StoreCondReq_hits::cpu1.data 52927 # number of StoreCondReq hits
+system.cpu1.dcache.StoreCondReq_hits::total 52927 # number of StoreCondReq hits
+system.cpu1.dcache.demand_hits::cpu1.data 4028337 # number of demand (read+write) hits
+system.cpu1.dcache.demand_hits::total 4028337 # number of demand (read+write) hits
+system.cpu1.dcache.overall_hits::cpu1.data 4028337 # number of overall hits
+system.cpu1.dcache.overall_hits::total 4028337 # number of overall hits
+system.cpu1.dcache.ReadReq_misses::cpu1.data 123236 # number of ReadReq misses
+system.cpu1.dcache.ReadReq_misses::total 123236 # number of ReadReq misses
+system.cpu1.dcache.WriteReq_misses::cpu1.data 64754 # number of WriteReq misses
+system.cpu1.dcache.WriteReq_misses::total 64754 # number of WriteReq misses
+system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 9347 # number of LoadLockedReq misses
+system.cpu1.dcache.LoadLockedReq_misses::total 9347 # number of LoadLockedReq misses
+system.cpu1.dcache.StoreCondReq_misses::cpu1.data 6143 # number of StoreCondReq misses
+system.cpu1.dcache.StoreCondReq_misses::total 6143 # number of StoreCondReq misses
+system.cpu1.dcache.demand_misses::cpu1.data 187990 # number of demand (read+write) misses
+system.cpu1.dcache.demand_misses::total 187990 # number of demand (read+write) misses
+system.cpu1.dcache.overall_misses::cpu1.data 187990 # number of overall misses
+system.cpu1.dcache.overall_misses::total 187990 # number of overall misses
+system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 1493692000 # number of ReadReq miss cycles
+system.cpu1.dcache.ReadReq_miss_latency::total 1493692000 # number of ReadReq miss cycles
+system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 1166299500 # number of WriteReq miss cycles
+system.cpu1.dcache.WriteReq_miss_latency::total 1166299500 # number of WriteReq miss cycles
+system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 85390000 # number of LoadLockedReq miss cycles
+system.cpu1.dcache.LoadLockedReq_miss_latency::total 85390000 # number of LoadLockedReq miss cycles
+system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 44515500 # number of StoreCondReq miss cycles
+system.cpu1.dcache.StoreCondReq_miss_latency::total 44515500 # number of StoreCondReq miss cycles
+system.cpu1.dcache.demand_miss_latency::cpu1.data 2659991500 # number of demand (read+write) miss cycles
+system.cpu1.dcache.demand_miss_latency::total 2659991500 # number of demand (read+write) miss cycles
+system.cpu1.dcache.overall_miss_latency::cpu1.data 2659991500 # number of overall miss cycles
+system.cpu1.dcache.overall_miss_latency::total 2659991500 # number of overall miss cycles
+system.cpu1.dcache.ReadReq_accesses::cpu1.data 2452330 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.ReadReq_accesses::total 2452330 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::cpu1.data 1763997 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::total 1763997 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 59567 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::total 59567 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 59070 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::total 59070 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.demand_accesses::cpu1.data 4216327 # number of demand (read+write) accesses
+system.cpu1.dcache.demand_accesses::total 4216327 # number of demand (read+write) accesses
+system.cpu1.dcache.overall_accesses::cpu1.data 4216327 # number of overall (read+write) accesses
+system.cpu1.dcache.overall_accesses::total 4216327 # number of overall (read+write) accesses
+system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.050253 # miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_miss_rate::total 0.050253 # miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.036709 # miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::total 0.036709 # miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.156916 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.156916 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.103995 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::total 0.103995 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_miss_rate::cpu1.data 0.044586 # miss rate for demand accesses
+system.cpu1.dcache.demand_miss_rate::total 0.044586 # miss rate for demand accesses
+system.cpu1.dcache.overall_miss_rate::cpu1.data 0.044586 # miss rate for overall accesses
+system.cpu1.dcache.overall_miss_rate::total 0.044586 # miss rate for overall accesses
+system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 12120.581648 # average ReadReq miss latency
+system.cpu1.dcache.ReadReq_avg_miss_latency::total 12120.581648 # average ReadReq miss latency
+system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 18011.234827 # average WriteReq miss latency
+system.cpu1.dcache.WriteReq_avg_miss_latency::total 18011.234827 # average WriteReq miss latency
+system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 9135.551514 # average LoadLockedReq miss latency
+system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 9135.551514 # average LoadLockedReq miss latency
+system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 7246.540778 # average StoreCondReq miss latency
+system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 7246.540778 # average StoreCondReq miss latency
+system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 14149.643598 # average overall miss latency
+system.cpu1.dcache.demand_avg_miss_latency::total 14149.643598 # average overall miss latency
+system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 14149.643598 # average overall miss latency
+system.cpu1.dcache.overall_avg_miss_latency::total 14149.643598 # average overall miss latency
system.cpu1.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu1.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1141,62 +1299,62 @@ system.cpu1.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.dcache.fast_writes 0 # number of fast writes performed
system.cpu1.dcache.cache_copies 0 # number of cache copies performed
-system.cpu1.dcache.writebacks::writebacks 114265 # number of writebacks
-system.cpu1.dcache.writebacks::total 114265 # number of writebacks
-system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 118301 # number of ReadReq MSHR misses
-system.cpu1.dcache.ReadReq_mshr_misses::total 118301 # number of ReadReq MSHR misses
-system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 62725 # number of WriteReq MSHR misses
-system.cpu1.dcache.WriteReq_mshr_misses::total 62725 # number of WriteReq MSHR misses
-system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 8915 # number of LoadLockedReq MSHR misses
-system.cpu1.dcache.LoadLockedReq_mshr_misses::total 8915 # number of LoadLockedReq MSHR misses
-system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 5846 # number of StoreCondReq MSHR misses
-system.cpu1.dcache.StoreCondReq_mshr_misses::total 5846 # number of StoreCondReq MSHR misses
-system.cpu1.dcache.demand_mshr_misses::cpu1.data 181026 # number of demand (read+write) MSHR misses
-system.cpu1.dcache.demand_mshr_misses::total 181026 # number of demand (read+write) MSHR misses
-system.cpu1.dcache.overall_mshr_misses::cpu1.data 181026 # number of overall MSHR misses
-system.cpu1.dcache.overall_mshr_misses::total 181026 # number of overall MSHR misses
-system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1203948500 # number of ReadReq MSHR miss cycles
-system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1203948500 # number of ReadReq MSHR miss cycles
-system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 988115500 # number of WriteReq MSHR miss cycles
-system.cpu1.dcache.WriteReq_mshr_miss_latency::total 988115500 # number of WriteReq MSHR miss cycles
-system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 63615500 # number of LoadLockedReq MSHR miss cycles
-system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 63615500 # number of LoadLockedReq MSHR miss cycles
-system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 57370000 # number of StoreCondReq MSHR miss cycles
-system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 57370000 # number of StoreCondReq MSHR miss cycles
-system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 2192064000 # number of demand (read+write) MSHR miss cycles
-system.cpu1.dcache.demand_mshr_miss_latency::total 2192064000 # number of demand (read+write) MSHR miss cycles
-system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 2192064000 # number of overall MSHR miss cycles
-system.cpu1.dcache.overall_mshr_miss_latency::total 2192064000 # number of overall MSHR miss cycles
-system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 19387500 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 19387500 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 713392500 # number of WriteReq MSHR uncacheable cycles
-system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 713392500 # number of WriteReq MSHR uncacheable cycles
-system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 732780000 # number of overall MSHR uncacheable cycles
-system.cpu1.dcache.overall_mshr_uncacheable_latency::total 732780000 # number of overall MSHR uncacheable cycles
-system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.049724 # mshr miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.049724 # mshr miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.036763 # mshr miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.036763 # mshr miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.155971 # mshr miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.155971 # mshr miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.103131 # mshr miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.103131 # mshr miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.044311 # mshr miss rate for demand accesses
-system.cpu1.dcache.demand_mshr_miss_rate::total 0.044311 # mshr miss rate for demand accesses
-system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.044311 # mshr miss rate for overall accesses
-system.cpu1.dcache.overall_mshr_miss_rate::total 0.044311 # mshr miss rate for overall accesses
-system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 10176.993432 # average ReadReq mshr miss latency
-system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 10176.993432 # average ReadReq mshr miss latency
-system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 15753.136708 # average WriteReq mshr miss latency
-system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 15753.136708 # average WriteReq mshr miss latency
-system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 7135.782389 # average LoadLockedReq mshr miss latency
-system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 7135.782389 # average LoadLockedReq mshr miss latency
-system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 9813.547725 # average StoreCondReq mshr miss latency
-system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 9813.547725 # average StoreCondReq mshr miss latency
-system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 12109.111398 # average overall mshr miss latency
-system.cpu1.dcache.demand_avg_mshr_miss_latency::total 12109.111398 # average overall mshr miss latency
-system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 12109.111398 # average overall mshr miss latency
-system.cpu1.dcache.overall_avg_mshr_miss_latency::total 12109.111398 # average overall mshr miss latency
+system.cpu1.dcache.writebacks::writebacks 119115 # number of writebacks
+system.cpu1.dcache.writebacks::total 119115 # number of writebacks
+system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 123236 # number of ReadReq MSHR misses
+system.cpu1.dcache.ReadReq_mshr_misses::total 123236 # number of ReadReq MSHR misses
+system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 64754 # number of WriteReq MSHR misses
+system.cpu1.dcache.WriteReq_mshr_misses::total 64754 # number of WriteReq MSHR misses
+system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 9347 # number of LoadLockedReq MSHR misses
+system.cpu1.dcache.LoadLockedReq_mshr_misses::total 9347 # number of LoadLockedReq MSHR misses
+system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 6143 # number of StoreCondReq MSHR misses
+system.cpu1.dcache.StoreCondReq_mshr_misses::total 6143 # number of StoreCondReq MSHR misses
+system.cpu1.dcache.demand_mshr_misses::cpu1.data 187990 # number of demand (read+write) MSHR misses
+system.cpu1.dcache.demand_mshr_misses::total 187990 # number of demand (read+write) MSHR misses
+system.cpu1.dcache.overall_mshr_misses::cpu1.data 187990 # number of overall MSHR misses
+system.cpu1.dcache.overall_mshr_misses::total 187990 # number of overall MSHR misses
+system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1247220000 # number of ReadReq MSHR miss cycles
+system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1247220000 # number of ReadReq MSHR miss cycles
+system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 1036791500 # number of WriteReq MSHR miss cycles
+system.cpu1.dcache.WriteReq_mshr_miss_latency::total 1036791500 # number of WriteReq MSHR miss cycles
+system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 66696000 # number of LoadLockedReq MSHR miss cycles
+system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 66696000 # number of LoadLockedReq MSHR miss cycles
+system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 32229500 # number of StoreCondReq MSHR miss cycles
+system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 32229500 # number of StoreCondReq MSHR miss cycles
+system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 2284011500 # number of demand (read+write) MSHR miss cycles
+system.cpu1.dcache.demand_mshr_miss_latency::total 2284011500 # number of demand (read+write) MSHR miss cycles
+system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 2284011500 # number of overall MSHR miss cycles
+system.cpu1.dcache.overall_mshr_miss_latency::total 2284011500 # number of overall MSHR miss cycles
+system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 19381000 # number of ReadReq MSHR uncacheable cycles
+system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 19381000 # number of ReadReq MSHR uncacheable cycles
+system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 723171500 # number of WriteReq MSHR uncacheable cycles
+system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 723171500 # number of WriteReq MSHR uncacheable cycles
+system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 742552500 # number of overall MSHR uncacheable cycles
+system.cpu1.dcache.overall_mshr_uncacheable_latency::total 742552500 # number of overall MSHR uncacheable cycles
+system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.050253 # mshr miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.050253 # mshr miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.036709 # mshr miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.036709 # mshr miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.156916 # mshr miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.156916 # mshr miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.103995 # mshr miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.103995 # mshr miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.044586 # mshr miss rate for demand accesses
+system.cpu1.dcache.demand_mshr_miss_rate::total 0.044586 # mshr miss rate for demand accesses
+system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.044586 # mshr miss rate for overall accesses
+system.cpu1.dcache.overall_mshr_miss_rate::total 0.044586 # mshr miss rate for overall accesses
+system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 10120.581648 # average ReadReq mshr miss latency
+system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 10120.581648 # average ReadReq mshr miss latency
+system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 16011.234827 # average WriteReq mshr miss latency
+system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 16011.234827 # average WriteReq mshr miss latency
+system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 7135.551514 # average LoadLockedReq mshr miss latency
+system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 7135.551514 # average LoadLockedReq mshr miss latency
+system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 5246.540778 # average StoreCondReq mshr miss latency
+system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 5246.540778 # average StoreCondReq mshr miss latency
+system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 12149.643598 # average overall mshr miss latency
+system.cpu1.dcache.demand_avg_mshr_miss_latency::total 12149.643598 # average overall mshr miss latency
+system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 12149.643598 # average overall mshr miss latency
+system.cpu1.dcache.overall_avg_mshr_miss_latency::total 12149.643598 # average overall mshr miss latency
system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency
system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data inf # average WriteReq mshr uncacheable latency
diff --git a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt
index 369a1e336..997f2e448 100644
--- a/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/alpha/linux/tsunami-simple-timing/stats.txt
@@ -1,52 +1,210 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.914421 # Number of seconds simulated
-sim_ticks 1914420945000 # Number of ticks simulated
-final_tick 1914420945000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.910582 # Number of seconds simulated
+sim_ticks 1910582068000 # Number of ticks simulated
+final_tick 1910582068000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1299276 # Simulator instruction rate (inst/s)
-host_op_rate 1299275 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 44286723014 # Simulator tick rate (ticks/s)
-host_mem_usage 288696 # Number of bytes of host memory used
-host_seconds 43.23 # Real time elapsed on the host
-sim_insts 56164879 # Number of instructions simulated
-sim_ops 56164879 # Number of ops (including micro ops) simulated
+host_inst_rate 1092208 # Simulator instruction rate (inst/s)
+host_op_rate 1092208 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 37180157619 # Simulator tick rate (ticks/s)
+host_mem_usage 321564 # Number of bytes of host memory used
+host_seconds 51.39 # Real time elapsed on the host
+sim_insts 56125446 # Number of instructions simulated
+sim_ops 56125446 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 850560 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 24860096 # Number of bytes read from this memory
-system.physmem.bytes_read::tsunami.ide 2652096 # Number of bytes read from this memory
-system.physmem.bytes_read::total 28362752 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 24847488 # Number of bytes read from this memory
+system.physmem.bytes_read::tsunami.ide 2652352 # Number of bytes read from this memory
+system.physmem.bytes_read::total 28350400 # Number of bytes read from this memory
system.physmem.bytes_inst_read::cpu.inst 850560 # Number of instructions bytes read from this memory
system.physmem.bytes_inst_read::total 850560 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 7404800 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7404800 # Number of bytes written to this memory
+system.physmem.bytes_written::writebacks 7392192 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7392192 # Number of bytes written to this memory
system.physmem.num_reads::cpu.inst 13290 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 388439 # Number of read requests responded to by this memory
-system.physmem.num_reads::tsunami.ide 41439 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 443168 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 115700 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 115700 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 444291 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 12985700 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::tsunami.ide 1385325 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 14815316 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 444291 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 444291 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 3867906 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 3867906 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 3867906 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 444291 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 12985700 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::tsunami.ide 1385325 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 18683222 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.num_reads::cpu.data 388242 # Number of read requests responded to by this memory
+system.physmem.num_reads::tsunami.ide 41443 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 442975 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 115503 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 115503 # Number of write requests responded to by this memory
+system.physmem.bw_read::cpu.inst 445184 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 13005193 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::tsunami.ide 1388243 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 14838619 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 445184 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 445184 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 3869078 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 3869078 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 3869078 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 445184 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 13005193 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::tsunami.ide 1388243 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 18707698 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 442975 # Total number of read requests seen
+system.physmem.writeReqs 115503 # Total number of write requests seen
+system.physmem.cpureqs 559567 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 28350400 # Total number of bytes read from memory
+system.physmem.bytesWritten 7392192 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 28350400 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 7392192 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 51 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 130 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 28021 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 27576 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 27724 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 27399 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 28096 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 27946 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 27736 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 27622 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 27577 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 27238 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 27723 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 27886 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 27600 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 27483 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 27641 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 27656 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 7552 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 7244 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 7137 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 6901 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 7584 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 7386 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 7208 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 7095 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 7184 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 6832 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 7257 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 7441 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 7265 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 7126 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 7165 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 7126 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 404 # Number of times wr buffer was full causing retry
+system.physmem.totGap 1910570168000 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 442975 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 115907 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 130 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 404639 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 7455 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 5269 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 2334 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 2835 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2403 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1793 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 2009 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 1658 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1931 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1592 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 1535 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 1623 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 1782 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 1204 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 1459 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 903 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 267 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 130 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 101 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 2 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 4142 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 4753 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 4845 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 4893 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 4973 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 4987 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 5015 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 5016 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 5017 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 5022 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 5021 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 5021 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 5021 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 880 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 269 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 177 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 129 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 49 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 35 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 7 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 5 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 2804911869 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 10779125869 # Sum of mem lat for all requests
+system.physmem.totBusLat 1771696000 # Total cycles spent in databus access
+system.physmem.totBankLat 6202518000 # Total cycles spent in bank access
+system.physmem.avgQLat 6332.72 # Average queueing delay per request
+system.physmem.avgBankLat 14003.57 # Average bank access latency per request
+system.physmem.avgBusLat 4000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 24336.29 # Average memory access latency
+system.physmem.avgRdBW 14.84 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 3.87 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 14.84 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 3.87 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.12 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.01 # Average read queue length over time
+system.physmem.avgWrQLen 14.48 # Average write queue length over time
+system.physmem.readRowHits 423327 # Number of row buffer hits during reads
+system.physmem.writeRowHits 74914 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 95.58 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 64.86 # Row buffer hit rate for writes
+system.physmem.avgGap 3421030.31 # Average gap between requests
system.iocache.replacements 41685 # number of replacements
-system.iocache.tagsinuse 1.347664 # Cycle average of tags in use
+system.iocache.tagsinuse 1.342666 # Cycle average of tags in use
system.iocache.total_refs 0 # Total number of references to valid blocks.
system.iocache.sampled_refs 41701 # Sample count of references to valid blocks.
system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 1748614160000 # Cycle when the warmup percentage was hit.
-system.iocache.occ_blocks::tsunami.ide 1.347664 # Average occupied blocks per requestor
-system.iocache.occ_percent::tsunami.ide 0.084229 # Average percentage of cache occupancy
-system.iocache.occ_percent::total 0.084229 # Average percentage of cache occupancy
+system.iocache.warmup_cycle 1745691885000 # Cycle when the warmup percentage was hit.
+system.iocache.occ_blocks::tsunami.ide 1.342666 # Average occupied blocks per requestor
+system.iocache.occ_percent::tsunami.ide 0.083917 # Average percentage of cache occupancy
+system.iocache.occ_percent::total 0.083917 # Average percentage of cache occupancy
system.iocache.ReadReq_misses::tsunami.ide 173 # number of ReadReq misses
system.iocache.ReadReq_misses::total 173 # number of ReadReq misses
system.iocache.WriteReq_misses::tsunami.ide 41552 # number of WriteReq misses
@@ -55,14 +213,14 @@ system.iocache.demand_misses::tsunami.ide 41725 # n
system.iocache.demand_misses::total 41725 # number of demand (read+write) misses
system.iocache.overall_misses::tsunami.ide 41725 # number of overall misses
system.iocache.overall_misses::total 41725 # number of overall misses
-system.iocache.ReadReq_miss_latency::tsunami.ide 20672998 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 20672998 # number of ReadReq miss cycles
-system.iocache.WriteReq_miss_latency::tsunami.ide 11444054806 # number of WriteReq miss cycles
-system.iocache.WriteReq_miss_latency::total 11444054806 # number of WriteReq miss cycles
-system.iocache.demand_miss_latency::tsunami.ide 11464727804 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 11464727804 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::tsunami.ide 11464727804 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 11464727804 # number of overall miss cycles
+system.iocache.ReadReq_miss_latency::tsunami.ide 20927998 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 20927998 # number of ReadReq miss cycles
+system.iocache.WriteReq_miss_latency::tsunami.ide 9475235806 # number of WriteReq miss cycles
+system.iocache.WriteReq_miss_latency::total 9475235806 # number of WriteReq miss cycles
+system.iocache.demand_miss_latency::tsunami.ide 9496163804 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 9496163804 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::tsunami.ide 9496163804 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 9496163804 # number of overall miss cycles
system.iocache.ReadReq_accesses::tsunami.ide 173 # number of ReadReq accesses(hits+misses)
system.iocache.ReadReq_accesses::total 173 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::tsunami.ide 41552 # number of WriteReq accesses(hits+misses)
@@ -79,19 +237,19 @@ system.iocache.demand_miss_rate::tsunami.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::tsunami.ide 119497.098266 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 119497.098266 # average ReadReq miss latency
-system.iocache.WriteReq_avg_miss_latency::tsunami.ide 275415.258134 # average WriteReq miss latency
-system.iocache.WriteReq_avg_miss_latency::total 275415.258134 # average WriteReq miss latency
-system.iocache.demand_avg_miss_latency::tsunami.ide 274768.790989 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 274768.790989 # average overall miss latency
-system.iocache.overall_avg_miss_latency::tsunami.ide 274768.790989 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 274768.790989 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 199052 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::tsunami.ide 120971.086705 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 120971.086705 # average ReadReq miss latency
+system.iocache.WriteReq_avg_miss_latency::tsunami.ide 228033.206729 # average WriteReq miss latency
+system.iocache.WriteReq_avg_miss_latency::total 228033.206729 # average WriteReq miss latency
+system.iocache.demand_avg_miss_latency::tsunami.ide 227589.306267 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 227589.306267 # average overall miss latency
+system.iocache.overall_avg_miss_latency::tsunami.ide 227589.306267 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 227589.306267 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 189601 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 24614 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 23064 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 8.086942 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 8.220647 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
@@ -105,14 +263,14 @@ system.iocache.demand_mshr_misses::tsunami.ide 41725
system.iocache.demand_mshr_misses::total 41725 # number of demand (read+write) MSHR misses
system.iocache.overall_mshr_misses::tsunami.ide 41725 # number of overall MSHR misses
system.iocache.overall_mshr_misses::total 41725 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 11676998 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 11676998 # number of ReadReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 9283350806 # number of WriteReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::total 9283350806 # number of WriteReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::tsunami.ide 9295027804 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 9295027804 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::tsunami.ide 9295027804 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 9295027804 # number of overall MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 11931000 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 11931000 # number of ReadReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::tsunami.ide 7312468500 # number of WriteReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::total 7312468500 # number of WriteReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::tsunami.ide 7324399500 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 7324399500 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::tsunami.ide 7324399500 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 7324399500 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteReq accesses
@@ -121,14 +279,14 @@ system.iocache.demand_mshr_miss_rate::tsunami.ide 1
system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 67497.098266 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 67497.098266 # average ReadReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 223415.258134 # average WriteReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::total 223415.258134 # average WriteReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 222768.790989 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 222768.790989 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 222768.790989 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 222768.790989 # average overall mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 68965.317919 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 68965.317919 # average ReadReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::tsunami.ide 175983.550732 # average WriteReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::total 175983.550732 # average WriteReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 175539.832235 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 175539.832235 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 175539.832235 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 175539.832235 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
@@ -146,22 +304,22 @@ system.cpu.dtb.fetch_hits 0 # IT
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 9062432 # DTB read hits
+system.cpu.dtb.read_hits 9055970 # DTB read hits
system.cpu.dtb.read_misses 10329 # DTB read misses
system.cpu.dtb.read_acv 210 # DTB read access violations
system.cpu.dtb.read_accesses 728856 # DTB read accesses
-system.cpu.dtb.write_hits 6354530 # DTB write hits
+system.cpu.dtb.write_hits 6351685 # DTB write hits
system.cpu.dtb.write_misses 1142 # DTB write misses
system.cpu.dtb.write_acv 157 # DTB write access violations
system.cpu.dtb.write_accesses 291931 # DTB write accesses
-system.cpu.dtb.data_hits 15416962 # DTB hits
+system.cpu.dtb.data_hits 15407655 # DTB hits
system.cpu.dtb.data_misses 11471 # DTB misses
system.cpu.dtb.data_acv 367 # DTB access violations
system.cpu.dtb.data_accesses 1020787 # DTB accesses
-system.cpu.itb.fetch_hits 4974475 # ITB hits
+system.cpu.itb.fetch_hits 4974178 # ITB hits
system.cpu.itb.fetch_misses 5006 # ITB misses
system.cpu.itb.fetch_acv 184 # ITB acv
-system.cpu.itb.fetch_accesses 4979481 # ITB accesses
+system.cpu.itb.fetch_accesses 4979184 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -174,51 +332,51 @@ system.cpu.itb.data_hits 0 # DT
system.cpu.itb.data_misses 0 # DTB misses
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
-system.cpu.numCycles 3828841890 # number of cpu cycles simulated
+system.cpu.numCycles 3821164136 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.committedInsts 56164879 # Number of instructions committed
-system.cpu.committedOps 56164879 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 52037464 # Number of integer alu accesses
+system.cpu.committedInsts 56125446 # Number of instructions committed
+system.cpu.committedOps 56125446 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 51999916 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 324393 # Number of float alu accesses
-system.cpu.num_func_calls 1482804 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 6466141 # number of instructions that are conditional controls
-system.cpu.num_int_insts 52037464 # number of integer instructions
+system.cpu.num_func_calls 1482010 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 6463546 # number of instructions that are conditional controls
+system.cpu.num_int_insts 51999916 # number of integer instructions
system.cpu.num_fp_insts 324393 # number of float instructions
-system.cpu.num_int_register_reads 71294843 # number of times the integer registers were read
-system.cpu.num_int_register_writes 38508157 # number of times the integer registers were written
+system.cpu.num_int_register_reads 71242345 # number of times the integer registers were read
+system.cpu.num_int_register_writes 38476410 # number of times the integer registers were written
system.cpu.num_fp_register_reads 163609 # number of times the floating registers were read
system.cpu.num_fp_register_writes 166486 # number of times the floating registers were written
-system.cpu.num_mem_refs 15469580 # number of memory refs
-system.cpu.num_load_insts 9099291 # Number of load instructions
-system.cpu.num_store_insts 6370289 # Number of store instructions
-system.cpu.num_idle_cycles 3589214946.998125 # Number of idle cycles
-system.cpu.num_busy_cycles 239626943.001875 # Number of busy cycles
-system.cpu.not_idle_fraction 0.062585 # Percentage of non-idle cycles
-system.cpu.idle_fraction 0.937415 # Percentage of idle cycles
+system.cpu.num_mem_refs 15460271 # number of memory refs
+system.cpu.num_load_insts 9092827 # Number of load instructions
+system.cpu.num_store_insts 6367444 # Number of store instructions
+system.cpu.num_idle_cycles 3587332264.998123 # Number of idle cycles
+system.cpu.num_busy_cycles 233831871.001878 # Number of busy cycles
+system.cpu.not_idle_fraction 0.061194 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0.938806 # Percentage of idle cycles
system.cpu.kern.inst.arm 0 # number of arm instructions executed
-system.cpu.kern.inst.quiesce 6379 # number of quiesce instructions executed
-system.cpu.kern.inst.hwrei 211993 # number of hwrei instructions executed
-system.cpu.kern.ipl_count::0 74900 40.89% 40.89% # number of times we switched to this ipl
-system.cpu.kern.ipl_count::21 133 0.07% 40.96% # number of times we switched to this ipl
+system.cpu.kern.inst.quiesce 6378 # number of quiesce instructions executed
+system.cpu.kern.inst.hwrei 211969 # number of hwrei instructions executed
+system.cpu.kern.ipl_count::0 74892 40.89% 40.89% # number of times we switched to this ipl
+system.cpu.kern.ipl_count::21 131 0.07% 40.96% # number of times we switched to this ipl
system.cpu.kern.ipl_count::22 1930 1.05% 42.02% # number of times we switched to this ipl
-system.cpu.kern.ipl_count::31 106213 57.98% 100.00% # number of times we switched to this ipl
-system.cpu.kern.ipl_count::total 183176 # number of times we switched to this ipl
-system.cpu.kern.ipl_good::0 73533 49.31% 49.31% # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_good::21 133 0.09% 49.40% # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_count::31 106200 57.98% 100.00% # number of times we switched to this ipl
+system.cpu.kern.ipl_count::total 183153 # number of times we switched to this ipl
+system.cpu.kern.ipl_good::0 73525 49.31% 49.31% # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_good::21 131 0.09% 49.40% # number of times we switched to this ipl from a different ipl
system.cpu.kern.ipl_good::22 1930 1.29% 50.69% # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_good::31 73534 49.31% 100.00% # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_good::total 149130 # number of times we switched to this ipl from a different ipl
-system.cpu.kern.ipl_ticks::0 1856400078000 96.97% 96.97% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::21 92059500 0.00% 96.97% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::22 736279500 0.04% 97.01% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::31 57191794000 2.99% 100.00% # number of cycles we spent at this ipl
-system.cpu.kern.ipl_ticks::total 1914420211000 # number of cycles we spent at this ipl
-system.cpu.kern.ipl_used::0 0.981749 # fraction of swpipl calls that actually changed the ipl
+system.cpu.kern.ipl_good::31 73525 49.31% 100.00% # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_good::total 149111 # number of times we switched to this ipl from a different ipl
+system.cpu.kern.ipl_ticks::0 1855918085500 97.14% 97.14% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::21 91164500 0.00% 97.14% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::22 736454000 0.04% 97.18% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::31 53835630000 2.82% 100.00% # number of cycles we spent at this ipl
+system.cpu.kern.ipl_ticks::total 1910581334000 # number of cycles we spent at this ipl
+system.cpu.kern.ipl_used::0 0.981747 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.ipl_used::31 0.692326 # fraction of swpipl calls that actually changed the ipl
-system.cpu.kern.ipl_used::total 0.814135 # fraction of swpipl calls that actually changed the ipl
+system.cpu.kern.ipl_used::total 0.814134 # fraction of swpipl calls that actually changed the ipl
system.cpu.kern.syscall::2 8 2.45% 2.45% # number of syscalls executed
system.cpu.kern.syscall::3 30 9.20% 11.66% # number of syscalls executed
system.cpu.kern.syscall::4 4 1.23% 12.88% # number of syscalls executed
@@ -254,32 +412,32 @@ system.cpu.kern.callpal::cserve 1 0.00% 0.00% # nu
system.cpu.kern.callpal::wrmces 1 0.00% 0.00% # number of callpals executed
system.cpu.kern.callpal::wrfen 1 0.00% 0.00% # number of callpals executed
system.cpu.kern.callpal::wrvptptr 1 0.00% 0.00% # number of callpals executed
-system.cpu.kern.callpal::swpctx 4176 2.16% 2.17% # number of callpals executed
-system.cpu.kern.callpal::tbi 54 0.03% 2.19% # number of callpals executed
+system.cpu.kern.callpal::swpctx 4176 2.17% 2.17% # number of callpals executed
+system.cpu.kern.callpal::tbi 54 0.03% 2.20% # number of callpals executed
system.cpu.kern.callpal::wrent 7 0.00% 2.20% # number of callpals executed
-system.cpu.kern.callpal::swpipl 175957 91.22% 93.41% # number of callpals executed
-system.cpu.kern.callpal::rdps 6832 3.54% 96.96% # number of callpals executed
+system.cpu.kern.callpal::swpipl 175936 91.22% 93.42% # number of callpals executed
+system.cpu.kern.callpal::rdps 6831 3.54% 96.96% # number of callpals executed
system.cpu.kern.callpal::wrkgp 1 0.00% 96.96% # number of callpals executed
system.cpu.kern.callpal::wrusp 7 0.00% 96.96% # number of callpals executed
system.cpu.kern.callpal::rdusp 9 0.00% 96.97% # number of callpals executed
system.cpu.kern.callpal::whami 2 0.00% 96.97% # number of callpals executed
-system.cpu.kern.callpal::rti 5156 2.67% 99.64% # number of callpals executed
+system.cpu.kern.callpal::rti 5155 2.67% 99.64% # number of callpals executed
system.cpu.kern.callpal::callsys 515 0.27% 99.91% # number of callpals executed
system.cpu.kern.callpal::imb 181 0.09% 100.00% # number of callpals executed
-system.cpu.kern.callpal::total 192901 # number of callpals executed
+system.cpu.kern.callpal::total 192878 # number of callpals executed
system.cpu.kern.mode_switch::kernel 5901 # number of protection mode switches
-system.cpu.kern.mode_switch::user 1740 # number of protection mode switches
-system.cpu.kern.mode_switch::idle 2097 # number of protection mode switches
-system.cpu.kern.mode_good::kernel 1910
-system.cpu.kern.mode_good::user 1740
+system.cpu.kern.mode_switch::user 1741 # number of protection mode switches
+system.cpu.kern.mode_switch::idle 2096 # number of protection mode switches
+system.cpu.kern.mode_good::kernel 1911
+system.cpu.kern.mode_good::user 1741
system.cpu.kern.mode_good::idle 170
-system.cpu.kern.mode_switch_good::kernel 0.323674 # fraction of useful protection mode switches
+system.cpu.kern.mode_switch_good::kernel 0.323843 # fraction of useful protection mode switches
system.cpu.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
-system.cpu.kern.mode_switch_good::idle 0.081068 # fraction of useful protection mode switches
-system.cpu.kern.mode_switch_good::total 0.392278 # fraction of useful protection mode switches
-system.cpu.kern.mode_ticks::kernel 45169028500 2.36% 2.36% # number of ticks spent at the given mode
-system.cpu.kern.mode_ticks::user 5015931500 0.26% 2.62% # number of ticks spent at the given mode
-system.cpu.kern.mode_ticks::idle 1864235249000 97.38% 100.00% # number of ticks spent at the given mode
+system.cpu.kern.mode_switch_good::idle 0.081107 # fraction of useful protection mode switches
+system.cpu.kern.mode_switch_good::total 0.392483 # fraction of useful protection mode switches
+system.cpu.kern.mode_ticks::kernel 45587423000 2.39% 2.39% # number of ticks spent at the given mode
+system.cpu.kern.mode_ticks::user 5075517000 0.27% 2.65% # number of ticks spent at the given mode
+system.cpu.kern.mode_ticks::idle 1859918392000 97.35% 100.00% # number of ticks spent at the given mode
system.cpu.kern.swap_context 4177 # number of times the context was actually changed
system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
@@ -312,51 +470,51 @@ system.tsunami.ethernet.totalRxOrn 0 # to
system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
-system.cpu.icache.replacements 927876 # number of replacements
-system.cpu.icache.tagsinuse 508.762321 # Cycle average of tags in use
-system.cpu.icache.total_refs 55248171 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 928387 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 59.509850 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 35489468000 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 508.762321 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.993676 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.993676 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 55248171 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 55248171 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 55248171 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 55248171 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 55248171 # number of overall hits
-system.cpu.icache.overall_hits::total 55248171 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 928547 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 928547 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 928547 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 928547 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 928547 # number of overall misses
-system.cpu.icache.overall_misses::total 928547 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 12629515000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 12629515000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 12629515000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 12629515000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 12629515000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 12629515000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 56176718 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 56176718 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 56176718 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 56176718 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 56176718 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 56176718 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.016529 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.016529 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.016529 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.016529 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.016529 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.016529 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13601.373975 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 13601.373975 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 13601.373975 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 13601.373975 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 13601.373975 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 13601.373975 # average overall miss latency
+system.cpu.icache.replacements 927460 # number of replacements
+system.cpu.icache.tagsinuse 509.121498 # Cycle average of tags in use
+system.cpu.icache.total_refs 55209154 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 927971 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 59.494482 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 32120759000 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::cpu.inst 509.121498 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.994378 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.994378 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 55209154 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 55209154 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 55209154 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 55209154 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 55209154 # number of overall hits
+system.cpu.icache.overall_hits::total 55209154 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 928131 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 928131 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 928131 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 928131 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 928131 # number of overall misses
+system.cpu.icache.overall_misses::total 928131 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 12666318500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 12666318500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 12666318500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 12666318500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 12666318500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 12666318500 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 56137285 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 56137285 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 56137285 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 56137285 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 56137285 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 56137285 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.016533 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.016533 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.016533 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.016533 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.016533 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.016533 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13647.123628 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 13647.123628 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 13647.123628 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 13647.123628 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 13647.123628 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 13647.123628 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -365,104 +523,104 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 928547 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 928547 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 928547 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 928547 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 928547 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 928547 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 10772421000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 10772421000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 10772421000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 10772421000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 10772421000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 10772421000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.016529 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.016529 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.016529 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.016529 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.016529 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.016529 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11601.373975 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11601.373975 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11601.373975 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 11601.373975 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11601.373975 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 11601.373975 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 928131 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 928131 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 928131 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 928131 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 928131 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 928131 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 10810056500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 10810056500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 10810056500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 10810056500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 10810056500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 10810056500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.016533 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.016533 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.016533 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.016533 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.016533 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.016533 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11647.123628 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11647.123628 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11647.123628 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 11647.123628 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11647.123628 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 11647.123628 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 1390620 # number of replacements
-system.cpu.dcache.tagsinuse 511.980059 # Cycle average of tags in use
-system.cpu.dcache.total_refs 14044869 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1391132 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 10.096000 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 99394000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 511.980059 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.999961 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.999961 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 7812084 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 7812084 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 5850550 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 5850550 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 182982 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 182982 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 199236 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 199236 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 13662634 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 13662634 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 13662634 # number of overall hits
-system.cpu.dcache.overall_hits::total 13662634 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1069478 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1069478 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 304397 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 304397 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 17275 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 17275 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 1373875 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1373875 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1373875 # number of overall misses
-system.cpu.dcache.overall_misses::total 1373875 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 25328737500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 25328737500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 8866760500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 8866760500 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 227305000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 227305000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 34195498000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 34195498000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 34195498000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 34195498000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 8881562 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 8881562 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 6154947 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 6154947 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 200257 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 200257 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 199236 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 199236 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 15036509 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 15036509 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 15036509 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 15036509 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.120416 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.120416 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.049456 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.049456 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.086264 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.086264 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.091369 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.091369 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.091369 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.091369 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 23683.271185 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 23683.271185 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 29128.935239 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 29128.935239 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13158.031838 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13158.031838 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 24889.817487 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 24889.817487 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 24889.817487 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 24889.817487 # average overall miss latency
+system.cpu.dcache.replacements 1389800 # number of replacements
+system.cpu.dcache.tagsinuse 511.980808 # Cycle average of tags in use
+system.cpu.dcache.total_refs 14036386 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1390312 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 10.095853 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 93442000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 511.980808 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999963 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999963 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 7806239 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 7806239 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 5847887 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 5847887 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 183020 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 183020 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 199223 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 199223 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 13654126 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 13654126 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 13654126 # number of overall hits
+system.cpu.dcache.overall_hits::total 13654126 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1068876 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1068876 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 304232 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 304232 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 17223 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 17223 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 1373108 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1373108 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1373108 # number of overall misses
+system.cpu.dcache.overall_misses::total 1373108 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 22711107000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 22711107000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 8598536500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 8598536500 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 227697000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 227697000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 31309643500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 31309643500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 31309643500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 31309643500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 8875115 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 8875115 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 6152119 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 6152119 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 200243 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 200243 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 199223 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 199223 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 15027234 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 15027234 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 15027234 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 15027234 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.120435 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.120435 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.049452 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.049452 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.086010 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.086010 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.091375 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.091375 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.091375 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.091375 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 21247.653610 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 21247.653610 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 28263.090339 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 28263.090339 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13220.519073 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13220.519073 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 22802.025405 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 22802.025405 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 22802.025405 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 22802.025405 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -471,54 +629,54 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 835360 # number of writebacks
-system.cpu.dcache.writebacks::total 835360 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1069478 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 1069478 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 304397 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 304397 # number of WriteReq MSHR misses
-system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17275 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.LoadLockedReq_mshr_misses::total 17275 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1373875 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1373875 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1373875 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1373875 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 23189781500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 23189781500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8257966500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 8257966500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 192755000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 192755000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 31447748000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 31447748000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 31447748000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 31447748000 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1424905500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1424905500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2011694000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2011694000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3436599500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::total 3436599500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120416 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120416 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.049456 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.049456 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.086264 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.086264 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091369 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.091369 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091369 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.091369 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 21683.271185 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 21683.271185 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 27128.935239 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 27128.935239 # average WriteReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11158.031838 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11158.031838 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 22889.817487 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 22889.817487 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 22889.817487 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 22889.817487 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 834403 # number of writebacks
+system.cpu.dcache.writebacks::total 834403 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1068876 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 1068876 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 304232 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 304232 # number of WriteReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 17223 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::total 17223 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 1373108 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 1373108 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 1373108 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 1373108 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 20573355000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 20573355000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 7990072500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 7990072500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 193251000 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 193251000 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 28563427500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 28563427500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 28563427500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 28563427500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1424236000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1424236000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2010997500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2010997500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 3435233500 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::total 3435233500 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.120435 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.120435 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.049452 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.049452 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.086010 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.086010 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091375 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.091375 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091375 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.091375 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 19247.653610 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 19247.653610 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 26263.090339 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 26263.090339 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11220.519073 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11220.519073 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20802.025405 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 20802.025405 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20802.025405 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 20802.025405 # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -526,101 +684,101 @@ system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 336256 # number of replacements
-system.cpu.l2cache.tagsinuse 65309.148086 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 2447127 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 401418 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 6.096206 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 5907030000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 55687.812663 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 4769.025398 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 4852.310026 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.849729 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.072770 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.074040 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.996539 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.inst 915237 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 814783 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1730020 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 835360 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 835360 # number of Writeback hits
+system.cpu.l2cache.replacements 336061 # number of replacements
+system.cpu.l2cache.tagsinuse 65323.847661 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 2445310 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 401224 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 6.094625 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 5214408002 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::writebacks 55704.521339 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 4784.646064 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 4834.680258 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.849984 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.073008 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.073771 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.996763 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.inst 914821 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 814177 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1728998 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 834403 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 834403 # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits::cpu.data 4 # number of UpgradeReq hits
system.cpu.l2cache.UpgradeReq_hits::total 4 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 187521 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 187521 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 915237 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 1002304 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 1917541 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 915237 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 1002304 # number of overall hits
-system.cpu.l2cache.overall_hits::total 1917541 # number of overall hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 187505 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 187505 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 914821 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 1001682 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 1916503 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.inst 914821 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 1001682 # number of overall hits
+system.cpu.l2cache.overall_hits::total 1916503 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.inst 13290 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 271970 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 285260 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 271922 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 285212 # number of ReadReq misses
system.cpu.l2cache.UpgradeReq_misses::cpu.data 13 # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_misses::total 13 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 116859 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 116859 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 116710 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 116710 # number of ReadExReq misses
system.cpu.l2cache.demand_misses::cpu.inst 13290 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 388829 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 402119 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 388632 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 401922 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 13290 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 388829 # number of overall misses
-system.cpu.l2cache.overall_misses::total 402119 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 691484000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 14147953500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 14839437500 # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 248500 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 248500 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6077611500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 6077611500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 691484000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 20225565000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 20917049000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 691484000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 20225565000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 20917049000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 928527 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1086753 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 2015280 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 835360 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 835360 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.overall_misses::cpu.data 388632 # number of overall misses
+system.cpu.l2cache.overall_misses::total 401922 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 733695500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 11538737000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 12272432500 # number of ReadReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 189500 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 189500 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5810363500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 5810363500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 733695500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 17349100500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 18082796000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 733695500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 17349100500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 18082796000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 928111 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1086099 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 2014210 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 834403 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 834403 # number of Writeback accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::cpu.data 17 # number of UpgradeReq accesses(hits+misses)
system.cpu.l2cache.UpgradeReq_accesses::total 17 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 304380 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 304380 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 928527 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1391133 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2319660 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 928527 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1391133 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2319660 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014313 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.250259 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.141549 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 304215 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 304215 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.inst 928111 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1390314 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2318425 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 928111 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1390314 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2318425 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.014319 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.250366 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.141600 # miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.764706 # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_miss_rate::total 0.764706 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.383925 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.383925 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014313 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.279505 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.173353 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014313 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.279505 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.173353 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52030.398796 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52020.272457 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52020.744233 # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 19115.384615 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 19115.384615 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52008.073833 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52008.073833 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52030.398796 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52016.606272 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52017.062113 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52030.398796 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52016.606272 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52017.062113 # average overall miss latency
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.383643 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.383643 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.014319 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.279528 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.173360 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.014319 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.279528 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.173360 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 55206.583898 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 42433.995778 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 43029.159012 # average ReadReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 14576.923077 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 14576.923077 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 49784.624282 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 49784.624282 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 55206.583898 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 44641.461588 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 44990.809162 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 55206.583898 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 44641.461588 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 44990.809162 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -629,66 +787,66 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 74188 # number of writebacks
-system.cpu.l2cache.writebacks::total 74188 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 73991 # number of writebacks
+system.cpu.l2cache.writebacks::total 73991 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 13290 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 271970 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 285260 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 271922 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 285212 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 13 # number of UpgradeReq MSHR misses
system.cpu.l2cache.UpgradeReq_mshr_misses::total 13 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 116859 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 116859 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 116710 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 116710 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst 13290 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 388829 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 402119 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 388632 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 401922 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 13290 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 388829 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 402119 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 531884000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 10884274000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 11416158000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 560000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 560000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4675219500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4675219500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 531884000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 15559493500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 16091377500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 531884000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 15559493500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 16091377500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1332180000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1332180000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1892328500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1892328500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3224508500 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3224508500 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014313 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.250259 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.141549 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 388632 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 401922 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 561273079 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 8004831581 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 8566104660 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 230011 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 230011 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4294420630 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4294420630 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 561273079 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 12299252211 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 12860525290 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 561273079 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 12299252211 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 12860525290 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1331550000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1331550000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 1891670000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 1891670000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 3223220000 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::total 3223220000 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.014319 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.250366 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.141600 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.764706 # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.764706 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.383925 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.383925 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014313 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.279505 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.173353 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014313 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.279505 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.173353 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40021.369451 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40020.127220 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40020.185094 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 43076.923077 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 43076.923077 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40007.355018 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40007.355018 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40021.369451 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40016.288651 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40016.456571 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40021.369451 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40016.288651 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40016.456571 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.383643 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.383643 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.014319 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.279528 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.173360 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.014319 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.279528 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.173360 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 42232.737321 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 29437.969642 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 30034.166374 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 17693.153846 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 17693.153846 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 36795.652729 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 36795.652729 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 42232.737321 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31647.554013 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31997.564926 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 42232.737321 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31647.554013 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31997.564926 # average overall mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/stats.txt b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/stats.txt
index b7f76478e..3841577ac 100644
--- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic-dual/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.912097 # Nu
sim_ticks 912096763500 # Number of ticks simulated
final_tick 912096763500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1783031 # Simulator instruction rate (inst/s)
-host_op_rate 2295648 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 26389770183 # Simulator tick rate (ticks/s)
-host_mem_usage 380112 # Number of bytes of host memory used
-host_seconds 34.56 # Real time elapsed on the host
+host_inst_rate 1752000 # Simulator instruction rate (inst/s)
+host_op_rate 2255696 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 25930494646 # Simulator tick rate (ticks/s)
+host_mem_usage 382232 # Number of bytes of host memory used
+host_seconds 35.17 # Real time elapsed on the host
sim_insts 61625970 # Number of instructions simulated
sim_ops 79343340 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::realview.clcd 39321600 # Number of bytes read from this memory
@@ -66,6 +66,164 @@ system.physmem.bw_total::cpu1.dtb.walker 211 # To
system.physmem.bw_total::cpu1.inst 235234 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu1.data 6988969 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 62341162 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 0 # Total number of read requests seen
+system.physmem.writeReqs 0 # Total number of write requests seen
+system.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 0 # Total number of bytes read from memory
+system.physmem.bytesWritten 0 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 0 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 0 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+system.physmem.totGap 0 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 0 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 0 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 0 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 0 # Sum of mem lat for all requests
+system.physmem.totBusLat 0 # Total cycles spent in databus access
+system.physmem.totBankLat 0 # Total cycles spent in bank access
+system.physmem.avgQLat nan # Average queueing delay per request
+system.physmem.avgBankLat nan # Average bank access latency per request
+system.physmem.avgBusLat nan # Average bus latency per request
+system.physmem.avgMemAccLat nan # Average memory access latency
+system.physmem.avgRdBW 0.00 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 0.00 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.00 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.00 # Average read queue length over time
+system.physmem.avgWrQLen 0.00 # Average write queue length over time
+system.physmem.readRowHits 0 # Number of row buffer hits during reads
+system.physmem.writeRowHits 0 # Number of row buffer hits during writes
+system.physmem.readRowHitRate nan # Row buffer hit rate for reads
+system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+system.physmem.avgGap nan # Average gap between requests
system.realview.nvmem.bytes_read::cpu0.inst 20 # Number of bytes read from this memory
system.realview.nvmem.bytes_read::cpu1.inst 48 # Number of bytes read from this memory
system.realview.nvmem.bytes_read::total 68 # Number of bytes read from this memory
diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt
index 206441d13..ccb9a5402 100644
--- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-atomic/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 2.332810 # Nu
sim_ticks 2332810264000 # Number of ticks simulated
final_tick 2332810264000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1681370 # Simulator instruction rate (inst/s)
-host_op_rate 2162138 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 64929680145 # Simulator tick rate (ticks/s)
-host_mem_usage 380112 # Number of bytes of host memory used
-host_seconds 35.93 # Real time elapsed on the host
+host_inst_rate 1184768 # Simulator instruction rate (inst/s)
+host_op_rate 1523538 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 45752340761 # Simulator tick rate (ticks/s)
+host_mem_usage 382236 # Number of bytes of host memory used
+host_seconds 50.99 # Real time elapsed on the host
sim_insts 60408639 # Number of instructions simulated
sim_ops 77681819 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::realview.clcd 111673344 # Number of bytes read from this memory
@@ -49,6 +49,164 @@ system.physmem.bw_total::cpu.itb.walker 82 # To
system.physmem.bw_total::cpu.inst 302262 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 5181496 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 54942169 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 0 # Total number of read requests seen
+system.physmem.writeReqs 0 # Total number of write requests seen
+system.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 0 # Total number of bytes read from memory
+system.physmem.bytesWritten 0 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 0 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 0 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+system.physmem.totGap 0 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 0 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 0 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 0 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 0 # Sum of mem lat for all requests
+system.physmem.totBusLat 0 # Total cycles spent in databus access
+system.physmem.totBankLat 0 # Total cycles spent in bank access
+system.physmem.avgQLat nan # Average queueing delay per request
+system.physmem.avgBankLat nan # Average bank access latency per request
+system.physmem.avgBusLat nan # Average bus latency per request
+system.physmem.avgMemAccLat nan # Average memory access latency
+system.physmem.avgRdBW 0.00 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 0.00 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.00 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.00 # Average read queue length over time
+system.physmem.avgWrQLen 0.00 # Average write queue length over time
+system.physmem.readRowHits 0 # Number of row buffer hits during reads
+system.physmem.writeRowHits 0 # Number of row buffer hits during writes
+system.physmem.readRowHitRate nan # Row buffer hit rate for reads
+system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+system.physmem.avgGap nan # Average gap between requests
system.realview.nvmem.bytes_read::cpu.inst 20 # Number of bytes read from this memory
system.realview.nvmem.bytes_read::total 20 # Number of bytes read from this memory
system.realview.nvmem.bytes_inst_read::cpu.inst 20 # Number of instructions bytes read from this memory
@@ -61,114 +219,6 @@ system.realview.nvmem.bw_inst_read::cpu.inst 9
system.realview.nvmem.bw_inst_read::total 9 # Instruction read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_total::cpu.inst 9 # Total bandwidth to/from this memory (bytes/s)
system.realview.nvmem.bw_total::total 9 # Total bandwidth to/from this memory (bytes/s)
-system.cpu.l2cache.replacements 62243 # number of replacements
-system.cpu.l2cache.tagsinuse 50007.272909 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 1669922 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 127628 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 13.084292 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 2316901489000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 36899.582990 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.dtb.walker 2.960148 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.993931 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 7014.720482 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 6089.015357 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.563043 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.dtb.walker 0.000045 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.itb.walker 0.000015 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.107036 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.092911 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.763050 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 7507 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3129 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.inst 838871 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 366771 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1216278 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 592643 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 592643 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 26 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 26 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 113739 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 113739 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.dtb.walker 7507 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.itb.walker 3129 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.inst 838871 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 480510 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 1330017 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.dtb.walker 7507 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.itb.walker 3129 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.inst 838871 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 480510 # number of overall hits
-system.cpu.l2cache.overall_hits::total 1330017 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 5 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 3 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.inst 10604 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 9871 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 20483 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 2919 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 2919 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 133468 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 133468 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.dtb.walker 5 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.itb.walker 3 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.inst 10604 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 143339 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 153951 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.dtb.walker 5 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.itb.walker 3 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.inst 10604 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 143339 # number of overall misses
-system.cpu.l2cache.overall_misses::total 153951 # number of overall misses
-system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 7512 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3132 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 849475 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 376642 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 1236761 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 592643 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 592643 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2945 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 2945 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 247207 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 247207 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.dtb.walker 7512 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.itb.walker 3132 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.inst 849475 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 623849 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 1483968 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.dtb.walker 7512 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.itb.walker 3132 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 849475 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 623849 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 1483968 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000666 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000958 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.012483 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026208 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.016562 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.991171 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.991171 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.539904 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.539904 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000666 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000958 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012483 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.229766 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.103743 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000666 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000958 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012483 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.229766 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.103743 # miss rate for overall accesses
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.l2cache.fast_writes 0 # number of fast writes performed
-system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 57863 # number of writebacks
-system.cpu.l2cache.writebacks::total 57863 # number of writebacks
-system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cf0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.cf0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
system.cf0.dma_read_txs 0 # Number of DMA read transactions (not PRD).
@@ -347,6 +397,114 @@ system.cpu.dcache.cache_copies 0 # nu
system.cpu.dcache.writebacks::writebacks 592643 # number of writebacks
system.cpu.dcache.writebacks::total 592643 # number of writebacks
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
+system.cpu.l2cache.replacements 62243 # number of replacements
+system.cpu.l2cache.tagsinuse 50007.272909 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 1669922 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 127628 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 13.084292 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 2316901489000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::writebacks 36899.582990 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.dtb.walker 2.960148 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.993931 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 7014.720482 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 6089.015357 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.563043 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.dtb.walker 0.000045 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.itb.walker 0.000015 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.inst 0.107036 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.092911 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.763050 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 7507 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3129 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.inst 838871 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 366771 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1216278 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 592643 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 592643 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 26 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 26 # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 113739 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 113739 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.dtb.walker 7507 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.itb.walker 3129 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 838871 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 480510 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 1330017 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.dtb.walker 7507 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.itb.walker 3129 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.inst 838871 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 480510 # number of overall hits
+system.cpu.l2cache.overall_hits::total 1330017 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 5 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 3 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 10604 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 9871 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 20483 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 2919 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 2919 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 133468 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 133468 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.dtb.walker 5 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.itb.walker 3 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 10604 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 143339 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 153951 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.dtb.walker 5 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.itb.walker 3 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.inst 10604 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 143339 # number of overall misses
+system.cpu.l2cache.overall_misses::total 153951 # number of overall misses
+system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 7512 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3132 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 849475 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 376642 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 1236761 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 592643 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 592643 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2945 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 2945 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 247207 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 247207 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.dtb.walker 7512 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.itb.walker 3132 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 849475 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 623849 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 1483968 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.dtb.walker 7512 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.itb.walker 3132 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 849475 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 623849 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 1483968 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000666 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000958 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.012483 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026208 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.016562 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.991171 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.991171 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.539904 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.539904 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000666 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000958 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012483 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.229766 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.103743 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000666 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000958 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012483 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.229766 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.103743 # miss rate for overall accesses
+system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.l2cache.fast_writes 0 # number of fast writes performed
+system.cpu.l2cache.cache_copies 0 # number of cache copies performed
+system.cpu.l2cache.writebacks::writebacks 57863 # number of writebacks
+system.cpu.l2cache.writebacks::total 57863 # number of writebacks
+system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.iocache.replacements 0 # number of replacements
system.iocache.tagsinuse 0 # Cycle average of tags in use
system.iocache.total_refs 0 # Total number of references to valid blocks.
diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/stats.txt b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/stats.txt
index db4dfffca..70af125f4 100644
--- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing-dual/stats.txt
@@ -1,71 +1,229 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 1.203606 # Number of seconds simulated
-sim_ticks 1203606499000 # Number of ticks simulated
-final_tick 1203606499000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 1.182883 # Number of seconds simulated
+sim_ticks 1182883077500 # Number of ticks simulated
+final_tick 1182883077500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 418240 # Simulator instruction rate (inst/s)
-host_op_rate 532998 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 8191230777 # Simulator tick rate (ticks/s)
-host_mem_usage 386340 # Number of bytes of host memory used
-host_seconds 146.94 # Real time elapsed on the host
-sim_insts 61455549 # Number of instructions simulated
-sim_ops 78317886 # Number of ops (including micro ops) simulated
+host_inst_rate 330156 # Simulator instruction rate (inst/s)
+host_op_rate 420694 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 6355289452 # Simulator tick rate (ticks/s)
+host_mem_usage 400808 # Number of bytes of host memory used
+host_seconds 186.13 # Real time elapsed on the host
+sim_insts 61450599 # Number of instructions simulated
+sim_ops 78301940 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::realview.clcd 51904512 # Number of bytes read from this memory
system.physmem.bytes_read::cpu0.dtb.walker 64 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.itb.walker 192 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.inst 354084 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.data 4259252 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.dtb.walker 192 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.inst 364956 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.data 5307824 # Number of bytes read from this memory
-system.physmem.bytes_read::total 62191076 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu0.inst 354084 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu1.inst 364956 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 719040 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 4163904 # Number of bytes written to this memory
+system.physmem.bytes_read::cpu0.itb.walker 128 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.inst 393380 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.data 4712308 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.dtb.walker 256 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.inst 323164 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.data 4776304 # Number of bytes read from this memory
+system.physmem.bytes_read::total 62110116 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu0.inst 393380 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu1.inst 323164 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 716544 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 4085952 # Number of bytes written to this memory
system.physmem.bytes_written::cpu0.data 17000 # Number of bytes written to this memory
system.physmem.bytes_written::cpu1.data 3010344 # Number of bytes written to this memory
-system.physmem.bytes_written::total 7191248 # Number of bytes written to this memory
+system.physmem.bytes_written::total 7113296 # Number of bytes written to this memory
system.physmem.num_reads::realview.clcd 6488064 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu0.dtb.walker 1 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.itb.walker 3 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.inst 11751 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.data 66623 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.dtb.walker 3 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.inst 5784 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.data 82961 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 6655190 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 65061 # Number of write requests responded to by this memory
+system.physmem.num_reads::cpu0.itb.walker 2 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.inst 12365 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.data 73702 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.dtb.walker 4 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.inst 5131 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.data 74656 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 6653925 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 63843 # Number of write requests responded to by this memory
system.physmem.num_writes::cpu0.data 4250 # Number of write requests responded to by this memory
system.physmem.num_writes::cpu1.data 752586 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 821897 # Number of write requests responded to by this memory
-system.physmem.bw_read::realview.clcd 43124154 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.dtb.walker 53 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.itb.walker 160 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.inst 294186 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.data 3538741 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.dtb.walker 160 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.inst 303219 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.data 4409933 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 51670605 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu0.inst 294186 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu1.inst 303219 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 597405 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 3459523 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::cpu0.data 14124 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::cpu1.data 2501103 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 5974750 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 3459523 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::realview.clcd 43124154 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.dtb.walker 53 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.itb.walker 160 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.inst 294186 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.data 3552865 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.dtb.walker 160 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.inst 303219 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.data 6911036 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 57645355 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.num_writes::total 820679 # Number of write requests responded to by this memory
+system.physmem.bw_read::realview.clcd 43879664 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.dtb.walker 54 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.itb.walker 108 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.inst 332560 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.data 3983748 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.dtb.walker 216 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.inst 273200 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.data 4037850 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 52507401 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu0.inst 332560 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu1.inst 273200 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 605761 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 3454232 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu0.data 14372 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu1.data 2544921 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 6013524 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 3454232 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::realview.clcd 43879664 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.dtb.walker 54 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.itb.walker 108 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.inst 332560 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.data 3998120 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.dtb.walker 216 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.inst 273200 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.data 6582771 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 58520925 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 6653925 # Total number of read requests seen
+system.physmem.writeReqs 820679 # Total number of write requests seen
+system.physmem.cpureqs 271820 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 425851200 # Total number of bytes read from memory
+system.physmem.bytesWritten 52523456 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 62110116 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 7113296 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 132 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 11750 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 415519 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 415704 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 415458 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 415465 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 415493 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 415211 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 415304 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 415265 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 422311 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 415383 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 415455 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 415586 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 415355 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 415574 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 415386 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 415324 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 50680 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 50792 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 50611 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 50651 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 51629 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 51413 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 51506 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 51453 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 51654 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 51491 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 51429 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 51462 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 51424 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 51618 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 51455 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 51411 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+system.physmem.totGap 1182878628500 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 6825 # Categorize read packet sizes
+system.physmem.readPktSize::3 6488064 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 159036 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 756836 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 63843 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 11750 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 6597380 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 40502 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 11414 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 1777 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 643 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 481 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 367 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 271 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 201 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 155 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 139 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 117 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 109 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 105 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 69 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 44 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 19 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 35674 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 35680 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 35681 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 35681 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 35681 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 35682 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 35681 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 35681 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 35681 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 35681 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 35681 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 35681 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 35681 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 8 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 3516126974 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 123045854974 # Sum of mem lat for all requests
+system.physmem.totBusLat 26615172000 # Total cycles spent in databus access
+system.physmem.totBankLat 92914556000 # Total cycles spent in bank access
+system.physmem.avgQLat 528.44 # Average queueing delay per request
+system.physmem.avgBankLat 13964.15 # Average bank access latency per request
+system.physmem.avgBusLat 4000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 18492.59 # Average memory access latency
+system.physmem.avgRdBW 360.01 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 44.40 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 52.51 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 6.01 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 2.53 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.10 # Average read queue length over time
+system.physmem.avgWrQLen 15.12 # Average write queue length over time
+system.physmem.readRowHits 6625021 # Number of row buffer hits during reads
+system.physmem.writeRowHits 788582 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 99.57 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 96.09 # Row buffer hit rate for writes
+system.physmem.avgGap 158253.02 # Average gap between requests
system.realview.nvmem.bytes_read::cpu0.inst 20 # Number of bytes read from this memory
system.realview.nvmem.bytes_read::cpu1.inst 48 # Number of bytes read from this memory
system.realview.nvmem.bytes_read::total 68 # Number of bytes read from this memory
@@ -76,245 +234,245 @@ system.realview.nvmem.num_reads::cpu0.inst 5 #
system.realview.nvmem.num_reads::cpu1.inst 12 # Number of read requests responded to by this memory
system.realview.nvmem.num_reads::total 17 # Number of read requests responded to by this memory
system.realview.nvmem.bw_read::cpu0.inst 17 # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_read::cpu1.inst 40 # Total read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_read::total 56 # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_read::cpu1.inst 41 # Total read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_read::total 57 # Total read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_inst_read::cpu0.inst 17 # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::cpu1.inst 40 # Instruction read bandwidth from this memory (bytes/s)
-system.realview.nvmem.bw_inst_read::total 56 # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::cpu1.inst 41 # Instruction read bandwidth from this memory (bytes/s)
+system.realview.nvmem.bw_inst_read::total 57 # Instruction read bandwidth from this memory (bytes/s)
system.realview.nvmem.bw_total::cpu0.inst 17 # Total bandwidth to/from this memory (bytes/s)
-system.realview.nvmem.bw_total::cpu1.inst 40 # Total bandwidth to/from this memory (bytes/s)
-system.realview.nvmem.bw_total::total 56 # Total bandwidth to/from this memory (bytes/s)
-system.l2c.replacements 70188 # number of replacements
-system.l2c.tagsinuse 53228.072476 # Cycle average of tags in use
-system.l2c.total_refs 1643838 # Total number of references to valid blocks.
-system.l2c.sampled_refs 135351 # Sample count of references to valid blocks.
-system.l2c.avg_refs 12.145001 # Average number of references to valid blocks.
+system.realview.nvmem.bw_total::cpu1.inst 41 # Total bandwidth to/from this memory (bytes/s)
+system.realview.nvmem.bw_total::total 57 # Total bandwidth to/from this memory (bytes/s)
+system.l2c.replacements 68923 # number of replacements
+system.l2c.tagsinuse 53039.119781 # Cycle average of tags in use
+system.l2c.total_refs 1673706 # Total number of references to valid blocks.
+system.l2c.sampled_refs 134114 # Sample count of references to valid blocks.
+system.l2c.avg_refs 12.479726 # Average number of references to valid blocks.
system.l2c.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.l2c.occ_blocks::writebacks 40453.574010 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.dtb.walker 0.000402 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.itb.walker 0.003089 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.inst 3394.604865 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu0.data 2735.402876 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.dtb.walker 2.669960 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.inst 3118.943835 # Average occupied blocks per requestor
-system.l2c.occ_blocks::cpu1.data 3522.873439 # Average occupied blocks per requestor
-system.l2c.occ_percent::writebacks 0.617273 # Average percentage of cache occupancy
+system.l2c.occ_blocks::writebacks 40183.428696 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu0.dtb.walker 0.000405 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu0.itb.walker 0.001414 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu0.inst 3728.892697 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu0.data 4238.506487 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu1.dtb.walker 2.742166 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu1.inst 2823.934351 # Average occupied blocks per requestor
+system.l2c.occ_blocks::cpu1.data 2061.613566 # Average occupied blocks per requestor
+system.l2c.occ_percent::writebacks 0.613150 # Average percentage of cache occupancy
system.l2c.occ_percent::cpu0.dtb.walker 0.000000 # Average percentage of cache occupancy
system.l2c.occ_percent::cpu0.itb.walker 0.000000 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu0.inst 0.051798 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu0.data 0.041739 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.dtb.walker 0.000041 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.inst 0.047591 # Average percentage of cache occupancy
-system.l2c.occ_percent::cpu1.data 0.053755 # Average percentage of cache occupancy
-system.l2c.occ_percent::total 0.812196 # Average percentage of cache occupancy
-system.l2c.ReadReq_hits::cpu0.dtb.walker 2523 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.itb.walker 1490 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.inst 278308 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu0.data 124645 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.dtb.walker 5210 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.itb.walker 1502 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.inst 576222 # number of ReadReq hits
-system.l2c.ReadReq_hits::cpu1.data 223363 # number of ReadReq hits
-system.l2c.ReadReq_hits::total 1213263 # number of ReadReq hits
-system.l2c.Writeback_hits::writebacks 571562 # number of Writeback hits
-system.l2c.Writeback_hits::total 571562 # number of Writeback hits
-system.l2c.UpgradeReq_hits::cpu0.data 992 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::cpu1.data 878 # number of UpgradeReq hits
-system.l2c.UpgradeReq_hits::total 1870 # number of UpgradeReq hits
-system.l2c.SCUpgradeReq_hits::cpu0.data 189 # number of SCUpgradeReq hits
-system.l2c.SCUpgradeReq_hits::cpu1.data 96 # number of SCUpgradeReq hits
-system.l2c.SCUpgradeReq_hits::total 285 # number of SCUpgradeReq hits
-system.l2c.ReadExReq_hits::cpu0.data 39231 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::cpu1.data 70244 # number of ReadExReq hits
-system.l2c.ReadExReq_hits::total 109475 # number of ReadExReq hits
-system.l2c.demand_hits::cpu0.dtb.walker 2523 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.itb.walker 1490 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.inst 278308 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu0.data 163876 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.dtb.walker 5210 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.itb.walker 1502 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.inst 576222 # number of demand (read+write) hits
-system.l2c.demand_hits::cpu1.data 293607 # number of demand (read+write) hits
-system.l2c.demand_hits::total 1322738 # number of demand (read+write) hits
-system.l2c.overall_hits::cpu0.dtb.walker 2523 # number of overall hits
-system.l2c.overall_hits::cpu0.itb.walker 1490 # number of overall hits
-system.l2c.overall_hits::cpu0.inst 278308 # number of overall hits
-system.l2c.overall_hits::cpu0.data 163876 # number of overall hits
-system.l2c.overall_hits::cpu1.dtb.walker 5210 # number of overall hits
-system.l2c.overall_hits::cpu1.itb.walker 1502 # number of overall hits
-system.l2c.overall_hits::cpu1.inst 576222 # number of overall hits
-system.l2c.overall_hits::cpu1.data 293607 # number of overall hits
-system.l2c.overall_hits::total 1322738 # number of overall hits
+system.l2c.occ_percent::cpu0.inst 0.056898 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu0.data 0.064674 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu1.dtb.walker 0.000042 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu1.inst 0.043090 # Average percentage of cache occupancy
+system.l2c.occ_percent::cpu1.data 0.031458 # Average percentage of cache occupancy
+system.l2c.occ_percent::total 0.809313 # Average percentage of cache occupancy
+system.l2c.ReadReq_hits::cpu0.dtb.walker 4148 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.itb.walker 1813 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.inst 419656 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu0.data 206316 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.dtb.walker 5506 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.itb.walker 1906 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.inst 464180 # number of ReadReq hits
+system.l2c.ReadReq_hits::cpu1.data 143508 # number of ReadReq hits
+system.l2c.ReadReq_hits::total 1247033 # number of ReadReq hits
+system.l2c.Writeback_hits::writebacks 571732 # number of Writeback hits
+system.l2c.Writeback_hits::total 571732 # number of Writeback hits
+system.l2c.UpgradeReq_hits::cpu0.data 1159 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::cpu1.data 640 # number of UpgradeReq hits
+system.l2c.UpgradeReq_hits::total 1799 # number of UpgradeReq hits
+system.l2c.SCUpgradeReq_hits::cpu0.data 215 # number of SCUpgradeReq hits
+system.l2c.SCUpgradeReq_hits::cpu1.data 97 # number of SCUpgradeReq hits
+system.l2c.SCUpgradeReq_hits::total 312 # number of SCUpgradeReq hits
+system.l2c.ReadExReq_hits::cpu0.data 56965 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::cpu1.data 52844 # number of ReadExReq hits
+system.l2c.ReadExReq_hits::total 109809 # number of ReadExReq hits
+system.l2c.demand_hits::cpu0.dtb.walker 4148 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.itb.walker 1813 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.inst 419656 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu0.data 263281 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.dtb.walker 5506 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.itb.walker 1906 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.inst 464180 # number of demand (read+write) hits
+system.l2c.demand_hits::cpu1.data 196352 # number of demand (read+write) hits
+system.l2c.demand_hits::total 1356842 # number of demand (read+write) hits
+system.l2c.overall_hits::cpu0.dtb.walker 4148 # number of overall hits
+system.l2c.overall_hits::cpu0.itb.walker 1813 # number of overall hits
+system.l2c.overall_hits::cpu0.inst 419656 # number of overall hits
+system.l2c.overall_hits::cpu0.data 263281 # number of overall hits
+system.l2c.overall_hits::cpu1.dtb.walker 5506 # number of overall hits
+system.l2c.overall_hits::cpu1.itb.walker 1906 # number of overall hits
+system.l2c.overall_hits::cpu1.inst 464180 # number of overall hits
+system.l2c.overall_hits::cpu1.data 196352 # number of overall hits
+system.l2c.overall_hits::total 1356842 # number of overall hits
system.l2c.ReadReq_misses::cpu0.dtb.walker 1 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu0.itb.walker 3 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu0.inst 5119 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu0.data 6000 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.dtb.walker 3 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.inst 5697 # number of ReadReq misses
-system.l2c.ReadReq_misses::cpu1.data 5608 # number of ReadReq misses
-system.l2c.ReadReq_misses::total 22431 # number of ReadReq misses
-system.l2c.UpgradeReq_misses::cpu0.data 4011 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::cpu1.data 4908 # number of UpgradeReq misses
-system.l2c.UpgradeReq_misses::total 8919 # number of UpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu0.data 652 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::cpu1.data 388 # number of SCUpgradeReq misses
-system.l2c.SCUpgradeReq_misses::total 1040 # number of SCUpgradeReq misses
-system.l2c.ReadExReq_misses::cpu0.data 61450 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::cpu1.data 78839 # number of ReadExReq misses
-system.l2c.ReadExReq_misses::total 140289 # number of ReadExReq misses
+system.l2c.ReadReq_misses::cpu0.itb.walker 2 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu0.inst 5733 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu0.data 7859 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.dtb.walker 4 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.inst 5044 # number of ReadReq misses
+system.l2c.ReadReq_misses::cpu1.data 3621 # number of ReadReq misses
+system.l2c.ReadReq_misses::total 22264 # number of ReadReq misses
+system.l2c.UpgradeReq_misses::cpu0.data 4676 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::cpu1.data 3594 # number of UpgradeReq misses
+system.l2c.UpgradeReq_misses::total 8270 # number of UpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu0.data 564 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::cpu1.data 474 # number of SCUpgradeReq misses
+system.l2c.SCUpgradeReq_misses::total 1038 # number of SCUpgradeReq misses
+system.l2c.ReadExReq_misses::cpu0.data 67114 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::cpu1.data 72101 # number of ReadExReq misses
+system.l2c.ReadExReq_misses::total 139215 # number of ReadExReq misses
system.l2c.demand_misses::cpu0.dtb.walker 1 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.itb.walker 3 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.inst 5119 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu0.data 67450 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.dtb.walker 3 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.inst 5697 # number of demand (read+write) misses
-system.l2c.demand_misses::cpu1.data 84447 # number of demand (read+write) misses
-system.l2c.demand_misses::total 162720 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.itb.walker 2 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.inst 5733 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu0.data 74973 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.dtb.walker 4 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.inst 5044 # number of demand (read+write) misses
+system.l2c.demand_misses::cpu1.data 75722 # number of demand (read+write) misses
+system.l2c.demand_misses::total 161479 # number of demand (read+write) misses
system.l2c.overall_misses::cpu0.dtb.walker 1 # number of overall misses
-system.l2c.overall_misses::cpu0.itb.walker 3 # number of overall misses
-system.l2c.overall_misses::cpu0.inst 5119 # number of overall misses
-system.l2c.overall_misses::cpu0.data 67450 # number of overall misses
-system.l2c.overall_misses::cpu1.dtb.walker 3 # number of overall misses
-system.l2c.overall_misses::cpu1.inst 5697 # number of overall misses
-system.l2c.overall_misses::cpu1.data 84447 # number of overall misses
-system.l2c.overall_misses::total 162720 # number of overall misses
-system.l2c.ReadReq_miss_latency::cpu0.dtb.walker 52000 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu0.itb.walker 156500 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu0.inst 267825000 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu0.data 313081000 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu1.dtb.walker 156000 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu1.inst 298083000 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::cpu1.data 292866500 # number of ReadReq miss cycles
-system.l2c.ReadReq_miss_latency::total 1172220000 # number of ReadReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu0.data 15780999 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::cpu1.data 31202500 # number of UpgradeReq miss cycles
-system.l2c.UpgradeReq_miss_latency::total 46983499 # number of UpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::cpu0.data 1357500 # number of SCUpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::cpu1.data 6172500 # number of SCUpgradeReq miss cycles
-system.l2c.SCUpgradeReq_miss_latency::total 7530000 # number of SCUpgradeReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu0.data 3221673990 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::cpu1.data 4120152496 # number of ReadExReq miss cycles
-system.l2c.ReadExReq_miss_latency::total 7341826486 # number of ReadExReq miss cycles
-system.l2c.demand_miss_latency::cpu0.dtb.walker 52000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu0.itb.walker 156500 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu0.inst 267825000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu0.data 3534754990 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.dtb.walker 156000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.inst 298083000 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::cpu1.data 4413018996 # number of demand (read+write) miss cycles
-system.l2c.demand_miss_latency::total 8514046486 # number of demand (read+write) miss cycles
-system.l2c.overall_miss_latency::cpu0.dtb.walker 52000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu0.itb.walker 156500 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu0.inst 267825000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu0.data 3534754990 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.dtb.walker 156000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.inst 298083000 # number of overall miss cycles
-system.l2c.overall_miss_latency::cpu1.data 4413018996 # number of overall miss cycles
-system.l2c.overall_miss_latency::total 8514046486 # number of overall miss cycles
-system.l2c.ReadReq_accesses::cpu0.dtb.walker 2524 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.itb.walker 1493 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.inst 283427 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu0.data 130645 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.dtb.walker 5213 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.itb.walker 1502 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.inst 581919 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::cpu1.data 228971 # number of ReadReq accesses(hits+misses)
-system.l2c.ReadReq_accesses::total 1235694 # number of ReadReq accesses(hits+misses)
-system.l2c.Writeback_accesses::writebacks 571562 # number of Writeback accesses(hits+misses)
-system.l2c.Writeback_accesses::total 571562 # number of Writeback accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu0.data 5003 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::cpu1.data 5786 # number of UpgradeReq accesses(hits+misses)
-system.l2c.UpgradeReq_accesses::total 10789 # number of UpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu0.data 841 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::cpu1.data 484 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.SCUpgradeReq_accesses::total 1325 # number of SCUpgradeReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu0.data 100681 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::cpu1.data 149083 # number of ReadExReq accesses(hits+misses)
-system.l2c.ReadExReq_accesses::total 249764 # number of ReadExReq accesses(hits+misses)
-system.l2c.demand_accesses::cpu0.dtb.walker 2524 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.itb.walker 1493 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.inst 283427 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu0.data 231326 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.dtb.walker 5213 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.itb.walker 1502 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.inst 581919 # number of demand (read+write) accesses
-system.l2c.demand_accesses::cpu1.data 378054 # number of demand (read+write) accesses
-system.l2c.demand_accesses::total 1485458 # number of demand (read+write) accesses
-system.l2c.overall_accesses::cpu0.dtb.walker 2524 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.itb.walker 1493 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.inst 283427 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu0.data 231326 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.dtb.walker 5213 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.itb.walker 1502 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.inst 581919 # number of overall (read+write) accesses
-system.l2c.overall_accesses::cpu1.data 378054 # number of overall (read+write) accesses
-system.l2c.overall_accesses::total 1485458 # number of overall (read+write) accesses
-system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.000396 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.002009 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu0.inst 0.018061 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu0.data 0.045926 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.000575 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.inst 0.009790 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::cpu1.data 0.024492 # miss rate for ReadReq accesses
-system.l2c.ReadReq_miss_rate::total 0.018153 # miss rate for ReadReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu0.data 0.801719 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::cpu1.data 0.848254 # miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_miss_rate::total 0.826675 # miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.775268 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.801653 # miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_miss_rate::total 0.784906 # miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_miss_rate::cpu0.data 0.610344 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::cpu1.data 0.528826 # miss rate for ReadExReq accesses
-system.l2c.ReadExReq_miss_rate::total 0.561686 # miss rate for ReadExReq accesses
-system.l2c.demand_miss_rate::cpu0.dtb.walker 0.000396 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.itb.walker 0.002009 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.inst 0.018061 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu0.data 0.291580 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.dtb.walker 0.000575 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.inst 0.009790 # miss rate for demand accesses
-system.l2c.demand_miss_rate::cpu1.data 0.223373 # miss rate for demand accesses
-system.l2c.demand_miss_rate::total 0.109542 # miss rate for demand accesses
-system.l2c.overall_miss_rate::cpu0.dtb.walker 0.000396 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.itb.walker 0.002009 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.inst 0.018061 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu0.data 0.291580 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.dtb.walker 0.000575 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.inst 0.009790 # miss rate for overall accesses
-system.l2c.overall_miss_rate::cpu1.data 0.223373 # miss rate for overall accesses
-system.l2c.overall_miss_rate::total 0.109542 # miss rate for overall accesses
-system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 52000 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker 52166.666667 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu0.inst 52319.789021 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu0.data 52180.166667 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 52000 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu1.inst 52322.801474 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::cpu1.data 52222.985021 # average ReadReq miss latency
-system.l2c.ReadReq_avg_miss_latency::total 52258.927377 # average ReadReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 3934.430067 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 6357.477588 # average UpgradeReq miss latency
-system.l2c.UpgradeReq_avg_miss_latency::total 5267.798968 # average UpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 2082.055215 # average SCUpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 15908.505155 # average SCUpgradeReq miss latency
-system.l2c.SCUpgradeReq_avg_miss_latency::total 7240.384615 # average SCUpgradeReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu0.data 52427.566965 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::cpu1.data 52260.334302 # average ReadExReq miss latency
-system.l2c.ReadExReq_avg_miss_latency::total 52333.586283 # average ReadExReq miss latency
-system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 52000 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu0.itb.walker 52166.666667 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu0.inst 52319.789021 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu0.data 52405.559526 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 52000 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.inst 52322.801474 # average overall miss latency
-system.l2c.demand_avg_miss_latency::cpu1.data 52257.853991 # average overall miss latency
-system.l2c.demand_avg_miss_latency::total 52323.294530 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 52000 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.itb.walker 52166.666667 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.inst 52319.789021 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu0.data 52405.559526 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 52000 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.inst 52322.801474 # average overall miss latency
-system.l2c.overall_avg_miss_latency::cpu1.data 52257.853991 # average overall miss latency
-system.l2c.overall_avg_miss_latency::total 52323.294530 # average overall miss latency
+system.l2c.overall_misses::cpu0.itb.walker 2 # number of overall misses
+system.l2c.overall_misses::cpu0.inst 5733 # number of overall misses
+system.l2c.overall_misses::cpu0.data 74973 # number of overall misses
+system.l2c.overall_misses::cpu1.dtb.walker 4 # number of overall misses
+system.l2c.overall_misses::cpu1.inst 5044 # number of overall misses
+system.l2c.overall_misses::cpu1.data 75722 # number of overall misses
+system.l2c.overall_misses::total 161479 # number of overall misses
+system.l2c.ReadReq_miss_latency::cpu0.dtb.walker 69000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu0.itb.walker 67500 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu0.inst 285133000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu0.data 404030000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu1.dtb.walker 247500 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu1.inst 261135000 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::cpu1.data 212169500 # number of ReadReq miss cycles
+system.l2c.ReadReq_miss_latency::total 1162851500 # number of ReadReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu0.data 12638997 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::cpu1.data 11749999 # number of UpgradeReq miss cycles
+system.l2c.UpgradeReq_miss_latency::total 24388996 # number of UpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::cpu0.data 1751500 # number of SCUpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::cpu1.data 2408500 # number of SCUpgradeReq miss cycles
+system.l2c.SCUpgradeReq_miss_latency::total 4160000 # number of SCUpgradeReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu0.data 3003544975 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::cpu1.data 3416776995 # number of ReadExReq miss cycles
+system.l2c.ReadExReq_miss_latency::total 6420321970 # number of ReadExReq miss cycles
+system.l2c.demand_miss_latency::cpu0.dtb.walker 69000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu0.itb.walker 67500 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu0.inst 285133000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu0.data 3407574975 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.dtb.walker 247500 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.inst 261135000 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::cpu1.data 3628946495 # number of demand (read+write) miss cycles
+system.l2c.demand_miss_latency::total 7583173470 # number of demand (read+write) miss cycles
+system.l2c.overall_miss_latency::cpu0.dtb.walker 69000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu0.itb.walker 67500 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu0.inst 285133000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu0.data 3407574975 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.dtb.walker 247500 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.inst 261135000 # number of overall miss cycles
+system.l2c.overall_miss_latency::cpu1.data 3628946495 # number of overall miss cycles
+system.l2c.overall_miss_latency::total 7583173470 # number of overall miss cycles
+system.l2c.ReadReq_accesses::cpu0.dtb.walker 4149 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.itb.walker 1815 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.inst 425389 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu0.data 214175 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.dtb.walker 5510 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.itb.walker 1906 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.inst 469224 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::cpu1.data 147129 # number of ReadReq accesses(hits+misses)
+system.l2c.ReadReq_accesses::total 1269297 # number of ReadReq accesses(hits+misses)
+system.l2c.Writeback_accesses::writebacks 571732 # number of Writeback accesses(hits+misses)
+system.l2c.Writeback_accesses::total 571732 # number of Writeback accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu0.data 5835 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::cpu1.data 4234 # number of UpgradeReq accesses(hits+misses)
+system.l2c.UpgradeReq_accesses::total 10069 # number of UpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu0.data 779 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::cpu1.data 571 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.SCUpgradeReq_accesses::total 1350 # number of SCUpgradeReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu0.data 124079 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::cpu1.data 124945 # number of ReadExReq accesses(hits+misses)
+system.l2c.ReadExReq_accesses::total 249024 # number of ReadExReq accesses(hits+misses)
+system.l2c.demand_accesses::cpu0.dtb.walker 4149 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.itb.walker 1815 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.inst 425389 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu0.data 338254 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.dtb.walker 5510 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.itb.walker 1906 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.inst 469224 # number of demand (read+write) accesses
+system.l2c.demand_accesses::cpu1.data 272074 # number of demand (read+write) accesses
+system.l2c.demand_accesses::total 1518321 # number of demand (read+write) accesses
+system.l2c.overall_accesses::cpu0.dtb.walker 4149 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.itb.walker 1815 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.inst 425389 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu0.data 338254 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.dtb.walker 5510 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.itb.walker 1906 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.inst 469224 # number of overall (read+write) accesses
+system.l2c.overall_accesses::cpu1.data 272074 # number of overall (read+write) accesses
+system.l2c.overall_accesses::total 1518321 # number of overall (read+write) accesses
+system.l2c.ReadReq_miss_rate::cpu0.dtb.walker 0.000241 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu0.itb.walker 0.001102 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu0.inst 0.013477 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu0.data 0.036694 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.dtb.walker 0.000726 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.inst 0.010750 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::cpu1.data 0.024611 # miss rate for ReadReq accesses
+system.l2c.ReadReq_miss_rate::total 0.017540 # miss rate for ReadReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu0.data 0.801371 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::cpu1.data 0.848843 # miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_miss_rate::total 0.821333 # miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu0.data 0.724005 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::cpu1.data 0.830123 # miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_miss_rate::total 0.768889 # miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_miss_rate::cpu0.data 0.540897 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::cpu1.data 0.577062 # miss rate for ReadExReq accesses
+system.l2c.ReadExReq_miss_rate::total 0.559043 # miss rate for ReadExReq accesses
+system.l2c.demand_miss_rate::cpu0.dtb.walker 0.000241 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.itb.walker 0.001102 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.inst 0.013477 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu0.data 0.221647 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.dtb.walker 0.000726 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.inst 0.010750 # miss rate for demand accesses
+system.l2c.demand_miss_rate::cpu1.data 0.278314 # miss rate for demand accesses
+system.l2c.demand_miss_rate::total 0.106354 # miss rate for demand accesses
+system.l2c.overall_miss_rate::cpu0.dtb.walker 0.000241 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.itb.walker 0.001102 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.inst 0.013477 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu0.data 0.221647 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.dtb.walker 0.000726 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.inst 0.010750 # miss rate for overall accesses
+system.l2c.overall_miss_rate::cpu1.data 0.278314 # miss rate for overall accesses
+system.l2c.overall_miss_rate::total 0.106354 # miss rate for overall accesses
+system.l2c.ReadReq_avg_miss_latency::cpu0.dtb.walker 69000 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu0.itb.walker 33750 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu0.inst 49735.391593 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu0.data 51409.848581 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu1.dtb.walker 61875 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu1.inst 51771.411578 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::cpu1.data 58594.172880 # average ReadReq miss latency
+system.l2c.ReadReq_avg_miss_latency::total 52230.124865 # average ReadReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu0.data 2702.950599 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::cpu1.data 3269.337507 # average UpgradeReq miss latency
+system.l2c.UpgradeReq_avg_miss_latency::total 2949.092624 # average UpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data 3105.496454 # average SCUpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data 5081.223629 # average SCUpgradeReq miss latency
+system.l2c.SCUpgradeReq_avg_miss_latency::total 4007.707129 # average SCUpgradeReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu0.data 44752.882782 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::cpu1.data 47388.760142 # average ReadExReq miss latency
+system.l2c.ReadExReq_avg_miss_latency::total 46118.033042 # average ReadExReq miss latency
+system.l2c.demand_avg_miss_latency::cpu0.dtb.walker 69000 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu0.itb.walker 33750 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu0.inst 49735.391593 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu0.data 45450.695250 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.dtb.walker 61875 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.inst 51771.411578 # average overall miss latency
+system.l2c.demand_avg_miss_latency::cpu1.data 47924.599126 # average overall miss latency
+system.l2c.demand_avg_miss_latency::total 46960.740839 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.dtb.walker 69000 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.itb.walker 33750 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.inst 49735.391593 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu0.data 45450.695250 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.dtb.walker 61875 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.inst 51771.411578 # average overall miss latency
+system.l2c.overall_avg_miss_latency::cpu1.data 47924.599126 # average overall miss latency
+system.l2c.overall_avg_miss_latency::total 46960.740839 # average overall miss latency
system.l2c.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.l2c.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.l2c.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -323,8 +481,8 @@ system.l2c.avg_blocked_cycles::no_mshrs nan # av
system.l2c.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.l2c.fast_writes 0 # number of fast writes performed
system.l2c.cache_copies 0 # number of cache copies performed
-system.l2c.writebacks::writebacks 65061 # number of writebacks
-system.l2c.writebacks::total 65061 # number of writebacks
+system.l2c.writebacks::writebacks 63843 # number of writebacks
+system.l2c.writebacks::total 63843 # number of writebacks
system.l2c.ReadReq_mshr_hits::cpu0.inst 1 # number of ReadReq MSHR hits
system.l2c.ReadReq_mshr_hits::total 1 # number of ReadReq MSHR hits
system.l2c.demand_mshr_hits::cpu0.inst 1 # number of demand (read+write) MSHR hits
@@ -332,150 +490,150 @@ system.l2c.demand_mshr_hits::total 1 # nu
system.l2c.overall_mshr_hits::cpu0.inst 1 # number of overall MSHR hits
system.l2c.overall_mshr_hits::total 1 # number of overall MSHR hits
system.l2c.ReadReq_mshr_misses::cpu0.dtb.walker 1 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu0.itb.walker 3 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu0.inst 5118 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu0.data 6000 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker 3 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu1.inst 5697 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::cpu1.data 5608 # number of ReadReq MSHR misses
-system.l2c.ReadReq_mshr_misses::total 22430 # number of ReadReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu0.data 4011 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::cpu1.data 4908 # number of UpgradeReq MSHR misses
-system.l2c.UpgradeReq_mshr_misses::total 8919 # number of UpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 652 # number of SCUpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 388 # number of SCUpgradeReq MSHR misses
-system.l2c.SCUpgradeReq_mshr_misses::total 1040 # number of SCUpgradeReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu0.data 61450 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::cpu1.data 78839 # number of ReadExReq MSHR misses
-system.l2c.ReadExReq_mshr_misses::total 140289 # number of ReadExReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu0.itb.walker 2 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu0.inst 5732 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu0.data 7859 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu1.dtb.walker 4 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu1.inst 5044 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::cpu1.data 3621 # number of ReadReq MSHR misses
+system.l2c.ReadReq_mshr_misses::total 22263 # number of ReadReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu0.data 4676 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::cpu1.data 3594 # number of UpgradeReq MSHR misses
+system.l2c.UpgradeReq_mshr_misses::total 8270 # number of UpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::cpu0.data 564 # number of SCUpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::cpu1.data 474 # number of SCUpgradeReq MSHR misses
+system.l2c.SCUpgradeReq_mshr_misses::total 1038 # number of SCUpgradeReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu0.data 67114 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::cpu1.data 72101 # number of ReadExReq MSHR misses
+system.l2c.ReadExReq_mshr_misses::total 139215 # number of ReadExReq MSHR misses
system.l2c.demand_mshr_misses::cpu0.dtb.walker 1 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu0.itb.walker 3 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu0.inst 5118 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu0.data 67450 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.dtb.walker 3 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.inst 5697 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::cpu1.data 84447 # number of demand (read+write) MSHR misses
-system.l2c.demand_mshr_misses::total 162719 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu0.itb.walker 2 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu0.inst 5732 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu0.data 74973 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.dtb.walker 4 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.inst 5044 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::cpu1.data 75722 # number of demand (read+write) MSHR misses
+system.l2c.demand_mshr_misses::total 161478 # number of demand (read+write) MSHR misses
system.l2c.overall_mshr_misses::cpu0.dtb.walker 1 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu0.itb.walker 3 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu0.inst 5118 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu0.data 67450 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.dtb.walker 3 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.inst 5697 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::cpu1.data 84447 # number of overall MSHR misses
-system.l2c.overall_mshr_misses::total 162719 # number of overall MSHR misses
-system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker 40000 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker 120000 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 204790500 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu0.data 240017000 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker 120000 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 227965500 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::cpu1.data 224340500 # number of ReadReq MSHR miss cycles
-system.l2c.ReadReq_mshr_miss_latency::total 897393500 # number of ReadReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 160489997 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 196385999 # number of UpgradeReq MSHR miss cycles
-system.l2c.UpgradeReq_mshr_miss_latency::total 356875996 # number of UpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 26081499 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 15523499 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.SCUpgradeReq_mshr_miss_latency::total 41604998 # number of SCUpgradeReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 2458644990 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 3153935496 # number of ReadExReq MSHR miss cycles
-system.l2c.ReadExReq_mshr_miss_latency::total 5612580486 # number of ReadExReq MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker 40000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.itb.walker 120000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.inst 204790500 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu0.data 2698661990 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker 120000 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.inst 227965500 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::cpu1.data 3378275996 # number of demand (read+write) MSHR miss cycles
-system.l2c.demand_mshr_miss_latency::total 6509973986 # number of demand (read+write) MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker 40000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.itb.walker 120000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.inst 204790500 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu0.data 2698661990 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker 120000 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.inst 227965500 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::cpu1.data 3378275996 # number of overall MSHR miss cycles
-system.l2c.overall_mshr_miss_latency::total 6509973986 # number of overall MSHR miss cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst 265520000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 11136863000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.inst 3961500 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 155607031000 # number of ReadReq MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_uncacheable_latency::total 167013375500 # number of ReadReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 1070738498 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 30849143000 # number of WriteReq MSHR uncacheable cycles
-system.l2c.WriteReq_mshr_uncacheable_latency::total 31919881498 # number of WriteReq MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu0.inst 265520000 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu0.data 12207601498 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu1.inst 3961500 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::cpu1.data 186456174000 # number of overall MSHR uncacheable cycles
-system.l2c.overall_mshr_uncacheable_latency::total 198933256998 # number of overall MSHR uncacheable cycles
-system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.000396 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.002009 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.018058 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.045926 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.000575 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.009790 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.024492 # mshr miss rate for ReadReq accesses
-system.l2c.ReadReq_mshr_miss_rate::total 0.018152 # mshr miss rate for ReadReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.801719 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.848254 # mshr miss rate for UpgradeReq accesses
-system.l2c.UpgradeReq_mshr_miss_rate::total 0.826675 # mshr miss rate for UpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.775268 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.801653 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.784906 # mshr miss rate for SCUpgradeReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.610344 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.528826 # mshr miss rate for ReadExReq accesses
-system.l2c.ReadExReq_mshr_miss_rate::total 0.561686 # mshr miss rate for ReadExReq accesses
-system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker 0.000396 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu0.itb.walker 0.002009 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu0.inst 0.018058 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu0.data 0.291580 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker 0.000575 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.inst 0.009790 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::cpu1.data 0.223373 # mshr miss rate for demand accesses
-system.l2c.demand_mshr_miss_rate::total 0.109541 # mshr miss rate for demand accesses
-system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker 0.000396 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu0.itb.walker 0.002009 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu0.inst 0.018058 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu0.data 0.291580 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker 0.000575 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.inst 0.009790 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::cpu1.data 0.223373 # mshr miss rate for overall accesses
-system.l2c.overall_mshr_miss_rate::total 0.109541 # mshr miss rate for overall accesses
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 40000 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 40000 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 40013.774912 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 40002.833333 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 40000 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 40015.007899 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 40003.655492 # average ReadReq mshr miss latency
-system.l2c.ReadReq_avg_mshr_miss_latency::total 40008.626839 # average ReadReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 40012.464971 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 40013.447229 # average UpgradeReq mshr miss latency
-system.l2c.UpgradeReq_avg_mshr_miss_latency::total 40013.005494 # average UpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 40002.299080 # average SCUpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 40009.018041 # average SCUpgradeReq mshr miss latency
-system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 40004.805769 # average SCUpgradeReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 40010.496176 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 40004.762820 # average ReadExReq mshr miss latency
-system.l2c.ReadExReq_avg_mshr_miss_latency::total 40007.274170 # average ReadExReq mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 40000 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.itb.walker 40000 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 40013.774912 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu0.data 40009.814529 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 40000 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 40015.007899 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::cpu1.data 40004.689284 # average overall mshr miss latency
-system.l2c.demand_avg_mshr_miss_latency::total 40007.460628 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 40000 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.itb.walker 40000 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 40013.774912 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu0.data 40009.814529 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 40000 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 40015.007899 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::cpu1.data 40004.689284 # average overall mshr miss latency
-system.l2c.overall_avg_mshr_miss_latency::total 40007.460628 # average overall mshr miss latency
+system.l2c.overall_mshr_misses::cpu0.itb.walker 2 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu0.inst 5732 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu0.data 74973 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.dtb.walker 4 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.inst 5044 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::cpu1.data 75722 # number of overall MSHR misses
+system.l2c.overall_mshr_misses::total 161478 # number of overall MSHR misses
+system.l2c.ReadReq_mshr_miss_latency::cpu0.dtb.walker 56002 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu0.itb.walker 42004 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu0.inst 212317379 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu0.data 303283129 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu1.dtb.walker 196008 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu1.inst 197074983 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::cpu1.data 165938649 # number of ReadReq MSHR miss cycles
+system.l2c.ReadReq_mshr_miss_latency::total 878908154 # number of ReadReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data 46908094 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data 36050560 # number of UpgradeReq MSHR miss cycles
+system.l2c.UpgradeReq_mshr_miss_latency::total 82958654 # number of UpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data 5654558 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data 4769959 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.SCUpgradeReq_mshr_miss_latency::total 10424517 # number of SCUpgradeReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu0.data 2158776151 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::cpu1.data 2496303754 # number of ReadExReq MSHR miss cycles
+system.l2c.ReadExReq_mshr_miss_latency::total 4655079905 # number of ReadExReq MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.dtb.walker 56002 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.itb.walker 42004 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.inst 212317379 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu0.data 2462059280 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.dtb.walker 196008 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.inst 197074983 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::cpu1.data 2662242403 # number of demand (read+write) MSHR miss cycles
+system.l2c.demand_mshr_miss_latency::total 5533988059 # number of demand (read+write) MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.dtb.walker 56002 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.itb.walker 42004 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.inst 212317379 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu0.data 2462059280 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.dtb.walker 196008 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.inst 197074983 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::cpu1.data 2662242403 # number of overall MSHR miss cycles
+system.l2c.overall_mshr_miss_latency::total 5533988059 # number of overall MSHR miss cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.inst 197971583 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data 12448379609 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.inst 3031674 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data 154289730543 # number of ReadReq MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_uncacheable_latency::total 166939113409 # number of ReadReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data 1000300750 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data 8208718440 # number of WriteReq MSHR uncacheable cycles
+system.l2c.WriteReq_mshr_uncacheable_latency::total 9209019190 # number of WriteReq MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu0.inst 197971583 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu0.data 13448680359 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu1.inst 3031674 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::cpu1.data 162498448983 # number of overall MSHR uncacheable cycles
+system.l2c.overall_mshr_uncacheable_latency::total 176148132599 # number of overall MSHR uncacheable cycles
+system.l2c.ReadReq_mshr_miss_rate::cpu0.dtb.walker 0.000241 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu0.itb.walker 0.001102 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu0.inst 0.013475 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu0.data 0.036694 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu1.dtb.walker 0.000726 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu1.inst 0.010750 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::cpu1.data 0.024611 # mshr miss rate for ReadReq accesses
+system.l2c.ReadReq_mshr_miss_rate::total 0.017540 # mshr miss rate for ReadReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data 0.801371 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data 0.848843 # mshr miss rate for UpgradeReq accesses
+system.l2c.UpgradeReq_mshr_miss_rate::total 0.821333 # mshr miss rate for UpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data 0.724005 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data 0.830123 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.SCUpgradeReq_mshr_miss_rate::total 0.768889 # mshr miss rate for SCUpgradeReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu0.data 0.540897 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::cpu1.data 0.577062 # mshr miss rate for ReadExReq accesses
+system.l2c.ReadExReq_mshr_miss_rate::total 0.559043 # mshr miss rate for ReadExReq accesses
+system.l2c.demand_mshr_miss_rate::cpu0.dtb.walker 0.000241 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu0.itb.walker 0.001102 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu0.inst 0.013475 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu0.data 0.221647 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.dtb.walker 0.000726 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.inst 0.010750 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::cpu1.data 0.278314 # mshr miss rate for demand accesses
+system.l2c.demand_mshr_miss_rate::total 0.106353 # mshr miss rate for demand accesses
+system.l2c.overall_mshr_miss_rate::cpu0.dtb.walker 0.000241 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu0.itb.walker 0.001102 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu0.inst 0.013475 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu0.data 0.221647 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.dtb.walker 0.000726 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.inst 0.010750 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::cpu1.data 0.278314 # mshr miss rate for overall accesses
+system.l2c.overall_mshr_miss_rate::total 0.106353 # mshr miss rate for overall accesses
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.dtb.walker 56002 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.itb.walker 21002 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 37040.715108 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 38590.549561 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.dtb.walker 49002 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 39071.170301 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 45826.746479 # average ReadReq mshr miss latency
+system.l2c.ReadReq_avg_mshr_miss_latency::total 39478.424022 # average ReadReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10031.671086 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10030.762382 # average UpgradeReq mshr miss latency
+system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10031.276179 # average UpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10025.812057 # average SCUpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10063.204641 # average SCUpgradeReq mshr miss latency
+system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10042.887283 # average SCUpgradeReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 32165.809682 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 34622.318054 # average ReadExReq mshr miss latency
+system.l2c.ReadExReq_avg_mshr_miss_latency::total 33438.062745 # average ReadExReq mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.dtb.walker 56002 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.itb.walker 21002 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 37040.715108 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu0.data 32839.279207 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.dtb.walker 49002 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 39071.170301 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::cpu1.data 35158.109968 # average overall mshr miss latency
+system.l2c.demand_avg_mshr_miss_latency::total 34270.848407 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.dtb.walker 56002 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.itb.walker 21002 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 37040.715108 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu0.data 32839.279207 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.dtb.walker 49002 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 39071.170301 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::cpu1.data 35158.109968 # average overall mshr miss latency
+system.l2c.overall_avg_mshr_miss_latency::total 34270.848407 # average overall mshr miss latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency
system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average ReadReq mshr uncacheable latency
@@ -498,27 +656,27 @@ system.cf0.dma_write_bytes 0 # Nu
system.cf0.dma_write_txs 0 # Number of DMA write transactions.
system.cpu0.dtb.inst_hits 0 # ITB inst hits
system.cpu0.dtb.inst_misses 0 # ITB inst misses
-system.cpu0.dtb.read_hits 4800569 # DTB read hits
-system.cpu0.dtb.read_misses 2116 # DTB read misses
-system.cpu0.dtb.write_hits 4101188 # DTB write hits
-system.cpu0.dtb.write_misses 405 # DTB write misses
+system.cpu0.dtb.read_hits 7072899 # DTB read hits
+system.cpu0.dtb.read_misses 3762 # DTB read misses
+system.cpu0.dtb.write_hits 5658444 # DTB write hits
+system.cpu0.dtb.write_misses 809 # DTB write misses
system.cpu0.dtb.flush_tlb 4 # Number of times complete TLB was flushed
system.cpu0.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu0.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID
system.cpu0.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID
-system.cpu0.dtb.flush_entries 1539 # Number of entries that have been flushed from TLB
+system.cpu0.dtb.flush_entries 1807 # Number of entries that have been flushed from TLB
system.cpu0.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu0.dtb.prefetch_faults 91 # Number of TLB faults due to prefetch
+system.cpu0.dtb.prefetch_faults 139 # Number of TLB faults due to prefetch
system.cpu0.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu0.dtb.perms_faults 203 # Number of TLB faults due to permissions restrictions
-system.cpu0.dtb.read_accesses 4802685 # DTB read accesses
-system.cpu0.dtb.write_accesses 4101593 # DTB write accesses
+system.cpu0.dtb.perms_faults 204 # Number of TLB faults due to permissions restrictions
+system.cpu0.dtb.read_accesses 7076661 # DTB read accesses
+system.cpu0.dtb.write_accesses 5659253 # DTB write accesses
system.cpu0.dtb.inst_accesses 0 # ITB inst accesses
-system.cpu0.dtb.hits 8901757 # DTB hits
-system.cpu0.dtb.misses 2521 # DTB misses
-system.cpu0.dtb.accesses 8904278 # DTB accesses
-system.cpu0.itb.inst_hits 19425317 # ITB inst hits
-system.cpu0.itb.inst_misses 1350 # ITB inst misses
+system.cpu0.dtb.hits 12731343 # DTB hits
+system.cpu0.dtb.misses 4571 # DTB misses
+system.cpu0.dtb.accesses 12735914 # DTB accesses
+system.cpu0.itb.inst_hits 29570664 # ITB inst hits
+system.cpu0.itb.inst_misses 2205 # ITB inst misses
system.cpu0.itb.read_hits 0 # DTB read hits
system.cpu0.itb.read_misses 0 # DTB read misses
system.cpu0.itb.write_hits 0 # DTB write hits
@@ -527,86 +685,86 @@ system.cpu0.itb.flush_tlb 4 # Nu
system.cpu0.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu0.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID
system.cpu0.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID
-system.cpu0.itb.flush_entries 1347 # Number of entries that have been flushed from TLB
+system.cpu0.itb.flush_entries 1332 # Number of entries that have been flushed from TLB
system.cpu0.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
system.cpu0.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
system.cpu0.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
system.cpu0.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
system.cpu0.itb.read_accesses 0 # DTB read accesses
system.cpu0.itb.write_accesses 0 # DTB write accesses
-system.cpu0.itb.inst_accesses 19426667 # ITB inst accesses
-system.cpu0.itb.hits 19425317 # DTB hits
-system.cpu0.itb.misses 1350 # DTB misses
-system.cpu0.itb.accesses 19426667 # DTB accesses
-system.cpu0.numCycles 2405785466 # number of cpu cycles simulated
+system.cpu0.itb.inst_accesses 29572869 # ITB inst accesses
+system.cpu0.itb.hits 29570664 # DTB hits
+system.cpu0.itb.misses 2205 # DTB misses
+system.cpu0.itb.accesses 29572869 # DTB accesses
+system.cpu0.numCycles 2365766155 # number of cpu cycles simulated
system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu0.committedInsts 19048205 # Number of instructions committed
-system.cpu0.committedOps 25051835 # Number of ops (including micro ops) committed
-system.cpu0.num_int_alu_accesses 22684157 # Number of integer alu accesses
-system.cpu0.num_fp_alu_accesses 4364 # Number of float alu accesses
-system.cpu0.num_func_calls 868672 # number of times a function call or return occured
-system.cpu0.num_conditional_control_insts 2620308 # number of instructions that are conditional controls
-system.cpu0.num_int_insts 22684157 # number of integer instructions
-system.cpu0.num_fp_insts 4364 # number of float instructions
-system.cpu0.num_int_register_reads 128951400 # number of times the integer registers were read
-system.cpu0.num_int_register_writes 23731440 # number of times the integer registers were written
-system.cpu0.num_fp_register_reads 3980 # number of times the floating registers were read
-system.cpu0.num_fp_register_writes 384 # number of times the floating registers were written
-system.cpu0.num_mem_refs 9388218 # number of memory refs
-system.cpu0.num_load_insts 5047895 # Number of load instructions
-system.cpu0.num_store_insts 4340323 # Number of store instructions
-system.cpu0.num_idle_cycles 2301327262.807119 # Number of idle cycles
-system.cpu0.num_busy_cycles 104458203.192881 # Number of busy cycles
-system.cpu0.not_idle_fraction 0.043420 # Percentage of non-idle cycles
-system.cpu0.idle_fraction 0.956580 # Percentage of idle cycles
+system.cpu0.committedInsts 28872728 # Number of instructions committed
+system.cpu0.committedOps 37219681 # Number of ops (including micro ops) committed
+system.cpu0.num_int_alu_accesses 33106320 # Number of integer alu accesses
+system.cpu0.num_fp_alu_accesses 3860 # Number of float alu accesses
+system.cpu0.num_func_calls 1241688 # number of times a function call or return occured
+system.cpu0.num_conditional_control_insts 4373344 # number of instructions that are conditional controls
+system.cpu0.num_int_insts 33106320 # number of integer instructions
+system.cpu0.num_fp_insts 3860 # number of float instructions
+system.cpu0.num_int_register_reads 190095843 # number of times the integer registers were read
+system.cpu0.num_int_register_writes 36231130 # number of times the integer registers were written
+system.cpu0.num_fp_register_reads 3022 # number of times the floating registers were read
+system.cpu0.num_fp_register_writes 840 # number of times the floating registers were written
+system.cpu0.num_mem_refs 13399483 # number of memory refs
+system.cpu0.num_load_insts 7410404 # Number of load instructions
+system.cpu0.num_store_insts 5989079 # Number of store instructions
+system.cpu0.num_idle_cycles 2224921697.356119 # Number of idle cycles
+system.cpu0.num_busy_cycles 140844457.643881 # Number of busy cycles
+system.cpu0.not_idle_fraction 0.059534 # Percentage of non-idle cycles
+system.cpu0.idle_fraction 0.940466 # Percentage of idle cycles
system.cpu0.kern.inst.arm 0 # number of arm instructions executed
-system.cpu0.kern.inst.quiesce 34019 # number of quiesce instructions executed
-system.cpu0.icache.replacements 283204 # number of replacements
-system.cpu0.icache.tagsinuse 509.502445 # Cycle average of tags in use
-system.cpu0.icache.total_refs 19141584 # Total number of references to valid blocks.
-system.cpu0.icache.sampled_refs 283716 # Sample count of references to valid blocks.
-system.cpu0.icache.avg_refs 67.467411 # Average number of references to valid blocks.
-system.cpu0.icache.warmup_cycle 75588601000 # Cycle when the warmup percentage was hit.
-system.cpu0.icache.occ_blocks::cpu0.inst 509.502445 # Average occupied blocks per requestor
-system.cpu0.icache.occ_percent::cpu0.inst 0.995122 # Average percentage of cache occupancy
-system.cpu0.icache.occ_percent::total 0.995122 # Average percentage of cache occupancy
-system.cpu0.icache.ReadReq_hits::cpu0.inst 19141584 # number of ReadReq hits
-system.cpu0.icache.ReadReq_hits::total 19141584 # number of ReadReq hits
-system.cpu0.icache.demand_hits::cpu0.inst 19141584 # number of demand (read+write) hits
-system.cpu0.icache.demand_hits::total 19141584 # number of demand (read+write) hits
-system.cpu0.icache.overall_hits::cpu0.inst 19141584 # number of overall hits
-system.cpu0.icache.overall_hits::total 19141584 # number of overall hits
-system.cpu0.icache.ReadReq_misses::cpu0.inst 283716 # number of ReadReq misses
-system.cpu0.icache.ReadReq_misses::total 283716 # number of ReadReq misses
-system.cpu0.icache.demand_misses::cpu0.inst 283716 # number of demand (read+write) misses
-system.cpu0.icache.demand_misses::total 283716 # number of demand (read+write) misses
-system.cpu0.icache.overall_misses::cpu0.inst 283716 # number of overall misses
-system.cpu0.icache.overall_misses::total 283716 # number of overall misses
-system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 3929859500 # number of ReadReq miss cycles
-system.cpu0.icache.ReadReq_miss_latency::total 3929859500 # number of ReadReq miss cycles
-system.cpu0.icache.demand_miss_latency::cpu0.inst 3929859500 # number of demand (read+write) miss cycles
-system.cpu0.icache.demand_miss_latency::total 3929859500 # number of demand (read+write) miss cycles
-system.cpu0.icache.overall_miss_latency::cpu0.inst 3929859500 # number of overall miss cycles
-system.cpu0.icache.overall_miss_latency::total 3929859500 # number of overall miss cycles
-system.cpu0.icache.ReadReq_accesses::cpu0.inst 19425300 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.ReadReq_accesses::total 19425300 # number of ReadReq accesses(hits+misses)
-system.cpu0.icache.demand_accesses::cpu0.inst 19425300 # number of demand (read+write) accesses
-system.cpu0.icache.demand_accesses::total 19425300 # number of demand (read+write) accesses
-system.cpu0.icache.overall_accesses::cpu0.inst 19425300 # number of overall (read+write) accesses
-system.cpu0.icache.overall_accesses::total 19425300 # number of overall (read+write) accesses
-system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.014605 # miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_miss_rate::total 0.014605 # miss rate for ReadReq accesses
-system.cpu0.icache.demand_miss_rate::cpu0.inst 0.014605 # miss rate for demand accesses
-system.cpu0.icache.demand_miss_rate::total 0.014605 # miss rate for demand accesses
-system.cpu0.icache.overall_miss_rate::cpu0.inst 0.014605 # miss rate for overall accesses
-system.cpu0.icache.overall_miss_rate::total 0.014605 # miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 13851.384836 # average ReadReq miss latency
-system.cpu0.icache.ReadReq_avg_miss_latency::total 13851.384836 # average ReadReq miss latency
-system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 13851.384836 # average overall miss latency
-system.cpu0.icache.demand_avg_miss_latency::total 13851.384836 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 13851.384836 # average overall miss latency
-system.cpu0.icache.overall_avg_miss_latency::total 13851.384836 # average overall miss latency
+system.cpu0.kern.inst.quiesce 46697 # number of quiesce instructions executed
+system.cpu0.icache.replacements 425421 # number of replacements
+system.cpu0.icache.tagsinuse 509.627794 # Cycle average of tags in use
+system.cpu0.icache.total_refs 29144714 # Total number of references to valid blocks.
+system.cpu0.icache.sampled_refs 425933 # Sample count of references to valid blocks.
+system.cpu0.icache.avg_refs 68.425583 # Average number of references to valid blocks.
+system.cpu0.icache.warmup_cycle 74931906000 # Cycle when the warmup percentage was hit.
+system.cpu0.icache.occ_blocks::cpu0.inst 509.627794 # Average occupied blocks per requestor
+system.cpu0.icache.occ_percent::cpu0.inst 0.995367 # Average percentage of cache occupancy
+system.cpu0.icache.occ_percent::total 0.995367 # Average percentage of cache occupancy
+system.cpu0.icache.ReadReq_hits::cpu0.inst 29144714 # number of ReadReq hits
+system.cpu0.icache.ReadReq_hits::total 29144714 # number of ReadReq hits
+system.cpu0.icache.demand_hits::cpu0.inst 29144714 # number of demand (read+write) hits
+system.cpu0.icache.demand_hits::total 29144714 # number of demand (read+write) hits
+system.cpu0.icache.overall_hits::cpu0.inst 29144714 # number of overall hits
+system.cpu0.icache.overall_hits::total 29144714 # number of overall hits
+system.cpu0.icache.ReadReq_misses::cpu0.inst 425933 # number of ReadReq misses
+system.cpu0.icache.ReadReq_misses::total 425933 # number of ReadReq misses
+system.cpu0.icache.demand_misses::cpu0.inst 425933 # number of demand (read+write) misses
+system.cpu0.icache.demand_misses::total 425933 # number of demand (read+write) misses
+system.cpu0.icache.overall_misses::cpu0.inst 425933 # number of overall misses
+system.cpu0.icache.overall_misses::total 425933 # number of overall misses
+system.cpu0.icache.ReadReq_miss_latency::cpu0.inst 5794506500 # number of ReadReq miss cycles
+system.cpu0.icache.ReadReq_miss_latency::total 5794506500 # number of ReadReq miss cycles
+system.cpu0.icache.demand_miss_latency::cpu0.inst 5794506500 # number of demand (read+write) miss cycles
+system.cpu0.icache.demand_miss_latency::total 5794506500 # number of demand (read+write) miss cycles
+system.cpu0.icache.overall_miss_latency::cpu0.inst 5794506500 # number of overall miss cycles
+system.cpu0.icache.overall_miss_latency::total 5794506500 # number of overall miss cycles
+system.cpu0.icache.ReadReq_accesses::cpu0.inst 29570647 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.ReadReq_accesses::total 29570647 # number of ReadReq accesses(hits+misses)
+system.cpu0.icache.demand_accesses::cpu0.inst 29570647 # number of demand (read+write) accesses
+system.cpu0.icache.demand_accesses::total 29570647 # number of demand (read+write) accesses
+system.cpu0.icache.overall_accesses::cpu0.inst 29570647 # number of overall (read+write) accesses
+system.cpu0.icache.overall_accesses::total 29570647 # number of overall (read+write) accesses
+system.cpu0.icache.ReadReq_miss_rate::cpu0.inst 0.014404 # miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_miss_rate::total 0.014404 # miss rate for ReadReq accesses
+system.cpu0.icache.demand_miss_rate::cpu0.inst 0.014404 # miss rate for demand accesses
+system.cpu0.icache.demand_miss_rate::total 0.014404 # miss rate for demand accesses
+system.cpu0.icache.overall_miss_rate::cpu0.inst 0.014404 # miss rate for overall accesses
+system.cpu0.icache.overall_miss_rate::total 0.014404 # miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 13604.267573 # average ReadReq miss latency
+system.cpu0.icache.ReadReq_avg_miss_latency::total 13604.267573 # average ReadReq miss latency
+system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 13604.267573 # average overall miss latency
+system.cpu0.icache.demand_avg_miss_latency::total 13604.267573 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 13604.267573 # average overall miss latency
+system.cpu0.icache.overall_avg_miss_latency::total 13604.267573 # average overall miss latency
system.cpu0.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu0.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu0.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -615,120 +773,120 @@ system.cpu0.icache.avg_blocked_cycles::no_mshrs nan
system.cpu0.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.icache.fast_writes 0 # number of fast writes performed
system.cpu0.icache.cache_copies 0 # number of cache copies performed
-system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 283716 # number of ReadReq MSHR misses
-system.cpu0.icache.ReadReq_mshr_misses::total 283716 # number of ReadReq MSHR misses
-system.cpu0.icache.demand_mshr_misses::cpu0.inst 283716 # number of demand (read+write) MSHR misses
-system.cpu0.icache.demand_mshr_misses::total 283716 # number of demand (read+write) MSHR misses
-system.cpu0.icache.overall_mshr_misses::cpu0.inst 283716 # number of overall MSHR misses
-system.cpu0.icache.overall_mshr_misses::total 283716 # number of overall MSHR misses
-system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 3362427500 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_miss_latency::total 3362427500 # number of ReadReq MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 3362427500 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.demand_mshr_miss_latency::total 3362427500 # number of demand (read+write) MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 3362427500 # number of overall MSHR miss cycles
-system.cpu0.icache.overall_mshr_miss_latency::total 3362427500 # number of overall MSHR miss cycles
-system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst 353907000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total 353907000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst 353907000 # number of overall MSHR uncacheable cycles
-system.cpu0.icache.overall_mshr_uncacheable_latency::total 353907000 # number of overall MSHR uncacheable cycles
-system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.014605 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.014605 # mshr miss rate for ReadReq accesses
-system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.014605 # mshr miss rate for demand accesses
-system.cpu0.icache.demand_mshr_miss_rate::total 0.014605 # mshr miss rate for demand accesses
-system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.014605 # mshr miss rate for overall accesses
-system.cpu0.icache.overall_mshr_miss_rate::total 0.014605 # mshr miss rate for overall accesses
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 11851.384836 # average ReadReq mshr miss latency
-system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 11851.384836 # average ReadReq mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 11851.384836 # average overall mshr miss latency
-system.cpu0.icache.demand_avg_mshr_miss_latency::total 11851.384836 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 11851.384836 # average overall mshr miss latency
-system.cpu0.icache.overall_avg_mshr_miss_latency::total 11851.384836 # average overall mshr miss latency
+system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst 425933 # number of ReadReq MSHR misses
+system.cpu0.icache.ReadReq_mshr_misses::total 425933 # number of ReadReq MSHR misses
+system.cpu0.icache.demand_mshr_misses::cpu0.inst 425933 # number of demand (read+write) MSHR misses
+system.cpu0.icache.demand_mshr_misses::total 425933 # number of demand (read+write) MSHR misses
+system.cpu0.icache.overall_mshr_misses::cpu0.inst 425933 # number of overall MSHR misses
+system.cpu0.icache.overall_mshr_misses::total 425933 # number of overall MSHR misses
+system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst 4942640500 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_miss_latency::total 4942640500 # number of ReadReq MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst 4942640500 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.demand_mshr_miss_latency::total 4942640500 # number of demand (read+write) MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst 4942640500 # number of overall MSHR miss cycles
+system.cpu0.icache.overall_mshr_miss_latency::total 4942640500 # number of overall MSHR miss cycles
+system.cpu0.icache.ReadReq_mshr_uncacheable_latency::cpu0.inst 288882000 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.icache.ReadReq_mshr_uncacheable_latency::total 288882000 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.icache.overall_mshr_uncacheable_latency::cpu0.inst 288882000 # number of overall MSHR uncacheable cycles
+system.cpu0.icache.overall_mshr_uncacheable_latency::total 288882000 # number of overall MSHR uncacheable cycles
+system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst 0.014404 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.ReadReq_mshr_miss_rate::total 0.014404 # mshr miss rate for ReadReq accesses
+system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst 0.014404 # mshr miss rate for demand accesses
+system.cpu0.icache.demand_mshr_miss_rate::total 0.014404 # mshr miss rate for demand accesses
+system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst 0.014404 # mshr miss rate for overall accesses
+system.cpu0.icache.overall_mshr_miss_rate::total 0.014404 # mshr miss rate for overall accesses
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 11604.267573 # average ReadReq mshr miss latency
+system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 11604.267573 # average ReadReq mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 11604.267573 # average overall mshr miss latency
+system.cpu0.icache.demand_avg_mshr_miss_latency::total 11604.267573 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 11604.267573 # average overall mshr miss latency
+system.cpu0.icache.overall_avg_mshr_miss_latency::total 11604.267573 # average overall mshr miss latency
system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::cpu0.inst inf # average ReadReq mshr uncacheable latency
system.cpu0.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu0.icache.overall_avg_mshr_uncacheable_latency::cpu0.inst inf # average overall mshr uncacheable latency
system.cpu0.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu0.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu0.dcache.replacements 220249 # number of replacements
-system.cpu0.dcache.tagsinuse 456.517669 # Cycle average of tags in use
-system.cpu0.dcache.total_refs 8560161 # Total number of references to valid blocks.
-system.cpu0.dcache.sampled_refs 220619 # Sample count of references to valid blocks.
-system.cpu0.dcache.avg_refs 38.800652 # Average number of references to valid blocks.
-system.cpu0.dcache.warmup_cycle 656029000 # Cycle when the warmup percentage was hit.
-system.cpu0.dcache.occ_blocks::cpu0.data 456.517669 # Average occupied blocks per requestor
-system.cpu0.dcache.occ_percent::cpu0.data 0.891636 # Average percentage of cache occupancy
-system.cpu0.dcache.occ_percent::total 0.891636 # Average percentage of cache occupancy
-system.cpu0.dcache.ReadReq_hits::cpu0.data 4452439 # number of ReadReq hits
-system.cpu0.dcache.ReadReq_hits::total 4452439 # number of ReadReq hits
-system.cpu0.dcache.WriteReq_hits::cpu0.data 3852551 # number of WriteReq hits
-system.cpu0.dcache.WriteReq_hits::total 3852551 # number of WriteReq hits
-system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 117730 # number of LoadLockedReq hits
-system.cpu0.dcache.LoadLockedReq_hits::total 117730 # number of LoadLockedReq hits
-system.cpu0.dcache.StoreCondReq_hits::cpu0.data 117854 # number of StoreCondReq hits
-system.cpu0.dcache.StoreCondReq_hits::total 117854 # number of StoreCondReq hits
-system.cpu0.dcache.demand_hits::cpu0.data 8304990 # number of demand (read+write) hits
-system.cpu0.dcache.demand_hits::total 8304990 # number of demand (read+write) hits
-system.cpu0.dcache.overall_hits::cpu0.data 8304990 # number of overall hits
-system.cpu0.dcache.overall_hits::total 8304990 # number of overall hits
-system.cpu0.dcache.ReadReq_misses::cpu0.data 146457 # number of ReadReq misses
-system.cpu0.dcache.ReadReq_misses::total 146457 # number of ReadReq misses
-system.cpu0.dcache.WriteReq_misses::cpu0.data 116961 # number of WriteReq misses
-system.cpu0.dcache.WriteReq_misses::total 116961 # number of WriteReq misses
-system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 7881 # number of LoadLockedReq misses
-system.cpu0.dcache.LoadLockedReq_misses::total 7881 # number of LoadLockedReq misses
-system.cpu0.dcache.StoreCondReq_misses::cpu0.data 7692 # number of StoreCondReq misses
-system.cpu0.dcache.StoreCondReq_misses::total 7692 # number of StoreCondReq misses
-system.cpu0.dcache.demand_misses::cpu0.data 263418 # number of demand (read+write) misses
-system.cpu0.dcache.demand_misses::total 263418 # number of demand (read+write) misses
-system.cpu0.dcache.overall_misses::cpu0.data 263418 # number of overall misses
-system.cpu0.dcache.overall_misses::total 263418 # number of overall misses
-system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 1991139500 # number of ReadReq miss cycles
-system.cpu0.dcache.ReadReq_miss_latency::total 1991139500 # number of ReadReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 4199443500 # number of WriteReq miss cycles
-system.cpu0.dcache.WriteReq_miss_latency::total 4199443500 # number of WriteReq miss cycles
-system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 70259000 # number of LoadLockedReq miss cycles
-system.cpu0.dcache.LoadLockedReq_miss_latency::total 70259000 # number of LoadLockedReq miss cycles
-system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 66131000 # number of StoreCondReq miss cycles
-system.cpu0.dcache.StoreCondReq_miss_latency::total 66131000 # number of StoreCondReq miss cycles
-system.cpu0.dcache.demand_miss_latency::cpu0.data 6190583000 # number of demand (read+write) miss cycles
-system.cpu0.dcache.demand_miss_latency::total 6190583000 # number of demand (read+write) miss cycles
-system.cpu0.dcache.overall_miss_latency::cpu0.data 6190583000 # number of overall miss cycles
-system.cpu0.dcache.overall_miss_latency::total 6190583000 # number of overall miss cycles
-system.cpu0.dcache.ReadReq_accesses::cpu0.data 4598896 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.ReadReq_accesses::total 4598896 # number of ReadReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::cpu0.data 3969512 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.WriteReq_accesses::total 3969512 # number of WriteReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 125611 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.LoadLockedReq_accesses::total 125611 # number of LoadLockedReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 125546 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.StoreCondReq_accesses::total 125546 # number of StoreCondReq accesses(hits+misses)
-system.cpu0.dcache.demand_accesses::cpu0.data 8568408 # number of demand (read+write) accesses
-system.cpu0.dcache.demand_accesses::total 8568408 # number of demand (read+write) accesses
-system.cpu0.dcache.overall_accesses::cpu0.data 8568408 # number of overall (read+write) accesses
-system.cpu0.dcache.overall_accesses::total 8568408 # number of overall (read+write) accesses
-system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.031846 # miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_miss_rate::total 0.031846 # miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.029465 # miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_miss_rate::total 0.029465 # miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.062741 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.062741 # miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.061268 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_miss_rate::total 0.061268 # miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_miss_rate::cpu0.data 0.030743 # miss rate for demand accesses
-system.cpu0.dcache.demand_miss_rate::total 0.030743 # miss rate for demand accesses
-system.cpu0.dcache.overall_miss_rate::cpu0.data 0.030743 # miss rate for overall accesses
-system.cpu0.dcache.overall_miss_rate::total 0.030743 # miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 13595.386359 # average ReadReq miss latency
-system.cpu0.dcache.ReadReq_avg_miss_latency::total 13595.386359 # average ReadReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 35904.647703 # average WriteReq miss latency
-system.cpu0.dcache.WriteReq_avg_miss_latency::total 35904.647703 # average WriteReq miss latency
-system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 8914.985408 # average LoadLockedReq miss latency
-system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 8914.985408 # average LoadLockedReq miss latency
-system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 8597.373895 # average StoreCondReq miss latency
-system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 8597.373895 # average StoreCondReq miss latency
-system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 23500.987024 # average overall miss latency
-system.cpu0.dcache.demand_avg_miss_latency::total 23500.987024 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 23500.987024 # average overall miss latency
-system.cpu0.dcache.overall_avg_miss_latency::total 23500.987024 # average overall miss latency
+system.cpu0.dcache.replacements 330958 # number of replacements
+system.cpu0.dcache.tagsinuse 453.838533 # Cycle average of tags in use
+system.cpu0.dcache.total_refs 12275558 # Total number of references to valid blocks.
+system.cpu0.dcache.sampled_refs 331470 # Sample count of references to valid blocks.
+system.cpu0.dcache.avg_refs 37.033692 # Average number of references to valid blocks.
+system.cpu0.dcache.warmup_cycle 462692000 # Cycle when the warmup percentage was hit.
+system.cpu0.dcache.occ_blocks::cpu0.data 453.838533 # Average occupied blocks per requestor
+system.cpu0.dcache.occ_percent::cpu0.data 0.886403 # Average percentage of cache occupancy
+system.cpu0.dcache.occ_percent::total 0.886403 # Average percentage of cache occupancy
+system.cpu0.dcache.ReadReq_hits::cpu0.data 6602415 # number of ReadReq hits
+system.cpu0.dcache.ReadReq_hits::total 6602415 # number of ReadReq hits
+system.cpu0.dcache.WriteReq_hits::cpu0.data 5353315 # number of WriteReq hits
+system.cpu0.dcache.WriteReq_hits::total 5353315 # number of WriteReq hits
+system.cpu0.dcache.LoadLockedReq_hits::cpu0.data 147939 # number of LoadLockedReq hits
+system.cpu0.dcache.LoadLockedReq_hits::total 147939 # number of LoadLockedReq hits
+system.cpu0.dcache.StoreCondReq_hits::cpu0.data 149687 # number of StoreCondReq hits
+system.cpu0.dcache.StoreCondReq_hits::total 149687 # number of StoreCondReq hits
+system.cpu0.dcache.demand_hits::cpu0.data 11955730 # number of demand (read+write) hits
+system.cpu0.dcache.demand_hits::total 11955730 # number of demand (read+write) hits
+system.cpu0.dcache.overall_hits::cpu0.data 11955730 # number of overall hits
+system.cpu0.dcache.overall_hits::total 11955730 # number of overall hits
+system.cpu0.dcache.ReadReq_misses::cpu0.data 228156 # number of ReadReq misses
+system.cpu0.dcache.ReadReq_misses::total 228156 # number of ReadReq misses
+system.cpu0.dcache.WriteReq_misses::cpu0.data 141693 # number of WriteReq misses
+system.cpu0.dcache.WriteReq_misses::total 141693 # number of WriteReq misses
+system.cpu0.dcache.LoadLockedReq_misses::cpu0.data 9329 # number of LoadLockedReq misses
+system.cpu0.dcache.LoadLockedReq_misses::total 9329 # number of LoadLockedReq misses
+system.cpu0.dcache.StoreCondReq_misses::cpu0.data 7496 # number of StoreCondReq misses
+system.cpu0.dcache.StoreCondReq_misses::total 7496 # number of StoreCondReq misses
+system.cpu0.dcache.demand_misses::cpu0.data 369849 # number of demand (read+write) misses
+system.cpu0.dcache.demand_misses::total 369849 # number of demand (read+write) misses
+system.cpu0.dcache.overall_misses::cpu0.data 369849 # number of overall misses
+system.cpu0.dcache.overall_misses::total 369849 # number of overall misses
+system.cpu0.dcache.ReadReq_miss_latency::cpu0.data 3134416000 # number of ReadReq miss cycles
+system.cpu0.dcache.ReadReq_miss_latency::total 3134416000 # number of ReadReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::cpu0.data 4131327000 # number of WriteReq miss cycles
+system.cpu0.dcache.WriteReq_miss_latency::total 4131327000 # number of WriteReq miss cycles
+system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data 88312000 # number of LoadLockedReq miss cycles
+system.cpu0.dcache.LoadLockedReq_miss_latency::total 88312000 # number of LoadLockedReq miss cycles
+system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data 44497000 # number of StoreCondReq miss cycles
+system.cpu0.dcache.StoreCondReq_miss_latency::total 44497000 # number of StoreCondReq miss cycles
+system.cpu0.dcache.demand_miss_latency::cpu0.data 7265743000 # number of demand (read+write) miss cycles
+system.cpu0.dcache.demand_miss_latency::total 7265743000 # number of demand (read+write) miss cycles
+system.cpu0.dcache.overall_miss_latency::cpu0.data 7265743000 # number of overall miss cycles
+system.cpu0.dcache.overall_miss_latency::total 7265743000 # number of overall miss cycles
+system.cpu0.dcache.ReadReq_accesses::cpu0.data 6830571 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.ReadReq_accesses::total 6830571 # number of ReadReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::cpu0.data 5495008 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.WriteReq_accesses::total 5495008 # number of WriteReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data 157268 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.LoadLockedReq_accesses::total 157268 # number of LoadLockedReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::cpu0.data 157183 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.StoreCondReq_accesses::total 157183 # number of StoreCondReq accesses(hits+misses)
+system.cpu0.dcache.demand_accesses::cpu0.data 12325579 # number of demand (read+write) accesses
+system.cpu0.dcache.demand_accesses::total 12325579 # number of demand (read+write) accesses
+system.cpu0.dcache.overall_accesses::cpu0.data 12325579 # number of overall (read+write) accesses
+system.cpu0.dcache.overall_accesses::total 12325579 # number of overall (read+write) accesses
+system.cpu0.dcache.ReadReq_miss_rate::cpu0.data 0.033402 # miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_miss_rate::total 0.033402 # miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::cpu0.data 0.025786 # miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_miss_rate::total 0.025786 # miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data 0.059319 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_miss_rate::total 0.059319 # miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data 0.047690 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_miss_rate::total 0.047690 # miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_miss_rate::cpu0.data 0.030007 # miss rate for demand accesses
+system.cpu0.dcache.demand_miss_rate::total 0.030007 # miss rate for demand accesses
+system.cpu0.dcache.overall_miss_rate::cpu0.data 0.030007 # miss rate for overall accesses
+system.cpu0.dcache.overall_miss_rate::total 0.030007 # miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 13738.038886 # average ReadReq miss latency
+system.cpu0.dcache.ReadReq_avg_miss_latency::total 13738.038886 # average ReadReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 29156.888484 # average WriteReq miss latency
+system.cpu0.dcache.WriteReq_avg_miss_latency::total 29156.888484 # average WriteReq miss latency
+system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 9466.395112 # average LoadLockedReq miss latency
+system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 9466.395112 # average LoadLockedReq miss latency
+system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data 5936.099253 # average StoreCondReq miss latency
+system.cpu0.dcache.StoreCondReq_avg_miss_latency::total 5936.099253 # average StoreCondReq miss latency
+system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 19645.160593 # average overall miss latency
+system.cpu0.dcache.demand_avg_miss_latency::total 19645.160593 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 19645.160593 # average overall miss latency
+system.cpu0.dcache.overall_avg_miss_latency::total 19645.160593 # average overall miss latency
system.cpu0.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu0.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu0.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -737,66 +895,66 @@ system.cpu0.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu0.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu0.dcache.fast_writes 0 # number of fast writes performed
system.cpu0.dcache.cache_copies 0 # number of cache copies performed
-system.cpu0.dcache.writebacks::writebacks 205058 # number of writebacks
-system.cpu0.dcache.writebacks::total 205058 # number of writebacks
-system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 146457 # number of ReadReq MSHR misses
-system.cpu0.dcache.ReadReq_mshr_misses::total 146457 # number of ReadReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 116961 # number of WriteReq MSHR misses
-system.cpu0.dcache.WriteReq_mshr_misses::total 116961 # number of WriteReq MSHR misses
-system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 7881 # number of LoadLockedReq MSHR misses
-system.cpu0.dcache.LoadLockedReq_mshr_misses::total 7881 # number of LoadLockedReq MSHR misses
-system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 7690 # number of StoreCondReq MSHR misses
-system.cpu0.dcache.StoreCondReq_mshr_misses::total 7690 # number of StoreCondReq MSHR misses
-system.cpu0.dcache.demand_mshr_misses::cpu0.data 263418 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.demand_mshr_misses::total 263418 # number of demand (read+write) MSHR misses
-system.cpu0.dcache.overall_mshr_misses::cpu0.data 263418 # number of overall MSHR misses
-system.cpu0.dcache.overall_mshr_misses::total 263418 # number of overall MSHR misses
-system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 1698225500 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_miss_latency::total 1698225500 # number of ReadReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 3965521500 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.WriteReq_mshr_miss_latency::total 3965521500 # number of WriteReq MSHR miss cycles
-system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 54497000 # number of LoadLockedReq MSHR miss cycles
-system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 54497000 # number of LoadLockedReq MSHR miss cycles
-system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 50753000 # number of StoreCondReq MSHR miss cycles
-system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 50753000 # number of StoreCondReq MSHR miss cycles
+system.cpu0.dcache.writebacks::writebacks 306622 # number of writebacks
+system.cpu0.dcache.writebacks::total 306622 # number of writebacks
+system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data 228156 # number of ReadReq MSHR misses
+system.cpu0.dcache.ReadReq_mshr_misses::total 228156 # number of ReadReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data 141693 # number of WriteReq MSHR misses
+system.cpu0.dcache.WriteReq_mshr_misses::total 141693 # number of WriteReq MSHR misses
+system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data 9329 # number of LoadLockedReq MSHR misses
+system.cpu0.dcache.LoadLockedReq_mshr_misses::total 9329 # number of LoadLockedReq MSHR misses
+system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data 7493 # number of StoreCondReq MSHR misses
+system.cpu0.dcache.StoreCondReq_mshr_misses::total 7493 # number of StoreCondReq MSHR misses
+system.cpu0.dcache.demand_mshr_misses::cpu0.data 369849 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.demand_mshr_misses::total 369849 # number of demand (read+write) MSHR misses
+system.cpu0.dcache.overall_mshr_misses::cpu0.data 369849 # number of overall MSHR misses
+system.cpu0.dcache.overall_mshr_misses::total 369849 # number of overall MSHR misses
+system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data 2678104000 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_miss_latency::total 2678104000 # number of ReadReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data 3847941000 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.WriteReq_mshr_miss_latency::total 3847941000 # number of WriteReq MSHR miss cycles
+system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data 69654000 # number of LoadLockedReq MSHR miss cycles
+system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total 69654000 # number of LoadLockedReq MSHR miss cycles
+system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data 29513000 # number of StoreCondReq MSHR miss cycles
+system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total 29513000 # number of StoreCondReq MSHR miss cycles
system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::cpu0.data 1000 # number of StoreCondFailReq MSHR miss cycles
system.cpu0.dcache.StoreCondFailReq_mshr_miss_latency::total 1000 # number of StoreCondFailReq MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 5663747000 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.demand_mshr_miss_latency::total 5663747000 # number of demand (read+write) MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 5663747000 # number of overall MSHR miss cycles
-system.cpu0.dcache.overall_mshr_miss_latency::total 5663747000 # number of overall MSHR miss cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 12130745000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 12130745000 # number of ReadReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 1193494500 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 1193494500 # number of WriteReq MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 13324239500 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.overall_mshr_uncacheable_latency::total 13324239500 # number of overall MSHR uncacheable cycles
-system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.031846 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.031846 # mshr miss rate for ReadReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.029465 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.029465 # mshr miss rate for WriteReq accesses
-system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.062741 # mshr miss rate for LoadLockedReq accesses
-system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.062741 # mshr miss rate for LoadLockedReq accesses
-system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.061252 # mshr miss rate for StoreCondReq accesses
-system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.061252 # mshr miss rate for StoreCondReq accesses
-system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.030743 # mshr miss rate for demand accesses
-system.cpu0.dcache.demand_mshr_miss_rate::total 0.030743 # mshr miss rate for demand accesses
-system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.030743 # mshr miss rate for overall accesses
-system.cpu0.dcache.overall_mshr_miss_rate::total 0.030743 # mshr miss rate for overall accesses
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 11595.386359 # average ReadReq mshr miss latency
-system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 11595.386359 # average ReadReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 33904.647703 # average WriteReq mshr miss latency
-system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 33904.647703 # average WriteReq mshr miss latency
-system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 6914.985408 # average LoadLockedReq mshr miss latency
-system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 6914.985408 # average LoadLockedReq mshr miss latency
-system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 6599.869961 # average StoreCondReq mshr miss latency
-system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 6599.869961 # average StoreCondReq mshr miss latency
+system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data 6526045000 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.demand_mshr_miss_latency::total 6526045000 # number of demand (read+write) MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data 6526045000 # number of overall MSHR miss cycles
+system.cpu0.dcache.overall_mshr_miss_latency::total 6526045000 # number of overall MSHR miss cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data 13559793500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total 13559793500 # number of ReadReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data 1128518500 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total 1128518500 # number of WriteReq MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data 14688312000 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.overall_mshr_uncacheable_latency::total 14688312000 # number of overall MSHR uncacheable cycles
+system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data 0.033402 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.ReadReq_mshr_miss_rate::total 0.033402 # mshr miss rate for ReadReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data 0.025786 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.WriteReq_mshr_miss_rate::total 0.025786 # mshr miss rate for WriteReq accesses
+system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data 0.059319 # mshr miss rate for LoadLockedReq accesses
+system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total 0.059319 # mshr miss rate for LoadLockedReq accesses
+system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data 0.047671 # mshr miss rate for StoreCondReq accesses
+system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total 0.047671 # mshr miss rate for StoreCondReq accesses
+system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data 0.030007 # mshr miss rate for demand accesses
+system.cpu0.dcache.demand_mshr_miss_rate::total 0.030007 # mshr miss rate for demand accesses
+system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data 0.030007 # mshr miss rate for overall accesses
+system.cpu0.dcache.overall_mshr_miss_rate::total 0.030007 # mshr miss rate for overall accesses
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 11738.038886 # average ReadReq mshr miss latency
+system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 11738.038886 # average ReadReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 27156.888484 # average WriteReq mshr miss latency
+system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 27156.888484 # average WriteReq mshr miss latency
+system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 7466.395112 # average LoadLockedReq mshr miss latency
+system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 7466.395112 # average LoadLockedReq mshr miss latency
+system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data 3938.742827 # average StoreCondReq mshr miss latency
+system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total 3938.742827 # average StoreCondReq mshr miss latency
system.cpu0.dcache.StoreCondFailReq_avg_mshr_miss_latency::cpu0.data inf # average StoreCondFailReq mshr miss latency
system.cpu0.dcache.StoreCondFailReq_avg_mshr_miss_latency::total inf # average StoreCondFailReq mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 21500.987024 # average overall mshr miss latency
-system.cpu0.dcache.demand_avg_mshr_miss_latency::total 21500.987024 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 21500.987024 # average overall mshr miss latency
-system.cpu0.dcache.overall_avg_mshr_miss_latency::total 21500.987024 # average overall mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 17645.160593 # average overall mshr miss latency
+system.cpu0.dcache.demand_avg_mshr_miss_latency::total 17645.160593 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 17645.160593 # average overall mshr miss latency
+system.cpu0.dcache.overall_avg_mshr_miss_latency::total 17645.160593 # average overall mshr miss latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data inf # average ReadReq mshr uncacheable latency
system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data inf # average WriteReq mshr uncacheable latency
@@ -806,27 +964,27 @@ system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total inf
system.cpu0.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu1.dtb.inst_hits 0 # ITB inst hits
system.cpu1.dtb.inst_misses 0 # ITB inst misses
-system.cpu1.dtb.read_hits 10589201 # DTB read hits
-system.cpu1.dtb.read_misses 5231 # DTB read misses
-system.cpu1.dtb.write_hits 7383574 # DTB write hits
-system.cpu1.dtb.write_misses 1834 # DTB write misses
+system.cpu1.dtb.read_hits 8308478 # DTB read hits
+system.cpu1.dtb.read_misses 3644 # DTB read misses
+system.cpu1.dtb.write_hits 5825596 # DTB write hits
+system.cpu1.dtb.write_misses 1434 # DTB write misses
system.cpu1.dtb.flush_tlb 4 # Number of times complete TLB was flushed
system.cpu1.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu1.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID
system.cpu1.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID
-system.cpu1.dtb.flush_entries 2257 # Number of entries that have been flushed from TLB
+system.cpu1.dtb.flush_entries 1965 # Number of entries that have been flushed from TLB
system.cpu1.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu1.dtb.prefetch_faults 193 # Number of TLB faults due to prefetch
+system.cpu1.dtb.prefetch_faults 140 # Number of TLB faults due to prefetch
system.cpu1.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu1.dtb.perms_faults 249 # Number of TLB faults due to permissions restrictions
-system.cpu1.dtb.read_accesses 10594432 # DTB read accesses
-system.cpu1.dtb.write_accesses 7385408 # DTB write accesses
+system.cpu1.dtb.perms_faults 248 # Number of TLB faults due to permissions restrictions
+system.cpu1.dtb.read_accesses 8312122 # DTB read accesses
+system.cpu1.dtb.write_accesses 5827030 # DTB write accesses
system.cpu1.dtb.inst_accesses 0 # ITB inst accesses
-system.cpu1.dtb.hits 17972775 # DTB hits
-system.cpu1.dtb.misses 7065 # DTB misses
-system.cpu1.dtb.accesses 17979840 # DTB accesses
-system.cpu1.itb.inst_hits 43338256 # ITB inst hits
-system.cpu1.itb.inst_misses 3017 # ITB inst misses
+system.cpu1.dtb.hits 14134074 # DTB hits
+system.cpu1.dtb.misses 5078 # DTB misses
+system.cpu1.dtb.accesses 14139152 # DTB accesses
+system.cpu1.itb.inst_hits 33188345 # ITB inst hits
+system.cpu1.itb.inst_misses 2171 # ITB inst misses
system.cpu1.itb.read_hits 0 # DTB read hits
system.cpu1.itb.read_misses 0 # DTB read misses
system.cpu1.itb.write_hits 0 # DTB write hits
@@ -835,86 +993,86 @@ system.cpu1.itb.flush_tlb 4 # Nu
system.cpu1.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu1.itb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID
system.cpu1.itb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID
-system.cpu1.itb.flush_entries 1458 # Number of entries that have been flushed from TLB
+system.cpu1.itb.flush_entries 1495 # Number of entries that have been flushed from TLB
system.cpu1.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
system.cpu1.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
system.cpu1.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
system.cpu1.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
system.cpu1.itb.read_accesses 0 # DTB read accesses
system.cpu1.itb.write_accesses 0 # DTB write accesses
-system.cpu1.itb.inst_accesses 43341273 # ITB inst accesses
-system.cpu1.itb.hits 43338256 # DTB hits
-system.cpu1.itb.misses 3017 # DTB misses
-system.cpu1.itb.accesses 43341273 # DTB accesses
-system.cpu1.numCycles 2407212998 # number of cpu cycles simulated
+system.cpu1.itb.inst_accesses 33190516 # ITB inst accesses
+system.cpu1.itb.hits 33188345 # DTB hits
+system.cpu1.itb.misses 2171 # DTB misses
+system.cpu1.itb.accesses 33190516 # DTB accesses
+system.cpu1.numCycles 2364324255 # number of cpu cycles simulated
system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu1.committedInsts 42407344 # Number of instructions committed
-system.cpu1.committedOps 53266051 # Number of ops (including micro ops) committed
-system.cpu1.num_int_alu_accesses 47734651 # Number of integer alu accesses
-system.cpu1.num_fp_alu_accesses 5457 # Number of float alu accesses
-system.cpu1.num_func_calls 1334953 # number of times a function call or return occured
-system.cpu1.num_conditional_control_insts 5482869 # number of instructions that are conditional controls
-system.cpu1.num_int_insts 47734651 # number of integer instructions
-system.cpu1.num_fp_insts 5457 # number of float instructions
-system.cpu1.num_int_register_reads 274813771 # number of times the integer registers were read
-system.cpu1.num_int_register_writes 51971016 # number of times the integer registers were written
-system.cpu1.num_fp_register_reads 3577 # number of times the floating registers were read
-system.cpu1.num_fp_register_writes 1884 # number of times the floating registers were written
-system.cpu1.num_mem_refs 18681443 # number of memory refs
-system.cpu1.num_load_insts 10999206 # Number of load instructions
-system.cpu1.num_store_insts 7682237 # Number of store instructions
-system.cpu1.num_idle_cycles 1827286039.250482 # Number of idle cycles
-system.cpu1.num_busy_cycles 579926958.749518 # Number of busy cycles
-system.cpu1.not_idle_fraction 0.240912 # Percentage of non-idle cycles
-system.cpu1.idle_fraction 0.759088 # Percentage of idle cycles
+system.cpu1.committedInsts 32577871 # Number of instructions committed
+system.cpu1.committedOps 41082259 # Number of ops (including micro ops) committed
+system.cpu1.num_int_alu_accesses 37307050 # Number of integer alu accesses
+system.cpu1.num_fp_alu_accesses 6793 # Number of float alu accesses
+system.cpu1.num_func_calls 961975 # number of times a function call or return occured
+system.cpu1.num_conditional_control_insts 3732476 # number of instructions that are conditional controls
+system.cpu1.num_int_insts 37307050 # number of integer instructions
+system.cpu1.num_fp_insts 6793 # number of float instructions
+system.cpu1.num_int_register_reads 213626787 # number of times the integer registers were read
+system.cpu1.num_int_register_writes 39450306 # number of times the integer registers were written
+system.cpu1.num_fp_register_reads 4535 # number of times the floating registers were read
+system.cpu1.num_fp_register_writes 2260 # number of times the floating registers were written
+system.cpu1.num_mem_refs 14671800 # number of memory refs
+system.cpu1.num_load_insts 8630367 # Number of load instructions
+system.cpu1.num_store_insts 6041433 # Number of store instructions
+system.cpu1.num_idle_cycles 1868325738.966939 # Number of idle cycles
+system.cpu1.num_busy_cycles 495998516.033061 # Number of busy cycles
+system.cpu1.not_idle_fraction 0.209784 # Percentage of non-idle cycles
+system.cpu1.idle_fraction 0.790216 # Percentage of idle cycles
system.cpu1.kern.inst.arm 0 # number of arm instructions executed
-system.cpu1.kern.inst.quiesce 56704 # number of quiesce instructions executed
-system.cpu1.icache.replacements 582576 # number of replacements
-system.cpu1.icache.tagsinuse 479.066528 # Cycle average of tags in use
-system.cpu1.icache.total_refs 42755164 # Total number of references to valid blocks.
-system.cpu1.icache.sampled_refs 583088 # Sample count of references to valid blocks.
-system.cpu1.icache.avg_refs 73.325405 # Average number of references to valid blocks.
-system.cpu1.icache.warmup_cycle 92849627500 # Cycle when the warmup percentage was hit.
-system.cpu1.icache.occ_blocks::cpu1.inst 479.066528 # Average occupied blocks per requestor
-system.cpu1.icache.occ_percent::cpu1.inst 0.935677 # Average percentage of cache occupancy
-system.cpu1.icache.occ_percent::total 0.935677 # Average percentage of cache occupancy
-system.cpu1.icache.ReadReq_hits::cpu1.inst 42755164 # number of ReadReq hits
-system.cpu1.icache.ReadReq_hits::total 42755164 # number of ReadReq hits
-system.cpu1.icache.demand_hits::cpu1.inst 42755164 # number of demand (read+write) hits
-system.cpu1.icache.demand_hits::total 42755164 # number of demand (read+write) hits
-system.cpu1.icache.overall_hits::cpu1.inst 42755164 # number of overall hits
-system.cpu1.icache.overall_hits::total 42755164 # number of overall hits
-system.cpu1.icache.ReadReq_misses::cpu1.inst 583088 # number of ReadReq misses
-system.cpu1.icache.ReadReq_misses::total 583088 # number of ReadReq misses
-system.cpu1.icache.demand_misses::cpu1.inst 583088 # number of demand (read+write) misses
-system.cpu1.icache.demand_misses::total 583088 # number of demand (read+write) misses
-system.cpu1.icache.overall_misses::cpu1.inst 583088 # number of overall misses
-system.cpu1.icache.overall_misses::total 583088 # number of overall misses
-system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 7852005500 # number of ReadReq miss cycles
-system.cpu1.icache.ReadReq_miss_latency::total 7852005500 # number of ReadReq miss cycles
-system.cpu1.icache.demand_miss_latency::cpu1.inst 7852005500 # number of demand (read+write) miss cycles
-system.cpu1.icache.demand_miss_latency::total 7852005500 # number of demand (read+write) miss cycles
-system.cpu1.icache.overall_miss_latency::cpu1.inst 7852005500 # number of overall miss cycles
-system.cpu1.icache.overall_miss_latency::total 7852005500 # number of overall miss cycles
-system.cpu1.icache.ReadReq_accesses::cpu1.inst 43338252 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.ReadReq_accesses::total 43338252 # number of ReadReq accesses(hits+misses)
-system.cpu1.icache.demand_accesses::cpu1.inst 43338252 # number of demand (read+write) accesses
-system.cpu1.icache.demand_accesses::total 43338252 # number of demand (read+write) accesses
-system.cpu1.icache.overall_accesses::cpu1.inst 43338252 # number of overall (read+write) accesses
-system.cpu1.icache.overall_accesses::total 43338252 # number of overall (read+write) accesses
-system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.013454 # miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_miss_rate::total 0.013454 # miss rate for ReadReq accesses
-system.cpu1.icache.demand_miss_rate::cpu1.inst 0.013454 # miss rate for demand accesses
-system.cpu1.icache.demand_miss_rate::total 0.013454 # miss rate for demand accesses
-system.cpu1.icache.overall_miss_rate::cpu1.inst 0.013454 # miss rate for overall accesses
-system.cpu1.icache.overall_miss_rate::total 0.013454 # miss rate for overall accesses
-system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13466.244375 # average ReadReq miss latency
-system.cpu1.icache.ReadReq_avg_miss_latency::total 13466.244375 # average ReadReq miss latency
-system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13466.244375 # average overall miss latency
-system.cpu1.icache.demand_avg_miss_latency::total 13466.244375 # average overall miss latency
-system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13466.244375 # average overall miss latency
-system.cpu1.icache.overall_avg_miss_latency::total 13466.244375 # average overall miss latency
+system.cpu1.kern.inst.quiesce 43884 # number of quiesce instructions executed
+system.cpu1.icache.replacements 469230 # number of replacements
+system.cpu1.icache.tagsinuse 478.783120 # Cycle average of tags in use
+system.cpu1.icache.total_refs 32718599 # Total number of references to valid blocks.
+system.cpu1.icache.sampled_refs 469742 # Sample count of references to valid blocks.
+system.cpu1.icache.avg_refs 69.652275 # Average number of references to valid blocks.
+system.cpu1.icache.warmup_cycle 92024110500 # Cycle when the warmup percentage was hit.
+system.cpu1.icache.occ_blocks::cpu1.inst 478.783120 # Average occupied blocks per requestor
+system.cpu1.icache.occ_percent::cpu1.inst 0.935123 # Average percentage of cache occupancy
+system.cpu1.icache.occ_percent::total 0.935123 # Average percentage of cache occupancy
+system.cpu1.icache.ReadReq_hits::cpu1.inst 32718599 # number of ReadReq hits
+system.cpu1.icache.ReadReq_hits::total 32718599 # number of ReadReq hits
+system.cpu1.icache.demand_hits::cpu1.inst 32718599 # number of demand (read+write) hits
+system.cpu1.icache.demand_hits::total 32718599 # number of demand (read+write) hits
+system.cpu1.icache.overall_hits::cpu1.inst 32718599 # number of overall hits
+system.cpu1.icache.overall_hits::total 32718599 # number of overall hits
+system.cpu1.icache.ReadReq_misses::cpu1.inst 469742 # number of ReadReq misses
+system.cpu1.icache.ReadReq_misses::total 469742 # number of ReadReq misses
+system.cpu1.icache.demand_misses::cpu1.inst 469742 # number of demand (read+write) misses
+system.cpu1.icache.demand_misses::total 469742 # number of demand (read+write) misses
+system.cpu1.icache.overall_misses::cpu1.inst 469742 # number of overall misses
+system.cpu1.icache.overall_misses::total 469742 # number of overall misses
+system.cpu1.icache.ReadReq_miss_latency::cpu1.inst 6348514000 # number of ReadReq miss cycles
+system.cpu1.icache.ReadReq_miss_latency::total 6348514000 # number of ReadReq miss cycles
+system.cpu1.icache.demand_miss_latency::cpu1.inst 6348514000 # number of demand (read+write) miss cycles
+system.cpu1.icache.demand_miss_latency::total 6348514000 # number of demand (read+write) miss cycles
+system.cpu1.icache.overall_miss_latency::cpu1.inst 6348514000 # number of overall miss cycles
+system.cpu1.icache.overall_miss_latency::total 6348514000 # number of overall miss cycles
+system.cpu1.icache.ReadReq_accesses::cpu1.inst 33188341 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.ReadReq_accesses::total 33188341 # number of ReadReq accesses(hits+misses)
+system.cpu1.icache.demand_accesses::cpu1.inst 33188341 # number of demand (read+write) accesses
+system.cpu1.icache.demand_accesses::total 33188341 # number of demand (read+write) accesses
+system.cpu1.icache.overall_accesses::cpu1.inst 33188341 # number of overall (read+write) accesses
+system.cpu1.icache.overall_accesses::total 33188341 # number of overall (read+write) accesses
+system.cpu1.icache.ReadReq_miss_rate::cpu1.inst 0.014154 # miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_miss_rate::total 0.014154 # miss rate for ReadReq accesses
+system.cpu1.icache.demand_miss_rate::cpu1.inst 0.014154 # miss rate for demand accesses
+system.cpu1.icache.demand_miss_rate::total 0.014154 # miss rate for demand accesses
+system.cpu1.icache.overall_miss_rate::cpu1.inst 0.014154 # miss rate for overall accesses
+system.cpu1.icache.overall_miss_rate::total 0.014154 # miss rate for overall accesses
+system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13514.895411 # average ReadReq miss latency
+system.cpu1.icache.ReadReq_avg_miss_latency::total 13514.895411 # average ReadReq miss latency
+system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13514.895411 # average overall miss latency
+system.cpu1.icache.demand_avg_miss_latency::total 13514.895411 # average overall miss latency
+system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13514.895411 # average overall miss latency
+system.cpu1.icache.overall_avg_miss_latency::total 13514.895411 # average overall miss latency
system.cpu1.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu1.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu1.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -923,120 +1081,120 @@ system.cpu1.icache.avg_blocked_cycles::no_mshrs nan
system.cpu1.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.icache.fast_writes 0 # number of fast writes performed
system.cpu1.icache.cache_copies 0 # number of cache copies performed
-system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 583088 # number of ReadReq MSHR misses
-system.cpu1.icache.ReadReq_mshr_misses::total 583088 # number of ReadReq MSHR misses
-system.cpu1.icache.demand_mshr_misses::cpu1.inst 583088 # number of demand (read+write) MSHR misses
-system.cpu1.icache.demand_mshr_misses::total 583088 # number of demand (read+write) MSHR misses
-system.cpu1.icache.overall_mshr_misses::cpu1.inst 583088 # number of overall MSHR misses
-system.cpu1.icache.overall_mshr_misses::total 583088 # number of overall MSHR misses
-system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 6685829500 # number of ReadReq MSHR miss cycles
-system.cpu1.icache.ReadReq_mshr_miss_latency::total 6685829500 # number of ReadReq MSHR miss cycles
-system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 6685829500 # number of demand (read+write) MSHR miss cycles
-system.cpu1.icache.demand_mshr_miss_latency::total 6685829500 # number of demand (read+write) MSHR miss cycles
-system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 6685829500 # number of overall MSHR miss cycles
-system.cpu1.icache.overall_mshr_miss_latency::total 6685829500 # number of overall MSHR miss cycles
-system.cpu1.icache.ReadReq_mshr_uncacheable_latency::cpu1.inst 5251000 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.icache.ReadReq_mshr_uncacheable_latency::total 5251000 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.icache.overall_mshr_uncacheable_latency::cpu1.inst 5251000 # number of overall MSHR uncacheable cycles
-system.cpu1.icache.overall_mshr_uncacheable_latency::total 5251000 # number of overall MSHR uncacheable cycles
-system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.013454 # mshr miss rate for ReadReq accesses
-system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.013454 # mshr miss rate for ReadReq accesses
-system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.013454 # mshr miss rate for demand accesses
-system.cpu1.icache.demand_mshr_miss_rate::total 0.013454 # mshr miss rate for demand accesses
-system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.013454 # mshr miss rate for overall accesses
-system.cpu1.icache.overall_mshr_miss_rate::total 0.013454 # mshr miss rate for overall accesses
-system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11466.244375 # average ReadReq mshr miss latency
-system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11466.244375 # average ReadReq mshr miss latency
-system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11466.244375 # average overall mshr miss latency
-system.cpu1.icache.demand_avg_mshr_miss_latency::total 11466.244375 # average overall mshr miss latency
-system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11466.244375 # average overall mshr miss latency
-system.cpu1.icache.overall_avg_mshr_miss_latency::total 11466.244375 # average overall mshr miss latency
+system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst 469742 # number of ReadReq MSHR misses
+system.cpu1.icache.ReadReq_mshr_misses::total 469742 # number of ReadReq MSHR misses
+system.cpu1.icache.demand_mshr_misses::cpu1.inst 469742 # number of demand (read+write) MSHR misses
+system.cpu1.icache.demand_mshr_misses::total 469742 # number of demand (read+write) MSHR misses
+system.cpu1.icache.overall_mshr_misses::cpu1.inst 469742 # number of overall MSHR misses
+system.cpu1.icache.overall_mshr_misses::total 469742 # number of overall MSHR misses
+system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst 5409030000 # number of ReadReq MSHR miss cycles
+system.cpu1.icache.ReadReq_mshr_miss_latency::total 5409030000 # number of ReadReq MSHR miss cycles
+system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst 5409030000 # number of demand (read+write) MSHR miss cycles
+system.cpu1.icache.demand_mshr_miss_latency::total 5409030000 # number of demand (read+write) MSHR miss cycles
+system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst 5409030000 # number of overall MSHR miss cycles
+system.cpu1.icache.overall_mshr_miss_latency::total 5409030000 # number of overall MSHR miss cycles
+system.cpu1.icache.ReadReq_mshr_uncacheable_latency::cpu1.inst 4406000 # number of ReadReq MSHR uncacheable cycles
+system.cpu1.icache.ReadReq_mshr_uncacheable_latency::total 4406000 # number of ReadReq MSHR uncacheable cycles
+system.cpu1.icache.overall_mshr_uncacheable_latency::cpu1.inst 4406000 # number of overall MSHR uncacheable cycles
+system.cpu1.icache.overall_mshr_uncacheable_latency::total 4406000 # number of overall MSHR uncacheable cycles
+system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst 0.014154 # mshr miss rate for ReadReq accesses
+system.cpu1.icache.ReadReq_mshr_miss_rate::total 0.014154 # mshr miss rate for ReadReq accesses
+system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst 0.014154 # mshr miss rate for demand accesses
+system.cpu1.icache.demand_mshr_miss_rate::total 0.014154 # mshr miss rate for demand accesses
+system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst 0.014154 # mshr miss rate for overall accesses
+system.cpu1.icache.overall_mshr_miss_rate::total 0.014154 # mshr miss rate for overall accesses
+system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11514.895411 # average ReadReq mshr miss latency
+system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11514.895411 # average ReadReq mshr miss latency
+system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11514.895411 # average overall mshr miss latency
+system.cpu1.icache.demand_avg_mshr_miss_latency::total 11514.895411 # average overall mshr miss latency
+system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11514.895411 # average overall mshr miss latency
+system.cpu1.icache.overall_avg_mshr_miss_latency::total 11514.895411 # average overall mshr miss latency
system.cpu1.icache.ReadReq_avg_mshr_uncacheable_latency::cpu1.inst inf # average ReadReq mshr uncacheable latency
system.cpu1.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu1.icache.overall_avg_mshr_uncacheable_latency::cpu1.inst inf # average overall mshr uncacheable latency
system.cpu1.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu1.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu1.dcache.replacements 401285 # number of replacements
-system.cpu1.dcache.tagsinuse 473.299929 # Cycle average of tags in use
-system.cpu1.dcache.total_refs 15679399 # Total number of references to valid blocks.
-system.cpu1.dcache.sampled_refs 401797 # Sample count of references to valid blocks.
-system.cpu1.dcache.avg_refs 39.023186 # Average number of references to valid blocks.
-system.cpu1.dcache.warmup_cycle 84382221000 # Cycle when the warmup percentage was hit.
-system.cpu1.dcache.occ_blocks::cpu1.data 473.299929 # Average occupied blocks per requestor
-system.cpu1.dcache.occ_percent::cpu1.data 0.924414 # Average percentage of cache occupancy
-system.cpu1.dcache.occ_percent::total 0.924414 # Average percentage of cache occupancy
-system.cpu1.dcache.ReadReq_hits::cpu1.data 9100620 # number of ReadReq hits
-system.cpu1.dcache.ReadReq_hits::total 9100620 # number of ReadReq hits
-system.cpu1.dcache.WriteReq_hits::cpu1.data 6322619 # number of WriteReq hits
-system.cpu1.dcache.WriteReq_hits::total 6322619 # number of WriteReq hits
-system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 111839 # number of LoadLockedReq hits
-system.cpu1.dcache.LoadLockedReq_hits::total 111839 # number of LoadLockedReq hits
-system.cpu1.dcache.StoreCondReq_hits::cpu1.data 114463 # number of StoreCondReq hits
-system.cpu1.dcache.StoreCondReq_hits::total 114463 # number of StoreCondReq hits
-system.cpu1.dcache.demand_hits::cpu1.data 15423239 # number of demand (read+write) hits
-system.cpu1.dcache.demand_hits::total 15423239 # number of demand (read+write) hits
-system.cpu1.dcache.overall_hits::cpu1.data 15423239 # number of overall hits
-system.cpu1.dcache.overall_hits::total 15423239 # number of overall hits
-system.cpu1.dcache.ReadReq_misses::cpu1.data 253127 # number of ReadReq misses
-system.cpu1.dcache.ReadReq_misses::total 253127 # number of ReadReq misses
-system.cpu1.dcache.WriteReq_misses::cpu1.data 178055 # number of WriteReq misses
-system.cpu1.dcache.WriteReq_misses::total 178055 # number of WriteReq misses
-system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 13099 # number of LoadLockedReq misses
-system.cpu1.dcache.LoadLockedReq_misses::total 13099 # number of LoadLockedReq misses
-system.cpu1.dcache.StoreCondReq_misses::cpu1.data 10399 # number of StoreCondReq misses
-system.cpu1.dcache.StoreCondReq_misses::total 10399 # number of StoreCondReq misses
-system.cpu1.dcache.demand_misses::cpu1.data 431182 # number of demand (read+write) misses
-system.cpu1.dcache.demand_misses::total 431182 # number of demand (read+write) misses
-system.cpu1.dcache.overall_misses::cpu1.data 431182 # number of overall misses
-system.cpu1.dcache.overall_misses::total 431182 # number of overall misses
-system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 3277248500 # number of ReadReq miss cycles
-system.cpu1.dcache.ReadReq_miss_latency::total 3277248500 # number of ReadReq miss cycles
-system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 5648876500 # number of WriteReq miss cycles
-system.cpu1.dcache.WriteReq_miss_latency::total 5648876500 # number of WriteReq miss cycles
-system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 115793500 # number of LoadLockedReq miss cycles
-system.cpu1.dcache.LoadLockedReq_miss_latency::total 115793500 # number of LoadLockedReq miss cycles
-system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 63008000 # number of StoreCondReq miss cycles
-system.cpu1.dcache.StoreCondReq_miss_latency::total 63008000 # number of StoreCondReq miss cycles
-system.cpu1.dcache.demand_miss_latency::cpu1.data 8926125000 # number of demand (read+write) miss cycles
-system.cpu1.dcache.demand_miss_latency::total 8926125000 # number of demand (read+write) miss cycles
-system.cpu1.dcache.overall_miss_latency::cpu1.data 8926125000 # number of overall miss cycles
-system.cpu1.dcache.overall_miss_latency::total 8926125000 # number of overall miss cycles
-system.cpu1.dcache.ReadReq_accesses::cpu1.data 9353747 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.ReadReq_accesses::total 9353747 # number of ReadReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::cpu1.data 6500674 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.WriteReq_accesses::total 6500674 # number of WriteReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 124938 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.LoadLockedReq_accesses::total 124938 # number of LoadLockedReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 124862 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.StoreCondReq_accesses::total 124862 # number of StoreCondReq accesses(hits+misses)
-system.cpu1.dcache.demand_accesses::cpu1.data 15854421 # number of demand (read+write) accesses
-system.cpu1.dcache.demand_accesses::total 15854421 # number of demand (read+write) accesses
-system.cpu1.dcache.overall_accesses::cpu1.data 15854421 # number of overall (read+write) accesses
-system.cpu1.dcache.overall_accesses::total 15854421 # number of overall (read+write) accesses
-system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.027062 # miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_miss_rate::total 0.027062 # miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.027390 # miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_miss_rate::total 0.027390 # miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.104844 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.104844 # miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.083284 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_miss_rate::total 0.083284 # miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_miss_rate::cpu1.data 0.027196 # miss rate for demand accesses
-system.cpu1.dcache.demand_miss_rate::total 0.027196 # miss rate for demand accesses
-system.cpu1.dcache.overall_miss_rate::cpu1.data 0.027196 # miss rate for overall accesses
-system.cpu1.dcache.overall_miss_rate::total 0.027196 # miss rate for overall accesses
-system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 12947.052270 # average ReadReq miss latency
-system.cpu1.dcache.ReadReq_avg_miss_latency::total 12947.052270 # average ReadReq miss latency
-system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 31725.458426 # average WriteReq miss latency
-system.cpu1.dcache.WriteReq_avg_miss_latency::total 31725.458426 # average WriteReq miss latency
-system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 8839.873273 # average LoadLockedReq miss latency
-system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 8839.873273 # average LoadLockedReq miss latency
-system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 6059.044139 # average StoreCondReq miss latency
-system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 6059.044139 # average StoreCondReq miss latency
-system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 20701.525110 # average overall miss latency
-system.cpu1.dcache.demand_avg_miss_latency::total 20701.525110 # average overall miss latency
-system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 20701.525110 # average overall miss latency
-system.cpu1.dcache.overall_avg_miss_latency::total 20701.525110 # average overall miss latency
+system.cpu1.dcache.replacements 291659 # number of replacements
+system.cpu1.dcache.tagsinuse 472.058793 # Cycle average of tags in use
+system.cpu1.dcache.total_refs 11957529 # Total number of references to valid blocks.
+system.cpu1.dcache.sampled_refs 292006 # Sample count of references to valid blocks.
+system.cpu1.dcache.avg_refs 40.949600 # Average number of references to valid blocks.
+system.cpu1.dcache.warmup_cycle 83625331000 # Cycle when the warmup percentage was hit.
+system.cpu1.dcache.occ_blocks::cpu1.data 472.058793 # Average occupied blocks per requestor
+system.cpu1.dcache.occ_percent::cpu1.data 0.921990 # Average percentage of cache occupancy
+system.cpu1.dcache.occ_percent::total 0.921990 # Average percentage of cache occupancy
+system.cpu1.dcache.ReadReq_hits::cpu1.data 6944275 # number of ReadReq hits
+system.cpu1.dcache.ReadReq_hits::total 6944275 # number of ReadReq hits
+system.cpu1.dcache.WriteReq_hits::cpu1.data 4825543 # number of WriteReq hits
+system.cpu1.dcache.WriteReq_hits::total 4825543 # number of WriteReq hits
+system.cpu1.dcache.LoadLockedReq_hits::cpu1.data 81753 # number of LoadLockedReq hits
+system.cpu1.dcache.LoadLockedReq_hits::total 81753 # number of LoadLockedReq hits
+system.cpu1.dcache.StoreCondReq_hits::cpu1.data 82700 # number of StoreCondReq hits
+system.cpu1.dcache.StoreCondReq_hits::total 82700 # number of StoreCondReq hits
+system.cpu1.dcache.demand_hits::cpu1.data 11769818 # number of demand (read+write) hits
+system.cpu1.dcache.demand_hits::total 11769818 # number of demand (read+write) hits
+system.cpu1.dcache.overall_hits::cpu1.data 11769818 # number of overall hits
+system.cpu1.dcache.overall_hits::total 11769818 # number of overall hits
+system.cpu1.dcache.ReadReq_misses::cpu1.data 170271 # number of ReadReq misses
+system.cpu1.dcache.ReadReq_misses::total 170271 # number of ReadReq misses
+system.cpu1.dcache.WriteReq_misses::cpu1.data 149767 # number of WriteReq misses
+system.cpu1.dcache.WriteReq_misses::total 149767 # number of WriteReq misses
+system.cpu1.dcache.LoadLockedReq_misses::cpu1.data 11060 # number of LoadLockedReq misses
+system.cpu1.dcache.LoadLockedReq_misses::total 11060 # number of LoadLockedReq misses
+system.cpu1.dcache.StoreCondReq_misses::cpu1.data 10038 # number of StoreCondReq misses
+system.cpu1.dcache.StoreCondReq_misses::total 10038 # number of StoreCondReq misses
+system.cpu1.dcache.demand_misses::cpu1.data 320038 # number of demand (read+write) misses
+system.cpu1.dcache.demand_misses::total 320038 # number of demand (read+write) misses
+system.cpu1.dcache.overall_misses::cpu1.data 320038 # number of overall misses
+system.cpu1.dcache.overall_misses::total 320038 # number of overall misses
+system.cpu1.dcache.ReadReq_miss_latency::cpu1.data 2152137500 # number of ReadReq miss cycles
+system.cpu1.dcache.ReadReq_miss_latency::total 2152137500 # number of ReadReq miss cycles
+system.cpu1.dcache.WriteReq_miss_latency::cpu1.data 4507881000 # number of WriteReq miss cycles
+system.cpu1.dcache.WriteReq_miss_latency::total 4507881000 # number of WriteReq miss cycles
+system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data 91883000 # number of LoadLockedReq miss cycles
+system.cpu1.dcache.LoadLockedReq_miss_latency::total 91883000 # number of LoadLockedReq miss cycles
+system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data 51759500 # number of StoreCondReq miss cycles
+system.cpu1.dcache.StoreCondReq_miss_latency::total 51759500 # number of StoreCondReq miss cycles
+system.cpu1.dcache.demand_miss_latency::cpu1.data 6660018500 # number of demand (read+write) miss cycles
+system.cpu1.dcache.demand_miss_latency::total 6660018500 # number of demand (read+write) miss cycles
+system.cpu1.dcache.overall_miss_latency::cpu1.data 6660018500 # number of overall miss cycles
+system.cpu1.dcache.overall_miss_latency::total 6660018500 # number of overall miss cycles
+system.cpu1.dcache.ReadReq_accesses::cpu1.data 7114546 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.ReadReq_accesses::total 7114546 # number of ReadReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::cpu1.data 4975310 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.WriteReq_accesses::total 4975310 # number of WriteReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data 92813 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.LoadLockedReq_accesses::total 92813 # number of LoadLockedReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::cpu1.data 92738 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.StoreCondReq_accesses::total 92738 # number of StoreCondReq accesses(hits+misses)
+system.cpu1.dcache.demand_accesses::cpu1.data 12089856 # number of demand (read+write) accesses
+system.cpu1.dcache.demand_accesses::total 12089856 # number of demand (read+write) accesses
+system.cpu1.dcache.overall_accesses::cpu1.data 12089856 # number of overall (read+write) accesses
+system.cpu1.dcache.overall_accesses::total 12089856 # number of overall (read+write) accesses
+system.cpu1.dcache.ReadReq_miss_rate::cpu1.data 0.023933 # miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_miss_rate::total 0.023933 # miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::cpu1.data 0.030102 # miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_miss_rate::total 0.030102 # miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data 0.119164 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_miss_rate::total 0.119164 # miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data 0.108240 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_miss_rate::total 0.108240 # miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_miss_rate::cpu1.data 0.026472 # miss rate for demand accesses
+system.cpu1.dcache.demand_miss_rate::total 0.026472 # miss rate for demand accesses
+system.cpu1.dcache.overall_miss_rate::cpu1.data 0.026472 # miss rate for overall accesses
+system.cpu1.dcache.overall_miss_rate::total 0.026472 # miss rate for overall accesses
+system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 12639.483529 # average ReadReq miss latency
+system.cpu1.dcache.ReadReq_avg_miss_latency::total 12639.483529 # average ReadReq miss latency
+system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 30099.294237 # average WriteReq miss latency
+system.cpu1.dcache.WriteReq_avg_miss_latency::total 30099.294237 # average WriteReq miss latency
+system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data 8307.685353 # average LoadLockedReq miss latency
+system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total 8307.685353 # average LoadLockedReq miss latency
+system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data 5156.355848 # average StoreCondReq miss latency
+system.cpu1.dcache.StoreCondReq_avg_miss_latency::total 5156.355848 # average StoreCondReq miss latency
+system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 20810.086615 # average overall miss latency
+system.cpu1.dcache.demand_avg_miss_latency::total 20810.086615 # average overall miss latency
+system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 20810.086615 # average overall miss latency
+system.cpu1.dcache.overall_avg_miss_latency::total 20810.086615 # average overall miss latency
system.cpu1.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu1.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu1.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1045,66 +1203,66 @@ system.cpu1.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu1.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu1.dcache.fast_writes 0 # number of fast writes performed
system.cpu1.dcache.cache_copies 0 # number of cache copies performed
-system.cpu1.dcache.writebacks::writebacks 366504 # number of writebacks
-system.cpu1.dcache.writebacks::total 366504 # number of writebacks
-system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 253127 # number of ReadReq MSHR misses
-system.cpu1.dcache.ReadReq_mshr_misses::total 253127 # number of ReadReq MSHR misses
-system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 178055 # number of WriteReq MSHR misses
-system.cpu1.dcache.WriteReq_mshr_misses::total 178055 # number of WriteReq MSHR misses
-system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 13099 # number of LoadLockedReq MSHR misses
-system.cpu1.dcache.LoadLockedReq_mshr_misses::total 13099 # number of LoadLockedReq MSHR misses
-system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 10394 # number of StoreCondReq MSHR misses
-system.cpu1.dcache.StoreCondReq_mshr_misses::total 10394 # number of StoreCondReq MSHR misses
-system.cpu1.dcache.demand_mshr_misses::cpu1.data 431182 # number of demand (read+write) MSHR misses
-system.cpu1.dcache.demand_mshr_misses::total 431182 # number of demand (read+write) MSHR misses
-system.cpu1.dcache.overall_mshr_misses::cpu1.data 431182 # number of overall MSHR misses
-system.cpu1.dcache.overall_mshr_misses::total 431182 # number of overall MSHR misses
-system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 2770994500 # number of ReadReq MSHR miss cycles
-system.cpu1.dcache.ReadReq_mshr_miss_latency::total 2770994500 # number of ReadReq MSHR miss cycles
-system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 5292766500 # number of WriteReq MSHR miss cycles
-system.cpu1.dcache.WriteReq_mshr_miss_latency::total 5292766500 # number of WriteReq MSHR miss cycles
-system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 89595500 # number of LoadLockedReq MSHR miss cycles
-system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 89595500 # number of LoadLockedReq MSHR miss cycles
-system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 42224000 # number of StoreCondReq MSHR miss cycles
-system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 42224000 # number of StoreCondReq MSHR miss cycles
-system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::cpu1.data 2000 # number of StoreCondFailReq MSHR miss cycles
-system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::total 2000 # number of StoreCondFailReq MSHR miss cycles
-system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 8063761000 # number of demand (read+write) MSHR miss cycles
-system.cpu1.dcache.demand_mshr_miss_latency::total 8063761000 # number of demand (read+write) MSHR miss cycles
-system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 8063761000 # number of overall MSHR miss cycles
-system.cpu1.dcache.overall_mshr_miss_latency::total 8063761000 # number of overall MSHR miss cycles
-system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 170066366500 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 170066366500 # number of ReadReq MSHR uncacheable cycles
-system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 40314514000 # number of WriteReq MSHR uncacheable cycles
-system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 40314514000 # number of WriteReq MSHR uncacheable cycles
-system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 210380880500 # number of overall MSHR uncacheable cycles
-system.cpu1.dcache.overall_mshr_uncacheable_latency::total 210380880500 # number of overall MSHR uncacheable cycles
-system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.027062 # mshr miss rate for ReadReq accesses
-system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.027062 # mshr miss rate for ReadReq accesses
-system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.027390 # mshr miss rate for WriteReq accesses
-system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.027390 # mshr miss rate for WriteReq accesses
-system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.104844 # mshr miss rate for LoadLockedReq accesses
-system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.104844 # mshr miss rate for LoadLockedReq accesses
-system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.083244 # mshr miss rate for StoreCondReq accesses
-system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.083244 # mshr miss rate for StoreCondReq accesses
-system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.027196 # mshr miss rate for demand accesses
-system.cpu1.dcache.demand_mshr_miss_rate::total 0.027196 # mshr miss rate for demand accesses
-system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.027196 # mshr miss rate for overall accesses
-system.cpu1.dcache.overall_mshr_miss_rate::total 0.027196 # mshr miss rate for overall accesses
-system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 10947.052270 # average ReadReq mshr miss latency
-system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 10947.052270 # average ReadReq mshr miss latency
-system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 29725.458426 # average WriteReq mshr miss latency
-system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 29725.458426 # average WriteReq mshr miss latency
-system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 6839.873273 # average LoadLockedReq mshr miss latency
-system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 6839.873273 # average LoadLockedReq mshr miss latency
-system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 4062.343660 # average StoreCondReq mshr miss latency
-system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 4062.343660 # average StoreCondReq mshr miss latency
+system.cpu1.dcache.writebacks::writebacks 265110 # number of writebacks
+system.cpu1.dcache.writebacks::total 265110 # number of writebacks
+system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data 170271 # number of ReadReq MSHR misses
+system.cpu1.dcache.ReadReq_mshr_misses::total 170271 # number of ReadReq MSHR misses
+system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data 149767 # number of WriteReq MSHR misses
+system.cpu1.dcache.WriteReq_mshr_misses::total 149767 # number of WriteReq MSHR misses
+system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data 11060 # number of LoadLockedReq MSHR misses
+system.cpu1.dcache.LoadLockedReq_mshr_misses::total 11060 # number of LoadLockedReq MSHR misses
+system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data 10034 # number of StoreCondReq MSHR misses
+system.cpu1.dcache.StoreCondReq_mshr_misses::total 10034 # number of StoreCondReq MSHR misses
+system.cpu1.dcache.demand_mshr_misses::cpu1.data 320038 # number of demand (read+write) MSHR misses
+system.cpu1.dcache.demand_mshr_misses::total 320038 # number of demand (read+write) MSHR misses
+system.cpu1.dcache.overall_mshr_misses::cpu1.data 320038 # number of overall MSHR misses
+system.cpu1.dcache.overall_mshr_misses::total 320038 # number of overall MSHR misses
+system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data 1811595500 # number of ReadReq MSHR miss cycles
+system.cpu1.dcache.ReadReq_mshr_miss_latency::total 1811595500 # number of ReadReq MSHR miss cycles
+system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data 4208347000 # number of WriteReq MSHR miss cycles
+system.cpu1.dcache.WriteReq_mshr_miss_latency::total 4208347000 # number of WriteReq MSHR miss cycles
+system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data 69763000 # number of LoadLockedReq MSHR miss cycles
+system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total 69763000 # number of LoadLockedReq MSHR miss cycles
+system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data 31693500 # number of StoreCondReq MSHR miss cycles
+system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total 31693500 # number of StoreCondReq MSHR miss cycles
+system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::cpu1.data 1000 # number of StoreCondFailReq MSHR miss cycles
+system.cpu1.dcache.StoreCondFailReq_mshr_miss_latency::total 1000 # number of StoreCondFailReq MSHR miss cycles
+system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data 6019942500 # number of demand (read+write) MSHR miss cycles
+system.cpu1.dcache.demand_mshr_miss_latency::total 6019942500 # number of demand (read+write) MSHR miss cycles
+system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data 6019942500 # number of overall MSHR miss cycles
+system.cpu1.dcache.overall_mshr_miss_latency::total 6019942500 # number of overall MSHR miss cycles
+system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data 168625975500 # number of ReadReq MSHR uncacheable cycles
+system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total 168625975500 # number of ReadReq MSHR uncacheable cycles
+system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data 17666930000 # number of WriteReq MSHR uncacheable cycles
+system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total 17666930000 # number of WriteReq MSHR uncacheable cycles
+system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data 186292905500 # number of overall MSHR uncacheable cycles
+system.cpu1.dcache.overall_mshr_uncacheable_latency::total 186292905500 # number of overall MSHR uncacheable cycles
+system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data 0.023933 # mshr miss rate for ReadReq accesses
+system.cpu1.dcache.ReadReq_mshr_miss_rate::total 0.023933 # mshr miss rate for ReadReq accesses
+system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data 0.030102 # mshr miss rate for WriteReq accesses
+system.cpu1.dcache.WriteReq_mshr_miss_rate::total 0.030102 # mshr miss rate for WriteReq accesses
+system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data 0.119164 # mshr miss rate for LoadLockedReq accesses
+system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total 0.119164 # mshr miss rate for LoadLockedReq accesses
+system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data 0.108197 # mshr miss rate for StoreCondReq accesses
+system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total 0.108197 # mshr miss rate for StoreCondReq accesses
+system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data 0.026472 # mshr miss rate for demand accesses
+system.cpu1.dcache.demand_mshr_miss_rate::total 0.026472 # mshr miss rate for demand accesses
+system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data 0.026472 # mshr miss rate for overall accesses
+system.cpu1.dcache.overall_mshr_miss_rate::total 0.026472 # mshr miss rate for overall accesses
+system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 10639.483529 # average ReadReq mshr miss latency
+system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 10639.483529 # average ReadReq mshr miss latency
+system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 28099.294237 # average WriteReq mshr miss latency
+system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 28099.294237 # average WriteReq mshr miss latency
+system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data 6307.685353 # average LoadLockedReq mshr miss latency
+system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total 6307.685353 # average LoadLockedReq mshr miss latency
+system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data 3158.610724 # average StoreCondReq mshr miss latency
+system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total 3158.610724 # average StoreCondReq mshr miss latency
system.cpu1.dcache.StoreCondFailReq_avg_mshr_miss_latency::cpu1.data inf # average StoreCondFailReq mshr miss latency
system.cpu1.dcache.StoreCondFailReq_avg_mshr_miss_latency::total inf # average StoreCondFailReq mshr miss latency
-system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 18701.525110 # average overall mshr miss latency
-system.cpu1.dcache.demand_avg_mshr_miss_latency::total 18701.525110 # average overall mshr miss latency
-system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 18701.525110 # average overall mshr miss latency
-system.cpu1.dcache.overall_avg_mshr_miss_latency::total 18701.525110 # average overall mshr miss latency
+system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 18810.086615 # average overall mshr miss latency
+system.cpu1.dcache.demand_avg_mshr_miss_latency::total 18810.086615 # average overall mshr miss latency
+system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 18810.086615 # average overall mshr miss latency
+system.cpu1.dcache.overall_avg_mshr_miss_latency::total 18810.086615 # average overall mshr miss latency
system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data inf # average ReadReq mshr uncacheable latency
system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data inf # average WriteReq mshr uncacheable latency
@@ -1126,10 +1284,10 @@ system.iocache.avg_blocked_cycles::no_mshrs nan #
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
-system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 522347967555 # number of ReadReq MSHR uncacheable cycles
-system.iocache.ReadReq_mshr_uncacheable_latency::total 522347967555 # number of ReadReq MSHR uncacheable cycles
-system.iocache.overall_mshr_uncacheable_latency::realview.clcd 522347967555 # number of overall MSHR uncacheable cycles
-system.iocache.overall_mshr_uncacheable_latency::total 522347967555 # number of overall MSHR uncacheable cycles
+system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 446709885400 # number of ReadReq MSHR uncacheable cycles
+system.iocache.ReadReq_mshr_uncacheable_latency::total 446709885400 # number of ReadReq MSHR uncacheable cycles
+system.iocache.overall_mshr_uncacheable_latency::realview.clcd 446709885400 # number of overall MSHR uncacheable cycles
+system.iocache.overall_mshr_uncacheable_latency::total 446709885400 # number of overall MSHR uncacheable cycles
system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd inf # average ReadReq mshr uncacheable latency
system.iocache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd inf # average overall mshr uncacheable latency
diff --git a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt
index d1abeb8c8..e97027568 100644
--- a/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/arm/linux/realview-simple-timing/stats.txt
@@ -1,54 +1,212 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 2.624627 # Number of seconds simulated
-sim_ticks 2624627401000 # Number of ticks simulated
-final_tick 2624627401000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 2.603636 # Number of seconds simulated
+sim_ticks 2603636076000 # Number of ticks simulated
+final_tick 2603636076000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 463403 # Simulator instruction rate (inst/s)
-host_op_rate 589674 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 20203281292 # Simulator tick rate (ticks/s)
-host_mem_usage 381220 # Number of bytes of host memory used
-host_seconds 129.91 # Real time elapsed on the host
-sim_insts 60201162 # Number of instructions simulated
-sim_ops 76605148 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::realview.clcd 123834568 # Number of bytes read from this memory
+host_inst_rate 485506 # Simulator instruction rate (inst/s)
+host_op_rate 617798 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 20998999798 # Simulator tick rate (ticks/s)
+host_mem_usage 395692 # Number of bytes of host memory used
+host_seconds 123.99 # Real time elapsed on the host
+sim_insts 60197128 # Number of instructions simulated
+sim_ops 76599899 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::realview.clcd 122683392 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.dtb.walker 320 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.itb.walker 192 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.inst 705824 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 9049808 # Number of bytes read from this memory
-system.physmem.bytes_read::total 133590712 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 705824 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 705824 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 3677120 # Number of bytes written to this memory
+system.physmem.bytes_read::cpu.inst 704800 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 9050128 # Number of bytes read from this memory
+system.physmem.bytes_read::total 132438832 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 704800 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 704800 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 3677504 # Number of bytes written to this memory
system.physmem.bytes_written::cpu.data 3016072 # Number of bytes written to this memory
-system.physmem.bytes_written::total 6693192 # Number of bytes written to this memory
-system.physmem.num_reads::realview.clcd 15479321 # Number of read requests responded to by this memory
+system.physmem.bytes_written::total 6693576 # Number of bytes written to this memory
+system.physmem.num_reads::realview.clcd 15335424 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.dtb.walker 5 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.itb.walker 3 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.inst 17231 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 141437 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 15637997 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 57455 # Number of write requests responded to by this memory
+system.physmem.num_reads::cpu.inst 17215 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 141442 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 15494089 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 57461 # Number of write requests responded to by this memory
system.physmem.num_writes::cpu.data 754018 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 811473 # Number of write requests responded to by this memory
-system.physmem.bw_read::realview.clcd 47181771 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.dtb.walker 122 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.itb.walker 73 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.inst 268924 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 3448035 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 50898925 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 268924 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 268924 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 1401006 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::cpu.data 1149143 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 2550149 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 1401006 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::realview.clcd 47181771 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.dtb.walker 122 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.itb.walker 73 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 268924 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 4597178 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 53449074 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.num_writes::total 811479 # Number of write requests responded to by this memory
+system.physmem.bw_read::realview.clcd 47120023 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.dtb.walker 123 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.itb.walker 74 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 270698 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 3475957 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 50866875 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 270698 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 270698 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 1412449 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu.data 1158408 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 2570857 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 1412449 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::realview.clcd 47120023 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.dtb.walker 123 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.itb.walker 74 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 270698 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 4634365 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 53437732 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 15494089 # Total number of read requests seen
+system.physmem.writeReqs 811479 # Total number of write requests seen
+system.physmem.cpureqs 213984 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 991621696 # Total number of bytes read from memory
+system.physmem.bytesWritten 51934656 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 132438832 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 6693576 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 336 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 4510 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 968203 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 968434 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 967969 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 967930 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 967593 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 967540 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 967550 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 967729 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 974541 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 967896 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 968053 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 968056 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 968172 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 968177 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 968121 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 967789 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 50184 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 50353 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 49939 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 49917 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 50620 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 50586 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 50545 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 50763 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 50925 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 50957 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 50984 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 51005 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 51208 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 51196 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 51260 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 51037 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+system.physmem.totGap 2603631716000 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 6652 # Categorize read packet sizes
+system.physmem.readPktSize::3 15335424 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 152013 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 754018 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 57461 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 4510 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 15419651 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 56393 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 11796 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 2238 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 1067 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 810 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 578 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 393 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 217 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 134 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 116 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 105 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 89 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 74 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 49 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 30 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 13 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 35279 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 35281 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 35281 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 35282 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 35281 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 35281 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 35281 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 35281 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 35281 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 35281 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 35281 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 3755940486 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 281915228486 # Sum of mem lat for all requests
+system.physmem.totBusLat 61975012000 # Total cycles spent in databus access
+system.physmem.totBankLat 216184276000 # Total cycles spent in bank access
+system.physmem.avgQLat 242.42 # Average queueing delay per request
+system.physmem.avgBankLat 13953.00 # Average bank access latency per request
+system.physmem.avgBusLat 4000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 18195.41 # Average memory access latency
+system.physmem.avgRdBW 380.86 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 19.95 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 50.87 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 2.57 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 2.51 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.11 # Average read queue length over time
+system.physmem.avgWrQLen 12.38 # Average write queue length over time
+system.physmem.readRowHits 15449465 # Number of row buffer hits during reads
+system.physmem.writeRowHits 784611 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 99.71 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 96.69 # Row buffer hit rate for writes
+system.physmem.avgGap 159677.46 # Average gap between requests
system.realview.nvmem.bytes_read::cpu.inst 20 # Number of bytes read from this memory
system.realview.nvmem.bytes_read::total 20 # Number of bytes read from this memory
system.realview.nvmem.bytes_inst_read::cpu.inst 20 # Number of instructions bytes read from this memory
@@ -69,26 +227,26 @@ system.cf0.dma_write_bytes 0 # Nu
system.cf0.dma_write_txs 0 # Number of DMA write transactions.
system.cpu.dtb.inst_hits 0 # ITB inst hits
system.cpu.dtb.inst_misses 0 # ITB inst misses
-system.cpu.dtb.read_hits 14996727 # DTB read hits
-system.cpu.dtb.read_misses 7361 # DTB read misses
-system.cpu.dtb.write_hits 11231610 # DTB write hits
-system.cpu.dtb.write_misses 2211 # DTB write misses
+system.cpu.dtb.read_hits 14995523 # DTB read hits
+system.cpu.dtb.read_misses 7332 # DTB read misses
+system.cpu.dtb.write_hits 11230789 # DTB write hits
+system.cpu.dtb.write_misses 2203 # DTB write misses
system.cpu.dtb.flush_tlb 2 # Number of times complete TLB was flushed
system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
system.cpu.dtb.flush_tlb_mva_asid 1439 # Number of times TLB was flushed by MVA & ASID
system.cpu.dtb.flush_tlb_asid 63 # Number of times TLB was flushed by ASID
system.cpu.dtb.flush_entries 3487 # Number of entries that have been flushed from TLB
system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.dtb.prefetch_faults 186 # Number of TLB faults due to prefetch
+system.cpu.dtb.prefetch_faults 184 # Number of TLB faults due to prefetch
system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
system.cpu.dtb.perms_faults 452 # Number of TLB faults due to permissions restrictions
-system.cpu.dtb.read_accesses 15004088 # DTB read accesses
-system.cpu.dtb.write_accesses 11233821 # DTB write accesses
+system.cpu.dtb.read_accesses 15002855 # DTB read accesses
+system.cpu.dtb.write_accesses 11232992 # DTB write accesses
system.cpu.dtb.inst_accesses 0 # ITB inst accesses
-system.cpu.dtb.hits 26228337 # DTB hits
-system.cpu.dtb.misses 9572 # DTB misses
-system.cpu.dtb.accesses 26237909 # DTB accesses
-system.cpu.itb.inst_hits 61495131 # ITB inst hits
+system.cpu.dtb.hits 26226312 # DTB hits
+system.cpu.dtb.misses 9535 # DTB misses
+system.cpu.dtb.accesses 26235847 # DTB accesses
+system.cpu.itb.inst_hits 61491068 # ITB inst hits
system.cpu.itb.inst_misses 4471 # ITB inst misses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
@@ -105,79 +263,79 @@ system.cpu.itb.domain_faults 0 # Nu
system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
system.cpu.itb.read_accesses 0 # DTB read accesses
system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.inst_accesses 61499602 # ITB inst accesses
-system.cpu.itb.hits 61495131 # DTB hits
+system.cpu.itb.inst_accesses 61495539 # ITB inst accesses
+system.cpu.itb.hits 61491068 # DTB hits
system.cpu.itb.misses 4471 # DTB misses
-system.cpu.itb.accesses 61499602 # DTB accesses
-system.cpu.numCycles 5249254802 # number of cpu cycles simulated
+system.cpu.itb.accesses 61495539 # DTB accesses
+system.cpu.numCycles 5207272152 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.committedInsts 60201162 # Number of instructions committed
-system.cpu.committedOps 76605148 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 68872531 # Number of integer alu accesses
+system.cpu.committedInsts 60197128 # Number of instructions committed
+system.cpu.committedOps 76599899 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 68867725 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 10269 # Number of float alu accesses
-system.cpu.num_func_calls 2139915 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 7948068 # number of instructions that are conditional controls
-system.cpu.num_int_insts 68872531 # number of integer instructions
+system.cpu.num_func_calls 2139710 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 7947746 # number of instructions that are conditional controls
+system.cpu.num_int_insts 68867725 # number of integer instructions
system.cpu.num_fp_insts 10269 # number of float instructions
-system.cpu.num_int_register_reads 394780405 # number of times the integer registers were read
-system.cpu.num_int_register_writes 74180740 # number of times the integer registers were written
+system.cpu.num_int_register_reads 394752708 # number of times the integer registers were read
+system.cpu.num_int_register_writes 74175592 # number of times the integer registers were written
system.cpu.num_fp_register_reads 7493 # number of times the floating registers were read
system.cpu.num_fp_register_writes 2780 # number of times the floating registers were written
-system.cpu.num_mem_refs 27395680 # number of memory refs
-system.cpu.num_load_insts 15660706 # Number of load instructions
-system.cpu.num_store_insts 11734974 # Number of store instructions
-system.cpu.num_idle_cycles 4573851223.612257 # Number of idle cycles
-system.cpu.num_busy_cycles 675403578.387743 # Number of busy cycles
-system.cpu.not_idle_fraction 0.128667 # Percentage of non-idle cycles
-system.cpu.idle_fraction 0.871333 # Percentage of idle cycles
+system.cpu.num_mem_refs 27393681 # number of memory refs
+system.cpu.num_load_insts 15659530 # Number of load instructions
+system.cpu.num_store_insts 11734151 # Number of store instructions
+system.cpu.num_idle_cycles 4579082960.576241 # Number of idle cycles
+system.cpu.num_busy_cycles 628189191.423759 # Number of busy cycles
+system.cpu.not_idle_fraction 0.120637 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0.879363 # Percentage of idle cycles
system.cpu.kern.inst.arm 0 # number of arm instructions executed
-system.cpu.kern.inst.quiesce 83018 # number of quiesce instructions executed
-system.cpu.icache.replacements 855895 # number of replacements
-system.cpu.icache.tagsinuse 510.920698 # Cycle average of tags in use
-system.cpu.icache.total_refs 60638724 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 856407 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 70.805965 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 19300651000 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 510.920698 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.997892 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.997892 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 60638724 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 60638724 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 60638724 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 60638724 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 60638724 # number of overall hits
-system.cpu.icache.overall_hits::total 60638724 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 856407 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 856407 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 856407 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 856407 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 856407 # number of overall misses
-system.cpu.icache.overall_misses::total 856407 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 11564476500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 11564476500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 11564476500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 11564476500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 11564476500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 11564476500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 61495131 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 61495131 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 61495131 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 61495131 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 61495131 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 61495131 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.013926 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.013926 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.013926 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.013926 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.013926 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.013926 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13503.481989 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 13503.481989 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 13503.481989 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 13503.481989 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 13503.481989 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 13503.481989 # average overall miss latency
+system.cpu.kern.inst.quiesce 83000 # number of quiesce instructions executed
+system.cpu.icache.replacements 855498 # number of replacements
+system.cpu.icache.tagsinuse 510.984783 # Cycle average of tags in use
+system.cpu.icache.total_refs 60635058 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 856010 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 70.834521 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 18657050000 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::cpu.inst 510.984783 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.998017 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.998017 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 60635058 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 60635058 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 60635058 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 60635058 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 60635058 # number of overall hits
+system.cpu.icache.overall_hits::total 60635058 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 856010 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 856010 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 856010 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 856010 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 856010 # number of overall misses
+system.cpu.icache.overall_misses::total 856010 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 11542526000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 11542526000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 11542526000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 11542526000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 11542526000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 11542526000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 61491068 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 61491068 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 61491068 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 61491068 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 61491068 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 61491068 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.013921 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.013921 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.013921 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.013921 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.013921 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.013921 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13484.101821 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 13484.101821 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 13484.101821 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 13484.101821 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 13484.101821 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 13484.101821 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -186,112 +344,112 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 856407 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 856407 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 856407 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 856407 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 856407 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 856407 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 9851662500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 9851662500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 9851662500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 9851662500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 9851662500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 9851662500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 353004500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 353004500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 353004500 # number of overall MSHR uncacheable cycles
-system.cpu.icache.overall_mshr_uncacheable_latency::total 353004500 # number of overall MSHR uncacheable cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.013926 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.013926 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.013926 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.013926 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.013926 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.013926 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11503.481989 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11503.481989 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11503.481989 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 11503.481989 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11503.481989 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 11503.481989 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 856010 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 856010 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 856010 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 856010 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 856010 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 856010 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 9830506000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 9830506000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 9830506000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 9830506000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 9830506000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 9830506000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 288141500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 288141500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 288141500 # number of overall MSHR uncacheable cycles
+system.cpu.icache.overall_mshr_uncacheable_latency::total 288141500 # number of overall MSHR uncacheable cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.013921 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.013921 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.013921 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.013921 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.013921 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.013921 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11484.101821 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11484.101821 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11484.101821 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 11484.101821 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11484.101821 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 11484.101821 # average overall mshr miss latency
system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst inf # average ReadReq mshr uncacheable latency
system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst inf # average overall mshr uncacheable latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 627232 # number of replacements
-system.cpu.dcache.tagsinuse 511.878513 # Cycle average of tags in use
-system.cpu.dcache.total_refs 23656893 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 627744 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 37.685574 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 653137000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 511.878513 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.999763 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.999763 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 13196266 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 13196266 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 9973744 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 9973744 # number of WriteReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 236294 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 236294 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 247690 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 247690 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 23170010 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 23170010 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 23170010 # number of overall hits
-system.cpu.dcache.overall_hits::total 23170010 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 368699 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 368699 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 250547 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 250547 # number of WriteReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 11397 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 11397 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 619246 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 619246 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 619246 # number of overall misses
-system.cpu.dcache.overall_misses::total 619246 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 5200667500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 5200667500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 8968842000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 8968842000 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 154755000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 154755000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 14169509500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 14169509500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 14169509500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 14169509500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 13564965 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 13564965 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 10224291 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 10224291 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 247691 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 247691 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 247690 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 247690 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 23789256 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 23789256 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 23789256 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 23789256 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.027180 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.027180 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.024505 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.024505 # miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.046013 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.046013 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.026030 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.026030 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.026030 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.026030 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14105.455941 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 14105.455941 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 35797.044068 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 35797.044068 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13578.573309 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13578.573309 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 22881.874893 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 22881.874893 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 22881.874893 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 22881.874893 # average overall miss latency
+system.cpu.dcache.replacements 627255 # number of replacements
+system.cpu.dcache.tagsinuse 511.914823 # Cycle average of tags in use
+system.cpu.dcache.total_refs 23654861 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 627767 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 37.680956 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 460735000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 511.914823 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999834 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999834 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 13195024 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 13195024 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 9972994 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 9972994 # number of WriteReq hits
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 236273 # number of LoadLockedReq hits
+system.cpu.dcache.LoadLockedReq_hits::total 236273 # number of LoadLockedReq hits
+system.cpu.dcache.StoreCondReq_hits::cpu.data 247672 # number of StoreCondReq hits
+system.cpu.dcache.StoreCondReq_hits::total 247672 # number of StoreCondReq hits
+system.cpu.dcache.demand_hits::cpu.data 23168018 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 23168018 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 23168018 # number of overall hits
+system.cpu.dcache.overall_hits::total 23168018 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 368763 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 368763 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 250502 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 250502 # number of WriteReq misses
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 11400 # number of LoadLockedReq misses
+system.cpu.dcache.LoadLockedReq_misses::total 11400 # number of LoadLockedReq misses
+system.cpu.dcache.demand_misses::cpu.data 619265 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 619265 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 619265 # number of overall misses
+system.cpu.dcache.overall_misses::total 619265 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 5206335000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 5206335000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 8061427000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 8061427000 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 154571000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 154571000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 13267762000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 13267762000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 13267762000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 13267762000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 13563787 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 13563787 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 10223496 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 10223496 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 247673 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.LoadLockedReq_accesses::total 247673 # number of LoadLockedReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 247672 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.StoreCondReq_accesses::total 247672 # number of StoreCondReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 23787283 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 23787283 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 23787283 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 23787283 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.027187 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.027187 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.024503 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.024503 # miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.046028 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.046028 # miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.026033 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.026033 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.026033 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.026033 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14118.376844 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 14118.376844 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 32181.088375 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 32181.088375 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13558.859649 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13558.859649 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 21425.015139 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 21425.015139 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 21425.015139 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 21425.015139 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -300,54 +458,54 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 595999 # number of writebacks
-system.cpu.dcache.writebacks::total 595999 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 368699 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 368699 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 250547 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 250547 # number of WriteReq MSHR misses
-system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 11397 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.LoadLockedReq_mshr_misses::total 11397 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 619246 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 619246 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 619246 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 619246 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4463269500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 4463269500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8467748000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 8467748000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 131961000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 131961000 # number of LoadLockedReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 12931017500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 12931017500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 12931017500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 12931017500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 182084322500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 182084322500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 41323476000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 41323476000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 223407798500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::total 223407798500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.027180 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.027180 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.024505 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.024505 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.046013 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.046013 # mshr miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.026030 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.026030 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.026030 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.026030 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12105.455941 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12105.455941 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 33797.044068 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 33797.044068 # average WriteReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11578.573309 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11578.573309 # average LoadLockedReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20881.874893 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 20881.874893 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20881.874893 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 20881.874893 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 596013 # number of writebacks
+system.cpu.dcache.writebacks::total 596013 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 368763 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 368763 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 250502 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 250502 # number of WriteReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 11400 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.LoadLockedReq_mshr_misses::total 11400 # number of LoadLockedReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 619265 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 619265 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 619265 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 619265 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4468809000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 4468809000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 7560423000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 7560423000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 131771000 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 131771000 # number of LoadLockedReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 12029232000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 12029232000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 12029232000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 12029232000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 182087740500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 182087740500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 18708092000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 18708092000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 200795832500 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::total 200795832500 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.027187 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.027187 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.024503 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.024503 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.046028 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.046028 # mshr miss rate for LoadLockedReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.026033 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.026033 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.026033 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.026033 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12118.376844 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12118.376844 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30181.088375 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30181.088375 # average WriteReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11558.859649 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11558.859649 # average LoadLockedReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 19425.015139 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 19425.015139 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 19425.015139 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 19425.015139 # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -355,141 +513,141 @@ system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 61916 # number of replacements
-system.cpu.l2cache.tagsinuse 50867.720143 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 1683066 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 127296 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 13.221672 # Average number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 2574019400000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 37864.952088 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.dtb.walker 3.885583 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.001416 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 6985.681192 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 6013.199864 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.577773 # Average percentage of cache occupancy
+system.cpu.l2cache.replacements 61906 # number of replacements
+system.cpu.l2cache.tagsinuse 50893.840844 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 1682731 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 127288 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 13.219871 # Average number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 2553095647000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.occ_blocks::writebacks 37868.665500 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.dtb.walker 3.885586 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.001398 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 6995.476724 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 6025.811636 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.577830 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.dtb.walker 0.000059 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.itb.walker 0.000000 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.106593 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.091754 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.776180 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 8772 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3549 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.inst 844153 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 370237 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 1226711 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 595999 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 595999 # number of Writeback hits
+system.cpu.l2cache.occ_percent::cpu.inst 0.106743 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.091947 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.776578 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 8702 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3548 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.inst 843786 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 370305 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 1226341 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 596013 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 596013 # number of Writeback hits
system.cpu.l2cache.UpgradeReq_hits::cpu.data 26 # number of UpgradeReq hits
system.cpu.l2cache.UpgradeReq_hits::total 26 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 114469 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 114469 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.dtb.walker 8772 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.itb.walker 3549 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.inst 844153 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 484706 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 1341180 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.dtb.walker 8772 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.itb.walker 3549 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.inst 844153 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 484706 # number of overall hits
-system.cpu.l2cache.overall_hits::total 1341180 # number of overall hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 114418 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 114418 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.dtb.walker 8702 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.itb.walker 3548 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 843786 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 484723 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 1340759 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.dtb.walker 8702 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.itb.walker 3548 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.inst 843786 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 484723 # number of overall hits
+system.cpu.l2cache.overall_hits::total 1340759 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 5 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 3 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.inst 10615 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 9859 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 20482 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 2873 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 2873 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 133179 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 133179 # number of ReadExReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 10599 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 9858 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 20465 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 2872 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 2872 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 133186 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 133186 # number of ReadExReq misses
system.cpu.l2cache.demand_misses::cpu.dtb.walker 5 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.itb.walker 3 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.inst 10615 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 143038 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 153661 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 10599 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 143044 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 153651 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.dtb.walker 5 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.itb.walker 3 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.inst 10615 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 143038 # number of overall misses
-system.cpu.l2cache.overall_misses::total 153661 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 261500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 156000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 552086500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 512764500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 1065268500 # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 1041000 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 1041000 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6925666500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 6925666500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 261500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 156000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 552086500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 7438431000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 7990935000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 261500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 156000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 552086500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 7438431000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 7990935000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 8777 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3552 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 854768 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 380096 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 1247193 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 595999 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 595999 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2899 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 2899 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 247648 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 247648 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.dtb.walker 8777 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.itb.walker 3552 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.inst 854768 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 627744 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 1494841 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.dtb.walker 8777 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.itb.walker 3552 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 854768 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 627744 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 1494841 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000570 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_misses::cpu.inst 10599 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 143044 # number of overall misses
+system.cpu.l2cache.overall_misses::total 153651 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 287500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 137000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 535011000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 517367000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 1052802500 # number of ReadReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 460000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 460000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6102272500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 6102272500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 287500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 137000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 535011000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 6619639500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 7155075000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 287500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 137000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 535011000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 6619639500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 7155075000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 8707 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3551 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 854385 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 380163 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 1246806 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 596013 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 596013 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2898 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 2898 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 247604 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 247604 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.dtb.walker 8707 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.itb.walker 3551 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 854385 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 627767 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 1494410 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.dtb.walker 8707 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.itb.walker 3551 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 854385 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 627767 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 1494410 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000574 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000845 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.012419 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.025938 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.016422 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.991031 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.991031 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.537775 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.537775 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000570 # miss rate for demand accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.012405 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.025931 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.016414 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.991028 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.991028 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.537899 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.537899 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000574 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000845 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012419 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.227860 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.102794 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000570 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012405 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.227862 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.102817 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000574 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000845 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012419 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.227860 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.102794 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 52300 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52010.032972 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52009.788011 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52009.984377 # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 362.339018 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 362.339018 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52002.691866 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52002.691866 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 52300 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 52000 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52010.032972 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52003.180973 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52003.663910 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 52300 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52010.032972 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52003.180973 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52003.663910 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012405 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.227862 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.102817 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 57500 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 45666.666667 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 50477.497877 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52481.943599 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 51444.050818 # average ReadReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 160.167131 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 160.167131 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 45817.672278 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 45817.672278 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 57500 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 45666.666667 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 50477.497877 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 46276.946254 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 46567.057813 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 57500 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 45666.666667 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 50477.497877 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 46276.946254 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 46567.057813 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -498,92 +656,92 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 57455 # number of writebacks
-system.cpu.l2cache.writebacks::total 57455 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 57461 # number of writebacks
+system.cpu.l2cache.writebacks::total 57461 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 5 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 3 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 10615 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 9859 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 20482 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2873 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 2873 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 133179 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 133179 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 10599 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 9858 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 20465 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2872 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 2872 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 133186 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 133186 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 5 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 3 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 10615 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 143038 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 153661 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 10599 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 143044 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 153651 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 5 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 3 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 10615 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 143038 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 153661 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 200000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 120000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 424634000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 394375000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 819329000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 114934000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 114934000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 5327448000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 5327448000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 200000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 120000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 424634000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5721823000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 6146777000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 200000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 120000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 424634000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5721823000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 6146777000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 264840000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 166685236000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 166950076000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 31792706500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 31792706500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 264840000 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 198477942500 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::total 198742782500 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000570 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 10599 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 143044 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 153651 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 224010 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 98006 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 397346579 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 389320096 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 786988691 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 28812314 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 28812314 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4371883715 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4371883715 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 224010 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 98006 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 397346579 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 4761203811 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 5158872406 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 224010 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 98006 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 397346579 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 4761203811 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 5158872406 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 197466551 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 166688827565 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 166886294116 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 9174375606 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 9174375606 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 197466551 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 175863203171 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::total 176060669722 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000574 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000845 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.012419 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.025938 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.016422 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.991031 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.991031 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.537775 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.537775 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000570 # mshr miss rate for demand accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.012405 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.025931 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.016414 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.991028 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.991028 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.537899 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.537899 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000574 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000845 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.012419 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.227860 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.102794 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000570 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.012405 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.227862 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.102817 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000574 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000845 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.012419 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.227860 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.102794 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40003.203015 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40001.521452 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40002.392344 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 40004.872955 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 40004.872955 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40002.162503 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40002.162503 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 40000 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 40000 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40003.203015 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40002.118318 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40002.193139 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40003.203015 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40002.118318 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40002.193139 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.012405 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.227862 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.102817 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 44802 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 32668.666667 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 37489.063025 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 39492.807466 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 38455.347716 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10032.142758 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10032.142758 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 32825.399929 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 32825.399929 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 44802 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 32668.666667 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 37489.063025 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 33284.890041 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 33575.260857 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 44802 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 32668.666667 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 37489.063025 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 33284.890041 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 33575.260857 # average overall mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
@@ -607,10 +765,10 @@ system.iocache.avg_blocked_cycles::no_mshrs nan #
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
-system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1246144703911 # number of ReadReq MSHR uncacheable cycles
-system.iocache.ReadReq_mshr_uncacheable_latency::total 1246144703911 # number of ReadReq MSHR uncacheable cycles
-system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1246144703911 # number of overall MSHR uncacheable cycles
-system.iocache.overall_mshr_uncacheable_latency::total 1246144703911 # number of overall MSHR uncacheable cycles
+system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1052670853165 # number of ReadReq MSHR uncacheable cycles
+system.iocache.ReadReq_mshr_uncacheable_latency::total 1052670853165 # number of ReadReq MSHR uncacheable cycles
+system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1052670853165 # number of overall MSHR uncacheable cycles
+system.iocache.overall_mshr_uncacheable_latency::total 1052670853165 # number of overall MSHR uncacheable cycles
system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd inf # average ReadReq mshr uncacheable latency
system.iocache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd inf # average overall mshr uncacheable latency
diff --git a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt
index 551274795..867a605e4 100644
--- a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt
@@ -4,13 +4,13 @@ sim_seconds 5.112041 # Nu
sim_ticks 5112040968500 # Number of ticks simulated
final_tick 5112040968500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 923075 # Simulator instruction rate (inst/s)
-host_op_rate 1890063 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 23616389220 # Simulator tick rate (ticks/s)
-host_mem_usage 353316 # Number of bytes of host memory used
-host_seconds 216.46 # Real time elapsed on the host
+host_inst_rate 468346 # Simulator instruction rate (inst/s)
+host_op_rate 958973 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 11982395829 # Simulator tick rate (ticks/s)
+host_mem_usage 354180 # Number of bytes of host memory used
+host_seconds 426.63 # Real time elapsed on the host
sim_insts 199810236 # Number of instructions simulated
-sim_ops 409125915 # Number of ops (including micro ops) simulated
+sim_ops 409125920 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::pc.south_bridge.ide 2464640 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.dtb.walker 128 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.itb.walker 320 # Number of bytes read from this memory
@@ -46,6 +46,164 @@ system.physmem.bw_total::cpu.itb.walker 63 # To
system.physmem.bw_total::cpu.inst 167022 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 2073561 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 4540583 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 0 # Total number of read requests seen
+system.physmem.writeReqs 0 # Total number of write requests seen
+system.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 0 # Total number of bytes read from memory
+system.physmem.bytesWritten 0 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 0 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 0 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+system.physmem.totGap 0 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 0 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 0 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 0 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 0 # Sum of mem lat for all requests
+system.physmem.totBusLat 0 # Total cycles spent in databus access
+system.physmem.totBankLat 0 # Total cycles spent in bank access
+system.physmem.avgQLat nan # Average queueing delay per request
+system.physmem.avgBankLat nan # Average bank access latency per request
+system.physmem.avgBusLat nan # Average bus latency per request
+system.physmem.avgMemAccLat nan # Average memory access latency
+system.physmem.avgRdBW 0.00 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 0.00 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.00 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.00 # Average read queue length over time
+system.physmem.avgWrQLen 0.00 # Average write queue length over time
+system.physmem.readRowHits 0 # Number of row buffer hits during reads
+system.physmem.writeRowHits 0 # Number of row buffer hits during writes
+system.physmem.readRowHitRate nan # Row buffer hit rate for reads
+system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+system.physmem.avgGap nan # Average gap between requests
system.iocache.replacements 47569 # number of replacements
system.iocache.tagsinuse 0.042402 # Cycle average of tags in use
system.iocache.total_refs 0 # Total number of references to valid blocks.
@@ -106,22 +264,22 @@ system.cpu.numCycles 10224081960 # nu
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 199810236 # Number of instructions committed
-system.cpu.committedOps 409125915 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 374289906 # Number of integer alu accesses
+system.cpu.committedOps 409125920 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 374289911 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
system.cpu.num_func_calls 0 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 39954535 # number of instructions that are conditional controls
-system.cpu.num_int_insts 374289906 # number of integer instructions
+system.cpu.num_conditional_control_insts 39954536 # number of instructions that are conditional controls
+system.cpu.num_int_insts 374289911 # number of integer instructions
system.cpu.num_fp_insts 0 # number of float instructions
-system.cpu.num_int_register_reads 915450684 # number of times the integer registers were read
-system.cpu.num_int_register_writes 480322735 # number of times the integer registers were written
+system.cpu.num_int_register_reads 915450709 # number of times the integer registers were read
+system.cpu.num_int_register_writes 480322748 # number of times the integer registers were written
system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
system.cpu.num_mem_refs 35624588 # number of memory refs
system.cpu.num_load_insts 27216588 # Number of load instructions
system.cpu.num_store_insts 8408000 # Number of store instructions
-system.cpu.num_idle_cycles 9770609605.299961 # Number of idle cycles
-system.cpu.num_busy_cycles 453472354.700038 # Number of busy cycles
+system.cpu.num_idle_cycles 9770609595.971962 # Number of idle cycles
+system.cpu.num_busy_cycles 453472364.028039 # Number of busy cycles
system.cpu.not_idle_fraction 0.044353 # Percentage of non-idle cycles
system.cpu.idle_fraction 0.955647 # Percentage of idle cycles
system.cpu.kern.inst.arm 0 # number of arm instructions executed
@@ -173,7 +331,7 @@ system.cpu.itb_walker_cache.tagsinuse 3.026483 # Cy
system.cpu.itb_walker_cache.total_refs 8029 # Total number of references to valid blocks.
system.cpu.itb_walker_cache.sampled_refs 3346 # Sample count of references to valid blocks.
system.cpu.itb_walker_cache.avg_refs 2.399582 # Average number of references to valid blocks.
-system.cpu.itb_walker_cache.warmup_cycle 5102019603000 # Cycle when the warmup percentage was hit.
+system.cpu.itb_walker_cache.warmup_cycle 5102019608500 # Cycle when the warmup percentage was hit.
system.cpu.itb_walker_cache.occ_blocks::cpu.itb.walker 3.026483 # Average occupied blocks per requestor
system.cpu.itb_walker_cache.occ_percent::cpu.itb.walker 0.189155 # Average percentage of cache occupancy
system.cpu.itb_walker_cache.occ_percent::total 0.189155 # Average percentage of cache occupancy
@@ -221,7 +379,7 @@ system.cpu.dtb_walker_cache.tagsinuse 5.013746 # Cy
system.cpu.dtb_walker_cache.total_refs 13015 # Total number of references to valid blocks.
system.cpu.dtb_walker_cache.sampled_refs 7611 # Sample count of references to valid blocks.
system.cpu.dtb_walker_cache.avg_refs 1.710025 # Average number of references to valid blocks.
-system.cpu.dtb_walker_cache.warmup_cycle 5101206381500 # Cycle when the warmup percentage was hit.
+system.cpu.dtb_walker_cache.warmup_cycle 5101206384000 # Cycle when the warmup percentage was hit.
system.cpu.dtb_walker_cache.occ_blocks::cpu.dtb.walker 5.013746 # Average occupied blocks per requestor
system.cpu.dtb_walker_cache.occ_percent::cpu.dtb.walker 0.313359 # Average percentage of cache occupancy
system.cpu.dtb_walker_cache.occ_percent::total 0.313359 # Average percentage of cache occupancy
@@ -313,7 +471,7 @@ system.cpu.dcache.writebacks::writebacks 1534848 # nu
system.cpu.dcache.writebacks::total 1534848 # number of writebacks
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 106558 # number of replacements
-system.cpu.l2cache.tagsinuse 64822.149249 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 64822.149247 # Cycle average of tags in use
system.cpu.l2cache.total_refs 3456224 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 170677 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 20.250086 # Average number of references to valid blocks.
@@ -321,8 +479,8 @@ system.cpu.l2cache.warmup_cycle 0 # Cy
system.cpu.l2cache.occ_blocks::writebacks 51981.453140 # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.dtb.walker 0.004954 # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.132114 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 2434.994085 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 10405.564956 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 2434.994083 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 10405.564957 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.793174 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.dtb.walker 0.000000 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.itb.walker 0.000002 # Average percentage of cache occupancy
diff --git a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt
index b8216d15c..11970e7f1 100644
--- a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt
@@ -1,80 +1,238 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 5.187896 # Number of seconds simulated
-sim_ticks 5187896410000 # Number of ticks simulated
-final_tick 5187896410000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 5.191113 # Number of seconds simulated
+sim_ticks 5191112864000 # Number of ticks simulated
+final_tick 5191112864000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 812782 # Simulator instruction rate (inst/s)
-host_op_rate 1566838 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 32873266023 # Simulator tick rate (ticks/s)
-host_mem_usage 347504 # Number of bytes of host memory used
-host_seconds 157.82 # Real time elapsed on the host
-sim_insts 128269216 # Number of instructions simulated
-sim_ops 247270559 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::pc.south_bridge.ide 2867328 # Number of bytes read from this memory
+host_inst_rate 414932 # Simulator instruction rate (inst/s)
+host_op_rate 799857 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 16795720800 # Simulator tick rate (ticks/s)
+host_mem_usage 384032 # Number of bytes of host memory used
+host_seconds 309.07 # Real time elapsed on the host
+sim_insts 128244614 # Number of instructions simulated
+sim_ops 247214605 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::pc.south_bridge.ide 2852352 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.itb.walker 320 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.inst 826944 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 8996288 # Number of bytes read from this memory
-system.physmem.bytes_read::total 12690880 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 826944 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 826944 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 8107200 # Number of bytes written to this memory
-system.physmem.bytes_written::total 8107200 # Number of bytes written to this memory
-system.physmem.num_reads::pc.south_bridge.ide 44802 # Number of read requests responded to by this memory
+system.physmem.bytes_read::cpu.inst 825984 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 9026368 # Number of bytes read from this memory
+system.physmem.bytes_read::total 12705024 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 825984 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 825984 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 8129280 # Number of bytes written to this memory
+system.physmem.bytes_written::total 8129280 # Number of bytes written to this memory
+system.physmem.num_reads::pc.south_bridge.ide 44568 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.itb.walker 5 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.inst 12921 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 140567 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 198295 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 126675 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 126675 # Number of write requests responded to by this memory
-system.physmem.bw_read::pc.south_bridge.ide 552696 # Total read bandwidth from this memory (bytes/s)
+system.physmem.num_reads::cpu.inst 12906 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 141037 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 198516 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 127020 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 127020 # Number of write requests responded to by this memory
+system.physmem.bw_read::pc.south_bridge.ide 549468 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.itb.walker 62 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.inst 159399 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 1734092 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2446248 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 159399 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 159399 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 1562714 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 1562714 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 1562714 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::pc.south_bridge.ide 552696 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 159115 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 1738812 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2447457 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 159115 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 159115 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 1565999 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 1565999 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 1565999 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::pc.south_bridge.ide 549468 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.itb.walker 62 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 159399 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 1734092 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 4008962 # Total bandwidth to/from this memory (bytes/s)
-system.iocache.replacements 47503 # number of replacements
-system.iocache.tagsinuse 0.106662 # Cycle average of tags in use
+system.physmem.bw_total::cpu.inst 159115 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 1738812 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 4013456 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 198516 # Total number of read requests seen
+system.physmem.writeReqs 127020 # Total number of write requests seen
+system.physmem.cpureqs 331314 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 12705024 # Total number of bytes read from memory
+system.physmem.bytesWritten 8129280 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 12705024 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 8129280 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 88 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 1599 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 12028 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 12411 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 11776 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 12503 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 12483 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 12755 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 12240 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 12788 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 12663 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 12687 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 12141 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 12548 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 12236 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 12474 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 11907 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 12788 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 7431 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 7966 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 7373 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 8083 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 7981 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 8219 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 7719 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 8332 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 8225 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 8161 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 7712 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 8125 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 7893 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 7991 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 7528 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 8281 # Track writes on a per bank basis
+system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+system.physmem.totGap 5191112800500 # Total gap between requests
+system.physmem.readPktSize::0 0 # Categorize read packet sizes
+system.physmem.readPktSize::1 0 # Categorize read packet sizes
+system.physmem.readPktSize::2 0 # Categorize read packet sizes
+system.physmem.readPktSize::3 0 # Categorize read packet sizes
+system.physmem.readPktSize::4 0 # Categorize read packet sizes
+system.physmem.readPktSize::5 0 # Categorize read packet sizes
+system.physmem.readPktSize::6 198516 # Categorize read packet sizes
+system.physmem.readPktSize::7 0 # Categorize read packet sizes
+system.physmem.readPktSize::8 0 # Categorize read packet sizes
+system.physmem.writePktSize::0 0 # categorize write packet sizes
+system.physmem.writePktSize::1 0 # categorize write packet sizes
+system.physmem.writePktSize::2 0 # categorize write packet sizes
+system.physmem.writePktSize::3 0 # categorize write packet sizes
+system.physmem.writePktSize::4 0 # categorize write packet sizes
+system.physmem.writePktSize::5 0 # categorize write packet sizes
+system.physmem.writePktSize::6 127020 # categorize write packet sizes
+system.physmem.writePktSize::7 0 # categorize write packet sizes
+system.physmem.writePktSize::8 0 # categorize write packet sizes
+system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 1599 # categorize neither packet sizes
+system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+system.physmem.rdQLenPdf::0 158090 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 11440 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 7599 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 2597 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 3245 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2511 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1497 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 1744 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 1556 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1514 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1392 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 1291 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 1281 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 1081 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 569 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 355 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 264 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 183 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 118 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 88 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 13 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+system.physmem.wrQLenPdf::0 4625 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 5391 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 5480 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 5504 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 5511 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 5517 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 5523 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 5523 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 5523 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 5523 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 5523 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 5523 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 5522 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 898 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 132 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 43 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 19 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 12 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 6 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 1 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+system.physmem.totQLat 2876260269 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 6438486269 # Sum of mem lat for all requests
+system.physmem.totBusLat 793712000 # Total cycles spent in databus access
+system.physmem.totBankLat 2768514000 # Total cycles spent in bank access
+system.physmem.avgQLat 14495.23 # Average queueing delay per request
+system.physmem.avgBankLat 13952.23 # Average bank access latency per request
+system.physmem.avgBusLat 4000.00 # Average bus latency per request
+system.physmem.avgMemAccLat 32447.47 # Average memory access latency
+system.physmem.avgRdBW 2.45 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 1.57 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 2.45 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 1.57 # Average consumed write bandwidth in MB/s
+system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+system.physmem.busUtil 0.03 # Data bus utilization in percentage
+system.physmem.avgRdQLen 0.00 # Average read queue length over time
+system.physmem.avgWrQLen 9.06 # Average write queue length over time
+system.physmem.readRowHits 179831 # Number of row buffer hits during reads
+system.physmem.writeRowHits 78085 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 90.63 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 61.47 # Row buffer hit rate for writes
+system.physmem.avgGap 15946355.55 # Average gap between requests
+system.iocache.replacements 47506 # number of replacements
+system.iocache.tagsinuse 0.117830 # Cycle average of tags in use
system.iocache.total_refs 0 # Total number of references to valid blocks.
-system.iocache.sampled_refs 47519 # Sample count of references to valid blocks.
+system.iocache.sampled_refs 47522 # Sample count of references to valid blocks.
system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 5044925516000 # Cycle when the warmup percentage was hit.
-system.iocache.occ_blocks::pc.south_bridge.ide 0.106662 # Average occupied blocks per requestor
-system.iocache.occ_percent::pc.south_bridge.ide 0.006666 # Average percentage of cache occupancy
-system.iocache.occ_percent::total 0.006666 # Average percentage of cache occupancy
-system.iocache.ReadReq_misses::pc.south_bridge.ide 838 # number of ReadReq misses
-system.iocache.ReadReq_misses::total 838 # number of ReadReq misses
+system.iocache.warmup_cycle 5044498925000 # Cycle when the warmup percentage was hit.
+system.iocache.occ_blocks::pc.south_bridge.ide 0.117830 # Average occupied blocks per requestor
+system.iocache.occ_percent::pc.south_bridge.ide 0.007364 # Average percentage of cache occupancy
+system.iocache.occ_percent::total 0.007364 # Average percentage of cache occupancy
+system.iocache.ReadReq_misses::pc.south_bridge.ide 841 # number of ReadReq misses
+system.iocache.ReadReq_misses::total 841 # number of ReadReq misses
system.iocache.WriteReq_misses::pc.south_bridge.ide 46720 # number of WriteReq misses
system.iocache.WriteReq_misses::total 46720 # number of WriteReq misses
-system.iocache.demand_misses::pc.south_bridge.ide 47558 # number of demand (read+write) misses
-system.iocache.demand_misses::total 47558 # number of demand (read+write) misses
-system.iocache.overall_misses::pc.south_bridge.ide 47558 # number of overall misses
-system.iocache.overall_misses::total 47558 # number of overall misses
-system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 130086932 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 130086932 # number of ReadReq miss cycles
-system.iocache.WriteReq_miss_latency::pc.south_bridge.ide 10696163160 # number of WriteReq miss cycles
-system.iocache.WriteReq_miss_latency::total 10696163160 # number of WriteReq miss cycles
-system.iocache.demand_miss_latency::pc.south_bridge.ide 10826250092 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 10826250092 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::pc.south_bridge.ide 10826250092 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 10826250092 # number of overall miss cycles
-system.iocache.ReadReq_accesses::pc.south_bridge.ide 838 # number of ReadReq accesses(hits+misses)
-system.iocache.ReadReq_accesses::total 838 # number of ReadReq accesses(hits+misses)
+system.iocache.demand_misses::pc.south_bridge.ide 47561 # number of demand (read+write) misses
+system.iocache.demand_misses::total 47561 # number of demand (read+write) misses
+system.iocache.overall_misses::pc.south_bridge.ide 47561 # number of overall misses
+system.iocache.overall_misses::total 47561 # number of overall misses
+system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 133668932 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 133668932 # number of ReadReq miss cycles
+system.iocache.WriteReq_miss_latency::pc.south_bridge.ide 9598301160 # number of WriteReq miss cycles
+system.iocache.WriteReq_miss_latency::total 9598301160 # number of WriteReq miss cycles
+system.iocache.demand_miss_latency::pc.south_bridge.ide 9731970092 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 9731970092 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::pc.south_bridge.ide 9731970092 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 9731970092 # number of overall miss cycles
+system.iocache.ReadReq_accesses::pc.south_bridge.ide 841 # number of ReadReq accesses(hits+misses)
+system.iocache.ReadReq_accesses::total 841 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::pc.south_bridge.ide 46720 # number of WriteReq accesses(hits+misses)
system.iocache.WriteReq_accesses::total 46720 # number of WriteReq accesses(hits+misses)
-system.iocache.demand_accesses::pc.south_bridge.ide 47558 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 47558 # number of demand (read+write) accesses
-system.iocache.overall_accesses::pc.south_bridge.ide 47558 # number of overall (read+write) accesses
-system.iocache.overall_accesses::total 47558 # number of overall (read+write) accesses
+system.iocache.demand_accesses::pc.south_bridge.ide 47561 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 47561 # number of demand (read+write) accesses
+system.iocache.overall_accesses::pc.south_bridge.ide 47561 # number of overall (read+write) accesses
+system.iocache.overall_accesses::total 47561 # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::pc.south_bridge.ide 1 # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
system.iocache.WriteReq_miss_rate::pc.south_bridge.ide 1 # miss rate for WriteReq accesses
@@ -83,40 +241,40 @@ system.iocache.demand_miss_rate::pc.south_bridge.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::pc.south_bridge.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 155235.002387 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 155235.002387 # average ReadReq miss latency
-system.iocache.WriteReq_avg_miss_latency::pc.south_bridge.ide 228941.848459 # average WriteReq miss latency
-system.iocache.WriteReq_avg_miss_latency::total 228941.848459 # average WriteReq miss latency
-system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 227643.090374 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 227643.090374 # average overall miss latency
-system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 227643.090374 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 227643.090374 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 90078 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 158940.466112 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 158940.466112 # average ReadReq miss latency
+system.iocache.WriteReq_avg_miss_latency::pc.south_bridge.ide 205443.089897 # average WriteReq miss latency
+system.iocache.WriteReq_avg_miss_latency::total 205443.089897 # average WriteReq miss latency
+system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 204620.804693 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 204620.804693 # average overall miss latency
+system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 204620.804693 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 204620.804693 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 78425 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 11025 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 10368 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 8.170340 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 7.564140 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
system.iocache.writebacks::writebacks 46667 # number of writebacks
system.iocache.writebacks::total 46667 # number of writebacks
-system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 838 # number of ReadReq MSHR misses
-system.iocache.ReadReq_mshr_misses::total 838 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 841 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::total 841 # number of ReadReq MSHR misses
system.iocache.WriteReq_mshr_misses::pc.south_bridge.ide 46720 # number of WriteReq MSHR misses
system.iocache.WriteReq_mshr_misses::total 46720 # number of WriteReq MSHR misses
-system.iocache.demand_mshr_misses::pc.south_bridge.ide 47558 # number of demand (read+write) MSHR misses
-system.iocache.demand_mshr_misses::total 47558 # number of demand (read+write) MSHR misses
-system.iocache.overall_mshr_misses::pc.south_bridge.ide 47558 # number of overall MSHR misses
-system.iocache.overall_mshr_misses::total 47558 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 86510932 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 86510932 # number of ReadReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::pc.south_bridge.ide 8266723160 # number of WriteReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::total 8266723160 # number of WriteReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 8353234092 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 8353234092 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 8353234092 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 8353234092 # number of overall MSHR miss cycles
+system.iocache.demand_mshr_misses::pc.south_bridge.ide 47561 # number of demand (read+write) MSHR misses
+system.iocache.demand_mshr_misses::total 47561 # number of demand (read+write) MSHR misses
+system.iocache.overall_mshr_misses::pc.south_bridge.ide 47561 # number of overall MSHR misses
+system.iocache.overall_mshr_misses::total 47561 # number of overall MSHR misses
+system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 89906992 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 89906992 # number of ReadReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::pc.south_bridge.ide 7166703132 # number of WriteReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::total 7166703132 # number of WriteReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 7256610124 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 7256610124 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 7256610124 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 7256610124 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for WriteReq accesses
@@ -125,14 +283,14 @@ system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 1
system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 103235.002387 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 103235.002387 # average ReadReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::pc.south_bridge.ide 176941.848459 # average WriteReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::total 176941.848459 # average WriteReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 175643.090374 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 175643.090374 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 175643.090374 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 175643.090374 # average overall mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 106904.865636 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 106904.865636 # average ReadReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::pc.south_bridge.ide 153396.899229 # average WriteReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::total 153396.899229 # average WriteReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 152574.801287 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 152574.801287 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 152574.801287 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 152574.801287 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.pc.south_bridge.ide.disks0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.pc.south_bridge.ide.disks0.dma_read_bytes 34816 # Number of bytes transfered via DMA reads (not PRD).
@@ -146,75 +304,75 @@ system.pc.south_bridge.ide.disks1.dma_read_txs 0
system.pc.south_bridge.ide.disks1.dma_write_full_pages 1 # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_bytes 4096 # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_txs 1 # Number of DMA write transactions.
-system.cpu.numCycles 10375792820 # number of cpu cycles simulated
+system.cpu.numCycles 10382225728 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.committedInsts 128269216 # Number of instructions committed
-system.cpu.committedOps 247270559 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 232005526 # Number of integer alu accesses
+system.cpu.committedInsts 128244614 # Number of instructions committed
+system.cpu.committedOps 247214605 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 231949866 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
system.cpu.num_func_calls 0 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 23152914 # number of instructions that are conditional controls
-system.cpu.num_int_insts 232005526 # number of integer instructions
+system.cpu.num_conditional_control_insts 23149724 # number of instructions that are conditional controls
+system.cpu.num_int_insts 231949866 # number of integer instructions
system.cpu.num_fp_insts 0 # number of float instructions
-system.cpu.num_int_register_reads 567048885 # number of times the integer registers were read
-system.cpu.num_int_register_writes 293217624 # number of times the integer registers were written
+system.cpu.num_int_register_reads 566905537 # number of times the integer registers were read
+system.cpu.num_int_register_writes 293156479 # number of times the integer registers were written
system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu.num_mem_refs 22238817 # number of memory refs
-system.cpu.num_load_insts 13875768 # Number of load instructions
-system.cpu.num_store_insts 8363049 # Number of store instructions
-system.cpu.num_idle_cycles 9774979498.742117 # Number of idle cycles
-system.cpu.num_busy_cycles 600813321.257884 # Number of busy cycles
-system.cpu.not_idle_fraction 0.057905 # Percentage of non-idle cycles
-system.cpu.idle_fraction 0.942095 # Percentage of idle cycles
+system.cpu.num_mem_refs 22227093 # number of memory refs
+system.cpu.num_load_insts 13866667 # Number of load instructions
+system.cpu.num_store_insts 8360426 # Number of store instructions
+system.cpu.num_idle_cycles 9781583042.374115 # Number of idle cycles
+system.cpu.num_busy_cycles 600642685.625884 # Number of busy cycles
+system.cpu.not_idle_fraction 0.057853 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0.942147 # Percentage of idle cycles
system.cpu.kern.inst.arm 0 # number of arm instructions executed
system.cpu.kern.inst.quiesce 0 # number of quiesce instructions executed
-system.cpu.icache.replacements 793131 # number of replacements
-system.cpu.icache.tagsinuse 510.350730 # Cycle average of tags in use
-system.cpu.icache.total_refs 144484487 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 793643 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 182.052241 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 160314386000 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 510.350730 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.996779 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.996779 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 144484487 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 144484487 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 144484487 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 144484487 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 144484487 # number of overall hits
-system.cpu.icache.overall_hits::total 144484487 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 793650 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 793650 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 793650 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 793650 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 793650 # number of overall misses
-system.cpu.icache.overall_misses::total 793650 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 10860662000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 10860662000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 10860662000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 10860662000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 10860662000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 10860662000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 145278137 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 145278137 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 145278137 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 145278137 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 145278137 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 145278137 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.005463 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.005463 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.005463 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.005463 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.005463 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.005463 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13684.447804 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 13684.447804 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 13684.447804 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 13684.447804 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 13684.447804 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 13684.447804 # average overall miss latency
+system.cpu.icache.replacements 790930 # number of replacements
+system.cpu.icache.tagsinuse 510.376048 # Cycle average of tags in use
+system.cpu.icache.total_refs 144455336 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 791442 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 182.521696 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 159759301000 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::cpu.inst 510.376048 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.996828 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.996828 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 144455336 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 144455336 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 144455336 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 144455336 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 144455336 # number of overall hits
+system.cpu.icache.overall_hits::total 144455336 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 791449 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 791449 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 791449 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 791449 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 791449 # number of overall misses
+system.cpu.icache.overall_misses::total 791449 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 10871283000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 10871283000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 10871283000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 10871283000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 10871283000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 10871283000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 145246785 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 145246785 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 145246785 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 145246785 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 145246785 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 145246785 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.005449 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.005449 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.005449 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.005449 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.005449 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.005449 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13735.923603 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 13735.923603 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 13735.923603 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 13735.923603 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 13735.923603 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 13735.923603 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -223,80 +381,80 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 793650 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 793650 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 793650 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 793650 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 793650 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 793650 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 9273362000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 9273362000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 9273362000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 9273362000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 9273362000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 9273362000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.005463 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.005463 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.005463 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.005463 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.005463 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.005463 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11684.447804 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11684.447804 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11684.447804 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 11684.447804 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11684.447804 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 11684.447804 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 791449 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 791449 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 791449 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 791449 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 791449 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 791449 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 9288385000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 9288385000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 9288385000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 9288385000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 9288385000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 9288385000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.005449 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.005449 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.005449 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.005449 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.005449 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.005449 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11735.923603 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11735.923603 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11735.923603 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 11735.923603 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11735.923603 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 11735.923603 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.itb_walker_cache.replacements 3599 # number of replacements
-system.cpu.itb_walker_cache.tagsinuse 3.063919 # Cycle average of tags in use
-system.cpu.itb_walker_cache.total_refs 7874 # Total number of references to valid blocks.
-system.cpu.itb_walker_cache.sampled_refs 3610 # Sample count of references to valid blocks.
-system.cpu.itb_walker_cache.avg_refs 2.181163 # Average number of references to valid blocks.
-system.cpu.itb_walker_cache.warmup_cycle 5162043257000 # Cycle when the warmup percentage was hit.
-system.cpu.itb_walker_cache.occ_blocks::cpu.itb.walker 3.063919 # Average occupied blocks per requestor
-system.cpu.itb_walker_cache.occ_percent::cpu.itb.walker 0.191495 # Average percentage of cache occupancy
-system.cpu.itb_walker_cache.occ_percent::total 0.191495 # Average percentage of cache occupancy
-system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 7876 # number of ReadReq hits
-system.cpu.itb_walker_cache.ReadReq_hits::total 7876 # number of ReadReq hits
+system.cpu.itb_walker_cache.replacements 3663 # number of replacements
+system.cpu.itb_walker_cache.tagsinuse 3.069768 # Cycle average of tags in use
+system.cpu.itb_walker_cache.total_refs 7696 # Total number of references to valid blocks.
+system.cpu.itb_walker_cache.sampled_refs 3675 # Sample count of references to valid blocks.
+system.cpu.itb_walker_cache.avg_refs 2.094150 # Average number of references to valid blocks.
+system.cpu.itb_walker_cache.warmup_cycle 5164936292000 # Cycle when the warmup percentage was hit.
+system.cpu.itb_walker_cache.occ_blocks::cpu.itb.walker 3.069768 # Average occupied blocks per requestor
+system.cpu.itb_walker_cache.occ_percent::cpu.itb.walker 0.191861 # Average percentage of cache occupancy
+system.cpu.itb_walker_cache.occ_percent::total 0.191861 # Average percentage of cache occupancy
+system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 7696 # number of ReadReq hits
+system.cpu.itb_walker_cache.ReadReq_hits::total 7696 # number of ReadReq hits
system.cpu.itb_walker_cache.WriteReq_hits::cpu.itb.walker 2 # number of WriteReq hits
system.cpu.itb_walker_cache.WriteReq_hits::total 2 # number of WriteReq hits
-system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 7878 # number of demand (read+write) hits
-system.cpu.itb_walker_cache.demand_hits::total 7878 # number of demand (read+write) hits
-system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 7878 # number of overall hits
-system.cpu.itb_walker_cache.overall_hits::total 7878 # number of overall hits
-system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 4455 # number of ReadReq misses
-system.cpu.itb_walker_cache.ReadReq_misses::total 4455 # number of ReadReq misses
-system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 4455 # number of demand (read+write) misses
-system.cpu.itb_walker_cache.demand_misses::total 4455 # number of demand (read+write) misses
-system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 4455 # number of overall misses
-system.cpu.itb_walker_cache.overall_misses::total 4455 # number of overall misses
-system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 43455000 # number of ReadReq miss cycles
-system.cpu.itb_walker_cache.ReadReq_miss_latency::total 43455000 # number of ReadReq miss cycles
-system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 43455000 # number of demand (read+write) miss cycles
-system.cpu.itb_walker_cache.demand_miss_latency::total 43455000 # number of demand (read+write) miss cycles
-system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 43455000 # number of overall miss cycles
-system.cpu.itb_walker_cache.overall_miss_latency::total 43455000 # number of overall miss cycles
-system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 12331 # number of ReadReq accesses(hits+misses)
-system.cpu.itb_walker_cache.ReadReq_accesses::total 12331 # number of ReadReq accesses(hits+misses)
+system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 7698 # number of demand (read+write) hits
+system.cpu.itb_walker_cache.demand_hits::total 7698 # number of demand (read+write) hits
+system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 7698 # number of overall hits
+system.cpu.itb_walker_cache.overall_hits::total 7698 # number of overall hits
+system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 4528 # number of ReadReq misses
+system.cpu.itb_walker_cache.ReadReq_misses::total 4528 # number of ReadReq misses
+system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 4528 # number of demand (read+write) misses
+system.cpu.itb_walker_cache.demand_misses::total 4528 # number of demand (read+write) misses
+system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 4528 # number of overall misses
+system.cpu.itb_walker_cache.overall_misses::total 4528 # number of overall misses
+system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 46136000 # number of ReadReq miss cycles
+system.cpu.itb_walker_cache.ReadReq_miss_latency::total 46136000 # number of ReadReq miss cycles
+system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 46136000 # number of demand (read+write) miss cycles
+system.cpu.itb_walker_cache.demand_miss_latency::total 46136000 # number of demand (read+write) miss cycles
+system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 46136000 # number of overall miss cycles
+system.cpu.itb_walker_cache.overall_miss_latency::total 46136000 # number of overall miss cycles
+system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 12224 # number of ReadReq accesses(hits+misses)
+system.cpu.itb_walker_cache.ReadReq_accesses::total 12224 # number of ReadReq accesses(hits+misses)
system.cpu.itb_walker_cache.WriteReq_accesses::cpu.itb.walker 2 # number of WriteReq accesses(hits+misses)
system.cpu.itb_walker_cache.WriteReq_accesses::total 2 # number of WriteReq accesses(hits+misses)
-system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 12333 # number of demand (read+write) accesses
-system.cpu.itb_walker_cache.demand_accesses::total 12333 # number of demand (read+write) accesses
-system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 12333 # number of overall (read+write) accesses
-system.cpu.itb_walker_cache.overall_accesses::total 12333 # number of overall (read+write) accesses
-system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.361285 # miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.361285 # miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.361226 # miss rate for demand accesses
-system.cpu.itb_walker_cache.demand_miss_rate::total 0.361226 # miss rate for demand accesses
-system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.361226 # miss rate for overall accesses
-system.cpu.itb_walker_cache.overall_miss_rate::total 0.361226 # miss rate for overall accesses
-system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 9754.208754 # average ReadReq miss latency
-system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 9754.208754 # average ReadReq miss latency
-system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 9754.208754 # average overall miss latency
-system.cpu.itb_walker_cache.demand_avg_miss_latency::total 9754.208754 # average overall miss latency
-system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 9754.208754 # average overall miss latency
-system.cpu.itb_walker_cache.overall_avg_miss_latency::total 9754.208754 # average overall miss latency
+system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 12226 # number of demand (read+write) accesses
+system.cpu.itb_walker_cache.demand_accesses::total 12226 # number of demand (read+write) accesses
+system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 12226 # number of overall (read+write) accesses
+system.cpu.itb_walker_cache.overall_accesses::total 12226 # number of overall (read+write) accesses
+system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.370419 # miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.370419 # miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.370358 # miss rate for demand accesses
+system.cpu.itb_walker_cache.demand_miss_rate::total 0.370358 # miss rate for demand accesses
+system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.370358 # miss rate for overall accesses
+system.cpu.itb_walker_cache.overall_miss_rate::total 0.370358 # miss rate for overall accesses
+system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 10189.045936 # average ReadReq miss latency
+system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 10189.045936 # average ReadReq miss latency
+system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 10189.045936 # average overall miss latency
+system.cpu.itb_walker_cache.demand_avg_miss_latency::total 10189.045936 # average overall miss latency
+system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 10189.045936 # average overall miss latency
+system.cpu.itb_walker_cache.overall_avg_miss_latency::total 10189.045936 # average overall miss latency
system.cpu.itb_walker_cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -305,78 +463,78 @@ system.cpu.itb_walker_cache.avg_blocked_cycles::no_mshrs nan
system.cpu.itb_walker_cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.itb_walker_cache.fast_writes 0 # number of fast writes performed
system.cpu.itb_walker_cache.cache_copies 0 # number of cache copies performed
-system.cpu.itb_walker_cache.writebacks::writebacks 700 # number of writebacks
-system.cpu.itb_walker_cache.writebacks::total 700 # number of writebacks
-system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 4455 # number of ReadReq MSHR misses
-system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 4455 # number of ReadReq MSHR misses
-system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 4455 # number of demand (read+write) MSHR misses
-system.cpu.itb_walker_cache.demand_mshr_misses::total 4455 # number of demand (read+write) MSHR misses
-system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 4455 # number of overall MSHR misses
-system.cpu.itb_walker_cache.overall_mshr_misses::total 4455 # number of overall MSHR misses
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 34545000 # number of ReadReq MSHR miss cycles
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 34545000 # number of ReadReq MSHR miss cycles
-system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 34545000 # number of demand (read+write) MSHR miss cycles
-system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 34545000 # number of demand (read+write) MSHR miss cycles
-system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 34545000 # number of overall MSHR miss cycles
-system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 34545000 # number of overall MSHR miss cycles
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.361285 # mshr miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.361285 # mshr miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.361226 # mshr miss rate for demand accesses
-system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.361226 # mshr miss rate for demand accesses
-system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.361226 # mshr miss rate for overall accesses
-system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.361226 # mshr miss rate for overall accesses
-system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 7754.208754 # average ReadReq mshr miss latency
-system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 7754.208754 # average ReadReq mshr miss latency
-system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 7754.208754 # average overall mshr miss latency
-system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 7754.208754 # average overall mshr miss latency
-system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 7754.208754 # average overall mshr miss latency
-system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 7754.208754 # average overall mshr miss latency
+system.cpu.itb_walker_cache.writebacks::writebacks 884 # number of writebacks
+system.cpu.itb_walker_cache.writebacks::total 884 # number of writebacks
+system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 4528 # number of ReadReq MSHR misses
+system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 4528 # number of ReadReq MSHR misses
+system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 4528 # number of demand (read+write) MSHR misses
+system.cpu.itb_walker_cache.demand_mshr_misses::total 4528 # number of demand (read+write) MSHR misses
+system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 4528 # number of overall MSHR misses
+system.cpu.itb_walker_cache.overall_mshr_misses::total 4528 # number of overall MSHR misses
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 37080000 # number of ReadReq MSHR miss cycles
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 37080000 # number of ReadReq MSHR miss cycles
+system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 37080000 # number of demand (read+write) MSHR miss cycles
+system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 37080000 # number of demand (read+write) MSHR miss cycles
+system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 37080000 # number of overall MSHR miss cycles
+system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 37080000 # number of overall MSHR miss cycles
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.370419 # mshr miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.370419 # mshr miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.370358 # mshr miss rate for demand accesses
+system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.370358 # mshr miss rate for demand accesses
+system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.370358 # mshr miss rate for overall accesses
+system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.370358 # mshr miss rate for overall accesses
+system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 8189.045936 # average ReadReq mshr miss latency
+system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 8189.045936 # average ReadReq mshr miss latency
+system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 8189.045936 # average overall mshr miss latency
+system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 8189.045936 # average overall mshr miss latency
+system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 8189.045936 # average overall mshr miss latency
+system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 8189.045936 # average overall mshr miss latency
system.cpu.itb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dtb_walker_cache.replacements 7423 # number of replacements
-system.cpu.dtb_walker_cache.tagsinuse 5.046109 # Cycle average of tags in use
-system.cpu.dtb_walker_cache.total_refs 13594 # Total number of references to valid blocks.
-system.cpu.dtb_walker_cache.sampled_refs 7438 # Sample count of references to valid blocks.
-system.cpu.dtb_walker_cache.avg_refs 1.827642 # Average number of references to valid blocks.
-system.cpu.dtb_walker_cache.warmup_cycle 5159593477000 # Cycle when the warmup percentage was hit.
-system.cpu.dtb_walker_cache.occ_blocks::cpu.dtb.walker 5.046109 # Average occupied blocks per requestor
-system.cpu.dtb_walker_cache.occ_percent::cpu.dtb.walker 0.315382 # Average percentage of cache occupancy
-system.cpu.dtb_walker_cache.occ_percent::total 0.315382 # Average percentage of cache occupancy
-system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 13598 # number of ReadReq hits
-system.cpu.dtb_walker_cache.ReadReq_hits::total 13598 # number of ReadReq hits
-system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 13598 # number of demand (read+write) hits
-system.cpu.dtb_walker_cache.demand_hits::total 13598 # number of demand (read+write) hits
-system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 13598 # number of overall hits
-system.cpu.dtb_walker_cache.overall_hits::total 13598 # number of overall hits
-system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 8635 # number of ReadReq misses
-system.cpu.dtb_walker_cache.ReadReq_misses::total 8635 # number of ReadReq misses
-system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 8635 # number of demand (read+write) misses
-system.cpu.dtb_walker_cache.demand_misses::total 8635 # number of demand (read+write) misses
-system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 8635 # number of overall misses
-system.cpu.dtb_walker_cache.overall_misses::total 8635 # number of overall misses
-system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 91582000 # number of ReadReq miss cycles
-system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 91582000 # number of ReadReq miss cycles
-system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 91582000 # number of demand (read+write) miss cycles
-system.cpu.dtb_walker_cache.demand_miss_latency::total 91582000 # number of demand (read+write) miss cycles
-system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 91582000 # number of overall miss cycles
-system.cpu.dtb_walker_cache.overall_miss_latency::total 91582000 # number of overall miss cycles
-system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 22233 # number of ReadReq accesses(hits+misses)
-system.cpu.dtb_walker_cache.ReadReq_accesses::total 22233 # number of ReadReq accesses(hits+misses)
-system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 22233 # number of demand (read+write) accesses
-system.cpu.dtb_walker_cache.demand_accesses::total 22233 # number of demand (read+write) accesses
-system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 22233 # number of overall (read+write) accesses
-system.cpu.dtb_walker_cache.overall_accesses::total 22233 # number of overall (read+write) accesses
-system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.388387 # miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.388387 # miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.388387 # miss rate for demand accesses
-system.cpu.dtb_walker_cache.demand_miss_rate::total 0.388387 # miss rate for demand accesses
-system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.388387 # miss rate for overall accesses
-system.cpu.dtb_walker_cache.overall_miss_rate::total 0.388387 # miss rate for overall accesses
-system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 10605.906196 # average ReadReq miss latency
-system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 10605.906196 # average ReadReq miss latency
-system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 10605.906196 # average overall miss latency
-system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 10605.906196 # average overall miss latency
-system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 10605.906196 # average overall miss latency
-system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 10605.906196 # average overall miss latency
+system.cpu.dtb_walker_cache.replacements 8012 # number of replacements
+system.cpu.dtb_walker_cache.tagsinuse 5.053256 # Cycle average of tags in use
+system.cpu.dtb_walker_cache.total_refs 13052 # Total number of references to valid blocks.
+system.cpu.dtb_walker_cache.sampled_refs 8025 # Sample count of references to valid blocks.
+system.cpu.dtb_walker_cache.avg_refs 1.626417 # Average number of references to valid blocks.
+system.cpu.dtb_walker_cache.warmup_cycle 5162707625000 # Cycle when the warmup percentage was hit.
+system.cpu.dtb_walker_cache.occ_blocks::cpu.dtb.walker 5.053256 # Average occupied blocks per requestor
+system.cpu.dtb_walker_cache.occ_percent::cpu.dtb.walker 0.315829 # Average percentage of cache occupancy
+system.cpu.dtb_walker_cache.occ_percent::total 0.315829 # Average percentage of cache occupancy
+system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 13068 # number of ReadReq hits
+system.cpu.dtb_walker_cache.ReadReq_hits::total 13068 # number of ReadReq hits
+system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 13068 # number of demand (read+write) hits
+system.cpu.dtb_walker_cache.demand_hits::total 13068 # number of demand (read+write) hits
+system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 13068 # number of overall hits
+system.cpu.dtb_walker_cache.overall_hits::total 13068 # number of overall hits
+system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 9194 # number of ReadReq misses
+system.cpu.dtb_walker_cache.ReadReq_misses::total 9194 # number of ReadReq misses
+system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 9194 # number of demand (read+write) misses
+system.cpu.dtb_walker_cache.demand_misses::total 9194 # number of demand (read+write) misses
+system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 9194 # number of overall misses
+system.cpu.dtb_walker_cache.overall_misses::total 9194 # number of overall misses
+system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 98984000 # number of ReadReq miss cycles
+system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 98984000 # number of ReadReq miss cycles
+system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 98984000 # number of demand (read+write) miss cycles
+system.cpu.dtb_walker_cache.demand_miss_latency::total 98984000 # number of demand (read+write) miss cycles
+system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 98984000 # number of overall miss cycles
+system.cpu.dtb_walker_cache.overall_miss_latency::total 98984000 # number of overall miss cycles
+system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 22262 # number of ReadReq accesses(hits+misses)
+system.cpu.dtb_walker_cache.ReadReq_accesses::total 22262 # number of ReadReq accesses(hits+misses)
+system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 22262 # number of demand (read+write) accesses
+system.cpu.dtb_walker_cache.demand_accesses::total 22262 # number of demand (read+write) accesses
+system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 22262 # number of overall (read+write) accesses
+system.cpu.dtb_walker_cache.overall_accesses::total 22262 # number of overall (read+write) accesses
+system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.412991 # miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.412991 # miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.412991 # miss rate for demand accesses
+system.cpu.dtb_walker_cache.demand_miss_rate::total 0.412991 # miss rate for demand accesses
+system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.412991 # miss rate for overall accesses
+system.cpu.dtb_walker_cache.overall_miss_rate::total 0.412991 # miss rate for overall accesses
+system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 10766.151838 # average ReadReq miss latency
+system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 10766.151838 # average ReadReq miss latency
+system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 10766.151838 # average overall miss latency
+system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 10766.151838 # average overall miss latency
+system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 10766.151838 # average overall miss latency
+system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 10766.151838 # average overall miss latency
system.cpu.dtb_walker_cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -385,90 +543,90 @@ system.cpu.dtb_walker_cache.avg_blocked_cycles::no_mshrs nan
system.cpu.dtb_walker_cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dtb_walker_cache.fast_writes 0 # number of fast writes performed
system.cpu.dtb_walker_cache.cache_copies 0 # number of cache copies performed
-system.cpu.dtb_walker_cache.writebacks::writebacks 2904 # number of writebacks
-system.cpu.dtb_walker_cache.writebacks::total 2904 # number of writebacks
-system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 8635 # number of ReadReq MSHR misses
-system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 8635 # number of ReadReq MSHR misses
-system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 8635 # number of demand (read+write) MSHR misses
-system.cpu.dtb_walker_cache.demand_mshr_misses::total 8635 # number of demand (read+write) MSHR misses
-system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 8635 # number of overall MSHR misses
-system.cpu.dtb_walker_cache.overall_mshr_misses::total 8635 # number of overall MSHR misses
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 74312000 # number of ReadReq MSHR miss cycles
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 74312000 # number of ReadReq MSHR miss cycles
-system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 74312000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 74312000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 74312000 # number of overall MSHR miss cycles
-system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 74312000 # number of overall MSHR miss cycles
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.388387 # mshr miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.388387 # mshr miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.388387 # mshr miss rate for demand accesses
-system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.388387 # mshr miss rate for demand accesses
-system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.388387 # mshr miss rate for overall accesses
-system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.388387 # mshr miss rate for overall accesses
-system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 8605.906196 # average ReadReq mshr miss latency
-system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 8605.906196 # average ReadReq mshr miss latency
-system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 8605.906196 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 8605.906196 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 8605.906196 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 8605.906196 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.writebacks::writebacks 3347 # number of writebacks
+system.cpu.dtb_walker_cache.writebacks::total 3347 # number of writebacks
+system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 9194 # number of ReadReq MSHR misses
+system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 9194 # number of ReadReq MSHR misses
+system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 9194 # number of demand (read+write) MSHR misses
+system.cpu.dtb_walker_cache.demand_mshr_misses::total 9194 # number of demand (read+write) MSHR misses
+system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 9194 # number of overall MSHR misses
+system.cpu.dtb_walker_cache.overall_mshr_misses::total 9194 # number of overall MSHR misses
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 80596000 # number of ReadReq MSHR miss cycles
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 80596000 # number of ReadReq MSHR miss cycles
+system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 80596000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 80596000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 80596000 # number of overall MSHR miss cycles
+system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 80596000 # number of overall MSHR miss cycles
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.412991 # mshr miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.412991 # mshr miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.412991 # mshr miss rate for demand accesses
+system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.412991 # mshr miss rate for demand accesses
+system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.412991 # mshr miss rate for overall accesses
+system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.412991 # mshr miss rate for overall accesses
+system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 8766.151838 # average ReadReq mshr miss latency
+system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 8766.151838 # average ReadReq mshr miss latency
+system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 8766.151838 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 8766.151838 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 8766.151838 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 8766.151838 # average overall mshr miss latency
system.cpu.dtb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 1618325 # number of replacements
-system.cpu.dcache.tagsinuse 511.997377 # Cycle average of tags in use
-system.cpu.dcache.total_refs 20032981 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1618837 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 12.374922 # Average number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 43788000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 511.997377 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.999995 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.999995 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 11992560 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 11992560 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 8038236 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 8038236 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 20030796 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 20030796 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 20030796 # number of overall hits
-system.cpu.dcache.overall_hits::total 20030796 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 1306270 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 1306270 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 314797 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 314797 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 1621067 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1621067 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1621067 # number of overall misses
-system.cpu.dcache.overall_misses::total 1621067 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 18175237000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 18175237000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 8903442500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 8903442500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 27078679500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 27078679500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 27078679500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 27078679500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 13298830 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 13298830 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 8353033 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 8353033 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 21651863 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 21651863 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 21651863 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 21651863 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.098224 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.098224 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037687 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.037687 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.074870 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.074870 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.074870 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.074870 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13913.843999 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 13913.843999 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 28283.123727 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 28283.123727 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 16704.232151 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 16704.232151 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 16704.232151 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 16704.232151 # average overall miss latency
+system.cpu.dcache.replacements 1620900 # number of replacements
+system.cpu.dcache.tagsinuse 511.997778 # Cycle average of tags in use
+system.cpu.dcache.total_refs 20018689 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1621412 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 12.346454 # Average number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 38749000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.occ_blocks::cpu.data 511.997778 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999996 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999996 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 11981581 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 11981581 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 8034926 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 8034926 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 20016507 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 20016507 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 20016507 # number of overall hits
+system.cpu.dcache.overall_hits::total 20016507 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 1308144 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 1308144 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 315486 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 315486 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 1623630 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 1623630 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 1623630 # number of overall misses
+system.cpu.dcache.overall_misses::total 1623630 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 18313652000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 18313652000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 8702722500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 8702722500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 27016374500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 27016374500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 27016374500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 27016374500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 13289725 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 13289725 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 8350412 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 8350412 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 21640137 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 21640137 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 21640137 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 21640137 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.098433 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.098433 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037781 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.037781 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.075029 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.075029 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.075029 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.075029 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13999.721743 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 13999.721743 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 27585.130560 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 27585.130560 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 16639.489600 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 16639.489600 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 16639.489600 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 16639.489600 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -477,46 +635,46 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 1535863 # number of writebacks
-system.cpu.dcache.writebacks::total 1535863 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1306270 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 1306270 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 314797 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 314797 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1621067 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1621067 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1621067 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1621067 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 15562697000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 15562697000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8273848500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 8273848500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23836545500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 23836545500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23836545500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 23836545500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 94146954000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 94146954000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2469434500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2469434500 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 96616388500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::total 96616388500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.098224 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.098224 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.037687 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.037687 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.074870 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.074870 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.074870 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.074870 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11913.843999 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11913.843999 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 26283.123727 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 26283.123727 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14704.232151 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 14704.232151 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14704.232151 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 14704.232151 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 1538027 # number of writebacks
+system.cpu.dcache.writebacks::total 1538027 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1308144 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 1308144 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 315486 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 315486 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 1623630 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 1623630 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 1623630 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 1623630 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 15697364000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 15697364000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8071750500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 8071750500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23769114500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 23769114500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23769114500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 23769114500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 94147176000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 94147176000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2469669500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2469669500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 96616845500 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::total 96616845500 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.098433 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.098433 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.037781 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.037781 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.075029 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.075029 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.075029 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.075029 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11999.721743 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11999.721743 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 25585.130560 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 25585.130560 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14639.489600 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 14639.489600 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14639.489600 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 14639.489600 # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -524,127 +682,127 @@ system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 86829 # number of replacements
-system.cpu.l2cache.tagsinuse 64762.717222 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 3488042 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 151520 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 23.020341 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 87015 # number of replacements
+system.cpu.l2cache.tagsinuse 64709.520699 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 3488529 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 151765 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 22.986387 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 50387.154618 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.140509 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 3354.597125 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 11020.824971 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.768847 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::writebacks 50328.696687 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.140121 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 3391.684310 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 10988.999582 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.767955 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.itb.walker 0.000002 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.051187 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.168164 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.988201 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 6338 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 2820 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.inst 780715 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 1277261 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 2067134 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 1539467 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 1539467 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 313 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 313 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 199347 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 199347 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.dtb.walker 6338 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.itb.walker 2820 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.inst 780715 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 1476608 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2266481 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.dtb.walker 6338 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.itb.walker 2820 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.inst 780715 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 1476608 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2266481 # number of overall hits
+system.cpu.l2cache.occ_percent::cpu.inst 0.051753 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.167679 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.987389 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 6912 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 3076 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.inst 778529 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 1278876 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 2067393 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 1542258 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 1542258 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 324 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 324 # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 199770 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 199770 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.dtb.walker 6912 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.itb.walker 3076 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 778529 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 1478646 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 2267163 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.dtb.walker 6912 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.itb.walker 3076 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.inst 778529 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 1478646 # number of overall hits
+system.cpu.l2cache.overall_hits::total 2267163 # number of overall hits
system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 5 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.inst 12922 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 28238 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 41165 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 1345 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 1345 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 113260 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 113260 # number of ReadExReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 12907 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 28433 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 41345 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 1340 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 1340 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 113530 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 113530 # number of ReadExReq misses
system.cpu.l2cache.demand_misses::cpu.itb.walker 5 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.inst 12922 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 141498 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 154425 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 12907 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 141963 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 154875 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.itb.walker 5 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.inst 12922 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 141498 # number of overall misses
-system.cpu.l2cache.overall_misses::total 154425 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 260000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 672549000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1483044000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 2155853000 # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 33608000 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 33608000 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5892280500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 5892280500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 260000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 672549000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 7375324500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 8048133500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 260000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 672549000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 7375324500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 8048133500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 6338 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 2825 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 793637 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1305499 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 2108299 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 1539467 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 1539467 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1658 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 1658 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 312607 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 312607 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.dtb.walker 6338 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.itb.walker 2825 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.inst 793637 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1618106 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2420906 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.dtb.walker 6338 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.itb.walker 2825 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 793637 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1618106 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2420906 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.001770 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.016282 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.021630 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.019525 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.811218 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.811218 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.362308 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.362308 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.001770 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.016282 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.087447 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.063788 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.001770 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.016282 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.087447 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.063788 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52046.819378 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52519.441887 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52371.019070 # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 24987.360595 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 24987.360595 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52024.373124 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52024.373124 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 52000 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52046.819378 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52123.171352 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52116.778371 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52046.819378 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52123.171352 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52116.778371 # average overall miss latency
+system.cpu.l2cache.overall_misses::cpu.inst 12907 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 141963 # number of overall misses
+system.cpu.l2cache.overall_misses::total 154875 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 345000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 711633000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1599623500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 2311601500 # number of ReadReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 16623000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 16623000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5723748500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 5723748500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 345000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 711633000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 7323372000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 8035350000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 345000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 711633000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 7323372000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 8035350000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 6912 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3081 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 791436 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1307309 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 2108738 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 1542258 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 1542258 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1664 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 1664 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 313300 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 313300 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.dtb.walker 6912 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.itb.walker 3081 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 791436 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1620609 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2422038 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.dtb.walker 6912 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.itb.walker 3081 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 791436 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1620609 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2422038 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.001623 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.016308 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.021749 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.019607 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.805288 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.805288 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.362368 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.362368 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.001623 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.016308 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.087599 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.063944 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.001623 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.016308 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.087599 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.063944 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 69000 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 55135.430387 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 56259.399290 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 55910.061676 # average ReadReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 12405.223881 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 12405.223881 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 50416.176341 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 50416.176341 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 69000 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 55135.430387 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 51586.483802 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 51882.808717 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 69000 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 55135.430387 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 51586.483802 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 51882.808717 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -653,78 +811,78 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 80008 # number of writebacks
-system.cpu.l2cache.writebacks::total 80008 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 80353 # number of writebacks
+system.cpu.l2cache.writebacks::total 80353 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 5 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 12922 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 28238 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 41165 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1345 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 1345 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 113260 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 113260 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 12907 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 28433 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 41345 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1340 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 1340 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 113530 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 113530 # number of ReadExReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 5 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 12922 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 141498 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 154425 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 12907 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 141963 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 154875 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 5 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 12922 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 141498 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 154425 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 200000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 517329500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1144100000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1661629500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 54186500 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 54186500 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4533030500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4533030500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 200000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 517329500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5677130500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 6194660000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 200000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 517329500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5677130500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 6194660000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 86587561000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 86587561000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2305699000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2305699000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 88893260000 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::total 88893260000 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.001770 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.016282 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.021630 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.019525 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.811218 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.811218 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.362308 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.362308 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.001770 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.016282 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.087447 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.063788 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.001770 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.016282 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.087447 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.063788 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40034.785637 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40516.325519 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40365.103850 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 40287.360595 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 40287.360595 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40023.225322 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40023.225322 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 40000 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40034.785637 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40121.630694 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40114.359722 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40034.785637 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40121.630694 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40114.359722 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 12907 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 141963 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 154875 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 280010 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 544175395 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1231005255 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1775460660 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 14316322 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 14316322 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4249338352 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4249338352 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 280010 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 544175395 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5480343607 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 6024799012 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 280010 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 544175395 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5480343607 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 6024799012 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 86587770000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 86587770000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2305910000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2305910000 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 88893680000 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::total 88893680000 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.001623 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.016308 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.021749 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.019607 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.805288 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.805288 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.362368 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.362368 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.001623 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.016308 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.087599 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.063944 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.001623 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.016308 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.087599 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.063944 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 56002 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 42161.260944 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43294.947948 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 42942.572500 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10683.822388 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10683.822388 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 37429.211239 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 37429.211239 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 56002 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 42161.260944 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 38604.027859 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 38901.042854 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 56002 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 42161.260944 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 38604.027859 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 38901.042854 # average overall mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
diff --git a/tests/quick/fs/80.netperf-stream/ref/alpha/linux/twosys-tsunami-simple-atomic/stats.txt b/tests/quick/fs/80.netperf-stream/ref/alpha/linux/twosys-tsunami-simple-atomic/stats.txt
index 02670c143..812930542 100644
--- a/tests/quick/fs/80.netperf-stream/ref/alpha/linux/twosys-tsunami-simple-atomic/stats.txt
+++ b/tests/quick/fs/80.netperf-stream/ref/alpha/linux/twosys-tsunami-simple-atomic/stats.txt
@@ -2,44 +2,202 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.200392 # Number of seconds simulated
sim_ticks 200392337000 # Number of ticks simulated
-final_tick 4320161594000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+final_tick 4320161528000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 246693534 # Simulator instruction rate (inst/s)
-host_op_rate 246690485 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 182041258854 # Simulator tick rate (ticks/s)
-host_mem_usage 459700 # Number of bytes of host memory used
-host_seconds 1.10 # Real time elapsed on the host
-sim_insts 271555592 # Number of instructions simulated
-sim_ops 271555592 # Number of ops (including micro ops) simulated
-testsys.physmem.bytes_read::cpu.inst 13229896 # Number of bytes read from this memory
-testsys.physmem.bytes_read::cpu.data 4514804 # Number of bytes read from this memory
+host_inst_rate 90899186 # Simulator instruction rate (inst/s)
+host_op_rate 90898450 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 67078334403 # Simulator tick rate (ticks/s)
+host_mem_usage 463260 # Number of bytes of host memory used
+host_seconds 2.99 # Real time elapsed on the host
+sim_insts 271551386 # Number of instructions simulated
+sim_ops 271551386 # Number of ops (including micro ops) simulated
+testsys.physmem.bytes_read::cpu.inst 13230208 # Number of bytes read from this memory
+testsys.physmem.bytes_read::cpu.data 4514888 # Number of bytes read from this memory
testsys.physmem.bytes_read::tsunami.ethernet 1464 # Number of bytes read from this memory
-testsys.physmem.bytes_read::total 17746164 # Number of bytes read from this memory
-testsys.physmem.bytes_inst_read::cpu.inst 13229896 # Number of instructions bytes read from this memory
-testsys.physmem.bytes_inst_read::total 13229896 # Number of instructions bytes read from this memory
-testsys.physmem.bytes_written::cpu.data 3697636 # Number of bytes written to this memory
+testsys.physmem.bytes_read::total 17746560 # Number of bytes read from this memory
+testsys.physmem.bytes_inst_read::cpu.inst 13230208 # Number of instructions bytes read from this memory
+testsys.physmem.bytes_inst_read::total 13230208 # Number of instructions bytes read from this memory
+testsys.physmem.bytes_written::cpu.data 3697656 # Number of bytes written to this memory
testsys.physmem.bytes_written::tsunami.ethernet 902 # Number of bytes written to this memory
-testsys.physmem.bytes_written::total 3698538 # Number of bytes written to this memory
-testsys.physmem.num_reads::cpu.inst 3307474 # Number of read requests responded to by this memory
-testsys.physmem.num_reads::cpu.data 615757 # Number of read requests responded to by this memory
+testsys.physmem.bytes_written::total 3698558 # Number of bytes written to this memory
+testsys.physmem.num_reads::cpu.inst 3307552 # Number of read requests responded to by this memory
+testsys.physmem.num_reads::cpu.data 615769 # Number of read requests responded to by this memory
testsys.physmem.num_reads::tsunami.ethernet 43 # Number of read requests responded to by this memory
-testsys.physmem.num_reads::total 3923274 # Number of read requests responded to by this memory
-testsys.physmem.num_writes::cpu.data 478509 # Number of write requests responded to by this memory
+testsys.physmem.num_reads::total 3923364 # Number of read requests responded to by this memory
+testsys.physmem.num_writes::cpu.data 478513 # Number of write requests responded to by this memory
testsys.physmem.num_writes::tsunami.ethernet 31 # Number of write requests responded to by this memory
-testsys.physmem.num_writes::total 478540 # Number of write requests responded to by this memory
-testsys.physmem.bw_read::cpu.inst 66019970 # Total read bandwidth from this memory (bytes/s)
-testsys.physmem.bw_read::cpu.data 22529824 # Total read bandwidth from this memory (bytes/s)
+testsys.physmem.num_writes::total 478544 # Number of write requests responded to by this memory
+testsys.physmem.bw_read::cpu.inst 66021527 # Total read bandwidth from this memory (bytes/s)
+testsys.physmem.bw_read::cpu.data 22530243 # Total read bandwidth from this memory (bytes/s)
testsys.physmem.bw_read::tsunami.ethernet 7306 # Total read bandwidth from this memory (bytes/s)
-testsys.physmem.bw_read::total 88557099 # Total read bandwidth from this memory (bytes/s)
-testsys.physmem.bw_inst_read::cpu.inst 66019970 # Instruction read bandwidth from this memory (bytes/s)
-testsys.physmem.bw_inst_read::total 66019970 # Instruction read bandwidth from this memory (bytes/s)
-testsys.physmem.bw_write::cpu.data 18451983 # Write bandwidth from this memory (bytes/s)
+testsys.physmem.bw_read::total 88559075 # Total read bandwidth from this memory (bytes/s)
+testsys.physmem.bw_inst_read::cpu.inst 66021527 # Instruction read bandwidth from this memory (bytes/s)
+testsys.physmem.bw_inst_read::total 66021527 # Instruction read bandwidth from this memory (bytes/s)
+testsys.physmem.bw_write::cpu.data 18452083 # Write bandwidth from this memory (bytes/s)
testsys.physmem.bw_write::tsunami.ethernet 4501 # Write bandwidth from this memory (bytes/s)
-testsys.physmem.bw_write::total 18456484 # Write bandwidth from this memory (bytes/s)
-testsys.physmem.bw_total::cpu.inst 66019970 # Total bandwidth to/from this memory (bytes/s)
-testsys.physmem.bw_total::cpu.data 40981807 # Total bandwidth to/from this memory (bytes/s)
+testsys.physmem.bw_write::total 18456584 # Write bandwidth from this memory (bytes/s)
+testsys.physmem.bw_total::cpu.inst 66021527 # Total bandwidth to/from this memory (bytes/s)
+testsys.physmem.bw_total::cpu.data 40982326 # Total bandwidth to/from this memory (bytes/s)
testsys.physmem.bw_total::tsunami.ethernet 11807 # Total bandwidth to/from this memory (bytes/s)
-testsys.physmem.bw_total::total 107013583 # Total bandwidth to/from this memory (bytes/s)
+testsys.physmem.bw_total::total 107015659 # Total bandwidth to/from this memory (bytes/s)
+testsys.physmem.readReqs 0 # Total number of read requests seen
+testsys.physmem.writeReqs 0 # Total number of write requests seen
+testsys.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
+testsys.physmem.bytesRead 0 # Total number of bytes read from memory
+testsys.physmem.bytesWritten 0 # Total number of bytes written to memory
+testsys.physmem.bytesConsumedRd 0 # bytesRead derated as per pkt->getSize()
+testsys.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
+testsys.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
+testsys.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
+testsys.physmem.perBankRdReqs::0 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::1 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::2 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::3 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::4 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::5 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::7 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::8 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::9 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::10 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::11 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::12 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::13 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::15 0 # Track reads on a per bank basis
+testsys.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+testsys.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+testsys.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+testsys.physmem.totGap 0 # Total gap between requests
+testsys.physmem.readPktSize::0 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::1 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::2 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::3 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::4 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::5 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::6 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::7 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::8 0 # Categorize read packet sizes
+testsys.physmem.writePktSize::0 0 # categorize write packet sizes
+testsys.physmem.writePktSize::1 0 # categorize write packet sizes
+testsys.physmem.writePktSize::2 0 # categorize write packet sizes
+testsys.physmem.writePktSize::3 0 # categorize write packet sizes
+testsys.physmem.writePktSize::4 0 # categorize write packet sizes
+testsys.physmem.writePktSize::5 0 # categorize write packet sizes
+testsys.physmem.writePktSize::6 0 # categorize write packet sizes
+testsys.physmem.writePktSize::7 0 # categorize write packet sizes
+testsys.physmem.writePktSize::8 0 # categorize write packet sizes
+testsys.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::6 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+testsys.physmem.rdQLenPdf::0 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::1 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::2 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+testsys.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+testsys.physmem.totQLat 0 # Total cycles spent in queuing delays
+testsys.physmem.totMemAccLat 0 # Sum of mem lat for all requests
+testsys.physmem.totBusLat 0 # Total cycles spent in databus access
+testsys.physmem.totBankLat 0 # Total cycles spent in bank access
+testsys.physmem.avgQLat nan # Average queueing delay per request
+testsys.physmem.avgBankLat nan # Average bank access latency per request
+testsys.physmem.avgBusLat nan # Average bus latency per request
+testsys.physmem.avgMemAccLat nan # Average memory access latency
+testsys.physmem.avgRdBW 0.00 # Average achieved read bandwidth in MB/s
+testsys.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
+testsys.physmem.avgConsumedRdBW 0.00 # Average consumed read bandwidth in MB/s
+testsys.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
+testsys.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+testsys.physmem.busUtil 0.00 # Data bus utilization in percentage
+testsys.physmem.avgRdQLen 0.00 # Average read queue length over time
+testsys.physmem.avgWrQLen 0.00 # Average write queue length over time
+testsys.physmem.readRowHits 0 # Number of row buffer hits during reads
+testsys.physmem.writeRowHits 0 # Number of row buffer hits during writes
+testsys.physmem.readRowHitRate nan # Row buffer hit rate for reads
+testsys.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+testsys.physmem.avgGap nan # Average gap between requests
testsys.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
testsys.disk0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
testsys.disk0.dma_read_txs 0 # Number of DMA read transactions (not PRD).
@@ -56,22 +214,22 @@ testsys.cpu.dtb.fetch_hits 0 # IT
testsys.cpu.dtb.fetch_misses 0 # ITB misses
testsys.cpu.dtb.fetch_acv 0 # ITB acv
testsys.cpu.dtb.fetch_accesses 0 # ITB accesses
-testsys.cpu.dtb.read_hits 611875 # DTB read hits
+testsys.cpu.dtb.read_hits 611887 # DTB read hits
testsys.cpu.dtb.read_misses 3287 # DTB read misses
testsys.cpu.dtb.read_acv 80 # DTB read access violations
testsys.cpu.dtb.read_accesses 225414 # DTB read accesses
-testsys.cpu.dtb.write_hits 478325 # DTB write hits
+testsys.cpu.dtb.write_hits 478329 # DTB write hits
testsys.cpu.dtb.write_misses 528 # DTB write misses
testsys.cpu.dtb.write_acv 81 # DTB write access violations
testsys.cpu.dtb.write_accesses 109988 # DTB write accesses
-testsys.cpu.dtb.data_hits 1090200 # DTB hits
+testsys.cpu.dtb.data_hits 1090216 # DTB hits
testsys.cpu.dtb.data_misses 3815 # DTB misses
testsys.cpu.dtb.data_acv 161 # DTB access violations
testsys.cpu.dtb.data_accesses 335402 # DTB accesses
-testsys.cpu.itb.fetch_hits 1215641 # ITB hits
+testsys.cpu.itb.fetch_hits 1215659 # ITB hits
testsys.cpu.itb.fetch_misses 1497 # ITB misses
testsys.cpu.itb.fetch_acv 69 # ITB acv
-testsys.cpu.itb.fetch_accesses 1217138 # ITB accesses
+testsys.cpu.itb.fetch_accesses 1217156 # ITB accesses
testsys.cpu.itb.read_hits 0 # DTB read hits
testsys.cpu.itb.read_misses 0 # DTB read misses
testsys.cpu.itb.read_acv 0 # DTB read access violations
@@ -84,51 +242,51 @@ testsys.cpu.itb.data_hits 0 # DT
testsys.cpu.itb.data_misses 0 # DTB misses
testsys.cpu.itb.data_acv 0 # DTB access violations
testsys.cpu.itb.data_accesses 0 # DTB accesses
-testsys.cpu.numCycles 399134827 # number of cpu cycles simulated
+testsys.cpu.numCycles 399134959 # number of cpu cycles simulated
testsys.cpu.numWorkItemsStarted 0 # number of work items this cpu started
testsys.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-testsys.cpu.committedInsts 3303498 # Number of instructions committed
-testsys.cpu.committedOps 3303498 # Number of ops (including micro ops) committed
-testsys.cpu.num_int_alu_accesses 3114409 # Number of integer alu accesses
+testsys.cpu.committedInsts 3303576 # Number of instructions committed
+testsys.cpu.committedOps 3303576 # Number of ops (including micro ops) committed
+testsys.cpu.num_int_alu_accesses 3114478 # Number of integer alu accesses
testsys.cpu.num_fp_alu_accesses 17380 # Number of float alu accesses
-testsys.cpu.num_func_calls 87506 # number of times a function call or return occured
-testsys.cpu.num_conditional_control_insts 347031 # number of instructions that are conditional controls
-testsys.cpu.num_int_insts 3114409 # number of integer instructions
+testsys.cpu.num_func_calls 87508 # number of times a function call or return occured
+testsys.cpu.num_conditional_control_insts 347037 # number of instructions that are conditional controls
+testsys.cpu.num_int_insts 3114478 # number of integer instructions
testsys.cpu.num_fp_insts 17380 # number of float instructions
-testsys.cpu.num_int_register_reads 4292439 # number of times the integer registers were read
-testsys.cpu.num_int_register_writes 2256595 # number of times the integer registers were written
+testsys.cpu.num_int_register_reads 4292532 # number of times the integer registers were read
+testsys.cpu.num_int_register_writes 2256656 # number of times the integer registers were written
testsys.cpu.num_fp_register_reads 11166 # number of times the floating registers were read
testsys.cpu.num_fp_register_writes 10823 # number of times the floating registers were written
-testsys.cpu.num_mem_refs 1099884 # number of memory refs
-testsys.cpu.num_load_insts 619431 # Number of load instructions
-testsys.cpu.num_store_insts 480453 # Number of store instructions
-testsys.cpu.num_idle_cycles 395839404.829048 # Number of idle cycles
-testsys.cpu.num_busy_cycles 3295422.170952 # Number of busy cycles
-testsys.cpu.not_idle_fraction 0.008256 # Percentage of non-idle cycles
-testsys.cpu.idle_fraction 0.991744 # Percentage of idle cycles
+testsys.cpu.num_mem_refs 1099900 # number of memory refs
+testsys.cpu.num_load_insts 619443 # Number of load instructions
+testsys.cpu.num_store_insts 480457 # Number of store instructions
+testsys.cpu.num_idle_cycles 395839458.060266 # Number of idle cycles
+testsys.cpu.num_busy_cycles 3295500.939734 # Number of busy cycles
+testsys.cpu.not_idle_fraction 0.008257 # Percentage of non-idle cycles
+testsys.cpu.idle_fraction 0.991743 # Percentage of idle cycles
testsys.cpu.kern.inst.arm 0 # number of arm instructions executed
testsys.cpu.kern.inst.quiesce 213 # number of quiesce instructions executed
-testsys.cpu.kern.inst.hwrei 16709 # number of hwrei instructions executed
-testsys.cpu.kern.ipl_count::0 4122 40.57% 40.57% # number of times we switched to this ipl
-testsys.cpu.kern.ipl_count::21 54 0.53% 41.10% # number of times we switched to this ipl
-testsys.cpu.kern.ipl_count::22 205 2.02% 43.12% # number of times we switched to this ipl
-testsys.cpu.kern.ipl_count::31 5779 56.88% 100.00% # number of times we switched to this ipl
-testsys.cpu.kern.ipl_count::total 10160 # number of times we switched to this ipl
+testsys.cpu.kern.inst.hwrei 16711 # number of hwrei instructions executed
+testsys.cpu.kern.ipl_count::0 4122 40.56% 40.56% # number of times we switched to this ipl
+testsys.cpu.kern.ipl_count::21 54 0.53% 41.09% # number of times we switched to this ipl
+testsys.cpu.kern.ipl_count::22 205 2.02% 43.11% # number of times we switched to this ipl
+testsys.cpu.kern.ipl_count::31 5781 56.89% 100.00% # number of times we switched to this ipl
+testsys.cpu.kern.ipl_count::total 10162 # number of times we switched to this ipl
testsys.cpu.kern.ipl_good::0 4116 48.47% 48.47% # number of times we switched to this ipl from a different ipl
testsys.cpu.kern.ipl_good::21 54 0.64% 49.11% # number of times we switched to this ipl from a different ipl
testsys.cpu.kern.ipl_good::22 205 2.41% 51.53% # number of times we switched to this ipl from a different ipl
testsys.cpu.kern.ipl_good::31 4116 48.47% 100.00% # number of times we switched to this ipl from a different ipl
testsys.cpu.kern.ipl_good::total 8491 # number of times we switched to this ipl from a different ipl
-testsys.cpu.kern.ipl_ticks::0 199321085500 99.88% 99.88% # number of cycles we spent at this ipl
+testsys.cpu.kern.ipl_ticks::0 199321108000 99.88% 99.88% # number of cycles we spent at this ipl
testsys.cpu.kern.ipl_ticks::21 4521000 0.00% 99.88% # number of cycles we spent at this ipl
testsys.cpu.kern.ipl_ticks::22 8815000 0.00% 99.88% # number of cycles we spent at this ipl
-testsys.cpu.kern.ipl_ticks::31 233213000 0.12% 100.00% # number of cycles we spent at this ipl
-testsys.cpu.kern.ipl_ticks::total 199567634500 # number of cycles we spent at this ipl
+testsys.cpu.kern.ipl_ticks::31 233256500 0.12% 100.00% # number of cycles we spent at this ipl
+testsys.cpu.kern.ipl_ticks::total 199567700500 # number of cycles we spent at this ipl
testsys.cpu.kern.ipl_used::0 0.998544 # fraction of swpipl calls that actually changed the ipl
testsys.cpu.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
testsys.cpu.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
-testsys.cpu.kern.ipl_used::31 0.712234 # fraction of swpipl calls that actually changed the ipl
-testsys.cpu.kern.ipl_used::total 0.835728 # fraction of swpipl calls that actually changed the ipl
+testsys.cpu.kern.ipl_used::31 0.711988 # fraction of swpipl calls that actually changed the ipl
+testsys.cpu.kern.ipl_used::total 0.835564 # fraction of swpipl calls that actually changed the ipl
testsys.cpu.kern.syscall::2 3 3.61% 3.61% # number of syscalls executed
testsys.cpu.kern.syscall::3 7 8.43% 12.05% # number of syscalls executed
testsys.cpu.kern.syscall::4 1 1.20% 13.25% # number of syscalls executed
@@ -151,16 +309,16 @@ testsys.cpu.kern.syscall::104 1 1.20% 93.98% # nu
testsys.cpu.kern.syscall::105 3 3.61% 97.59% # number of syscalls executed
testsys.cpu.kern.syscall::118 2 2.41% 100.00% # number of syscalls executed
testsys.cpu.kern.syscall::total 83 # number of syscalls executed
-testsys.cpu.kern.callpal::swpctx 438 4.02% 4.02% # number of callpals executed
+testsys.cpu.kern.callpal::swpctx 438 4.01% 4.01% # number of callpals executed
testsys.cpu.kern.callpal::tbi 20 0.18% 4.20% # number of callpals executed
-testsys.cpu.kern.callpal::swpipl 8990 82.42% 86.62% # number of callpals executed
+testsys.cpu.kern.callpal::swpipl 8992 82.42% 86.62% # number of callpals executed
testsys.cpu.kern.callpal::rdps 359 3.29% 89.91% # number of callpals executed
-testsys.cpu.kern.callpal::wrusp 3 0.03% 89.93% # number of callpals executed
+testsys.cpu.kern.callpal::wrusp 3 0.03% 89.94% # number of callpals executed
testsys.cpu.kern.callpal::rdusp 3 0.03% 89.96% # number of callpals executed
testsys.cpu.kern.callpal::rti 911 8.35% 98.31% # number of callpals executed
testsys.cpu.kern.callpal::callsys 140 1.28% 99.60% # number of callpals executed
testsys.cpu.kern.callpal::imb 44 0.40% 100.00% # number of callpals executed
-testsys.cpu.kern.callpal::total 10908 # number of callpals executed
+testsys.cpu.kern.callpal::total 10910 # number of callpals executed
testsys.cpu.kern.mode_switch::kernel 1133 # number of protection mode switches
testsys.cpu.kern.mode_switch::user 647 # number of protection mode switches
testsys.cpu.kern.mode_switch::idle 217 # number of protection mode switches
@@ -171,9 +329,9 @@ testsys.cpu.kern.mode_switch_good::kernel 0.575463 # f
testsys.cpu.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
testsys.cpu.kern.mode_switch_good::idle 0.023041 # fraction of useful protection mode switches
testsys.cpu.kern.mode_switch_good::total 0.652979 # fraction of useful protection mode switches
-testsys.cpu.kern.mode_ticks::kernel 931595000 57.07% 57.07% # number of ticks spent at the given mode
-testsys.cpu.kern.mode_ticks::user 532793000 32.64% 89.71% # number of ticks spent at the given mode
-testsys.cpu.kern.mode_ticks::idle 168009000 10.29% 100.00% # number of ticks spent at the given mode
+testsys.cpu.kern.mode_ticks::kernel 931596000 57.08% 57.08% # number of ticks spent at the given mode
+testsys.cpu.kern.mode_ticks::user 532793000 32.64% 89.72% # number of ticks spent at the given mode
+testsys.cpu.kern.mode_ticks::idle 167721000 10.28% 100.00% # number of ticks spent at the given mode
testsys.cpu.kern.swap_context 438 # number of times the context was actually changed
testsys.tsunami.ethernet.txBytes 960 # Bytes Transmitted
testsys.tsunami.ethernet.rxBytes 798 # Bytes Received
@@ -253,6 +411,164 @@ drivesys.physmem.bw_total::cpu.inst 39070237 # To
drivesys.physmem.bw_total::cpu.data 21904410 # Total bandwidth to/from this memory (bytes/s)
drivesys.physmem.bw_total::tsunami.ethernet 11448 # Total bandwidth to/from this memory (bytes/s)
drivesys.physmem.bw_total::total 60986094 # Total bandwidth to/from this memory (bytes/s)
+drivesys.physmem.readReqs 0 # Total number of read requests seen
+drivesys.physmem.writeReqs 0 # Total number of write requests seen
+drivesys.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
+drivesys.physmem.bytesRead 0 # Total number of bytes read from memory
+drivesys.physmem.bytesWritten 0 # Total number of bytes written to memory
+drivesys.physmem.bytesConsumedRd 0 # bytesRead derated as per pkt->getSize()
+drivesys.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
+drivesys.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
+drivesys.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
+drivesys.physmem.perBankRdReqs::0 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::1 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::2 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::3 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::4 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::5 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::7 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::8 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::9 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::10 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::11 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::12 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::13 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::15 0 # Track reads on a per bank basis
+drivesys.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+drivesys.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+drivesys.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+drivesys.physmem.totGap 0 # Total gap between requests
+drivesys.physmem.readPktSize::0 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::1 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::2 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::3 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::4 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::5 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::6 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::7 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::8 0 # Categorize read packet sizes
+drivesys.physmem.writePktSize::0 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::1 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::2 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::3 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::4 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::5 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::6 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::7 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::8 0 # categorize write packet sizes
+drivesys.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::6 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+drivesys.physmem.rdQLenPdf::0 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::1 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::2 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+drivesys.physmem.totQLat 0 # Total cycles spent in queuing delays
+drivesys.physmem.totMemAccLat 0 # Sum of mem lat for all requests
+drivesys.physmem.totBusLat 0 # Total cycles spent in databus access
+drivesys.physmem.totBankLat 0 # Total cycles spent in bank access
+drivesys.physmem.avgQLat nan # Average queueing delay per request
+drivesys.physmem.avgBankLat nan # Average bank access latency per request
+drivesys.physmem.avgBusLat nan # Average bus latency per request
+drivesys.physmem.avgMemAccLat nan # Average memory access latency
+drivesys.physmem.avgRdBW 0.00 # Average achieved read bandwidth in MB/s
+drivesys.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
+drivesys.physmem.avgConsumedRdBW 0.00 # Average consumed read bandwidth in MB/s
+drivesys.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
+drivesys.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+drivesys.physmem.busUtil 0.00 # Data bus utilization in percentage
+drivesys.physmem.avgRdQLen 0.00 # Average read queue length over time
+drivesys.physmem.avgWrQLen 0.00 # Average write queue length over time
+drivesys.physmem.readRowHits 0 # Number of row buffer hits during reads
+drivesys.physmem.writeRowHits 0 # Number of row buffer hits during writes
+drivesys.physmem.readRowHitRate nan # Row buffer hit rate for reads
+drivesys.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+drivesys.physmem.avgGap nan # Average gap between requests
drivesys.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
drivesys.disk0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
drivesys.disk0.dma_read_txs 0 # Number of DMA read transactions (not PRD).
@@ -376,7 +692,7 @@ drivesys.cpu.kern.mode_switch_good::idle 0.018265 # fr
drivesys.cpu.kern.mode_switch_good::total 0.441352 # fraction of useful protection mode switches
drivesys.cpu.kern.mode_ticks::kernel 66889000 2.31% 2.31% # number of ticks spent at the given mode
drivesys.cpu.kern.mode_ticks::user 319585750 11.03% 13.34% # number of ticks spent at the given mode
-drivesys.cpu.kern.mode_ticks::idle 2511439250 86.66% 100.00% # number of ticks spent at the given mode
+drivesys.cpu.kern.mode_ticks::idle 2511080250 86.66% 100.00% # number of ticks spent at the given mode
drivesys.cpu.kern.swap_context 72 # number of times the context was actually changed
drivesys.tsunami.ethernet.txBytes 798 # Bytes Transmitted
drivesys.tsunami.ethernet.rxBytes 960 # Bytes Received
@@ -433,15 +749,15 @@ drivesys.tsunami.ethernet.droppedPackets 0 # nu
---------- Begin Simulation Statistics ----------
sim_seconds 0.000390 # Number of seconds simulated
sim_ticks 390393500 # Number of ticks simulated
-final_tick 4320551987500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+final_tick 4320551921500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 309018358448 # Simulator instruction rate (inst/s)
-host_op_rate 304755215914 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 428792748186 # Simulator tick rate (ticks/s)
-host_mem_usage 459700 # Number of bytes of host memory used
+host_inst_rate 123937139701 # Simulator instruction rate (inst/s)
+host_op_rate 122659857960 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 174562814371 # Simulator tick rate (ticks/s)
+host_mem_usage 463260 # Number of bytes of host memory used
host_seconds 0.00 # Real time elapsed on the host
-sim_insts 271558535 # Number of instructions simulated
-sim_ops 271558535 # Number of ops (including micro ops) simulated
+sim_insts 271554329 # Number of instructions simulated
+sim_ops 271554329 # Number of ops (including micro ops) simulated
testsys.physmem.bytes_read::cpu.inst 5888 # Number of bytes read from this memory
testsys.physmem.bytes_read::cpu.data 2272 # Number of bytes read from this memory
testsys.physmem.bytes_read::total 8160 # Number of bytes read from this memory
@@ -464,6 +780,164 @@ testsys.physmem.bw_write::total 3299235 # Wr
testsys.physmem.bw_total::cpu.inst 15082218 # Total bandwidth to/from this memory (bytes/s)
testsys.physmem.bw_total::cpu.data 9119004 # Total bandwidth to/from this memory (bytes/s)
testsys.physmem.bw_total::total 24201223 # Total bandwidth to/from this memory (bytes/s)
+testsys.physmem.readReqs 0 # Total number of read requests seen
+testsys.physmem.writeReqs 0 # Total number of write requests seen
+testsys.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
+testsys.physmem.bytesRead 0 # Total number of bytes read from memory
+testsys.physmem.bytesWritten 0 # Total number of bytes written to memory
+testsys.physmem.bytesConsumedRd 0 # bytesRead derated as per pkt->getSize()
+testsys.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
+testsys.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
+testsys.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
+testsys.physmem.perBankRdReqs::0 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::1 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::2 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::3 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::4 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::5 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::7 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::8 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::9 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::10 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::11 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::12 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::13 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
+testsys.physmem.perBankRdReqs::15 0 # Track reads on a per bank basis
+testsys.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
+testsys.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+testsys.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+testsys.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+testsys.physmem.totGap 0 # Total gap between requests
+testsys.physmem.readPktSize::0 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::1 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::2 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::3 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::4 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::5 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::6 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::7 0 # Categorize read packet sizes
+testsys.physmem.readPktSize::8 0 # Categorize read packet sizes
+testsys.physmem.writePktSize::0 0 # categorize write packet sizes
+testsys.physmem.writePktSize::1 0 # categorize write packet sizes
+testsys.physmem.writePktSize::2 0 # categorize write packet sizes
+testsys.physmem.writePktSize::3 0 # categorize write packet sizes
+testsys.physmem.writePktSize::4 0 # categorize write packet sizes
+testsys.physmem.writePktSize::5 0 # categorize write packet sizes
+testsys.physmem.writePktSize::6 0 # categorize write packet sizes
+testsys.physmem.writePktSize::7 0 # categorize write packet sizes
+testsys.physmem.writePktSize::8 0 # categorize write packet sizes
+testsys.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::6 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+testsys.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+testsys.physmem.rdQLenPdf::0 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::1 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::2 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+testsys.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+testsys.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+testsys.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+testsys.physmem.totQLat 0 # Total cycles spent in queuing delays
+testsys.physmem.totMemAccLat 0 # Sum of mem lat for all requests
+testsys.physmem.totBusLat 0 # Total cycles spent in databus access
+testsys.physmem.totBankLat 0 # Total cycles spent in bank access
+testsys.physmem.avgQLat nan # Average queueing delay per request
+testsys.physmem.avgBankLat nan # Average bank access latency per request
+testsys.physmem.avgBusLat nan # Average bus latency per request
+testsys.physmem.avgMemAccLat nan # Average memory access latency
+testsys.physmem.avgRdBW 0.00 # Average achieved read bandwidth in MB/s
+testsys.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
+testsys.physmem.avgConsumedRdBW 0.00 # Average consumed read bandwidth in MB/s
+testsys.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
+testsys.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+testsys.physmem.busUtil 0.00 # Data bus utilization in percentage
+testsys.physmem.avgRdQLen 0.00 # Average read queue length over time
+testsys.physmem.avgWrQLen 0.00 # Average write queue length over time
+testsys.physmem.readRowHits 0 # Number of row buffer hits during reads
+testsys.physmem.writeRowHits 0 # Number of row buffer hits during writes
+testsys.physmem.readRowHitRate nan # Row buffer hit rate for reads
+testsys.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+testsys.physmem.avgGap nan # Average gap between requests
testsys.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
testsys.disk0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
testsys.disk0.dma_read_txs 0 # Number of DMA read transactions (not PRD).
@@ -620,6 +1094,164 @@ drivesys.physmem.bw_write::total 3299235 # Wr
drivesys.physmem.bw_total::cpu.inst 15071972 # Total bandwidth to/from this memory (bytes/s)
drivesys.physmem.bw_total::cpu.data 9119004 # Total bandwidth to/from this memory (bytes/s)
drivesys.physmem.bw_total::total 24190977 # Total bandwidth to/from this memory (bytes/s)
+drivesys.physmem.readReqs 0 # Total number of read requests seen
+drivesys.physmem.writeReqs 0 # Total number of write requests seen
+drivesys.physmem.cpureqs 0 # Reqs generatd by CPU via cache - shady
+drivesys.physmem.bytesRead 0 # Total number of bytes read from memory
+drivesys.physmem.bytesWritten 0 # Total number of bytes written to memory
+drivesys.physmem.bytesConsumedRd 0 # bytesRead derated as per pkt->getSize()
+drivesys.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
+drivesys.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
+drivesys.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
+drivesys.physmem.perBankRdReqs::0 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::1 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::2 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::3 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::4 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::5 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::7 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::8 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::9 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::10 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::11 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::12 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::13 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
+drivesys.physmem.perBankRdReqs::15 0 # Track reads on a per bank basis
+drivesys.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
+drivesys.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
+drivesys.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
+drivesys.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
+drivesys.physmem.totGap 0 # Total gap between requests
+drivesys.physmem.readPktSize::0 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::1 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::2 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::3 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::4 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::5 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::6 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::7 0 # Categorize read packet sizes
+drivesys.physmem.readPktSize::8 0 # Categorize read packet sizes
+drivesys.physmem.writePktSize::0 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::1 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::2 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::3 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::4 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::5 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::6 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::7 0 # categorize write packet sizes
+drivesys.physmem.writePktSize::8 0 # categorize write packet sizes
+drivesys.physmem.neitherpktsize::0 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::1 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::2 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::3 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::4 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::5 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::6 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::7 0 # categorize neither packet sizes
+drivesys.physmem.neitherpktsize::8 0 # categorize neither packet sizes
+drivesys.physmem.rdQLenPdf::0 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::1 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::2 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::3 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::4 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
+drivesys.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
+drivesys.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
+drivesys.physmem.totQLat 0 # Total cycles spent in queuing delays
+drivesys.physmem.totMemAccLat 0 # Sum of mem lat for all requests
+drivesys.physmem.totBusLat 0 # Total cycles spent in databus access
+drivesys.physmem.totBankLat 0 # Total cycles spent in bank access
+drivesys.physmem.avgQLat nan # Average queueing delay per request
+drivesys.physmem.avgBankLat nan # Average bank access latency per request
+drivesys.physmem.avgBusLat nan # Average bus latency per request
+drivesys.physmem.avgMemAccLat nan # Average memory access latency
+drivesys.physmem.avgRdBW 0.00 # Average achieved read bandwidth in MB/s
+drivesys.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
+drivesys.physmem.avgConsumedRdBW 0.00 # Average consumed read bandwidth in MB/s
+drivesys.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
+drivesys.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
+drivesys.physmem.busUtil 0.00 # Data bus utilization in percentage
+drivesys.physmem.avgRdQLen 0.00 # Average read queue length over time
+drivesys.physmem.avgWrQLen 0.00 # Average write queue length over time
+drivesys.physmem.readRowHits 0 # Number of row buffer hits during reads
+drivesys.physmem.writeRowHits 0 # Number of row buffer hits during writes
+drivesys.physmem.readRowHitRate nan # Row buffer hit rate for reads
+drivesys.physmem.writeRowHitRate nan # Row buffer hit rate for writes
+drivesys.physmem.avgGap nan # Average gap between requests
drivesys.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
drivesys.disk0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
drivesys.disk0.dma_read_txs 0 # Number of DMA read transactions (not PRD).