summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MESI_Two_Level
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2014-12-23 09:31:20 -0500
committerAndreas Hansson <andreas.hansson@arm.com>2014-12-23 09:31:20 -0500
commitdf8df4fd0a95763cb0658cbe77615e7deac391d3 (patch)
tree0c8776db2ef482a4f6e5db099133105f9af799d7 /tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MESI_Two_Level
parentb2342c5d9aea0b732f6d5a5b6c9c3961940ed8e7 (diff)
downloadgem5-df8df4fd0a95763cb0658cbe77615e7deac391d3.tar.xz
stats: Bump stats for decoder, TLB, prefetcher and DRAM changes
Changes due to speculative execution of an unaligned PC, introduction of TLB stats, changes and re-work of the prefetcher, and the introduction of rank-wise refresh in the DRAM controller.
Diffstat (limited to 'tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MESI_Two_Level')
-rw-r--r--tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MESI_Two_Level/stats.txt305
1 files changed, 155 insertions, 150 deletions
diff --git a/tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MESI_Two_Level/stats.txt b/tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MESI_Two_Level/stats.txt
index 95f3db4f2..aeda1c330 100644
--- a/tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MESI_Two_Level/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MESI_Two_Level/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.000139 # Nu
sim_ticks 138637 # Number of ticks simulated
final_tick 138637 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000 # Frequency of simulated ticks
-host_inst_rate 12523 # Simulator instruction rate (inst/s)
-host_op_rate 12523 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 271684 # Simulator tick rate (ticks/s)
-host_mem_usage 436940 # Number of bytes of host memory used
-host_seconds 0.51 # Real time elapsed on the host
+host_inst_rate 45640 # Simulator instruction rate (inst/s)
+host_op_rate 45635 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 990010 # Simulator tick rate (ticks/s)
+host_mem_usage 451208 # Number of bytes of host memory used
+host_seconds 0.14 # Real time elapsed on the host
sim_insts 6390 # Number of instructions simulated
sim_ops 6390 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -237,29 +237,126 @@ system.mem_ctrls.readRowHitRate 81.03 # Ro
system.mem_ctrls.writeRowHitRate 75.41 # Row buffer hit rate for writes
system.mem_ctrls.avgGap 79.75 # Average gap between requests
system.mem_ctrls.pageHitRate 80.50 # Row buffer hit rate, read and write combined
-system.mem_ctrls.memoryStateTime::IDLE 211 # Time in different power states
-system.mem_ctrls.memoryStateTime::REF 4420 # Time in different power states
-system.mem_ctrls.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.mem_ctrls.memoryStateTime::ACT 128005 # Time in different power states
-system.mem_ctrls.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.mem_ctrls.actEnergy::0 559440 # Energy for activate commands per rank (pJ)
-system.mem_ctrls.actEnergy::1 1103760 # Energy for activate commands per rank (pJ)
-system.mem_ctrls.preEnergy::0 310800 # Energy for precharge commands per rank (pJ)
-system.mem_ctrls.preEnergy::1 613200 # Energy for precharge commands per rank (pJ)
-system.mem_ctrls.readEnergy::0 5828160 # Energy for read commands per rank (pJ)
-system.mem_ctrls.readEnergy::1 8112000 # Energy for read commands per rank (pJ)
-system.mem_ctrls.writeEnergy::0 362880 # Energy for write commands per rank (pJ)
-system.mem_ctrls.writeEnergy::1 673920 # Energy for write commands per rank (pJ)
-system.mem_ctrls.refreshEnergy::0 8645520 # Energy for refresh commands per rank (pJ)
-system.mem_ctrls.refreshEnergy::1 8645520 # Energy for refresh commands per rank (pJ)
-system.mem_ctrls.actBackEnergy::0 75333024 # Energy for active background per rank (pJ)
-system.mem_ctrls.actBackEnergy::1 89081424 # Energy for active background per rank (pJ)
-system.mem_ctrls.preBackEnergy::0 13491600 # Energy for precharge background per rank (pJ)
-system.mem_ctrls.preBackEnergy::1 1431600 # Energy for precharge background per rank (pJ)
-system.mem_ctrls.totalEnergy::0 104531424 # Total energy per rank (pJ)
-system.mem_ctrls.totalEnergy::1 109661424 # Total energy per rank (pJ)
-system.mem_ctrls.averagePower::0 788.190677 # Core power per rank (mW)
-system.mem_ctrls.averagePower::1 826.872042 # Core power per rank (mW)
+system.mem_ctrls_0.actEnergy 559440 # Energy for activate commands per rank (pJ)
+system.mem_ctrls_0.preEnergy 310800 # Energy for precharge commands per rank (pJ)
+system.mem_ctrls_0.readEnergy 5828160 # Energy for read commands per rank (pJ)
+system.mem_ctrls_0.writeEnergy 362880 # Energy for write commands per rank (pJ)
+system.mem_ctrls_0.refreshEnergy 8645520 # Energy for refresh commands per rank (pJ)
+system.mem_ctrls_0.actBackEnergy 75338496 # Energy for active background per rank (pJ)
+system.mem_ctrls_0.preBackEnergy 13486800 # Energy for precharge background per rank (pJ)
+system.mem_ctrls_0.totalEnergy 104532096 # Total energy per rank (pJ)
+system.mem_ctrls_0.averagePower 788.195744 # Core power per rank (mW)
+system.mem_ctrls_0.memoryStateTime::IDLE 25869 # Time in different power states
+system.mem_ctrls_0.memoryStateTime::REF 4420 # Time in different power states
+system.mem_ctrls_0.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.mem_ctrls_0.memoryStateTime::ACT 106214 # Time in different power states
+system.mem_ctrls_0.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.mem_ctrls_1.actEnergy 1103760 # Energy for activate commands per rank (pJ)
+system.mem_ctrls_1.preEnergy 613200 # Energy for precharge commands per rank (pJ)
+system.mem_ctrls_1.readEnergy 8112000 # Energy for read commands per rank (pJ)
+system.mem_ctrls_1.writeEnergy 673920 # Energy for write commands per rank (pJ)
+system.mem_ctrls_1.refreshEnergy 8645520 # Energy for refresh commands per rank (pJ)
+system.mem_ctrls_1.actBackEnergy 89081424 # Energy for active background per rank (pJ)
+system.mem_ctrls_1.preBackEnergy 1431600 # Energy for precharge background per rank (pJ)
+system.mem_ctrls_1.totalEnergy 109661424 # Total energy per rank (pJ)
+system.mem_ctrls_1.averagePower 826.872042 # Core power per rank (mW)
+system.mem_ctrls_1.memoryStateTime::IDLE 1728 # Time in different power states
+system.mem_ctrls_1.memoryStateTime::REF 4420 # Time in different power states
+system.mem_ctrls_1.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.mem_ctrls_1.memoryStateTime::ACT 126488 # Time in different power states
+system.mem_ctrls_1.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.cpu.clk_domain.clock 1 # Clock period in ticks
+system.cpu.dtb.fetch_hits 0 # ITB hits
+system.cpu.dtb.fetch_misses 0 # ITB misses
+system.cpu.dtb.fetch_acv 0 # ITB acv
+system.cpu.dtb.fetch_accesses 0 # ITB accesses
+system.cpu.dtb.read_hits 1183 # DTB read hits
+system.cpu.dtb.read_misses 7 # DTB read misses
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 1190 # DTB read accesses
+system.cpu.dtb.write_hits 865 # DTB write hits
+system.cpu.dtb.write_misses 3 # DTB write misses
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 868 # DTB write accesses
+system.cpu.dtb.data_hits 2048 # DTB hits
+system.cpu.dtb.data_misses 10 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 2058 # DTB accesses
+system.cpu.itb.fetch_hits 6401 # ITB hits
+system.cpu.itb.fetch_misses 17 # ITB misses
+system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.itb.fetch_accesses 6418 # ITB accesses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.data_hits 0 # DTB hits
+system.cpu.itb.data_misses 0 # DTB misses
+system.cpu.itb.data_acv 0 # DTB access violations
+system.cpu.itb.data_accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 17 # Number of system calls
+system.cpu.numCycles 138637 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 6390 # Number of instructions committed
+system.cpu.committedOps 6390 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 6317 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 10 # Number of float alu accesses
+system.cpu.num_func_calls 251 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 749 # number of instructions that are conditional controls
+system.cpu.num_int_insts 6317 # number of integer instructions
+system.cpu.num_fp_insts 10 # number of float instructions
+system.cpu.num_int_register_reads 8285 # number of times the integer registers were read
+system.cpu.num_int_register_writes 4568 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 8 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 2 # number of times the floating registers were written
+system.cpu.num_mem_refs 2058 # number of memory refs
+system.cpu.num_load_insts 1190 # Number of load instructions
+system.cpu.num_store_insts 868 # Number of store instructions
+system.cpu.num_idle_cycles 0 # Number of idle cycles
+system.cpu.num_busy_cycles 138637 # Number of busy cycles
+system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0 # Percentage of idle cycles
+system.cpu.Branches 1050 # Number of branches fetched
+system.cpu.op_class::No_OpClass 19 0.30% 0.30% # Class of executed instruction
+system.cpu.op_class::IntAlu 4320 67.50% 67.80% # Class of executed instruction
+system.cpu.op_class::IntMult 1 0.02% 67.81% # Class of executed instruction
+system.cpu.op_class::IntDiv 0 0.00% 67.81% # Class of executed instruction
+system.cpu.op_class::FloatAdd 2 0.03% 67.84% # Class of executed instruction
+system.cpu.op_class::FloatCmp 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::FloatCvt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::FloatMult 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::FloatDiv 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::MemRead 1190 18.59% 86.44% # Class of executed instruction
+system.cpu.op_class::MemWrite 868 13.56% 100.00% # Class of executed instruction
+system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::total 6400 # Class of executed instruction
system.ruby.clk_domain.clock 1 # Clock period in ticks
system.ruby.delayHist::bucket_size 1 # delay histogram for all message
system.ruby.delayHist::max_bucket 9 # delay histogram for all message
@@ -279,8 +376,8 @@ system.ruby.latency_hist::bucket_size 64
system.ruby.latency_hist::max_bucket 639
system.ruby.latency_hist::samples 8448
system.ruby.latency_hist::mean 15.410630
-system.ruby.latency_hist::gmean 5.220511
-system.ruby.latency_hist::stdev 29.550250
+system.ruby.latency_hist::gmean 5.220490
+system.ruby.latency_hist::stdev 29.556532
system.ruby.latency_hist | 7278 86.15% 86.15% | 1151 13.62% 99.78% | 3 0.04% 99.81% | 2 0.02% 99.83% | 6 0.07% 99.91% | 8 0.09% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.latency_hist::total 8448
system.ruby.hit_latency_hist::bucket_size 1
@@ -294,8 +391,8 @@ system.ruby.miss_latency_hist::bucket_size 64
system.ruby.miss_latency_hist::max_bucket 639
system.ruby.miss_latency_hist::samples 1490
system.ruby.miss_latency_hist::mean 73.365772
-system.ruby.miss_latency_hist::gmean 69.379008
-system.ruby.miss_latency_hist::stdev 29.545012
+system.ruby.miss_latency_hist::gmean 69.377440
+system.ruby.miss_latency_hist::stdev 29.580633
system.ruby.miss_latency_hist | 320 21.48% 21.48% | 1151 77.25% 98.72% | 3 0.20% 98.93% | 2 0.13% 99.06% | 6 0.40% 99.46% | 8 0.54% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.miss_latency_hist::total 1490
system.ruby.l1_cntrl0.L1Dcache.demand_hits 1249 # Number of cache demand hits
@@ -304,7 +401,6 @@ system.ruby.l1_cntrl0.L1Dcache.demand_accesses 2048
system.ruby.l1_cntrl0.L1Icache.demand_hits 5709 # Number of cache demand hits
system.ruby.l1_cntrl0.L1Icache.demand_misses 691 # Number of cache demand misses
system.ruby.l1_cntrl0.L1Icache.demand_accesses 6400 # Number of cache demand accesses
-system.cpu.clk_domain.clock 1 # Clock period in ticks
system.ruby.l1_cntrl0.prefetcher.miss_observed 0 # number of misses observed
system.ruby.l1_cntrl0.prefetcher.allocated_streams 0 # number of streams allocated for prefetching
system.ruby.l1_cntrl0.prefetcher.prefetches_requested 0 # number of prefetch requests made
@@ -314,6 +410,10 @@ system.ruby.l1_cntrl0.prefetcher.hits 0 # nu
system.ruby.l1_cntrl0.prefetcher.partial_hits 0 # number of misses observed for a block being prefetched
system.ruby.l1_cntrl0.prefetcher.pages_crossed 0 # number of prefetches across pages
system.ruby.l1_cntrl0.prefetcher.misses_on_prefetched_blocks 0 # number of misses for blocks that were prefetched, yet missed
+system.ruby.l2_cntrl0.L2cache.demand_hits 30 # Number of cache demand hits
+system.ruby.l2_cntrl0.L2cache.demand_misses 1460 # Number of cache demand misses
+system.ruby.l2_cntrl0.L2cache.demand_accesses 1490 # Number of cache demand accesses
+system.ruby.memctrl_clk_domain.clock 3 # Clock period in ticks
system.ruby.network.routers0.percent_links_utilized 3.776229
system.ruby.network.routers0.msg_count.Control::0 1490
system.ruby.network.routers0.msg_count.Request_Control::2 1041
@@ -331,9 +431,6 @@ system.ruby.network.routers0.msg_bytes.Response_Control::2 6392
system.ruby.network.routers0.msg_bytes.Writeback_Data::0 10440
system.ruby.network.routers0.msg_bytes.Writeback_Data::1 10152
system.ruby.network.routers0.msg_bytes.Writeback_Control::0 2328
-system.ruby.l2_cntrl0.L2cache.demand_hits 30 # Number of cache demand hits
-system.ruby.l2_cntrl0.L2cache.demand_misses 1460 # Number of cache demand misses
-system.ruby.l2_cntrl0.L2cache.demand_accesses 1490 # Number of cache demand accesses
system.ruby.network.routers1.percent_links_utilized 7.332278
system.ruby.network.routers1.msg_count.Control::0 2950
system.ruby.network.routers1.msg_count.Request_Control::2 1041
@@ -387,98 +484,6 @@ system.ruby.network.msg_byte.Response_Data 697032
system.ruby.network.msg_byte.Response_Control 114288
system.ruby.network.msg_byte.Writeback_Data 61776
system.ruby.network.msg_byte.Writeback_Control 6984
-system.ruby.memctrl_clk_domain.clock 3 # Clock period in ticks
-system.cpu.dtb.fetch_hits 0 # ITB hits
-system.cpu.dtb.fetch_misses 0 # ITB misses
-system.cpu.dtb.fetch_acv 0 # ITB acv
-system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 1183 # DTB read hits
-system.cpu.dtb.read_misses 7 # DTB read misses
-system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 1190 # DTB read accesses
-system.cpu.dtb.write_hits 865 # DTB write hits
-system.cpu.dtb.write_misses 3 # DTB write misses
-system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 868 # DTB write accesses
-system.cpu.dtb.data_hits 2048 # DTB hits
-system.cpu.dtb.data_misses 10 # DTB misses
-system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 2058 # DTB accesses
-system.cpu.itb.fetch_hits 6401 # ITB hits
-system.cpu.itb.fetch_misses 17 # ITB misses
-system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 6418 # ITB accesses
-system.cpu.itb.read_hits 0 # DTB read hits
-system.cpu.itb.read_misses 0 # DTB read misses
-system.cpu.itb.read_acv 0 # DTB read access violations
-system.cpu.itb.read_accesses 0 # DTB read accesses
-system.cpu.itb.write_hits 0 # DTB write hits
-system.cpu.itb.write_misses 0 # DTB write misses
-system.cpu.itb.write_acv 0 # DTB write access violations
-system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.data_hits 0 # DTB hits
-system.cpu.itb.data_misses 0 # DTB misses
-system.cpu.itb.data_acv 0 # DTB access violations
-system.cpu.itb.data_accesses 0 # DTB accesses
-system.cpu.workload.num_syscalls 17 # Number of system calls
-system.cpu.numCycles 138637 # number of cpu cycles simulated
-system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
-system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.committedInsts 6390 # Number of instructions committed
-system.cpu.committedOps 6390 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 6317 # Number of integer alu accesses
-system.cpu.num_fp_alu_accesses 10 # Number of float alu accesses
-system.cpu.num_func_calls 251 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 749 # number of instructions that are conditional controls
-system.cpu.num_int_insts 6317 # number of integer instructions
-system.cpu.num_fp_insts 10 # number of float instructions
-system.cpu.num_int_register_reads 8285 # number of times the integer registers were read
-system.cpu.num_int_register_writes 4568 # number of times the integer registers were written
-system.cpu.num_fp_register_reads 8 # number of times the floating registers were read
-system.cpu.num_fp_register_writes 2 # number of times the floating registers were written
-system.cpu.num_mem_refs 2058 # number of memory refs
-system.cpu.num_load_insts 1190 # Number of load instructions
-system.cpu.num_store_insts 868 # Number of store instructions
-system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_busy_cycles 138637 # Number of busy cycles
-system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
-system.cpu.idle_fraction 0 # Percentage of idle cycles
-system.cpu.Branches 1050 # Number of branches fetched
-system.cpu.op_class::No_OpClass 19 0.30% 0.30% # Class of executed instruction
-system.cpu.op_class::IntAlu 4320 67.50% 67.80% # Class of executed instruction
-system.cpu.op_class::IntMult 1 0.02% 67.81% # Class of executed instruction
-system.cpu.op_class::IntDiv 0 0.00% 67.81% # Class of executed instruction
-system.cpu.op_class::FloatAdd 2 0.03% 67.84% # Class of executed instruction
-system.cpu.op_class::FloatCmp 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::FloatCvt 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::FloatMult 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::FloatDiv 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::FloatSqrt 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdAdd 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdAddAcc 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdAlu 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdCmp 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdCvt 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdMisc 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdMult 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdMultAcc 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdShift 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdShiftAcc 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdSqrt 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdFloatAdd 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdFloatAlu 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdFloatCmp 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdFloatCvt 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdFloatDiv 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdFloatMisc 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdFloatMult 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdFloatMultAcc 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::SimdFloatSqrt 0 0.00% 67.84% # Class of executed instruction
-system.cpu.op_class::MemRead 1190 18.59% 86.44% # Class of executed instruction
-system.cpu.op_class::MemWrite 868 13.56% 100.00% # Class of executed instruction
-system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
-system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
-system.cpu.op_class::total 6400 # Class of executed instruction
system.ruby.network.routers0.throttle0.link_utilization 5.369057
system.ruby.network.routers0.throttle0.msg_count.Request_Control::2 1041
system.ruby.network.routers0.throttle0.msg_count.Response_Data::1 1490
@@ -609,9 +614,9 @@ system.ruby.LD.miss_latency_hist::total 583
system.ruby.ST.latency_hist::bucket_size 64
system.ruby.ST.latency_hist::max_bucket 639
system.ruby.ST.latency_hist::samples 865
-system.ruby.ST.latency_hist::mean 17.899422
-system.ruby.ST.latency_hist::gmean 6.261931
-system.ruby.ST.latency_hist::stdev 30.808929
+system.ruby.ST.latency_hist::mean 17.890173
+system.ruby.ST.latency_hist::gmean 6.261514
+system.ruby.ST.latency_hist::stdev 30.772511
system.ruby.ST.latency_hist | 767 88.67% 88.67% | 95 10.98% 99.65% | 1 0.12% 99.77% | 0 0.00% 99.77% | 0 0.00% 99.77% | 2 0.23% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.ST.latency_hist::total 865
system.ruby.ST.hit_latency_hist::bucket_size 1
@@ -624,17 +629,17 @@ system.ruby.ST.hit_latency_hist::total 649
system.ruby.ST.miss_latency_hist::bucket_size 64
system.ruby.ST.miss_latency_hist::max_bucket 639
system.ruby.ST.miss_latency_hist::samples 216
-system.ruby.ST.miss_latency_hist::mean 62.666667
-system.ruby.ST.miss_latency_hist::gmean 57.141141
-system.ruby.ST.miss_latency_hist::stdev 33.628615
+system.ruby.ST.miss_latency_hist::mean 62.629630
+system.ruby.ST.miss_latency_hist::gmean 57.125913
+system.ruby.ST.miss_latency_hist::stdev 33.544027
system.ruby.ST.miss_latency_hist | 118 54.63% 54.63% | 95 43.98% 98.61% | 1 0.46% 99.07% | 0 0.00% 99.07% | 0 0.00% 99.07% | 2 0.93% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.ST.miss_latency_hist::total 216
system.ruby.IFETCH.latency_hist::bucket_size 64
system.ruby.IFETCH.latency_hist::max_bucket 639
system.ruby.IFETCH.latency_hist::samples 6400
-system.ruby.IFETCH.latency_hist::mean 11.389844
-system.ruby.IFETCH.latency_hist::gmean 4.264766
-system.ruby.IFETCH.latency_hist::stdev 26.115167
+system.ruby.IFETCH.latency_hist::mean 11.391094
+system.ruby.IFETCH.latency_hist::gmean 4.264782
+system.ruby.IFETCH.latency_hist::stdev 26.130654
system.ruby.IFETCH.latency_hist | 5714 89.28% 89.28% | 673 10.52% 99.80% | 1 0.02% 99.81% | 2 0.03% 99.84% | 5 0.08% 99.92% | 5 0.08% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.IFETCH.latency_hist::total 6400
system.ruby.IFETCH.hit_latency_hist::bucket_size 1
@@ -647,11 +652,21 @@ system.ruby.IFETCH.hit_latency_hist::total 5709
system.ruby.IFETCH.miss_latency_hist::bucket_size 64
system.ruby.IFETCH.miss_latency_hist::max_bucket 639
system.ruby.IFETCH.miss_latency_hist::samples 691
-system.ruby.IFETCH.miss_latency_hist::mean 80.706223
-system.ruby.IFETCH.miss_latency_hist::gmean 78.001693
-system.ruby.IFETCH.miss_latency_hist::stdev 30.507480
+system.ruby.IFETCH.miss_latency_hist::mean 80.717800
+system.ruby.IFETCH.miss_latency_hist::gmean 78.004389
+system.ruby.IFETCH.miss_latency_hist::stdev 30.603968
system.ruby.IFETCH.miss_latency_hist | 5 0.72% 0.72% | 673 97.40% 98.12% | 1 0.14% 98.26% | 2 0.29% 98.55% | 5 0.72% 99.28% | 5 0.72% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.IFETCH.miss_latency_hist::total 691
+system.ruby.Directory_Controller.Fetch 1460 0.00% 0.00%
+system.ruby.Directory_Controller.Data 277 0.00% 0.00%
+system.ruby.Directory_Controller.Memory_Data 1460 0.00% 0.00%
+system.ruby.Directory_Controller.Memory_Ack 277 0.00% 0.00%
+system.ruby.Directory_Controller.CleanReplacement 1175 0.00% 0.00%
+system.ruby.Directory_Controller.I.Fetch 1460 0.00% 0.00%
+system.ruby.Directory_Controller.M.Data 277 0.00% 0.00%
+system.ruby.Directory_Controller.M.CleanReplacement 1175 0.00% 0.00%
+system.ruby.Directory_Controller.IM.Memory_Data 1460 0.00% 0.00%
+system.ruby.Directory_Controller.MI.Memory_Ack 277 0.00% 0.00%
system.ruby.L1Cache_Controller.Load 1183 0.00% 0.00%
system.ruby.L1Cache_Controller.Ifetch 6400 0.00% 0.00%
system.ruby.L1Cache_Controller.Store 865 0.00% 0.00%
@@ -716,15 +731,5 @@ system.ruby.L2Cache_Controller.ISS.Mem_Data 570 0.00% 0.00%
system.ruby.L2Cache_Controller.IS.Mem_Data 686 0.00% 0.00%
system.ruby.L2Cache_Controller.IM.Mem_Data 204 0.00% 0.00%
system.ruby.L2Cache_Controller.MT_MB.Exclusive_Unblock 799 0.00% 0.00%
-system.ruby.Directory_Controller.Fetch 1460 0.00% 0.00%
-system.ruby.Directory_Controller.Data 277 0.00% 0.00%
-system.ruby.Directory_Controller.Memory_Data 1460 0.00% 0.00%
-system.ruby.Directory_Controller.Memory_Ack 277 0.00% 0.00%
-system.ruby.Directory_Controller.CleanReplacement 1175 0.00% 0.00%
-system.ruby.Directory_Controller.I.Fetch 1460 0.00% 0.00%
-system.ruby.Directory_Controller.M.Data 277 0.00% 0.00%
-system.ruby.Directory_Controller.M.CleanReplacement 1175 0.00% 0.00%
-system.ruby.Directory_Controller.IM.Memory_Data 1460 0.00% 0.00%
-system.ruby.Directory_Controller.MI.Memory_Ack 277 0.00% 0.00%
---------- End Simulation Statistics ----------