summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_hammer
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2014-05-09 18:58:50 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2014-05-09 18:58:50 -0400
commit57e5401d954d46fea45ca3eaafa8ae655659da39 (patch)
tree7108ae4d529338b13daa49308c85bb7a680f7b58 /tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_hammer
parentaa329f4757639820f921bf4152c21e79da74c034 (diff)
downloadgem5-57e5401d954d46fea45ca3eaafa8ae655659da39.tar.xz
stats: Bump stats for the fixes, and mostly DRAM controller changes
Diffstat (limited to 'tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_hammer')
-rw-r--r--tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_hammer/stats.txt45
1 files changed, 40 insertions, 5 deletions
diff --git a/tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_hammer/stats.txt b/tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_hammer/stats.txt
index 66f09eeb4..29b31fb1d 100644
--- a/tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_hammer/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/linux/simple-timing-ruby-MOESI_hammer/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.000093 # Nu
sim_ticks 93341 # Number of ticks simulated
final_tick 93341 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000 # Frequency of simulated ticks
-host_inst_rate 31508 # Simulator instruction rate (inst/s)
-host_op_rate 31505 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 460155 # Simulator tick rate (ticks/s)
-host_mem_usage 175808 # Number of bytes of host memory used
-host_seconds 0.20 # Real time elapsed on the host
+host_inst_rate 52665 # Simulator instruction rate (inst/s)
+host_op_rate 52659 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 769125 # Simulator tick rate (ticks/s)
+host_mem_usage 161200 # Number of bytes of host memory used
+host_seconds 0.12 # Real time elapsed on the host
sim_insts 6390 # Number of instructions simulated
sim_ops 6390 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -185,6 +185,41 @@ system.cpu.num_busy_cycles 93341 # Nu
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
system.cpu.Branches 1050 # Number of branches fetched
+system.cpu.op_class::No_OpClass 19 0.30% 0.30% # Class of executed instruction
+system.cpu.op_class::IntAlu 4320 67.50% 67.80% # Class of executed instruction
+system.cpu.op_class::IntMult 1 0.02% 67.81% # Class of executed instruction
+system.cpu.op_class::IntDiv 0 0.00% 67.81% # Class of executed instruction
+system.cpu.op_class::FloatAdd 2 0.03% 67.84% # Class of executed instruction
+system.cpu.op_class::FloatCmp 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::FloatCvt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::FloatMult 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::FloatDiv 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 67.84% # Class of executed instruction
+system.cpu.op_class::MemRead 1190 18.59% 86.44% # Class of executed instruction
+system.cpu.op_class::MemWrite 868 13.56% 100.00% # Class of executed instruction
+system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::total 6400 # Class of executed instruction
system.ruby.network.routers0.throttle0.link_utilization 6.199848
system.ruby.network.routers0.throttle0.msg_count.Response_Data::4 1159
system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3 1143