summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MESI_Two_Level
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2014-12-23 09:31:20 -0500
committerAndreas Hansson <andreas.hansson@arm.com>2014-12-23 09:31:20 -0500
commitdf8df4fd0a95763cb0658cbe77615e7deac391d3 (patch)
tree0c8776db2ef482a4f6e5db099133105f9af799d7 /tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MESI_Two_Level
parentb2342c5d9aea0b732f6d5a5b6c9c3961940ed8e7 (diff)
downloadgem5-df8df4fd0a95763cb0658cbe77615e7deac391d3.tar.xz
stats: Bump stats for decoder, TLB, prefetcher and DRAM changes
Changes due to speculative execution of an unaligned PC, introduction of TLB stats, changes and re-work of the prefetcher, and the introduction of rank-wise refresh in the DRAM controller.
Diffstat (limited to 'tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MESI_Two_Level')
-rw-r--r--tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MESI_Two_Level/stats.txt273
1 files changed, 139 insertions, 134 deletions
diff --git a/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MESI_Two_Level/stats.txt b/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MESI_Two_Level/stats.txt
index d47845159..84bb9ed03 100644
--- a/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MESI_Two_Level/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby-MESI_Two_Level/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.000052 # Nu
sim_ticks 52301 # Number of ticks simulated
final_tick 52301 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000 # Frequency of simulated ticks
-host_inst_rate 11256 # Simulator instruction rate (inst/s)
-host_op_rate 11255 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 228406 # Simulator tick rate (ticks/s)
-host_mem_usage 435628 # Number of bytes of host memory used
-host_seconds 0.23 # Real time elapsed on the host
+host_inst_rate 42059 # Simulator instruction rate (inst/s)
+host_op_rate 42050 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 853239 # Simulator tick rate (ticks/s)
+host_mem_usage 450140 # Number of bytes of host memory used
+host_seconds 0.06 # Real time elapsed on the host
sim_insts 2577 # Number of instructions simulated
sim_ops 2577 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -232,29 +232,126 @@ system.mem_ctrls.readRowHitRate 79.91 # Ro
system.mem_ctrls.writeRowHitRate 30.43 # Row buffer hit rate for writes
system.mem_ctrls.avgGap 80.33 # Average gap between requests
system.mem_ctrls.pageHitRate 75.21 # Row buffer hit rate, read and write combined
-system.mem_ctrls.memoryStateTime::IDLE 20 # Time in different power states
-system.mem_ctrls.memoryStateTime::REF 1560 # Time in different power states
-system.mem_ctrls.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.mem_ctrls.memoryStateTime::ACT 45410 # Time in different power states
-system.mem_ctrls.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.mem_ctrls.actEnergy::0 173880 # Energy for activate commands per rank (pJ)
-system.mem_ctrls.actEnergy::1 393120 # Energy for activate commands per rank (pJ)
-system.mem_ctrls.preEnergy::0 96600 # Energy for precharge commands per rank (pJ)
-system.mem_ctrls.preEnergy::1 218400 # Energy for precharge commands per rank (pJ)
-system.mem_ctrls.readEnergy::0 1971840 # Energy for read commands per rank (pJ)
-system.mem_ctrls.readEnergy::1 2907840 # Energy for read commands per rank (pJ)
-system.mem_ctrls.writeEnergy::0 0 # Energy for write commands per rank (pJ)
-system.mem_ctrls.writeEnergy::1 165888 # Energy for write commands per rank (pJ)
-system.mem_ctrls.refreshEnergy::0 3051360 # Energy for refresh commands per rank (pJ)
-system.mem_ctrls.refreshEnergy::1 3051360 # Energy for refresh commands per rank (pJ)
-system.mem_ctrls.actBackEnergy::0 31347036 # Energy for active background per rank (pJ)
-system.mem_ctrls.actBackEnergy::1 31310100 # Energy for active background per rank (pJ)
-system.mem_ctrls.preBackEnergy::0 688200 # Energy for precharge background per rank (pJ)
-system.mem_ctrls.preBackEnergy::1 720600 # Energy for precharge background per rank (pJ)
-system.mem_ctrls.totalEnergy::0 37328916 # Total energy per rank (pJ)
-system.mem_ctrls.totalEnergy::1 38767308 # Total energy per rank (pJ)
-system.mem_ctrls.averagePower::0 794.638028 # Core power per rank (mW)
-system.mem_ctrls.averagePower::1 825.257749 # Core power per rank (mW)
+system.mem_ctrls_0.actEnergy 173880 # Energy for activate commands per rank (pJ)
+system.mem_ctrls_0.preEnergy 96600 # Energy for precharge commands per rank (pJ)
+system.mem_ctrls_0.readEnergy 1971840 # Energy for read commands per rank (pJ)
+system.mem_ctrls_0.writeEnergy 0 # Energy for write commands per rank (pJ)
+system.mem_ctrls_0.refreshEnergy 3051360 # Energy for refresh commands per rank (pJ)
+system.mem_ctrls_0.actBackEnergy 31347036 # Energy for active background per rank (pJ)
+system.mem_ctrls_0.preBackEnergy 688200 # Energy for precharge background per rank (pJ)
+system.mem_ctrls_0.totalEnergy 37328916 # Total energy per rank (pJ)
+system.mem_ctrls_0.averagePower 794.638028 # Core power per rank (mW)
+system.mem_ctrls_0.memoryStateTime::IDLE 1179 # Time in different power states
+system.mem_ctrls_0.memoryStateTime::REF 1560 # Time in different power states
+system.mem_ctrls_0.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.mem_ctrls_0.memoryStateTime::ACT 44437 # Time in different power states
+system.mem_ctrls_0.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.mem_ctrls_1.actEnergy 393120 # Energy for activate commands per rank (pJ)
+system.mem_ctrls_1.preEnergy 218400 # Energy for precharge commands per rank (pJ)
+system.mem_ctrls_1.readEnergy 2907840 # Energy for read commands per rank (pJ)
+system.mem_ctrls_1.writeEnergy 165888 # Energy for write commands per rank (pJ)
+system.mem_ctrls_1.refreshEnergy 3051360 # Energy for refresh commands per rank (pJ)
+system.mem_ctrls_1.actBackEnergy 31309416 # Energy for active background per rank (pJ)
+system.mem_ctrls_1.preBackEnergy 721200 # Energy for precharge background per rank (pJ)
+system.mem_ctrls_1.totalEnergy 38767224 # Total energy per rank (pJ)
+system.mem_ctrls_1.averagePower 825.255960 # Core power per rank (mW)
+system.mem_ctrls_1.memoryStateTime::IDLE 1048 # Time in different power states
+system.mem_ctrls_1.memoryStateTime::REF 1560 # Time in different power states
+system.mem_ctrls_1.memoryStateTime::PRE_PDN 0 # Time in different power states
+system.mem_ctrls_1.memoryStateTime::ACT 44382 # Time in different power states
+system.mem_ctrls_1.memoryStateTime::ACT_PDN 0 # Time in different power states
+system.cpu.clk_domain.clock 1 # Clock period in ticks
+system.cpu.dtb.fetch_hits 0 # ITB hits
+system.cpu.dtb.fetch_misses 0 # ITB misses
+system.cpu.dtb.fetch_acv 0 # ITB acv
+system.cpu.dtb.fetch_accesses 0 # ITB accesses
+system.cpu.dtb.read_hits 415 # DTB read hits
+system.cpu.dtb.read_misses 4 # DTB read misses
+system.cpu.dtb.read_acv 0 # DTB read access violations
+system.cpu.dtb.read_accesses 419 # DTB read accesses
+system.cpu.dtb.write_hits 294 # DTB write hits
+system.cpu.dtb.write_misses 4 # DTB write misses
+system.cpu.dtb.write_acv 0 # DTB write access violations
+system.cpu.dtb.write_accesses 298 # DTB write accesses
+system.cpu.dtb.data_hits 709 # DTB hits
+system.cpu.dtb.data_misses 8 # DTB misses
+system.cpu.dtb.data_acv 0 # DTB access violations
+system.cpu.dtb.data_accesses 717 # DTB accesses
+system.cpu.itb.fetch_hits 2586 # ITB hits
+system.cpu.itb.fetch_misses 11 # ITB misses
+system.cpu.itb.fetch_acv 0 # ITB acv
+system.cpu.itb.fetch_accesses 2597 # ITB accesses
+system.cpu.itb.read_hits 0 # DTB read hits
+system.cpu.itb.read_misses 0 # DTB read misses
+system.cpu.itb.read_acv 0 # DTB read access violations
+system.cpu.itb.read_accesses 0 # DTB read accesses
+system.cpu.itb.write_hits 0 # DTB write hits
+system.cpu.itb.write_misses 0 # DTB write misses
+system.cpu.itb.write_acv 0 # DTB write access violations
+system.cpu.itb.write_accesses 0 # DTB write accesses
+system.cpu.itb.data_hits 0 # DTB hits
+system.cpu.itb.data_misses 0 # DTB misses
+system.cpu.itb.data_acv 0 # DTB access violations
+system.cpu.itb.data_accesses 0 # DTB accesses
+system.cpu.workload.num_syscalls 4 # Number of system calls
+system.cpu.numCycles 52301 # number of cpu cycles simulated
+system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
+system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
+system.cpu.committedInsts 2577 # Number of instructions committed
+system.cpu.committedOps 2577 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 2375 # Number of integer alu accesses
+system.cpu.num_fp_alu_accesses 6 # Number of float alu accesses
+system.cpu.num_func_calls 140 # number of times a function call or return occured
+system.cpu.num_conditional_control_insts 238 # number of instructions that are conditional controls
+system.cpu.num_int_insts 2375 # number of integer instructions
+system.cpu.num_fp_insts 6 # number of float instructions
+system.cpu.num_int_register_reads 2998 # number of times the integer registers were read
+system.cpu.num_int_register_writes 1768 # number of times the integer registers were written
+system.cpu.num_fp_register_reads 6 # number of times the floating registers were read
+system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
+system.cpu.num_mem_refs 717 # number of memory refs
+system.cpu.num_load_insts 419 # Number of load instructions
+system.cpu.num_store_insts 298 # Number of store instructions
+system.cpu.num_idle_cycles 0 # Number of idle cycles
+system.cpu.num_busy_cycles 52301 # Number of busy cycles
+system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
+system.cpu.idle_fraction 0 # Percentage of idle cycles
+system.cpu.Branches 396 # Number of branches fetched
+system.cpu.op_class::No_OpClass 189 7.31% 7.31% # Class of executed instruction
+system.cpu.op_class::IntAlu 1678 64.91% 72.22% # Class of executed instruction
+system.cpu.op_class::IntMult 1 0.04% 72.26% # Class of executed instruction
+system.cpu.op_class::IntDiv 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::FloatAdd 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::FloatCmp 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::FloatCvt 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::FloatMult 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::FloatDiv 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::FloatSqrt 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdAdd 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdAddAcc 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdAlu 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdCmp 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdCvt 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdMisc 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdMult 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdMultAcc 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdShift 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdShiftAcc 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdSqrt 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdFloatAdd 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdFloatAlu 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdFloatCmp 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdFloatCvt 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdFloatDiv 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdFloatMisc 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdFloatMult 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdFloatMultAcc 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::SimdFloatSqrt 0 0.00% 72.26% # Class of executed instruction
+system.cpu.op_class::MemRead 419 16.21% 88.47% # Class of executed instruction
+system.cpu.op_class::MemWrite 298 11.53% 100.00% # Class of executed instruction
+system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
+system.cpu.op_class::total 2585 # Class of executed instruction
system.ruby.clk_domain.clock 1 # Clock period in ticks
system.ruby.delayHist::bucket_size 1 # delay histogram for all message
system.ruby.delayHist::max_bucket 9 # delay histogram for all message
@@ -299,7 +396,6 @@ system.ruby.l1_cntrl0.L1Dcache.demand_accesses 709
system.ruby.l1_cntrl0.L1Icache.demand_hits 2285 # Number of cache demand hits
system.ruby.l1_cntrl0.L1Icache.demand_misses 300 # Number of cache demand misses
system.ruby.l1_cntrl0.L1Icache.demand_accesses 2585 # Number of cache demand accesses
-system.cpu.clk_domain.clock 1 # Clock period in ticks
system.ruby.l1_cntrl0.prefetcher.miss_observed 0 # number of misses observed
system.ruby.l1_cntrl0.prefetcher.allocated_streams 0 # number of streams allocated for prefetching
system.ruby.l1_cntrl0.prefetcher.prefetches_requested 0 # number of prefetch requests made
@@ -309,6 +405,10 @@ system.ruby.l1_cntrl0.prefetcher.hits 0 # nu
system.ruby.l1_cntrl0.prefetcher.partial_hits 0 # number of misses observed for a block being prefetched
system.ruby.l1_cntrl0.prefetcher.pages_crossed 0 # number of prefetches across pages
system.ruby.l1_cntrl0.prefetcher.misses_on_prefetched_blocks 0 # number of misses for blocks that were prefetched, yet missed
+system.ruby.l2_cntrl0.L2cache.demand_hits 25 # Number of cache demand hits
+system.ruby.l2_cntrl0.L2cache.demand_misses 547 # Number of cache demand misses
+system.ruby.l2_cntrl0.L2cache.demand_accesses 572 # Number of cache demand accesses
+system.ruby.memctrl_clk_domain.clock 3 # Clock period in ticks
system.ruby.network.routers0.percent_links_utilized 3.803943
system.ruby.network.routers0.msg_count.Control::0 572
system.ruby.network.routers0.msg_count.Request_Control::2 431
@@ -326,9 +426,6 @@ system.ruby.network.routers0.msg_bytes.Response_Control::2 2176
system.ruby.network.routers0.msg_bytes.Writeback_Data::0 3240
system.ruby.network.routers0.msg_bytes.Writeback_Data::1 4464
system.ruby.network.routers0.msg_bytes.Writeback_Control::0 632
-system.ruby.l2_cntrl0.L2cache.demand_hits 25 # Number of cache demand hits
-system.ruby.l2_cntrl0.L2cache.demand_misses 547 # Number of cache demand misses
-system.ruby.l2_cntrl0.L2cache.demand_accesses 572 # Number of cache demand accesses
system.ruby.network.routers1.percent_links_utilized 7.327776
system.ruby.network.routers1.msg_count.Control::0 1119
system.ruby.network.routers1.msg_count.Request_Control::2 431
@@ -382,98 +479,6 @@ system.ruby.network.msg_byte.Response_Data 263952
system.ruby.network.msg_byte.Response_Control 41760
system.ruby.network.msg_byte.Writeback_Data 23112
system.ruby.network.msg_byte.Writeback_Control 1896
-system.ruby.memctrl_clk_domain.clock 3 # Clock period in ticks
-system.cpu.dtb.fetch_hits 0 # ITB hits
-system.cpu.dtb.fetch_misses 0 # ITB misses
-system.cpu.dtb.fetch_acv 0 # ITB acv
-system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 415 # DTB read hits
-system.cpu.dtb.read_misses 4 # DTB read misses
-system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 419 # DTB read accesses
-system.cpu.dtb.write_hits 294 # DTB write hits
-system.cpu.dtb.write_misses 4 # DTB write misses
-system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 298 # DTB write accesses
-system.cpu.dtb.data_hits 709 # DTB hits
-system.cpu.dtb.data_misses 8 # DTB misses
-system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 717 # DTB accesses
-system.cpu.itb.fetch_hits 2586 # ITB hits
-system.cpu.itb.fetch_misses 11 # ITB misses
-system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 2597 # ITB accesses
-system.cpu.itb.read_hits 0 # DTB read hits
-system.cpu.itb.read_misses 0 # DTB read misses
-system.cpu.itb.read_acv 0 # DTB read access violations
-system.cpu.itb.read_accesses 0 # DTB read accesses
-system.cpu.itb.write_hits 0 # DTB write hits
-system.cpu.itb.write_misses 0 # DTB write misses
-system.cpu.itb.write_acv 0 # DTB write access violations
-system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.data_hits 0 # DTB hits
-system.cpu.itb.data_misses 0 # DTB misses
-system.cpu.itb.data_acv 0 # DTB access violations
-system.cpu.itb.data_accesses 0 # DTB accesses
-system.cpu.workload.num_syscalls 4 # Number of system calls
-system.cpu.numCycles 52301 # number of cpu cycles simulated
-system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
-system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.committedInsts 2577 # Number of instructions committed
-system.cpu.committedOps 2577 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 2375 # Number of integer alu accesses
-system.cpu.num_fp_alu_accesses 6 # Number of float alu accesses
-system.cpu.num_func_calls 140 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 238 # number of instructions that are conditional controls
-system.cpu.num_int_insts 2375 # number of integer instructions
-system.cpu.num_fp_insts 6 # number of float instructions
-system.cpu.num_int_register_reads 2998 # number of times the integer registers were read
-system.cpu.num_int_register_writes 1768 # number of times the integer registers were written
-system.cpu.num_fp_register_reads 6 # number of times the floating registers were read
-system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu.num_mem_refs 717 # number of memory refs
-system.cpu.num_load_insts 419 # Number of load instructions
-system.cpu.num_store_insts 298 # Number of store instructions
-system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_busy_cycles 52301 # Number of busy cycles
-system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
-system.cpu.idle_fraction 0 # Percentage of idle cycles
-system.cpu.Branches 396 # Number of branches fetched
-system.cpu.op_class::No_OpClass 189 7.31% 7.31% # Class of executed instruction
-system.cpu.op_class::IntAlu 1678 64.91% 72.22% # Class of executed instruction
-system.cpu.op_class::IntMult 1 0.04% 72.26% # Class of executed instruction
-system.cpu.op_class::IntDiv 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::FloatAdd 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::FloatCmp 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::FloatCvt 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::FloatMult 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::FloatDiv 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::FloatSqrt 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdAdd 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdAddAcc 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdAlu 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdCmp 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdCvt 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdMisc 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdMult 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdMultAcc 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdShift 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdShiftAcc 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdSqrt 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdFloatAdd 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdFloatAlu 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdFloatCmp 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdFloatCvt 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdFloatDiv 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdFloatMisc 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdFloatMult 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdFloatMultAcc 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::SimdFloatSqrt 0 0.00% 72.26% # Class of executed instruction
-system.cpu.op_class::MemRead 419 16.21% 88.47% # Class of executed instruction
-system.cpu.op_class::MemWrite 298 11.53% 100.00% # Class of executed instruction
-system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
-system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
-system.cpu.op_class::total 2585 # Class of executed instruction
system.ruby.network.routers0.throttle0.link_utilization 5.452095
system.ruby.network.routers0.throttle0.msg_count.Request_Control::2 431
system.ruby.network.routers0.throttle0.msg_count.Response_Data::1 572
@@ -647,6 +652,16 @@ system.ruby.IFETCH.miss_latency_hist::gmean 75.006009
system.ruby.IFETCH.miss_latency_hist::stdev 25.337433
system.ruby.IFETCH.miss_latency_hist | 9 3.00% 3.00% | 0 0.00% 3.00% | 276 92.00% 95.00% | 10 3.33% 98.33% | 1 0.33% 98.67% | 0 0.00% 98.67% | 1 0.33% 99.00% | 1 0.33% 99.33% | 1 0.33% 99.67% | 1 0.33% 100.00%
system.ruby.IFETCH.miss_latency_hist::total 300
+system.ruby.Directory_Controller.Fetch 547 0.00% 0.00%
+system.ruby.Directory_Controller.Data 103 0.00% 0.00%
+system.ruby.Directory_Controller.Memory_Data 547 0.00% 0.00%
+system.ruby.Directory_Controller.Memory_Ack 103 0.00% 0.00%
+system.ruby.Directory_Controller.CleanReplacement 436 0.00% 0.00%
+system.ruby.Directory_Controller.I.Fetch 547 0.00% 0.00%
+system.ruby.Directory_Controller.M.Data 103 0.00% 0.00%
+system.ruby.Directory_Controller.M.CleanReplacement 436 0.00% 0.00%
+system.ruby.Directory_Controller.IM.Memory_Data 547 0.00% 0.00%
+system.ruby.Directory_Controller.MI.Memory_Ack 103 0.00% 0.00%
system.ruby.L1Cache_Controller.Load 415 0.00% 0.00%
system.ruby.L1Cache_Controller.Ifetch 2585 0.00% 0.00%
system.ruby.L1Cache_Controller.Store 294 0.00% 0.00%
@@ -711,15 +726,5 @@ system.ruby.L2Cache_Controller.ISS.Mem_Data 192 0.00% 0.00%
system.ruby.L2Cache_Controller.IS.Mem_Data 291 0.00% 0.00%
system.ruby.L2Cache_Controller.IM.Mem_Data 64 0.00% 0.00%
system.ruby.L2Cache_Controller.MT_MB.Exclusive_Unblock 272 0.00% 0.00%
-system.ruby.Directory_Controller.Fetch 547 0.00% 0.00%
-system.ruby.Directory_Controller.Data 103 0.00% 0.00%
-system.ruby.Directory_Controller.Memory_Data 547 0.00% 0.00%
-system.ruby.Directory_Controller.Memory_Ack 103 0.00% 0.00%
-system.ruby.Directory_Controller.CleanReplacement 436 0.00% 0.00%
-system.ruby.Directory_Controller.I.Fetch 547 0.00% 0.00%
-system.ruby.Directory_Controller.M.Data 103 0.00% 0.00%
-system.ruby.Directory_Controller.M.CleanReplacement 436 0.00% 0.00%
-system.ruby.Directory_Controller.IM.Memory_Data 547 0.00% 0.00%
-system.ruby.Directory_Controller.MI.Memory_Ack 103 0.00% 0.00%
---------- End Simulation Statistics ----------