summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt
diff options
context:
space:
mode:
authorNilay Vaish <nilay@cs.wisc.edu>2013-01-14 10:20:16 -0600
committerNilay Vaish <nilay@cs.wisc.edu>2013-01-14 10:20:16 -0600
commit7fdcfdf08b9d654fcf311b213bd729cb957f822c (patch)
tree3802f7a39be28c297875b4afcbe7bf9f189f8457 /tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt
parent3137557cadf0635c7593a4fb6c37d903d3048c13 (diff)
downloadgem5-7fdcfdf08b9d654fcf311b213bd729cb957f822c.tar.xz
regressions: update stats due to changes in ruby obj hierarchy
Diffstat (limited to 'tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt')
-rw-r--r--tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt22
1 files changed, 11 insertions, 11 deletions
diff --git a/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt b/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt
index 082021b65..520abecf4 100644
--- a/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing-ruby/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.000052 # Nu
sim_ticks 52498 # Number of ticks simulated
final_tick 52498 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000 # Frequency of simulated ticks
-host_inst_rate 23489 # Simulator instruction rate (inst/s)
-host_op_rate 23485 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 478350 # Simulator tick rate (ticks/s)
-host_mem_usage 231456 # Number of bytes of host memory used
-host_seconds 0.11 # Real time elapsed on the host
+host_inst_rate 26806 # Simulator instruction rate (inst/s)
+host_op_rate 26801 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 545876 # Simulator tick rate (ticks/s)
+host_mem_usage 279320 # Number of bytes of host memory used
+host_seconds 0.10 # Real time elapsed on the host
sim_insts 2577 # Number of instructions simulated
sim_ops 2577 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu.inst 10340 # Number of bytes read from this memory
@@ -33,12 +33,12 @@ system.physmem.bw_write::total 39201493 # Wr
system.physmem.bw_total::cpu.inst 196959884 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.data 96651301 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::total 293611185 # Total bandwidth to/from this memory (bytes/s)
-system.l1_cntrl0.cacheMemory.num_data_array_reads 0 # number of data array reads
-system.l1_cntrl0.cacheMemory.num_data_array_writes 0 # number of data array writes
-system.l1_cntrl0.cacheMemory.num_tag_array_reads 0 # number of tag array reads
-system.l1_cntrl0.cacheMemory.num_tag_array_writes 0 # number of tag array writes
-system.l1_cntrl0.cacheMemory.num_tag_array_stalls 0 # number of stalls caused by tag array
-system.l1_cntrl0.cacheMemory.num_data_array_stalls 0 # number of stalls caused by data array
+system.ruby.l1_cntrl0.cacheMemory.num_data_array_reads 0 # number of data array reads
+system.ruby.l1_cntrl0.cacheMemory.num_data_array_writes 0 # number of data array writes
+system.ruby.l1_cntrl0.cacheMemory.num_tag_array_reads 0 # number of tag array reads
+system.ruby.l1_cntrl0.cacheMemory.num_tag_array_writes 0 # number of tag array writes
+system.ruby.l1_cntrl0.cacheMemory.num_tag_array_stalls 0 # number of stalls caused by tag array
+system.ruby.l1_cntrl0.cacheMemory.num_data_array_stalls 0 # number of stalls caused by data array
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv