summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/alpha/tru64
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2015-03-02 05:04:20 -0500
committerAndreas Hansson <andreas.hansson@arm.com>2015-03-02 05:04:20 -0500
commit8909843a76c723cb9d8a0b1394eeeba4d7abadb1 (patch)
tree446fe188000e814cbc7d23075428cab7f44868d1 /tests/quick/se/00.hello/ref/alpha/tru64
parentfc315901ff4aaae0f56c4c1b1c50ffe9bd70b4d6 (diff)
downloadgem5-8909843a76c723cb9d8a0b1394eeeba4d7abadb1.tar.xz
stats: Update stats to reflect cache and interconnect changes
This is a bulk update of stats to match the changes to cache timing, interconnect timing, and a few minor changes to the o3 CPU.
Diffstat (limited to 'tests/quick/se/00.hello/ref/alpha/tru64')
-rw-r--r--tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt454
-rw-r--r--tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt956
-rw-r--r--tests/quick/se/00.hello/ref/alpha/tru64/simple-timing/stats.txt438
3 files changed, 924 insertions, 924 deletions
diff --git a/tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt b/tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt
index 6a0f7583b..a634edee1 100644
--- a/tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/tru64/minor-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.000019 # Number of seconds simulated
-sim_ticks 18733500 # Number of ticks simulated
-final_tick 18733500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.000020 # Number of seconds simulated
+sim_ticks 20287000 # Number of ticks simulated
+final_tick 20287000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 33056 # Simulator instruction rate (inst/s)
-host_op_rate 33048 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 239448729 # Simulator tick rate (ticks/s)
-host_mem_usage 278492 # Number of bytes of host memory used
-host_seconds 0.08 # Real time elapsed on the host
+host_inst_rate 136939 # Simulator instruction rate (inst/s)
+host_op_rate 136838 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1073215892 # Simulator tick rate (ticks/s)
+host_mem_usage 292092 # Number of bytes of host memory used
+host_seconds 0.02 # Real time elapsed on the host
sim_insts 2585 # Number of instructions simulated
sim_ops 2585 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -21,14 +21,14 @@ system.physmem.bytes_inst_read::total 14272 # Nu
system.physmem.num_reads::cpu.inst 223 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 85 # Number of read requests responded to by this memory
system.physmem.num_reads::total 308 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 761843756 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 290388876 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1052232631 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 761843756 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 761843756 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 761843756 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 290388876 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1052232631 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 703504707 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 268152019 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 971656726 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 703504707 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 703504707 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 703504707 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 268152019 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 971656726 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 308 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
system.physmem.readBursts 308 # Number of DRAM read bursts, including those serviced by the write queue
@@ -75,7 +75,7 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 18651500 # Total gap between requests
+system.physmem.totGap 20198000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
@@ -186,78 +186,78 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 43 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 421.209302 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 281.192017 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 321.893842 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 10 23.26% 23.26% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 8 18.60% 41.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 3 6.98% 48.84% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 3 6.98% 55.81% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 6 13.95% 69.77% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 4 9.30% 79.07% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 4 9.30% 88.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 2 4.65% 93.02% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 3 6.98% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 43 # Bytes accessed per row activation
-system.physmem.totQLat 1952250 # Total ticks spent queuing
-system.physmem.totMemAccLat 7727250 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.bytesPerActivate::samples 41 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 427.707317 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 281.056415 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 329.596590 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 10 24.39% 24.39% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 6 14.63% 39.02% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 4 9.76% 48.78% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 2 4.88% 53.66% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 7 17.07% 70.73% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2 4.88% 75.61% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 4 9.76% 85.37% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 3 7.32% 92.68% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 3 7.32% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 41 # Bytes accessed per row activation
+system.physmem.totQLat 1763250 # Total ticks spent queuing
+system.physmem.totMemAccLat 7538250 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 1540000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 6338.47 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 5724.84 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 25088.47 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1052.23 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 24474.84 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 971.66 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1052.23 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 971.66 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 8.22 # Data bus utilization in percentage
-system.physmem.busUtilRead 8.22 # Data bus utilization in percentage for reads
+system.physmem.busUtil 7.59 # Data bus utilization in percentage
+system.physmem.busUtilRead 7.59 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.27 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.26 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 257 # Number of row buffer hits during reads
+system.physmem.readRowHits 258 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 83.44 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 83.77 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 60556.82 # Average gap between requests
-system.physmem.pageHitRate 83.44 # Row buffer hit rate, read and write combined
+system.physmem.avgGap 65577.92 # Average gap between requests
+system.physmem.pageHitRate 83.77 # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy 83160 # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy 45375 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 795600 # Energy for read commands per rank (pJ)
+system.physmem_0.readEnergy 780000 # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 10790100 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 34500 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 12765855 # Total energy per rank (pJ)
-system.physmem_0.averagePower 806.306964 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 894750 # Time in different power states
+system.physmem_0.actBackEnergy 10555830 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 240000 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 12721485 # Total energy per rank (pJ)
+system.physmem_0.averagePower 803.504500 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 765250 # Time in different power states
system.physmem_0.memoryStateTime::REF 520000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 15310750 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 14968250 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 219240 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 119625 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 1294800 # Energy for read commands per rank (pJ)
+system.physmem_1.actEnergy 189000 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 103125 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 1185600 # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 10507095 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 282750 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 13440630 # Total energy per rank (pJ)
-system.physmem_1.averagePower 848.926575 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 429000 # Time in different power states
+system.physmem_1.actBackEnergy 10492560 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 300000 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 13287405 # Total energy per rank (pJ)
+system.physmem_1.averagePower 838.851326 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 458000 # Time in different power states
system.physmem_1.memoryStateTime::REF 520000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 14897250 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 14875250 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 793 # Number of BP lookups
+system.cpu.branchPred.lookups 791 # Number of BP lookups
system.cpu.branchPred.condPredicted 397 # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect 168 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 562 # Number of BTB lookups
+system.cpu.branchPred.BTBLookups 563 # Number of BTB lookups
system.cpu.branchPred.BTBHits 58 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 10.320285 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 139 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.BTBHitPct 10.301954 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 136 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 2 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
@@ -276,10 +276,10 @@ system.cpu.dtb.data_hits 816 # DT
system.cpu.dtb.data_misses 13 # DTB misses
system.cpu.dtb.data_acv 1 # DTB access violations
system.cpu.dtb.data_accesses 829 # DTB accesses
-system.cpu.itb.fetch_hits 974 # ITB hits
+system.cpu.itb.fetch_hits 969 # ITB hits
system.cpu.itb.fetch_misses 13 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 987 # ITB accesses
+system.cpu.itb.fetch_accesses 982 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -293,29 +293,29 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4 # Number of system calls
-system.cpu.numCycles 37467 # number of cpu cycles simulated
+system.cpu.numCycles 40574 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 2585 # Number of instructions committed
system.cpu.committedOps 2585 # Number of ops (including micro ops) committed
-system.cpu.discardedOps 596 # Number of ops (including micro ops) which were discarded before commit
+system.cpu.discardedOps 595 # Number of ops (including micro ops) which were discarded before commit
system.cpu.numFetchSuspends 0 # Number of times Execute suspended instruction fetching
-system.cpu.cpi 14.494004 # CPI: cycles per instruction
-system.cpu.ipc 0.068994 # IPC: instructions per cycle
-system.cpu.tickCycles 5412 # Number of cycles that the object actually ticked
-system.cpu.idleCycles 32055 # Total number of cycles that the object has spent stopped
+system.cpu.cpi 15.695938 # CPI: cycles per instruction
+system.cpu.ipc 0.063711 # IPC: instructions per cycle
+system.cpu.tickCycles 5396 # Number of cycles that the object actually ticked
+system.cpu.idleCycles 35178 # Total number of cycles that the object has spent stopped
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 48.478730 # Cycle average of tags in use
+system.cpu.dcache.tags.tagsinuse 48.342007 # Cycle average of tags in use
system.cpu.dcache.tags.total_refs 692 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 85 # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs 8.141176 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 48.478730 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.011836 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.011836 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 48.342007 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.011802 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.011802 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 85 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 35 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 50 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 33 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 52 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.020752 # Percentage of cache occupancy per task id
system.cpu.dcache.tags.tag_accesses 1677 # Number of tag accesses
system.cpu.dcache.tags.data_accesses 1677 # Number of data accesses
@@ -335,14 +335,14 @@ system.cpu.dcache.demand_misses::cpu.data 104 # n
system.cpu.dcache.demand_misses::total 104 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 104 # number of overall misses
system.cpu.dcache.overall_misses::total 104 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 4644500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 4644500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 3502000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 3502000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 8146500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 8146500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 8146500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 8146500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 4962000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 4962000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 3282500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 3282500 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 8244500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 8244500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 8244500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 8244500 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 502 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 502 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 294 # number of WriteReq accesses(hits+misses)
@@ -359,14 +359,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.130653
system.cpu.dcache.demand_miss_rate::total 0.130653 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.130653 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.130653 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 76139.344262 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 76139.344262 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 81441.860465 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 81441.860465 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 78331.730769 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 78331.730769 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 78331.730769 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 78331.730769 # average overall miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 81344.262295 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 81344.262295 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 76337.209302 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 76337.209302 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 79274.038462 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 79274.038462 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 79274.038462 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 79274.038462 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -391,14 +391,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 85
system.cpu.dcache.demand_mshr_misses::total 85 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 85 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 85 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4310500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 4310500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2079250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 2079250 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6389750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 6389750 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6389750 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 6389750 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4628250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 4628250 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2009000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2009000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6637250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 6637250 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6637250 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 6637250 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.115538 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.115538 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.091837 # mshr miss rate for WriteReq accesses
@@ -407,66 +407,66 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.106784
system.cpu.dcache.demand_mshr_miss_rate::total 0.106784 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.106784 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.106784 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 74318.965517 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 74318.965517 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 77009.259259 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 77009.259259 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 75173.529412 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 75173.529412 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 75173.529412 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 75173.529412 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 79797.413793 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 79797.413793 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 74407.407407 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 74407.407407 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 78085.294118 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 78085.294118 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 78085.294118 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 78085.294118 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 0 # number of replacements
-system.cpu.icache.tags.tagsinuse 118.465909 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 751 # Total number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 117.949271 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 746 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 223 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 3.367713 # Average number of references to valid blocks.
+system.cpu.icache.tags.avg_refs 3.345291 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 118.465909 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.057845 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.057845 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 117.949271 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.057592 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.057592 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 223 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 109 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 114 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 99 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 124 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.108887 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 2171 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 2171 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 751 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 751 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 751 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 751 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 751 # number of overall hits
-system.cpu.icache.overall_hits::total 751 # number of overall hits
+system.cpu.icache.tags.tag_accesses 2161 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 2161 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 746 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 746 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 746 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 746 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 746 # number of overall hits
+system.cpu.icache.overall_hits::total 746 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 223 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 223 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 223 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 223 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 223 # number of overall misses
system.cpu.icache.overall_misses::total 223 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 15423500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 15423500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 15423500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 15423500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 15423500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 15423500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 974 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 974 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 974 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 974 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 974 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 974 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.228953 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.228953 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.228953 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.228953 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.228953 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.228953 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 69163.677130 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 69163.677130 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 69163.677130 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 69163.677130 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 69163.677130 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 69163.677130 # average overall miss latency
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 17117250 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 17117250 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 17117250 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 17117250 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 17117250 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 17117250 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 969 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 969 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 969 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 969 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 969 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 969 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.230134 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.230134 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.230134 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.230134 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.230134 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.230134 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 76758.968610 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 76758.968610 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 76758.968610 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 76758.968610 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 76758.968610 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 76758.968610 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -481,39 +481,39 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 223
system.cpu.icache.demand_mshr_misses::total 223 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 223 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 223 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 14884500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 14884500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 14884500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 14884500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 14884500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 14884500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.228953 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.228953 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.228953 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.228953 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.228953 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.228953 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 66746.636771 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 66746.636771 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 66746.636771 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 66746.636771 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 66746.636771 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 66746.636771 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 16684250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 16684250 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 16684250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 16684250 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 16684250 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 16684250 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.230134 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.230134 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.230134 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.230134 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.230134 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.230134 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 74817.264574 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 74817.264574 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 74817.264574 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 74817.264574 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 74817.264574 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 74817.264574 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 146.534478 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 145.900805 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 0 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 281 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 0 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 118.615214 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 27.919264 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.003620 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.000852 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.004472 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 118.086871 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 27.813934 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.003604 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.000849 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.004453 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 281 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 142 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 139 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 130 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 151 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.008575 # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses 2772 # Number of tag accesses
system.cpu.l2cache.tags.data_accesses 2772 # Number of data accesses
@@ -528,17 +528,17 @@ system.cpu.l2cache.demand_misses::total 308 # nu
system.cpu.l2cache.overall_misses::cpu.inst 223 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 85 # number of overall misses
system.cpu.l2cache.overall_misses::total 308 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 14661500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4251500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 18913000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2052250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 2052250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 14661500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 6303750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 20965250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 14661500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 6303750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 20965250 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 16461250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4569250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 21030500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1982000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 1982000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 16461250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 6551250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 23012500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 16461250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 6551250 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 23012500 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 223 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 58 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 281 # number of ReadReq accesses(hits+misses)
@@ -561,17 +561,17 @@ system.cpu.l2cache.demand_miss_rate::total 1 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 65746.636771 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 73301.724138 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 67306.049822 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 76009.259259 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 76009.259259 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 65746.636771 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 74161.764706 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 68068.993506 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 65746.636771 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 74161.764706 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 68068.993506 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 73817.264574 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 78780.172414 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 74841.637011 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73407.407407 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73407.407407 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73817.264574 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 77073.529412 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 74715.909091 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73817.264574 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 77073.529412 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 74715.909091 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -591,17 +591,17 @@ system.cpu.l2cache.demand_mshr_misses::total 308
system.cpu.l2cache.overall_mshr_misses::cpu.inst 223 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 85 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 308 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 11864500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3534000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15398500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1718250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1718250 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 11864500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5252250 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 17116750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 11864500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5252250 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 17116750 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 13669750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3841250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 17511000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1642000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1642000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 13669750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5483250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 19153000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 13669750 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5483250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 19153000 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
@@ -613,17 +613,17 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 1
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 53204.035874 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60931.034483 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 54798.932384 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 63638.888889 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 63638.888889 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 53204.035874 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61791.176471 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 55573.863636 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 53204.035874 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61791.176471 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 55573.863636 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 61299.327354 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 66228.448276 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 62316.725979 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60814.814815 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60814.814815 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 61299.327354 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 64508.823529 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 62185.064935 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 61299.327354 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 64508.823529 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 62185.064935 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.toL2Bus.trans_dist::ReadReq 281 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 281 # Transaction distribution
@@ -649,9 +649,9 @@ system.cpu.toL2Bus.snoop_fanout::max_value 1 #
system.cpu.toL2Bus.snoop_fanout::total 308 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 154000 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.8 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 381000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 136750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.occupancy 383750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 1.9 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 143250 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.7 # Layer utilization (%)
system.membus.trans_dist::ReadReq 281 # Transaction distribution
system.membus.trans_dist::ReadResp 281 # Transaction distribution
@@ -672,9 +672,9 @@ system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Re
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
system.membus.snoop_fanout::total 308 # Request fanout histogram
-system.membus.reqLayer0.occupancy 363000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 1.9 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2868750 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 15.3 # Layer utilization (%)
+system.membus.reqLayer0.occupancy 360000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 1.8 # Layer utilization (%)
+system.membus.respLayer1.occupancy 1638500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 8.1 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt
index 49b58755c..165a7d5f5 100644
--- a/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,13 +1,13 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.000012 # Number of seconds simulated
-sim_ticks 11765500 # Number of ticks simulated
-final_tick 11765500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.000013 # Number of seconds simulated
+sim_ticks 12774000 # Number of ticks simulated
+final_tick 12774000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 73154 # Simulator instruction rate (inst/s)
-host_op_rate 73124 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 360297045 # Simulator tick rate (ticks/s)
-host_mem_usage 293708 # Number of bytes of host memory used
+host_inst_rate 77109 # Simulator instruction rate (inst/s)
+host_op_rate 77075 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 412290611 # Simulator tick rate (ticks/s)
+host_mem_usage 293132 # Number of bytes of host memory used
host_seconds 0.03 # Real time elapsed on the host
sim_insts 2387 # Number of instructions simulated
sim_ops 2387 # Number of ops (including micro ops) simulated
@@ -21,14 +21,14 @@ system.physmem.bytes_inst_read::total 11968 # Nu
system.physmem.num_reads::cpu.inst 187 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 85 # Number of read requests responded to by this memory
system.physmem.num_reads::total 272 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1017211338 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 462368790 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1479580128 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1017211338 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1017211338 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1017211338 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 462368790 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1479580128 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 936903084 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 425865038 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1362768123 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 936903084 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 936903084 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 936903084 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 425865038 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1362768123 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 272 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
system.physmem.readBursts 272 # Number of DRAM read bursts, including those serviced by the write queue
@@ -75,7 +75,7 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 11676000 # Total gap between requests
+system.physmem.totGap 12677500 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
@@ -91,9 +91,9 @@ system.physmem.writePktSize::4 0 # Wr
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
system.physmem.rdQLenPdf::0 156 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 83 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 82 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 26 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 6 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 7 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 1 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
@@ -186,100 +186,100 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 39 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 379.076923 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 220.895953 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 363.044972 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 13 33.33% 33.33% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 7 17.95% 51.28% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 3 7.69% 58.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 3 7.69% 66.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2 5.13% 71.79% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 3 7.69% 79.49% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1 2.56% 82.05% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1 2.56% 84.62% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 6 15.38% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 39 # Bytes accessed per row activation
-system.physmem.totQLat 1802000 # Total ticks spent queuing
-system.physmem.totMemAccLat 6902000 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.bytesPerActivate::samples 36 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 394.666667 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 235.952583 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 357.320824 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 12 33.33% 33.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 5 13.89% 47.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 3 8.33% 55.56% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 3 8.33% 63.89% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 3 8.33% 72.22% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2 5.56% 77.78% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 2 5.56% 83.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1 2.78% 86.11% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 5 13.89% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 36 # Bytes accessed per row activation
+system.physmem.totQLat 1960500 # Total ticks spent queuing
+system.physmem.totMemAccLat 7060500 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 1360000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 6625.00 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 7207.72 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 25375.00 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1479.58 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 25957.72 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1362.77 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1479.58 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1362.77 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 11.56 # Data bus utilization in percentage
-system.physmem.busUtilRead 11.56 # Data bus utilization in percentage for reads
+system.physmem.busUtil 10.65 # Data bus utilization in percentage
+system.physmem.busUtilRead 10.65 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.69 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.71 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 223 # Number of row buffer hits during reads
+system.physmem.readRowHits 226 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 81.99 # Row buffer hit rate for reads
+system.physmem.readRowHitRate 83.09 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 42926.47 # Average gap between requests
-system.physmem.pageHitRate 81.99 # Row buffer hit rate, read and write combined
+system.physmem.avgGap 46608.46 # Average gap between requests
+system.physmem.pageHitRate 83.09 # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy 68040 # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy 37125 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 631800 # Energy for read commands per rank (pJ)
+system.physmem_0.readEnergy 585000 # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy 508560 # Energy for refresh commands per rank (pJ)
system.physmem_0.actBackEnergy 5478840 # Energy for active background per rank (pJ)
system.physmem_0.preBackEnergy 21750 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 6746115 # Total energy per rank (pJ)
-system.physmem_0.averagePower 838.417275 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 206000 # Time in different power states
+system.physmem_0.totalEnergy 6699315 # Total energy per rank (pJ)
+system.physmem_0.averagePower 832.600901 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 22500 # Time in different power states
system.physmem_0.memoryStateTime::REF 260000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 7778000 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 7777500 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 158760 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 86625 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 850200 # Energy for read commands per rank (pJ)
+system.physmem_1.actEnergy 128520 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 70125 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 787800 # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy 508560 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 5222340 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 246750 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 7073235 # Total energy per rank (pJ)
-system.physmem_1.averagePower 879.072239 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 397500 # Time in different power states
+system.physmem_1.actBackEnergy 5200965 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 265500 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 6961470 # Total energy per rank (pJ)
+system.physmem_1.averagePower 865.181917 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 428500 # Time in different power states
system.physmem_1.memoryStateTime::REF 260000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 7402500 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 7371500 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 1090 # Number of BP lookups
-system.cpu.branchPred.condPredicted 548 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 231 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 734 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 202 # Number of BTB hits
+system.cpu.branchPred.lookups 1106 # Number of BP lookups
+system.cpu.branchPred.condPredicted 562 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 228 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 735 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 214 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 27.520436 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 199 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.BTBHitPct 29.115646 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 201 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 9 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 689 # DTB read hits
-system.cpu.dtb.read_misses 23 # DTB read misses
+system.cpu.dtb.read_hits 705 # DTB read hits
+system.cpu.dtb.read_misses 25 # DTB read misses
system.cpu.dtb.read_acv 1 # DTB read access violations
-system.cpu.dtb.read_accesses 712 # DTB read accesses
-system.cpu.dtb.write_hits 352 # DTB write hits
-system.cpu.dtb.write_misses 18 # DTB write misses
+system.cpu.dtb.read_accesses 730 # DTB read accesses
+system.cpu.dtb.write_hits 367 # DTB write hits
+system.cpu.dtb.write_misses 19 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 370 # DTB write accesses
-system.cpu.dtb.data_hits 1041 # DTB hits
-system.cpu.dtb.data_misses 41 # DTB misses
+system.cpu.dtb.write_accesses 386 # DTB write accesses
+system.cpu.dtb.data_hits 1072 # DTB hits
+system.cpu.dtb.data_misses 44 # DTB misses
system.cpu.dtb.data_acv 1 # DTB access violations
-system.cpu.dtb.data_accesses 1082 # DTB accesses
-system.cpu.itb.fetch_hits 938 # ITB hits
+system.cpu.dtb.data_accesses 1116 # DTB accesses
+system.cpu.itb.fetch_hits 947 # ITB hits
system.cpu.itb.fetch_misses 26 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 964 # ITB accesses
+system.cpu.itb.fetch_accesses 973 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -293,236 +293,236 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4 # Number of system calls
-system.cpu.numCycles 23532 # number of cpu cycles simulated
+system.cpu.numCycles 25549 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 4442 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 6549 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 1090 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 401 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 1376 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 508 # Number of cycles fetch has spent squashing
+system.cpu.fetch.icacheStallCycles 4412 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 6683 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 1106 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 415 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 1538 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 502 # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles 18 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 1110 # Number of stall cycles due to pending traps
+system.cpu.fetch.PendingTrapStallCycles 1107 # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles 11 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 938 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 155 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 7211 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 0.908196 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.330561 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 947 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 152 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 7337 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 0.910863 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.331734 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 6093 84.50% 84.50% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 49 0.68% 85.18% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 123 1.71% 86.88% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 84 1.16% 88.05% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 131 1.82% 89.86% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 58 0.80% 90.67% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 67 0.93% 91.60% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 62 0.86% 92.46% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 544 7.54% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 6194 84.42% 84.42% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 50 0.68% 85.10% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 126 1.72% 86.82% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 86 1.17% 87.99% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 137 1.87% 89.86% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 59 0.80% 90.66% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 69 0.94% 91.60% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 62 0.85% 92.45% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 554 7.55% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 7211 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.046320 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.278302 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 5244 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 757 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 975 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 55 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 180 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 156 # Number of times decode resolved a branch
+system.cpu.fetch.rateDist::total 7337 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.043289 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.261576 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 5200 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 911 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 995 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 54 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 177 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 159 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 76 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 5674 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 276 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 180 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 5327 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 452 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 280 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 942 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 30 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 5438 # Number of instructions processed by rename
+system.cpu.decode.DecodedInsts 5779 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 271 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 177 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 5279 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 611 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 290 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 960 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 20 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 5531 # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents 2 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 18 # Number of times rename has blocked due to IQ full
-system.cpu.rename.RenamedOperands 3913 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 6138 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 6131 # Number of integer rename lookups
+system.cpu.rename.IQFullEvents 5 # Number of times rename has blocked due to IQ full
+system.cpu.rename.RenamedOperands 3966 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 6277 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 6270 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 6 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1768 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 2145 # Number of HB maps that are undone due to squashing
+system.cpu.rename.UndoneMaps 2198 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 8 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 6 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 115 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 883 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 455 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 2 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 2 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 4685 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.rename.skidInsts 117 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 895 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 472 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 3 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 3 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 4768 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 6 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 3891 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 14 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 2057 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 1216 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqInstsIssued 3966 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 23 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 2151 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 1238 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 2 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 7211 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.539592 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.280898 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::samples 7337 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.540548 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.288327 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 5712 79.21% 79.21% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 492 6.82% 86.04% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 353 4.90% 90.93% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 253 3.51% 94.44% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 197 2.73% 97.17% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 121 1.68% 98.85% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 52 0.72% 99.57% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 19 0.26% 99.83% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 12 0.17% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 5813 79.23% 79.23% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 503 6.86% 86.08% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 359 4.89% 90.98% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 255 3.48% 94.45% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 198 2.70% 97.15% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 113 1.54% 98.69% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 62 0.85% 99.54% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 21 0.29% 99.82% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 13 0.18% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 7211 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 7337 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 6 11.76% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 22 43.14% 54.90% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 23 45.10% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 11 18.97% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 18.97% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 22 37.93% 56.90% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 25 43.10% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 2776 71.34% 71.34% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 1 0.03% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 71.37% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 739 18.99% 90.36% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 375 9.64% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 2817 71.03% 71.03% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 1 0.03% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 71.05% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 757 19.09% 90.14% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 391 9.86% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 3891 # Type of FU issued
-system.cpu.iq.rate 0.165349 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 51 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.013107 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 15045 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 6745 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 3580 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 3966 # Type of FU issued
+system.cpu.iq.rate 0.155231 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 58 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.014624 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 15337 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 6922 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 3670 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 13 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 6 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 6 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 3935 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 4017 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 7 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 32 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 33 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 468 # Number of loads squashed
+system.cpu.iew.lsq.thread0.squashedLoads 480 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 4 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 161 # Number of stores squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 3 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 178 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 24 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 180 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 393 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 5 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 5027 # Number of instructions dispatched to IQ
+system.cpu.iew.iewSquashCycles 177 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 538 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 10 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 5114 # Number of instructions dispatched to IQ
system.cpu.iew.iewDispSquashedInsts 28 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 883 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 455 # Number of dispatched store instructions
+system.cpu.iew.iewDispLoadInsts 895 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 472 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 6 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 3 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewIQFullEvents 9 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 4 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 22 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 169 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 191 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 3755 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 713 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 136 # Number of squashed instructions skipped in execute
+system.cpu.iew.memOrderViolationEvents 3 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 21 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 167 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 188 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 3845 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 731 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 121 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 336 # number of nop insts executed
-system.cpu.iew.exec_refs 1083 # number of memory reference insts executed
-system.cpu.iew.exec_branches 638 # Number of branches executed
-system.cpu.iew.exec_stores 370 # Number of stores executed
-system.cpu.iew.exec_rate 0.159570 # Inst execution rate
-system.cpu.iew.wb_sent 3650 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 3586 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1711 # num instructions producing a value
-system.cpu.iew.wb_consumers 2190 # num instructions consuming a value
+system.cpu.iew.exec_nop 340 # number of nop insts executed
+system.cpu.iew.exec_refs 1117 # number of memory reference insts executed
+system.cpu.iew.exec_branches 655 # Number of branches executed
+system.cpu.iew.exec_stores 386 # Number of stores executed
+system.cpu.iew.exec_rate 0.150495 # Inst execution rate
+system.cpu.iew.wb_sent 3743 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 3676 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1745 # num instructions producing a value
+system.cpu.iew.wb_consumers 2262 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.152388 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.781279 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.143880 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.771441 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 2437 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 2526 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 4 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 157 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 6757 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.381234 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.252230 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 154 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 6873 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.374800 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.238011 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 5909 87.45% 87.45% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 193 2.86% 90.31% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 297 4.40% 94.70% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 108 1.60% 96.30% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 72 1.07% 97.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 53 0.78% 98.15% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 33 0.49% 98.64% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 22 0.33% 98.96% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 70 1.04% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 6022 87.62% 87.62% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 192 2.79% 90.41% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 299 4.35% 94.76% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 111 1.62% 96.38% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 72 1.05% 97.42% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 55 0.80% 98.22% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 33 0.48% 98.71% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 20 0.29% 99.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 69 1.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 6757 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 6873 # Number of insts commited each cycle
system.cpu.commit.committedInsts 2576 # Number of instructions committed
system.cpu.commit.committedOps 2576 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -568,102 +568,102 @@ system.cpu.commit.op_class_0::MemWrite 294 11.41% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 2576 # Class of committed instruction
-system.cpu.commit.bw_lim_events 70 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 69 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 11453 # The number of ROB reads
-system.cpu.rob.rob_writes 10498 # The number of ROB writes
-system.cpu.timesIdled 160 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 16321 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 11659 # The number of ROB reads
+system.cpu.rob.rob_writes 10686 # The number of ROB writes
+system.cpu.timesIdled 151 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 18212 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 2387 # Number of Instructions Simulated
system.cpu.committedOps 2387 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 9.858400 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 9.858400 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.101436 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.101436 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 4543 # number of integer regfile reads
-system.cpu.int_regfile_writes 2774 # number of integer regfile writes
+system.cpu.cpi 10.703393 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 10.703393 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.093428 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.093428 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 4655 # number of integer regfile reads
+system.cpu.int_regfile_writes 2832 # number of integer regfile writes
system.cpu.fp_regfile_reads 6 # number of floating regfile reads
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 46.118209 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 729 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 46.039302 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 743 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 85 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 8.576471 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 8.741176 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 46.118209 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.011259 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.011259 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 46.039302 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.011240 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.011240 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 85 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 69 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 16 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 59 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 26 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.020752 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 1939 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 1939 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 516 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 516 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 213 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 213 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 729 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 729 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 729 # number of overall hits
-system.cpu.dcache.overall_hits::total 729 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 117 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 117 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 81 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 81 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 198 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 198 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 198 # number of overall misses
-system.cpu.dcache.overall_misses::total 198 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 7447000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 7447000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 5312000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 5312000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 12759000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 12759000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 12759000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 12759000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 633 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 633 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.tags.tag_accesses 1969 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1969 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 525 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 525 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 218 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 218 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 743 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 743 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 743 # number of overall hits
+system.cpu.dcache.overall_hits::total 743 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 123 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 123 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 76 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 76 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 199 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 199 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 199 # number of overall misses
+system.cpu.dcache.overall_misses::total 199 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 8172750 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 8172750 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 5678000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 5678000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 13850750 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 13850750 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 13850750 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 13850750 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 648 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 648 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 294 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 294 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 927 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 927 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 927 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 927 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.184834 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.184834 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.275510 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.275510 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.213592 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.213592 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.213592 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.213592 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 63649.572650 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 63649.572650 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 65580.246914 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 65580.246914 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 64439.393939 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 64439.393939 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 64439.393939 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 64439.393939 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 131 # number of cycles access was blocked
+system.cpu.dcache.demand_accesses::cpu.data 942 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 942 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 942 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 942 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.189815 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.189815 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.258503 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.258503 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.211253 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.211253 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.211253 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.211253 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 66445.121951 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 66445.121951 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 74710.526316 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 74710.526316 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 69601.758794 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 69601.758794 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 69601.758794 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 69601.758794 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 145 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 65.500000 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 72.500000 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 56 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 56 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 57 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 57 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 113 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 113 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 113 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 113 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 62 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 62 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 52 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 52 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 114 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 114 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 114 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 114 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 61 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 61 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 24 # number of WriteReq MSHR misses
@@ -672,87 +672,87 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 85
system.cpu.dcache.demand_mshr_misses::total 85 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 85 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 85 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4512500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 4512500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1719750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 1719750 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6232250 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 6232250 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6232250 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 6232250 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.096367 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.096367 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4793500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 4793500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1841500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 1841500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6635000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 6635000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6635000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 6635000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.094136 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.094136 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.081633 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.081633 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.091694 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.091694 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.091694 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.091694 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 73975.409836 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 73975.409836 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 71656.250000 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 71656.250000 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 73320.588235 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 73320.588235 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 73320.588235 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 73320.588235 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.090234 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.090234 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.090234 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.090234 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 78581.967213 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 78581.967213 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 76729.166667 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 76729.166667 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 78058.823529 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 78058.823529 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 78058.823529 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 78058.823529 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 0 # number of replacements
-system.cpu.icache.tags.tagsinuse 92.065177 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 685 # Total number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 91.893913 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 694 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 187 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 3.663102 # Average number of references to valid blocks.
+system.cpu.icache.tags.avg_refs 3.711230 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 92.065177 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.044954 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.044954 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 91.893913 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.044870 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.044870 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 187 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 163 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 24 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 152 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 35 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.091309 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 2063 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 2063 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 685 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 685 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 685 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 685 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 685 # number of overall hits
-system.cpu.icache.overall_hits::total 685 # number of overall hits
+system.cpu.icache.tags.tag_accesses 2081 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 2081 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 694 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 694 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 694 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 694 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 694 # number of overall hits
+system.cpu.icache.overall_hits::total 694 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 253 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 253 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 253 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 253 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 253 # number of overall misses
system.cpu.icache.overall_misses::total 253 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 17329249 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 17329249 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 17329249 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 17329249 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 17329249 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 17329249 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 938 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 938 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 938 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 938 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 938 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 938 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.269723 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.269723 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.269723 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.269723 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.269723 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.269723 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68495.055336 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 68495.055336 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 68495.055336 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 68495.055336 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 68495.055336 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 68495.055336 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 110 # number of cycles access was blocked
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 18914999 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 18914999 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 18914999 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 18914999 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 18914999 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 18914999 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 947 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 947 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 947 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 947 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 947 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 947 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.267159 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.267159 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.267159 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.267159 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.267159 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.267159 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 74762.841897 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 74762.841897 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 74762.841897 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 74762.841897 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 74762.841897 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 74762.841897 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 126 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 2 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 55 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 63 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
@@ -768,39 +768,39 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 187
system.cpu.icache.demand_mshr_misses::total 187 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 187 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 187 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12893999 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 12893999 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12893999 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 12893999 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12893999 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 12893999 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.199360 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.199360 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.199360 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.199360 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.199360 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.199360 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 68951.866310 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 68951.866310 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 68951.866310 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 68951.866310 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 68951.866310 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 68951.866310 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 14404999 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 14404999 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 14404999 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 14404999 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 14404999 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 14404999 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.197466 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.197466 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.197466 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.197466 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.197466 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.197466 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 77032.080214 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 77032.080214 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 77032.080214 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 77032.080214 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 77032.080214 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 77032.080214 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 121.503793 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 121.236486 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 0 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 248 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 0 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 92.265551 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 29.238242 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002816 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.000892 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.003708 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 92.076745 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 29.159741 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002810 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.000890 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.003700 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 248 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 214 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 34 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 196 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 52 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.007568 # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses 2448 # Number of tag accesses
system.cpu.l2cache.tags.data_accesses 2448 # Number of data accesses
@@ -815,17 +815,17 @@ system.cpu.l2cache.demand_misses::total 272 # nu
system.cpu.l2cache.overall_misses::cpu.inst 187 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 85 # number of overall misses
system.cpu.l2cache.overall_misses::total 272 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 12706250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4451500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 17157750 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1694250 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 1694250 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 12706250 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 6145750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 18852000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 12706250 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 6145750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 18852000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 14216750 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4732500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 18949250 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1816000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 1816000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 14216750 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 6548500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 20765250 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 14216750 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 6548500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 20765250 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 187 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 61 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 248 # number of ReadReq accesses(hits+misses)
@@ -848,17 +848,17 @@ system.cpu.l2cache.demand_miss_rate::total 1 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 67947.860963 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 72975.409836 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 69184.475806 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 70593.750000 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 70593.750000 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 67947.860963 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 72302.941176 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 69308.823529 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 67947.860963 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 72302.941176 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 69308.823529 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76025.401070 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 77581.967213 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 76408.266129 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 75666.666667 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 75666.666667 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76025.401070 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 77041.176471 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 76342.830882 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76025.401070 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 77041.176471 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 76342.830882 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -878,17 +878,17 @@ system.cpu.l2cache.demand_mshr_misses::total 272
system.cpu.l2cache.overall_mshr_misses::cpu.inst 187 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 85 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 272 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 10348750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3702000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 14050750 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1400750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1400750 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 10348750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5102750 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 15451500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 10348750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5102750 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 15451500 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 11881250 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3969500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15850750 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1520000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1520000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 11881250 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5489500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 17370750 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 11881250 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5489500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 17370750 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
@@ -900,17 +900,17 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 1
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 55340.909091 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 60688.524590 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 56656.250000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 58364.583333 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 58364.583333 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 55340.909091 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 60032.352941 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 56806.985294 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 55340.909091 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 60032.352941 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 56806.985294 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63536.096257 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 65073.770492 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 63914.314516 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 63333.333333 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 63333.333333 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63536.096257 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 64582.352941 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 63863.051471 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63536.096257 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 64582.352941 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 63863.051471 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.toL2Bus.trans_dist::ReadReq 248 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 248 # Transaction distribution
@@ -935,10 +935,10 @@ system.cpu.toL2Bus.snoop_fanout::min_value 1 #
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::total 272 # Request fanout histogram
system.cpu.toL2Bus.reqLayer0.occupancy 136000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 1.2 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 314250 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.7 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 133250 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 318750 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 2.5 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 139500 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 1.1 # Layer utilization (%)
system.membus.trans_dist::ReadReq 248 # Transaction distribution
system.membus.trans_dist::ReadResp 248 # Transaction distribution
@@ -959,9 +959,9 @@ system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Re
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
system.membus.snoop_fanout::total 272 # Request fanout histogram
-system.membus.reqLayer0.occupancy 339500 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 2.9 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2545000 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 21.6 # Layer utilization (%)
+system.membus.reqLayer0.occupancy 341000 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 2.7 # Layer utilization (%)
+system.membus.respLayer1.occupancy 1440250 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 11.3 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing/stats.txt b/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing/stats.txt
index 6695f502c..364bc6f05 100644
--- a/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/tru64/simple-timing/stats.txt
@@ -1,13 +1,13 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000017 # Number of seconds simulated
-sim_ticks 16524000 # Number of ticks simulated
-final_tick 16524000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 16524500 # Number of ticks simulated
+final_tick 16524500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 428144 # Simulator instruction rate (inst/s)
-host_op_rate 427151 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 2733498759 # Simulator tick rate (ticks/s)
-host_mem_usage 286260 # Number of bytes of host memory used
+host_inst_rate 396950 # Simulator instruction rate (inst/s)
+host_op_rate 396157 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2535599202 # Simulator tick rate (ticks/s)
+host_mem_usage 290048 # Number of bytes of host memory used
host_seconds 0.01 # Real time elapsed on the host
sim_insts 2577 # Number of instructions simulated
sim_ops 2577 # Number of ops (including micro ops) simulated
@@ -21,37 +21,14 @@ system.physmem.bytes_inst_read::total 10432 # Nu
system.physmem.num_reads::cpu.inst 163 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 82 # Number of read requests responded to by this memory
system.physmem.num_reads::total 245 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 631324135 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 317598644 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 948922779 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 631324135 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 631324135 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 631324135 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 317598644 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 948922779 # Total bandwidth to/from this memory (bytes/s)
-system.membus.trans_dist::ReadReq 218 # Transaction distribution
-system.membus.trans_dist::ReadResp 218 # Transaction distribution
-system.membus.trans_dist::ReadExReq 27 # Transaction distribution
-system.membus.trans_dist::ReadExResp 27 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 490 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 490 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15680 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 15680 # Cumulative packet size per connected master and slave (bytes)
-system.membus.snoops 0 # Total snoops (count)
-system.membus.snoop_fanout::samples 245 # Request fanout histogram
-system.membus.snoop_fanout::mean 0 # Request fanout histogram
-system.membus.snoop_fanout::stdev 0 # Request fanout histogram
-system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 245 100.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::min_value 0 # Request fanout histogram
-system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 245 # Request fanout histogram
-system.membus.reqLayer0.occupancy 245000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 1.5 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2205000 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 13.3 # Layer utilization (%)
+system.physmem.bw_read::cpu.inst 631305032 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 317589034 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 948894066 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 631305032 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 631305032 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 631305032 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 317589034 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 948894066 # Total bandwidth to/from this memory (bytes/s)
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
@@ -86,7 +63,7 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4 # Number of system calls
-system.cpu.numCycles 33048 # number of cpu cycles simulated
+system.cpu.numCycles 33049 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 2577 # Number of instructions committed
@@ -105,7 +82,7 @@ system.cpu.num_mem_refs 717 # nu
system.cpu.num_load_insts 419 # Number of load instructions
system.cpu.num_store_insts 298 # Number of store instructions
system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_busy_cycles 33048 # Number of busy cycles
+system.cpu.num_busy_cycles 33049 # Number of busy cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
system.cpu.Branches 396 # Number of branches fetched
@@ -144,15 +121,119 @@ system.cpu.op_class::MemWrite 298 11.53% 100.00% # Cl
system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::total 2585 # Class of executed instruction
+system.cpu.dcache.tags.replacements 0 # number of replacements
+system.cpu.dcache.tags.tagsinuse 47.433873 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 627 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 82 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 7.646341 # Average number of references to valid blocks.
+system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.tags.occ_blocks::cpu.data 47.433873 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.011581 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.011581 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 82 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 39 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 43 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_task_id_percent::1024 0.020020 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 1500 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 1500 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 360 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 360 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 267 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 267 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 627 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 627 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 627 # number of overall hits
+system.cpu.dcache.overall_hits::total 627 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 55 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 55 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 27 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 27 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 82 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 82 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 82 # number of overall misses
+system.cpu.dcache.overall_misses::total 82 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 3025000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 3025000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 1485000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 1485000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 4510000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 4510000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 4510000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 4510000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 415 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 415 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 294 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 294 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 709 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 709 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 709 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 709 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.132530 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.132530 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.091837 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.091837 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.115656 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.115656 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.115656 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.115656 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55000 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 55000 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55000 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 55000 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 55000 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 55000 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 55000 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 55000 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
+system.cpu.dcache.fast_writes 0 # number of fast writes performed
+system.cpu.dcache.cache_copies 0 # number of cache copies performed
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 55 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 55 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 27 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 27 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 82 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 82 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 82 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 82 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2942500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 2942500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1444500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 1444500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4387000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 4387000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 4387000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 4387000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.132530 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.132530 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.091837 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.091837 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.115656 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.115656 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.115656 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.115656 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 53500 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 53500 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53500 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 53500 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 53500 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 53500 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 53500 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 53500 # average overall mshr miss latency
+system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 0 # number of replacements
-system.cpu.icache.tags.tagsinuse 80.050296 # Cycle average of tags in use
+system.cpu.icache.tags.tagsinuse 80.042941 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 2423 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 163 # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs 14.865031 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 80.050296 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.039087 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.039087 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 80.042941 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.039083 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.039083 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 163 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 102 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 61 # Occupied blocks per task id
@@ -171,12 +252,12 @@ system.cpu.icache.demand_misses::cpu.inst 163 # n
system.cpu.icache.demand_misses::total 163 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 163 # number of overall misses
system.cpu.icache.overall_misses::total 163 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 8965000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 8965000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 8965000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 8965000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 8965000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 8965000 # number of overall miss cycles
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 8965500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 8965500 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 8965500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 8965500 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 8965500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 8965500 # number of overall miss cycles
system.cpu.icache.ReadReq_accesses::cpu.inst 2586 # number of ReadReq accesses(hits+misses)
system.cpu.icache.ReadReq_accesses::total 2586 # number of ReadReq accesses(hits+misses)
system.cpu.icache.demand_accesses::cpu.inst 2586 # number of demand (read+write) accesses
@@ -189,12 +270,12 @@ system.cpu.icache.demand_miss_rate::cpu.inst 0.063032
system.cpu.icache.demand_miss_rate::total 0.063032 # miss rate for demand accesses
system.cpu.icache.overall_miss_rate::cpu.inst 0.063032 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate::total 0.063032 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 55000 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 55000 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 55000 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 55000 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 55000 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 55000 # average overall miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 55003.067485 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 55003.067485 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 55003.067485 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 55003.067485 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 55003.067485 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 55003.067485 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -209,34 +290,34 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 163
system.cpu.icache.demand_mshr_misses::total 163 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 163 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 163 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 8639000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 8639000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 8639000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 8639000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 8639000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 8639000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 8721000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 8721000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 8721000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 8721000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 8721000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 8721000 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.063032 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.063032 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.063032 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.063032 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.063032 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.063032 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53000 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53000 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53000 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 53000 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53000 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 53000 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53503.067485 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53503.067485 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53503.067485 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 53503.067485 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53503.067485 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 53503.067485 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 107.162861 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 107.153052 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 0 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 218 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 0 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 80.168669 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 26.994192 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002447 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 80.161341 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 26.991711 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.002446 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data 0.000824 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::total 0.003270 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 218 # Occupied blocks per task id
@@ -256,17 +337,17 @@ system.cpu.l2cache.demand_misses::total 245 # nu
system.cpu.l2cache.overall_misses::cpu.inst 163 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 82 # number of overall misses
system.cpu.l2cache.overall_misses::total 245 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 8476000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2860000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 11336000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1404000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 1404000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 8476000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 4264000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 12740000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 8476000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 4264000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 12740000 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 8558000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2887500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 11445500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 1417500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 1417500 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 8558000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 4305000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 12863000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 8558000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 4305000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 12863000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.inst 163 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 55 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::total 218 # number of ReadReq accesses(hits+misses)
@@ -289,17 +370,17 @@ system.cpu.l2cache.demand_miss_rate::total 1 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52000 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52000 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52000 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52000 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52000 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 52000 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52503.067485 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52500 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 52502.293578 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52500 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52500 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52503.067485 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52500 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 52502.040816 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 52503.067485 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 52500 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 52502.040816 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -319,17 +400,17 @@ system.cpu.l2cache.demand_mshr_misses::total 245
system.cpu.l2cache.overall_mshr_misses::cpu.inst 163 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 82 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 245 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 6520000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2200000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 8720000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1080000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1080000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 6520000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3280000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 9800000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 6520000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3280000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 9800000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 6601500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2227500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 8829000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 1093500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 1093500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 6601500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 3321000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 9922500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 6601500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 3321000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 9922500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
@@ -341,122 +422,18 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 1
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40000 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40000 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40000 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40000 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40500 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40500 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40500 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40500 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40500 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40500 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40500 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40500 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40500 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40500 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40500 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 47.437790 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 627 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 82 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 7.646341 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 47.437790 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.011581 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.011581 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 82 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 39 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 43 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 0.020020 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 1500 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 1500 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 360 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 360 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 267 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 267 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 627 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 627 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 627 # number of overall hits
-system.cpu.dcache.overall_hits::total 627 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 55 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 55 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 27 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 27 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 82 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 82 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 82 # number of overall misses
-system.cpu.dcache.overall_misses::total 82 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 3025000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 3025000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 1485000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 1485000 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 4510000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 4510000 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 4510000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 4510000 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 415 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 415 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 294 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 294 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 709 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 709 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 709 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 709 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.132530 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.132530 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.091837 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.091837 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.115656 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.115656 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.115656 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.115656 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 55000 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 55000 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 55000 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 55000 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 55000 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 55000 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 55000 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 55000 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.dcache.fast_writes 0 # number of fast writes performed
-system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 55 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 55 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 27 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 27 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 82 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 82 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 82 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 82 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2915000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 2915000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1431000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 1431000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 4346000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 4346000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 4346000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 4346000 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.132530 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.132530 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.091837 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.091837 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.115656 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.115656 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.115656 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.115656 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 53000 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 53000 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53000 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 53000 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 53000 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 53000 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 53000 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 53000 # average overall mshr miss latency
-system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.toL2Bus.trans_dist::ReadReq 218 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 218 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 27 # Transaction distribution
@@ -485,5 +462,28 @@ system.cpu.toL2Bus.respLayer0.occupancy 244500 # La
system.cpu.toL2Bus.respLayer0.utilization 1.5 # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy 123000 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.7 # Layer utilization (%)
+system.membus.trans_dist::ReadReq 218 # Transaction distribution
+system.membus.trans_dist::ReadResp 218 # Transaction distribution
+system.membus.trans_dist::ReadExReq 27 # Transaction distribution
+system.membus.trans_dist::ReadExResp 27 # Transaction distribution
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 490 # Packet count per connected master and slave (bytes)
+system.membus.pkt_count::total 490 # Packet count per connected master and slave (bytes)
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 15680 # Cumulative packet size per connected master and slave (bytes)
+system.membus.pkt_size::total 15680 # Cumulative packet size per connected master and slave (bytes)
+system.membus.snoops 0 # Total snoops (count)
+system.membus.snoop_fanout::samples 245 # Request fanout histogram
+system.membus.snoop_fanout::mean 0 # Request fanout histogram
+system.membus.snoop_fanout::stdev 0 # Request fanout histogram
+system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
+system.membus.snoop_fanout::0 245 100.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
+system.membus.snoop_fanout::min_value 0 # Request fanout histogram
+system.membus.snoop_fanout::max_value 0 # Request fanout histogram
+system.membus.snoop_fanout::total 245 # Request fanout histogram
+system.membus.reqLayer0.occupancy 245500 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 1.5 # Layer utilization (%)
+system.membus.respLayer1.occupancy 1225500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 7.4 # Layer utilization (%)
---------- End Simulation Statistics ----------