summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/alpha
diff options
context:
space:
mode:
authorAli Saidi <Ali.Saidi@ARM.com>2012-06-29 11:19:03 -0400
committerAli Saidi <Ali.Saidi@ARM.com>2012-06-29 11:19:03 -0400
commit3965ecc36b3d928cf8f6a66e50eed3c6de1a54c0 (patch)
tree63ce098bc690eb5b58b3297b747794d623cface4 /tests/quick/se/00.hello/ref/alpha
parentaf2b14a362281f36347728e13dcd6b2c4d3c4991 (diff)
downloadgem5-3965ecc36b3d928cf8f6a66e50eed3c6de1a54c0.tar.xz
Stats: Update stats for RAS and LRU fixes.
Diffstat (limited to 'tests/quick/se/00.hello/ref/alpha')
-rwxr-xr-xtests/quick/se/00.hello/ref/alpha/linux/o3-timing/simout8
-rw-r--r--tests/quick/se/00.hello/ref/alpha/linux/o3-timing/stats.txt928
-rwxr-xr-xtests/quick/se/00.hello/ref/alpha/tru64/o3-timing/simout8
-rw-r--r--tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt930
4 files changed, 937 insertions, 937 deletions
diff --git a/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/simout b/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/simout
index bcee17b83..da5dd186c 100755
--- a/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/simout
+++ b/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/simout
@@ -1,12 +1,12 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jun 4 2012 11:50:11
-gem5 started Jun 4 2012 14:03:27
+gem5 compiled Jun 28 2012 22:05:18
+gem5 started Jun 28 2012 22:09:21
gem5 executing on zizzer
-command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/quick/se/00.hello/alpha/linux/o3-timing -re tests/run.py build/ALPHA/tests/opt/quick/se/00.hello/alpha/linux/o3-timing
+command line: build/ALPHA/gem5.fast -d build/ALPHA/tests/fast/quick/se/00.hello/alpha/linux/o3-timing -re tests/run.py build/ALPHA/tests/fast/quick/se/00.hello/alpha/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
Hello world!
-Exiting @ tick 12450500 because target called exit()
+Exiting @ tick 12146500 because target called exit()
diff --git a/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/stats.txt
index e9f17ec08..40a9fef11 100644
--- a/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/linux/o3-timing/stats.txt
@@ -1,52 +1,52 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000012 # Number of seconds simulated
-sim_ticks 12450500 # Number of ticks simulated
-final_tick 12450500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 12146500 # Number of ticks simulated
+final_tick 12146500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 73568 # Simulator instruction rate (inst/s)
-host_op_rate 73552 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 143373020 # Simulator tick rate (ticks/s)
-host_mem_usage 215332 # Number of bytes of host memory used
-host_seconds 0.09 # Real time elapsed on the host
+host_inst_rate 109785 # Simulator instruction rate (inst/s)
+host_op_rate 109750 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 208686624 # Simulator tick rate (ticks/s)
+host_mem_usage 218220 # Number of bytes of host memory used
+host_seconds 0.06 # Real time elapsed on the host
sim_insts 6386 # Number of instructions simulated
sim_ops 6386 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 20096 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 19968 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.data 11264 # Number of bytes read from this memory
-system.physmem.bytes_read::total 31360 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 20096 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 20096 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 314 # Number of read requests responded to by this memory
+system.physmem.bytes_read::total 31232 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 19968 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 19968 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 312 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 176 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 490 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1614071724 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 904702622 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2518774346 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1614071724 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1614071724 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1614071724 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 904702622 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 2518774346 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.num_reads::total 488 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1643930350 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 927345326 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2571275676 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1643930350 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1643930350 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1643930350 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 927345326 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 2571275676 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 1943 # DTB read hits
-system.cpu.dtb.read_misses 53 # DTB read misses
+system.cpu.dtb.read_hits 1978 # DTB read hits
+system.cpu.dtb.read_misses 49 # DTB read misses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 1996 # DTB read accesses
-system.cpu.dtb.write_hits 1071 # DTB write hits
-system.cpu.dtb.write_misses 32 # DTB write misses
+system.cpu.dtb.read_accesses 2027 # DTB read accesses
+system.cpu.dtb.write_hits 1059 # DTB write hits
+system.cpu.dtb.write_misses 31 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 1103 # DTB write accesses
-system.cpu.dtb.data_hits 3014 # DTB hits
-system.cpu.dtb.data_misses 85 # DTB misses
+system.cpu.dtb.write_accesses 1090 # DTB write accesses
+system.cpu.dtb.data_hits 3037 # DTB hits
+system.cpu.dtb.data_misses 80 # DTB misses
system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 3099 # DTB accesses
-system.cpu.itb.fetch_hits 2367 # ITB hits
-system.cpu.itb.fetch_misses 26 # ITB misses
+system.cpu.dtb.data_accesses 3117 # DTB accesses
+system.cpu.itb.fetch_hits 2279 # ITB hits
+system.cpu.itb.fetch_misses 30 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 2393 # ITB accesses
+system.cpu.itb.fetch_accesses 2309 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -60,246 +60,246 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 17 # Number of system calls
-system.cpu.numCycles 24902 # number of cpu cycles simulated
+system.cpu.numCycles 24294 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 2873 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 1642 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 561 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 2186 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 748 # Number of BTB hits
+system.cpu.BPredUnit.lookups 2808 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 1620 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 530 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 2127 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 736 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 430 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 100 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 7799 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 16643 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 2873 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 1178 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 2979 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 1864 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 854 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 22 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 590 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 2367 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 368 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 13505 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.232358 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.611762 # Number of instructions fetched each cycle (Total)
+system.cpu.BPredUnit.usedRAS 421 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 67 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 7536 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 16063 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 2808 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 1157 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 2867 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 1787 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 912 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 23 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 639 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 2279 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 349 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 13192 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.217632 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.600569 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 10526 77.94% 77.94% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 289 2.14% 80.08% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 251 1.86% 81.94% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 257 1.90% 83.84% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 272 2.01% 85.86% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 206 1.53% 87.38% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 248 1.84% 89.22% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 173 1.28% 90.50% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 1283 9.50% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 10325 78.27% 78.27% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 292 2.21% 80.48% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 224 1.70% 82.18% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 225 1.71% 83.88% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 268 2.03% 85.92% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 190 1.44% 87.36% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 268 2.03% 89.39% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 182 1.38% 90.77% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 1218 9.23% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 13505 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.115372 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.668340 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 8546 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 938 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 2784 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 62 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 1175 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 292 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 96 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 15310 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 265 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 1175 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 8782 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 334 # Number of cycles rename is blocking
+system.cpu.fetch.rateDist::total 13192 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.115584 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.661192 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 8379 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 934 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 2684 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 63 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 1132 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 256 # Number of times decode resolved a branch
+system.cpu.decode.BranchMispred 87 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 14824 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 236 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 1132 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 8584 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 335 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 357 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 2587 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 270 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 14488 # Number of instructions processed by rename
-system.cpu.rename.IQFullEvents 7 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 212 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 10864 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 18125 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 18108 # Number of integer rename lookups
+system.cpu.rename.RunCycles 2519 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 265 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 14111 # Number of instructions processed by rename
+system.cpu.rename.IQFullEvents 6 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 206 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 10590 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 17651 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 17634 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 17 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 4583 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 6281 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 28 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 22 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 777 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2616 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 1352 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 7 # Number of conflicting loads.
+system.cpu.rename.UndoneMaps 6007 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 33 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 27 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 768 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 2619 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 1317 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 5 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 12765 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 26 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 10522 # Number of instructions issued
+system.cpu.iq.iqInstsAdded 12558 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 31 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 10419 # Number of instructions issued
system.cpu.iq.iqSquashedInstsIssued 44 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 6026 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 3602 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 9 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 13505 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.779119 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.404443 # Number of insts issued each cycle
+system.cpu.iq.iqSquashedInstsExamined 5861 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 3437 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 14 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 13192 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.789797 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.411802 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 9165 67.86% 67.86% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1484 10.99% 78.85% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 1164 8.62% 87.47% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 762 5.64% 93.11% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 469 3.47% 96.59% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 274 2.03% 98.62% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 142 1.05% 99.67% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 34 0.25% 99.92% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 11 0.08% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 8893 67.41% 67.41% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 1482 11.23% 78.65% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 1143 8.66% 87.31% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 751 5.69% 93.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 453 3.43% 96.44% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 282 2.14% 98.57% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 149 1.13% 99.70% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 30 0.23% 99.93% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 9 0.07% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 13505 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 13192 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 10 8.93% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 8.93% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 65 58.04% 66.96% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 37 33.04% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 8 7.41% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 7.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 64 59.26% 66.67% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 36 33.33% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 2 0.02% 0.02% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 7148 67.93% 67.95% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 1 0.01% 67.96% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.96% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.98% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 2225 21.15% 89.13% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1144 10.87% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 7046 67.63% 67.65% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 1 0.01% 67.66% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.66% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.67% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 2237 21.47% 89.14% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 1131 10.86% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 10522 # Type of FU issued
-system.cpu.iq.rate 0.422536 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 112 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.010644 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 34684 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 18825 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 9477 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 10419 # Type of FU issued
+system.cpu.iq.rate 0.428871 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 108 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.010366 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 34161 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 18458 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 9433 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 21 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 10 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 10 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 10621 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 10514 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 11 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 63 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 65 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1431 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1434 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 2 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 19 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 487 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedStores 452 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 1175 # Number of cycles IEW is squashing
+system.cpu.iew.iewSquashCycles 1132 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 41 # Number of cycles IEW is blocking
system.cpu.iew.iewUnblockCycles 1 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 12870 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 183 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 2616 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 1352 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 26 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewDispatchedInsts 12672 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 177 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 2619 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 1317 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 31 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 19 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 166 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 401 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 567 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 9878 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 2009 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 644 # Number of squashed instructions skipped in execute
+system.cpu.iew.predictedTakenIncorrect 137 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 393 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 530 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 9845 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 2040 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 574 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 79 # number of nop insts executed
-system.cpu.iew.exec_refs 3117 # number of memory reference insts executed
-system.cpu.iew.exec_branches 1605 # Number of branches executed
-system.cpu.iew.exec_stores 1108 # Number of stores executed
-system.cpu.iew.exec_rate 0.396675 # Inst execution rate
-system.cpu.iew.wb_sent 9634 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 9487 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 4957 # num instructions producing a value
-system.cpu.iew.wb_consumers 6732 # num instructions consuming a value
+system.cpu.iew.exec_nop 83 # number of nop insts executed
+system.cpu.iew.exec_refs 3133 # number of memory reference insts executed
+system.cpu.iew.exec_branches 1595 # Number of branches executed
+system.cpu.iew.exec_stores 1093 # Number of stores executed
+system.cpu.iew.exec_rate 0.405244 # Inst execution rate
+system.cpu.iew.wb_sent 9591 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 9443 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 4951 # num instructions producing a value
+system.cpu.iew.wb_consumers 6720 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.380973 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.736334 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.388697 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.736756 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 6403 # The number of committed instructions
system.cpu.commit.commitCommittedOps 6403 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 6436 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 6261 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 475 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 12330 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.519303 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.354208 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 447 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 12060 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.530929 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.361741 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 9591 77.79% 77.79% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 1448 11.74% 89.53% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 489 3.97% 93.50% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 259 2.10% 95.60% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 152 1.23% 96.83% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 96 0.78% 97.61% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 104 0.84% 98.45% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 40 0.32% 98.78% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 151 1.22% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 9314 77.23% 77.23% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 1447 12.00% 89.23% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 498 4.13% 93.36% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 252 2.09% 95.45% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 164 1.36% 96.81% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 93 0.77% 97.58% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 106 0.88% 98.46% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 41 0.34% 98.80% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 145 1.20% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 12330 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 12060 # Number of insts commited each cycle
system.cpu.commit.committedInsts 6403 # Number of instructions committed
system.cpu.commit.committedOps 6403 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -310,70 +310,70 @@ system.cpu.commit.branches 1051 # Nu
system.cpu.commit.fp_insts 10 # Number of committed floating point instructions.
system.cpu.commit.int_insts 6321 # Number of committed integer instructions.
system.cpu.commit.function_calls 127 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 151 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 145 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 24667 # The number of ROB reads
-system.cpu.rob.rob_writes 26868 # The number of ROB writes
-system.cpu.timesIdled 232 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 11397 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.rob.rob_reads 24228 # The number of ROB reads
+system.cpu.rob.rob_writes 26471 # The number of ROB writes
+system.cpu.timesIdled 224 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 11102 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 6386 # Number of Instructions Simulated
system.cpu.committedOps 6386 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 6386 # Number of Instructions Simulated
-system.cpu.cpi 3.899468 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 3.899468 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.256445 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.256445 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 12526 # number of integer regfile reads
-system.cpu.int_regfile_writes 7116 # number of integer regfile writes
+system.cpu.cpi 3.804259 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 3.804259 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.262863 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.262863 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 12506 # number of integer regfile reads
+system.cpu.int_regfile_writes 7104 # number of integer regfile writes
system.cpu.fp_regfile_reads 8 # number of floating regfile reads
system.cpu.fp_regfile_writes 2 # number of floating regfile writes
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
system.cpu.icache.replacements 0 # number of replacements
-system.cpu.icache.tagsinuse 162.256588 # Cycle average of tags in use
-system.cpu.icache.total_refs 1909 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 315 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 6.060317 # Average number of references to valid blocks.
+system.cpu.icache.tagsinuse 161.646618 # Cycle average of tags in use
+system.cpu.icache.total_refs 1829 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 313 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 5.843450 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 162.256588 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.079227 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.079227 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 1909 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1909 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 1909 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1909 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 1909 # number of overall hits
-system.cpu.icache.overall_hits::total 1909 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 458 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 458 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 458 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 458 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 458 # number of overall misses
-system.cpu.icache.overall_misses::total 458 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 16026500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 16026500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 16026500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 16026500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 16026500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 16026500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 2367 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 2367 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 2367 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 2367 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 2367 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 2367 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.193494 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.193494 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.193494 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.193494 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.193494 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.193494 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34992.358079 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 34992.358079 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 34992.358079 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 34992.358079 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 34992.358079 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 34992.358079 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 161.646618 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.078929 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.078929 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 1829 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1829 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1829 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1829 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1829 # number of overall hits
+system.cpu.icache.overall_hits::total 1829 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 450 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 450 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 450 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 450 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 450 # number of overall misses
+system.cpu.icache.overall_misses::total 450 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 15742000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 15742000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 15742000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 15742000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 15742000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 15742000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 2279 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 2279 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 2279 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 2279 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 2279 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 2279 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.197455 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.197455 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.197455 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.197455 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.197455 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.197455 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34982.222222 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 34982.222222 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 34982.222222 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 34982.222222 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 34982.222222 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 34982.222222 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -382,94 +382,94 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 143 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 143 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 143 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 143 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 143 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 143 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 315 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 315 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 315 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 315 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 315 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 315 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11133500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 11133500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11133500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 11133500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11133500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 11133500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.133080 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.133080 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.133080 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.133080 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.133080 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.133080 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35344.444444 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35344.444444 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35344.444444 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 35344.444444 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35344.444444 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 35344.444444 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 137 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 137 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 137 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 137 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 137 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 137 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 313 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 313 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 313 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 313 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 313 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 313 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11060000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 11060000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11060000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 11060000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11060000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 11060000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.137341 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.137341 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.137341 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.137341 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.137341 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.137341 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35335.463259 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35335.463259 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35335.463259 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 35335.463259 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35335.463259 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 35335.463259 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 0 # number of replacements
-system.cpu.dcache.tagsinuse 109.847039 # Cycle average of tags in use
-system.cpu.dcache.total_refs 2244 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 175 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 12.822857 # Average number of references to valid blocks.
+system.cpu.dcache.tagsinuse 109.846299 # Cycle average of tags in use
+system.cpu.dcache.total_refs 2275 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 176 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 12.926136 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 109.847039 # Average occupied blocks per requestor
+system.cpu.dcache.occ_blocks::cpu.data 109.846299 # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data 0.026818 # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total 0.026818 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 1735 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1735 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::cpu.data 1766 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1766 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 509 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 509 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 2244 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2244 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 2244 # number of overall hits
-system.cpu.dcache.overall_hits::total 2244 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 144 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 144 # number of ReadReq misses
+system.cpu.dcache.demand_hits::cpu.data 2275 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 2275 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 2275 # number of overall hits
+system.cpu.dcache.overall_hits::total 2275 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 146 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 146 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 356 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 356 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 500 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 500 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 500 # number of overall misses
-system.cpu.dcache.overall_misses::total 500 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 5240000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 5240000 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 12485500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 12485500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 17725500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 17725500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 17725500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 17725500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1879 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1879 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 502 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 502 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 502 # number of overall misses
+system.cpu.dcache.overall_misses::total 502 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 5337000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 5337000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 12518000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 12518000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 17855000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 17855000 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 17855000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 17855000 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1912 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1912 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 865 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 865 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2744 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2744 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2744 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2744 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.076637 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.076637 # miss rate for ReadReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 2777 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2777 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 2777 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2777 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.076360 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.076360 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.411561 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.411561 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.182216 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.182216 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.182216 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.182216 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 36388.888889 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 36388.888889 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 35071.629213 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 35071.629213 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 35451 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 35451 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 35451 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 35451 # average overall miss latency
+system.cpu.dcache.demand_miss_rate::cpu.data 0.180771 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.180771 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.180771 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.180771 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 36554.794521 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 36554.794521 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 35162.921348 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 35162.921348 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 35567.729084 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 35567.729084 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 35567.729084 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 35567.729084 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -478,14 +478,14 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 40 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 40 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 42 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 42 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 284 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 284 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 324 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 324 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 324 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 324 # number of overall MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 326 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 326 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 326 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 326 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 104 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 104 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 72 # number of WriteReq MSHR misses
@@ -494,103 +494,103 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 176
system.cpu.dcache.demand_mshr_misses::total 176 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 176 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 176 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3722000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 3722000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2575500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 2575500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6297500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 6297500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6297500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 6297500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.055349 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.055349 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 3764000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 3764000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2575000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2575000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 6339000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 6339000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 6339000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 6339000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.054393 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.054393 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.083237 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.083237 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.064140 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.064140 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.064140 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.064140 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 35788.461538 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 35788.461538 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35770.833333 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 35770.833333 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35781.250000 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 35781.250000 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 35781.250000 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 35781.250000 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.063378 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.063378 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.063378 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.063378 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 36192.307692 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 36192.307692 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 35763.888889 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 35763.888889 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 36017.045455 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 36017.045455 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 36017.045455 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 36017.045455 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 224.787735 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 224.380125 # Cycle average of tags in use
system.cpu.l2cache.total_refs 1 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 418 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 0.002392 # Average number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 416 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.002404 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::cpu.inst 162.229240 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 62.558495 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::cpu.inst 0.004951 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.001909 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.006860 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::cpu.inst 161.620273 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 62.759852 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::cpu.inst 0.004932 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.001915 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.006848 # Average percentage of cache occupancy
system.cpu.l2cache.ReadReq_hits::cpu.inst 1 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits::total 1 # number of ReadReq hits
system.cpu.l2cache.demand_hits::cpu.inst 1 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 1 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 1 # number of overall hits
system.cpu.l2cache.overall_hits::total 1 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 314 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 312 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.data 104 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 418 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 416 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 72 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 72 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 314 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.inst 312 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 176 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 490 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 314 # number of overall misses
+system.cpu.l2cache.demand_misses::total 488 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 312 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 176 # number of overall misses
-system.cpu.l2cache.overall_misses::total 490 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 10779500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 3600000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 14379500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2488500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 2488500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 10779500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 6088500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 16868000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 10779500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 6088500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 16868000 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 315 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.overall_misses::total 488 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 10703000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 3603500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 14306500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2489000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 2489000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 10703000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 6092500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 16795500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 10703000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 6092500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 16795500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 313 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.data 104 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 419 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 417 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 72 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 72 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 315 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 313 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 176 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 491 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 315 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 489 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 313 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 176 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 491 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996825 # miss rate for ReadReq accesses
+system.cpu.l2cache.overall_accesses::total 489 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.996805 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.997613 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.997602 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996825 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.996805 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.997963 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996825 # miss rate for overall accesses
+system.cpu.l2cache.demand_miss_rate::total 0.997955 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.996805 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.997963 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34329.617834 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34615.384615 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 34400.717703 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34562.500000 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34562.500000 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34329.617834 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34593.750000 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 34424.489796 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34329.617834 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34593.750000 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 34424.489796 # average overall miss latency
+system.cpu.l2cache.overall_miss_rate::total 0.997955 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34304.487179 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34649.038462 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 34390.625000 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34569.444444 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34569.444444 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34304.487179 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34616.477273 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 34417.008197 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34304.487179 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34616.477273 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 34417.008197 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -599,50 +599,50 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 314 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 312 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 104 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 418 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 416 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 72 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 72 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 314 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 312 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 176 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 490 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 314 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 488 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 312 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 176 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 490 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 9770500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3273500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 13044000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2264000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2264000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 9770500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5537500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 15308000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 9770500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5537500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 15308000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996825 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.overall_mshr_misses::total 488 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 9702500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3275000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 12977500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2264500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2264500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 9702500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5539500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 15242000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 9702500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5539500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 15242000 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.996805 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997613 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.997602 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996825 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.996805 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.997963 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996825 # mshr miss rate for overall accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.997955 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.996805 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.997963 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31116.242038 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31475.961538 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31205.741627 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31444.444444 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31444.444444 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31116.242038 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31463.068182 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31240.816327 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31116.242038 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31463.068182 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31240.816327 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.997955 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31097.756410 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31490.384615 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31195.913462 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31451.388889 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31451.388889 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31097.756410 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31474.431818 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31233.606557 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31097.756410 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31474.431818 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31233.606557 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/simout b/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/simout
index 157d28a7a..2586fc610 100755
--- a/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/simout
+++ b/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/simout
@@ -1,12 +1,12 @@
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Jun 4 2012 11:50:11
-gem5 started Jun 4 2012 13:45:03
+gem5 compiled Jun 28 2012 22:05:18
+gem5 started Jun 28 2012 22:09:32
gem5 executing on zizzer
-command line: build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/quick/se/00.hello/alpha/tru64/o3-timing -re tests/run.py build/ALPHA/tests/opt/quick/se/00.hello/alpha/tru64/o3-timing
+command line: build/ALPHA/gem5.fast -d build/ALPHA/tests/fast/quick/se/00.hello/alpha/tru64/o3-timing -re tests/run.py build/ALPHA/tests/fast/quick/se/00.hello/alpha/tru64/o3-timing
Global frequency set at 1000000000000 ticks per second
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
Hello world!
-Exiting @ tick 7015000 because target called exit()
+Exiting @ tick 6934000 because target called exit()
diff --git a/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt
index 119328db2..729742f8d 100644
--- a/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/alpha/tru64/o3-timing/stats.txt
@@ -1,52 +1,52 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000007 # Number of seconds simulated
-sim_ticks 7015000 # Number of ticks simulated
-final_tick 7015000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 6934000 # Number of ticks simulated
+final_tick 6934000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 16156 # Simulator instruction rate (inst/s)
-host_op_rate 16154 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 47467285 # Simulator tick rate (ticks/s)
-host_mem_usage 214556 # Number of bytes of host memory used
-host_seconds 0.15 # Real time elapsed on the host
+host_inst_rate 29510 # Simulator instruction rate (inst/s)
+host_op_rate 29504 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 85688409 # Simulator tick rate (ticks/s)
+host_mem_usage 217944 # Number of bytes of host memory used
+host_seconds 0.08 # Real time elapsed on the host
sim_insts 2387 # Number of instructions simulated
sim_ops 2387 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::cpu.inst 12096 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 5504 # Number of bytes read from this memory
-system.physmem.bytes_read::total 17600 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 12096 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 12096 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 189 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 86 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 275 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1724305061 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 784604419 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2508909480 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1724305061 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1724305061 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1724305061 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 784604419 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 2508909480 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bytes_read::cpu.inst 12032 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 5440 # Number of bytes read from this memory
+system.physmem.bytes_read::total 17472 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 12032 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 12032 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 188 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 85 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 273 # Number of read requests responded to by this memory
+system.physmem.bw_read::cpu.inst 1735217768 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 784539948 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2519757716 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1735217768 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1735217768 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1735217768 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 784539948 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 2519757716 # Total bandwidth to/from this memory (bytes/s)
system.cpu.dtb.fetch_hits 0 # ITB hits
system.cpu.dtb.fetch_misses 0 # ITB misses
system.cpu.dtb.fetch_acv 0 # ITB acv
system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 711 # DTB read hits
-system.cpu.dtb.read_misses 43 # DTB read misses
+system.cpu.dtb.read_hits 704 # DTB read hits
+system.cpu.dtb.read_misses 36 # DTB read misses
system.cpu.dtb.read_acv 1 # DTB read access violations
-system.cpu.dtb.read_accesses 754 # DTB read accesses
-system.cpu.dtb.write_hits 380 # DTB write hits
-system.cpu.dtb.write_misses 23 # DTB write misses
+system.cpu.dtb.read_accesses 740 # DTB read accesses
+system.cpu.dtb.write_hits 367 # DTB write hits
+system.cpu.dtb.write_misses 22 # DTB write misses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 403 # DTB write accesses
-system.cpu.dtb.data_hits 1091 # DTB hits
-system.cpu.dtb.data_misses 66 # DTB misses
+system.cpu.dtb.write_accesses 389 # DTB write accesses
+system.cpu.dtb.data_hits 1071 # DTB hits
+system.cpu.dtb.data_misses 58 # DTB misses
system.cpu.dtb.data_acv 1 # DTB access violations
-system.cpu.dtb.data_accesses 1157 # DTB accesses
-system.cpu.itb.fetch_hits 1067 # ITB hits
-system.cpu.itb.fetch_misses 33 # ITB misses
+system.cpu.dtb.data_accesses 1129 # DTB accesses
+system.cpu.itb.fetch_hits 999 # ITB hits
+system.cpu.itb.fetch_misses 30 # ITB misses
system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 1100 # ITB accesses
+system.cpu.itb.fetch_accesses 1029 # ITB accesses
system.cpu.itb.read_hits 0 # DTB read hits
system.cpu.itb.read_misses 0 # DTB read misses
system.cpu.itb.read_acv 0 # DTB read access violations
@@ -60,246 +60,246 @@ system.cpu.itb.data_misses 0 # DT
system.cpu.itb.data_acv 0 # DTB access violations
system.cpu.itb.data_accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 4 # Number of system calls
-system.cpu.numCycles 14031 # number of cpu cycles simulated
+system.cpu.numCycles 13869 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 1201 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 569 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 276 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 824 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 230 # Number of BTB hits
+system.cpu.BPredUnit.lookups 1119 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 563 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 252 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 783 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 216 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.BPredUnit.usedRAS 243 # Number of times the RAS was used to get a target.
-system.cpu.BPredUnit.RASInCorrect 55 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 3890 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 7412 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 1201 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 473 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 1260 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 922 # Number of cycles fetch has spent squashing
-system.cpu.fetch.BlockedCycles 250 # Number of cycles fetch has spent blocked
+system.cpu.BPredUnit.usedRAS 210 # Number of times the RAS was used to get a target.
+system.cpu.BPredUnit.RASInCorrect 34 # Number of incorrect RAS predictions.
+system.cpu.fetch.icacheStallCycles 3820 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 6858 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 1119 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 426 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 1175 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 850 # Number of cycles fetch has spent squashing
+system.cpu.fetch.BlockedCycles 242 # Number of cycles fetch has spent blocked
system.cpu.fetch.MiscStallCycles 17 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 780 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 1067 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 174 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 6820 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.086804 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.510240 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.PendingTrapStallCycles 783 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 999 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 170 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 6611 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.037362 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.461313 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 5560 81.52% 81.52% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 47 0.69% 82.21% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 133 1.95% 84.16% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 103 1.51% 85.67% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 148 2.17% 87.84% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 78 1.14% 88.99% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 68 1.00% 89.99% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 64 0.94% 90.92% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 619 9.08% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 5436 82.23% 82.23% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 51 0.77% 83.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 129 1.95% 84.95% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 97 1.47% 86.42% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 136 2.06% 88.47% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 62 0.94% 89.41% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 66 1.00% 90.41% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 64 0.97% 91.38% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 570 8.62% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 6820 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.085596 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.528259 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 4790 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 271 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 1197 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 17 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 545 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 185 # Number of times decode resolved a branch
+system.cpu.fetch.rateDist::total 6611 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.080684 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.494484 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 4718 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 256 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 1133 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 10 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 494 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 166 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 83 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 6535 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 298 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 545 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 4889 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 77 # Number of cycles rename is blocking
+system.cpu.decode.DecodedInsts 6102 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 293 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 494 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 4814 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 67 # Number of cycles rename is blocking
system.cpu.rename.serializeStallCycles 147 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 1115 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 47 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 6259 # Number of instructions processed by rename
-system.cpu.rename.IQFullEvents 17 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 24 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RenamedOperands 4535 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 7053 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 7041 # Number of integer rename lookups
+system.cpu.rename.RunCycles 1046 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 43 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 5849 # Number of instructions processed by rename
+system.cpu.rename.IQFullEvents 16 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 16 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RenamedOperands 4252 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 6619 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 6607 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 12 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 1768 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 2767 # Number of HB maps that are undone due to squashing
+system.cpu.rename.UndoneMaps 2484 # Number of HB maps that are undone due to squashing
system.cpu.rename.serializingInsts 8 # count of serializing insts renamed
system.cpu.rename.tempSerializingInsts 6 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 162 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 996 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 505 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 0 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 0 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 5232 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 7 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 4206 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 51 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 2612 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 1532 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 3 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 6820 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.616716 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.331431 # Number of insts issued each cycle
+system.cpu.rename.skidInsts 137 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 945 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 472 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 3 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 3 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 4975 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 6 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 4026 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 68 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 2372 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 1428 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 2 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 6611 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.608985 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.321430 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 5134 75.28% 75.28% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 613 8.99% 84.27% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 383 5.62% 89.88% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 269 3.94% 93.83% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 207 3.04% 96.86% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 134 1.96% 98.83% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 52 0.76% 99.59% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 14 0.21% 99.79% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 14 0.21% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 4990 75.48% 75.48% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 583 8.82% 84.30% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 382 5.78% 90.08% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 267 4.04% 94.12% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 192 2.90% 97.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 114 1.72% 98.74% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 53 0.80% 99.55% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 18 0.27% 99.82% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 12 0.18% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 6820 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 6611 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 5 11.63% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 11.63% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 15 34.88% 46.51% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 23 53.49% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 4 9.09% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.09% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 17 38.64% 47.73% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 23 52.27% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 2987 71.02% 71.02% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 1 0.02% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 71.04% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 805 19.14% 90.18% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 413 9.82% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 2853 70.86% 70.86% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 1 0.02% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.89% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 775 19.25% 90.14% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 397 9.86% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 4206 # Type of FU issued
-system.cpu.iq.rate 0.299765 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 43 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.010223 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 15313 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 7848 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 3807 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 4026 # Type of FU issued
+system.cpu.iq.rate 0.290288 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 44 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.010929 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 14762 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 7351 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 3682 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 13 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 6 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 6 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 4242 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 4063 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 7 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 33 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 31 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 581 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 1 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.squashedLoads 530 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 5 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 211 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedStores 178 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 545 # Number of cycles IEW is squashing
+system.cpu.iew.iewSquashCycles 494 # Number of cycles IEW is squashing
system.cpu.iew.iewBlockCycles 53 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 17 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 5607 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 106 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 996 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 505 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 7 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 17 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewUnblockCycles 6 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 5319 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 96 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 945 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 472 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 6 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 6 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 5 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 80 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 161 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 241 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 4005 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 757 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 201 # Number of squashed instructions skipped in execute
+system.cpu.iew.predictedTakenIncorrect 54 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 153 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 207 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 3873 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 741 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 153 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 368 # number of nop insts executed
-system.cpu.iew.exec_refs 1160 # number of memory reference insts executed
-system.cpu.iew.exec_branches 681 # Number of branches executed
-system.cpu.iew.exec_stores 403 # Number of stores executed
-system.cpu.iew.exec_rate 0.285439 # Inst execution rate
-system.cpu.iew.wb_sent 3920 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 3813 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 1793 # num instructions producing a value
-system.cpu.iew.wb_consumers 2339 # num instructions consuming a value
+system.cpu.iew.exec_nop 338 # number of nop insts executed
+system.cpu.iew.exec_refs 1130 # number of memory reference insts executed
+system.cpu.iew.exec_branches 650 # Number of branches executed
+system.cpu.iew.exec_stores 389 # Number of stores executed
+system.cpu.iew.exec_rate 0.279256 # Inst execution rate
+system.cpu.iew.wb_sent 3778 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 3688 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 1732 # num instructions producing a value
+system.cpu.iew.wb_consumers 2249 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.271755 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.766567 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.265917 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.770120 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.commit.commitCommittedInsts 2576 # The number of committed instructions
system.cpu.commit.commitCommittedOps 2576 # The number of committed instructions
-system.cpu.commit.commitSquashedInsts 3022 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 2738 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 4 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 198 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 6275 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.410518 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.252508 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 172 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 6117 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.421121 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.275697 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 5374 85.64% 85.64% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 226 3.60% 89.24% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 318 5.07% 94.31% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 120 1.91% 96.22% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 75 1.20% 97.42% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 53 0.84% 98.26% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 33 0.53% 98.79% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 17 0.27% 99.06% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 59 0.94% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 5226 85.43% 85.43% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 218 3.56% 89.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 319 5.21% 94.21% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 117 1.91% 96.13% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 69 1.13% 97.25% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 56 0.92% 98.17% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 32 0.52% 98.69% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 19 0.31% 99.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 61 1.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 6275 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 6117 # Number of insts commited each cycle
system.cpu.commit.committedInsts 2576 # Number of instructions committed
system.cpu.commit.committedOps 2576 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -310,69 +310,69 @@ system.cpu.commit.branches 396 # Nu
system.cpu.commit.fp_insts 6 # Number of committed floating point instructions.
system.cpu.commit.int_insts 2367 # Number of committed integer instructions.
system.cpu.commit.function_calls 71 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 59 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 61 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 11567 # The number of ROB reads
-system.cpu.rob.rob_writes 11753 # The number of ROB writes
+system.cpu.rob.rob_reads 11123 # The number of ROB reads
+system.cpu.rob.rob_writes 11131 # The number of ROB writes
system.cpu.timesIdled 138 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 7211 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.idleCycles 7258 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 2387 # Number of Instructions Simulated
system.cpu.committedOps 2387 # Number of Ops (including micro ops) Simulated
system.cpu.committedInsts_total 2387 # Number of Instructions Simulated
-system.cpu.cpi 5.878090 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 5.878090 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.170123 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.170123 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 4832 # number of integer regfile reads
-system.cpu.int_regfile_writes 2958 # number of integer regfile writes
+system.cpu.cpi 5.810222 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 5.810222 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.172110 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.172110 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 4695 # number of integer regfile reads
+system.cpu.int_regfile_writes 2856 # number of integer regfile writes
system.cpu.fp_regfile_reads 6 # number of floating regfile reads
system.cpu.misc_regfile_reads 1 # number of misc regfile reads
system.cpu.misc_regfile_writes 1 # number of misc regfile writes
system.cpu.icache.replacements 0 # number of replacements
-system.cpu.icache.tagsinuse 93.540284 # Cycle average of tags in use
-system.cpu.icache.total_refs 817 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 189 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 4.322751 # Average number of references to valid blocks.
+system.cpu.icache.tagsinuse 93.248355 # Cycle average of tags in use
+system.cpu.icache.total_refs 752 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 188 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 4 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 93.540284 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.045674 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.045674 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 817 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 817 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 817 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 817 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 817 # number of overall hits
-system.cpu.icache.overall_hits::total 817 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 250 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 250 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 250 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 250 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 250 # number of overall misses
-system.cpu.icache.overall_misses::total 250 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 8957500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 8957500 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 8957500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 8957500 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 8957500 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 8957500 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 1067 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 1067 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 1067 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 1067 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 1067 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 1067 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.234302 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.234302 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.234302 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.234302 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.234302 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.234302 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 35830 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 35830 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 35830 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 35830 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 35830 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 35830 # average overall miss latency
+system.cpu.icache.occ_blocks::cpu.inst 93.248355 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.045531 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.045531 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 752 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 752 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 752 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 752 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 752 # number of overall hits
+system.cpu.icache.overall_hits::total 752 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 247 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 247 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 247 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 247 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 247 # number of overall misses
+system.cpu.icache.overall_misses::total 247 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 8946000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 8946000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 8946000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 8946000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 8946000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 8946000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 999 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 999 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 999 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 999 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 999 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 999 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.247247 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.247247 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.247247 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.247247 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.247247 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.247247 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 36218.623482 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 36218.623482 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 36218.623482 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 36218.623482 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 36218.623482 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 36218.623482 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -381,94 +381,94 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 61 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 61 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 61 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 61 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 61 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 61 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 189 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 189 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 189 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 189 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 189 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 189 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 6695500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 6695500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 6695500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 6695500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 6695500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 6695500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.177132 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.177132 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.177132 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.177132 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.177132 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.177132 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35425.925926 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35425.925926 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35425.925926 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 35425.925926 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35425.925926 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 35425.925926 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 59 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 59 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 59 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 59 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 59 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 59 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 188 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 188 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 188 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 188 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 188 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 188 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 6660500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 6660500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 6660500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 6660500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 6660500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 6660500 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.188188 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.188188 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.188188 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.188188 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.188188 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.188188 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 35428.191489 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 35428.191489 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 35428.191489 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 35428.191489 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 35428.191489 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 35428.191489 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 0 # number of replacements
-system.cpu.dcache.tagsinuse 46.152964 # Cycle average of tags in use
-system.cpu.dcache.total_refs 793 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 86 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 9.220930 # Average number of references to valid blocks.
+system.cpu.dcache.tagsinuse 45.780075 # Cycle average of tags in use
+system.cpu.dcache.total_refs 785 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 85 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 9.235294 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 46.152964 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.011268 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.011268 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 571 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 571 # number of ReadReq hits
+system.cpu.dcache.occ_blocks::cpu.data 45.780075 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.011177 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.011177 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 563 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 563 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 222 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 222 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 793 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 793 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 793 # number of overall hits
-system.cpu.dcache.overall_hits::total 793 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 107 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 107 # number of ReadReq misses
+system.cpu.dcache.demand_hits::cpu.data 785 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 785 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 785 # number of overall hits
+system.cpu.dcache.overall_hits::total 785 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 110 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 110 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 72 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 72 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 179 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 179 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 179 # number of overall misses
-system.cpu.dcache.overall_misses::total 179 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 3676500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 3676500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 2816000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 2816000 # number of WriteReq miss cycles
+system.cpu.dcache.demand_misses::cpu.data 182 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 182 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 182 # number of overall misses
+system.cpu.dcache.overall_misses::total 182 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 3679000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 3679000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 2813500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 2813500 # number of WriteReq miss cycles
system.cpu.dcache.demand_miss_latency::cpu.data 6492500 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency::total 6492500 # number of demand (read+write) miss cycles
system.cpu.dcache.overall_miss_latency::cpu.data 6492500 # number of overall miss cycles
system.cpu.dcache.overall_miss_latency::total 6492500 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 678 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 678 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::cpu.data 673 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 673 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 294 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 294 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 972 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 972 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 972 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 972 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.157817 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.157817 # miss rate for ReadReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 967 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 967 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 967 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 967 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.163447 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.163447 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.244898 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.244898 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.184156 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.184156 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.184156 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.184156 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 34359.813084 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 34359.813084 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39111.111111 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 39111.111111 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 36270.949721 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 36270.949721 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 36270.949721 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 36270.949721 # average overall miss latency
+system.cpu.dcache.demand_miss_rate::cpu.data 0.188211 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.188211 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.188211 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.188211 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 33445.454545 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 33445.454545 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 39076.388889 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 39076.388889 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 35673.076923 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 35673.076923 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 35673.076923 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 35673.076923 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -477,91 +477,91 @@ system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 45 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 45 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 49 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 49 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 48 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 48 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 93 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 93 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 93 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 93 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 62 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 62 # number of ReadReq MSHR misses
+system.cpu.dcache.demand_mshr_hits::cpu.data 97 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 97 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 97 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 97 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 61 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 61 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 24 # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::total 24 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 86 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 86 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 86 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 86 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2205000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 2205000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 873500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 873500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 3078500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 3078500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 3078500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 3078500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.091445 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.091445 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.demand_mshr_misses::cpu.data 85 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 85 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 85 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 85 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 2166000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 2166000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 871000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 871000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 3037000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 3037000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 3037000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 3037000 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.090639 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.090639 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.081633 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.081633 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.088477 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.088477 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.088477 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.088477 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 35564.516129 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 35564.516129 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 36395.833333 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 36395.833333 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35796.511628 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 35796.511628 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 35796.511628 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 35796.511628 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.087901 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.087901 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.087901 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.087901 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 35508.196721 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 35508.196721 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 36291.666667 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 36291.666667 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 35729.411765 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 35729.411765 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 35729.411765 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 35729.411765 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 0 # number of replacements
-system.cpu.l2cache.tagsinuse 122.732805 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 122.119430 # Cycle average of tags in use
system.cpu.l2cache.total_refs 0 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 251 # Sample count of references to valid blocks.
+system.cpu.l2cache.sampled_refs 249 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 0 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::cpu.inst 93.626172 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 29.106633 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::cpu.inst 0.002857 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.000888 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.003746 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_misses::cpu.inst 189 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 62 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 251 # number of ReadReq misses
+system.cpu.l2cache.occ_blocks::cpu.inst 93.334885 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 28.784545 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::cpu.inst 0.002848 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.000878 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.003727 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_misses::cpu.inst 188 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 61 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 249 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 24 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 24 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 189 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 86 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 275 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 189 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 86 # number of overall misses
-system.cpu.l2cache.overall_misses::total 275 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 6484000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2135500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 8619500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 832000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 832000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 6484000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 2967500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 9451500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 6484000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 2967500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 9451500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 189 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 62 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 251 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.demand_misses::cpu.inst 188 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 85 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 273 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.inst 188 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 85 # number of overall misses
+system.cpu.l2cache.overall_misses::total 273 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 6449000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2098500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 8547500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 830000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 830000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 6449000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 2928500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 9377500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 6449000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 2928500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 9377500 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 188 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 61 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 249 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 24 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 24 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 189 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 86 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 275 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 189 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 86 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 275 # number of overall (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 188 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 85 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 273 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 188 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 85 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 273 # number of overall (read+write) accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 1 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
@@ -573,17 +573,17 @@ system.cpu.l2cache.demand_miss_rate::total 1 #
system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34306.878307 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34443.548387 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 34340.637450 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34666.666667 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34666.666667 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34306.878307 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34505.813953 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 34369.090909 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34306.878307 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34505.813953 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 34369.090909 # average overall miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 34303.191489 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 34401.639344 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 34327.309237 # average ReadReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 34583.333333 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 34583.333333 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 34303.191489 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 34452.941176 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 34349.816850 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 34303.191489 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 34452.941176 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 34349.816850 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -592,28 +592,28 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 189 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 62 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 251 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 188 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 61 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 249 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 24 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 24 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 189 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 86 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 275 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 189 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 86 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 275 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 5881500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1936500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 7818000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 757500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 757500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 5881500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2694000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 8575500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 5881500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2694000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 8575500 # number of overall MSHR miss cycles
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 188 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 85 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 273 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 188 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 85 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 273 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 5849000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1904500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 7753500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 755000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 755000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 5849000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 2659500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 8508500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 5849000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 2659500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 8508500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
@@ -625,17 +625,17 @@ system.cpu.l2cache.demand_mshr_miss_rate::total 1
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31119.047619 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31233.870968 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31147.410359 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31562.500000 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31562.500000 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31119.047619 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31325.581395 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31183.636364 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31119.047619 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31325.581395 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31183.636364 # average overall mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 31111.702128 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 31221.311475 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 31138.554217 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31458.333333 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31458.333333 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 31111.702128 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 31288.235294 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 31166.666667 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 31111.702128 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 31288.235294 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 31166.666667 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
---------- End Simulation Statistics ----------