summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2015-07-03 10:15:03 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2015-07-03 10:15:03 -0400
commit25e1b1c1f5f4e0ad3976c88998161700135f4aae (patch)
tree36e668b99a36c3dfcfefc157d7bd6b102b8f8af6 /tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt
parent7e711c98f8fcd949b9430bbf243d60348d0ef28b (diff)
downloadgem5-25e1b1c1f5f4e0ad3976c88998161700135f4aae.tar.xz
stats: Update stats for cache, crossbar and DRAM changes
This update includes the changes to whole-line writes, the refinement of Read to ReadClean and ReadShared, the introduction of CleanEvict for snoop-filter tracking, and updates to the DRAM command scheduler for bank-group-aware scheduling. Needless to say, almost every regression is affected.
Diffstat (limited to 'tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt')
-rw-r--r--tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt1063
1 files changed, 537 insertions, 526 deletions
diff --git a/tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt b/tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt
index 725976bdf..80e232875 100644
--- a/tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt
+++ b/tests/quick/se/00.hello/ref/arm/linux/o3-timing-checker/stats.txt
@@ -1,34 +1,34 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000017 # Number of seconds simulated
-sim_ticks 17398000 # Number of ticks simulated
-final_tick 17398000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 17226500 # Number of ticks simulated
+final_tick 17226500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 57922 # Simulator instruction rate (inst/s)
-host_op_rate 67825 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 219380871 # Simulator tick rate (ticks/s)
-host_mem_usage 310080 # Number of bytes of host memory used
+host_inst_rate 55427 # Simulator instruction rate (inst/s)
+host_op_rate 64904 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 207866253 # Simulator tick rate (ticks/s)
+host_mem_usage 311436 # Number of bytes of host memory used
host_seconds 0.08 # Real time elapsed on the host
sim_insts 4592 # Number of instructions simulated
sim_ops 5378 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.bytes_read::cpu.inst 17664 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 7680 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.inst 17600 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 7744 # Number of bytes read from this memory
system.physmem.bytes_read::total 25344 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 17664 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 17664 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 276 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 120 # Number of read requests responded to by this memory
+system.physmem.bytes_inst_read::cpu.inst 17600 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 17600 # Number of instructions bytes read from this memory
+system.physmem.num_reads::cpu.inst 275 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 121 # Number of read requests responded to by this memory
system.physmem.num_reads::total 396 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 1015289114 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 441430049 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1456719163 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 1015289114 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 1015289114 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 1015289114 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 441430049 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1456719163 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 1021681711 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 449539953 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1471221664 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 1021681711 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 1021681711 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 1021681711 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 449539953 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1471221664 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 396 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
system.physmem.readBursts 396 # Number of DRAM read bursts, including those serviced by the write queue
@@ -75,7 +75,7 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 17318000 # Total gap between requests
+system.physmem.totGap 17159000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
@@ -90,8 +90,8 @@ system.physmem.writePktSize::3 0 # Wr
system.physmem.writePktSize::4 0 # Write request sizes (log2)
system.physmem.writePktSize::5 0 # Write request sizes (log2)
system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 208 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 118 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 207 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 119 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 51 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 16 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::4 3 # What read queue length does an incoming req see
@@ -186,78 +186,78 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 59 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 410.033898 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 279.539573 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 339.305882 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 9 15.25% 15.25% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 16 27.12% 42.37% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 8 13.56% 55.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 9 15.25% 71.19% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 2 3.39% 74.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2 3.39% 77.97% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 2 3.39% 81.36% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 2 3.39% 84.75% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 9 15.25% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 59 # Bytes accessed per row activation
-system.physmem.totQLat 3886750 # Total ticks spent queuing
-system.physmem.totMemAccLat 11311750 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.bytesPerActivate::samples 62 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 395.354839 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 263.720067 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 338.958245 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 11 17.74% 17.74% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 19 30.65% 48.39% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 6 9.68% 58.06% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 8 12.90% 70.97% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 3 4.84% 75.81% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2 3.23% 79.03% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 2 3.23% 82.26% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 2 3.23% 85.48% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 9 14.52% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 62 # Bytes accessed per row activation
+system.physmem.totQLat 3039250 # Total ticks spent queuing
+system.physmem.totMemAccLat 10464250 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 1980000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 9815.03 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 7674.87 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 28565.03 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1456.72 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 26424.87 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1471.22 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1456.72 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1471.22 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 11.38 # Data bus utilization in percentage
-system.physmem.busUtilRead 11.38 # Data bus utilization in percentage for reads
+system.physmem.busUtil 11.49 # Data bus utilization in percentage
+system.physmem.busUtilRead 11.49 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.88 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.85 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
system.physmem.readRowHits 331 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
system.physmem.readRowHitRate 83.59 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 43732.32 # Average gap between requests
+system.physmem.avgGap 43330.81 # Average gap between requests
system.physmem.pageHitRate 83.59 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 287280 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 156750 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 2051400 # Energy for read commands per rank (pJ)
+system.physmem_0.actEnergy 302400 # Energy for activate commands per rank (pJ)
+system.physmem_0.preEnergy 165000 # Energy for precharge commands per rank (pJ)
+system.physmem_0.readEnergy 2090400 # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 10748205 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 71250 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 14332005 # Total energy per rank (pJ)
-system.physmem_0.averagePower 905.226907 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 62750 # Time in different power states
+system.physmem_0.actBackEnergy 10797795 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 32250 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 14404965 # Total energy per rank (pJ)
+system.physmem_0.averagePower 909.404356 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 69250 # Time in different power states
system.physmem_0.memoryStateTime::REF 520000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 15263500 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 16109250 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 143640 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 78375 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 741000 # Energy for read commands per rank (pJ)
+system.physmem_1.actEnergy 151200 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 82500 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 748800 # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 10299330 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 465000 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 12744465 # Total energy per rank (pJ)
-system.physmem_1.averagePower 804.955945 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 732000 # Time in different power states
+system.physmem_1.actBackEnergy 10359180 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 412500 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 12771300 # Total energy per rank (pJ)
+system.physmem_1.averagePower 806.650876 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 820250 # Time in different power states
system.physmem_1.memoryStateTime::REF 520000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 14594250 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 14680750 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 2567 # Number of BP lookups
-system.cpu.branchPred.condPredicted 1598 # Number of conditional branches predicted
+system.cpu.branchPred.lookups 2576 # Number of BP lookups
+system.cpu.branchPred.condPredicted 1602 # Number of conditional branches predicted
system.cpu.branchPred.condIncorrect 469 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 2080 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 778 # Number of BTB hits
+system.cpu.branchPred.BTBLookups 2087 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 781 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 37.403846 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 334 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.BTBHitPct 37.422137 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 336 # Number of times the RAS was used to get a target.
system.cpu.branchPred.RASInCorrect 70 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.checker.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
@@ -496,178 +496,178 @@ system.cpu.itb.inst_accesses 0 # IT
system.cpu.itb.hits 0 # DTB hits
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
-system.cpu.numCycles 34797 # number of cpu cycles simulated
+system.cpu.numCycles 34454 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 7703 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 12168 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 2567 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 1112 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 4777 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.icacheStallCycles 7709 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 12205 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 2576 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 1117 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 4748 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.SquashCycles 987 # Number of cycles fetch has spent squashing
system.cpu.fetch.MiscStallCycles 1 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
system.cpu.fetch.PendingTrapStallCycles 251 # Number of stall cycles due to pending traps
system.cpu.fetch.IcacheWaitRetryStallCycles 17 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 2007 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 300 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 13242 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.084202 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.460827 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.CacheLines 2016 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 303 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 13219 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 1.088585 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.463952 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 10620 80.20% 80.20% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 274 2.07% 82.27% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 209 1.58% 83.85% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 222 1.68% 85.52% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 233 1.76% 87.28% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 323 2.44% 89.72% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 137 1.03% 90.76% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 162 1.22% 91.98% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 1062 8.02% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 10589 80.10% 80.10% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 274 2.07% 82.18% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 212 1.60% 83.78% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 221 1.67% 85.45% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 236 1.79% 87.24% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 324 2.45% 89.69% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 139 1.05% 90.74% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 161 1.22% 91.96% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 1063 8.04% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 13242 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.073771 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.349685 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 6338 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 4330 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 2103 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 133 # Number of cycles decode is unblocking
+system.cpu.fetch.rateDist::total 13219 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.074766 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.354240 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 6369 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 4276 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 2102 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 134 # Number of cycles decode is unblocking
system.cpu.decode.SquashCycles 338 # Number of cycles decode is squashing
system.cpu.decode.BranchResolved 384 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 164 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 11850 # Number of instructions handled by decode
+system.cpu.decode.BranchMispred 163 # Number of times decode detected a branch misprediction
+system.cpu.decode.DecodedInsts 11852 # Number of instructions handled by decode
system.cpu.decode.SquashedInsts 468 # Number of squashed instructions handled by decode
system.cpu.rename.SquashCycles 338 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 6554 # Number of cycles rename is idle
+system.cpu.rename.IdleCycles 6584 # Number of cycles rename is idle
system.cpu.rename.BlockCycles 692 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 2396 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 2012 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 1250 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 11194 # Number of instructions processed by rename
-system.cpu.rename.IQFullEvents 171 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 132 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 1066 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 11323 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 51655 # Number of register rename lookups that rename has made
+system.cpu.rename.serializeStallCycles 2356 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 2013 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 1236 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 11200 # Number of instructions processed by rename
+system.cpu.rename.IQFullEvents 168 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LQFullEvents 130 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 1064 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 11331 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 51672 # Number of register rename lookups that rename has made
system.cpu.rename.int_rename_lookups 12441 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 88 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 5494 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 5829 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 42 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 36 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 409 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2284 # Number of loads inserted to the mem dependence unit.
+system.cpu.rename.UndoneMaps 5837 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 43 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 37 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 422 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 2287 # Number of loads inserted to the mem dependence unit.
system.cpu.memDep0.insertedStores 1689 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 38 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 34 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 10118 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqInstsAdded 10125 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 46 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 8189 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 54 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 4786 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 12366 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqInstsIssued 8202 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 55 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 4793 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 12371 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 9 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 13242 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.618411 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.365218 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::samples 13219 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.620471 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.365465 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 10034 75.77% 75.77% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1166 8.81% 84.58% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 746 5.63% 90.21% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 448 3.38% 93.60% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 359 2.71% 96.31% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 279 2.11% 98.41% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 10002 75.66% 75.66% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 1166 8.82% 84.48% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 755 5.71% 90.20% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 451 3.41% 93.61% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 357 2.70% 96.31% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 278 2.10% 98.41% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::6 131 0.99% 99.40% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 62 0.47% 99.87% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 17 0.13% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 63 0.48% 99.88% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 16 0.12% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 13242 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 13219 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 9 5.20% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.20% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 84 48.55% 53.76% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 80 46.24% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 9 5.26% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 5.26% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 84 49.12% 54.39% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 78 45.61% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 4931 60.21% 60.21% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 6 0.07% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.29% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.04% 60.32% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.32% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.32% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.32% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 1952 23.84% 84.16% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1297 15.84% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 4937 60.19% 60.19% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 6 0.07% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 60.27% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 3 0.04% 60.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 60.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 60.30% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 60.30% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 1959 23.88% 84.19% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 1297 15.81% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 8189 # Type of FU issued
-system.cpu.iq.rate 0.235336 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 173 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.021126 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 29748 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 14841 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 7422 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.FU_type_0::total 8202 # Type of FU issued
+system.cpu.iq.rate 0.238057 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 171 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.020849 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 29750 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 14855 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 7430 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 99 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 128 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 32 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 8319 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 8330 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 43 # Number of floating point alu accesses
system.cpu.iew.lsq.thread0.forwLoads 24 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1257 # Number of loads squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1260 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 19 # Number of memory ordering violations
system.cpu.iew.lsq.thread0.squashedStores 751 # Number of stores squashed
@@ -677,56 +677,56 @@ system.cpu.iew.lsq.thread0.rescheduledLoads 32 #
system.cpu.iew.lsq.thread0.cacheBlocked 4 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewSquashCycles 338 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 662 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 13 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 10173 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 130 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 2284 # Number of dispatched load instructions
+system.cpu.iew.iewBlockCycles 660 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 15 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 10180 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 127 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 2287 # Number of dispatched load instructions
system.cpu.iew.iewDispStoreInsts 1689 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 34 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 10 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 2 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 4 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 19 # Number of memory order violations
system.cpu.iew.predictedTakenIncorrect 111 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 233 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 344 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 7858 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 1841 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 331 # Number of squashed instructions skipped in execute
+system.cpu.iew.predictedNotTakenIncorrect 234 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 345 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 7868 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 1843 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 334 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 9 # number of nop insts executed
-system.cpu.iew.exec_refs 3070 # number of memory reference insts executed
-system.cpu.iew.exec_branches 1431 # Number of branches executed
+system.cpu.iew.exec_refs 3072 # number of memory reference insts executed
+system.cpu.iew.exec_branches 1434 # Number of branches executed
system.cpu.iew.exec_stores 1229 # Number of stores executed
-system.cpu.iew.exec_rate 0.225824 # Inst execution rate
-system.cpu.iew.wb_sent 7567 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 7454 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 3520 # num instructions producing a value
-system.cpu.iew.wb_consumers 6887 # num instructions consuming a value
+system.cpu.iew.exec_rate 0.228362 # Inst execution rate
+system.cpu.iew.wb_sent 7574 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 7462 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 3524 # num instructions producing a value
+system.cpu.iew.wb_consumers 6897 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.214214 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.511108 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.216579 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.510947 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 4794 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 4801 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 37 # The number of times commit has been forced to stall to communicate backwards
system.cpu.commit.branchMispredicts 314 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 12404 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.433570 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.280415 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::samples 12382 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.434340 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.281233 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 10350 83.44% 83.44% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 890 7.18% 90.62% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 420 3.39% 94.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 213 1.72% 95.72% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 118 0.95% 96.67% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 211 1.70% 98.37% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 49 0.40% 98.77% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 36 0.29% 99.06% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 117 0.94% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 10327 83.40% 83.40% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 891 7.20% 90.60% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 421 3.40% 94.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 214 1.73% 95.73% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 114 0.92% 96.65% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 212 1.71% 98.36% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 49 0.40% 98.76% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 39 0.31% 99.07% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 115 0.93% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 12404 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 12382 # Number of insts commited each cycle
system.cpu.commit.committedInsts 4592 # Number of instructions committed
system.cpu.commit.committedOps 5378 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -772,121 +772,121 @@ system.cpu.commit.op_class_0::MemWrite 938 17.44% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 5378 # Class of committed instruction
-system.cpu.commit.bw_lim_events 117 # number cycles where commit BW limit reached
-system.cpu.rob.rob_reads 22302 # The number of ROB reads
-system.cpu.rob.rob_writes 21197 # The number of ROB writes
-system.cpu.timesIdled 195 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 21555 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.commit.bw_lim_events 115 # number cycles where commit BW limit reached
+system.cpu.rob.rob_reads 22289 # The number of ROB reads
+system.cpu.rob.rob_writes 21210 # The number of ROB writes
+system.cpu.timesIdled 194 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 21235 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 4592 # Number of Instructions Simulated
system.cpu.committedOps 5378 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 7.577744 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 7.577744 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.131965 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.131965 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 7744 # number of integer regfile reads
-system.cpu.int_regfile_writes 4257 # number of integer regfile writes
+system.cpu.cpi 7.503049 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 7.503049 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.133279 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.133279 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 7752 # number of integer regfile reads
+system.cpu.int_regfile_writes 4259 # number of integer regfile writes
system.cpu.fp_regfile_reads 32 # number of floating regfile reads
-system.cpu.cc_regfile_reads 28092 # number of cc regfile reads
-system.cpu.cc_regfile_writes 3277 # number of cc regfile writes
-system.cpu.misc_regfile_reads 3176 # number of misc regfile reads
+system.cpu.cc_regfile_reads 28119 # number of cc regfile reads
+system.cpu.cc_regfile_writes 3280 # number of cc regfile writes
+system.cpu.misc_regfile_reads 3175 # number of misc regfile reads
system.cpu.misc_regfile_writes 24 # number of misc regfile writes
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 87.050512 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 2159 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 147 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 14.687075 # Average number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 87.080084 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 2156 # Total number of references to valid blocks.
+system.cpu.dcache.tags.sampled_refs 146 # Sample count of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 14.767123 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 87.050512 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.021253 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.021253 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 147 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 57 # Occupied blocks per task id
+system.cpu.dcache.tags.occ_blocks::cpu.data 87.080084 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.021260 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.021260 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_task_id_blocks::1024 146 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 56 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1 90 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 0.035889 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 5463 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 5463 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 1539 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1539 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 598 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 598 # number of WriteReq hits
+system.cpu.dcache.tags.occ_task_id_percent::1024 0.035645 # Percentage of cache occupancy per task id
+system.cpu.dcache.tags.tag_accesses 5466 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 5466 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 1537 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1537 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 597 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 597 # number of WriteReq hits
system.cpu.dcache.LoadLockedReq_hits::cpu.data 11 # number of LoadLockedReq hits
system.cpu.dcache.LoadLockedReq_hits::total 11 # number of LoadLockedReq hits
system.cpu.dcache.StoreCondReq_hits::cpu.data 11 # number of StoreCondReq hits
system.cpu.dcache.StoreCondReq_hits::total 11 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 2137 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2137 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 2137 # number of overall hits
-system.cpu.dcache.overall_hits::total 2137 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 182 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 182 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 315 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 315 # number of WriteReq misses
+system.cpu.dcache.demand_hits::cpu.data 2134 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 2134 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 2134 # number of overall hits
+system.cpu.dcache.overall_hits::total 2134 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 186 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 186 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 316 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 316 # number of WriteReq misses
system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 497 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 497 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 497 # number of overall misses
-system.cpu.dcache.overall_misses::total 497 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 10876493 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 10876493 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 22731000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 22731000 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 144500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 144500 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 33607493 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 33607493 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 33607493 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 33607493 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 1721 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 1721 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 502 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 502 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 502 # number of overall misses
+system.cpu.dcache.overall_misses::total 502 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 10668000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 10668000 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 22567500 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 22567500 # number of WriteReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 142000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.LoadLockedReq_miss_latency::total 142000 # number of LoadLockedReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 33235500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 33235500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 33235500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 33235500 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 1723 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 1723 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 913 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 913 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::cpu.data 13 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_accesses::total 13 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::cpu.data 11 # number of StoreCondReq accesses(hits+misses)
system.cpu.dcache.StoreCondReq_accesses::total 11 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2634 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2634 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2634 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2634 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.105752 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.105752 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.345016 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.345016 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 2636 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2636 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 2636 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2636 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.107951 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.107951 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.346112 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.346112 # miss rate for WriteReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.153846 # miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_miss_rate::total 0.153846 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.188686 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.188686 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.188686 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.188686 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 59760.950549 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 59760.950549 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 72161.904762 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 72161.904762 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 72250 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 72250 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 67620.710262 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 67620.710262 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 67620.710262 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 67620.710262 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 125 # number of cycles access was blocked
+system.cpu.dcache.demand_miss_rate::cpu.data 0.190440 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.190440 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.190440 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.190440 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 57354.838710 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 57354.838710 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 71416.139241 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 71416.139241 # average WriteReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 71000 # average LoadLockedReq miss latency
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 71000 # average LoadLockedReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 66206.175299 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 66206.175299 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 66206.175299 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 66206.175299 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 126 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 2 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 62.500000 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 63 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 77 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 77 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 273 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 273 # number of WriteReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 81 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 81 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 274 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 274 # number of WriteReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 350 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 350 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 350 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 350 # number of overall MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 355 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 355 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 355 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 355 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 105 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 105 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 42 # number of WriteReq MSHR misses
@@ -895,82 +895,82 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 147
system.cpu.dcache.demand_mshr_misses::total 147 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 147 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 147 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6879255 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 6879255 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3390500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 3390500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10269755 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 10269755 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10269755 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 10269755 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.061011 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.061011 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 6685000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 6685000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 3406500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 3406500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10091500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 10091500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10091500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 10091500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.060940 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.060940 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.046002 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.046002 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.055809 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.055809 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.055809 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.055809 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 65516.714286 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 65516.714286 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 80726.190476 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 80726.190476 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 69862.278912 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 69862.278912 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 69862.278912 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 69862.278912 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.055766 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.055766 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.055766 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.055766 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 63666.666667 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 63666.666667 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 81107.142857 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 81107.142857 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 68649.659864 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 68649.659864 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 68649.659864 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 68649.659864 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 1 # number of replacements
-system.cpu.icache.tags.tagsinuse 149.166565 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 1613 # Total number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 149.175552 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1623 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 293 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 5.505119 # Average number of references to valid blocks.
+system.cpu.icache.tags.avg_refs 5.539249 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 149.166565 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.072835 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.072835 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 149.175552 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.072840 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.072840 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 292 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 168 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 124 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 170 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 122 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.142578 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 4307 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 4307 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 1613 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1613 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 1613 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1613 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 1613 # number of overall hits
-system.cpu.icache.overall_hits::total 1613 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 394 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 394 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 394 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 394 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 394 # number of overall misses
-system.cpu.icache.overall_misses::total 394 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 28003250 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 28003250 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 28003250 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 28003250 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 28003250 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 28003250 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 2007 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 2007 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 2007 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 2007 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 2007 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 2007 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.196313 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.196313 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.196313 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.196313 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.196313 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.196313 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 71074.238579 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 71074.238579 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 71074.238579 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 71074.238579 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 71074.238579 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 71074.238579 # average overall miss latency
+system.cpu.icache.tags.tag_accesses 4325 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 4325 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1623 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1623 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1623 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1623 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1623 # number of overall hits
+system.cpu.icache.overall_hits::total 1623 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 393 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 393 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 393 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 393 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 393 # number of overall misses
+system.cpu.icache.overall_misses::total 393 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 27030000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 27030000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 27030000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 27030000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 27030000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 27030000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 2016 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 2016 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 2016 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 2016 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 2016 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 2016 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.194940 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.194940 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.194940 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.194940 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.194940 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.194940 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 68778.625954 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 68778.625954 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 68778.625954 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 68778.625954 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 68778.625954 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 68778.625954 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 456 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 5 # number of cycles access was blocked
@@ -979,118 +979,124 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs 91.200000
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 101 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 101 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 101 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 101 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 101 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 101 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 100 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 100 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 100 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 100 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 100 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 100 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 293 # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total 293 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst 293 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total 293 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 293 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 293 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 22179000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 22179000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 22179000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 22179000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 22179000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 22179000 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.145989 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.145989 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.145989 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.145989 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.145989 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.145989 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 75696.245734 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 75696.245734 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 75696.245734 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 75696.245734 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 75696.245734 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 75696.245734 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 21572000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 21572000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 21572000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 21572000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 21572000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 21572000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.145337 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.145337 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.145337 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.145337 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.145337 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.145337 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 73624.573379 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 73624.573379 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 73624.573379 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 73624.573379 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 73624.573379 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 73624.573379 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 186.073007 # Cycle average of tags in use
+system.cpu.l2cache.tags.tagsinuse 186.076752 # Cycle average of tags in use
system.cpu.l2cache.tags.total_refs 39 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 354 # Sample count of references to valid blocks.
system.cpu.l2cache.tags.avg_refs 0.110169 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 140.074126 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 45.998881 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004275 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.001404 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.005678 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 140.018845 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 46.057907 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004273 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.001406 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.005679 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 354 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 193 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 161 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 195 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 159 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.010803 # Percentage of cache occupancy per task id
system.cpu.l2cache.tags.tag_accesses 3916 # Number of tag accesses
system.cpu.l2cache.tags.data_accesses 3916 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 17 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 22 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 39 # number of ReadReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 17 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 22 # number of demand (read+write) hits
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 18 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 18 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 21 # number of ReadSharedReq hits
+system.cpu.l2cache.ReadSharedReq_hits::total 21 # number of ReadSharedReq hits
+system.cpu.l2cache.demand_hits::cpu.inst 18 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 21 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 39 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 17 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 22 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.inst 18 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 21 # number of overall hits
system.cpu.l2cache.overall_hits::total 39 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 276 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 83 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 359 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 42 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 42 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 276 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 125 # number of demand (read+write) misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 275 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 275 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 84 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 84 # number of ReadSharedReq misses
+system.cpu.l2cache.demand_misses::cpu.inst 275 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 126 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total 401 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 276 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 125 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.inst 275 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 126 # number of overall misses
system.cpu.l2cache.overall_misses::total 401 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 21706000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 6539250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 28245250 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3346500 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 3346500 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 21706000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 9885750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 31591750 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 21706000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 9885750 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 31591750 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 293 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 105 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 398 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 3342500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 3342500 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 20942500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 20942500 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 6371000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 6371000 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 20942500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 9713500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 30656000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 20942500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 9713500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 30656000 # number of overall miss cycles
system.cpu.l2cache.ReadExReq_accesses::cpu.data 42 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 42 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 293 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 293 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 105 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 105 # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst 293 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 147 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total 440 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst 293 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 147 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total 440 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.941980 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.790476 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.902010 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.941980 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.850340 # miss rate for demand accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.938567 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.938567 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.800000 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.800000 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.938567 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.857143 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total 0.911364 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.941980 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.850340 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.938567 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.857143 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.911364 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 78644.927536 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 78786.144578 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 78677.576602 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 79678.571429 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 79678.571429 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78644.927536 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 79086 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 78782.418953 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78644.927536 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 79086 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 78782.418953 # average overall miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 79583.333333 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 79583.333333 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 76154.545455 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 76154.545455 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 75845.238095 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 75845.238095 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76154.545455 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 77091.269841 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 76448.877805 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76154.545455 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 77091.269841 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 76448.877805 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1099,89 +1105,94 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 5 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 5 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 5 # number of ReadSharedReq MSHR hits
+system.cpu.l2cache.ReadSharedReq_mshr_hits::total 5 # number of ReadSharedReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.data 5 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits::total 5 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.data 5 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits::total 5 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 276 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 78 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 354 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 42 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 42 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 276 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 120 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 275 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 275 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 79 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 79 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 275 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 121 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total 396 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 276 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 120 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 275 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 121 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 396 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 18264000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 5236000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 23500000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2824500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2824500 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 18264000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8060500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 26324500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 18264000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8060500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 26324500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.941980 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.742857 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.889447 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2922500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2922500 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 18192500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 18192500 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 5250500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 5250500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 18192500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8173000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 26365500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 18192500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8173000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 26365500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.941980 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.816327 # mshr miss rate for demand accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.938567 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.938567 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.752381 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.752381 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.938567 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.823129 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total 0.900000 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.941980 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.816327 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.938567 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.823129 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.900000 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 66173.913043 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 67128.205128 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 66384.180791 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 67250 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 67250 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66173.913043 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 67170.833333 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 66476.010101 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66173.913043 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 67170.833333 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 66476.010101 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 69583.333333 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 69583.333333 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66154.545455 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66154.545455 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 66462.025316 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 66462.025316 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66154.545455 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 67545.454545 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 66579.545455 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66154.545455 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 67545.454545 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 66579.545455 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.trans_dist::ReadReq 398 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadResp 398 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadResp 397 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 42 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 42 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 293 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 105 # Transaction distribution
system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 586 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 294 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 880 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 293 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 879 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 18752 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9408 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 28160 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9344 # Cumulative packet size per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_size::total 28096 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 0 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 440 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::samples 441 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 440 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 441 100.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 440 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 220000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 441 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 220500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 1.3 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 493000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.8 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 239245 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 1.4 # Layer utilization (%)
-system.membus.trans_dist::ReadReq 354 # Transaction distribution
+system.cpu.toL2Bus.respLayer0.occupancy 439500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 2.6 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 221495 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 1.3 # Layer utilization (%)
system.membus.trans_dist::ReadResp 354 # Transaction distribution
system.membus.trans_dist::ReadExReq 42 # Transaction distribution
system.membus.trans_dist::ReadExResp 42 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 354 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 792 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 792 # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 25344 # Cumulative packet size per connected master and slave (bytes)
@@ -1197,9 +1208,9 @@ system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Re
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
system.membus.snoop_fanout::total 396 # Request fanout histogram
-system.membus.reqLayer0.occupancy 497000 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 2.9 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2092000 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 12.0 # Layer utilization (%)
+system.membus.reqLayer0.occupancy 485500 # Layer occupancy (ticks)
+system.membus.reqLayer0.utilization 2.8 # Layer utilization (%)
+system.membus.respLayer1.occupancy 2095750 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 12.2 # Layer utilization (%)
---------- End Simulation Statistics ----------