summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt
diff options
context:
space:
mode:
authorNilay Vaish <nilay@cs.wisc.edu>2013-06-10 06:46:20 -0500
committerNilay Vaish <nilay@cs.wisc.edu>2013-06-10 06:46:20 -0500
commit247e4e9ab41bafcfcbde725bb40e6a7b5628f1de (patch)
treeb4312f540772ef437b5b962cc1fff4bb54d90ce4 /tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt
parentd32ee94231251b8d07bb811142f6759f8655962b (diff)
downloadgem5-247e4e9ab41bafcfcbde725bb40e6a7b5628f1de.tar.xz
stats: updates due to changes to ruby
Ruby's controller statistics have been mostly moved to stats.txt now. Plus stats.txt for solaris/t1000-simple-atomic and arm/20.parser are also being updated.
Diffstat (limited to 'tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt')
-rw-r--r--tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt49
1 files changed, 44 insertions, 5 deletions
diff --git a/tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt b/tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt
index 2410b0ce7..7f2c21c70 100644
--- a/tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt
+++ b/tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt
@@ -4,16 +4,31 @@ sim_seconds 0.000125 # Nu
sim_ticks 125334 # Number of ticks simulated
final_tick 125334 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000 # Frequency of simulated ticks
-host_inst_rate 24800 # Simulator instruction rate (inst/s)
-host_op_rate 24798 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 534538 # Simulator tick rate (ticks/s)
-host_mem_usage 154892 # Number of bytes of host memory used
-host_seconds 0.23 # Real time elapsed on the host
+host_inst_rate 43626 # Simulator instruction rate (inst/s)
+host_op_rate 43619 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 940162 # Simulator tick rate (ticks/s)
+host_mem_usage 147408 # Number of bytes of host memory used
+host_seconds 0.13 # Real time elapsed on the host
sim_insts 5814 # Number of instructions simulated
sim_ops 5814 # Number of ops (including micro ops) simulated
system.ruby.l1_cntrl0.cacheMemory.demand_hits 6410 # Number of cache demand hits
system.ruby.l1_cntrl0.cacheMemory.demand_misses 1493 # Number of cache demand misses
system.ruby.l1_cntrl0.cacheMemory.demand_accesses 7903 # Number of cache demand accesses
+system.ruby.dir_cntrl0.memBuffer.memReq 2982 # Total number of memory requests
+system.ruby.dir_cntrl0.memBuffer.memRead 1493 # Number of memory reads
+system.ruby.dir_cntrl0.memBuffer.memWrite 1489 # Number of memory writes
+system.ruby.dir_cntrl0.memBuffer.memRefresh 871 # Number of memory refreshes
+system.ruby.dir_cntrl0.memBuffer.memWaitCycles 2125 # Delay stalled at the head of the bank queue
+system.ruby.dir_cntrl0.memBuffer.memBankQ 5 # Delay behind the head of the bank queue
+system.ruby.dir_cntrl0.memBuffer.totalStalls 2130 # Total number of stall cycles
+system.ruby.dir_cntrl0.memBuffer.stallsPerReq 0.714286 # Expected number of stall cycles per request
+system.ruby.dir_cntrl0.memBuffer.memBankBusy 839 # memory stalls due to busy bank
+system.ruby.dir_cntrl0.memBuffer.memBusBusy 1172 # memory stalls due to busy bus
+system.ruby.dir_cntrl0.memBuffer.memReadWriteBusy 34 # memory stalls due to read write turnaround
+system.ruby.dir_cntrl0.memBuffer.memArbWait 80 # memory stalls due to arbitration
+system.ruby.dir_cntrl0.memBuffer.memBankCount | 236 7.91% 7.91% | 108 3.62% 11.54% | 74 2.48% 14.02% | 51 1.71% 15.73% | 26 0.87% 16.60% | 104 3.49% 20.09% | 18 0.60% 20.69% | 38 1.27% 21.97% | 16 0.54% 22.50% | 52 1.74% 24.25% | 154 5.16% 29.41% | 50 1.68% 31.09% | 22 0.74% 31.82% | 70 2.35% 34.17% | 30 1.01% 35.18% | 220 7.38% 42.56% | 80 2.68% 45.24% | 58 1.95% 47.18% | 80 2.68% 49.87% | 118 3.96% 53.82% | 42 1.41% 55.23% | 52 1.74% 56.98% | 82 2.75% 59.73% | 168 5.63% 65.36% | 116 3.89% 69.25% | 80 2.68% 71.93% | 138 4.63% 76.56% | 110 3.69% 80.25% | 208 6.98% 87.22% | 273 9.15% 96.38% | 40 1.34% 97.72% | 68 2.28% 100.00% # Number of accesses per bank
+system.ruby.dir_cntrl0.memBuffer.memBankCount::total 2982 # Number of accesses per bank
+
system.cpu.dtb.read_hits 0 # DTB read hits
system.cpu.dtb.read_misses 0 # DTB read misses
system.cpu.dtb.read_accesses 0 # DTB read accesses
@@ -55,5 +70,29 @@ system.cpu.num_idle_cycles 0 # Nu
system.cpu.num_busy_cycles 125334 # Number of busy cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
+system.ruby.l1_cntrl0.Load 1163 0.00% 0.00%
+system.ruby.l1_cntrl0.Ifetch 5815 0.00% 0.00%
+system.ruby.l1_cntrl0.Store 925 0.00% 0.00%
+system.ruby.l1_cntrl0.Data 1493 0.00% 0.00%
+system.ruby.l1_cntrl0.Replacement 1489 0.00% 0.00%
+system.ruby.l1_cntrl0.Writeback_Ack 1489 0.00% 0.00%
+system.ruby.l1_cntrl0.I.Load 677 0.00% 0.00%
+system.ruby.l1_cntrl0.I.Ifetch 596 0.00% 0.00%
+system.ruby.l1_cntrl0.I.Store 220 0.00% 0.00%
+system.ruby.l1_cntrl0.M.Load 486 0.00% 0.00%
+system.ruby.l1_cntrl0.M.Ifetch 5219 0.00% 0.00%
+system.ruby.l1_cntrl0.M.Store 705 0.00% 0.00%
+system.ruby.l1_cntrl0.M.Replacement 1489 0.00% 0.00%
+system.ruby.l1_cntrl0.MI.Writeback_Ack 1489 0.00% 0.00%
+system.ruby.l1_cntrl0.IS.Data 1273 0.00% 0.00%
+system.ruby.l1_cntrl0.IM.Data 220 0.00% 0.00%
+system.ruby.dir_cntrl0.GETX 1493 0.00% 0.00%
+system.ruby.dir_cntrl0.PUTX 1489 0.00% 0.00%
+system.ruby.dir_cntrl0.Memory_Data 1493 0.00% 0.00%
+system.ruby.dir_cntrl0.Memory_Ack 1489 0.00% 0.00%
+system.ruby.dir_cntrl0.I.GETX 1493 0.00% 0.00%
+system.ruby.dir_cntrl0.M.PUTX 1489 0.00% 0.00%
+system.ruby.dir_cntrl0.IM.Memory_Data 1493 0.00% 0.00%
+system.ruby.dir_cntrl0.MI.Memory_Ack 1489 0.00% 0.00%
---------- End Simulation Statistics ----------