diff options
author | Andreas Hansson <andreas.hansson@arm.com> | 2016-10-19 06:20:04 -0400 |
---|---|---|
committer | Andreas Hansson <andreas.hansson@arm.com> | 2016-10-19 06:20:04 -0400 |
commit | 607c2772915628c2c67c1c5bfdefaa33ae66a06e (patch) | |
tree | f8f23fd4012f9a0053d65ac91792a7dc61d6baff /tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt | |
parent | 71c982ff708cc3adc7c0eccf536fea34c20cc5f0 (diff) | |
download | gem5-607c2772915628c2c67c1c5bfdefaa33ae66a06e.tar.xz |
stats: Update stats to reflect recent changes to floats
Mostly just splitting out the floats ops and corresponding
reads/writes.
Diffstat (limited to 'tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt')
-rw-r--r-- | tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt | 14 |
1 files changed, 9 insertions, 5 deletions
diff --git a/tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt b/tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt index 657853e9f..06655105e 100644 --- a/tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt +++ b/tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt @@ -4,11 +4,11 @@ sim_seconds 0.000034 # Nu sim_ticks 34362500 # Number of ticks simulated final_tick 34362500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 251821 # Simulator instruction rate (inst/s) -host_op_rate 251667 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 1532173253 # Simulator tick rate (ticks/s) -host_mem_usage 250252 # Number of bytes of host memory used -host_seconds 0.02 # Real time elapsed on the host +host_inst_rate 587904 # Simulator instruction rate (inst/s) +host_op_rate 587165 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 3572983060 # Simulator tick rate (ticks/s) +host_mem_usage 249352 # Number of bytes of host memory used +host_seconds 0.01 # Real time elapsed on the host sim_insts 5641 # Number of instructions simulated sim_ops 5641 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts @@ -83,7 +83,9 @@ system.cpu.op_class::FloatAdd 2 0.04% 63.90% # Cl system.cpu.op_class::FloatCmp 0 0.00% 63.90% # Class of executed instruction system.cpu.op_class::FloatCvt 0 0.00% 63.90% # Class of executed instruction system.cpu.op_class::FloatMult 0 0.00% 63.90% # Class of executed instruction +system.cpu.op_class::FloatMultAcc 0 0.00% 63.90% # Class of executed instruction system.cpu.op_class::FloatDiv 0 0.00% 63.90% # Class of executed instruction +system.cpu.op_class::FloatMisc 0 0.00% 63.90% # Class of executed instruction system.cpu.op_class::FloatSqrt 0 0.00% 63.90% # Class of executed instruction system.cpu.op_class::SimdAdd 0 0.00% 63.90% # Class of executed instruction system.cpu.op_class::SimdAddAcc 0 0.00% 63.90% # Class of executed instruction @@ -107,6 +109,8 @@ system.cpu.op_class::SimdFloatMultAcc 0 0.00% 63.90% # Cl system.cpu.op_class::SimdFloatSqrt 0 0.00% 63.90% # Class of executed instruction system.cpu.op_class::MemRead 1135 20.12% 84.01% # Class of executed instruction system.cpu.op_class::MemWrite 902 15.99% 100.00% # Class of executed instruction +system.cpu.op_class::FloatMemRead 0 0.00% 100.00% # Class of executed instruction +system.cpu.op_class::FloatMemWrite 0 0.00% 100.00% # Class of executed instruction system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction system.cpu.op_class::total 5642 # Class of executed instruction |