summaryrefslogtreecommitdiff
path: root/tests/quick/se/00.hello/ref/mips/linux
diff options
context:
space:
mode:
authorAndreas Hansson <andreas.hansson@arm.com>2015-07-03 10:15:03 -0400
committerAndreas Hansson <andreas.hansson@arm.com>2015-07-03 10:15:03 -0400
commit25e1b1c1f5f4e0ad3976c88998161700135f4aae (patch)
tree36e668b99a36c3dfcfefc157d7bd6b102b8f8af6 /tests/quick/se/00.hello/ref/mips/linux
parent7e711c98f8fcd949b9430bbf243d60348d0ef28b (diff)
downloadgem5-25e1b1c1f5f4e0ad3976c88998161700135f4aae.tar.xz
stats: Update stats for cache, crossbar and DRAM changes
This update includes the changes to whole-line writes, the refinement of Read to ReadClean and ReadShared, the introduction of CleanEvict for snoop-filter tracking, and updates to the DRAM command scheduler for bank-group-aware scheduling. Needless to say, almost every regression is affected.
Diffstat (limited to 'tests/quick/se/00.hello/ref/mips/linux')
-rw-r--r--tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt1007
-rw-r--r--tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt410
-rw-r--r--tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt215
3 files changed, 827 insertions, 805 deletions
diff --git a/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt b/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt
index 8ffb75804..5213b7cc0 100644
--- a/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/mips/linux/o3-timing/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.000023 # Number of seconds simulated
-sim_ticks 22762000 # Number of ticks simulated
-final_tick 22762000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 0.000022 # Number of seconds simulated
+sim_ticks 22403000 # Number of ticks simulated
+final_tick 22403000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 3472 # Simulator instruction rate (inst/s)
-host_op_rate 3472 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 15849922 # Simulator tick rate (ticks/s)
-host_mem_usage 223436 # Number of bytes of host memory used
-host_seconds 1.44 # Real time elapsed on the host
+host_inst_rate 79030 # Simulator instruction rate (inst/s)
+host_op_rate 79012 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 354943993 # Simulator tick rate (ticks/s)
+host_mem_usage 292784 # Number of bytes of host memory used
+host_seconds 0.06 # Real time elapsed on the host
sim_insts 4986 # Number of instructions simulated
sim_ops 4986 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -21,14 +21,14 @@ system.physmem.bytes_inst_read::total 21120 # Nu
system.physmem.num_reads::cpu.inst 330 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.data 141 # Number of read requests responded to by this memory
system.physmem.num_reads::total 471 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 927862227 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 396450224 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1324312451 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 927862227 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 927862227 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 927862227 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 396450224 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1324312451 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 942730884 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 402803196 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 1345534080 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 942730884 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 942730884 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_total::cpu.inst 942730884 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 402803196 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 1345534080 # Total bandwidth to/from this memory (bytes/s)
system.physmem.readReqs 471 # Number of read requests accepted
system.physmem.writeReqs 0 # Number of write requests accepted
system.physmem.readBursts 471 # Number of DRAM read bursts, including those serviced by the write queue
@@ -75,7 +75,7 @@ system.physmem.perBankWrBursts::14 0 # Pe
system.physmem.perBankWrBursts::15 0 # Per bank write bursts
system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 22674500 # Total gap between requests
+system.physmem.totGap 22316000 # Total gap between requests
system.physmem.readPktSize::0 0 # Read request sizes (log2)
system.physmem.readPktSize::1 0 # Read request sizes (log2)
system.physmem.readPktSize::2 0 # Read request sizes (log2)
@@ -92,9 +92,9 @@ system.physmem.writePktSize::5 0 # Wr
system.physmem.writePktSize::6 0 # Write request sizes (log2)
system.physmem.rdQLenPdf::0 277 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1 135 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 38 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 37 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 15 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 6 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
@@ -186,79 +186,79 @@ system.physmem.wrQLenPdf::60 0 # Wh
system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 104 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 262.153846 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 181.184943 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 253.583818 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 28 26.92% 26.92% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 35 33.65% 60.58% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 18 17.31% 77.88% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 10 9.62% 87.50% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 3 2.88% 90.38% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2 1.92% 92.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 1 0.96% 93.27% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 1 0.96% 94.23% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 6 5.77% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 104 # Bytes accessed per row activation
-system.physmem.totQLat 5218000 # Total ticks spent queuing
-system.physmem.totMemAccLat 14049250 # Total ticks spent from burst creation until serviced by the DRAM
+system.physmem.bytesPerActivate::samples 105 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::mean 260.876190 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::gmean 178.828028 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::stdev 254.099908 # Bytes accessed per row activation
+system.physmem.bytesPerActivate::0-127 30 28.57% 28.57% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::128-255 33 31.43% 60.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::256-383 19 18.10% 78.10% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::384-511 10 9.52% 87.62% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::512-639 3 2.86% 90.48% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::640-767 2 1.90% 92.38% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::768-895 1 0.95% 93.33% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::896-1023 1 0.95% 94.29% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::1024-1151 6 5.71% 100.00% # Bytes accessed per row activation
+system.physmem.bytesPerActivate::total 105 # Bytes accessed per row activation
+system.physmem.totQLat 4348750 # Total ticks spent queuing
+system.physmem.totMemAccLat 13180000 # Total ticks spent from burst creation until serviced by the DRAM
system.physmem.totBusLat 2355000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 11078.56 # Average queueing delay per DRAM burst
+system.physmem.avgQLat 9233.01 # Average queueing delay per DRAM burst
system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 29828.56 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1324.31 # Average DRAM read bandwidth in MiByte/s
+system.physmem.avgMemAccLat 27983.01 # Average memory access latency per DRAM burst
+system.physmem.avgRdBW 1345.53 # Average DRAM read bandwidth in MiByte/s
system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1324.31 # Average system read bandwidth in MiByte/s
+system.physmem.avgRdBWSys 1345.53 # Average system read bandwidth in MiByte/s
system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 10.35 # Data bus utilization in percentage
-system.physmem.busUtilRead 10.35 # Data bus utilization in percentage for reads
+system.physmem.busUtil 10.51 # Data bus utilization in percentage
+system.physmem.busUtilRead 10.51 # Data bus utilization in percentage for reads
system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.74 # Average read queue length when enqueuing
+system.physmem.avgRdQLen 1.71 # Average read queue length when enqueuing
system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
system.physmem.readRowHits 356 # Number of row buffer hits during reads
system.physmem.writeRowHits 0 # Number of row buffer hits during writes
system.physmem.readRowHitRate 75.58 # Row buffer hit rate for reads
system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 48141.19 # Average gap between requests
+system.physmem.avgGap 47380.04 # Average gap between requests
system.physmem.pageHitRate 75.58 # Row buffer hit rate, read and write combined
system.physmem_0.actEnergy 128520 # Energy for activate commands per rank (pJ)
system.physmem_0.preEnergy 70125 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 491400 # Energy for read commands per rank (pJ)
+system.physmem_0.readEnergy 538200 # Energy for read commands per rank (pJ)
system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ)
system.physmem_0.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 9465705 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 1196250 # Energy for precharge background per rank (pJ)
-system.physmem_0.totalEnergy 12369120 # Total energy per rank (pJ)
-system.physmem_0.averagePower 781.248697 # Core power per rank (mW)
-system.physmem_0.memoryStateTime::IDLE 1950500 # Time in different power states
+system.physmem_0.actBackEnergy 9525555 # Energy for active background per rank (pJ)
+system.physmem_0.preBackEnergy 1143750 # Energy for precharge background per rank (pJ)
+system.physmem_0.totalEnergy 12423270 # Total energy per rank (pJ)
+system.physmem_0.averagePower 784.668877 # Core power per rank (mW)
+system.physmem_0.memoryStateTime::IDLE 2113750 # Time in different power states
system.physmem_0.memoryStateTime::REF 520000 # Time in different power states
system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 13375750 # Time in different power states
+system.physmem_0.memoryStateTime::ACT 13462250 # Time in different power states
system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.physmem_1.actEnergy 514080 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 280500 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 2184000 # Energy for read commands per rank (pJ)
+system.physmem_1.actEnergy 521640 # Energy for activate commands per rank (pJ)
+system.physmem_1.preEnergy 284625 # Energy for precharge commands per rank (pJ)
+system.physmem_1.readEnergy 2191800 # Energy for read commands per rank (pJ)
system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ)
system.physmem_1.refreshEnergy 1017120 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 10729395 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 87750 # Energy for precharge background per rank (pJ)
-system.physmem_1.totalEnergy 14812845 # Total energy per rank (pJ)
-system.physmem_1.averagePower 935.597347 # Core power per rank (mW)
-system.physmem_1.memoryStateTime::IDLE 284750 # Time in different power states
+system.physmem_1.actBackEnergy 10738800 # Energy for active background per rank (pJ)
+system.physmem_1.preBackEnergy 87000 # Energy for precharge background per rank (pJ)
+system.physmem_1.totalEnergy 14840985 # Total energy per rank (pJ)
+system.physmem_1.averagePower 936.635216 # Core power per rank (mW)
+system.physmem_1.memoryStateTime::IDLE 103500 # Time in different power states
system.physmem_1.memoryStateTime::REF 520000 # Time in different power states
system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 15222250 # Time in different power states
+system.physmem_1.memoryStateTime::ACT 15234500 # Time in different power states
system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.cpu.branchPred.lookups 2110 # Number of BP lookups
-system.cpu.branchPred.condPredicted 1371 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 423 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 1629 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 525 # Number of BTB hits
+system.cpu.branchPred.lookups 2126 # Number of BP lookups
+system.cpu.branchPred.condPredicted 1379 # Number of conditional branches predicted
+system.cpu.branchPred.condIncorrect 429 # Number of conditional branches incorrect
+system.cpu.branchPred.BTBLookups 1641 # Number of BTB lookups
+system.cpu.branchPred.BTBHits 514 # Number of BTB hits
system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 32.228361 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 280 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 68 # Number of incorrect RAS predictions.
+system.cpu.branchPred.BTBHitPct 31.322364 # BTB Hit Percentage
+system.cpu.branchPred.usedRAS 281 # Number of times the RAS was used to get a target.
+system.cpu.branchPred.RASInCorrect 67 # Number of incorrect RAS predictions.
system.cpu_clk_domain.clock 500 # Clock period in ticks
system.cpu.dtb.read_hits 0 # DTB read hits
system.cpu.dtb.read_misses 0 # DTB read misses
@@ -279,236 +279,236 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 7 # Number of system calls
-system.cpu.numCycles 45525 # number of cpu cycles simulated
+system.cpu.numCycles 44807 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 8934 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 12895 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 2110 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 805 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 4920 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 864 # Number of cycles fetch has spent squashing
-system.cpu.fetch.PendingTrapStallCycles 192 # Number of stall cycles due to pending traps
-system.cpu.fetch.CacheLines 2026 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 263 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 14478 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 0.890662 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 2.186824 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 8961 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 12993 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 2126 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 795 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 4908 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 876 # Number of cycles fetch has spent squashing
+system.cpu.fetch.PendingTrapStallCycles 194 # Number of stall cycles due to pending traps
+system.cpu.fetch.CacheLines 2040 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 269 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.rateDist::samples 14501 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 0.896007 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 2.195594 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 11164 77.11% 77.11% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1470 10.15% 87.26% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 124 0.86% 88.12% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 160 1.11% 89.23% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 283 1.95% 91.18% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 94 0.65% 91.83% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 128 0.88% 92.71% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 113 0.78% 93.49% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 942 6.51% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 11177 77.08% 77.08% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1470 10.14% 87.21% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 121 0.83% 88.05% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 160 1.10% 89.15% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 283 1.95% 91.10% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 95 0.66% 91.76% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 127 0.88% 92.63% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 112 0.77% 93.41% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 956 6.59% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 14478 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.046348 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.283251 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 8487 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 2706 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 2773 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 121 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 391 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 174 # Number of times decode resolved a branch
+system.cpu.fetch.rateDist::total 14501 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.047448 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.289977 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 8511 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 2687 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 2777 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 129 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 397 # Number of cycles decode is squashing
+system.cpu.decode.BranchResolved 172 # Number of times decode resolved a branch
system.cpu.decode.BranchMispred 43 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 11880 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 172 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 391 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 8645 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 502 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 1002 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 2724 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 1214 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 11398 # Number of instructions processed by rename
+system.cpu.decode.DecodedInsts 12008 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 170 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 397 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 8669 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 506 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 996 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 2735 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 1198 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 11509 # Number of instructions processed by rename
system.cpu.rename.ROBFullEvents 4 # Number of times rename has blocked due to ROB full
system.cpu.rename.IQFullEvents 2 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 231 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 967 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 6879 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 13412 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 13162 # Number of integer rename lookups
+system.cpu.rename.LQFullEvents 229 # Number of times rename has blocked due to LQ full
+system.cpu.rename.SQFullEvents 954 # Number of times rename has blocked due to SQ full
+system.cpu.rename.RenamedOperands 6966 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 13566 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 13315 # Number of integer rename lookups
system.cpu.rename.fp_rename_lookups 3 # Number of floating rename lookups
system.cpu.rename.CommittedMaps 3282 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 3597 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 13 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 9 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 290 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2474 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 1168 # Number of stores inserted to the mem dependence unit.
+system.cpu.rename.UndoneMaps 3684 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 14 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 10 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 296 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 2503 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 1169 # Number of stores inserted to the mem dependence unit.
system.cpu.memDep0.conflictingLoads 1 # Number of conflicting loads.
system.cpu.memDep0.conflictingStores 2 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 8940 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqInstsAdded 9007 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqNonSpecInstsAdded 11 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 8204 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 35 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 3964 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 1790 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqInstsIssued 8237 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 38 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 4031 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 1845 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.iq.iqSquashedNonSpecRemoved 2 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 14478 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 0.566653 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.310295 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::samples 14501 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 0.568030 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 1.308332 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 11167 77.13% 77.13% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1314 9.08% 86.21% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 734 5.07% 91.28% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 423 2.92% 94.20% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 344 2.38% 96.57% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 310 2.14% 98.72% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 102 0.70% 99.42% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 57 0.39% 99.81% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 27 0.19% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 11165 76.99% 76.99% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 1330 9.17% 86.17% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 739 5.10% 91.26% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 423 2.92% 94.18% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 353 2.43% 96.61% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 304 2.10% 98.71% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 105 0.72% 99.43% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 58 0.40% 99.83% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 24 0.17% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 14478 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 14501 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 9 4.59% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.59% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 129 65.82% 70.41% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 7 3.57% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 3.57% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 131 66.84% 70.41% # attempts to use FU when none available
system.cpu.iq.fu_full::MemWrite 58 29.59% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 4822 58.78% 58.78% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 4 0.05% 58.82% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 1 0.01% 58.84% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 58.86% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 2303 28.07% 86.93% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1072 13.07% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 4840 58.76% 58.76% # Type of FU issued
+system.cpu.iq.FU_type_0::IntMult 4 0.05% 58.81% # Type of FU issued
+system.cpu.iq.FU_type_0::IntDiv 1 0.01% 58.82% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 58.84% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 2319 28.15% 87.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 1071 13.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 8204 # Type of FU issued
-system.cpu.iq.rate 0.180209 # Inst issue rate
+system.cpu.iq.FU_type_0::total 8237 # Type of FU issued
+system.cpu.iq.rate 0.183833 # Inst issue rate
system.cpu.iq.fu_busy_cnt 196 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.023891 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 31113 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 12922 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 7408 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fu_busy_rate 0.023795 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 31205 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 13056 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 7426 # Number of integer instruction queue wakeup accesses
system.cpu.iq.fp_inst_queue_reads 4 # Number of floating instruction queue reads
system.cpu.iq.fp_inst_queue_writes 2 # Number of floating instruction queue writes
system.cpu.iq.fp_inst_queue_wakeup_accesses 2 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 8398 # Number of integer alu accesses
+system.cpu.iq.int_alu_accesses 8431 # Number of integer alu accesses
system.cpu.iq.fp_alu_accesses 2 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 82 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread0.forwLoads 83 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1342 # Number of loads squashed
+system.cpu.iew.lsq.thread0.squashedLoads 1371 # Number of loads squashed
system.cpu.iew.lsq.thread0.ignoredResponses 7 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread0.memOrderViolation 10 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 267 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedStores 268 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread0.rescheduledLoads 0 # Number of loads that were rescheduled
system.cpu.iew.lsq.thread0.cacheBlocked 23 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 391 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 464 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 10 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 10483 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 162 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 2474 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 1168 # Number of dispatched store instructions
+system.cpu.iew.iewSquashCycles 397 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 472 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 7 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 10561 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 155 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 2503 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 1169 # Number of dispatched store instructions
system.cpu.iew.iewDispNonSpecInsts 11 # Number of dispatched non-speculative instructions
system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 12 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 9 # Number of times the LSQ has become full, causing a stall
system.cpu.iew.memOrderViolationEvents 10 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 96 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 348 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 444 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 7875 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 2160 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 329 # Number of squashed instructions skipped in execute
+system.cpu.iew.predictedTakenIncorrect 98 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 354 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 452 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 7898 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 2175 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 339 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 1532 # number of nop insts executed
-system.cpu.iew.exec_refs 3217 # number of memory reference insts executed
-system.cpu.iew.exec_branches 1365 # Number of branches executed
-system.cpu.iew.exec_stores 1057 # Number of stores executed
-system.cpu.iew.exec_rate 0.172982 # Inst execution rate
-system.cpu.iew.wb_sent 7509 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 7410 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 2869 # num instructions producing a value
-system.cpu.iew.wb_consumers 4254 # num instructions consuming a value
+system.cpu.iew.exec_nop 1543 # number of nop insts executed
+system.cpu.iew.exec_refs 3228 # number of memory reference insts executed
+system.cpu.iew.exec_branches 1368 # Number of branches executed
+system.cpu.iew.exec_stores 1053 # Number of stores executed
+system.cpu.iew.exec_rate 0.176267 # Inst execution rate
+system.cpu.iew.wb_sent 7529 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 7428 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 2859 # num instructions producing a value
+system.cpu.iew.wb_consumers 4251 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 0.162768 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.674424 # average fanout of values written-back
+system.cpu.iew.wb_rate 0.165778 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.672548 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 4860 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 4937 # The number of squashed insts skipped by commit
system.cpu.commit.commitNonSpecStalls 9 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 382 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 13623 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.412758 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.228786 # Number of insts commited each cycle
+system.cpu.commit.branchMispredicts 388 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 13632 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 0.412485 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 1.223639 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 11456 84.09% 84.09% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 871 6.39% 90.49% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 510 3.74% 94.23% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 252 1.85% 96.08% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 148 1.09% 97.17% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 178 1.31% 98.47% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 65 0.48% 98.95% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 40 0.29% 99.24% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 103 0.76% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 11448 83.98% 83.98% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 886 6.50% 90.48% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 511 3.75% 94.23% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 255 1.87% 96.10% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 161 1.18% 97.28% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 164 1.20% 98.48% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 65 0.48% 98.96% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 40 0.29% 99.25% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 102 0.75% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 13623 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::total 13632 # Number of insts commited each cycle
system.cpu.commit.committedInsts 5623 # Number of instructions committed
system.cpu.commit.committedOps 5623 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
@@ -554,101 +554,101 @@ system.cpu.commit.op_class_0::MemWrite 901 16.02% 100.00% # Cl
system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
system.cpu.commit.op_class_0::total 5623 # Class of committed instruction
-system.cpu.commit.bw_lim_events 103 # number cycles where commit BW limit reached
-system.cpu.rob.rob_reads 23990 # The number of ROB reads
-system.cpu.rob.rob_writes 21831 # The number of ROB writes
-system.cpu.timesIdled 267 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 31047 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.commit.bw_lim_events 102 # number cycles where commit BW limit reached
+system.cpu.rob.rob_reads 24077 # The number of ROB reads
+system.cpu.rob.rob_writes 22001 # The number of ROB writes
+system.cpu.timesIdled 266 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 30306 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.committedInsts 4986 # Number of Instructions Simulated
system.cpu.committedOps 4986 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 9.130566 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 9.130566 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.109522 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.109522 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 10639 # number of integer regfile reads
-system.cpu.int_regfile_writes 5201 # number of integer regfile writes
+system.cpu.cpi 8.986562 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 8.986562 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.111277 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.111277 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 10682 # number of integer regfile reads
+system.cpu.int_regfile_writes 5223 # number of integer regfile writes
system.cpu.fp_regfile_reads 3 # number of floating regfile reads
system.cpu.fp_regfile_writes 1 # number of floating regfile writes
-system.cpu.misc_regfile_reads 165 # number of misc regfile reads
+system.cpu.misc_regfile_reads 167 # number of misc regfile reads
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 91.212769 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 2418 # Total number of references to valid blocks.
+system.cpu.dcache.tags.tagsinuse 91.242537 # Cycle average of tags in use
+system.cpu.dcache.tags.total_refs 2427 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 141 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 17.148936 # Average number of references to valid blocks.
+system.cpu.dcache.tags.avg_refs 17.212766 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 91.212769 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.022269 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.022269 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 91.242537 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.022276 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.022276 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 141 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 35 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 106 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 37 # Occupied blocks per task id
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 104 # Occupied blocks per task id
system.cpu.dcache.tags.occ_task_id_percent::1024 0.034424 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 5997 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 5997 # Number of data accesses
-system.cpu.dcache.ReadReq_hits::cpu.data 1862 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 1862 # number of ReadReq hits
+system.cpu.dcache.tags.tag_accesses 6025 # Number of tag accesses
+system.cpu.dcache.tags.data_accesses 6025 # Number of data accesses
+system.cpu.dcache.ReadReq_hits::cpu.data 1871 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 1871 # number of ReadReq hits
system.cpu.dcache.WriteReq_hits::cpu.data 556 # number of WriteReq hits
system.cpu.dcache.WriteReq_hits::total 556 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 2418 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 2418 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 2418 # number of overall hits
-system.cpu.dcache.overall_hits::total 2418 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 165 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 165 # number of ReadReq misses
+system.cpu.dcache.demand_hits::cpu.data 2427 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 2427 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 2427 # number of overall hits
+system.cpu.dcache.overall_hits::total 2427 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 170 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 170 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 345 # number of WriteReq misses
system.cpu.dcache.WriteReq_misses::total 345 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 510 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 510 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 510 # number of overall misses
-system.cpu.dcache.overall_misses::total 510 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 12038750 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 12038750 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 24387249 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 24387249 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 36425999 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 36425999 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 36425999 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 36425999 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 2027 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 2027 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.demand_misses::cpu.data 515 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 515 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 515 # number of overall misses
+system.cpu.dcache.overall_misses::total 515 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 11738500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 11738500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 24073999 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 24073999 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 35812499 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 35812499 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 35812499 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 35812499 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 2041 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 2041 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::cpu.data 901 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses::total 901 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 2928 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 2928 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 2928 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 2928 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.081401 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.081401 # miss rate for ReadReq accesses
+system.cpu.dcache.demand_accesses::cpu.data 2942 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 2942 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 2942 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 2942 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.083293 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.083293 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.382908 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_miss_rate::total 0.382908 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.174180 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.174180 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.174180 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.174180 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 72962.121212 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 72962.121212 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 70687.678261 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 70687.678261 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 71423.527451 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 71423.527451 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 71423.527451 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 71423.527451 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 611 # number of cycles access was blocked
+system.cpu.dcache.demand_miss_rate::cpu.data 0.175051 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.175051 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.175051 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.175051 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 69050 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 69050 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 69779.707246 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 69779.707246 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 69538.833010 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 69538.833010 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 69538.833010 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 69538.833010 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 615 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 11 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 55.545455 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 55.909091 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 74 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 74 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 79 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 79 # number of ReadReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::cpu.data 295 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_hits::total 295 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 369 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 369 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 369 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 369 # number of overall MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 374 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 374 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 374 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 374 # number of overall MSHR hits
system.cpu.dcache.ReadReq_mshr_misses::cpu.data 91 # number of ReadReq MSHR misses
system.cpu.dcache.ReadReq_mshr_misses::total 91 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses::cpu.data 50 # number of WriteReq MSHR misses
@@ -657,82 +657,82 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 141
system.cpu.dcache.demand_mshr_misses::total 141 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 141 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 141 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 7833500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 7833500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4084749 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 4084749 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 11918249 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 11918249 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 11918249 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 11918249 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.044894 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.044894 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 7586500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 7586500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 4094999 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 4094999 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 11681499 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 11681499 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 11681499 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 11681499 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.044586 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.044586 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.055494 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.055494 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.048156 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.048156 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.048156 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.048156 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 86082.417582 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 86082.417582 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 81694.980000 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 81694.980000 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 84526.588652 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 84526.588652 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 84526.588652 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 84526.588652 # average overall mshr miss latency
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.047927 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.047927 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.047927 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.047927 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 83368.131868 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 83368.131868 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 81899.980000 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 81899.980000 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 82847.510638 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 82847.510638 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 82847.510638 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 82847.510638 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 17 # number of replacements
-system.cpu.icache.tags.tagsinuse 158.205778 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 1577 # Total number of references to valid blocks.
+system.cpu.icache.tags.tagsinuse 158.208729 # Cycle average of tags in use
+system.cpu.icache.tags.total_refs 1588 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 333 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 4.735736 # Average number of references to valid blocks.
+system.cpu.icache.tags.avg_refs 4.768769 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 158.205778 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.077249 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.077249 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 158.208729 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.077250 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.077250 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 316 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 143 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 173 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::0 145 # Occupied blocks per task id
+system.cpu.icache.tags.age_task_id_blocks_1024::1 171 # Occupied blocks per task id
system.cpu.icache.tags.occ_task_id_percent::1024 0.154297 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 4385 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 4385 # Number of data accesses
-system.cpu.icache.ReadReq_hits::cpu.inst 1577 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 1577 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 1577 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 1577 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 1577 # number of overall hits
-system.cpu.icache.overall_hits::total 1577 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 449 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 449 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 449 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 449 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 449 # number of overall misses
-system.cpu.icache.overall_misses::total 449 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 34003000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 34003000 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 34003000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 34003000 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 34003000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 34003000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 2026 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 2026 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 2026 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 2026 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 2026 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 2026 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.221619 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.221619 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.221619 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.221619 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.221619 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.221619 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 75730.512249 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 75730.512249 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 75730.512249 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 75730.512249 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 75730.512249 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 75730.512249 # average overall miss latency
+system.cpu.icache.tags.tag_accesses 4413 # Number of tag accesses
+system.cpu.icache.tags.data_accesses 4413 # Number of data accesses
+system.cpu.icache.ReadReq_hits::cpu.inst 1588 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 1588 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 1588 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 1588 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 1588 # number of overall hits
+system.cpu.icache.overall_hits::total 1588 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 452 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 452 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 452 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 452 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 452 # number of overall misses
+system.cpu.icache.overall_misses::total 452 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 33055000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 33055000 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 33055000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 33055000 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 33055000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 33055000 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 2040 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 2040 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 2040 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 2040 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 2040 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 2040 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.221569 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.221569 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.221569 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.221569 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.221569 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.221569 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 73130.530973 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 73130.530973 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 73130.530973 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 73130.530973 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 73130.530973 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 73130.530973 # average overall miss latency
system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -741,115 +741,120 @@ system.cpu.icache.avg_blocked_cycles::no_mshrs nan
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 116 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 116 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 116 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 116 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 116 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 116 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 119 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 119 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 119 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 119 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 119 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 119 # number of overall MSHR hits
system.cpu.icache.ReadReq_mshr_misses::cpu.inst 333 # number of ReadReq MSHR misses
system.cpu.icache.ReadReq_mshr_misses::total 333 # number of ReadReq MSHR misses
system.cpu.icache.demand_mshr_misses::cpu.inst 333 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses::total 333 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 333 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 333 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 26389500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 26389500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 26389500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 26389500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 26389500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 26389500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.164363 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.164363 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.164363 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.164363 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.164363 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.164363 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 79247.747748 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 79247.747748 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 79247.747748 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 79247.747748 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 79247.747748 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 79247.747748 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 25884000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 25884000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 25884000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 25884000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 25884000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 25884000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.163235 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.163235 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.163235 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.163235 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.163235 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.163235 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 77729.729730 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 77729.729730 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 77729.729730 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 77729.729730 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 77729.729730 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 77729.729730 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 218.150435 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 3 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.tagsinuse 218.239575 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 20 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 421 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.007126 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 0.047506 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 160.168468 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 57.981967 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004888 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.001769 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.006657 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 160.142310 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 58.097265 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004887 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.001773 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.006660 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 421 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 181 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 240 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 184 # Occupied blocks per task id
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 237 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.012848 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 4263 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 4263 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 3 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 3 # number of ReadReq hits
+system.cpu.l2cache.tags.tag_accesses 4399 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 4399 # Number of data accesses
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 3 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 3 # number of ReadCleanReq hits
system.cpu.l2cache.demand_hits::cpu.inst 3 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 3 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 3 # number of overall hits
system.cpu.l2cache.overall_hits::total 3 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 330 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 91 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 421 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 50 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 50 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 330 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 330 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 91 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 91 # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.inst 330 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 141 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total 471 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 330 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 141 # number of overall misses
system.cpu.l2cache.overall_misses::total 471 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 26025000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 7738500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 33763500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 4034000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 4034000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 26025000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 11772500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 37797500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 26025000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 11772500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 37797500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 333 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 91 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 424 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 4019000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 4019000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 25353000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 25353000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 7446500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 7446500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 25353000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 11465500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 36818500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 25353000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 11465500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 36818500 # number of overall miss cycles
system.cpu.l2cache.ReadExReq_accesses::cpu.data 50 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 50 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 333 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 333 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 91 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 91 # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst 333 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 141 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total 474 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst 333 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 141 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total 474 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.990991 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.992925 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.990991 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.990991 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 1 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 1 # miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.990991 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total 0.993671 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.990991 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.993671 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 78863.636364 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 85038.461538 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 80198.337292 # average ReadReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80680 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80680 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 78863.636364 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 83492.907801 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 80249.469214 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 78863.636364 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 83492.907801 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 80249.469214 # average overall miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 80380 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 80380 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 76827.272727 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 76827.272727 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 81829.670330 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 81829.670330 # average ReadSharedReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76827.272727 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 81315.602837 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 78170.912951 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76827.272727 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 81315.602837 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 78170.912951 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -858,83 +863,89 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 330 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 91 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 421 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 50 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 50 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 330 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 330 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 91 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 91 # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst 330 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 141 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total 471 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 330 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 141 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 471 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 21894000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 6598000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 28492000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3411000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3411000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 21894000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10009000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 31903000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 21894000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10009000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 31903000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.990991 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.992925 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 3519000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 3519000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 22053000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 22053000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 6536500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 6536500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 22053000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10055500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 32108500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 22053000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10055500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 32108500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.990991 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.990991 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 1 # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.990991 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total 0.993671 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.990991 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.993671 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 66345.454545 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 72505.494505 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 67676.959620 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 68220 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 68220 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66345.454545 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 70985.815603 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 67734.607219 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66345.454545 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 70985.815603 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 67734.607219 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 70380 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 70380 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 66827.272727 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 66827.272727 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 71829.670330 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 71829.670330 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 66827.272727 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 71315.602837 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 68170.912951 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 66827.272727 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 71315.602837 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 68170.912951 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.trans_dist::ReadReq 424 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 424 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 17 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 50 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 50 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 666 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 333 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 91 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 683 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 282 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 948 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 965 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 21312 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 9024 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total 30336 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 0 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 474 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::samples 491 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 474 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 491 100.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 474 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 237000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 1.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 569000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 2.5 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 233500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 1.0 # Layer utilization (%)
-system.membus.trans_dist::ReadReq 421 # Transaction distribution
+system.cpu.toL2Bus.snoop_fanout::total 491 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 245500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer0.occupancy 499500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer0.utilization 2.2 # Layer utilization (%)
+system.cpu.toL2Bus.respLayer1.occupancy 211500 # Layer occupancy (ticks)
+system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%)
system.membus.trans_dist::ReadResp 421 # Transaction distribution
system.membus.trans_dist::ReadExReq 50 # Transaction distribution
system.membus.trans_dist::ReadExResp 50 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 421 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 942 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 942 # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30144 # Cumulative packet size per connected master and slave (bytes)
@@ -950,9 +961,9 @@ system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Re
system.membus.snoop_fanout::min_value 0 # Request fanout histogram
system.membus.snoop_fanout::max_value 0 # Request fanout histogram
system.membus.snoop_fanout::total 471 # Request fanout histogram
-system.membus.reqLayer0.occupancy 598000 # Layer occupancy (ticks)
+system.membus.reqLayer0.occupancy 582000 # Layer occupancy (ticks)
system.membus.reqLayer0.utilization 2.6 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2506000 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 11.0 # Layer utilization (%)
+system.membus.respLayer1.occupancy 2503500 # Layer occupancy (ticks)
+system.membus.respLayer1.utilization 11.2 # Layer utilization (%)
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt b/tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt
index 8476aa73a..c6923a4b0 100644
--- a/tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt
+++ b/tests/quick/se/00.hello/ref/mips/linux/simple-timing-ruby/stats.txt
@@ -1,14 +1,14 @@
---------- Begin Simulation Statistics ----------
sim_seconds 0.000115 # Number of seconds simulated
-sim_ticks 115467 # Number of ticks simulated
-final_tick 115467 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 115089 # Number of ticks simulated
+final_tick 115089 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000 # Frequency of simulated ticks
-host_inst_rate 66709 # Simulator instruction rate (inst/s)
-host_op_rate 66698 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 1369179 # Simulator tick rate (ticks/s)
-host_mem_usage 449556 # Number of bytes of host memory used
-host_seconds 0.08 # Real time elapsed on the host
+host_inst_rate 64252 # Simulator instruction rate (inst/s)
+host_op_rate 64242 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1314462 # Simulator tick rate (ticks/s)
+host_mem_usage 449728 # Number of bytes of host memory used
+host_seconds 0.09 # Real time elapsed on the host
sim_insts 5624 # Number of instructions simulated
sim_ops 5624 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -21,59 +21,59 @@ system.mem_ctrls.num_reads::ruby.dir_cntrl0 1470 #
system.mem_ctrls.num_reads::total 1470 # Number of read requests responded to by this memory
system.mem_ctrls.num_writes::ruby.dir_cntrl0 1466 # Number of write requests responded to by this memory
system.mem_ctrls.num_writes::total 1466 # Number of write requests responded to by this memory
-system.mem_ctrls.bw_read::ruby.dir_cntrl0 814778248 # Total read bandwidth from this memory (bytes/s)
-system.mem_ctrls.bw_read::total 814778248 # Total read bandwidth from this memory (bytes/s)
-system.mem_ctrls.bw_write::ruby.dir_cntrl0 812561165 # Write bandwidth from this memory (bytes/s)
-system.mem_ctrls.bw_write::total 812561165 # Write bandwidth from this memory (bytes/s)
-system.mem_ctrls.bw_total::ruby.dir_cntrl0 1627339413 # Total bandwidth to/from this memory (bytes/s)
-system.mem_ctrls.bw_total::total 1627339413 # Total bandwidth to/from this memory (bytes/s)
+system.mem_ctrls.bw_read::ruby.dir_cntrl0 817454318 # Total read bandwidth from this memory (bytes/s)
+system.mem_ctrls.bw_read::total 817454318 # Total read bandwidth from this memory (bytes/s)
+system.mem_ctrls.bw_write::ruby.dir_cntrl0 815229952 # Write bandwidth from this memory (bytes/s)
+system.mem_ctrls.bw_write::total 815229952 # Write bandwidth from this memory (bytes/s)
+system.mem_ctrls.bw_total::ruby.dir_cntrl0 1632684270 # Total bandwidth to/from this memory (bytes/s)
+system.mem_ctrls.bw_total::total 1632684270 # Total bandwidth to/from this memory (bytes/s)
system.mem_ctrls.readReqs 1470 # Number of read requests accepted
system.mem_ctrls.writeReqs 1466 # Number of write requests accepted
system.mem_ctrls.readBursts 1470 # Number of DRAM read bursts, including those serviced by the write queue
system.mem_ctrls.writeBursts 1466 # Number of DRAM write bursts, including those merged in the write queue
-system.mem_ctrls.bytesReadDRAM 59456 # Total number of bytes read from DRAM
-system.mem_ctrls.bytesReadWrQ 34624 # Total number of bytes read from write queue
-system.mem_ctrls.bytesWritten 60800 # Total number of bytes written to DRAM
+system.mem_ctrls.bytesReadDRAM 58496 # Total number of bytes read from DRAM
+system.mem_ctrls.bytesReadWrQ 35584 # Total number of bytes read from write queue
+system.mem_ctrls.bytesWritten 59392 # Total number of bytes written to DRAM
system.mem_ctrls.bytesReadSys 94080 # Total read bytes from the system interface side
system.mem_ctrls.bytesWrittenSys 93824 # Total written bytes from the system interface side
-system.mem_ctrls.servicedByWrQ 541 # Number of DRAM read bursts serviced by the write queue
-system.mem_ctrls.mergedWrBursts 491 # Number of DRAM write bursts merged with an existing one
+system.mem_ctrls.servicedByWrQ 556 # Number of DRAM read bursts serviced by the write queue
+system.mem_ctrls.mergedWrBursts 513 # Number of DRAM write bursts merged with an existing one
system.mem_ctrls.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.mem_ctrls.perBankRdBursts::0 34 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::0 32 # Per bank write bursts
system.mem_ctrls.perBankRdBursts::1 0 # Per bank write bursts
system.mem_ctrls.perBankRdBursts::2 0 # Per bank write bursts
system.mem_ctrls.perBankRdBursts::3 0 # Per bank write bursts
system.mem_ctrls.perBankRdBursts::4 7 # Per bank write bursts
system.mem_ctrls.perBankRdBursts::5 3 # Per bank write bursts
-system.mem_ctrls.perBankRdBursts::6 13 # Per bank write bursts
-system.mem_ctrls.perBankRdBursts::7 88 # Per bank write bursts
-system.mem_ctrls.perBankRdBursts::8 66 # Per bank write bursts
-system.mem_ctrls.perBankRdBursts::9 248 # Per bank write bursts
-system.mem_ctrls.perBankRdBursts::10 103 # Per bank write bursts
-system.mem_ctrls.perBankRdBursts::11 46 # Per bank write bursts
-system.mem_ctrls.perBankRdBursts::12 103 # Per bank write bursts
-system.mem_ctrls.perBankRdBursts::13 45 # Per bank write bursts
-system.mem_ctrls.perBankRdBursts::14 158 # Per bank write bursts
-system.mem_ctrls.perBankRdBursts::15 15 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::0 36 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::6 12 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::7 78 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::8 64 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::9 241 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::10 97 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::11 44 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::12 115 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::13 43 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::14 165 # Per bank write bursts
+system.mem_ctrls.perBankRdBursts::15 13 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::0 33 # Per bank write bursts
system.mem_ctrls.perBankWrBursts::1 0 # Per bank write bursts
system.mem_ctrls.perBankWrBursts::2 0 # Per bank write bursts
system.mem_ctrls.perBankWrBursts::3 0 # Per bank write bursts
system.mem_ctrls.perBankWrBursts::4 7 # Per bank write bursts
system.mem_ctrls.perBankWrBursts::5 3 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::6 13 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::7 76 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::8 60 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::9 249 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::10 103 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::11 47 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::12 114 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::13 44 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::14 182 # Per bank write bursts
-system.mem_ctrls.perBankWrBursts::15 16 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::6 11 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::7 66 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::8 59 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::9 245 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::10 98 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::11 45 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::12 118 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::13 43 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::14 186 # Per bank write bursts
+system.mem_ctrls.perBankWrBursts::15 14 # Per bank write bursts
system.mem_ctrls.numRdRetry 0 # Number of times read queue was full causing retry
system.mem_ctrls.numWrRetry 0 # Number of times write queue was full causing retry
-system.mem_ctrls.totGap 115396 # Total gap between requests
+system.mem_ctrls.totGap 115018 # Total gap between requests
system.mem_ctrls.readPktSize::0 0 # Read request sizes (log2)
system.mem_ctrls.readPktSize::1 0 # Read request sizes (log2)
system.mem_ctrls.readPktSize::2 0 # Read request sizes (log2)
@@ -88,7 +88,7 @@ system.mem_ctrls.writePktSize::3 0 # Wr
system.mem_ctrls.writePktSize::4 0 # Write request sizes (log2)
system.mem_ctrls.writePktSize::5 0 # Write request sizes (log2)
system.mem_ctrls.writePktSize::6 1466 # Write request sizes (log2)
-system.mem_ctrls.rdQLenPdf::0 929 # What read queue length does an incoming req see
+system.mem_ctrls.rdQLenPdf::0 914 # What read queue length does an incoming req see
system.mem_ctrls.rdQLenPdf::1 0 # What read queue length does an incoming req see
system.mem_ctrls.rdQLenPdf::2 0 # What read queue length does an incoming req see
system.mem_ctrls.rdQLenPdf::3 0 # What read queue length does an incoming req see
@@ -135,26 +135,26 @@ system.mem_ctrls.wrQLenPdf::11 1 # Wh
system.mem_ctrls.wrQLenPdf::12 1 # What write queue length does an incoming req see
system.mem_ctrls.wrQLenPdf::13 1 # What write queue length does an incoming req see
system.mem_ctrls.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::15 13 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::16 17 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::17 56 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::18 62 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::19 60 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::15 11 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::16 15 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::17 55 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::18 61 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::19 58 # What write queue length does an incoming req see
system.mem_ctrls.wrQLenPdf::20 61 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::21 59 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::22 58 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::23 58 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::24 58 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::25 57 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::26 57 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::27 57 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::28 57 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::29 57 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::30 57 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::31 57 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::32 57 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::33 1 # What write queue length does an incoming req see
-system.mem_ctrls.wrQLenPdf::34 1 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::21 58 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::22 57 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::23 57 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::24 57 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::25 56 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::26 56 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::27 56 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::28 56 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::29 56 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::30 56 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::31 56 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::32 56 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::33 0 # What write queue length does an incoming req see
+system.mem_ctrls.wrQLenPdf::34 0 # What write queue length does an incoming req see
system.mem_ctrls.wrQLenPdf::35 0 # What write queue length does an incoming req see
system.mem_ctrls.wrQLenPdf::36 0 # What write queue length does an incoming req see
system.mem_ctrls.wrQLenPdf::37 0 # What write queue length does an incoming req see
@@ -184,89 +184,89 @@ system.mem_ctrls.wrQLenPdf::60 0 # Wh
system.mem_ctrls.wrQLenPdf::61 0 # What write queue length does an incoming req see
system.mem_ctrls.wrQLenPdf::62 0 # What write queue length does an incoming req see
system.mem_ctrls.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.mem_ctrls.bytesPerActivate::samples 362 # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::mean 330.077348 # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::gmean 218.964738 # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::stdev 303.831296 # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::0-127 84 23.20% 23.20% # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::128-255 104 28.73% 51.93% # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::256-383 58 16.02% 67.96% # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::384-511 36 9.94% 77.90% # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::512-639 19 5.25% 83.15% # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::640-767 10 2.76% 85.91% # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::768-895 9 2.49% 88.40% # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::896-1023 5 1.38% 89.78% # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::1024-1151 37 10.22% 100.00% # Bytes accessed per row activation
-system.mem_ctrls.bytesPerActivate::total 362 # Bytes accessed per row activation
-system.mem_ctrls.rdPerTurnAround::samples 57 # Reads before turning the bus around for writes
-system.mem_ctrls.rdPerTurnAround::mean 16.105263 # Reads before turning the bus around for writes
-system.mem_ctrls.rdPerTurnAround::gmean 15.953786 # Reads before turning the bus around for writes
-system.mem_ctrls.rdPerTurnAround::stdev 2.697116 # Reads before turning the bus around for writes
-system.mem_ctrls.rdPerTurnAround::12-13 1 1.75% 1.75% # Reads before turning the bus around for writes
-system.mem_ctrls.rdPerTurnAround::14-15 25 43.86% 45.61% # Reads before turning the bus around for writes
-system.mem_ctrls.rdPerTurnAround::16-17 25 43.86% 89.47% # Reads before turning the bus around for writes
-system.mem_ctrls.rdPerTurnAround::18-19 5 8.77% 98.25% # Reads before turning the bus around for writes
-system.mem_ctrls.rdPerTurnAround::34-35 1 1.75% 100.00% # Reads before turning the bus around for writes
-system.mem_ctrls.rdPerTurnAround::total 57 # Reads before turning the bus around for writes
-system.mem_ctrls.wrPerTurnAround::samples 57 # Writes before turning the bus around for reads
-system.mem_ctrls.wrPerTurnAround::mean 16.666667 # Writes before turning the bus around for reads
-system.mem_ctrls.wrPerTurnAround::gmean 16.637263 # Writes before turning the bus around for reads
-system.mem_ctrls.wrPerTurnAround::stdev 1.023533 # Writes before turning the bus around for reads
-system.mem_ctrls.wrPerTurnAround::16 37 64.91% 64.91% # Writes before turning the bus around for reads
-system.mem_ctrls.wrPerTurnAround::17 6 10.53% 75.44% # Writes before turning the bus around for reads
-system.mem_ctrls.wrPerTurnAround::18 11 19.30% 94.74% # Writes before turning the bus around for reads
-system.mem_ctrls.wrPerTurnAround::19 2 3.51% 98.25% # Writes before turning the bus around for reads
-system.mem_ctrls.wrPerTurnAround::20 1 1.75% 100.00% # Writes before turning the bus around for reads
-system.mem_ctrls.wrPerTurnAround::total 57 # Writes before turning the bus around for reads
-system.mem_ctrls.totQLat 12340 # Total ticks spent queuing
-system.mem_ctrls.totMemAccLat 29991 # Total ticks spent from burst creation until serviced by the DRAM
-system.mem_ctrls.totBusLat 4645 # Total ticks spent in databus transfers
-system.mem_ctrls.avgQLat 13.28 # Average queueing delay per DRAM burst
+system.mem_ctrls.bytesPerActivate::samples 343 # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::mean 339.965015 # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::gmean 217.922152 # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::stdev 320.777927 # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::0-127 88 25.66% 25.66% # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::128-255 98 28.57% 54.23% # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::256-383 42 12.24% 66.47% # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::384-511 32 9.33% 75.80% # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::512-639 16 4.66% 80.47% # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::640-767 13 3.79% 84.26% # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::768-895 8 2.33% 86.59% # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::896-1023 5 1.46% 88.05% # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::1024-1151 41 11.95% 100.00% # Bytes accessed per row activation
+system.mem_ctrls.bytesPerActivate::total 343 # Bytes accessed per row activation
+system.mem_ctrls.rdPerTurnAround::samples 56 # Reads before turning the bus around for writes
+system.mem_ctrls.rdPerTurnAround::mean 16.125000 # Reads before turning the bus around for writes
+system.mem_ctrls.rdPerTurnAround::gmean 15.967614 # Reads before turning the bus around for writes
+system.mem_ctrls.rdPerTurnAround::stdev 2.737368 # Reads before turning the bus around for writes
+system.mem_ctrls.rdPerTurnAround::12-13 2 3.57% 3.57% # Reads before turning the bus around for writes
+system.mem_ctrls.rdPerTurnAround::14-15 19 33.93% 37.50% # Reads before turning the bus around for writes
+system.mem_ctrls.rdPerTurnAround::16-17 27 48.21% 85.71% # Reads before turning the bus around for writes
+system.mem_ctrls.rdPerTurnAround::18-19 7 12.50% 98.21% # Reads before turning the bus around for writes
+system.mem_ctrls.rdPerTurnAround::34-35 1 1.79% 100.00% # Reads before turning the bus around for writes
+system.mem_ctrls.rdPerTurnAround::total 56 # Reads before turning the bus around for writes
+system.mem_ctrls.wrPerTurnAround::samples 56 # Writes before turning the bus around for reads
+system.mem_ctrls.wrPerTurnAround::mean 16.571429 # Writes before turning the bus around for reads
+system.mem_ctrls.wrPerTurnAround::gmean 16.541189 # Writes before turning the bus around for reads
+system.mem_ctrls.wrPerTurnAround::stdev 1.041976 # Writes before turning the bus around for reads
+system.mem_ctrls.wrPerTurnAround::16 41 73.21% 73.21% # Writes before turning the bus around for reads
+system.mem_ctrls.wrPerTurnAround::17 3 5.36% 78.57% # Writes before turning the bus around for reads
+system.mem_ctrls.wrPerTurnAround::18 8 14.29% 92.86% # Writes before turning the bus around for reads
+system.mem_ctrls.wrPerTurnAround::19 3 5.36% 98.21% # Writes before turning the bus around for reads
+system.mem_ctrls.wrPerTurnAround::20 1 1.79% 100.00% # Writes before turning the bus around for reads
+system.mem_ctrls.wrPerTurnAround::total 56 # Writes before turning the bus around for reads
+system.mem_ctrls.totQLat 12397 # Total ticks spent queuing
+system.mem_ctrls.totMemAccLat 29763 # Total ticks spent from burst creation until serviced by the DRAM
+system.mem_ctrls.totBusLat 4570 # Total ticks spent in databus transfers
+system.mem_ctrls.avgQLat 13.56 # Average queueing delay per DRAM burst
system.mem_ctrls.avgBusLat 5.00 # Average bus latency per DRAM burst
-system.mem_ctrls.avgMemAccLat 32.28 # Average memory access latency per DRAM burst
-system.mem_ctrls.avgRdBW 514.92 # Average DRAM read bandwidth in MiByte/s
-system.mem_ctrls.avgWrBW 526.56 # Average achieved write bandwidth in MiByte/s
-system.mem_ctrls.avgRdBWSys 814.78 # Average system read bandwidth in MiByte/s
-system.mem_ctrls.avgWrBWSys 812.56 # Average system write bandwidth in MiByte/s
+system.mem_ctrls.avgMemAccLat 32.56 # Average memory access latency per DRAM burst
+system.mem_ctrls.avgRdBW 508.27 # Average DRAM read bandwidth in MiByte/s
+system.mem_ctrls.avgWrBW 516.05 # Average achieved write bandwidth in MiByte/s
+system.mem_ctrls.avgRdBWSys 817.45 # Average system read bandwidth in MiByte/s
+system.mem_ctrls.avgWrBWSys 815.23 # Average system write bandwidth in MiByte/s
system.mem_ctrls.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.mem_ctrls.busUtil 8.14 # Data bus utilization in percentage
-system.mem_ctrls.busUtilRead 4.02 # Data bus utilization in percentage for reads
-system.mem_ctrls.busUtilWrite 4.11 # Data bus utilization in percentage for writes
+system.mem_ctrls.busUtil 8.00 # Data bus utilization in percentage
+system.mem_ctrls.busUtilRead 3.97 # Data bus utilization in percentage for reads
+system.mem_ctrls.busUtilWrite 4.03 # Data bus utilization in percentage for writes
system.mem_ctrls.avgRdQLen 1.00 # Average read queue length when enqueuing
-system.mem_ctrls.avgWrQLen 25.24 # Average write queue length when enqueuing
-system.mem_ctrls.readRowHits 618 # Number of row buffer hits during reads
-system.mem_ctrls.writeRowHits 892 # Number of row buffer hits during writes
-system.mem_ctrls.readRowHitRate 66.52 # Row buffer hit rate for reads
-system.mem_ctrls.writeRowHitRate 91.49 # Row buffer hit rate for writes
-system.mem_ctrls.avgGap 39.30 # Average gap between requests
-system.mem_ctrls.pageHitRate 79.31 # Row buffer hit rate, read and write combined
-system.mem_ctrls_0.actEnergy 559440 # Energy for activate commands per rank (pJ)
-system.mem_ctrls_0.preEnergy 310800 # Energy for precharge commands per rank (pJ)
-system.mem_ctrls_0.readEnergy 1684800 # Energy for read commands per rank (pJ)
-system.mem_ctrls_0.writeEnergy 1327104 # Energy for write commands per rank (pJ)
+system.mem_ctrls.avgWrQLen 25.10 # Average write queue length when enqueuing
+system.mem_ctrls.readRowHits 631 # Number of row buffer hits during reads
+system.mem_ctrls.writeRowHits 861 # Number of row buffer hits during writes
+system.mem_ctrls.readRowHitRate 69.04 # Row buffer hit rate for reads
+system.mem_ctrls.writeRowHitRate 90.35 # Row buffer hit rate for writes
+system.mem_ctrls.avgGap 39.18 # Average gap between requests
+system.mem_ctrls.pageHitRate 79.91 # Row buffer hit rate, read and write combined
+system.mem_ctrls_0.actEnergy 544320 # Energy for activate commands per rank (pJ)
+system.mem_ctrls_0.preEnergy 302400 # Energy for precharge commands per rank (pJ)
+system.mem_ctrls_0.readEnergy 1522560 # Energy for read commands per rank (pJ)
+system.mem_ctrls_0.writeEnergy 1202688 # Energy for write commands per rank (pJ)
system.mem_ctrls_0.refreshEnergy 7119840 # Energy for refresh commands per rank (pJ)
-system.mem_ctrls_0.actBackEnergy 54116712 # Energy for active background per rank (pJ)
-system.mem_ctrls_0.preBackEnergy 18087600 # Energy for precharge background per rank (pJ)
-system.mem_ctrls_0.totalEnergy 83206296 # Total energy per rank (pJ)
-system.mem_ctrls_0.averagePower 761.516108 # Core power per rank (mW)
-system.mem_ctrls_0.memoryStateTime::IDLE 29701 # Time in different power states
+system.mem_ctrls_0.actBackEnergy 49529808 # Energy for active background per rank (pJ)
+system.mem_ctrls_0.preBackEnergy 22111200 # Energy for precharge background per rank (pJ)
+system.mem_ctrls_0.totalEnergy 82332816 # Total energy per rank (pJ)
+system.mem_ctrls_0.averagePower 753.521892 # Core power per rank (mW)
+system.mem_ctrls_0.memoryStateTime::IDLE 36376 # Time in different power states
system.mem_ctrls_0.memoryStateTime::REF 3640 # Time in different power states
system.mem_ctrls_0.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.mem_ctrls_0.memoryStateTime::ACT 76066 # Time in different power states
+system.mem_ctrls_0.memoryStateTime::ACT 69262 # Time in different power states
system.mem_ctrls_0.memoryStateTime::ACT_PDN 0 # Time in different power states
-system.mem_ctrls_1.actEnergy 2079000 # Energy for activate commands per rank (pJ)
-system.mem_ctrls_1.preEnergy 1155000 # Energy for precharge commands per rank (pJ)
-system.mem_ctrls_1.readEnergy 9372480 # Energy for read commands per rank (pJ)
-system.mem_ctrls_1.writeEnergy 7993728 # Energy for write commands per rank (pJ)
+system.mem_ctrls_1.actEnergy 1988280 # Energy for activate commands per rank (pJ)
+system.mem_ctrls_1.preEnergy 1104600 # Energy for precharge commands per rank (pJ)
+system.mem_ctrls_1.readEnergy 9397440 # Energy for read commands per rank (pJ)
+system.mem_ctrls_1.writeEnergy 8076672 # Energy for write commands per rank (pJ)
system.mem_ctrls_1.refreshEnergy 7119840 # Energy for refresh commands per rank (pJ)
-system.mem_ctrls_1.actBackEnergy 74259144 # Energy for active background per rank (pJ)
-system.mem_ctrls_1.preBackEnergy 418800 # Energy for precharge background per rank (pJ)
-system.mem_ctrls_1.totalEnergy 102397992 # Total energy per rank (pJ)
-system.mem_ctrls_1.averagePower 937.161297 # Core power per rank (mW)
-system.mem_ctrls_1.memoryStateTime::IDLE 278 # Time in different power states
+system.mem_ctrls_1.actBackEnergy 74119608 # Energy for active background per rank (pJ)
+system.mem_ctrls_1.preBackEnergy 541200 # Energy for precharge background per rank (pJ)
+system.mem_ctrls_1.totalEnergy 102347640 # Total energy per rank (pJ)
+system.mem_ctrls_1.averagePower 936.700469 # Core power per rank (mW)
+system.mem_ctrls_1.memoryStateTime::IDLE 1449 # Time in different power states
system.mem_ctrls_1.memoryStateTime::REF 3640 # Time in different power states
system.mem_ctrls_1.memoryStateTime::PRE_PDN 0 # Time in different power states
-system.mem_ctrls_1.memoryStateTime::ACT 105360 # Time in different power states
+system.mem_ctrls_1.memoryStateTime::ACT 105142 # Time in different power states
system.mem_ctrls_1.memoryStateTime::ACT_PDN 0 # Time in different power states
system.cpu.clk_domain.clock 1 # Clock period in ticks
system.cpu.dtb.read_hits 0 # DTB read hits
@@ -288,7 +288,7 @@ system.cpu.itb.hits 0 # DT
system.cpu.itb.misses 0 # DTB misses
system.cpu.itb.accesses 0 # DTB accesses
system.cpu.workload.num_syscalls 7 # Number of system calls
-system.cpu.numCycles 115467 # number of cpu cycles simulated
+system.cpu.numCycles 115089 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
system.cpu.committedInsts 5624 # Number of instructions committed
@@ -307,7 +307,7 @@ system.cpu.num_mem_refs 2034 # nu
system.cpu.num_load_insts 1132 # Number of load instructions
system.cpu.num_store_insts 902 # Number of store instructions
system.cpu.num_idle_cycles 0 # Number of idle cycles
-system.cpu.num_busy_cycles 115467 # Number of busy cycles
+system.cpu.num_busy_cycles 115089 # Number of busy cycles
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.idle_fraction 0 # Percentage of idle cycles
system.cpu.Branches 883 # Number of branches fetched
@@ -362,10 +362,10 @@ system.ruby.outstanding_req_hist::total 7659
system.ruby.latency_hist::bucket_size 64
system.ruby.latency_hist::max_bucket 639
system.ruby.latency_hist::samples 7658
-system.ruby.latency_hist::mean 14.077958
-system.ruby.latency_hist::gmean 5.242569
-system.ruby.latency_hist::stdev 26.858459
-system.ruby.latency_hist | 7322 95.61% 95.61% | 283 3.70% 99.31% | 37 0.48% 99.79% | 6 0.08% 99.87% | 9 0.12% 99.99% | 1 0.01% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
+system.ruby.latency_hist::mean 14.028598
+system.ruby.latency_hist::gmean 5.234161
+system.ruby.latency_hist::stdev 27.167008
+system.ruby.latency_hist | 7344 95.90% 95.90% | 261 3.41% 99.31% | 37 0.48% 99.79% | 4 0.05% 99.84% | 9 0.12% 99.96% | 3 0.04% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.latency_hist::total 7658
system.ruby.hit_latency_hist::bucket_size 1
system.ruby.hit_latency_hist::max_bucket 9
@@ -377,17 +377,17 @@ system.ruby.hit_latency_hist::total 6188
system.ruby.miss_latency_hist::bucket_size 64
system.ruby.miss_latency_hist::max_bucket 639
system.ruby.miss_latency_hist::samples 1470
-system.ruby.miss_latency_hist::mean 60.710884
-system.ruby.miss_latency_hist::gmean 54.957755
-system.ruby.miss_latency_hist::stdev 32.665540
-system.ruby.miss_latency_hist | 1134 77.14% 77.14% | 283 19.25% 96.39% | 37 2.52% 98.91% | 6 0.41% 99.32% | 9 0.61% 99.93% | 1 0.07% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
+system.ruby.miss_latency_hist::mean 60.453741
+system.ruby.miss_latency_hist::gmean 54.500138
+system.ruby.miss_latency_hist::stdev 34.320124
+system.ruby.miss_latency_hist | 1156 78.64% 78.64% | 261 17.76% 96.39% | 37 2.52% 98.91% | 4 0.27% 99.18% | 9 0.61% 99.80% | 3 0.20% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.miss_latency_hist::total 1470
system.ruby.Directory.incomplete_times 1469
system.ruby.l1_cntrl0.cacheMemory.demand_hits 6188 # Number of cache demand hits
system.ruby.l1_cntrl0.cacheMemory.demand_misses 1470 # Number of cache demand misses
system.ruby.l1_cntrl0.cacheMemory.demand_accesses 7658 # Number of cache demand accesses
system.ruby.memctrl_clk_domain.clock 3 # Clock period in ticks
-system.ruby.network.routers0.percent_links_utilized 6.356795
+system.ruby.network.routers0.percent_links_utilized 6.377673
system.ruby.network.routers0.msg_count.Control::2 1470
system.ruby.network.routers0.msg_count.Data::2 1466
system.ruby.network.routers0.msg_count.Response_Data::4 1470
@@ -396,7 +396,7 @@ system.ruby.network.routers0.msg_bytes.Control::2 11760
system.ruby.network.routers0.msg_bytes.Data::2 105552
system.ruby.network.routers0.msg_bytes.Response_Data::4 105840
system.ruby.network.routers0.msg_bytes.Writeback_Control::3 11728
-system.ruby.network.routers1.percent_links_utilized 6.356795
+system.ruby.network.routers1.percent_links_utilized 6.377673
system.ruby.network.routers1.msg_count.Control::2 1470
system.ruby.network.routers1.msg_count.Data::2 1466
system.ruby.network.routers1.msg_count.Response_Data::4 1470
@@ -405,7 +405,7 @@ system.ruby.network.routers1.msg_bytes.Control::2 11760
system.ruby.network.routers1.msg_bytes.Data::2 105552
system.ruby.network.routers1.msg_bytes.Response_Data::4 105840
system.ruby.network.routers1.msg_bytes.Writeback_Control::3 11728
-system.ruby.network.routers2.percent_links_utilized 6.356795
+system.ruby.network.routers2.percent_links_utilized 6.377673
system.ruby.network.routers2.msg_count.Control::2 1470
system.ruby.network.routers2.msg_count.Data::2 1466
system.ruby.network.routers2.msg_count.Response_Data::4 1470
@@ -422,32 +422,32 @@ system.ruby.network.msg_byte.Control 35280
system.ruby.network.msg_byte.Data 316656
system.ruby.network.msg_byte.Response_Data 317520
system.ruby.network.msg_byte.Writeback_Control 35184
-system.ruby.network.routers0.throttle0.link_utilization 6.363723
+system.ruby.network.routers0.throttle0.link_utilization 6.384624
system.ruby.network.routers0.throttle0.msg_count.Response_Data::4 1470
system.ruby.network.routers0.throttle0.msg_count.Writeback_Control::3 1466
system.ruby.network.routers0.throttle0.msg_bytes.Response_Data::4 105840
system.ruby.network.routers0.throttle0.msg_bytes.Writeback_Control::3 11728
-system.ruby.network.routers0.throttle1.link_utilization 6.349866
+system.ruby.network.routers0.throttle1.link_utilization 6.370722
system.ruby.network.routers0.throttle1.msg_count.Control::2 1470
system.ruby.network.routers0.throttle1.msg_count.Data::2 1466
system.ruby.network.routers0.throttle1.msg_bytes.Control::2 11760
system.ruby.network.routers0.throttle1.msg_bytes.Data::2 105552
-system.ruby.network.routers1.throttle0.link_utilization 6.349866
+system.ruby.network.routers1.throttle0.link_utilization 6.370722
system.ruby.network.routers1.throttle0.msg_count.Control::2 1470
system.ruby.network.routers1.throttle0.msg_count.Data::2 1466
system.ruby.network.routers1.throttle0.msg_bytes.Control::2 11760
system.ruby.network.routers1.throttle0.msg_bytes.Data::2 105552
-system.ruby.network.routers1.throttle1.link_utilization 6.363723
+system.ruby.network.routers1.throttle1.link_utilization 6.384624
system.ruby.network.routers1.throttle1.msg_count.Response_Data::4 1470
system.ruby.network.routers1.throttle1.msg_count.Writeback_Control::3 1466
system.ruby.network.routers1.throttle1.msg_bytes.Response_Data::4 105840
system.ruby.network.routers1.throttle1.msg_bytes.Writeback_Control::3 11728
-system.ruby.network.routers2.throttle0.link_utilization 6.363723
+system.ruby.network.routers2.throttle0.link_utilization 6.384624
system.ruby.network.routers2.throttle0.msg_count.Response_Data::4 1470
system.ruby.network.routers2.throttle0.msg_count.Writeback_Control::3 1466
system.ruby.network.routers2.throttle0.msg_bytes.Response_Data::4 105840
system.ruby.network.routers2.throttle0.msg_bytes.Writeback_Control::3 11728
-system.ruby.network.routers2.throttle1.link_utilization 6.349866
+system.ruby.network.routers2.throttle1.link_utilization 6.370722
system.ruby.network.routers2.throttle1.msg_count.Control::2 1470
system.ruby.network.routers2.throttle1.msg_count.Data::2 1466
system.ruby.network.routers2.throttle1.msg_bytes.Control::2 11760
@@ -462,13 +462,13 @@ system.ruby.delayVCHist.vnet_2::max_bucket 9 #
system.ruby.delayVCHist.vnet_2::samples 1466 # delay histogram for vnet_2
system.ruby.delayVCHist.vnet_2 | 1466 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% # delay histogram for vnet_2
system.ruby.delayVCHist.vnet_2::total 1466 # delay histogram for vnet_2
-system.ruby.LD.latency_hist::bucket_size 32
-system.ruby.LD.latency_hist::max_bucket 319
+system.ruby.LD.latency_hist::bucket_size 64
+system.ruby.LD.latency_hist::max_bucket 639
system.ruby.LD.latency_hist::samples 1132
-system.ruby.LD.latency_hist::mean 35.492049
-system.ruby.LD.latency_hist::gmean 16.147834
-system.ruby.LD.latency_hist::stdev 37.303839
-system.ruby.LD.latency_hist | 465 41.08% 41.08% | 518 45.76% 86.84% | 124 10.95% 97.79% | 3 0.27% 98.06% | 3 0.27% 98.32% | 12 1.06% 99.38% | 2 0.18% 99.56% | 0 0.00% 99.56% | 3 0.27% 99.82% | 2 0.18% 100.00%
+system.ruby.LD.latency_hist::mean 35.838339
+system.ruby.LD.latency_hist::gmean 16.062923
+system.ruby.LD.latency_hist::stdev 41.117345
+system.ruby.LD.latency_hist | 998 88.16% 88.16% | 109 9.63% 97.79% | 13 1.15% 98.94% | 2 0.18% 99.12% | 7 0.62% 99.73% | 3 0.27% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.LD.latency_hist::total 1132
system.ruby.LD.hit_latency_hist::bucket_size 1
system.ruby.LD.hit_latency_hist::max_bucket 9
@@ -477,21 +477,21 @@ system.ruby.LD.hit_latency_hist::mean 3
system.ruby.LD.hit_latency_hist::gmean 3.000000
system.ruby.LD.hit_latency_hist | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 465 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.LD.hit_latency_hist::total 465
-system.ruby.LD.miss_latency_hist::bucket_size 32
-system.ruby.LD.miss_latency_hist::max_bucket 319
+system.ruby.LD.miss_latency_hist::bucket_size 64
+system.ruby.LD.miss_latency_hist::max_bucket 639
system.ruby.LD.miss_latency_hist::samples 667
-system.ruby.LD.miss_latency_hist::mean 58.143928
-system.ruby.LD.miss_latency_hist::gmean 52.206801
-system.ruby.LD.miss_latency_hist::stdev 33.349415
-system.ruby.LD.miss_latency_hist | 0 0.00% 0.00% | 518 77.66% 77.66% | 124 18.59% 96.25% | 3 0.45% 96.70% | 3 0.45% 97.15% | 12 1.80% 98.95% | 2 0.30% 99.25% | 0 0.00% 99.25% | 3 0.45% 99.70% | 2 0.30% 100.00%
+system.ruby.LD.miss_latency_hist::mean 58.731634
+system.ruby.LD.miss_latency_hist::gmean 51.741753
+system.ruby.LD.miss_latency_hist::stdev 39.915394
+system.ruby.LD.miss_latency_hist | 533 79.91% 79.91% | 109 16.34% 96.25% | 13 1.95% 98.20% | 2 0.30% 98.50% | 7 1.05% 99.55% | 3 0.45% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.LD.miss_latency_hist::total 667
system.ruby.ST.latency_hist::bucket_size 32
system.ruby.ST.latency_hist::max_bucket 319
system.ruby.ST.latency_hist::samples 901
-system.ruby.ST.latency_hist::mean 14.748058
-system.ruby.ST.latency_hist::gmean 5.824702
-system.ruby.ST.latency_hist::stdev 24.783906
-system.ruby.ST.latency_hist | 684 75.92% 75.92% | 183 20.31% 96.23% | 29 3.22% 99.45% | 0 0.00% 99.45% | 2 0.22% 99.67% | 2 0.22% 99.89% | 0 0.00% 99.89% | 0 0.00% 99.89% | 1 0.11% 100.00% | 0 0.00% 100.00%
+system.ruby.ST.latency_hist::mean 14.653718
+system.ruby.ST.latency_hist::gmean 5.820052
+system.ruby.ST.latency_hist::stdev 24.674998
+system.ruby.ST.latency_hist | 684 75.92% 75.92% | 188 20.87% 96.78% | 26 2.89% 99.67% | 0 0.00% 99.67% | 0 0.00% 99.67% | 1 0.11% 99.78% | 1 0.11% 99.89% | 0 0.00% 99.89% | 0 0.00% 99.89% | 1 0.11% 100.00%
system.ruby.ST.latency_hist::total 901
system.ruby.ST.hit_latency_hist::bucket_size 1
system.ruby.ST.hit_latency_hist::max_bucket 9
@@ -503,18 +503,18 @@ system.ruby.ST.hit_latency_hist::total 684
system.ruby.ST.miss_latency_hist::bucket_size 32
system.ruby.ST.miss_latency_hist::max_bucket 319
system.ruby.ST.miss_latency_hist::samples 217
-system.ruby.ST.miss_latency_hist::mean 51.778802
-system.ruby.ST.miss_latency_hist::gmean 47.157588
-system.ruby.ST.miss_latency_hist::stdev 27.288529
-system.ruby.ST.miss_latency_hist | 0 0.00% 0.00% | 183 84.33% 84.33% | 29 13.36% 97.70% | 0 0.00% 97.70% | 2 0.92% 98.62% | 2 0.92% 99.54% | 0 0.00% 99.54% | 0 0.00% 99.54% | 1 0.46% 100.00% | 0 0.00% 100.00%
+system.ruby.ST.miss_latency_hist::mean 51.387097
+system.ruby.ST.miss_latency_hist::gmean 47.001474
+system.ruby.ST.miss_latency_hist::stdev 27.408897
+system.ruby.ST.miss_latency_hist | 0 0.00% 0.00% | 188 86.64% 86.64% | 26 11.98% 98.62% | 0 0.00% 98.62% | 0 0.00% 98.62% | 1 0.46% 99.08% | 1 0.46% 99.54% | 0 0.00% 99.54% | 0 0.00% 99.54% | 1 0.46% 100.00%
system.ruby.ST.miss_latency_hist::total 217
-system.ruby.IFETCH.latency_hist::bucket_size 64
-system.ruby.IFETCH.latency_hist::max_bucket 639
+system.ruby.IFETCH.latency_hist::bucket_size 32
+system.ruby.IFETCH.latency_hist::max_bucket 319
system.ruby.IFETCH.latency_hist::samples 5625
-system.ruby.IFETCH.latency_hist::mean 9.661156
-system.ruby.IFETCH.latency_hist::gmean 4.110524
-system.ruby.IFETCH.latency_hist::stdev 22.183687
-system.ruby.IFETCH.latency_hist | 5472 97.28% 97.28% | 127 2.26% 99.54% | 18 0.32% 99.86% | 4 0.07% 99.93% | 3 0.05% 99.98% | 1 0.02% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
+system.ruby.IFETCH.latency_hist::mean 9.539378
+system.ruby.IFETCH.latency_hist::gmean 4.106431
+system.ruby.IFETCH.latency_hist::stdev 21.247440
+system.ruby.IFETCH.latency_hist | 5039 89.58% 89.58% | 435 7.73% 97.32% | 121 2.15% 99.47% | 5 0.09% 99.56% | 8 0.14% 99.70% | 15 0.27% 99.96% | 1 0.02% 99.98% | 0 0.00% 99.98% | 0 0.00% 99.98% | 1 0.02% 100.00%
system.ruby.IFETCH.latency_hist::total 5625
system.ruby.IFETCH.hit_latency_hist::bucket_size 1
system.ruby.IFETCH.hit_latency_hist::max_bucket 9
@@ -523,21 +523,21 @@ system.ruby.IFETCH.hit_latency_hist::mean 3
system.ruby.IFETCH.hit_latency_hist::gmean 3.000000
system.ruby.IFETCH.hit_latency_hist | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 5039 100.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.IFETCH.hit_latency_hist::total 5039
-system.ruby.IFETCH.miss_latency_hist::bucket_size 64
-system.ruby.IFETCH.miss_latency_hist::max_bucket 639
+system.ruby.IFETCH.miss_latency_hist::bucket_size 32
+system.ruby.IFETCH.miss_latency_hist::max_bucket 319
system.ruby.IFETCH.miss_latency_hist::samples 586
-system.ruby.IFETCH.miss_latency_hist::mean 66.940273
-system.ruby.IFETCH.miss_latency_hist::gmean 61.663848
-system.ruby.IFETCH.miss_latency_hist::stdev 32.593558
-system.ruby.IFETCH.miss_latency_hist | 433 73.89% 73.89% | 127 21.67% 95.56% | 18 3.07% 98.63% | 4 0.68% 99.32% | 3 0.51% 99.83% | 1 0.17% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
+system.ruby.IFETCH.miss_latency_hist::mean 65.771331
+system.ruby.IFETCH.miss_latency_hist::gmean 61.076979
+system.ruby.IFETCH.miss_latency_hist::stdev 28.360902
+system.ruby.IFETCH.miss_latency_hist | 0 0.00% 0.00% | 435 74.23% 74.23% | 121 20.65% 94.88% | 5 0.85% 95.73% | 8 1.37% 97.10% | 15 2.56% 99.66% | 1 0.17% 99.83% | 0 0.00% 99.83% | 0 0.00% 99.83% | 1 0.17% 100.00%
system.ruby.IFETCH.miss_latency_hist::total 586
system.ruby.Directory.miss_mach_latency_hist::bucket_size 64
system.ruby.Directory.miss_mach_latency_hist::max_bucket 639
system.ruby.Directory.miss_mach_latency_hist::samples 1470
-system.ruby.Directory.miss_mach_latency_hist::mean 60.710884
-system.ruby.Directory.miss_mach_latency_hist::gmean 54.957755
-system.ruby.Directory.miss_mach_latency_hist::stdev 32.665540
-system.ruby.Directory.miss_mach_latency_hist | 1134 77.14% 77.14% | 283 19.25% 96.39% | 37 2.52% 98.91% | 6 0.41% 99.32% | 9 0.61% 99.93% | 1 0.07% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
+system.ruby.Directory.miss_mach_latency_hist::mean 60.453741
+system.ruby.Directory.miss_mach_latency_hist::gmean 54.500138
+system.ruby.Directory.miss_mach_latency_hist::stdev 34.320124
+system.ruby.Directory.miss_mach_latency_hist | 1156 78.64% 78.64% | 261 17.76% 96.39% | 37 2.52% 98.91% | 4 0.27% 99.18% | 9 0.61% 99.80% | 3 0.20% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.Directory.miss_mach_latency_hist::total 1470
system.ruby.Directory.miss_latency_hist.issue_to_initial_request::bucket_size 1
system.ruby.Directory.miss_latency_hist.issue_to_initial_request::max_bucket 9
@@ -565,29 +565,29 @@ system.ruby.Directory.miss_latency_hist.first_response_to_completion::gmean 7
system.ruby.Directory.miss_latency_hist.first_response_to_completion::stdev nan
system.ruby.Directory.miss_latency_hist.first_response_to_completion | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 0 0.00% 0.00% | 1 100.00% 100.00%
system.ruby.Directory.miss_latency_hist.first_response_to_completion::total 1
-system.ruby.LD.Directory.miss_type_mach_latency_hist::bucket_size 32
-system.ruby.LD.Directory.miss_type_mach_latency_hist::max_bucket 319
+system.ruby.LD.Directory.miss_type_mach_latency_hist::bucket_size 64
+system.ruby.LD.Directory.miss_type_mach_latency_hist::max_bucket 639
system.ruby.LD.Directory.miss_type_mach_latency_hist::samples 667
-system.ruby.LD.Directory.miss_type_mach_latency_hist::mean 58.143928
-system.ruby.LD.Directory.miss_type_mach_latency_hist::gmean 52.206801
-system.ruby.LD.Directory.miss_type_mach_latency_hist::stdev 33.349415
-system.ruby.LD.Directory.miss_type_mach_latency_hist | 0 0.00% 0.00% | 518 77.66% 77.66% | 124 18.59% 96.25% | 3 0.45% 96.70% | 3 0.45% 97.15% | 12 1.80% 98.95% | 2 0.30% 99.25% | 0 0.00% 99.25% | 3 0.45% 99.70% | 2 0.30% 100.00%
+system.ruby.LD.Directory.miss_type_mach_latency_hist::mean 58.731634
+system.ruby.LD.Directory.miss_type_mach_latency_hist::gmean 51.741753
+system.ruby.LD.Directory.miss_type_mach_latency_hist::stdev 39.915394
+system.ruby.LD.Directory.miss_type_mach_latency_hist | 533 79.91% 79.91% | 109 16.34% 96.25% | 13 1.95% 98.20% | 2 0.30% 98.50% | 7 1.05% 99.55% | 3 0.45% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
system.ruby.LD.Directory.miss_type_mach_latency_hist::total 667
system.ruby.ST.Directory.miss_type_mach_latency_hist::bucket_size 32
system.ruby.ST.Directory.miss_type_mach_latency_hist::max_bucket 319
system.ruby.ST.Directory.miss_type_mach_latency_hist::samples 217
-system.ruby.ST.Directory.miss_type_mach_latency_hist::mean 51.778802
-system.ruby.ST.Directory.miss_type_mach_latency_hist::gmean 47.157588
-system.ruby.ST.Directory.miss_type_mach_latency_hist::stdev 27.288529
-system.ruby.ST.Directory.miss_type_mach_latency_hist | 0 0.00% 0.00% | 183 84.33% 84.33% | 29 13.36% 97.70% | 0 0.00% 97.70% | 2 0.92% 98.62% | 2 0.92% 99.54% | 0 0.00% 99.54% | 0 0.00% 99.54% | 1 0.46% 100.00% | 0 0.00% 100.00%
+system.ruby.ST.Directory.miss_type_mach_latency_hist::mean 51.387097
+system.ruby.ST.Directory.miss_type_mach_latency_hist::gmean 47.001474
+system.ruby.ST.Directory.miss_type_mach_latency_hist::stdev 27.408897
+system.ruby.ST.Directory.miss_type_mach_latency_hist | 0 0.00% 0.00% | 188 86.64% 86.64% | 26 11.98% 98.62% | 0 0.00% 98.62% | 0 0.00% 98.62% | 1 0.46% 99.08% | 1 0.46% 99.54% | 0 0.00% 99.54% | 0 0.00% 99.54% | 1 0.46% 100.00%
system.ruby.ST.Directory.miss_type_mach_latency_hist::total 217
-system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::bucket_size 64
-system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::max_bucket 639
+system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::bucket_size 32
+system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::max_bucket 319
system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::samples 586
-system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::mean 66.940273
-system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::gmean 61.663848
-system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::stdev 32.593558
-system.ruby.IFETCH.Directory.miss_type_mach_latency_hist | 433 73.89% 73.89% | 127 21.67% 95.56% | 18 3.07% 98.63% | 4 0.68% 99.32% | 3 0.51% 99.83% | 1 0.17% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00% | 0 0.00% 100.00%
+system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::mean 65.771331
+system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::gmean 61.076979
+system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::stdev 28.360902
+system.ruby.IFETCH.Directory.miss_type_mach_latency_hist | 0 0.00% 0.00% | 435 74.23% 74.23% | 121 20.65% 94.88% | 5 0.85% 95.73% | 8 1.37% 97.10% | 15 2.56% 99.66% | 1 0.17% 99.83% | 0 0.00% 99.83% | 0 0.00% 99.83% | 1 0.17% 100.00%
system.ruby.IFETCH.Directory.miss_type_mach_latency_hist::total 586
system.ruby.Directory_Controller.GETX 1470 0.00% 0.00%
system.ruby.Directory_Controller.PUTX 1466 0.00% 0.00%
diff --git a/tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt b/tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt
index 4f23a8939..7140a68cc 100644
--- a/tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt
+++ b/tests/quick/se/00.hello/ref/mips/linux/simple-timing/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.000031 # Nu
sim_ticks 30902500 # Number of ticks simulated
final_tick 30902500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 544856 # Simulator instruction rate (inst/s)
-host_op_rate 544118 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 2985748792 # Simulator tick rate (ticks/s)
-host_mem_usage 288768 # Number of bytes of host memory used
-host_seconds 0.01 # Real time elapsed on the host
+host_inst_rate 339265 # Simulator instruction rate (inst/s)
+host_op_rate 338999 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 1861147916 # Simulator tick rate (ticks/s)
+host_mem_usage 289452 # Number of bytes of host memory used
+host_seconds 0.02 # Real time elapsed on the host
sim_insts 5624 # Number of instructions simulated
sim_ops 5624 # Number of ops (including micro ops) simulated
system.voltage_domain.voltage 1 # Voltage in Volts
@@ -108,14 +108,14 @@ system.cpu.op_class::IprAccess 0 0.00% 100.00% # Cl
system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
system.cpu.op_class::total 5625 # Class of executed instruction
system.cpu.dcache.tags.replacements 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 86.155054 # Cycle average of tags in use
+system.cpu.dcache.tags.tagsinuse 86.152837 # Cycle average of tags in use
system.cpu.dcache.tags.total_refs 1896 # Total number of references to valid blocks.
system.cpu.dcache.tags.sampled_refs 137 # Sample count of references to valid blocks.
system.cpu.dcache.tags.avg_refs 13.839416 # Average number of references to valid blocks.
system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 86.155054 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.021034 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.021034 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_blocks::cpu.data 86.152837 # Average occupied blocks per requestor
+system.cpu.dcache.tags.occ_percent::cpu.data 0.021033 # Average percentage of cache occupancy
+system.cpu.dcache.tags.occ_percent::total 0.021033 # Average percentage of cache occupancy
system.cpu.dcache.tags.occ_task_id_blocks::1024 137 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::0 26 # Occupied blocks per task id
system.cpu.dcache.tags.age_task_id_blocks_1024::1 111 # Occupied blocks per task id
@@ -186,14 +186,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 137
system.cpu.dcache.demand_mshr_misses::total 137 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 137 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 137 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4654500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 4654500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2675000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 2675000 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7329500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 7329500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7329500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 7329500 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4698000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 4698000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2700000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 2700000 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 7398000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 7398000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 7398000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 7398000 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.076855 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.076855 # mshr miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.055494 # mshr miss rate for WriteReq accesses
@@ -202,24 +202,24 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.067388
system.cpu.dcache.demand_mshr_miss_rate::total 0.067388 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.067388 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.067388 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 53500 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 53500 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 53500 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 53500 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 53500 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 53500 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 53500 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 53500 # average overall mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 54000 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 54000 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 54000 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 54000 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 54000 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 54000 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 54000 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 54000 # average overall mshr miss latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.tags.replacements 13 # number of replacements
-system.cpu.icache.tags.tagsinuse 129.101534 # Cycle average of tags in use
+system.cpu.icache.tags.tagsinuse 129.096971 # Cycle average of tags in use
system.cpu.icache.tags.total_refs 5331 # Total number of references to valid blocks.
system.cpu.icache.tags.sampled_refs 295 # Sample count of references to valid blocks.
system.cpu.icache.tags.avg_refs 18.071186 # Average number of references to valid blocks.
system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 129.101534 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.063038 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.063038 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_blocks::cpu.inst 129.096971 # Average occupied blocks per requestor
+system.cpu.icache.tags.occ_percent::cpu.inst 0.063036 # Average percentage of cache occupancy
+system.cpu.icache.tags.occ_percent::total 0.063036 # Average percentage of cache occupancy
system.cpu.icache.tags.occ_task_id_blocks::1024 282 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::0 112 # Occupied blocks per task id
system.cpu.icache.tags.age_task_id_blocks_1024::1 170 # Occupied blocks per task id
@@ -276,97 +276,102 @@ system.cpu.icache.demand_mshr_misses::cpu.inst 295
system.cpu.icache.demand_mshr_misses::total 295 # number of demand (read+write) MSHR misses
system.cpu.icache.overall_mshr_misses::cpu.inst 295 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses::total 295 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 15699000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 15699000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 15699000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 15699000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 15699000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 15699000 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 15846500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 15846500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 15846500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 15846500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 15846500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 15846500 # number of overall MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.052435 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_miss_rate::total 0.052435 # mshr miss rate for ReadReq accesses
system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.052435 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate::total 0.052435 # mshr miss rate for demand accesses
system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.052435 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate::total 0.052435 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53216.949153 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53216.949153 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53216.949153 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 53216.949153 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53216.949153 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 53216.949153 # average overall mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 53716.949153 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 53716.949153 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 53716.949153 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 53716.949153 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 53716.949153 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 53716.949153 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.tags.replacements 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 183.714965 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 2 # Total number of references to valid blocks.
+system.cpu.l2cache.tags.tagsinuse 183.690355 # Cycle average of tags in use
+system.cpu.l2cache.tags.total_refs 15 # Total number of references to valid blocks.
system.cpu.l2cache.tags.sampled_refs 380 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.005263 # Average number of references to valid blocks.
+system.cpu.l2cache.tags.avg_refs 0.039474 # Average number of references to valid blocks.
system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 130.257719 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 53.457246 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 130.238740 # Average occupied blocks per requestor
+system.cpu.l2cache.tags.occ_blocks::cpu.data 53.451615 # Average occupied blocks per requestor
system.cpu.l2cache.tags.occ_percent::cpu.inst 0.003975 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_percent::cpu.data 0.001631 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.005607 # Average percentage of cache occupancy
+system.cpu.l2cache.tags.occ_percent::total 0.005606 # Average percentage of cache occupancy
system.cpu.l2cache.tags.occ_task_id_blocks::1024 380 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::0 138 # Occupied blocks per task id
system.cpu.l2cache.tags.age_task_id_blocks_1024::1 242 # Occupied blocks per task id
system.cpu.l2cache.tags.occ_task_id_percent::1024 0.011597 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 3886 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 3886 # Number of data accesses
-system.cpu.l2cache.ReadReq_hits::cpu.inst 2 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 2 # number of ReadReq hits
+system.cpu.l2cache.tags.tag_accesses 3990 # Number of tag accesses
+system.cpu.l2cache.tags.data_accesses 3990 # Number of data accesses
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 2 # number of ReadCleanReq hits
+system.cpu.l2cache.ReadCleanReq_hits::total 2 # number of ReadCleanReq hits
system.cpu.l2cache.demand_hits::cpu.inst 2 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits::total 2 # number of demand (read+write) hits
system.cpu.l2cache.overall_hits::cpu.inst 2 # number of overall hits
system.cpu.l2cache.overall_hits::total 2 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.inst 293 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 87 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 380 # number of ReadReq misses
system.cpu.l2cache.ReadExReq_misses::cpu.data 50 # number of ReadExReq misses
system.cpu.l2cache.ReadExReq_misses::total 50 # number of ReadExReq misses
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 293 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadCleanReq_misses::total 293 # number of ReadCleanReq misses
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 87 # number of ReadSharedReq misses
+system.cpu.l2cache.ReadSharedReq_misses::total 87 # number of ReadSharedReq misses
system.cpu.l2cache.demand_misses::cpu.inst 293 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.data 137 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::total 430 # number of demand (read+write) misses
system.cpu.l2cache.overall_misses::cpu.inst 293 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.data 137 # number of overall misses
system.cpu.l2cache.overall_misses::total 430 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 15383000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 4567500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 19950500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 2625000 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total 2625000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 15383000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 15383000 # number of ReadCleanReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 4567500 # number of ReadSharedReq miss cycles
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 4567500 # number of ReadSharedReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst 15383000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.data 7192500 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::total 22575500 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst 15383000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.data 7192500 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::total 22575500 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 295 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 87 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 382 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::cpu.data 50 # number of ReadExReq accesses(hits+misses)
system.cpu.l2cache.ReadExReq_accesses::total 50 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 295 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadCleanReq_accesses::total 295 # number of ReadCleanReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 87 # number of ReadSharedReq accesses(hits+misses)
+system.cpu.l2cache.ReadSharedReq_accesses::total 87 # number of ReadSharedReq accesses(hits+misses)
system.cpu.l2cache.demand_accesses::cpu.inst 295 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::cpu.data 137 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses::total 432 # number of demand (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.inst 295 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::cpu.data 137 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses::total 432 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.993220 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 1 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.994764 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.993220 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.993220 # miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 1 # miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 1 # miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_miss_rate::cpu.inst 0.993220 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate::total 0.995370 # miss rate for demand accesses
system.cpu.l2cache.overall_miss_rate::cpu.inst 0.993220 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate::total 0.995370 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 52501.706485 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52500 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 52501.315789 # average ReadReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 52500 # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 52500 # average ReadExReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 52501.706485 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 52501.706485 # average ReadCleanReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 52500 # average ReadSharedReq miss latency
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 52500 # average ReadSharedReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 52501.706485 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.data 52500 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::total 52501.162791 # average overall miss latency
@@ -381,83 +386,89 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 293 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 87 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 380 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 50 # number of ReadExReq MSHR misses
system.cpu.l2cache.ReadExReq_mshr_misses::total 50 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 293 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 293 # number of ReadCleanReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 87 # number of ReadSharedReq MSHR misses
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 87 # number of ReadSharedReq MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.inst 293 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.data 137 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::total 430 # number of demand (read+write) MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.inst 293 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.data 137 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::total 430 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 11866500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 3523500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 15390000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2025000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2025000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 11866500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5548500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 17415000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 11866500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5548500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 17415000 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.993220 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.994764 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 2125000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 2125000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 12453000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 12453000 # number of ReadCleanReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 3697500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 3697500 # number of ReadSharedReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 12453000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5822500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 18275500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 12453000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5822500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 18275500 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.993220 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.993220 # mshr miss rate for ReadCleanReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadSharedReq accesses
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 1 # mshr miss rate for ReadSharedReq accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.993220 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate::total 0.995370 # mshr miss rate for demand accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.993220 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate::total 0.995370 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 40500 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40500 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 40500 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 40500 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 40500 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 40500 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 40500 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 40500 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 40500 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 40500 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 40500 # average overall mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 42500 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 42500 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 42501.706485 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 42501.706485 # average ReadCleanReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 42500 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 42500 # average ReadSharedReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 42501.706485 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 42500 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 42501.162791 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 42501.706485 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 42500 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 42501.162791 # average overall mshr miss latency
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.toL2Bus.trans_dist::ReadReq 382 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadResp 382 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::CleanEvict 13 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExReq 50 # Transaction distribution
system.cpu.toL2Bus.trans_dist::ReadExResp 50 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 590 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 295 # Transaction distribution
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 87 # Transaction distribution
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 603 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 274 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 864 # Packet count per connected master and slave (bytes)
+system.cpu.toL2Bus.pkt_count::total 877 # Packet count per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 18880 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 8768 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.pkt_size::total 27648 # Cumulative packet size per connected master and slave (bytes)
system.cpu.toL2Bus.snoops 0 # Total snoops (count)
-system.cpu.toL2Bus.snoop_fanout::samples 432 # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::samples 445 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::mean 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 432 100.00% 100.00% # Request fanout histogram
+system.cpu.toL2Bus.snoop_fanout::1 445 100.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::min_value 1 # Request fanout histogram
system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 432 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 216000 # Layer occupancy (ticks)
+system.cpu.toL2Bus.snoop_fanout::total 445 # Request fanout histogram
+system.cpu.toL2Bus.reqLayer0.occupancy 222500 # Layer occupancy (ticks)
system.cpu.toL2Bus.reqLayer0.utilization 0.7 # Layer utilization (%)
system.cpu.toL2Bus.respLayer0.occupancy 442500 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer0.utilization 1.4 # Layer utilization (%)
system.cpu.toL2Bus.respLayer1.occupancy 205500 # Layer occupancy (ticks)
system.cpu.toL2Bus.respLayer1.utilization 0.7 # Layer utilization (%)
-system.membus.trans_dist::ReadReq 380 # Transaction distribution
system.membus.trans_dist::ReadResp 380 # Transaction distribution
system.membus.trans_dist::ReadExReq 50 # Transaction distribution
system.membus.trans_dist::ReadExResp 50 # Transaction distribution
+system.membus.trans_dist::ReadSharedReq 380 # Transaction distribution
system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 860 # Packet count per connected master and slave (bytes)
system.membus.pkt_count::total 860 # Packet count per connected master and slave (bytes)
system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 27520 # Cumulative packet size per connected master and slave (bytes)