summaryrefslogtreecommitdiff
path: root/tests/quick/se/40.m5threads-test-atomic
diff options
context:
space:
mode:
authorSteve Reinhardt <steve.reinhardt@amd.com>2013-10-16 10:44:12 -0400
committerSteve Reinhardt <steve.reinhardt@amd.com>2013-10-16 10:44:12 -0400
commit10e64501206b72901c266855fde2909523b875e0 (patch)
treedf5db553cf78ff00467b4ca87614a5721439b2ec /tests/quick/se/40.m5threads-test-atomic
parentb10ff075b102b2a2e4abf5d22735b919a8fda1a9 (diff)
downloadgem5-10e64501206b72901c266855fde2909523b875e0.tar.xz
test: update stats
Update stats for recent changes. Mostly minor changes in register access stats due to addition of new cc register type and slightly different (and more accurate) classification of int vs. fp register accesses.
Diffstat (limited to 'tests/quick/se/40.m5threads-test-atomic')
-rw-r--r--tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/config.ini4
-rwxr-xr-xtests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/simout6
-rw-r--r--tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/stats.txt18
3 files changed, 15 insertions, 13 deletions
diff --git a/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/config.ini b/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/config.ini
index 717f44afc..80c73e0c8 100644
--- a/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/config.ini
+++ b/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/config.ini
@@ -86,6 +86,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
needsTSO=false
numIQEntries=64
+numPhysCCRegs=0
numPhysFloatRegs=256
numPhysIntRegs=256
numROBEntries=192
@@ -548,6 +549,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
needsTSO=false
numIQEntries=64
+numPhysCCRegs=0
numPhysFloatRegs=256
numPhysIntRegs=256
numROBEntries=192
@@ -991,6 +993,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
needsTSO=false
numIQEntries=64
+numPhysCCRegs=0
numPhysFloatRegs=256
numPhysIntRegs=256
numROBEntries=192
@@ -1434,6 +1437,7 @@ max_loads_all_threads=0
max_loads_any_thread=0
needsTSO=false
numIQEntries=64
+numPhysCCRegs=0
numPhysFloatRegs=256
numPhysIntRegs=256
numROBEntries=192
diff --git a/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/simout b/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/simout
index f522c13b1..0b0b9c7cf 100755
--- a/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/simout
+++ b/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/simout
@@ -1,10 +1,8 @@
-Redirecting stdout to build/SPARC/tests/opt/quick/se/40.m5threads-test-atomic/sparc/linux/o3-timing-mp/simout
-Redirecting stderr to build/SPARC/tests/opt/quick/se/40.m5threads-test-atomic/sparc/linux/o3-timing-mp/simerr
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Sep 22 2013 06:07:13
-gem5 started Sep 22 2013 06:07:31
+gem5 compiled Oct 16 2013 01:31:26
+gem5 started Oct 16 2013 01:35:27
gem5 executing on zizzer
command line: build/SPARC/gem5.opt -d build/SPARC/tests/opt/quick/se/40.m5threads-test-atomic/sparc/linux/o3-timing-mp -re tests/run.py build/SPARC/tests/opt/quick/se/40.m5threads-test-atomic/sparc/linux/o3-timing-mp
Global frequency set at 1000000000000 ticks per second
diff --git a/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/stats.txt b/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/stats.txt
index 53e641a1b..1df87c21b 100644
--- a/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/stats.txt
+++ b/tests/quick/se/40.m5threads-test-atomic/ref/sparc/linux/o3-timing-mp/stats.txt
@@ -4,11 +4,11 @@ sim_seconds 0.000111 # Nu
sim_ticks 110804500 # Number of ticks simulated
final_tick 110804500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 170931 # Simulator instruction rate (inst/s)
-host_op_rate 170931 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 18163832 # Simulator tick rate (ticks/s)
-host_mem_usage 247816 # Number of bytes of host memory used
-host_seconds 6.10 # Real time elapsed on the host
+host_inst_rate 91896 # Simulator instruction rate (inst/s)
+host_op_rate 91896 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 9765210 # Simulator tick rate (ticks/s)
+host_mem_usage 250112 # Number of bytes of host memory used
+host_seconds 11.35 # Real time elapsed on the host
sim_insts 1042724 # Number of instructions simulated
sim_ops 1042724 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::cpu0.inst 22784 # Number of bytes read from this memory
@@ -750,7 +750,7 @@ system.cpu0.rename.RenamedInsts 486837 # Nu
system.cpu0.rename.LSQFullEvents 188 # Number of times rename has blocked due to LSQ full
system.cpu0.rename.RenamedOperands 332900 # Number of destination operands rename has renamed
system.cpu0.rename.RenameLookups 970872 # Number of register rename lookups that rename has made
-system.cpu0.rename.int_rename_lookups 970872 # Number of integer rename lookups
+system.cpu0.rename.int_rename_lookups 733333 # Number of integer rename lookups
system.cpu0.rename.CommittedMaps 319955 # Number of HB maps that are committed
system.cpu0.rename.UndoneMaps 12945 # Number of HB maps that are undone due to squashing
system.cpu0.rename.serializingInsts 867 # count of serializing insts renamed
@@ -1226,7 +1226,7 @@ system.cpu1.rename.IQFullEvents 4 # Nu
system.cpu1.rename.LSQFullEvents 19 # Number of times rename has blocked due to LSQ full
system.cpu1.rename.RenamedOperands 156532 # Number of destination operands rename has renamed
system.cpu1.rename.RenameLookups 420697 # Number of register rename lookups that rename has made
-system.cpu1.rename.int_rename_lookups 420697 # Number of integer rename lookups
+system.cpu1.rename.int_rename_lookups 330316 # Number of integer rename lookups
system.cpu1.rename.CommittedMaps 143693 # Number of HB maps that are committed
system.cpu1.rename.UndoneMaps 12839 # Number of HB maps that are undone due to squashing
system.cpu1.rename.serializingInsts 1114 # count of serializing insts renamed
@@ -1701,7 +1701,7 @@ system.cpu2.rename.IQFullEvents 4 # Nu
system.cpu2.rename.LSQFullEvents 24 # Number of times rename has blocked due to LSQ full
system.cpu2.rename.RenamedOperands 196553 # Number of destination operands rename has renamed
system.cpu2.rename.RenameLookups 537620 # Number of register rename lookups that rename has made
-system.cpu2.rename.int_rename_lookups 537620 # Number of integer rename lookups
+system.cpu2.rename.int_rename_lookups 418050 # Number of integer rename lookups
system.cpu2.rename.CommittedMaps 183508 # Number of HB maps that are committed
system.cpu2.rename.UndoneMaps 13045 # Number of HB maps that are undone due to squashing
system.cpu2.rename.serializingInsts 1112 # count of serializing insts renamed
@@ -2176,7 +2176,7 @@ system.cpu3.rename.IQFullEvents 1 # Nu
system.cpu3.rename.LSQFullEvents 22 # Number of times rename has blocked due to LSQ full
system.cpu3.rename.RenamedOperands 219058 # Number of destination operands rename has renamed
system.cpu3.rename.RenameLookups 604346 # Number of register rename lookups that rename has made
-system.cpu3.rename.int_rename_lookups 604346 # Number of integer rename lookups
+system.cpu3.rename.int_rename_lookups 468076 # Number of integer rename lookups
system.cpu3.rename.CommittedMaps 206290 # Number of HB maps that are committed
system.cpu3.rename.UndoneMaps 12768 # Number of HB maps that are undone due to squashing
system.cpu3.rename.serializingInsts 1082 # count of serializing insts renamed