summaryrefslogtreecommitdiff
path: root/tests/quick
diff options
context:
space:
mode:
authorGabe Black <gblack@eecs.umich.edu>2007-06-22 15:06:10 -0400
committerGabe Black <gblack@eecs.umich.edu>2007-06-22 15:06:10 -0400
commit8e6abaed797d567b4ce009abac63ba19f87efa28 (patch)
tree9e906217ff701f768e7c5e0fc7477c7c72cb2df9 /tests/quick
parent49490b334af3bc145071a9a81f37012e7693af59 (diff)
downloadgem5-8e6abaed797d567b4ce009abac63ba19f87efa28.tar.xz
Update of reference outputs. SPARC_SE o3 gzip didn't have reference outputs, mcf has a reduced input size, and most of the other changes are for a change in how branch mispredicts work which makes things more accurate.
--HG-- extra : convert_revision : 33ad6a220945b344d2fc5c6abef8e67467e0c0ec
Diffstat (limited to 'tests/quick')
-rw-r--r--tests/quick/00.hello/ref/alpha/linux/o3-timing/config.ini13
-rw-r--r--tests/quick/00.hello/ref/alpha/linux/o3-timing/m5stats.txt343
-rw-r--r--tests/quick/00.hello/ref/alpha/linux/o3-timing/stdout10
-rw-r--r--tests/quick/00.hello/ref/alpha/tru64/o3-timing/config.ini13
-rw-r--r--tests/quick/00.hello/ref/alpha/tru64/o3-timing/m5stats.txt161
-rw-r--r--tests/quick/00.hello/ref/alpha/tru64/o3-timing/stdout10
-rw-r--r--tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini13
-rw-r--r--tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/m5stats.txt687
-rw-r--r--tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stdout10
-rw-r--r--tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.ini21
-rw-r--r--tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.out6
-rw-r--r--tests/quick/02.insttest/ref/sparc/linux/o3-timing/m5stats.txt409
-rw-r--r--tests/quick/02.insttest/ref/sparc/linux/o3-timing/stdout6
13 files changed, 878 insertions, 824 deletions
diff --git a/tests/quick/00.hello/ref/alpha/linux/o3-timing/config.ini b/tests/quick/00.hello/ref/alpha/linux/o3-timing/config.ini
index f2617931a..f112ef506 100644
--- a/tests/quick/00.hello/ref/alpha/linux/o3-timing/config.ini
+++ b/tests/quick/00.hello/ref/alpha/linux/o3-timing/config.ini
@@ -21,6 +21,7 @@ SQEntries=32
SSITSize=1024
activity=0
backComSize=5
+cachePorts=200
choiceCtrBits=2
choicePredictorSize=8192
clock=500
@@ -74,6 +75,15 @@ renameToFetchDelay=1
renameToIEWDelay=2
renameToROBDelay=1
renameWidth=8
+smtCommitPolicy=RoundRobin
+smtFetchPolicy=SingleThread
+smtIQPolicy=Partitioned
+smtIQThreshold=100
+smtLSQPolicy=Partitioned
+smtLSQThreshold=100
+smtNumFetchingThreads=1
+smtROBPolicy=Partitioned
+smtROBThreshold=100
squashWidth=8
system=system
trapLatency=13
@@ -86,6 +96,7 @@ icache_port=system.cpu.icache.cpu_side
[system.cpu.dcache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
@@ -261,6 +272,7 @@ opLat=3
[system.cpu.icache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
@@ -299,6 +311,7 @@ mem_side=system.cpu.toL2Bus.port[0]
[system.cpu.l2cache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
diff --git a/tests/quick/00.hello/ref/alpha/linux/o3-timing/m5stats.txt b/tests/quick/00.hello/ref/alpha/linux/o3-timing/m5stats.txt
index e1bed0c51..2ac86dd84 100644
--- a/tests/quick/00.hello/ref/alpha/linux/o3-timing/m5stats.txt
+++ b/tests/quick/00.hello/ref/alpha/linux/o3-timing/m5stats.txt
@@ -1,39 +1,40 @@
---------- Begin Simulation Statistics ----------
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-global.BPredUnit.BTBHits 524 # Number of BTB hits
-global.BPredUnit.BTBLookups 1590 # Number of BTB lookups
+global.BPredUnit.BTBHits 522 # Number of BTB hits
+global.BPredUnit.BTBLookups 1584 # Number of BTB lookups
global.BPredUnit.RASInCorrect 57 # Number of incorrect RAS predictions.
global.BPredUnit.condIncorrect 422 # Number of conditional branches incorrect
-global.BPredUnit.condPredicted 1093 # Number of conditional branches predicted
-global.BPredUnit.lookups 1843 # Number of BP lookups
+global.BPredUnit.condPredicted 1088 # Number of conditional branches predicted
+global.BPredUnit.lookups 1837 # Number of BP lookups
global.BPredUnit.usedRAS 241 # Number of times the RAS was used to get a target.
-host_inst_rate 7145 # Simulator instruction rate (inst/s)
-host_seconds 0.79 # Real time elapsed on the host
-host_tick_rate 5828052 # Simulator tick rate (ticks/s)
+host_inst_rate 39303 # Simulator instruction rate (inst/s)
+host_mem_usage 153768 # Number of bytes of host memory used
+host_seconds 0.14 # Real time elapsed on the host
+host_tick_rate 32016268 # Simulator tick rate (ticks/s)
memdepunit.memDep.conflictingLoads 17 # Number of conflicting loads.
memdepunit.memDep.conflictingStores 127 # Number of conflicting stores.
-memdepunit.memDep.insertedLoads 1876 # Number of loads inserted to the mem dependence unit.
-memdepunit.memDep.insertedStores 1144 # Number of stores inserted to the mem dependence unit.
+memdepunit.memDep.insertedLoads 1874 # Number of loads inserted to the mem dependence unit.
+memdepunit.memDep.insertedStores 1142 # Number of stores inserted to the mem dependence unit.
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 5623 # Number of instructions simulated
sim_seconds 0.000005 # Number of seconds simulated
-sim_ticks 4588000 # Number of ticks simulated
+sim_ticks 4589500 # Number of ticks simulated
system.cpu.commit.COM:branches 862 # Number of branches committed
system.cpu.commit.COM:bw_lim_events 104 # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle.samples 8514
+system.cpu.commit.COM:committed_per_cycle.samples 8521
system.cpu.commit.COM:committed_per_cycle.min_value 0
- 0 6195 7276.25%
- 1 1158 1360.11%
- 2 469 550.86%
- 3 176 206.72%
- 4 131 153.86%
- 5 99 116.28%
- 6 109 128.02%
- 7 73 85.74%
- 8 104 122.15%
+ 0 6200 7276.14%
+ 1 1160 1361.34%
+ 2 469 550.40%
+ 3 177 207.72%
+ 4 131 153.74%
+ 5 98 115.01%
+ 6 109 127.92%
+ 7 73 85.67%
+ 8 104 122.05%
system.cpu.commit.COM:committed_per_cycle.max_value 8
system.cpu.commit.COM:committed_per_cycle.end_dist
@@ -45,27 +46,27 @@ system.cpu.commit.COM:swp_count 0 # Nu
system.cpu.commit.branchMispredicts 350 # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts 5640 # The number of committed instructions
system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.commitSquashedInsts 3588 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 3571 # The number of squashed insts skipped by commit
system.cpu.committedInsts 5623 # Number of Instructions Simulated
system.cpu.committedInsts_total 5623 # Number of Instructions Simulated
-system.cpu.cpi 1.635604 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 1.635604 # CPI: Total CPI of All Threads
-system.cpu.dcache.ReadReq_accesses 1475 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency 5928.571429 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 5385 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits 1342 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency 788500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_rate 0.090169 # miss rate for ReadReq accesses
+system.cpu.cpi 1.636315 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 1.636315 # CPI: Total CPI of All Threads
+system.cpu.dcache.ReadReq_accesses 1470 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_avg_miss_latency 5932.330827 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 5380 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_hits 1337 # number of ReadReq hits
+system.cpu.dcache.ReadReq_miss_latency 789000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_rate 0.090476 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses 133 # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_hits 33 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_miss_latency 538500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.067797 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_latency 538000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.068027 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses 100 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses 812 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_avg_miss_latency 4501.457726 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 4504.373178 # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 5116.438356 # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_hits 469 # number of WriteReq hits
-system.cpu.dcache.WriteReq_miss_latency 1544000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency 1545000 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate 0.422414 # miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_misses 343 # number of WriteReq misses
system.cpu.dcache.WriteReq_mshr_hits 270 # number of WriteReq MSHR hits
@@ -74,37 +75,37 @@ system.cpu.dcache.WriteReq_mshr_miss_rate 0.089901 # m
system.cpu.dcache.WriteReq_mshr_misses 73 # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs 10.468208 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 10.439306 # Average number of references to valid blocks.
system.cpu.dcache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.demand_accesses 2287 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency 4900.210084 # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 5271.676301 # average overall mshr miss latency
-system.cpu.dcache.demand_hits 1811 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 2332500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_rate 0.208133 # miss rate for demand accesses
+system.cpu.dcache.demand_accesses 2282 # number of demand (read+write) accesses
+system.cpu.dcache.demand_avg_miss_latency 4903.361345 # average overall miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 5268.786127 # average overall mshr miss latency
+system.cpu.dcache.demand_hits 1806 # number of demand (read+write) hits
+system.cpu.dcache.demand_miss_latency 2334000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_rate 0.208589 # miss rate for demand accesses
system.cpu.dcache.demand_misses 476 # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits 303 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 912000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_rate 0.075645 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_latency 911500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_rate 0.075811 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses 173 # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.overall_accesses 2287 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency 4900.210084 # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 5271.676301 # average overall mshr miss latency
+system.cpu.dcache.overall_accesses 2282 # number of overall (read+write) accesses
+system.cpu.dcache.overall_avg_miss_latency 4903.361345 # average overall miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 5268.786127 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits 1811 # number of overall hits
-system.cpu.dcache.overall_miss_latency 2332500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_rate 0.208133 # miss rate for overall accesses
+system.cpu.dcache.overall_hits 1806 # number of overall hits
+system.cpu.dcache.overall_miss_latency 2334000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_rate 0.208589 # miss rate for overall accesses
system.cpu.dcache.overall_misses 476 # number of overall misses
system.cpu.dcache.overall_mshr_hits 303 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 912000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_rate 0.075645 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_latency 911500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_rate 0.075811 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses 173 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
@@ -120,88 +121,88 @@ system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.dcache.replacements 0 # number of replacements
system.cpu.dcache.sampled_refs 173 # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 112.670676 # Cycle average of tags in use
-system.cpu.dcache.total_refs 1811 # Total number of references to valid blocks.
+system.cpu.dcache.tagsinuse 112.669258 # Cycle average of tags in use
+system.cpu.dcache.total_refs 1806 # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 0 # number of writebacks
system.cpu.decode.DECODE:BlockedCycles 389 # Number of cycles decode is blocked
system.cpu.decode.DECODE:BranchMispred 75 # Number of times decode detected a branch misprediction
-system.cpu.decode.DECODE:BranchResolved 144 # Number of times decode resolved a branch
-system.cpu.decode.DECODE:DecodedInsts 10499 # Number of instructions handled by decode
+system.cpu.decode.DECODE:BranchResolved 143 # Number of times decode resolved a branch
+system.cpu.decode.DECODE:DecodedInsts 10466 # Number of instructions handled by decode
system.cpu.decode.DECODE:IdleCycles 6230 # Number of cycles decode is idle
-system.cpu.decode.DECODE:RunCycles 1848 # Number of cycles decode is running
-system.cpu.decode.DECODE:SquashCycles 682 # Number of cycles decode is squashing
+system.cpu.decode.DECODE:RunCycles 1855 # Number of cycles decode is running
+system.cpu.decode.DECODE:SquashCycles 679 # Number of cycles decode is squashing
system.cpu.decode.DECODE:SquashedInsts 228 # Number of squashed instructions handled by decode
system.cpu.decode.DECODE:UnblockCycles 48 # Number of cycles decode is unblocking
-system.cpu.fetch.Branches 1843 # Number of branches that fetch encountered
-system.cpu.fetch.CacheLines 1471 # Number of cache lines fetched
-system.cpu.fetch.Cycles 3451 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.IcacheSquashes 269 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.Insts 11450 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 1837 # Number of branches that fetch encountered
+system.cpu.fetch.CacheLines 1469 # Number of cache lines fetched
+system.cpu.fetch.Cycles 3456 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.IcacheSquashes 267 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.Insts 11417 # Number of instructions fetch has processed
system.cpu.fetch.SquashCycles 455 # Number of cycles fetch has spent squashing
-system.cpu.fetch.branchRate 0.200391 # Number of branch fetches per cycle
-system.cpu.fetch.icacheStallCycles 1471 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.predictedBranches 765 # Number of branches that fetch has predicted taken
-system.cpu.fetch.rate 1.244971 # Number of inst fetches per cycle
+system.cpu.fetch.branchRate 0.199652 # Number of branch fetches per cycle
+system.cpu.fetch.icacheStallCycles 1469 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.predictedBranches 763 # Number of branches that fetch has predicted taken
+system.cpu.fetch.rate 1.240843 # Number of inst fetches per cycle
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist.samples 9197
+system.cpu.fetch.rateDist.samples 9201
system.cpu.fetch.rateDist.min_value 0
- 0 7219 7849.30%
- 1 167 181.58%
- 2 147 159.83%
- 3 129 140.26%
- 4 200 217.46%
- 5 139 151.14%
- 6 181 196.80%
- 7 99 107.64%
- 8 916 995.98%
+ 0 7216 7842.63%
+ 1 168 182.59%
+ 2 148 160.85%
+ 3 136 147.81%
+ 4 214 232.58%
+ 5 138 149.98%
+ 6 177 192.37%
+ 7 95 103.25%
+ 8 909 987.94%
system.cpu.fetch.rateDist.max_value 8
system.cpu.fetch.rateDist.end_dist
-system.cpu.icache.ReadReq_accesses 1471 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency 5375.757576 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 4524.038462 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_hits 1141 # number of ReadReq hits
-system.cpu.icache.ReadReq_miss_latency 1774000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_rate 0.224337 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_accesses 1469 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_avg_miss_latency 5381.818182 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 4530.448718 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_hits 1139 # number of ReadReq hits
+system.cpu.icache.ReadReq_miss_latency 1776000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_rate 0.224643 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses 330 # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_hits 18 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_miss_latency 1411500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.212101 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_latency 1413500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate 0.212389 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses 312 # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.icache.avg_refs 3.657051 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 3.650641 # Average number of references to valid blocks.
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses 1471 # number of demand (read+write) accesses
-system.cpu.icache.demand_avg_miss_latency 5375.757576 # average overall miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 4524.038462 # average overall mshr miss latency
-system.cpu.icache.demand_hits 1141 # number of demand (read+write) hits
-system.cpu.icache.demand_miss_latency 1774000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_rate 0.224337 # miss rate for demand accesses
+system.cpu.icache.demand_accesses 1469 # number of demand (read+write) accesses
+system.cpu.icache.demand_avg_miss_latency 5381.818182 # average overall miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 4530.448718 # average overall mshr miss latency
+system.cpu.icache.demand_hits 1139 # number of demand (read+write) hits
+system.cpu.icache.demand_miss_latency 1776000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_rate 0.224643 # miss rate for demand accesses
system.cpu.icache.demand_misses 330 # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits 18 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_miss_latency 1411500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_rate 0.212101 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_latency 1413500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_rate 0.212389 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses 312 # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.overall_accesses 1471 # number of overall (read+write) accesses
-system.cpu.icache.overall_avg_miss_latency 5375.757576 # average overall miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 4524.038462 # average overall mshr miss latency
+system.cpu.icache.overall_accesses 1469 # number of overall (read+write) accesses
+system.cpu.icache.overall_avg_miss_latency 5381.818182 # average overall miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 4530.448718 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
-system.cpu.icache.overall_hits 1141 # number of overall hits
-system.cpu.icache.overall_miss_latency 1774000 # number of overall miss cycles
-system.cpu.icache.overall_miss_rate 0.224337 # miss rate for overall accesses
+system.cpu.icache.overall_hits 1139 # number of overall hits
+system.cpu.icache.overall_miss_latency 1776000 # number of overall miss cycles
+system.cpu.icache.overall_miss_rate 0.224643 # miss rate for overall accesses
system.cpu.icache.overall_misses 330 # number of overall misses
system.cpu.icache.overall_mshr_hits 18 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_miss_latency 1411500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_rate 0.212101 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_latency 1413500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_rate 0.212389 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses 312 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
@@ -217,39 +218,39 @@ system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.icache.replacements 0 # number of replacements
system.cpu.icache.sampled_refs 312 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 165.938349 # Cycle average of tags in use
-system.cpu.icache.total_refs 1141 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 165.921810 # Cycle average of tags in use
+system.cpu.icache.total_refs 1139 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.idleCycles 2475 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.iew.EXEC:branches 1148 # Number of branches executed
+system.cpu.idleCycles 2474 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.iew.EXEC:branches 1144 # Number of branches executed
system.cpu.iew.EXEC:nop 40 # number of nop insts executed
-system.cpu.iew.EXEC:rate 0.837338 # Inst execution rate
-system.cpu.iew.EXEC:refs 2524 # number of memory reference insts executed
+system.cpu.iew.EXEC:rate 0.835018 # Inst execution rate
+system.cpu.iew.EXEC:refs 2519 # number of memory reference insts executed
system.cpu.iew.EXEC:stores 977 # Number of stores executed
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
-system.cpu.iew.WB:consumers 5205 # num instructions consuming a value
-system.cpu.iew.WB:count 7402 # cumulative count of insts written-back
-system.cpu.iew.WB:fanout 0.742747 # average fanout of values written-back
+system.cpu.iew.WB:consumers 5193 # num instructions consuming a value
+system.cpu.iew.WB:count 7387 # cumulative count of insts written-back
+system.cpu.iew.WB:fanout 0.742923 # average fanout of values written-back
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.iew.WB:producers 3866 # num instructions producing a value
-system.cpu.iew.WB:rate 0.804828 # insts written-back per cycle
-system.cpu.iew.WB:sent 7467 # cumulative count of insts sent to commit
-system.cpu.iew.branchMispredicts 374 # Number of branch mispredicts detected at execute
+system.cpu.iew.WB:producers 3858 # num instructions producing a value
+system.cpu.iew.WB:rate 0.802848 # insts written-back per cycle
+system.cpu.iew.WB:sent 7452 # cumulative count of insts sent to commit
+system.cpu.iew.branchMispredicts 373 # Number of branch mispredicts detected at execute
system.cpu.iew.iewBlockCycles 4 # Number of cycles IEW is blocking
-system.cpu.iew.iewDispLoadInsts 1876 # Number of dispatched load instructions
+system.cpu.iew.iewDispLoadInsts 1874 # Number of dispatched load instructions
system.cpu.iew.iewDispNonSpecInsts 22 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewDispSquashedInsts 315 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispStoreInsts 1144 # Number of dispatched store instructions
-system.cpu.iew.iewDispatchedInsts 9245 # Number of instructions dispatched to IQ
-system.cpu.iew.iewExecLoadInsts 1547 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 280 # Number of squashed instructions skipped in execute
-system.cpu.iew.iewExecutedInsts 7701 # Number of executed instructions
+system.cpu.iew.iewDispSquashedInsts 302 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispStoreInsts 1142 # Number of dispatched store instructions
+system.cpu.iew.iewDispatchedInsts 9228 # Number of instructions dispatched to IQ
+system.cpu.iew.iewExecLoadInsts 1542 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 285 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewExecutedInsts 7683 # Number of executed instructions
system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.iewSquashCycles 682 # Number of cycles IEW is squashing
+system.cpu.iew.iewSquashCycles 679 # Number of cycles IEW is squashing
system.cpu.iew.iewUnblockCycles 0 # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
@@ -259,17 +260,17 @@ system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Nu
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread.0.memOrderViolation 63 # Number of memory ordering violations
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread.0.squashedLoads 897 # Number of loads squashed
-system.cpu.iew.lsq.thread.0.squashedStores 332 # Number of stores squashed
+system.cpu.iew.lsq.thread.0.squashedLoads 895 # Number of loads squashed
+system.cpu.iew.lsq.thread.0.squashedStores 330 # Number of stores squashed
system.cpu.iew.memOrderViolationEvents 63 # Number of memory order violations
-system.cpu.iew.predictedNotTakenIncorrect 263 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 262 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.predictedTakenIncorrect 111 # Number of branches that were predicted taken incorrectly
-system.cpu.ipc 0.611395 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.611395 # IPC: Total IPC of All Threads
-system.cpu.iq.ISSUE:FU_type_0 7981 # Type of FU issued
+system.cpu.ipc 0.611129 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.611129 # IPC: Total IPC of All Threads
+system.cpu.iq.ISSUE:FU_type_0 7968 # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.start_dist
No_OpClass 2 0.03% # Type of FU issued
- IntAlu 5322 66.68% # Type of FU issued
+ IntAlu 5314 66.69% # Type of FU issued
IntMult 1 0.01% # Type of FU issued
IntDiv 0 0.00% # Type of FU issued
FloatAdd 2 0.03% # Type of FU issued
@@ -278,13 +279,13 @@ system.cpu.iq.ISSUE:FU_type_0.start_dist
FloatMult 0 0.00% # Type of FU issued
FloatDiv 0 0.00% # Type of FU issued
FloatSqrt 0 0.00% # Type of FU issued
- MemRead 1662 20.82% # Type of FU issued
- MemWrite 992 12.43% # Type of FU issued
+ MemRead 1659 20.82% # Type of FU issued
+ MemWrite 990 12.42% # Type of FU issued
IprAccess 0 0.00% # Type of FU issued
InstPrefetch 0 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.end_dist
-system.cpu.iq.ISSUE:fu_busy_cnt 106 # FU busy when requested
-system.cpu.iq.ISSUE:fu_busy_rate 0.013282 # FU busy rate (busy events/executed inst)
+system.cpu.iq.ISSUE:fu_busy_cnt 105 # FU busy when requested
+system.cpu.iq.ISSUE:fu_busy_rate 0.013178 # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full.start_dist
No_OpClass 0 0.00% # attempts to use FU when none available
IntAlu 0 0.00% # attempts to use FU when none available
@@ -296,41 +297,41 @@ system.cpu.iq.ISSUE:fu_full.start_dist
FloatMult 0 0.00% # attempts to use FU when none available
FloatDiv 0 0.00% # attempts to use FU when none available
FloatSqrt 0 0.00% # attempts to use FU when none available
- MemRead 71 66.98% # attempts to use FU when none available
- MemWrite 35 33.02% # attempts to use FU when none available
+ MemRead 70 66.67% # attempts to use FU when none available
+ MemWrite 35 33.33% # attempts to use FU when none available
IprAccess 0 0.00% # attempts to use FU when none available
InstPrefetch 0 0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full.end_dist
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle.samples 9197
+system.cpu.iq.ISSUE:issued_per_cycle.samples 9201
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
- 0 5952 6471.68%
- 1 1107 1203.65%
- 2 919 999.24%
- 3 442 480.59%
- 4 375 407.74%
- 5 250 271.83%
- 6 115 125.04%
- 7 26 28.27%
- 8 11 11.96%
+ 0 5952 6468.86%
+ 1 1111 1207.48%
+ 2 928 1008.59%
+ 3 433 470.60%
+ 4 378 410.82%
+ 5 251 272.80%
+ 6 111 120.64%
+ 7 27 29.34%
+ 8 10 10.87%
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
-system.cpu.iq.ISSUE:rate 0.867783 # Inst issue rate
-system.cpu.iq.iqInstsAdded 9183 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqInstsIssued 7981 # Number of instructions issued
+system.cpu.iq.ISSUE:rate 0.865993 # Inst issue rate
+system.cpu.iq.iqInstsAdded 9166 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqInstsIssued 7968 # Number of instructions issued
system.cpu.iq.iqNonSpecInstsAdded 22 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqSquashedInstsExamined 3171 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedInstsExamined 3154 # Number of squashed instructions iterated over during squash; mainly for profiling
system.cpu.iq.iqSquashedInstsIssued 22 # Number of squashed instructions issued
system.cpu.iq.iqSquashedNonSpecRemoved 5 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.iqSquashedOperandsExamined 2045 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedOperandsExamined 2035 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.l2cache.ReadReq_accesses 483 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_avg_miss_latency 4639.751553 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2463.768116 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_miss_latency 2241000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_avg_miss_latency 4644.927536 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2467.908903 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_miss_latency 2243500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate 1 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses 483 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1190000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency 1192000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses 483 # number of ReadReq MSHR misses
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
@@ -342,29 +343,29 @@ system.cpu.l2cache.blocked_cycles_no_mshrs 0 #
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.demand_accesses 483 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_avg_miss_latency 4639.751553 # average overall miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 2463.768116 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_miss_latency 4644.927536 # average overall miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 2467.908903 # average overall mshr miss latency
system.cpu.l2cache.demand_hits 0 # number of demand (read+write) hits
-system.cpu.l2cache.demand_miss_latency 2241000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency 2243500 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate 1 # miss rate for demand accesses
system.cpu.l2cache.demand_misses 483 # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_miss_latency 1190000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 1192000 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate 1 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses 483 # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.overall_accesses 483 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_avg_miss_latency 4639.751553 # average overall miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 2463.768116 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_miss_latency 4644.927536 # average overall miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 2467.908903 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits 0 # number of overall hits
-system.cpu.l2cache.overall_miss_latency 2241000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency 2243500 # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate 1 # miss rate for overall accesses
system.cpu.l2cache.overall_misses 483 # number of overall misses
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_miss_latency 1190000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 1192000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses 483 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
@@ -381,27 +382,27 @@ system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.l2cache.replacements 0 # number of replacements
system.cpu.l2cache.sampled_refs 483 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 278.222582 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 278.204751 # Cycle average of tags in use
system.cpu.l2cache.total_refs 0 # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks 0 # number of writebacks
-system.cpu.numCycles 9197 # number of cpu cycles simulated
+system.cpu.numCycles 9201 # number of cpu cycles simulated
system.cpu.rename.RENAME:BlockCycles 15 # Number of cycles rename is blocking
system.cpu.rename.RENAME:CommittedMaps 4051 # Number of HB maps that are committed
-system.cpu.rename.RENAME:IdleCycles 6383 # Number of cycles rename is idle
+system.cpu.rename.RENAME:IdleCycles 6382 # Number of cycles rename is idle
system.cpu.rename.RENAME:LSQFullEvents 70 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RENAME:RenameLookups 12854 # Number of register rename lookups that rename has made
-system.cpu.rename.RENAME:RenamedInsts 10031 # Number of instructions processed by rename
-system.cpu.rename.RENAME:RenamedOperands 7485 # Number of destination operands rename has renamed
-system.cpu.rename.RENAME:RunCycles 1746 # Number of cycles rename is running
-system.cpu.rename.RENAME:SquashCycles 682 # Number of cycles rename is squashing
+system.cpu.rename.RENAME:RenameLookups 12837 # Number of register rename lookups that rename has made
+system.cpu.rename.RENAME:RenamedInsts 10018 # Number of instructions processed by rename
+system.cpu.rename.RENAME:RenamedOperands 7477 # Number of destination operands rename has renamed
+system.cpu.rename.RENAME:RunCycles 1754 # Number of cycles rename is running
+system.cpu.rename.RENAME:SquashCycles 679 # Number of cycles rename is squashing
system.cpu.rename.RENAME:UnblockCycles 101 # Number of cycles rename is unblocking
-system.cpu.rename.RENAME:UndoneMaps 3434 # Number of HB maps that are undone due to squashing
+system.cpu.rename.RENAME:UndoneMaps 3426 # Number of HB maps that are undone due to squashing
system.cpu.rename.RENAME:serializeStallCycles 270 # count of cycles rename stalled for serializing inst
system.cpu.rename.RENAME:serializingInsts 26 # count of serializing insts renamed
system.cpu.rename.RENAME:skidInsts 380 # count of insts added to the skid buffer
system.cpu.rename.RENAME:tempSerializingInsts 20 # count of temporary serializing insts renamed
-system.cpu.timesIdled 25 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.timesIdled 26 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls 17 # Number of system calls
---------- End Simulation Statistics ----------
diff --git a/tests/quick/00.hello/ref/alpha/linux/o3-timing/stdout b/tests/quick/00.hello/ref/alpha/linux/o3-timing/stdout
index d935401d2..142cb9695 100644
--- a/tests/quick/00.hello/ref/alpha/linux/o3-timing/stdout
+++ b/tests/quick/00.hello/ref/alpha/linux/o3-timing/stdout
@@ -6,9 +6,9 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled Jun 10 2007 14:06:20
-M5 started Sun Jun 10 14:22:32 2007
-M5 executing on iceaxe
-command line: /Users/nate/build/outgoing/build/ALPHA_SE/m5.debug -d /Users/nate/build/outgoing/build/ALPHA_SE/tests/debug/quick/00.hello/alpha/linux/o3-timing tests/run.py quick/00.hello/alpha/linux/o3-timing
+M5 compiled Jun 21 2007 21:25:27
+M5 started Fri Jun 22 00:04:38 2007
+M5 executing on zizzer.eecs.umich.edu
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/linux/o3-timing tests/run.py quick/00.hello/alpha/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
-Exiting @ tick 4588000 because target called exit()
+Exiting @ tick 4589500 because target called exit()
diff --git a/tests/quick/00.hello/ref/alpha/tru64/o3-timing/config.ini b/tests/quick/00.hello/ref/alpha/tru64/o3-timing/config.ini
index e3080f9e5..36a50c983 100644
--- a/tests/quick/00.hello/ref/alpha/tru64/o3-timing/config.ini
+++ b/tests/quick/00.hello/ref/alpha/tru64/o3-timing/config.ini
@@ -21,6 +21,7 @@ SQEntries=32
SSITSize=1024
activity=0
backComSize=5
+cachePorts=200
choiceCtrBits=2
choicePredictorSize=8192
clock=500
@@ -74,6 +75,15 @@ renameToFetchDelay=1
renameToIEWDelay=2
renameToROBDelay=1
renameWidth=8
+smtCommitPolicy=RoundRobin
+smtFetchPolicy=SingleThread
+smtIQPolicy=Partitioned
+smtIQThreshold=100
+smtLSQPolicy=Partitioned
+smtLSQThreshold=100
+smtNumFetchingThreads=1
+smtROBPolicy=Partitioned
+smtROBThreshold=100
squashWidth=8
system=system
trapLatency=13
@@ -86,6 +96,7 @@ icache_port=system.cpu.icache.cpu_side
[system.cpu.dcache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
@@ -261,6 +272,7 @@ opLat=3
[system.cpu.icache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
@@ -299,6 +311,7 @@ mem_side=system.cpu.toL2Bus.port[0]
[system.cpu.l2cache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
diff --git a/tests/quick/00.hello/ref/alpha/tru64/o3-timing/m5stats.txt b/tests/quick/00.hello/ref/alpha/tru64/o3-timing/m5stats.txt
index 6dd4c291d..d400dcd22 100644
--- a/tests/quick/00.hello/ref/alpha/tru64/o3-timing/m5stats.txt
+++ b/tests/quick/00.hello/ref/alpha/tru64/o3-timing/m5stats.txt
@@ -8,9 +8,10 @@ global.BPredUnit.condIncorrect 208 # Nu
global.BPredUnit.condPredicted 376 # Number of conditional branches predicted
global.BPredUnit.lookups 738 # Number of BP lookups
global.BPredUnit.usedRAS 140 # Number of times the RAS was used to get a target.
-host_inst_rate 8881 # Simulator instruction rate (inst/s)
-host_seconds 0.27 # Real time elapsed on the host
-host_tick_rate 7632084 # Simulator tick rate (ticks/s)
+host_inst_rate 39805 # Simulator instruction rate (inst/s)
+host_mem_usage 153128 # Number of bytes of host memory used
+host_seconds 0.06 # Real time elapsed on the host
+host_tick_rate 34110715 # Simulator tick rate (ticks/s)
memdepunit.memDep.conflictingLoads 8 # Number of conflicting loads.
memdepunit.memDep.conflictingStores 7 # Number of conflicting stores.
memdepunit.memDep.insertedLoads 608 # Number of loads inserted to the mem dependence unit.
@@ -18,22 +19,22 @@ memdepunit.memDep.insertedStores 357 # Nu
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 2387 # Number of instructions simulated
sim_seconds 0.000002 # Number of seconds simulated
-sim_ticks 2053000 # Number of ticks simulated
+sim_ticks 2055000 # Number of ticks simulated
system.cpu.commit.COM:branches 396 # Number of branches committed
system.cpu.commit.COM:bw_lim_events 41 # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle.samples 3906
+system.cpu.commit.COM:committed_per_cycle.samples 3910
system.cpu.commit.COM:committed_per_cycle.min_value 0
- 0 2949 7549.92%
- 1 266 681.00%
- 2 333 852.53%
- 3 131 335.38%
- 4 74 189.45%
- 5 64 163.85%
- 6 29 74.24%
- 7 19 48.64%
- 8 41 104.97%
+ 0 2950 7544.76%
+ 1 266 680.31%
+ 2 336 859.34%
+ 3 131 335.04%
+ 4 76 194.37%
+ 5 65 166.24%
+ 6 27 69.05%
+ 7 18 46.04%
+ 8 41 104.86%
system.cpu.commit.COM:committed_per_cycle.max_value 8
system.cpu.commit.COM:committed_per_cycle.end_dist
@@ -48,17 +49,17 @@ system.cpu.commit.commitNonSpecStalls 4 # Th
system.cpu.commit.commitSquashedInsts 978 # The number of squashed insts skipped by commit
system.cpu.committedInsts 2387 # Number of Instructions Simulated
system.cpu.committedInsts_total 2387 # Number of Instructions Simulated
-system.cpu.cpi 1.721408 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 1.721408 # CPI: Total CPI of All Threads
+system.cpu.cpi 1.723083 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 1.723083 # CPI: Total CPI of All Threads
system.cpu.dcache.ReadReq_accesses 514 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency 5456.521739 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 4737.288136 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency 5391.304348 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 4669.491525 # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits 445 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency 376500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency 372000 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate 0.134241 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses 69 # number of ReadReq misses
system.cpu.dcache.ReadReq_mshr_hits 10 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_miss_latency 279500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency 275500 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.114786 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses 59 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses 294 # number of WriteReq accesses(hits+misses)
@@ -81,29 +82,29 @@ system.cpu.dcache.blocked_cycles_no_mshrs 0 # n
system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.demand_accesses 808 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency 5564.285714 # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 4821.428571 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_miss_latency 5532.142857 # average overall miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 4773.809524 # average overall mshr miss latency
system.cpu.dcache.demand_hits 668 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 779000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency 774500 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate 0.173267 # miss rate for demand accesses
system.cpu.dcache.demand_misses 140 # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits 56 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 405000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 401000 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate 0.103960 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses 84 # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.overall_accesses 808 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency 5564.285714 # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 4821.428571 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_miss_latency 5532.142857 # average overall miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 4773.809524 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits 668 # number of overall hits
-system.cpu.dcache.overall_miss_latency 779000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency 774500 # number of overall miss cycles
system.cpu.dcache.overall_miss_rate 0.173267 # miss rate for overall accesses
system.cpu.dcache.overall_misses 140 # number of overall misses
system.cpu.dcache.overall_mshr_hits 56 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 405000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 401000 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate 0.103960 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses 84 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
@@ -120,7 +121,7 @@ system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.dcache.replacements 0 # number of replacements
system.cpu.dcache.sampled_refs 84 # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 51.851940 # Cycle average of tags in use
+system.cpu.dcache.tagsinuse 51.873008 # Cycle average of tags in use
system.cpu.dcache.total_refs 668 # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 0 # number of writebacks
@@ -129,43 +130,43 @@ system.cpu.decode.DECODE:BranchMispred 81 # Nu
system.cpu.decode.DECODE:BranchResolved 123 # Number of times decode resolved a branch
system.cpu.decode.DECODE:DecodedInsts 4033 # Number of instructions handled by decode
system.cpu.decode.DECODE:IdleCycles 3045 # Number of cycles decode is idle
-system.cpu.decode.DECODE:RunCycles 767 # Number of cycles decode is running
+system.cpu.decode.DECODE:RunCycles 771 # Number of cycles decode is running
system.cpu.decode.DECODE:SquashCycles 202 # Number of cycles decode is squashing
system.cpu.decode.DECODE:SquashedInsts 298 # Number of squashed instructions handled by decode
system.cpu.fetch.Branches 738 # Number of branches that fetch encountered
system.cpu.fetch.CacheLines 654 # Number of cache lines fetched
-system.cpu.fetch.Cycles 1440 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.Cycles 1444 # Number of cycles fetch has run and was not squashing or blocked
system.cpu.fetch.IcacheSquashes 120 # Number of outstanding Icache misses that were squashed
system.cpu.fetch.Insts 4685 # Number of instructions fetch has processed
system.cpu.fetch.SquashCycles 218 # Number of cycles fetch has spent squashing
-system.cpu.fetch.branchRate 0.179606 # Number of branch fetches per cycle
+system.cpu.fetch.branchRate 0.179431 # Number of branch fetches per cycle
system.cpu.fetch.icacheStallCycles 654 # Number of cycles fetch is stalled on an Icache miss
system.cpu.fetch.predictedBranches 272 # Number of branches that fetch has predicted taken
-system.cpu.fetch.rate 1.140180 # Number of inst fetches per cycle
+system.cpu.fetch.rate 1.139071 # Number of inst fetches per cycle
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist.samples 4109
+system.cpu.fetch.rateDist.samples 4113
system.cpu.fetch.rateDist.min_value 0
- 0 3325 8091.99%
- 1 32 77.88%
- 2 74 180.09%
- 3 53 128.99%
- 4 99 240.93%
- 5 49 119.25%
- 6 38 92.48%
- 7 35 85.18%
- 8 404 983.21%
+ 0 3325 8084.12%
+ 1 32 77.80%
+ 2 80 194.51%
+ 3 50 121.57%
+ 4 99 240.70%
+ 5 52 126.43%
+ 6 39 94.82%
+ 7 35 85.10%
+ 8 401 974.96%
system.cpu.fetch.rateDist.max_value 8
system.cpu.fetch.rateDist.end_dist
system.cpu.icache.ReadReq_accesses 654 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency 5296.019900 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 4553.763441 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_miss_latency 5298.507463 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 4556.451613 # average ReadReq mshr miss latency
system.cpu.icache.ReadReq_hits 453 # number of ReadReq hits
-system.cpu.icache.ReadReq_miss_latency 1064500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency 1065000 # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate 0.307339 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_misses 201 # number of ReadReq misses
system.cpu.icache.ReadReq_mshr_hits 15 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_miss_latency 847000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency 847500 # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.284404 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses 186 # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
@@ -177,29 +178,29 @@ system.cpu.icache.blocked_cycles_no_mshrs 0 # n
system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
system.cpu.icache.demand_accesses 654 # number of demand (read+write) accesses
-system.cpu.icache.demand_avg_miss_latency 5296.019900 # average overall miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 4553.763441 # average overall mshr miss latency
+system.cpu.icache.demand_avg_miss_latency 5298.507463 # average overall miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 4556.451613 # average overall mshr miss latency
system.cpu.icache.demand_hits 453 # number of demand (read+write) hits
-system.cpu.icache.demand_miss_latency 1064500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency 1065000 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate 0.307339 # miss rate for demand accesses
system.cpu.icache.demand_misses 201 # number of demand (read+write) misses
system.cpu.icache.demand_mshr_hits 15 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_miss_latency 847000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 847500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate 0.284404 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses 186 # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.icache.overall_accesses 654 # number of overall (read+write) accesses
-system.cpu.icache.overall_avg_miss_latency 5296.019900 # average overall miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 4553.763441 # average overall mshr miss latency
+system.cpu.icache.overall_avg_miss_latency 5298.507463 # average overall miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 4556.451613 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.icache.overall_hits 453 # number of overall hits
-system.cpu.icache.overall_miss_latency 1064500 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency 1065000 # number of overall miss cycles
system.cpu.icache.overall_miss_rate 0.307339 # miss rate for overall accesses
system.cpu.icache.overall_misses 201 # number of overall misses
system.cpu.icache.overall_mshr_hits 15 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_miss_latency 847000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 847500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate 0.284404 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses 186 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
@@ -216,14 +217,14 @@ system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.icache.replacements 0 # number of replacements
system.cpu.icache.sampled_refs 186 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 106.237740 # Cycle average of tags in use
+system.cpu.icache.tagsinuse 106.293956 # Cycle average of tags in use
system.cpu.icache.total_refs 453 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.idleCycles 2992 # Total number of cycles that the CPU has spent unscheduled due to idling
system.cpu.iew.EXEC:branches 501 # Number of branches executed
system.cpu.iew.EXEC:nop 234 # number of nop insts executed
-system.cpu.iew.EXEC:rate 0.727184 # Inst execution rate
+system.cpu.iew.EXEC:rate 0.726477 # Inst execution rate
system.cpu.iew.EXEC:refs 878 # number of memory reference insts executed
system.cpu.iew.EXEC:stores 333 # Number of stores executed
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
@@ -233,7 +234,7 @@ system.cpu.iew.WB:fanout 0.799637 # av
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:producers 1321 # num instructions producing a value
-system.cpu.iew.WB:rate 0.709175 # insts written-back per cycle
+system.cpu.iew.WB:rate 0.708485 # insts written-back per cycle
system.cpu.iew.WB:sent 2931 # cumulative count of insts sent to commit
system.cpu.iew.branchMispredicts 135 # Number of branch mispredicts detected at execute
system.cpu.iew.iewBlockCycles 0 # Number of cycles IEW is blocking
@@ -263,8 +264,8 @@ system.cpu.iew.lsq.thread.0.squashedStores 63 #
system.cpu.iew.memOrderViolationEvents 10 # Number of memory order violations
system.cpu.iew.predictedNotTakenIncorrect 98 # Number of branches that were predicted not taken incorrectly
system.cpu.iew.predictedTakenIncorrect 37 # Number of branches that were predicted taken incorrectly
-system.cpu.ipc 0.580920 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.580920 # IPC: Total IPC of All Threads
+system.cpu.ipc 0.580355 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.580355 # IPC: Total IPC of All Threads
system.cpu.iq.ISSUE:FU_type_0 3075 # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.start_dist
No_OpClass 0 0.00% # Type of FU issued
@@ -301,21 +302,21 @@ system.cpu.iq.ISSUE:fu_full.start_dist
InstPrefetch 0 0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full.end_dist
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle.samples 4109
+system.cpu.iq.ISSUE:issued_per_cycle.samples 4113
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
- 0 2849 6933.56%
- 1 475 1156.00%
- 2 270 657.09%
- 3 217 528.11%
- 4 159 386.96%
- 5 86 209.30%
- 6 34 82.75%
- 7 13 31.64%
- 8 6 14.60%
+ 0 2848 6924.39%
+ 1 479 1164.60%
+ 2 276 671.04%
+ 3 213 517.87%
+ 4 158 384.15%
+ 5 86 209.09%
+ 6 34 82.66%
+ 7 13 31.61%
+ 8 6 14.59%
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
-system.cpu.iq.ISSUE:rate 0.748357 # Inst issue rate
+system.cpu.iq.ISSUE:rate 0.747629 # Inst issue rate
system.cpu.iq.iqInstsAdded 3330 # Number of instructions added to the IQ (excludes non-spec)
system.cpu.iq.iqInstsIssued 3075 # Number of instructions issued
system.cpu.iq.iqNonSpecInstsAdded 7 # Number of non-speculative instructions added to the IQ
@@ -323,9 +324,9 @@ system.cpu.iq.iqSquashedInstsExamined 790 # Nu
system.cpu.iq.iqSquashedNonSpecRemoved 3 # Number of squashed non-spec instructions that were removed
system.cpu.iq.iqSquashedOperandsExamined 409 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.l2cache.ReadReq_accesses 270 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_avg_miss_latency 4522.222222 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency 4509.259259 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2388.888889 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_miss_latency 1221000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency 1217500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate 1 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses 270 # number of ReadReq misses
system.cpu.l2cache.ReadReq_mshr_miss_latency 645000 # number of ReadReq MSHR miss cycles
@@ -340,10 +341,10 @@ system.cpu.l2cache.blocked_cycles_no_mshrs 0 #
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.demand_accesses 270 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_avg_miss_latency 4522.222222 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency 4509.259259 # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 2388.888889 # average overall mshr miss latency
system.cpu.l2cache.demand_hits 0 # number of demand (read+write) hits
-system.cpu.l2cache.demand_miss_latency 1221000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency 1217500 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate 1 # miss rate for demand accesses
system.cpu.l2cache.demand_misses 270 # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
@@ -354,11 +355,11 @@ system.cpu.l2cache.fast_writes 0 # nu
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.overall_accesses 270 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_avg_miss_latency 4522.222222 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency 4509.259259 # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 2388.888889 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits 0 # number of overall hits
-system.cpu.l2cache.overall_miss_latency 1221000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency 1217500 # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate 1 # miss rate for overall accesses
system.cpu.l2cache.overall_misses 270 # number of overall misses
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
@@ -379,18 +380,18 @@ system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.l2cache.replacements 0 # number of replacements
system.cpu.l2cache.sampled_refs 270 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 158.236294 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 158.313436 # Cycle average of tags in use
system.cpu.l2cache.total_refs 0 # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks 0 # number of writebacks
-system.cpu.numCycles 4109 # number of cpu cycles simulated
+system.cpu.numCycles 4113 # number of cpu cycles simulated
system.cpu.rename.RENAME:CommittedMaps 1768 # Number of HB maps that are committed
system.cpu.rename.RENAME:IdleCycles 3116 # Number of cycles rename is idle
system.cpu.rename.RENAME:LSQFullEvents 1 # Number of times rename has blocked due to LSQ full
system.cpu.rename.RENAME:RenameLookups 4416 # Number of register rename lookups that rename has made
system.cpu.rename.RENAME:RenamedInsts 3886 # Number of instructions processed by rename
system.cpu.rename.RENAME:RenamedOperands 2777 # Number of destination operands rename has renamed
-system.cpu.rename.RENAME:RunCycles 696 # Number of cycles rename is running
+system.cpu.rename.RENAME:RunCycles 700 # Number of cycles rename is running
system.cpu.rename.RENAME:SquashCycles 202 # Number of cycles rename is squashing
system.cpu.rename.RENAME:UnblockCycles 6 # Number of cycles rename is unblocking
system.cpu.rename.RENAME:UndoneMaps 1009 # Number of HB maps that are undone due to squashing
diff --git a/tests/quick/00.hello/ref/alpha/tru64/o3-timing/stdout b/tests/quick/00.hello/ref/alpha/tru64/o3-timing/stdout
index 60520dc0c..c276fcaea 100644
--- a/tests/quick/00.hello/ref/alpha/tru64/o3-timing/stdout
+++ b/tests/quick/00.hello/ref/alpha/tru64/o3-timing/stdout
@@ -6,9 +6,9 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled Jun 10 2007 14:06:20
-M5 started Sun Jun 10 14:22:36 2007
-M5 executing on iceaxe
-command line: /Users/nate/build/outgoing/build/ALPHA_SE/m5.debug -d /Users/nate/build/outgoing/build/ALPHA_SE/tests/debug/quick/00.hello/alpha/tru64/o3-timing tests/run.py quick/00.hello/alpha/tru64/o3-timing
+M5 compiled Jun 21 2007 21:25:27
+M5 started Fri Jun 22 00:04:44 2007
+M5 executing on zizzer.eecs.umich.edu
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/00.hello/alpha/tru64/o3-timing tests/run.py quick/00.hello/alpha/tru64/o3-timing
Global frequency set at 1000000000000 ticks per second
-Exiting @ tick 2053000 because target called exit()
+Exiting @ tick 2055000 because target called exit()
diff --git a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini
index e9dddb505..f03824f95 100644
--- a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini
+++ b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/config.ini
@@ -21,6 +21,7 @@ SQEntries=32
SSITSize=1024
activity=0
backComSize=5
+cachePorts=200
choiceCtrBits=2
choicePredictorSize=8192
clock=500
@@ -74,6 +75,15 @@ renameToFetchDelay=1
renameToIEWDelay=2
renameToROBDelay=1
renameWidth=8
+smtCommitPolicy=RoundRobin
+smtFetchPolicy=SingleThread
+smtIQPolicy=Partitioned
+smtIQThreshold=100
+smtLSQPolicy=Partitioned
+smtLSQThreshold=100
+smtNumFetchingThreads=1
+smtROBPolicy=Partitioned
+smtROBThreshold=100
squashWidth=8
system=system
trapLatency=13
@@ -86,6 +96,7 @@ icache_port=system.cpu.icache.cpu_side
[system.cpu.dcache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
@@ -261,6 +272,7 @@ opLat=3
[system.cpu.icache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
@@ -299,6 +311,7 @@ mem_side=system.cpu.toL2Bus.port[0]
[system.cpu.l2cache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
diff --git a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/m5stats.txt b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/m5stats.txt
index dc1fcc248..39a686d6b 100644
--- a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/m5stats.txt
+++ b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/m5stats.txt
@@ -1,47 +1,48 @@
---------- Begin Simulation Statistics ----------
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-global.BPredUnit.BTBHits 674 # Number of BTB hits
-global.BPredUnit.BTBLookups 3410 # Number of BTB lookups
-global.BPredUnit.RASInCorrect 118 # Number of incorrect RAS predictions.
-global.BPredUnit.condIncorrect 1115 # Number of conditional branches incorrect
-global.BPredUnit.condPredicted 2318 # Number of conditional branches predicted
-global.BPredUnit.lookups 3964 # Number of BP lookups
-global.BPredUnit.usedRAS 532 # Number of times the RAS was used to get a target.
-host_inst_rate 8215 # Simulator instruction rate (inst/s)
-host_seconds 1.37 # Real time elapsed on the host
-host_tick_rate 4009351 # Simulator tick rate (ticks/s)
-memdepunit.memDep.conflictingLoads 19 # Number of conflicting loads.
-memdepunit.memDep.conflictingLoads 18 # Number of conflicting loads.
-memdepunit.memDep.conflictingStores 54 # Number of conflicting stores.
+global.BPredUnit.BTBHits 696 # Number of BTB hits
+global.BPredUnit.BTBLookups 3414 # Number of BTB lookups
+global.BPredUnit.RASInCorrect 125 # Number of incorrect RAS predictions.
+global.BPredUnit.condIncorrect 1124 # Number of conditional branches incorrect
+global.BPredUnit.condPredicted 2315 # Number of conditional branches predicted
+global.BPredUnit.lookups 3940 # Number of BP lookups
+global.BPredUnit.usedRAS 525 # Number of times the RAS was used to get a target.
+host_inst_rate 52706 # Simulator instruction rate (inst/s)
+host_mem_usage 154396 # Number of bytes of host memory used
+host_seconds 0.21 # Real time elapsed on the host
+host_tick_rate 25698682 # Simulator tick rate (ticks/s)
+memdepunit.memDep.conflictingLoads 16 # Number of conflicting loads.
+memdepunit.memDep.conflictingLoads 16 # Number of conflicting loads.
+memdepunit.memDep.conflictingStores 53 # Number of conflicting stores.
memdepunit.memDep.conflictingStores 59 # Number of conflicting stores.
-memdepunit.memDep.insertedLoads 1925 # Number of loads inserted to the mem dependence unit.
-memdepunit.memDep.insertedLoads 1898 # Number of loads inserted to the mem dependence unit.
-memdepunit.memDep.insertedStores 1088 # Number of stores inserted to the mem dependence unit.
+memdepunit.memDep.insertedLoads 1934 # Number of loads inserted to the mem dependence unit.
+memdepunit.memDep.insertedLoads 1903 # Number of loads inserted to the mem dependence unit.
+memdepunit.memDep.insertedStores 1082 # Number of stores inserted to the mem dependence unit.
memdepunit.memDep.insertedStores 1090 # Number of stores inserted to the mem dependence unit.
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 11247 # Number of instructions simulated
sim_seconds 0.000005 # Number of seconds simulated
-sim_ticks 5490000 # Number of ticks simulated
+sim_ticks 5491500 # Number of ticks simulated
system.cpu.commit.COM:branches 1724 # Number of branches committed
system.cpu.commit.COM:branches_0 862 # Number of branches committed
system.cpu.commit.COM:branches_1 862 # Number of branches committed
-system.cpu.commit.COM:bw_lim_events 165 # number cycles where commit BW limit reached
+system.cpu.commit.COM:bw_lim_events 168 # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:bw_limited_0 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:bw_limited_1 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle.samples 10929
+system.cpu.commit.COM:committed_per_cycle.samples 10926
system.cpu.commit.COM:committed_per_cycle.min_value 0
- 0 6410 5865.13%
- 1 2019 1847.38%
- 2 999 914.08%
- 3 454 415.41%
- 4 300 274.50%
- 5 246 225.09%
- 6 200 183.00%
- 7 136 124.44%
- 8 165 150.97%
+ 0 6353 5814.57%
+ 1 2078 1901.89%
+ 2 996 911.59%
+ 3 472 432.00%
+ 4 296 270.91%
+ 5 241 220.57%
+ 6 192 175.73%
+ 7 130 118.98%
+ 8 168 153.76%
system.cpu.commit.COM:committed_per_cycle.max_value 8
system.cpu.commit.COM:committed_per_cycle.end_dist
@@ -60,133 +61,133 @@ system.cpu.commit.COM:refs_1 1791 # Nu
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
system.cpu.commit.COM:swp_count_0 0 # Number of s/w prefetches committed
system.cpu.commit.COM:swp_count_1 0 # Number of s/w prefetches committed
-system.cpu.commit.branchMispredicts 874 # The number of times a branch was mispredicted
+system.cpu.commit.branchMispredicts 885 # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts 11281 # The number of committed instructions
system.cpu.commit.commitNonSpecStalls 34 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.commitSquashedInsts 7769 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 7777 # The number of squashed insts skipped by commit
system.cpu.committedInsts_0 5623 # Number of Instructions Simulated
system.cpu.committedInsts_1 5624 # Number of Instructions Simulated
system.cpu.committedInsts_total 11247 # Number of Instructions Simulated
-system.cpu.cpi_0 1.952516 # CPI: Cycles Per Instruction
-system.cpu.cpi_1 1.952169 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.976171 # CPI: Total CPI of All Threads
-system.cpu.dcache.ReadReq_accesses 2969 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses_0 2969 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency_0 7072.992701 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency_0 6972.361809 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits 2695 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits_0 2695 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency 1938000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency_0 1938000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_rate_0 0.092287 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_misses 274 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses_0 274 # number of ReadReq misses
-system.cpu.dcache.ReadReq_mshr_hits 75 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits_0 75 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_miss_latency 1387500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency_0 1387500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate_0 0.067026 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_misses 199 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses_0 199 # number of ReadReq MSHR misses
+system.cpu.cpi_0 1.952872 # CPI: Cycles Per Instruction
+system.cpu.cpi_1 1.952525 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.976349 # CPI: Total CPI of All Threads
+system.cpu.dcache.ReadReq_accesses 2981 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses_0 2981 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_avg_miss_latency_0 7040.892193 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency_0 6979.591837 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_hits 2712 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits_0 2712 # number of ReadReq hits
+system.cpu.dcache.ReadReq_miss_latency 1894000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency_0 1894000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_rate_0 0.090238 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_misses 269 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses_0 269 # number of ReadReq misses
+system.cpu.dcache.ReadReq_mshr_hits 73 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits_0 73 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_miss_latency 1368000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency_0 1368000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate_0 0.065750 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_misses 196 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses_0 196 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses 1624 # number of WriteReq accesses(hits+misses)
system.cpu.dcache.WriteReq_accesses_0 1624 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_avg_miss_latency_0 5352.409639 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency_0 5859.589041 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_hits 1126 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits_0 1126 # number of WriteReq hits
-system.cpu.dcache.WriteReq_miss_latency 2665500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency_0 2665500 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_rate_0 0.306650 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_misses 498 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses_0 498 # number of WriteReq misses
-system.cpu.dcache.WriteReq_mshr_hits 352 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits_0 352 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_miss_latency 855500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency_0 855500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_avg_miss_latency_0 5306.613226 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency_0 5852.739726 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_hits 1125 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits_0 1125 # number of WriteReq hits
+system.cpu.dcache.WriteReq_miss_latency 2648000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency_0 2648000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_rate_0 0.307266 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_misses 499 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses_0 499 # number of WriteReq misses
+system.cpu.dcache.WriteReq_mshr_hits 353 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits_0 353 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_miss_latency 854500 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency_0 854500 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate_0 0.089901 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses 146 # number of WriteReq MSHR misses
system.cpu.dcache.WriteReq_mshr_misses_0 146 # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs 11.075362 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 11.219298 # Average number of references to valid blocks.
system.cpu.dcache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.demand_accesses 4593 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses_0 4593 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses 4605 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses_0 4605 # number of demand (read+write) accesses
system.cpu.dcache.demand_accesses_1 0 # number of demand (read+write) accesses
system.cpu.dcache.demand_avg_miss_latency <err: div-0> # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency_0 5963.082902 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency_0 5914.062500 # average overall miss latency
system.cpu.dcache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency_0 6501.449275 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency_0 6498.538012 # average overall mshr miss latency
system.cpu.dcache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
-system.cpu.dcache.demand_hits 3821 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits_0 3821 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits 3837 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits_0 3837 # number of demand (read+write) hits
system.cpu.dcache.demand_hits_1 0 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 4603500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency_0 4603500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency 4542000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency_0 4542000 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate <err: div-0> # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate_0 0.168082 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate_0 0.166775 # miss rate for demand accesses
system.cpu.dcache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
-system.cpu.dcache.demand_misses 772 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses_0 772 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses 768 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses_0 768 # number of demand (read+write) misses
system.cpu.dcache.demand_misses_1 0 # number of demand (read+write) misses
-system.cpu.dcache.demand_mshr_hits 427 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits_0 427 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits 426 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits_0 426 # number of demand (read+write) MSHR hits
system.cpu.dcache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 2243000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency_0 2243000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 2222500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency_0 2222500 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate <err: div-0> # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate_0 0.075114 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate_0 0.074267 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_misses 345 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses_0 345 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses 342 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses_0 342 # number of demand (read+write) MSHR misses
system.cpu.dcache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.mshr_cap_events_0 0 # number of times MSHR cap was activated
system.cpu.dcache.mshr_cap_events_1 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.overall_accesses 4593 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses_0 4593 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses 4605 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses_0 4605 # number of overall (read+write) accesses
system.cpu.dcache.overall_accesses_1 0 # number of overall (read+write) accesses
system.cpu.dcache.overall_avg_miss_latency <err: div-0> # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency_0 5963.082902 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency_0 5914.062500 # average overall miss latency
system.cpu.dcache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency_0 6501.449275 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency_0 6498.538012 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits 3821 # number of overall hits
-system.cpu.dcache.overall_hits_0 3821 # number of overall hits
+system.cpu.dcache.overall_hits 3837 # number of overall hits
+system.cpu.dcache.overall_hits_0 3837 # number of overall hits
system.cpu.dcache.overall_hits_1 0 # number of overall hits
-system.cpu.dcache.overall_miss_latency 4603500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency_0 4603500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency 4542000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency_0 4542000 # number of overall miss cycles
system.cpu.dcache.overall_miss_latency_1 0 # number of overall miss cycles
system.cpu.dcache.overall_miss_rate <err: div-0> # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate_0 0.168082 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate_0 0.166775 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
-system.cpu.dcache.overall_misses 772 # number of overall misses
-system.cpu.dcache.overall_misses_0 772 # number of overall misses
+system.cpu.dcache.overall_misses 768 # number of overall misses
+system.cpu.dcache.overall_misses_0 768 # number of overall misses
system.cpu.dcache.overall_misses_1 0 # number of overall misses
-system.cpu.dcache.overall_mshr_hits 427 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits_0 427 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits 426 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits_0 426 # number of overall MSHR hits
system.cpu.dcache.overall_mshr_hits_1 0 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 2243000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency_0 2243000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 2222500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency_0 2222500 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate <err: div-0> # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate_0 0.075114 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate_0 0.074267 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_misses 345 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses_0 345 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses 342 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses_0 342 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses_1 0 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
@@ -206,149 +207,149 @@ system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.dcache.replacements 0 # number of replacements
system.cpu.dcache.replacements_0 0 # number of replacements
system.cpu.dcache.replacements_1 0 # number of replacements
-system.cpu.dcache.sampled_refs 345 # Sample count of references to valid blocks.
+system.cpu.dcache.sampled_refs 342 # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
system.cpu.dcache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 221.724795 # Cycle average of tags in use
-system.cpu.dcache.total_refs 3821 # Total number of references to valid blocks.
+system.cpu.dcache.tagsinuse 221.287284 # Cycle average of tags in use
+system.cpu.dcache.total_refs 3837 # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 0 # number of writebacks
system.cpu.dcache.writebacks_0 0 # number of writebacks
system.cpu.dcache.writebacks_1 0 # number of writebacks
-system.cpu.decode.DECODE:BlockedCycles 1857 # Number of cycles decode is blocked
-system.cpu.decode.DECODE:BranchMispred 251 # Number of times decode detected a branch misprediction
-system.cpu.decode.DECODE:BranchResolved 346 # Number of times decode resolved a branch
-system.cpu.decode.DECODE:DecodedInsts 21806 # Number of instructions handled by decode
-system.cpu.decode.DECODE:IdleCycles 14535 # Number of cycles decode is idle
-system.cpu.decode.DECODE:RunCycles 3658 # Number of cycles decode is running
-system.cpu.decode.DECODE:SquashCycles 1498 # Number of cycles decode is squashing
-system.cpu.decode.DECODE:SquashedInsts 351 # Number of squashed instructions handled by decode
+system.cpu.decode.DECODE:BlockedCycles 1876 # Number of cycles decode is blocked
+system.cpu.decode.DECODE:BranchMispred 246 # Number of times decode detected a branch misprediction
+system.cpu.decode.DECODE:BranchResolved 345 # Number of times decode resolved a branch
+system.cpu.decode.DECODE:DecodedInsts 21769 # Number of instructions handled by decode
+system.cpu.decode.DECODE:IdleCycles 14522 # Number of cycles decode is idle
+system.cpu.decode.DECODE:RunCycles 3673 # Number of cycles decode is running
+system.cpu.decode.DECODE:SquashCycles 1511 # Number of cycles decode is squashing
+system.cpu.decode.DECODE:SquashedInsts 346 # Number of squashed instructions handled by decode
system.cpu.decode.DECODE:UnblockCycles 145 # Number of cycles decode is unblocking
-system.cpu.fetch.Branches 3964 # Number of branches that fetch encountered
-system.cpu.fetch.CacheLines 2983 # Number of cache lines fetched
-system.cpu.fetch.Cycles 6940 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.IcacheSquashes 525 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.Insts 24033 # Number of instructions fetch has processed
-system.cpu.fetch.SquashCycles 1178 # Number of cycles fetch has spent squashing
-system.cpu.fetch.branchRate 0.361053 # Number of branch fetches per cycle
-system.cpu.fetch.icacheStallCycles 2983 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.predictedBranches 1206 # Number of branches that fetch has predicted taken
-system.cpu.fetch.rate 2.188997 # Number of inst fetches per cycle
+system.cpu.fetch.Branches 3940 # Number of branches that fetch encountered
+system.cpu.fetch.CacheLines 3009 # Number of cache lines fetched
+system.cpu.fetch.Cycles 6972 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.IcacheSquashes 537 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.Insts 23897 # Number of instructions fetch has processed
+system.cpu.fetch.SquashCycles 1189 # Number of cycles fetch has spent squashing
+system.cpu.fetch.branchRate 0.358802 # Number of branch fetches per cycle
+system.cpu.fetch.icacheStallCycles 3009 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.predictedBranches 1221 # Number of branches that fetch has predicted taken
+system.cpu.fetch.rate 2.176213 # Number of inst fetches per cycle
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist.samples 10979
+system.cpu.fetch.rateDist.samples 10981
system.cpu.fetch.rateDist.min_value 0
- 0 7023 6396.76%
- 1 285 259.59%
- 2 224 204.03%
- 3 248 225.89%
- 4 335 305.13%
- 5 281 255.94%
- 6 301 274.16%
- 7 251 228.62%
- 8 2031 1849.90%
+ 0 7019 6391.95%
+ 1 293 266.82%
+ 2 225 204.90%
+ 3 260 236.77%
+ 4 345 314.18%
+ 5 288 262.27%
+ 6 304 276.84%
+ 7 246 224.02%
+ 8 2001 1822.24%
system.cpu.fetch.rateDist.max_value 8
system.cpu.fetch.rateDist.end_dist
-system.cpu.icache.ReadReq_accesses 2983 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses_0 2983 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency_0 5910.313901 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency_0 5152.173913 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_hits 2314 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits_0 2314 # number of ReadReq hits
-system.cpu.icache.ReadReq_miss_latency 3954000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency_0 3954000 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_rate_0 0.224271 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_misses 669 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses_0 669 # number of ReadReq misses
-system.cpu.icache.ReadReq_mshr_hits 48 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits_0 48 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_miss_latency 3199500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency_0 3199500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate_0 0.208180 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_misses 621 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses_0 621 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_accesses 3009 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses_0 3009 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_avg_miss_latency_0 5911.144578 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency_0 5119.774920 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_hits 2345 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits_0 2345 # number of ReadReq hits
+system.cpu.icache.ReadReq_miss_latency 3925000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency_0 3925000 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_rate_0 0.220671 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_misses 664 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses_0 664 # number of ReadReq misses
+system.cpu.icache.ReadReq_mshr_hits 42 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits_0 42 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_miss_latency 3184500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency_0 3184500 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate_0 0.206713 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_misses 622 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses_0 622 # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.icache.avg_refs 3.726248 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 3.770096 # Average number of references to valid blocks.
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses 2983 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses_0 2983 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses 3009 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses_0 3009 # number of demand (read+write) accesses
system.cpu.icache.demand_accesses_1 0 # number of demand (read+write) accesses
system.cpu.icache.demand_avg_miss_latency <err: div-0> # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency_0 5910.313901 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency_0 5911.144578 # average overall miss latency
system.cpu.icache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
system.cpu.icache.demand_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency_0 5152.173913 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency_0 5119.774920 # average overall mshr miss latency
system.cpu.icache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
-system.cpu.icache.demand_hits 2314 # number of demand (read+write) hits
-system.cpu.icache.demand_hits_0 2314 # number of demand (read+write) hits
+system.cpu.icache.demand_hits 2345 # number of demand (read+write) hits
+system.cpu.icache.demand_hits_0 2345 # number of demand (read+write) hits
system.cpu.icache.demand_hits_1 0 # number of demand (read+write) hits
-system.cpu.icache.demand_miss_latency 3954000 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency_0 3954000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency 3925000 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency_0 3925000 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate <err: div-0> # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate_0 0.224271 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate_0 0.220671 # miss rate for demand accesses
system.cpu.icache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
-system.cpu.icache.demand_misses 669 # number of demand (read+write) misses
-system.cpu.icache.demand_misses_0 669 # number of demand (read+write) misses
+system.cpu.icache.demand_misses 664 # number of demand (read+write) misses
+system.cpu.icache.demand_misses_0 664 # number of demand (read+write) misses
system.cpu.icache.demand_misses_1 0 # number of demand (read+write) misses
-system.cpu.icache.demand_mshr_hits 48 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits_0 48 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits 42 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits_0 42 # number of demand (read+write) MSHR hits
system.cpu.icache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_miss_latency 3199500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency_0 3199500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency 3184500 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency_0 3184500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate <err: div-0> # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate_0 0.208180 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate_0 0.206713 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_misses 621 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses_0 621 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses 622 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses_0 622 # number of demand (read+write) MSHR misses
system.cpu.icache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.mshr_cap_events_0 0 # number of times MSHR cap was activated
system.cpu.icache.mshr_cap_events_1 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.overall_accesses 2983 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses_0 2983 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses 3009 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses_0 3009 # number of overall (read+write) accesses
system.cpu.icache.overall_accesses_1 0 # number of overall (read+write) accesses
system.cpu.icache.overall_avg_miss_latency <err: div-0> # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency_0 5910.313901 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency_0 5911.144578 # average overall miss latency
system.cpu.icache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
system.cpu.icache.overall_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency_0 5152.173913 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency_0 5119.774920 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency_1 <err: div-0> # average overall mshr uncacheable latency
-system.cpu.icache.overall_hits 2314 # number of overall hits
-system.cpu.icache.overall_hits_0 2314 # number of overall hits
+system.cpu.icache.overall_hits 2345 # number of overall hits
+system.cpu.icache.overall_hits_0 2345 # number of overall hits
system.cpu.icache.overall_hits_1 0 # number of overall hits
-system.cpu.icache.overall_miss_latency 3954000 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency_0 3954000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency 3925000 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency_0 3925000 # number of overall miss cycles
system.cpu.icache.overall_miss_latency_1 0 # number of overall miss cycles
system.cpu.icache.overall_miss_rate <err: div-0> # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate_0 0.224271 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate_0 0.220671 # miss rate for overall accesses
system.cpu.icache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
-system.cpu.icache.overall_misses 669 # number of overall misses
-system.cpu.icache.overall_misses_0 669 # number of overall misses
+system.cpu.icache.overall_misses 664 # number of overall misses
+system.cpu.icache.overall_misses_0 664 # number of overall misses
system.cpu.icache.overall_misses_1 0 # number of overall misses
-system.cpu.icache.overall_mshr_hits 48 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits_0 48 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits 42 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits_0 42 # number of overall MSHR hits
system.cpu.icache.overall_mshr_hits_1 0 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_miss_latency 3199500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency_0 3199500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency 3184500 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency_0 3184500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate <err: div-0> # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate_0 0.208180 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate_0 0.206713 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_misses 621 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses_0 621 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses 622 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses_0 622 # number of overall MSHR misses
system.cpu.icache.overall_mshr_misses_1 0 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
@@ -368,104 +369,104 @@ system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.icache.replacements 9 # number of replacements
system.cpu.icache.replacements_0 9 # number of replacements
system.cpu.icache.replacements_1 0 # number of replacements
-system.cpu.icache.sampled_refs 621 # Sample count of references to valid blocks.
+system.cpu.icache.sampled_refs 622 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
system.cpu.icache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 322.894952 # Cycle average of tags in use
-system.cpu.icache.total_refs 2314 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 323.196356 # Cycle average of tags in use
+system.cpu.icache.total_refs 2345 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
system.cpu.icache.writebacks_0 0 # number of writebacks
system.cpu.icache.writebacks_1 0 # number of writebacks
-system.cpu.idleCycles 1998 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.iew.EXEC:branches 2367 # Number of branches executed
-system.cpu.iew.EXEC:branches_0 1185 # Number of branches executed
-system.cpu.iew.EXEC:branches_1 1182 # Number of branches executed
-system.cpu.iew.EXEC:nop 73 # number of nop insts executed
+system.cpu.idleCycles 2997 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.iew.EXEC:branches 2377 # Number of branches executed
+system.cpu.iew.EXEC:branches_0 1192 # Number of branches executed
+system.cpu.iew.EXEC:branches_1 1185 # Number of branches executed
+system.cpu.iew.EXEC:nop 72 # number of nop insts executed
system.cpu.iew.EXEC:nop_0 37 # number of nop insts executed
-system.cpu.iew.EXEC:nop_1 36 # number of nop insts executed
-system.cpu.iew.EXEC:rate 1.416158 # Inst execution rate
-system.cpu.iew.EXEC:refs 4978 # number of memory reference insts executed
-system.cpu.iew.EXEC:refs_0 2514 # number of memory reference insts executed
-system.cpu.iew.EXEC:refs_1 2464 # number of memory reference insts executed
-system.cpu.iew.EXEC:stores 1867 # Number of stores executed
-system.cpu.iew.EXEC:stores_0 938 # Number of stores executed
-system.cpu.iew.EXEC:stores_1 929 # Number of stores executed
+system.cpu.iew.EXEC:nop_1 35 # number of nop insts executed
+system.cpu.iew.EXEC:rate 1.419725 # Inst execution rate
+system.cpu.iew.EXEC:refs 5002 # number of memory reference insts executed
+system.cpu.iew.EXEC:refs_0 2507 # number of memory reference insts executed
+system.cpu.iew.EXEC:refs_1 2495 # number of memory reference insts executed
+system.cpu.iew.EXEC:stores 1874 # Number of stores executed
+system.cpu.iew.EXEC:stores_0 933 # Number of stores executed
+system.cpu.iew.EXEC:stores_1 941 # Number of stores executed
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
system.cpu.iew.EXEC:swp_0 0 # number of swp insts executed
system.cpu.iew.EXEC:swp_1 0 # number of swp insts executed
-system.cpu.iew.WB:consumers 10219 # num instructions consuming a value
-system.cpu.iew.WB:consumers_0 5113 # num instructions consuming a value
-system.cpu.iew.WB:consumers_1 5106 # num instructions consuming a value
-system.cpu.iew.WB:count 14974 # cumulative count of insts written-back
-system.cpu.iew.WB:count_0 7532 # cumulative count of insts written-back
-system.cpu.iew.WB:count_1 7442 # cumulative count of insts written-back
-system.cpu.iew.WB:fanout 1.526960 # average fanout of values written-back
-system.cpu.iew.WB:fanout_0 0.762957 # average fanout of values written-back
-system.cpu.iew.WB:fanout_1 0.764003 # average fanout of values written-back
+system.cpu.iew.WB:consumers 10260 # num instructions consuming a value
+system.cpu.iew.WB:consumers_0 5135 # num instructions consuming a value
+system.cpu.iew.WB:consumers_1 5125 # num instructions consuming a value
+system.cpu.iew.WB:count 14994 # cumulative count of insts written-back
+system.cpu.iew.WB:count_0 7526 # cumulative count of insts written-back
+system.cpu.iew.WB:count_1 7468 # cumulative count of insts written-back
+system.cpu.iew.WB:fanout 1.530607 # average fanout of values written-back
+system.cpu.iew.WB:fanout_0 0.763778 # average fanout of values written-back
+system.cpu.iew.WB:fanout_1 0.766829 # average fanout of values written-back
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_0 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_1 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:penalized_rate_0 0 # fraction of instructions written-back that wrote to 'other' IQ
system.cpu.iew.WB:penalized_rate_1 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.iew.WB:producers 7802 # num instructions producing a value
-system.cpu.iew.WB:producers_0 3901 # num instructions producing a value
-system.cpu.iew.WB:producers_1 3901 # num instructions producing a value
-system.cpu.iew.WB:rate 1.363876 # insts written-back per cycle
-system.cpu.iew.WB:rate_0 0.686037 # insts written-back per cycle
-system.cpu.iew.WB:rate_1 0.677840 # insts written-back per cycle
-system.cpu.iew.WB:sent 15105 # cumulative count of insts sent to commit
-system.cpu.iew.WB:sent_0 7590 # cumulative count of insts sent to commit
-system.cpu.iew.WB:sent_1 7515 # cumulative count of insts sent to commit
-system.cpu.iew.branchMispredicts 941 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewBlockCycles 7 # Number of cycles IEW is blocking
-system.cpu.iew.iewDispLoadInsts 3823 # Number of dispatched load instructions
+system.cpu.iew.WB:producers 7852 # num instructions producing a value
+system.cpu.iew.WB:producers_0 3922 # num instructions producing a value
+system.cpu.iew.WB:producers_1 3930 # num instructions producing a value
+system.cpu.iew.WB:rate 1.365449 # insts written-back per cycle
+system.cpu.iew.WB:rate_0 0.685366 # insts written-back per cycle
+system.cpu.iew.WB:rate_1 0.680084 # insts written-back per cycle
+system.cpu.iew.WB:sent 15132 # cumulative count of insts sent to commit
+system.cpu.iew.WB:sent_0 7582 # cumulative count of insts sent to commit
+system.cpu.iew.WB:sent_1 7550 # cumulative count of insts sent to commit
+system.cpu.iew.branchMispredicts 958 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewBlockCycles 6 # Number of cycles IEW is blocking
+system.cpu.iew.iewDispLoadInsts 3837 # Number of dispatched load instructions
system.cpu.iew.iewDispNonSpecInsts 42 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewDispSquashedInsts 501 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispStoreInsts 2178 # Number of dispatched store instructions
-system.cpu.iew.iewDispatchedInsts 19078 # Number of instructions dispatched to IQ
-system.cpu.iew.iewExecLoadInsts 3111 # Number of load instructions executed
-system.cpu.iew.iewExecLoadInsts_0 1576 # Number of load instructions executed
-system.cpu.iew.iewExecLoadInsts_1 1535 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 864 # Number of squashed instructions skipped in execute
-system.cpu.iew.iewExecutedInsts 15548 # Number of executed instructions
+system.cpu.iew.iewDispSquashedInsts 445 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispStoreInsts 2172 # Number of dispatched store instructions
+system.cpu.iew.iewDispatchedInsts 19086 # Number of instructions dispatched to IQ
+system.cpu.iew.iewExecLoadInsts 3128 # Number of load instructions executed
+system.cpu.iew.iewExecLoadInsts_0 1574 # Number of load instructions executed
+system.cpu.iew.iewExecLoadInsts_1 1554 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 852 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewExecutedInsts 15590 # Number of executed instructions
system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.iewSquashCycles 1498 # Number of cycles IEW is squashing
+system.cpu.iew.iewSquashCycles 1511 # Number of cycles IEW is squashing
system.cpu.iew.iewUnblockCycles 0 # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
-system.cpu.iew.lsq.thread.0.forwLoads 42 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread.0.forwLoads 43 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread.0.ignoredResponses 4 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
-system.cpu.iew.lsq.thread.0.memOrderViolation 63 # Number of memory ordering violations
+system.cpu.iew.lsq.thread.0.memOrderViolation 64 # Number of memory ordering violations
system.cpu.iew.lsq.thread.0.rescheduledLoads 1 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread.0.squashedLoads 946 # Number of loads squashed
-system.cpu.iew.lsq.thread.0.squashedStores 276 # Number of stores squashed
+system.cpu.iew.lsq.thread.0.squashedLoads 955 # Number of loads squashed
+system.cpu.iew.lsq.thread.0.squashedStores 270 # Number of stores squashed
system.cpu.iew.lsq.thread.1.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.1.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
-system.cpu.iew.lsq.thread.1.forwLoads 38 # Number of loads that had data forwarded from stores
-system.cpu.iew.lsq.thread.1.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread.1.forwLoads 42 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread.1.ignoredResponses 2 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.1.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.1.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
-system.cpu.iew.lsq.thread.1.memOrderViolation 54 # Number of memory ordering violations
+system.cpu.iew.lsq.thread.1.memOrderViolation 58 # Number of memory ordering violations
system.cpu.iew.lsq.thread.1.rescheduledLoads 1 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread.1.squashedLoads 919 # Number of loads squashed
+system.cpu.iew.lsq.thread.1.squashedLoads 924 # Number of loads squashed
system.cpu.iew.lsq.thread.1.squashedStores 278 # Number of stores squashed
-system.cpu.iew.memOrderViolationEvents 117 # Number of memory order violations
-system.cpu.iew.predictedNotTakenIncorrect 761 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.predictedTakenIncorrect 180 # Number of branches that were predicted taken incorrectly
-system.cpu.ipc_0 0.512160 # IPC: Instructions Per Cycle
-system.cpu.ipc_1 0.512251 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.024410 # IPC: Total IPC of All Threads
-system.cpu.iq.ISSUE:FU_type_0 8232 # Type of FU issued
+system.cpu.iew.memOrderViolationEvents 122 # Number of memory order violations
+system.cpu.iew.predictedNotTakenIncorrect 767 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.predictedTakenIncorrect 191 # Number of branches that were predicted taken incorrectly
+system.cpu.ipc_0 0.512066 # IPC: Instructions Per Cycle
+system.cpu.ipc_1 0.512157 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.024224 # IPC: Total IPC of All Threads
+system.cpu.iq.ISSUE:FU_type_0 8235 # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.start_dist
No_OpClass 2 0.02% # Type of FU issued
- IntAlu 5551 67.43% # Type of FU issued
+ IntAlu 5567 67.60% # Type of FU issued
IntMult 1 0.01% # Type of FU issued
IntDiv 0 0.00% # Type of FU issued
FloatAdd 2 0.02% # Type of FU issued
@@ -474,15 +475,15 @@ system.cpu.iq.ISSUE:FU_type_0.start_dist
FloatMult 0 0.00% # Type of FU issued
FloatDiv 0 0.00% # Type of FU issued
FloatSqrt 0 0.00% # Type of FU issued
- MemRead 1704 20.70% # Type of FU issued
- MemWrite 972 11.81% # Type of FU issued
+ MemRead 1702 20.67% # Type of FU issued
+ MemWrite 961 11.67% # Type of FU issued
IprAccess 0 0.00% # Type of FU issued
InstPrefetch 0 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.end_dist
-system.cpu.iq.ISSUE:FU_type_1 8180 # Type of FU issued
+system.cpu.iq.ISSUE:FU_type_1 8207 # Type of FU issued
system.cpu.iq.ISSUE:FU_type_1.start_dist
No_OpClass 2 0.02% # Type of FU issued
- IntAlu 5536 67.68% # Type of FU issued
+ IntAlu 5547 67.59% # Type of FU issued
IntMult 1 0.01% # Type of FU issued
IntDiv 0 0.00% # Type of FU issued
FloatAdd 2 0.02% # Type of FU issued
@@ -491,15 +492,15 @@ system.cpu.iq.ISSUE:FU_type_1.start_dist
FloatMult 0 0.00% # Type of FU issued
FloatDiv 0 0.00% # Type of FU issued
FloatSqrt 0 0.00% # Type of FU issued
- MemRead 1681 20.55% # Type of FU issued
- MemWrite 958 11.71% # Type of FU issued
+ MemRead 1690 20.59% # Type of FU issued
+ MemWrite 965 11.76% # Type of FU issued
IprAccess 0 0.00% # Type of FU issued
InstPrefetch 0 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_1.end_dist
-system.cpu.iq.ISSUE:FU_type 16412 # Type of FU issued
+system.cpu.iq.ISSUE:FU_type 16442 # Type of FU issued
system.cpu.iq.ISSUE:FU_type.start_dist
No_OpClass 4 0.02% # Type of FU issued
- IntAlu 11087 67.55% # Type of FU issued
+ IntAlu 11114 67.60% # Type of FU issued
IntMult 2 0.01% # Type of FU issued
IntDiv 0 0.00% # Type of FU issued
FloatAdd 4 0.02% # Type of FU issued
@@ -508,20 +509,20 @@ system.cpu.iq.ISSUE:FU_type.start_dist
FloatMult 0 0.00% # Type of FU issued
FloatDiv 0 0.00% # Type of FU issued
FloatSqrt 0 0.00% # Type of FU issued
- MemRead 3385 20.63% # Type of FU issued
- MemWrite 1930 11.76% # Type of FU issued
+ MemRead 3392 20.63% # Type of FU issued
+ MemWrite 1926 11.71% # Type of FU issued
IprAccess 0 0.00% # Type of FU issued
InstPrefetch 0 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type.end_dist
-system.cpu.iq.ISSUE:fu_busy_cnt 180 # FU busy when requested
-system.cpu.iq.ISSUE:fu_busy_cnt_0 92 # FU busy when requested
-system.cpu.iq.ISSUE:fu_busy_cnt_1 88 # FU busy when requested
-system.cpu.iq.ISSUE:fu_busy_rate 0.010968 # FU busy rate (busy events/executed inst)
-system.cpu.iq.ISSUE:fu_busy_rate_0 0.005606 # FU busy rate (busy events/executed inst)
-system.cpu.iq.ISSUE:fu_busy_rate_1 0.005362 # FU busy rate (busy events/executed inst)
+system.cpu.iq.ISSUE:fu_busy_cnt 189 # FU busy when requested
+system.cpu.iq.ISSUE:fu_busy_cnt_0 98 # FU busy when requested
+system.cpu.iq.ISSUE:fu_busy_cnt_1 91 # FU busy when requested
+system.cpu.iq.ISSUE:fu_busy_rate 0.011495 # FU busy rate (busy events/executed inst)
+system.cpu.iq.ISSUE:fu_busy_rate_0 0.005960 # FU busy rate (busy events/executed inst)
+system.cpu.iq.ISSUE:fu_busy_rate_1 0.005535 # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full.start_dist
No_OpClass 0 0.00% # attempts to use FU when none available
- IntAlu 16 8.89% # attempts to use FU when none available
+ IntAlu 14 7.41% # attempts to use FU when none available
IntMult 0 0.00% # attempts to use FU when none available
IntDiv 0 0.00% # attempts to use FU when none available
FloatAdd 0 0.00% # attempts to use FU when none available
@@ -530,104 +531,104 @@ system.cpu.iq.ISSUE:fu_full.start_dist
FloatMult 0 0.00% # attempts to use FU when none available
FloatDiv 0 0.00% # attempts to use FU when none available
FloatSqrt 0 0.00% # attempts to use FU when none available
- MemRead 97 53.89% # attempts to use FU when none available
- MemWrite 67 37.22% # attempts to use FU when none available
+ MemRead 107 56.61% # attempts to use FU when none available
+ MemWrite 68 35.98% # attempts to use FU when none available
IprAccess 0 0.00% # attempts to use FU when none available
InstPrefetch 0 0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full.end_dist
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle.samples 10979
+system.cpu.iq.ISSUE:issued_per_cycle.samples 10981
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
- 0 4788 4361.05%
- 1 1816 1654.07%
- 2 1657 1509.24%
- 3 1039 946.35%
- 4 774 704.98%
- 5 501 456.33%
- 6 289 263.23%
- 7 90 81.97%
- 8 25 22.77%
+ 0 4775 4348.42%
+ 1 1817 1654.68%
+ 2 1638 1491.67%
+ 3 1107 1008.10%
+ 4 745 678.44%
+ 5 490 446.23%
+ 6 287 261.36%
+ 7 100 91.07%
+ 8 22 20.03%
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
-system.cpu.iq.ISSUE:rate 1.494854 # Inst issue rate
-system.cpu.iq.iqInstsAdded 18963 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqInstsIssued 16412 # Number of instructions issued
+system.cpu.iq.ISSUE:rate 1.497314 # Inst issue rate
+system.cpu.iq.iqInstsAdded 18972 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqInstsIssued 16442 # Number of instructions issued
system.cpu.iq.iqNonSpecInstsAdded 42 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqSquashedInstsExamined 6896 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedInstsIssued 34 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 6918 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedInstsIssued 63 # Number of squashed instructions issued
system.cpu.iq.iqSquashedNonSpecRemoved 8 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.iqSquashedOperandsExamined 4313 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.l2cache.ReadReq_accesses 963 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses_0 963 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_avg_miss_latency_0 5220.374220 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency_0 2725.051975 # average ReadReq mshr miss latency
+system.cpu.iq.iqSquashedOperandsExamined 4274 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.l2cache.ReadReq_accesses 962 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses_0 962 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_avg_miss_latency_0 5208.636837 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency_0 2724.765869 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_hits 1 # number of ReadReq hits
system.cpu.l2cache.ReadReq_hits_0 1 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_miss_latency 5022000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency_0 5022000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_rate_0 0.998962 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_misses 962 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses_0 962 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 2621500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency_0 2621500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate_0 0.998962 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_misses 962 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses_0 962 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_miss_latency 5005500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency_0 5005500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_rate_0 0.998960 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_misses 961 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses_0 961 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency 2618500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency_0 2618500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate_0 0.998960 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_misses 961 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses_0 961 # number of ReadReq MSHR misses
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.l2cache.avg_refs 0.001040 # Average number of references to valid blocks.
+system.cpu.l2cache.avg_refs 0.001041 # Average number of references to valid blocks.
system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.demand_accesses 963 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses_0 963 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses 962 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses_0 962 # number of demand (read+write) accesses
system.cpu.l2cache.demand_accesses_1 0 # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency <err: div-0> # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency_0 5220.374220 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency_0 5208.636837 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency_1 <err: div-0> # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency_0 2725.051975 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency_0 2724.765869 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
system.cpu.l2cache.demand_hits 1 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits_0 1 # number of demand (read+write) hits
system.cpu.l2cache.demand_hits_1 0 # number of demand (read+write) hits
-system.cpu.l2cache.demand_miss_latency 5022000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency_0 5022000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency 5005500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency_0 5005500 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency_1 0 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate <err: div-0> # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate_0 0.998962 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate_0 0.998960 # miss rate for demand accesses
system.cpu.l2cache.demand_miss_rate_1 <err: div-0> # miss rate for demand accesses
-system.cpu.l2cache.demand_misses 962 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses_0 962 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses 961 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses_0 961 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses_1 0 # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits_0 0 # number of demand (read+write) MSHR hits
system.cpu.l2cache.demand_mshr_hits_1 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_miss_latency 2621500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency_0 2621500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 2618500 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency_0 2618500 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency_1 0 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate <err: div-0> # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate_0 0.998962 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate_0 0.998960 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_miss_rate_1 <err: div-0> # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_misses 962 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses_0 962 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses 961 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses_0 961 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses_1 0 # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.mshr_cap_events_0 0 # number of times MSHR cap was activated
system.cpu.l2cache.mshr_cap_events_1 0 # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.overall_accesses 963 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses_0 963 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses 962 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses_0 962 # number of overall (read+write) accesses
system.cpu.l2cache.overall_accesses_1 0 # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency <err: div-0> # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency_0 5220.374220 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency_0 5208.636837 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency_1 <err: div-0> # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency <err: div-0> # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency_0 2725.051975 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency_0 2724.765869 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency_1 <err: div-0> # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_0 <err: div-0> # average overall mshr uncacheable latency
@@ -635,26 +636,26 @@ system.cpu.l2cache.overall_avg_mshr_uncacheable_latency_1 <err: div-0>
system.cpu.l2cache.overall_hits 1 # number of overall hits
system.cpu.l2cache.overall_hits_0 1 # number of overall hits
system.cpu.l2cache.overall_hits_1 0 # number of overall hits
-system.cpu.l2cache.overall_miss_latency 5022000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency_0 5022000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency 5005500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency_0 5005500 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency_1 0 # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate <err: div-0> # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate_0 0.998962 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate_0 0.998960 # miss rate for overall accesses
system.cpu.l2cache.overall_miss_rate_1 <err: div-0> # miss rate for overall accesses
-system.cpu.l2cache.overall_misses 962 # number of overall misses
-system.cpu.l2cache.overall_misses_0 962 # number of overall misses
+system.cpu.l2cache.overall_misses 961 # number of overall misses
+system.cpu.l2cache.overall_misses_0 961 # number of overall misses
system.cpu.l2cache.overall_misses_1 0 # number of overall misses
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits_0 0 # number of overall MSHR hits
system.cpu.l2cache.overall_mshr_hits_1 0 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_miss_latency 2621500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency_0 2621500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 2618500 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency_0 2618500 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency_1 0 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate <err: div-0> # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate_0 0.998962 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate_0 0.998960 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_miss_rate_1 <err: div-0> # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_misses 962 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses_0 962 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses 961 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses_0 961 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses_1 0 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_latency_0 0 # number of overall MSHR uncacheable cycles
@@ -674,33 +675,33 @@ system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.l2cache.replacements 0 # number of replacements
system.cpu.l2cache.replacements_0 0 # number of replacements
system.cpu.l2cache.replacements_1 0 # number of replacements
-system.cpu.l2cache.sampled_refs 962 # Sample count of references to valid blocks.
+system.cpu.l2cache.sampled_refs 961 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.soft_prefetch_mshr_full_0 0 # number of mshr full events for SW prefetching instrutions
system.cpu.l2cache.soft_prefetch_mshr_full_1 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 545.133409 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 545.318204 # Cycle average of tags in use
system.cpu.l2cache.total_refs 1 # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks 0 # number of writebacks
system.cpu.l2cache.writebacks_0 0 # number of writebacks
system.cpu.l2cache.writebacks_1 0 # number of writebacks
-system.cpu.numCycles 10979 # number of cpu cycles simulated
-system.cpu.rename.RENAME:BlockCycles 614 # Number of cycles rename is blocking
+system.cpu.numCycles 10981 # number of cpu cycles simulated
+system.cpu.rename.RENAME:BlockCycles 612 # Number of cycles rename is blocking
system.cpu.rename.RENAME:CommittedMaps 8102 # Number of HB maps that are committed
-system.cpu.rename.RENAME:IdleCycles 14840 # Number of cycles rename is idle
-system.cpu.rename.RENAME:LSQFullEvents 684 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RENAME:RenameLookups 26359 # Number of register rename lookups that rename has made
-system.cpu.rename.RENAME:RenamedInsts 20748 # Number of instructions processed by rename
-system.cpu.rename.RENAME:RenamedOperands 15612 # Number of destination operands rename has renamed
-system.cpu.rename.RENAME:RunCycles 3480 # Number of cycles rename is running
-system.cpu.rename.RENAME:SquashCycles 1498 # Number of cycles rename is squashing
-system.cpu.rename.RENAME:UnblockCycles 744 # Number of cycles rename is unblocking
-system.cpu.rename.RENAME:UndoneMaps 7510 # Number of HB maps that are undone due to squashing
-system.cpu.rename.RENAME:serializeStallCycles 517 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RENAME:IdleCycles 14828 # Number of cycles rename is idle
+system.cpu.rename.RENAME:LSQFullEvents 692 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RENAME:RenameLookups 26356 # Number of register rename lookups that rename has made
+system.cpu.rename.RENAME:RenamedInsts 20731 # Number of instructions processed by rename
+system.cpu.rename.RENAME:RenamedOperands 15606 # Number of destination operands rename has renamed
+system.cpu.rename.RENAME:RunCycles 3494 # Number of cycles rename is running
+system.cpu.rename.RENAME:SquashCycles 1511 # Number of cycles rename is squashing
+system.cpu.rename.RENAME:UnblockCycles 761 # Number of cycles rename is unblocking
+system.cpu.rename.RENAME:UndoneMaps 7504 # Number of HB maps that are undone due to squashing
+system.cpu.rename.RENAME:serializeStallCycles 521 # count of cycles rename stalled for serializing inst
system.cpu.rename.RENAME:serializingInsts 48 # count of serializing insts renamed
-system.cpu.rename.RENAME:skidInsts 2147 # count of insts added to the skid buffer
+system.cpu.rename.RENAME:skidInsts 2159 # count of insts added to the skid buffer
system.cpu.rename.RENAME:tempSerializingInsts 37 # count of temporary serializing insts renamed
-system.cpu.timesIdled 2 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.timesIdled 3 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload0.PROG:num_syscalls 17 # Number of system calls
system.cpu.workload1.PROG:num_syscalls 17 # Number of system calls
diff --git a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stdout b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stdout
index 6f3d2a7c5..76288ac1d 100644
--- a/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stdout
+++ b/tests/quick/01.hello-2T-smt/ref/alpha/linux/o3-timing/stdout
@@ -7,9 +7,9 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled Jun 10 2007 14:06:20
-M5 started Sun Jun 10 14:22:38 2007
-M5 executing on iceaxe
-command line: /Users/nate/build/outgoing/build/ALPHA_SE/m5.debug -d /Users/nate/build/outgoing/build/ALPHA_SE/tests/debug/quick/01.hello-2T-smt/alpha/linux/o3-timing tests/run.py quick/01.hello-2T-smt/alpha/linux/o3-timing
+M5 compiled Jun 21 2007 21:25:27
+M5 started Fri Jun 22 00:04:51 2007
+M5 executing on zizzer.eecs.umich.edu
+command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/01.hello-2T-smt/alpha/linux/o3-timing tests/run.py quick/01.hello-2T-smt/alpha/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
-Exiting @ tick 5490000 because target called exit()
+Exiting @ tick 5491500 because target called exit()
diff --git a/tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.ini b/tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.ini
index 61102139c..0ef239ef4 100644
--- a/tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.ini
+++ b/tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.ini
@@ -21,6 +21,7 @@ SQEntries=32
SSITSize=1024
activity=0
backComSize=5
+cachePorts=200
choiceCtrBits=2
choicePredictorSize=8192
clock=500
@@ -74,6 +75,15 @@ renameToFetchDelay=1
renameToIEWDelay=2
renameToROBDelay=1
renameWidth=8
+smtCommitPolicy=RoundRobin
+smtFetchPolicy=SingleThread
+smtIQPolicy=Partitioned
+smtIQThreshold=100
+smtLSQPolicy=Partitioned
+smtLSQThreshold=100
+smtNumFetchingThreads=1
+smtROBPolicy=Partitioned
+smtROBThreshold=100
squashWidth=8
system=system
trapLatency=13
@@ -86,6 +96,7 @@ icache_port=system.cpu.icache.cpu_side
[system.cpu.dcache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
@@ -99,7 +110,7 @@ prefetch_access=false
prefetch_cache_check_push=true
prefetch_data_accesses_only=false
prefetch_degree=1
-prefetch_latency=10
+prefetch_latency=10000
prefetch_miss=false
prefetch_past_page=false
prefetch_policy=none
@@ -261,6 +272,7 @@ opLat=3
[system.cpu.icache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
@@ -274,7 +286,7 @@ prefetch_access=false
prefetch_cache_check_push=true
prefetch_data_accesses_only=false
prefetch_degree=1
-prefetch_latency=10
+prefetch_latency=10000
prefetch_miss=false
prefetch_past_page=false
prefetch_policy=none
@@ -299,6 +311,7 @@ mem_side=system.cpu.toL2Bus.port[0]
[system.cpu.l2cache]
type=BaseCache
adaptive_compression=false
+addr_range=0:18446744073709551615
assoc=2
block_size=64
compressed_bus=false
@@ -312,7 +325,7 @@ prefetch_access=false
prefetch_cache_check_push=true
prefetch_data_accesses_only=false
prefetch_degree=1
-prefetch_latency=10
+prefetch_latency=10000
prefetch_miss=false
prefetch_past_page=false
prefetch_policy=none
@@ -366,7 +379,7 @@ bus_id=0
clock=1000
responder_set=false
width=64
-port=system.physmem.port system.cpu.l2cache.mem_side
+port=system.physmem.port[0] system.cpu.l2cache.mem_side
[system.physmem]
type=PhysicalMemory
diff --git a/tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.out b/tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.out
index 70564f749..bdf29a72a 100644
--- a/tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.out
+++ b/tests/quick/02.insttest/ref/sparc/linux/o3-timing/config.out
@@ -275,7 +275,7 @@ prefetch_access=false
prefetcher_size=100
prefetch_past_page=false
prefetch_serial_squash=false
-prefetch_latency=10
+prefetch_latency=10000
prefetch_degree=1
prefetch_policy=none
prefetch_cache_check_push=true
@@ -312,7 +312,7 @@ prefetch_access=false
prefetcher_size=100
prefetch_past_page=false
prefetch_serial_squash=false
-prefetch_latency=10
+prefetch_latency=10000
prefetch_degree=1
prefetch_policy=none
prefetch_cache_check_push=true
@@ -349,7 +349,7 @@ prefetch_access=false
prefetcher_size=100
prefetch_past_page=false
prefetch_serial_squash=false
-prefetch_latency=10
+prefetch_latency=10000
prefetch_degree=1
prefetch_policy=none
prefetch_cache_check_push=true
diff --git a/tests/quick/02.insttest/ref/sparc/linux/o3-timing/m5stats.txt b/tests/quick/02.insttest/ref/sparc/linux/o3-timing/m5stats.txt
index 7859d5c2b..ca9f1caa8 100644
--- a/tests/quick/02.insttest/ref/sparc/linux/o3-timing/m5stats.txt
+++ b/tests/quick/02.insttest/ref/sparc/linux/o3-timing/m5stats.txt
@@ -1,40 +1,40 @@
---------- Begin Simulation Statistics ----------
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-global.BPredUnit.BTBHits 2726 # Number of BTB hits
-global.BPredUnit.BTBLookups 7230 # Number of BTB lookups
+global.BPredUnit.BTBHits 2589 # Number of BTB hits
+global.BPredUnit.BTBLookups 6396 # Number of BTB lookups
global.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
-global.BPredUnit.condIncorrect 2062 # Number of conditional branches incorrect
-global.BPredUnit.condPredicted 7954 # Number of conditional branches predicted
-global.BPredUnit.lookups 7954 # Number of BP lookups
+global.BPredUnit.condIncorrect 2002 # Number of conditional branches incorrect
+global.BPredUnit.condPredicted 6955 # Number of conditional branches predicted
+global.BPredUnit.lookups 6955 # Number of BP lookups
global.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
-host_inst_rate 37089 # Simulator instruction rate (inst/s)
-host_mem_usage 154932 # Number of bytes of host memory used
-host_seconds 0.30 # Real time elapsed on the host
-host_tick_rate 53780846 # Simulator tick rate (ticks/s)
+host_inst_rate 33806 # Simulator instruction rate (inst/s)
+host_mem_usage 154936 # Number of bytes of host memory used
+host_seconds 0.32 # Real time elapsed on the host
+host_tick_rate 48256964 # Simulator tick rate (ticks/s)
memdepunit.memDep.conflictingLoads 10 # Number of conflicting loads.
memdepunit.memDep.conflictingStores 0 # Number of conflicting stores.
-memdepunit.memDep.insertedLoads 3198 # Number of loads inserted to the mem dependence unit.
-memdepunit.memDep.insertedStores 2970 # Number of stores inserted to the mem dependence unit.
+memdepunit.memDep.insertedLoads 2999 # Number of loads inserted to the mem dependence unit.
+memdepunit.memDep.insertedStores 2872 # Number of stores inserted to the mem dependence unit.
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 10976 # Number of instructions simulated
sim_seconds 0.000016 # Number of seconds simulated
-sim_ticks 15931500 # Number of ticks simulated
+sim_ticks 15682500 # Number of ticks simulated
system.cpu.commit.COM:branches 2152 # Number of branches committed
-system.cpu.commit.COM:bw_lim_events 146 # number cycles where commit BW limit reached
+system.cpu.commit.COM:bw_lim_events 199 # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle.samples 28801
+system.cpu.commit.COM:committed_per_cycle.samples 28561
system.cpu.commit.COM:committed_per_cycle.min_value 0
- 0 23411 8128.54%
- 1 2862 993.72%
- 2 1174 407.62%
- 3 608 211.10%
- 4 359 124.65%
- 5 123 42.71%
- 6 103 35.76%
- 7 15 5.21%
- 8 146 50.69%
+ 0 23237 8135.92%
+ 1 2855 999.61%
+ 2 1132 396.34%
+ 3 638 223.38%
+ 4 273 95.58%
+ 5 119 41.67%
+ 6 92 32.21%
+ 7 16 5.60%
+ 8 199 69.68%
system.cpu.commit.COM:committed_per_cycle.max_value 8
system.cpu.commit.COM:committed_per_cycle.end_dist
@@ -43,71 +43,71 @@ system.cpu.commit.COM:loads 1462 # Nu
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
system.cpu.commit.COM:refs 2760 # Number of memory references committed
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.branchMispredicts 2062 # The number of times a branch was mispredicted
+system.cpu.commit.branchMispredicts 2002 # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts 10976 # The number of committed instructions
-system.cpu.commit.commitNonSpecStalls 327 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.commitSquashedInsts 14297 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 329 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.commitSquashedInsts 12659 # The number of squashed insts skipped by commit
system.cpu.committedInsts 10976 # Number of Instructions Simulated
system.cpu.committedInsts_total 10976 # Number of Instructions Simulated
-system.cpu.cpi 2.903061 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 2.903061 # CPI: Total CPI of All Threads
-system.cpu.dcache.ReadReq_accesses 2743 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency 5392.857143 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 4696.969697 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits 2659 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency 453000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_rate 0.030623 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_misses 84 # number of ReadReq misses
-system.cpu.dcache.ReadReq_mshr_hits 18 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_miss_latency 310000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.024061 # mshr miss rate for ReadReq accesses
+system.cpu.cpi 2.857598 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 2.857598 # CPI: Total CPI of All Threads
+system.cpu.dcache.ReadReq_accesses 2313 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_avg_miss_latency 5451.807229 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 4719.696970 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_hits 2230 # number of ReadReq hits
+system.cpu.dcache.ReadReq_miss_latency 452500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_rate 0.035884 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_misses 83 # number of ReadReq misses
+system.cpu.dcache.ReadReq_mshr_hits 17 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_miss_latency 311500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.028534 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses 66 # number of ReadReq MSHR misses
system.cpu.dcache.SwapReq_accesses 6 # number of SwapReq accesses(hits+misses)
system.cpu.dcache.SwapReq_hits 6 # number of SwapReq hits
system.cpu.dcache.WriteReq_accesses 1292 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_avg_miss_latency 5505 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency 5522.613065 # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency 4802.325581 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_hits 1092 # number of WriteReq hits
-system.cpu.dcache.WriteReq_miss_latency 1101000 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_rate 0.154799 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_misses 200 # number of WriteReq misses
-system.cpu.dcache.WriteReq_mshr_hits 114 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_hits 1093 # number of WriteReq hits
+system.cpu.dcache.WriteReq_miss_latency 1099000 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_rate 0.154025 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_misses 199 # number of WriteReq misses
+system.cpu.dcache.WriteReq_mshr_hits 113 # number of WriteReq MSHR hits
system.cpu.dcache.WriteReq_mshr_miss_latency 413000 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate 0.066563 # mshr miss rate for WriteReq accesses
system.cpu.dcache.WriteReq_mshr_misses 86 # number of WriteReq MSHR misses
system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs 24.717105 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 21.901316 # Average number of references to valid blocks.
system.cpu.dcache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.demand_accesses 4035 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency 5471.830986 # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 4756.578947 # average overall mshr miss latency
-system.cpu.dcache.demand_hits 3751 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 1554000 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_rate 0.070384 # miss rate for demand accesses
-system.cpu.dcache.demand_misses 284 # number of demand (read+write) misses
-system.cpu.dcache.demand_mshr_hits 132 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 723000 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_rate 0.037670 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_accesses 3605 # number of demand (read+write) accesses
+system.cpu.dcache.demand_avg_miss_latency 5501.773050 # average overall miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 4766.447368 # average overall mshr miss latency
+system.cpu.dcache.demand_hits 3323 # number of demand (read+write) hits
+system.cpu.dcache.demand_miss_latency 1551500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_rate 0.078225 # miss rate for demand accesses
+system.cpu.dcache.demand_misses 282 # number of demand (read+write) misses
+system.cpu.dcache.demand_mshr_hits 130 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_miss_latency 724500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_rate 0.042164 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses 152 # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.overall_accesses 4035 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency 5471.830986 # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 4756.578947 # average overall mshr miss latency
+system.cpu.dcache.overall_accesses 3605 # number of overall (read+write) accesses
+system.cpu.dcache.overall_avg_miss_latency 5501.773050 # average overall miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 4766.447368 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits 3751 # number of overall hits
-system.cpu.dcache.overall_miss_latency 1554000 # number of overall miss cycles
-system.cpu.dcache.overall_miss_rate 0.070384 # miss rate for overall accesses
-system.cpu.dcache.overall_misses 284 # number of overall misses
-system.cpu.dcache.overall_mshr_hits 132 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 723000 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_rate 0.037670 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_hits 3323 # number of overall hits
+system.cpu.dcache.overall_miss_latency 1551500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_rate 0.078225 # miss rate for overall accesses
+system.cpu.dcache.overall_misses 282 # number of overall misses
+system.cpu.dcache.overall_mshr_hits 130 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_miss_latency 724500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_rate 0.042164 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses 152 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
@@ -123,85 +123,85 @@ system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.dcache.replacements 0 # number of replacements
system.cpu.dcache.sampled_refs 152 # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 113.439038 # Cycle average of tags in use
-system.cpu.dcache.total_refs 3757 # Total number of references to valid blocks.
+system.cpu.dcache.tagsinuse 113.060803 # Cycle average of tags in use
+system.cpu.dcache.total_refs 3329 # Total number of references to valid blocks.
system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 0 # number of writebacks
-system.cpu.decode.DECODE:BlockedCycles 4602 # Number of cycles decode is blocked
-system.cpu.decode.DECODE:DecodedInsts 38937 # Number of instructions handled by decode
-system.cpu.decode.DECODE:IdleCycles 16098 # Number of cycles decode is idle
-system.cpu.decode.DECODE:RunCycles 7883 # Number of cycles decode is running
-system.cpu.decode.DECODE:SquashCycles 3063 # Number of cycles decode is squashing
-system.cpu.decode.DECODE:UnblockCycles 218 # Number of cycles decode is unblocking
-system.cpu.fetch.Branches 7954 # Number of branches that fetch encountered
-system.cpu.fetch.CacheLines 4933 # Number of cache lines fetched
-system.cpu.fetch.Cycles 14166 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.IcacheSquashes 565 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.Insts 44421 # Number of instructions fetch has processed
-system.cpu.fetch.SquashCycles 2121 # Number of cycles fetch has spent squashing
-system.cpu.fetch.branchRate 0.249623 # Number of branch fetches per cycle
-system.cpu.fetch.icacheStallCycles 4933 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.predictedBranches 2726 # Number of branches that fetch has predicted taken
-system.cpu.fetch.rate 1.394081 # Number of inst fetches per cycle
+system.cpu.decode.DECODE:BlockedCycles 3802 # Number of cycles decode is blocked
+system.cpu.decode.DECODE:DecodedInsts 34098 # Number of instructions handled by decode
+system.cpu.decode.DECODE:IdleCycles 15413 # Number of cycles decode is idle
+system.cpu.decode.DECODE:RunCycles 9282 # Number of cycles decode is running
+system.cpu.decode.DECODE:SquashCycles 2804 # Number of cycles decode is squashing
+system.cpu.decode.DECODE:UnblockCycles 64 # Number of cycles decode is unblocking
+system.cpu.fetch.Branches 6955 # Number of branches that fetch encountered
+system.cpu.fetch.CacheLines 4655 # Number of cache lines fetched
+system.cpu.fetch.Cycles 15062 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.IcacheSquashes 489 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.Insts 38520 # Number of instructions fetch has processed
+system.cpu.fetch.SquashCycles 2061 # Number of cycles fetch has spent squashing
+system.cpu.fetch.branchRate 0.221744 # Number of branch fetches per cycle
+system.cpu.fetch.icacheStallCycles 4655 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.predictedBranches 2589 # Number of branches that fetch has predicted taken
+system.cpu.fetch.rate 1.228121 # Number of inst fetches per cycle
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist.samples 31864
+system.cpu.fetch.rateDist.samples 31365
system.cpu.fetch.rateDist.min_value 0
- 0 22632 7102.69%
- 1 2187 686.35%
- 2 562 176.37%
- 3 869 272.72%
- 4 521 163.51%
- 5 770 241.65%
- 6 886 278.06%
- 7 243 76.26%
- 8 3194 1002.39%
+ 0 20959 6682.29%
+ 1 4502 1435.36%
+ 2 577 183.96%
+ 3 682 217.44%
+ 4 776 247.41%
+ 5 629 200.54%
+ 6 581 185.24%
+ 7 189 60.26%
+ 8 2470 787.50%
system.cpu.fetch.rateDist.max_value 8
system.cpu.fetch.rateDist.end_dist
-system.cpu.icache.ReadReq_accesses 4933 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency 5310.666667 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 4396.174863 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_hits 4558 # number of ReadReq hits
-system.cpu.icache.ReadReq_miss_latency 1991500 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_rate 0.076019 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_misses 375 # number of ReadReq misses
-system.cpu.icache.ReadReq_mshr_hits 9 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_miss_latency 1609000 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate 0.074194 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_accesses 4655 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_avg_miss_latency 5308.823529 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 4382.513661 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_hits 4281 # number of ReadReq hits
+system.cpu.icache.ReadReq_miss_latency 1985500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_rate 0.080344 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_misses 374 # number of ReadReq misses
+system.cpu.icache.ReadReq_mshr_hits 8 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_miss_latency 1604000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate 0.078625 # mshr miss rate for ReadReq accesses
system.cpu.icache.ReadReq_mshr_misses 366 # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.icache.avg_refs 12.453552 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 11.696721 # Average number of references to valid blocks.
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses 4933 # number of demand (read+write) accesses
-system.cpu.icache.demand_avg_miss_latency 5310.666667 # average overall miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 4396.174863 # average overall mshr miss latency
-system.cpu.icache.demand_hits 4558 # number of demand (read+write) hits
-system.cpu.icache.demand_miss_latency 1991500 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_rate 0.076019 # miss rate for demand accesses
-system.cpu.icache.demand_misses 375 # number of demand (read+write) misses
-system.cpu.icache.demand_mshr_hits 9 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_miss_latency 1609000 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_rate 0.074194 # mshr miss rate for demand accesses
+system.cpu.icache.demand_accesses 4655 # number of demand (read+write) accesses
+system.cpu.icache.demand_avg_miss_latency 5308.823529 # average overall miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 4382.513661 # average overall mshr miss latency
+system.cpu.icache.demand_hits 4281 # number of demand (read+write) hits
+system.cpu.icache.demand_miss_latency 1985500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_rate 0.080344 # miss rate for demand accesses
+system.cpu.icache.demand_misses 374 # number of demand (read+write) misses
+system.cpu.icache.demand_mshr_hits 8 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_miss_latency 1604000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_rate 0.078625 # mshr miss rate for demand accesses
system.cpu.icache.demand_mshr_misses 366 # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.overall_accesses 4933 # number of overall (read+write) accesses
-system.cpu.icache.overall_avg_miss_latency 5310.666667 # average overall miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 4396.174863 # average overall mshr miss latency
+system.cpu.icache.overall_accesses 4655 # number of overall (read+write) accesses
+system.cpu.icache.overall_avg_miss_latency 5308.823529 # average overall miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 4382.513661 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
-system.cpu.icache.overall_hits 4558 # number of overall hits
-system.cpu.icache.overall_miss_latency 1991500 # number of overall miss cycles
-system.cpu.icache.overall_miss_rate 0.076019 # miss rate for overall accesses
-system.cpu.icache.overall_misses 375 # number of overall misses
-system.cpu.icache.overall_mshr_hits 9 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_miss_latency 1609000 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_rate 0.074194 # mshr miss rate for overall accesses
+system.cpu.icache.overall_hits 4281 # number of overall hits
+system.cpu.icache.overall_miss_latency 1985500 # number of overall miss cycles
+system.cpu.icache.overall_miss_rate 0.080344 # miss rate for overall accesses
+system.cpu.icache.overall_misses 374 # number of overall misses
+system.cpu.icache.overall_mshr_hits 8 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_miss_latency 1604000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_rate 0.078625 # mshr miss rate for overall accesses
system.cpu.icache.overall_mshr_misses 366 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
@@ -217,59 +217,59 @@ system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.icache.replacements 1 # number of replacements
system.cpu.icache.sampled_refs 366 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 233.760012 # Cycle average of tags in use
-system.cpu.icache.total_refs 4558 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 232.692086 # Cycle average of tags in use
+system.cpu.icache.total_refs 4281 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.idleCycles 499 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.iew.EXEC:branches 3548 # Number of branches executed
+system.cpu.idleCycles 1997 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.iew.EXEC:branches 3040 # Number of branches executed
system.cpu.iew.EXEC:nop 0 # number of nop insts executed
-system.cpu.iew.EXEC:rate 0.670318 # Inst execution rate
-system.cpu.iew.EXEC:refs 5385 # number of memory reference insts executed
-system.cpu.iew.EXEC:stores 2502 # Number of stores executed
+system.cpu.iew.EXEC:rate 0.582082 # Inst execution rate
+system.cpu.iew.EXEC:refs 4490 # number of memory reference insts executed
+system.cpu.iew.EXEC:stores 2077 # Number of stores executed
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
-system.cpu.iew.WB:consumers 10159 # num instructions consuming a value
-system.cpu.iew.WB:count 20199 # cumulative count of insts written-back
-system.cpu.iew.WB:fanout 0.790629 # average fanout of values written-back
+system.cpu.iew.WB:consumers 8997 # num instructions consuming a value
+system.cpu.iew.WB:count 17565 # cumulative count of insts written-back
+system.cpu.iew.WB:fanout 0.831833 # average fanout of values written-back
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.iew.WB:producers 8032 # num instructions producing a value
-system.cpu.iew.WB:rate 0.633913 # insts written-back per cycle
-system.cpu.iew.WB:sent 20448 # cumulative count of insts sent to commit
-system.cpu.iew.branchMispredicts 2568 # Number of branch mispredicts detected at execute
+system.cpu.iew.WB:producers 7484 # num instructions producing a value
+system.cpu.iew.WB:rate 0.560019 # insts written-back per cycle
+system.cpu.iew.WB:sent 17724 # cumulative count of insts sent to commit
+system.cpu.iew.branchMispredicts 2199 # Number of branch mispredicts detected at execute
system.cpu.iew.iewBlockCycles 0 # Number of cycles IEW is blocking
-system.cpu.iew.iewDispLoadInsts 3198 # Number of dispatched load instructions
-system.cpu.iew.iewDispNonSpecInsts 610 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewDispSquashedInsts 2750 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispStoreInsts 2970 # Number of dispatched store instructions
-system.cpu.iew.iewDispatchedInsts 25274 # Number of instructions dispatched to IQ
-system.cpu.iew.iewExecLoadInsts 2883 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1463 # Number of squashed instructions skipped in execute
-system.cpu.iew.iewExecutedInsts 21359 # Number of executed instructions
+system.cpu.iew.iewDispLoadInsts 2999 # Number of dispatched load instructions
+system.cpu.iew.iewDispNonSpecInsts 609 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewDispSquashedInsts 1287 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispStoreInsts 2872 # Number of dispatched store instructions
+system.cpu.iew.iewDispatchedInsts 23636 # Number of instructions dispatched to IQ
+system.cpu.iew.iewExecLoadInsts 2413 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 3118 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewExecutedInsts 18257 # Number of executed instructions
system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
system.cpu.iew.iewLSQFullEvents 0 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.iewSquashCycles 3063 # Number of cycles IEW is squashing
+system.cpu.iew.iewSquashCycles 2804 # Number of cycles IEW is squashing
system.cpu.iew.iewUnblockCycles 0 # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
system.cpu.iew.lsq.thread.0.cacheBlocked 0 # Number of times an access to memory failed due to the cache being blocked
-system.cpu.iew.lsq.thread.0.forwLoads 48 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread.0.forwLoads 43 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread.0.ignoredResponses 8 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread.0.memOrderViolation 52 # Number of memory ordering violations
system.cpu.iew.lsq.thread.0.rescheduledLoads 0 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread.0.squashedLoads 1736 # Number of loads squashed
-system.cpu.iew.lsq.thread.0.squashedStores 1672 # Number of stores squashed
+system.cpu.iew.lsq.thread.0.squashedLoads 1537 # Number of loads squashed
+system.cpu.iew.lsq.thread.0.squashedStores 1574 # Number of stores squashed
system.cpu.iew.memOrderViolationEvents 52 # Number of memory order violations
-system.cpu.iew.predictedNotTakenIncorrect 958 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.predictedTakenIncorrect 1610 # Number of branches that were predicted taken incorrectly
-system.cpu.ipc 0.344464 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.344464 # IPC: Total IPC of All Threads
-system.cpu.iq.ISSUE:FU_type_0 22822 # Type of FU issued
+system.cpu.iew.predictedNotTakenIncorrect 682 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.predictedTakenIncorrect 1517 # Number of branches that were predicted taken incorrectly
+system.cpu.ipc 0.349944 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.349944 # IPC: Total IPC of All Threads
+system.cpu.iq.ISSUE:FU_type_0 21375 # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.start_dist
- (null) 1826 8.00% # Type of FU issued
- IntAlu 15247 66.81% # Type of FU issued
+ No_OpClass 1750 8.19% # Type of FU issued
+ IntAlu 14209 66.47% # Type of FU issued
IntMult 0 0.00% # Type of FU issued
IntDiv 0 0.00% # Type of FU issued
FloatAdd 0 0.00% # Type of FU issued
@@ -278,16 +278,16 @@ system.cpu.iq.ISSUE:FU_type_0.start_dist
FloatMult 0 0.00% # Type of FU issued
FloatDiv 0 0.00% # Type of FU issued
FloatSqrt 0 0.00% # Type of FU issued
- MemRead 3042 13.33% # Type of FU issued
- MemWrite 2707 11.86% # Type of FU issued
+ MemRead 2832 13.25% # Type of FU issued
+ MemWrite 2584 12.09% # Type of FU issued
IprAccess 0 0.00% # Type of FU issued
InstPrefetch 0 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.end_dist
-system.cpu.iq.ISSUE:fu_busy_cnt 190 # FU busy when requested
-system.cpu.iq.ISSUE:fu_busy_rate 0.008325 # FU busy rate (busy events/executed inst)
+system.cpu.iq.ISSUE:fu_busy_cnt 160 # FU busy when requested
+system.cpu.iq.ISSUE:fu_busy_rate 0.007485 # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full.start_dist
- (null) 0 0.00% # attempts to use FU when none available
- IntAlu 50 26.32% # attempts to use FU when none available
+ No_OpClass 0 0.00% # attempts to use FU when none available
+ IntAlu 27 16.88% # attempts to use FU when none available
IntMult 0 0.00% # attempts to use FU when none available
IntDiv 0 0.00% # attempts to use FU when none available
FloatAdd 0 0.00% # attempts to use FU when none available
@@ -296,41 +296,41 @@ system.cpu.iq.ISSUE:fu_full.start_dist
FloatMult 0 0.00% # attempts to use FU when none available
FloatDiv 0 0.00% # attempts to use FU when none available
FloatSqrt 0 0.00% # attempts to use FU when none available
- MemRead 25 13.16% # attempts to use FU when none available
- MemWrite 115 60.53% # attempts to use FU when none available
+ MemRead 23 14.37% # attempts to use FU when none available
+ MemWrite 110 68.75% # attempts to use FU when none available
IprAccess 0 0.00% # attempts to use FU when none available
InstPrefetch 0 0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full.end_dist
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle.samples 31864
+system.cpu.iq.ISSUE:issued_per_cycle.samples 31365
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
- 0 22879 7180.20%
- 1 3824 1200.10%
- 2 1304 409.24%
- 3 1251 392.61%
- 4 1252 392.92%
- 5 751 235.69%
- 6 414 129.93%
- 7 122 38.29%
- 8 67 21.03%
+ 0 21827 6959.03%
+ 1 4212 1342.90%
+ 2 2084 664.43%
+ 3 1568 499.92%
+ 4 766 244.22%
+ 5 454 144.75%
+ 6 283 90.23%
+ 7 109 34.75%
+ 8 62 19.77%
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
-system.cpu.iq.ISSUE:rate 0.716231 # Inst issue rate
-system.cpu.iq.iqInstsAdded 24664 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqInstsIssued 22822 # Number of instructions issued
-system.cpu.iq.iqNonSpecInstsAdded 610 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqSquashedInstsExamined 11119 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedInstsIssued 83 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedNonSpecRemoved 283 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.iqSquashedOperandsExamined 5685 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.ISSUE:rate 0.681492 # Inst issue rate
+system.cpu.iq.iqInstsAdded 23027 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqInstsIssued 21375 # Number of instructions issued
+system.cpu.iq.iqNonSpecInstsAdded 609 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqSquashedInstsExamined 10843 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedInstsIssued 99 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedNonSpecRemoved 280 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.iqSquashedOperandsExamined 7823 # Number of squashed operands that are examined and possibly removed from graph
system.cpu.l2cache.ReadReq_accesses 514 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 4458.171206 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2373.540856 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2375.486381 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_miss_latency 2291500 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_rate 1 # miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_misses 514 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 1220000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency 1221000 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_rate 1 # mshr miss rate for ReadReq accesses
system.cpu.l2cache.ReadReq_mshr_misses 514 # number of ReadReq MSHR misses
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
@@ -343,13 +343,13 @@ system.cpu.l2cache.blocked_cycles_no_targets 0
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
system.cpu.l2cache.demand_accesses 514 # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 4458.171206 # average overall miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 2373.540856 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 2375.486381 # average overall mshr miss latency
system.cpu.l2cache.demand_hits 0 # number of demand (read+write) hits
system.cpu.l2cache.demand_miss_latency 2291500 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_rate 1 # miss rate for demand accesses
system.cpu.l2cache.demand_misses 514 # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_miss_latency 1220000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency 1221000 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_rate 1 # mshr miss rate for demand accesses
system.cpu.l2cache.demand_mshr_misses 514 # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
@@ -357,14 +357,14 @@ system.cpu.l2cache.mshr_cap_events 0 # nu
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.overall_accesses 514 # number of overall (read+write) accesses
system.cpu.l2cache.overall_avg_miss_latency 4458.171206 # average overall miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 2373.540856 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 2375.486381 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.l2cache.overall_hits 0 # number of overall hits
system.cpu.l2cache.overall_miss_latency 2291500 # number of overall miss cycles
system.cpu.l2cache.overall_miss_rate 1 # miss rate for overall accesses
system.cpu.l2cache.overall_misses 514 # number of overall misses
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_miss_latency 1220000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency 1221000 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_rate 1 # mshr miss rate for overall accesses
system.cpu.l2cache.overall_mshr_misses 514 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
@@ -381,26 +381,25 @@ system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.l2cache.replacements 0 # number of replacements
system.cpu.l2cache.sampled_refs 514 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 345.564898 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 344.125692 # Cycle average of tags in use
system.cpu.l2cache.total_refs 0 # Total number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.l2cache.writebacks 0 # number of writebacks
-system.cpu.numCycles 31864 # number of cpu cycles simulated
+system.cpu.numCycles 31365 # number of cpu cycles simulated
system.cpu.rename.RENAME:CommittedMaps 9868 # Number of HB maps that are committed
-system.cpu.rename.RENAME:IdleCycles 16082 # Number of cycles rename is idle
-system.cpu.rename.RENAME:RenameLookups 44650 # Number of register rename lookups that rename has made
-system.cpu.rename.RENAME:RenamedInsts 29655 # Number of instructions processed by rename
-system.cpu.rename.RENAME:RenamedOperands 24195 # Number of destination operands rename has renamed
-system.cpu.rename.RENAME:RunCycles 7618 # Number of cycles rename is running
-system.cpu.rename.RENAME:SquashCycles 3063 # Number of cycles rename is squashing
-system.cpu.rename.RENAME:SquashedInsts 8815 # Number of squashed instructions processed by rename
-system.cpu.rename.RENAME:UnblockCycles 684 # Number of cycles rename is unblocking
-system.cpu.rename.RENAME:UndoneMaps 14327 # Number of HB maps that are undone due to squashing
-system.cpu.rename.RENAME:serializeStallCycles 3915 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RENAME:serializingInsts 631 # count of serializing insts renamed
-system.cpu.rename.RENAME:skidInsts 4702 # count of insts added to the skid buffer
-system.cpu.rename.RENAME:tempSerializingInsts 623 # count of temporary serializing insts renamed
-system.cpu.timesIdled 1 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.rename.RENAME:IdleCycles 16585 # Number of cycles rename is idle
+system.cpu.rename.RENAME:RenameLookups 46161 # Number of register rename lookups that rename has made
+system.cpu.rename.RENAME:RenamedInsts 26550 # Number of instructions processed by rename
+system.cpu.rename.RENAME:RenamedOperands 21893 # Number of destination operands rename has renamed
+system.cpu.rename.RENAME:RunCycles 8196 # Number of cycles rename is running
+system.cpu.rename.RENAME:SquashCycles 2804 # Number of cycles rename is squashing
+system.cpu.rename.RENAME:UnblockCycles 229 # Number of cycles rename is unblocking
+system.cpu.rename.RENAME:UndoneMaps 12025 # Number of HB maps that are undone due to squashing
+system.cpu.rename.RENAME:serializeStallCycles 3551 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RENAME:serializingInsts 628 # count of serializing insts renamed
+system.cpu.rename.RENAME:skidInsts 4297 # count of insts added to the skid buffer
+system.cpu.rename.RENAME:tempSerializingInsts 640 # count of temporary serializing insts renamed
+system.cpu.timesIdled 3 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls 8 # Number of system calls
---------- End Simulation Statistics ----------
diff --git a/tests/quick/02.insttest/ref/sparc/linux/o3-timing/stdout b/tests/quick/02.insttest/ref/sparc/linux/o3-timing/stdout
index 0b6e54449..692223ccd 100644
--- a/tests/quick/02.insttest/ref/sparc/linux/o3-timing/stdout
+++ b/tests/quick/02.insttest/ref/sparc/linux/o3-timing/stdout
@@ -16,9 +16,9 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled May 15 2007 13:02:31
-M5 started Tue May 15 17:00:06 2007
+M5 compiled Jun 21 2007 21:15:48
+M5 started Fri Jun 22 00:32:08 2007
M5 executing on zizzer.eecs.umich.edu
command line: build/SPARC_SE/m5.fast -d build/SPARC_SE/tests/fast/quick/02.insttest/sparc/linux/o3-timing tests/run.py quick/02.insttest/sparc/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
-Exiting @ tick 15931500 because target called exit()
+Exiting @ tick 15682500 because target called exit()