diff options
author | Derek Hower <drh5@cs.wisc.edu> | 2009-08-05 14:20:53 -0500 |
---|---|---|
committer | Derek Hower <drh5@cs.wisc.edu> | 2009-08-05 14:20:53 -0500 |
commit | 867269bc9650e0b5b2384daf0c09fba60aa7438c (patch) | |
tree | e6c21176ef2951447086a9a14dff012279ba22cf /tests/quick | |
parent | fbf7391bb0aa3c32289abb8a1b1066267df7c705 (diff) | |
download | gem5-867269bc9650e0b5b2384daf0c09fba60aa7438c.tar.xz |
regression: updated stats
Diffstat (limited to 'tests/quick')
4 files changed, 447 insertions, 437 deletions
diff --git a/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/ruby.stats b/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/ruby.stats index f8b15caeb..824e957e9 100644 --- a/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/ruby.stats +++ b/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/ruby.stats @@ -15,17 +15,19 @@ DMA_Controller config: DMAController_0 buffer_size: 32 dma_sequencer: DMASequencer_0 number_of_TBEs: 256 + recycle_latency: 10 + request_latency: 6 transitions_per_cycle: 32 Directory_Controller config: DirectoryController_0 version: 0 buffer_size: 32 directory_latency: 6 directory_name: DirectoryMemory_0 + dma_select_low_bit: 6 + dma_select_num_bits: 0 memory_controller_name: MemoryControl_0 - memory_latency: 1 number_of_TBEs: 256 recycle_latency: 10 - to_mem_ctrl_latency: 1 transitions_per_cycle: 32 L1Cache_Controller config: L1CacheController_0 version: 0 @@ -34,6 +36,7 @@ L1Cache_Controller config: L1CacheController_0 cache_response_latency: 12 issue_latency: 2 number_of_TBEs: 256 + recycle_latency: 10 sequencer: Sequencer_0 transitions_per_cycle: 32 L1Cache_Controller config: L1CacheController_1 @@ -43,6 +46,7 @@ L1Cache_Controller config: L1CacheController_1 cache_response_latency: 12 issue_latency: 2 number_of_TBEs: 256 + recycle_latency: 10 sequencer: Sequencer_1 transitions_per_cycle: 32 L1Cache_Controller config: L1CacheController_2 @@ -52,6 +56,7 @@ L1Cache_Controller config: L1CacheController_2 cache_response_latency: 12 issue_latency: 2 number_of_TBEs: 256 + recycle_latency: 10 sequencer: Sequencer_2 transitions_per_cycle: 32 L1Cache_Controller config: L1CacheController_3 @@ -61,6 +66,7 @@ L1Cache_Controller config: L1CacheController_3 cache_response_latency: 12 issue_latency: 2 number_of_TBEs: 256 + recycle_latency: 10 sequencer: Sequencer_3 transitions_per_cycle: 32 L1Cache_Controller config: L1CacheController_4 @@ -70,6 +76,7 @@ L1Cache_Controller config: L1CacheController_4 cache_response_latency: 12 issue_latency: 2 number_of_TBEs: 256 + recycle_latency: 10 sequencer: Sequencer_4 transitions_per_cycle: 32 L1Cache_Controller config: L1CacheController_5 @@ -79,6 +86,7 @@ L1Cache_Controller config: L1CacheController_5 cache_response_latency: 12 issue_latency: 2 number_of_TBEs: 256 + recycle_latency: 10 sequencer: Sequencer_5 transitions_per_cycle: 32 L1Cache_Controller config: L1CacheController_6 @@ -88,6 +96,7 @@ L1Cache_Controller config: L1CacheController_6 cache_response_latency: 12 issue_latency: 2 number_of_TBEs: 256 + recycle_latency: 10 sequencer: Sequencer_6 transitions_per_cycle: 32 L1Cache_Controller config: L1CacheController_7 @@ -97,6 +106,7 @@ L1Cache_Controller config: L1CacheController_7 cache_response_latency: 12 issue_latency: 2 number_of_TBEs: 256 + recycle_latency: 10 sequencer: Sequencer_7 transitions_per_cycle: 32 Cache config: l1u_0 @@ -376,34 +386,34 @@ periodic_stats_period: 1000000 ================ End RubySystem Configuration Print ================ -Real time: Jul/29/2009 15:40:36 +Real time: Aug/05/2009 14:05:27 Profiler Stats -------------- -Elapsed_time_in_seconds: 1279 -Elapsed_time_in_minutes: 21.3167 -Elapsed_time_in_hours: 0.355278 -Elapsed_time_in_days: 0.0148032 +Elapsed_time_in_seconds: 1657 +Elapsed_time_in_minutes: 27.6167 +Elapsed_time_in_hours: 0.460278 +Elapsed_time_in_days: 0.0191782 -Virtual_time_in_seconds: 1279.21 -Virtual_time_in_minutes: 21.3202 -Virtual_time_in_hours: 0.355336 -Virtual_time_in_days: 0.0148057 +Virtual_time_in_seconds: 1574.85 +Virtual_time_in_minutes: 26.2475 +Virtual_time_in_hours: 0.437458 +Virtual_time_in_days: 0.0182274 -Ruby_current_time: 31814465 +Ruby_current_time: 31871403 Ruby_start_time: 1 -Ruby_cycles: 31814464 +Ruby_cycles: 31871402 -mbytes_resident: 150.707 -mbytes_total: 1502.61 -resident_ratio: 0.100302 +mbytes_resident: 150.73 +mbytes_total: 1502.58 +resident_ratio: 0.10032 Total_misses: 0 total_misses: 0 [ 0 0 0 0 0 0 0 0 ] user_misses: 0 [ 0 0 0 0 0 0 0 0 ] supervisor_misses: 0 [ 0 0 0 0 0 0 0 0 ] -ruby_cycles_executed: 254515720 [ 31814465 31814465 31814465 31814465 31814465 31814465 31814465 31814465 ] +ruby_cycles_executed: 254971224 [ 31871403 31871403 31871403 31871403 31871403 31871403 31871403 31871403 ] transactions_started: 0 [ 0 0 0 0 0 0 0 0 ] transactions_ended: 0 [ 0 0 0 0 0 0 0 0 ] @@ -412,40 +422,40 @@ misses_per_transaction: 0 [ 0 0 0 0 0 0 0 0 ] Memory control MemoryControl_0: - memory_total_requests: 1388468 - memory_reads: 694293 - memory_writes: 694043 - memory_refreshes: 66280 - memory_total_request_delays: 426683648 - memory_delays_per_request: 307.305 - memory_delays_in_input_queue: 87635910 - memory_delays_behind_head_of_bank_queue: 258531255 - memory_delays_stalled_at_head_of_bank_queue: 80516483 - memory_stalls_for_bank_busy: 12165032 + memory_total_requests: 1389969 + memory_reads: 695049 + memory_writes: 694795 + memory_refreshes: 66399 + memory_total_request_delays: 426018769 + memory_delays_per_request: 306.495 + memory_delays_in_input_queue: 90894877 + memory_delays_behind_head_of_bank_queue: 255108229 + memory_delays_stalled_at_head_of_bank_queue: 80015663 + memory_stalls_for_bank_busy: 12108953 memory_stalls_for_random_busy: 0 - memory_stalls_for_anti_starvation: 24715948 - memory_stalls_for_arbitration: 15631815 - memory_stalls_for_bus: 20544794 + memory_stalls_for_anti_starvation: 24487499 + memory_stalls_for_arbitration: 15539710 + memory_stalls_for_bus: 20434932 memory_stalls_for_tfaw: 0 - memory_stalls_for_read_write_turnaround: 6014461 - memory_stalls_for_read_read_turnaround: 1444433 - accesses_per_bank: 43313 43907 44020 43692 43588 43833 44012 43419 43405 43526 43433 43395 43597 43293 43128 43416 43269 43509 43139 43194 43419 43535 43304 43225 43160 43143 43188 43018 42886 43118 43257 43127 + memory_stalls_for_read_write_turnaround: 6003845 + memory_stalls_for_read_read_turnaround: 1440724 + accesses_per_bank: 43357 44015 43781 43810 43753 43615 43533 43621 43760 43473 43392 43592 43408 43516 43431 43583 43408 43238 43387 43265 43461 43404 43268 43371 43341 43146 43143 43177 43023 43329 42971 43397 Busy Controller Counts: -L1Cache-0:0 L1Cache-1:0 L1Cache-2:0 L1Cache-3:0 L1Cache-4:0 L1Cache-5:1 L1Cache-6:0 L1Cache-7:0 +L1Cache-0:0 L1Cache-1:0 L1Cache-2:0 L1Cache-3:0 L1Cache-4:0 L1Cache-5:0 L1Cache-6:0 L1Cache-7:2 Directory-0:0 DMA-0:0 Busy Bank Count:0 -sequencer_requests_outstanding: [binsize: 1 max: 16 count: 748260 average: 11.8029 | standard deviation: 3.40671 | 0 1091 2889 5609 9615 15772 23675 33311 44184 55041 64248 70323 72503 72248 68934 64870 143947 ] +sequencer_requests_outstanding: [binsize: 1 max: 16 count: 749091 average: 11.7606 | standard deviation: 3.43055 | 0 1195 3094 5987 10211 16213 24379 33889 44818 55183 63828 70245 72985 71727 68120 64568 142649 ] All Non-Zero Cycle Demand Cache Accesses ---------------------------------------- -miss_latency: [binsize: 128 max: 20559 count: 748171 average: 3866.31 | standard deviation: 2352.95 | 21417 1969 3723 6729 8868 8455 7676 8627 10203 11965 13796 13743 11900 13009 16352 17532 16234 15941 17304 16977 16916 18538 19194 16531 16082 17521 18191 15886 15702 16749 15616 14095 14916 15648 13793 11856 12863 13378 11663 10762 11443 11095 9691 9387 10128 9009 7817 8024 8496 7458 6302 6700 6887 5633 5066 5555 5357 4326 4220 4651 4016 3318 3403 3600 3054 2613 2796 2637 2141 2011 2128 1973 1548 1420 1531 1276 1047 1080 1093 914 741 749 732 584 493 515 525 388 363 345 325 251 268 277 202 190 183 189 147 117 143 119 90 93 91 82 60 58 58 49 51 48 39 28 34 36 30 17 16 21 24 23 12 17 16 9 12 16 12 13 7 4 7 8 7 8 5 7 5 8 4 4 6 5 3 3 2 1 4 1 2 1 0 0 0 1 1 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ] -miss_latency_2: [binsize: 128 max: 20559 count: 486192 average: 3864.95 | standard deviation: 2353.73 | 13998 1281 2484 4424 5714 5472 5029 5648 6631 7775 8926 8800 7735 8448 10496 11466 10602 10387 11224 11076 10939 12065 12497 10830 10391 11396 11931 10259 10262 10939 10169 9130 9608 10113 8955 7714 8408 8711 7593 6973 7459 7162 6232 6134 6554 5848 5110 5134 5495 4860 4083 4319 4432 3674 3259 3647 3406 2774 2755 3099 2579 2160 2269 2367 1984 1705 1833 1725 1372 1293 1349 1289 1004 902 970 862 693 720 732 613 484 488 462 374 341 336 349 246 226 213 205 156 178 186 130 122 119 126 100 72 94 79 57 64 63 57 37 38 35 33 35 27 23 19 22 28 17 7 10 14 16 16 10 7 11 6 8 9 3 6 5 4 4 4 4 4 2 6 3 5 4 3 2 5 3 3 1 1 2 1 2 1 0 0 0 0 1 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ] -miss_latency_3: [binsize: 128 max: 19863 count: 261979 average: 3868.82 | standard deviation: 2351.5 | 7419 688 1239 2305 3154 2983 2647 2979 3572 4190 4870 4943 4165 4561 5856 6066 5632 5554 6080 5901 5977 6473 6697 5701 5691 6125 6260 5627 5440 5810 5447 4965 5308 5535 4838 4142 4455 4667 4070 3789 3984 3933 3459 3253 3574 3161 2707 2890 3001 2598 2219 2381 2455 1959 1807 1908 1951 1552 1465 1552 1437 1158 1134 1233 1070 908 963 912 769 718 779 684 544 518 561 414 354 360 361 301 257 261 270 210 152 179 176 142 137 132 120 95 90 91 72 68 64 63 47 45 49 40 33 29 28 25 23 20 23 16 16 21 16 9 12 8 13 10 6 7 8 7 2 10 5 3 4 7 9 7 2 0 3 4 3 4 3 1 2 3 0 1 4 0 0 0 1 0 2 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ] +miss_latency: [binsize: 128 max: 21143 count: 748999 average: 3853.8 | standard deviation: 2347.14 | 21685 2046 3724 6754 8786 8411 7788 8757 10178 12006 13478 13800 12395 13185 16353 16995 16436 16328 17286 17295 16892 18651 19670 16684 16291 17758 18049 16416 15965 16404 15524 14164 14431 15506 13589 12027 13053 13566 11578 10619 11289 11140 9536 9219 10023 9112 7727 7948 8409 7483 6331 6838 6701 5601 5153 5461 5371 4328 4243 4405 4068 3507 3548 3405 3002 2597 2725 2712 2106 1961 2002 1909 1487 1417 1536 1278 1012 1084 1058 904 709 736 738 545 501 536 472 397 337 357 316 252 267 271 202 195 179 183 140 124 136 106 74 91 89 65 54 61 55 60 60 45 33 31 24 39 28 23 30 31 14 20 14 16 22 12 6 10 21 6 9 8 6 4 6 11 7 9 5 2 4 2 3 6 3 2 0 2 2 2 1 1 2 1 1 4 0 0 0 1 1 0 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ] +miss_latency_2: [binsize: 128 max: 21143 count: 486326 average: 3852.66 | standard deviation: 2347.25 | 14072 1327 2443 4342 5729 5496 5083 5762 6663 7790 8820 8935 8050 8477 10578 11081 10605 10643 11287 11230 10992 12105 12745 10874 10606 11424 11647 10600 10427 10676 10079 9205 9306 10079 8868 7739 8487 8814 7465 6849 7339 7219 6182 6042 6453 5924 4980 5095 5515 4905 4170 4487 4307 3622 3327 3554 3511 2838 2751 2831 2713 2289 2261 2177 1939 1693 1757 1749 1388 1246 1314 1278 984 907 995 845 687 693 691 577 445 486 462 351 310 350 295 258 213 235 213 163 184 180 128 131 111 118 88 90 95 65 46 53 54 46 30 38 30 35 44 29 22 17 15 25 18 17 25 20 8 13 11 12 16 6 5 5 12 4 6 5 1 2 5 6 4 5 4 2 3 2 1 4 2 1 0 2 1 0 0 0 1 1 1 2 0 0 0 1 1 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ] +miss_latency_3: [binsize: 128 max: 21029 count: 262673 average: 3855.92 | standard deviation: 2346.94 | 7613 719 1281 2412 3057 2915 2705 2995 3515 4216 4658 4865 4345 4708 5775 5914 5831 5685 5999 6065 5900 6546 6925 5810 5685 6334 6402 5816 5538 5728 5445 4959 5125 5427 4721 4288 4566 4752 4113 3770 3950 3921 3354 3177 3570 3188 2747 2853 2894 2578 2161 2351 2394 1979 1826 1907 1860 1490 1492 1574 1355 1218 1287 1228 1063 904 968 963 718 715 688 631 503 510 541 433 325 391 367 327 264 250 276 194 191 186 177 139 124 122 103 89 83 91 74 64 68 65 52 34 41 41 28 38 35 19 24 23 25 25 16 16 11 14 9 14 10 6 5 11 6 7 3 4 6 6 1 5 9 2 3 3 5 2 1 5 3 4 1 0 1 0 2 2 1 1 0 0 1 2 1 1 1 0 0 2 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ] All Non-Zero Cycle SW Prefetch Requests ------------------------------------ @@ -459,11 +469,11 @@ filter_action: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN Message Delayed Cycles ---------------------- -Total_delay_cycles: [binsize: 1 max: 18 count: 1496498 average: 0.0019285 | standard deviation: 0.169351 | 1496294 0 2 0 3 0 1 0 1 0 29 0 28 0 42 0 61 0 37 ] -Total_nonPF_delay_cycles: [binsize: 1 max: 18 count: 1496498 average: 0.0019285 | standard deviation: 0.169351 | 1496294 0 2 0 3 0 1 0 1 0 29 0 28 0 42 0 61 0 37 ] +Total_delay_cycles: [binsize: 1 max: 34 count: 1498140 average: 0.00218137 | standard deviation: 0.184029 | 1497918 0 1 0 2 0 3 0 5 0 13 0 27 0 56 0 72 0 40 0 0 0 0 0 0 0 0 0 2 0 0 0 0 0 1 ] +Total_nonPF_delay_cycles: [binsize: 1 max: 34 count: 1498140 average: 0.00218137 | standard deviation: 0.184029 | 1497918 0 1 0 2 0 3 0 5 0 13 0 27 0 56 0 72 0 40 0 0 0 0 0 0 0 0 0 2 0 0 0 0 0 1 ] virtual_network_0_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ] - virtual_network_1_delay_cycles: [binsize: 1 max: 0 count: 748171 average: 0 | standard deviation: 0 | 748171 ] - virtual_network_2_delay_cycles: [binsize: 1 max: 18 count: 748327 average: 0.0038566 | standard deviation: 0.239469 | 748123 0 2 0 3 0 1 0 1 0 29 0 28 0 42 0 61 0 37 ] + virtual_network_1_delay_cycles: [binsize: 1 max: 0 count: 748999 average: 0 | standard deviation: 0 | 748999 ] + virtual_network_2_delay_cycles: [binsize: 1 max: 34 count: 749141 average: 0.00436233 | standard deviation: 0.260226 | 748919 0 1 0 2 0 3 0 5 0 13 0 27 0 56 0 72 0 40 0 0 0 0 0 0 0 0 0 2 0 0 0 0 0 1 ] virtual_network_3_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ] virtual_network_4_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ] virtual_network_5_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ] @@ -471,9 +481,9 @@ Total_nonPF_delay_cycles: [binsize: 1 max: 18 count: 1496498 average: 0.0019285 Resource Usage -------------- page_size: 4096 -user_time: 1279 -system_time: 0 -page_reclaims: 39805 +user_time: 1568 +system_time: 6 +page_reclaims: 39818 page_faults: 0 swaps: 0 block_inputs: 0 @@ -484,110 +494,110 @@ Network Stats switch_0_inlinks: 2 switch_0_outlinks: 2 -links_utilized_percent_switch_0: 0.0183757 - links_utilized_percent_switch_0_link_0: 0.0073498 bw: 640000 base_latency: 1 - links_utilized_percent_switch_0_link_1: 0.0294016 bw: 160000 base_latency: 1 +links_utilized_percent_switch_0: 0.0183566 + links_utilized_percent_switch_0_link_0: 0.00734197 bw: 640000 base_latency: 1 + links_utilized_percent_switch_0_link_1: 0.0293713 bw: 160000 base_latency: 1 - outgoing_messages_switch_0_link_0_Response_Data: 93520 748160 [ 0 93520 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_0_link_0_Writeback_Control: 93544 748352 [ 0 0 93544 0 0 0 ] base_latency: 1 - outgoing_messages_switch_0_link_1_Control: 93523 748184 [ 93523 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_0_link_1_Data: 86916 695328 [ 86916 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_0_link_1_Response_Data: 6640 53120 [ 0 6640 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_0_link_0_Response_Data: 93592 748736 [ 0 93592 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_0_link_0_Writeback_Control: 93607 748856 [ 0 0 93607 0 0 0 ] base_latency: 1 + outgoing_messages_switch_0_link_1_Control: 93601 748808 [ 93601 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_0_link_1_Data: 86982 695856 [ 86982 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_0_link_1_Response_Data: 6638 53104 [ 0 6638 0 0 0 0 ] base_latency: 1 switch_1_inlinks: 2 switch_1_outlinks: 2 -links_utilized_percent_switch_1: 0.0183711 - links_utilized_percent_switch_1_link_0: 0.00734831 bw: 640000 base_latency: 1 - links_utilized_percent_switch_1_link_1: 0.0293939 bw: 160000 base_latency: 1 +links_utilized_percent_switch_1: 0.0183583 + links_utilized_percent_switch_1_link_0: 0.0073431 bw: 640000 base_latency: 1 + links_utilized_percent_switch_1_link_1: 0.0293735 bw: 160000 base_latency: 1 - outgoing_messages_switch_1_link_0_Response_Data: 93502 748016 [ 0 93502 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_1_link_0_Writeback_Control: 93524 748192 [ 0 0 93524 0 0 0 ] base_latency: 1 - outgoing_messages_switch_1_link_1_Control: 93506 748048 [ 93506 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_1_link_1_Data: 86741 693928 [ 86741 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_1_link_1_Response_Data: 6783 54264 [ 0 6783 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_1_link_0_Response_Data: 93606 748848 [ 0 93606 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_1_link_0_Writeback_Control: 93622 748976 [ 0 0 93622 0 0 0 ] base_latency: 1 + outgoing_messages_switch_1_link_1_Control: 93610 748880 [ 93610 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_1_link_1_Data: 86850 694800 [ 86850 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_1_link_1_Response_Data: 6775 54200 [ 0 6775 0 0 0 0 ] base_latency: 1 switch_2_inlinks: 2 switch_2_outlinks: 2 -links_utilized_percent_switch_2: 0.0183707 - links_utilized_percent_switch_2_link_0: 0.00734752 bw: 640000 base_latency: 1 - links_utilized_percent_switch_2_link_1: 0.0293939 bw: 160000 base_latency: 1 +links_utilized_percent_switch_2: 0.0183623 + links_utilized_percent_switch_2_link_0: 0.00734448 bw: 640000 base_latency: 1 + links_utilized_percent_switch_2_link_1: 0.0293801 bw: 160000 base_latency: 1 - outgoing_messages_switch_2_link_0_Response_Data: 93497 747976 [ 0 93497 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_2_link_0_Writeback_Control: 93509 748072 [ 0 0 93509 0 0 0 ] base_latency: 1 - outgoing_messages_switch_2_link_1_Control: 93510 748080 [ 93510 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_2_link_1_Data: 86829 694632 [ 86829 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_2_link_1_Response_Data: 6691 53528 [ 0 6691 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_2_link_0_Response_Data: 93626 749008 [ 0 93626 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_2_link_0_Writeback_Control: 93637 749096 [ 0 0 93637 0 0 0 ] base_latency: 1 + outgoing_messages_switch_2_link_1_Control: 93632 749056 [ 93632 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_2_link_1_Data: 86768 694144 [ 86768 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_2_link_1_Response_Data: 6877 55016 [ 0 6877 0 0 0 0 ] base_latency: 1 switch_3_inlinks: 2 switch_3_outlinks: 2 -links_utilized_percent_switch_3: 0.0183818 - links_utilized_percent_switch_3_link_0: 0.00735177 bw: 640000 base_latency: 1 - links_utilized_percent_switch_3_link_1: 0.0294118 bw: 160000 base_latency: 1 +links_utilized_percent_switch_3: 0.0183636 + links_utilized_percent_switch_3_link_0: 0.00734471 bw: 640000 base_latency: 1 + links_utilized_percent_switch_3_link_1: 0.0293825 bw: 160000 base_latency: 1 - outgoing_messages_switch_3_link_0_Response_Data: 93545 748360 [ 0 93545 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_3_link_0_Writeback_Control: 93569 748552 [ 0 0 93569 0 0 0 ] base_latency: 1 - outgoing_messages_switch_3_link_1_Control: 93558 748464 [ 93558 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_3_link_1_Data: 86852 694816 [ 86852 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_3_link_1_Response_Data: 6734 53872 [ 0 6734 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_3_link_0_Response_Data: 93633 749064 [ 0 93633 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_3_link_0_Writeback_Control: 93636 749088 [ 0 0 93636 0 0 0 ] base_latency: 1 + outgoing_messages_switch_3_link_1_Control: 93645 749160 [ 93645 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_3_link_1_Data: 86943 695544 [ 86943 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_3_link_1_Response_Data: 6704 53632 [ 0 6704 0 0 0 0 ] base_latency: 1 switch_4_inlinks: 2 switch_4_outlinks: 2 -links_utilized_percent_switch_4: 0.0183835 - links_utilized_percent_switch_4_link_0: 0.00735287 bw: 640000 base_latency: 1 - links_utilized_percent_switch_4_link_1: 0.0294141 bw: 160000 base_latency: 1 +links_utilized_percent_switch_4: 0.0183624 + links_utilized_percent_switch_4_link_0: 0.00734432 bw: 640000 base_latency: 1 + links_utilized_percent_switch_4_link_1: 0.0293806 bw: 160000 base_latency: 1 - outgoing_messages_switch_4_link_0_Response_Data: 93560 748480 [ 0 93560 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_4_link_0_Writeback_Control: 93582 748656 [ 0 0 93582 0 0 0 ] base_latency: 1 - outgoing_messages_switch_4_link_1_Control: 93567 748536 [ 93567 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_4_link_1_Data: 86798 694384 [ 86798 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_4_link_1_Response_Data: 6794 54352 [ 0 6794 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_4_link_0_Response_Data: 93622 748976 [ 0 93622 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_4_link_0_Writeback_Control: 93637 749096 [ 0 0 93637 0 0 0 ] base_latency: 1 + outgoing_messages_switch_4_link_1_Control: 93631 749048 [ 93631 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_4_link_1_Data: 86839 694712 [ 86839 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_4_link_1_Response_Data: 6810 54480 [ 0 6810 0 0 0 0 ] base_latency: 1 switch_5_inlinks: 2 switch_5_outlinks: 2 -links_utilized_percent_switch_5: 0.0183813 - links_utilized_percent_switch_5_link_0: 0.00735204 bw: 640000 base_latency: 1 - links_utilized_percent_switch_5_link_1: 0.0294105 bw: 160000 base_latency: 1 +links_utilized_percent_switch_5: 0.0183663 + links_utilized_percent_switch_5_link_0: 0.00734561 bw: 640000 base_latency: 1 + links_utilized_percent_switch_5_link_1: 0.029387 bw: 160000 base_latency: 1 - outgoing_messages_switch_5_link_0_Response_Data: 93552 748416 [ 0 93552 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_5_link_0_Writeback_Control: 93569 748552 [ 0 0 93569 0 0 0 ] base_latency: 1 - outgoing_messages_switch_5_link_1_Control: 93561 748488 [ 93561 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_5_link_1_Data: 86705 693640 [ 86705 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_5_link_1_Response_Data: 6870 54960 [ 0 6870 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_5_link_0_Response_Data: 93632 749056 [ 0 93632 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_5_link_0_Writeback_Control: 93660 749280 [ 0 0 93660 0 0 0 ] base_latency: 1 + outgoing_messages_switch_5_link_1_Control: 93647 749176 [ 93647 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_5_link_1_Data: 87074 696592 [ 87074 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_5_link_1_Response_Data: 6600 52800 [ 0 6600 0 0 0 0 ] base_latency: 1 switch_6_inlinks: 2 switch_6_outlinks: 2 -links_utilized_percent_switch_6: 0.0183704 - links_utilized_percent_switch_6_link_0: 0.00734764 bw: 640000 base_latency: 1 - links_utilized_percent_switch_6_link_1: 0.0293932 bw: 160000 base_latency: 1 +links_utilized_percent_switch_6: 0.0183699 + links_utilized_percent_switch_6_link_0: 0.00734765 bw: 640000 base_latency: 1 + links_utilized_percent_switch_6_link_1: 0.0293922 bw: 160000 base_latency: 1 - outgoing_messages_switch_6_link_0_Response_Data: 93494 747952 [ 0 93494 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_6_link_0_Writeback_Control: 93515 748120 [ 0 0 93515 0 0 0 ] base_latency: 1 - outgoing_messages_switch_6_link_1_Control: 93502 748016 [ 93502 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_6_link_1_Data: 86898 695184 [ 86898 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_6_link_1_Response_Data: 6626 53008 [ 0 6626 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_6_link_0_Response_Data: 93657 749256 [ 0 93657 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_6_link_0_Writeback_Control: 93687 749496 [ 0 0 93687 0 0 0 ] base_latency: 1 + outgoing_messages_switch_6_link_1_Control: 93662 749296 [ 93662 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_6_link_1_Data: 86788 694304 [ 86788 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_6_link_1_Response_Data: 6904 55232 [ 0 6904 0 0 0 0 ] base_latency: 1 switch_7_inlinks: 2 switch_7_outlinks: 2 -links_utilized_percent_switch_7: 0.0183714 - links_utilized_percent_switch_7_link_0: 0.00734792 bw: 640000 base_latency: 1 - links_utilized_percent_switch_7_link_1: 0.0293948 bw: 160000 base_latency: 1 +links_utilized_percent_switch_7: 0.018364 + links_utilized_percent_switch_7_link_0: 0.00734538 bw: 640000 base_latency: 1 + links_utilized_percent_switch_7_link_1: 0.0293826 bw: 160000 base_latency: 1 - outgoing_messages_switch_7_link_0_Response_Data: 93501 748008 [ 0 93501 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_7_link_0_Writeback_Control: 93515 748120 [ 0 0 93515 0 0 0 ] base_latency: 1 - outgoing_messages_switch_7_link_1_Control: 93509 748072 [ 93509 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_7_link_1_Data: 86787 694296 [ 86787 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_7_link_1_Response_Data: 6740 53920 [ 0 6740 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_7_link_0_Response_Data: 93631 749048 [ 0 93631 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_7_link_0_Writeback_Control: 93655 749240 [ 0 0 93655 0 0 0 ] base_latency: 1 + outgoing_messages_switch_7_link_1_Control: 93635 749080 [ 93635 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_7_link_1_Data: 87012 696096 [ 87012 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_7_link_1_Response_Data: 6646 53168 [ 0 6646 0 0 0 0 ] base_latency: 1 switch_8_inlinks: 2 switch_8_outlinks: 2 -links_utilized_percent_switch_8: 0.141705 - links_utilized_percent_switch_8_link_0: 0.0566866 bw: 640000 base_latency: 1 - links_utilized_percent_switch_8_link_1: 0.226724 bw: 160000 base_latency: 1 +links_utilized_percent_switch_8: 0.141605 + links_utilized_percent_switch_8_link_0: 0.0566464 bw: 640000 base_latency: 1 + links_utilized_percent_switch_8_link_1: 0.226565 bw: 160000 base_latency: 1 - outgoing_messages_switch_8_link_0_Control: 748236 5985888 [ 748236 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_8_link_0_Data: 694526 5556208 [ 694526 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_8_link_1_Response_Data: 694293 5554344 [ 0 694293 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_8_link_1_Writeback_Control: 748327 5986616 [ 0 0 748327 0 0 0 ] base_latency: 1 + outgoing_messages_switch_8_link_0_Control: 749063 5992504 [ 749063 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_8_link_0_Data: 695256 5562048 [ 695256 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_8_link_1_Response_Data: 695045 5560360 [ 0 695045 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_8_link_1_Writeback_Control: 749141 5993128 [ 0 0 749141 0 0 0 ] base_latency: 1 switch_9_inlinks: 2 switch_9_outlinks: 2 @@ -598,148 +608,148 @@ links_utilized_percent_switch_9: 0 switch_10_inlinks: 10 switch_10_outlinks: 10 -links_utilized_percent_switch_10: 0.0461938 - links_utilized_percent_switch_10_link_0: 0.0293992 bw: 160000 base_latency: 1 - links_utilized_percent_switch_10_link_1: 0.0293932 bw: 160000 base_latency: 1 - links_utilized_percent_switch_10_link_2: 0.0293901 bw: 160000 base_latency: 1 - links_utilized_percent_switch_10_link_3: 0.0294071 bw: 160000 base_latency: 1 - links_utilized_percent_switch_10_link_4: 0.0294115 bw: 160000 base_latency: 1 - links_utilized_percent_switch_10_link_5: 0.0294082 bw: 160000 base_latency: 1 +links_utilized_percent_switch_10: 0.0461614 + links_utilized_percent_switch_10_link_0: 0.0293679 bw: 160000 base_latency: 1 + links_utilized_percent_switch_10_link_1: 0.0293724 bw: 160000 base_latency: 1 + links_utilized_percent_switch_10_link_2: 0.0293779 bw: 160000 base_latency: 1 + links_utilized_percent_switch_10_link_3: 0.0293788 bw: 160000 base_latency: 1 + links_utilized_percent_switch_10_link_4: 0.0293773 bw: 160000 base_latency: 1 + links_utilized_percent_switch_10_link_5: 0.0293825 bw: 160000 base_latency: 1 links_utilized_percent_switch_10_link_6: 0.0293906 bw: 160000 base_latency: 1 - links_utilized_percent_switch_10_link_7: 0.0293917 bw: 160000 base_latency: 1 - links_utilized_percent_switch_10_link_8: 0.226746 bw: 160000 base_latency: 1 + links_utilized_percent_switch_10_link_7: 0.0293815 bw: 160000 base_latency: 1 + links_utilized_percent_switch_10_link_8: 0.226585 bw: 160000 base_latency: 1 links_utilized_percent_switch_10_link_9: 0 bw: 160000 base_latency: 1 - outgoing_messages_switch_10_link_0_Response_Data: 93520 748160 [ 0 93520 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_0_Writeback_Control: 93544 748352 [ 0 0 93544 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_1_Response_Data: 93502 748016 [ 0 93502 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_1_Writeback_Control: 93524 748192 [ 0 0 93524 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_2_Response_Data: 93497 747976 [ 0 93497 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_2_Writeback_Control: 93509 748072 [ 0 0 93509 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_3_Response_Data: 93545 748360 [ 0 93545 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_3_Writeback_Control: 93569 748552 [ 0 0 93569 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_4_Response_Data: 93560 748480 [ 0 93560 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_4_Writeback_Control: 93582 748656 [ 0 0 93582 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_5_Response_Data: 93552 748416 [ 0 93552 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_5_Writeback_Control: 93569 748552 [ 0 0 93569 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_6_Response_Data: 93494 747952 [ 0 93494 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_6_Writeback_Control: 93515 748120 [ 0 0 93515 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_7_Response_Data: 93501 748008 [ 0 93501 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_7_Writeback_Control: 93515 748120 [ 0 0 93515 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_8_Control: 748236 5985888 [ 748236 0 0 0 0 0 ] base_latency: 1 - outgoing_messages_switch_10_link_8_Data: 694526 5556208 [ 694526 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_0_Response_Data: 93592 748736 [ 0 93592 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_0_Writeback_Control: 93607 748856 [ 0 0 93607 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_1_Response_Data: 93606 748848 [ 0 93606 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_1_Writeback_Control: 93622 748976 [ 0 0 93622 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_2_Response_Data: 93626 749008 [ 0 93626 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_2_Writeback_Control: 93637 749096 [ 0 0 93637 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_3_Response_Data: 93633 749064 [ 0 93633 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_3_Writeback_Control: 93636 749088 [ 0 0 93636 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_4_Response_Data: 93622 748976 [ 0 93622 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_4_Writeback_Control: 93637 749096 [ 0 0 93637 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_5_Response_Data: 93632 749056 [ 0 93632 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_5_Writeback_Control: 93660 749280 [ 0 0 93660 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_6_Response_Data: 93657 749256 [ 0 93657 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_6_Writeback_Control: 93687 749496 [ 0 0 93687 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_7_Response_Data: 93631 749048 [ 0 93631 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_7_Writeback_Control: 93655 749240 [ 0 0 93655 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_8_Control: 749063 5992504 [ 749063 0 0 0 0 0 ] base_latency: 1 + outgoing_messages_switch_10_link_8_Data: 695256 5562048 [ 695256 0 0 0 0 0 ] base_latency: 1 l1u_0 cache stats: - l1u_0_total_misses: 93523 - l1u_0_total_demand_misses: 93523 + l1u_0_total_misses: 93601 + l1u_0_total_demand_misses: 93601 l1u_0_total_prefetches: 0 l1u_0_total_sw_prefetches: 0 l1u_0_total_hw_prefetches: 0 l1u_0_misses_per_transaction: inf - l1u_0_request_type_LD: 64.8311% - l1u_0_request_type_ST: 35.1689% + l1u_0_request_type_LD: 64.9138% + l1u_0_request_type_ST: 35.0862% - l1u_0_access_mode_type_SupervisorMode: 93523 100% - l1u_0_request_size: [binsize: log2 max: 1 count: 93523 average: 1 | standard deviation: 0 | 0 93523 ] + l1u_0_access_mode_type_SupervisorMode: 93601 100% + l1u_0_request_size: [binsize: log2 max: 1 count: 93601 average: 1 | standard deviation: 0 | 0 93601 ] l1u_1 cache stats: - l1u_1_total_misses: 93506 - l1u_1_total_demand_misses: 93506 + l1u_1_total_misses: 93610 + l1u_1_total_demand_misses: 93610 l1u_1_total_prefetches: 0 l1u_1_total_sw_prefetches: 0 l1u_1_total_hw_prefetches: 0 l1u_1_misses_per_transaction: inf - l1u_1_request_type_LD: 64.8162% - l1u_1_request_type_ST: 35.1838% + l1u_1_request_type_LD: 64.9364% + l1u_1_request_type_ST: 35.0636% - l1u_1_access_mode_type_SupervisorMode: 93506 100% - l1u_1_request_size: [binsize: log2 max: 1 count: 93506 average: 1 | standard deviation: 0 | 0 93506 ] + l1u_1_access_mode_type_SupervisorMode: 93610 100% + l1u_1_request_size: [binsize: log2 max: 1 count: 93610 average: 1 | standard deviation: 0 | 0 93610 ] l1u_2 cache stats: - l1u_2_total_misses: 93510 - l1u_2_total_demand_misses: 93510 + l1u_2_total_misses: 93632 + l1u_2_total_demand_misses: 93632 l1u_2_total_prefetches: 0 l1u_2_total_sw_prefetches: 0 l1u_2_total_hw_prefetches: 0 l1u_2_misses_per_transaction: inf - l1u_2_request_type_LD: 64.931% - l1u_2_request_type_ST: 35.069% + l1u_2_request_type_LD: 65.0301% + l1u_2_request_type_ST: 34.9699% - l1u_2_access_mode_type_SupervisorMode: 93510 100% - l1u_2_request_size: [binsize: log2 max: 1 count: 93510 average: 1 | standard deviation: 0 | 0 93510 ] + l1u_2_access_mode_type_SupervisorMode: 93632 100% + l1u_2_request_size: [binsize: log2 max: 1 count: 93632 average: 1 | standard deviation: 0 | 0 93632 ] l1u_3 cache stats: - l1u_3_total_misses: 93558 - l1u_3_total_demand_misses: 93558 + l1u_3_total_misses: 93645 + l1u_3_total_demand_misses: 93645 l1u_3_total_prefetches: 0 l1u_3_total_sw_prefetches: 0 l1u_3_total_hw_prefetches: 0 l1u_3_misses_per_transaction: inf - l1u_3_request_type_LD: 64.9693% - l1u_3_request_type_ST: 35.0307% + l1u_3_request_type_LD: 64.768% + l1u_3_request_type_ST: 35.232% - l1u_3_access_mode_type_SupervisorMode: 93558 100% - l1u_3_request_size: [binsize: log2 max: 1 count: 93558 average: 1 | standard deviation: 0 | 0 93558 ] + l1u_3_access_mode_type_SupervisorMode: 93645 100% + l1u_3_request_size: [binsize: log2 max: 1 count: 93645 average: 1 | standard deviation: 0 | 0 93645 ] l1u_4 cache stats: - l1u_4_total_misses: 93567 - l1u_4_total_demand_misses: 93567 + l1u_4_total_misses: 93631 + l1u_4_total_demand_misses: 93631 l1u_4_total_prefetches: 0 l1u_4_total_sw_prefetches: 0 l1u_4_total_hw_prefetches: 0 l1u_4_misses_per_transaction: inf - l1u_4_request_type_LD: 65.2474% - l1u_4_request_type_ST: 34.7526% + l1u_4_request_type_LD: 65.1579% + l1u_4_request_type_ST: 34.8421% - l1u_4_access_mode_type_SupervisorMode: 93567 100% - l1u_4_request_size: [binsize: log2 max: 1 count: 93567 average: 1 | standard deviation: 0 | 0 93567 ] + l1u_4_access_mode_type_SupervisorMode: 93631 100% + l1u_4_request_size: [binsize: log2 max: 1 count: 93631 average: 1 | standard deviation: 0 | 0 93631 ] l1u_5 cache stats: - l1u_5_total_misses: 93561 - l1u_5_total_demand_misses: 93561 + l1u_5_total_misses: 93647 + l1u_5_total_demand_misses: 93647 l1u_5_total_prefetches: 0 l1u_5_total_sw_prefetches: 0 l1u_5_total_hw_prefetches: 0 l1u_5_misses_per_transaction: inf - l1u_5_request_type_LD: 65.0004% - l1u_5_request_type_ST: 34.9996% + l1u_5_request_type_LD: 64.9086% + l1u_5_request_type_ST: 35.0914% - l1u_5_access_mode_type_SupervisorMode: 93561 100% - l1u_5_request_size: [binsize: log2 max: 1 count: 93561 average: 1 | standard deviation: 0 | 0 93561 ] + l1u_5_access_mode_type_SupervisorMode: 93647 100% + l1u_5_request_size: [binsize: log2 max: 1 count: 93647 average: 1 | standard deviation: 0 | 0 93647 ] l1u_6 cache stats: - l1u_6_total_misses: 93502 - l1u_6_total_demand_misses: 93502 + l1u_6_total_misses: 93662 + l1u_6_total_demand_misses: 93662 l1u_6_total_prefetches: 0 l1u_6_total_sw_prefetches: 0 l1u_6_total_hw_prefetches: 0 l1u_6_misses_per_transaction: inf - l1u_6_request_type_LD: 64.9569% - l1u_6_request_type_ST: 35.0431% + l1u_6_request_type_LD: 64.8353% + l1u_6_request_type_ST: 35.1647% - l1u_6_access_mode_type_SupervisorMode: 93502 100% - l1u_6_request_size: [binsize: log2 max: 1 count: 93502 average: 1 | standard deviation: 0 | 0 93502 ] + l1u_6_access_mode_type_SupervisorMode: 93662 100% + l1u_6_request_size: [binsize: log2 max: 1 count: 93662 average: 1 | standard deviation: 0 | 0 93662 ] l1u_7 cache stats: - l1u_7_total_misses: 93509 - l1u_7_total_demand_misses: 93509 + l1u_7_total_misses: 93635 + l1u_7_total_demand_misses: 93635 l1u_7_total_prefetches: 0 l1u_7_total_sw_prefetches: 0 l1u_7_total_hw_prefetches: 0 l1u_7_misses_per_transaction: inf - l1u_7_request_type_LD: 65.1189% - l1u_7_request_type_ST: 34.8811% + l1u_7_request_type_LD: 64.8881% + l1u_7_request_type_ST: 35.1119% - l1u_7_access_mode_type_SupervisorMode: 93509 100% - l1u_7_request_size: [binsize: log2 max: 1 count: 93509 average: 1 | standard deviation: 0 | 0 93509 ] + l1u_7_access_mode_type_SupervisorMode: 93635 100% + l1u_7_request_size: [binsize: log2 max: 1 count: 93635 average: 1 | standard deviation: 0 | 0 93635 ] --- DMA 0 --- - Event Counts - @@ -758,24 +768,24 @@ BUSY_WR Ack 0 <-- --- Directory 0 --- - Event Counts - -GETX 7422269 +GETX 7426933 GETS 0 -PUTX 694113 -PUTX_NotOwner 412 +PUTX 694863 +PUTX_NotOwner 393 DMA_READ 0 DMA_WRITE 0 -Memory_Data 694293 -Memory_Ack 694037 +Memory_Data 695045 +Memory_Ack 694794 - Transitions - -I GETX 694355 +I GETX 695106 I PUTX_NotOwner 0 <-- I DMA_READ 0 <-- I DMA_WRITE 0 <-- -M GETX 53878 -M PUTX 694113 -M PUTX_NotOwner 412 +M GETX 53954 +M PUTX 694863 +M PUTX_NotOwner 393 M DMA_READ 0 <-- M DMA_WRITE 0 <-- @@ -787,21 +797,21 @@ M_DWR PUTX 0 <-- M_DWRI Memory_Ack 0 <-- -IM GETX 3217688 +IM GETX 3188108 IM GETS 0 <-- IM PUTX 0 <-- IM PUTX_NotOwner 0 <-- IM DMA_READ 0 <-- IM DMA_WRITE 0 <-- -IM Memory_Data 694293 +IM Memory_Data 695045 -MI GETX 3456348 +MI GETX 3489765 MI GETS 0 <-- MI PUTX 0 <-- MI PUTX_NotOwner 0 <-- MI DMA_READ 0 <-- MI DMA_WRITE 0 <-- -MI Memory_Ack 694037 +MI Memory_Ack 694794 ID GETX 0 <-- ID GETS 0 <-- @@ -821,289 +831,289 @@ ID_W Memory_Ack 0 <-- --- L1Cache 0 --- - Event Counts - -Load 60632 +Load 60760 Ifetch 0 -Store 32891 -Data 93520 -Fwd_GETX 6640 +Store 32841 +Data 93592 +Fwd_GETX 6638 Inv 0 -Replacement 93491 -Writeback_Ack 86841 -Writeback_Nack 63 +Replacement 93569 +Writeback_Ack 86918 +Writeback_Nack 51 - Transitions - -I Load 60632 +I Load 60760 I Ifetch 0 <-- -I Store 32891 +I Store 32841 I Inv 0 <-- -I Replacement 6575 +I Replacement 6587 -II Writeback_Nack 63 +II Writeback_Nack 51 M Load 0 <-- M Ifetch 0 <-- M Store 0 <-- -M Fwd_GETX 6577 +M Fwd_GETX 6587 M Inv 0 <-- -M Replacement 86916 +M Replacement 86982 -MI Fwd_GETX 63 +MI Fwd_GETX 51 MI Inv 0 <-- -MI Writeback_Ack 86841 +MI Writeback_Ack 86918 -IS Data 60630 +IS Data 60754 -IM Data 32890 +IM Data 32838 --- L1Cache 1 --- - Event Counts - -Load 60607 +Load 60787 Ifetch 0 -Store 32899 -Data 93502 -Fwd_GETX 6783 +Store 32823 +Data 93606 +Fwd_GETX 6775 Inv 0 -Replacement 93474 -Writeback_Ack 86692 -Writeback_Nack 49 +Replacement 93578 +Writeback_Ack 86801 +Writeback_Nack 46 - Transitions - -I Load 60607 +I Load 60787 I Ifetch 0 <-- -I Store 32899 +I Store 32823 I Inv 0 <-- -I Replacement 6733 +I Replacement 6728 -II Writeback_Nack 49 +II Writeback_Nack 46 M Load 0 <-- M Ifetch 0 <-- M Store 0 <-- -M Fwd_GETX 6734 +M Fwd_GETX 6729 M Inv 0 <-- -M Replacement 86741 +M Replacement 86850 -MI Fwd_GETX 49 +MI Fwd_GETX 46 MI Inv 0 <-- -MI Writeback_Ack 86692 +MI Writeback_Ack 86801 -IS Data 60604 +IS Data 60784 -IM Data 32898 +IM Data 32822 --- L1Cache 2 --- - Event Counts - -Load 60717 +Load 60889 Ifetch 0 -Store 32793 -Data 93497 -Fwd_GETX 6691 +Store 32743 +Data 93626 +Fwd_GETX 6877 Inv 0 -Replacement 93478 -Writeback_Ack 86777 -Writeback_Nack 41 +Replacement 93600 +Writeback_Ack 86717 +Writeback_Nack 43 - Transitions - -I Load 60717 +I Load 60889 I Ifetch 0 <-- -I Store 32793 +I Store 32743 I Inv 0 <-- -I Replacement 6649 +I Replacement 6832 -II Writeback_Nack 41 +II Writeback_Nack 43 M Load 0 <-- M Ifetch 0 <-- M Store 0 <-- -M Fwd_GETX 6650 +M Fwd_GETX 6834 M Inv 0 <-- -M Replacement 86829 +M Replacement 86768 -MI Fwd_GETX 41 +MI Fwd_GETX 43 MI Inv 0 <-- -MI Writeback_Ack 86777 +MI Writeback_Ack 86717 -IS Data 60709 +IS Data 60884 -IM Data 32788 +IM Data 32742 --- L1Cache 3 --- - Event Counts - -Load 60784 +Load 60652 Ifetch 0 -Store 32774 -Data 93545 -Fwd_GETX 6734 +Store 32993 +Data 93633 +Fwd_GETX 6704 Inv 0 -Replacement 93526 -Writeback_Ack 86775 -Writeback_Nack 60 +Replacement 93613 +Writeback_Ack 86899 +Writeback_Nack 33 - Transitions - -I Load 60784 +I Load 60652 I Ifetch 0 <-- -I Store 32774 +I Store 32993 I Inv 0 <-- -I Replacement 6674 +I Replacement 6670 -II Writeback_Nack 60 +II Writeback_Nack 33 M Load 0 <-- M Ifetch 0 <-- M Store 0 <-- -M Fwd_GETX 6674 +M Fwd_GETX 6671 M Inv 0 <-- -M Replacement 86852 +M Replacement 86943 -MI Fwd_GETX 60 +MI Fwd_GETX 33 MI Inv 0 <-- -MI Writeback_Ack 86775 +MI Writeback_Ack 86899 -IS Data 60776 +IS Data 60644 -IM Data 32769 +IM Data 32989 --- L1Cache 4 --- - Event Counts - -Load 61050 +Load 61008 Ifetch 0 -Store 32517 -Data 93560 -Fwd_GETX 6794 +Store 32623 +Data 93622 +Fwd_GETX 6810 Inv 0 -Replacement 93535 -Writeback_Ack 86735 -Writeback_Nack 53 +Replacement 93599 +Writeback_Ack 86779 +Writeback_Nack 48 - Transitions - -I Load 61050 +I Load 61008 I Ifetch 0 <-- -I Store 32517 +I Store 32623 I Inv 0 <-- -I Replacement 6737 +I Replacement 6760 -II Writeback_Nack 53 +II Writeback_Nack 48 M Load 0 <-- M Ifetch 0 <-- M Store 0 <-- -M Fwd_GETX 6741 +M Fwd_GETX 6762 M Inv 0 <-- -M Replacement 86798 +M Replacement 86839 -MI Fwd_GETX 53 +MI Fwd_GETX 48 MI Inv 0 <-- -MI Writeback_Ack 86735 +MI Writeback_Ack 86779 -IS Data 61047 +IS Data 61004 -IM Data 32513 +IM Data 32618 --- L1Cache 5 --- - Event Counts - -Load 60815 +Load 60785 Ifetch 0 -Store 32746 -Data 93552 -Fwd_GETX 6870 +Store 32862 +Data 93632 +Fwd_GETX 6600 Inv 0 -Replacement 93529 -Writeback_Ack 86654 -Writeback_Nack 45 +Replacement 93615 +Writeback_Ack 87003 +Writeback_Nack 57 - Transitions - -I Load 60815 +I Load 60785 I Ifetch 0 <-- -I Store 32746 +I Store 32862 I Inv 0 <-- -I Replacement 6824 +I Replacement 6541 -II Writeback_Nack 45 +II Writeback_Nack 57 M Load 0 <-- M Ifetch 0 <-- M Store 0 <-- -M Fwd_GETX 6825 +M Fwd_GETX 6543 M Inv 0 <-- -M Replacement 86705 +M Replacement 87074 -MI Fwd_GETX 45 +MI Fwd_GETX 57 MI Inv 0 <-- -MI Writeback_Ack 86654 +MI Writeback_Ack 87003 -IS Data 60809 +IS Data 60776 -IM Data 32743 +IM Data 32856 --- L1Cache 6 --- - Event Counts - -Load 60736 +Load 60726 Ifetch 0 -Store 32766 -Data 93494 -Fwd_GETX 6626 +Store 32936 +Data 93657 +Fwd_GETX 6904 Inv 0 -Replacement 93470 -Writeback_Ack 86837 -Writeback_Nack 52 +Replacement 93630 +Writeback_Ack 86721 +Writeback_Nack 62 - Transitions - -I Load 60736 +I Load 60726 I Ifetch 0 <-- -I Store 32766 +I Store 32936 I Inv 0 <-- -I Replacement 6572 +I Replacement 6842 -II Writeback_Nack 52 +II Writeback_Nack 62 M Load 0 <-- M Ifetch 0 <-- M Store 0 <-- -M Fwd_GETX 6574 +M Fwd_GETX 6842 M Inv 0 <-- -M Replacement 86898 +M Replacement 86788 -MI Fwd_GETX 52 +MI Fwd_GETX 62 MI Inv 0 <-- -MI Writeback_Ack 86837 +MI Writeback_Ack 86721 -IS Data 60730 +IS Data 60724 -IM Data 32764 +IM Data 32933 --- L1Cache 7 --- - Event Counts - -Load 60892 +Load 60758 Ifetch 0 -Store 32617 -Data 93501 -Fwd_GETX 6740 +Store 32877 +Data 93631 +Fwd_GETX 6646 Inv 0 -Replacement 93477 -Writeback_Ack 86726 -Writeback_Nack 49 +Replacement 93603 +Writeback_Ack 86956 +Writeback_Nack 53 - Transitions - -I Load 60892 +I Load 60758 I Ifetch 0 <-- -I Store 32617 +I Store 32877 I Inv 0 <-- -I Replacement 6690 +I Replacement 6591 -II Writeback_Nack 49 +II Writeback_Nack 53 M Load 0 <-- M Ifetch 0 <-- M Store 0 <-- -M Fwd_GETX 6691 +M Fwd_GETX 6593 M Inv 0 <-- -M Replacement 86787 +M Replacement 87012 -MI Fwd_GETX 49 +MI Fwd_GETX 53 MI Inv 0 <-- -MI Writeback_Ack 86726 +MI Writeback_Ack 86956 -IS Data 60887 +IS Data 60756 -IM Data 32614 +IM Data 32875 diff --git a/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/simerr b/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/simerr index bab30a994..dd896132a 100755 --- a/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/simerr +++ b/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/simerr @@ -1,76 +1,76 @@ ["-r", "tests/configs/../../src/mem/ruby/config/MI_example-homogeneous.rb", "-p", "8", "-m", "1", "-s", "1024"] print config: 1 -system.cpu1: completed 10000 read accesses @3663630 -system.cpu2: completed 10000 read accesses @3663638 -system.cpu5: completed 10000 read accesses @3680002 -system.cpu7: completed 10000 read accesses @3691164 -system.cpu3: completed 10000 read accesses @3698130 -system.cpu4: completed 10000 read accesses @3701748 -system.cpu6: completed 10000 read accesses @3704092 -system.cpu0: completed 10000 read accesses @3742302 -system.cpu2: completed 20000 read accesses @6788966 -system.cpu7: completed 20000 read accesses @6816416 -system.cpu5: completed 20000 read accesses @6822351 -system.cpu4: completed 20000 read accesses @6824056 -system.cpu1: completed 20000 read accesses @6825604 -system.cpu3: completed 20000 read accesses @6829578 -system.cpu6: completed 20000 read accesses @6857232 -system.cpu0: completed 20000 read accesses @6872452 -system.cpu5: completed 30000 read accesses @9928492 -system.cpu2: completed 30000 read accesses @9933192 -system.cpu7: completed 30000 read accesses @9950074 -system.cpu4: completed 30000 read accesses @9965775 -system.cpu6: completed 30000 read accesses @9978835 -system.cpu0: completed 30000 read accesses @9993926 -system.cpu1: completed 30000 read accesses @9994767 -system.cpu3: completed 30000 read accesses @9996366 -system.cpu5: completed 40000 read accesses @13012070 -system.cpu2: completed 40000 read accesses @13044972 -system.cpu7: completed 40000 read accesses @13077010 -system.cpu4: completed 40000 read accesses @13081178 -system.cpu1: completed 40000 read accesses @13100740 -system.cpu0: completed 40000 read accesses @13111135 -system.cpu6: completed 40000 read accesses @13147706 -system.cpu3: completed 40000 read accesses @13153176 -system.cpu5: completed 50000 read accesses @16120762 -system.cpu2: completed 50000 read accesses @16176586 -system.cpu7: completed 50000 read accesses @16213417 -system.cpu4: completed 50000 read accesses @16219872 -system.cpu6: completed 50000 read accesses @16231538 -system.cpu1: completed 50000 read accesses @16246976 -system.cpu3: completed 50000 read accesses @16276612 -system.cpu0: completed 50000 read accesses @16293234 -system.cpu5: completed 60000 read accesses @19263804 -system.cpu4: completed 60000 read accesses @19313220 -system.cpu2: completed 60000 read accesses @19330470 -system.cpu7: completed 60000 read accesses @19340197 -system.cpu6: completed 60000 read accesses @19399766 -system.cpu0: completed 60000 read accesses @19424570 -system.cpu1: completed 60000 read accesses @19425712 -system.cpu3: completed 60000 read accesses @19444952 -system.cpu5: completed 70000 read accesses @22408750 -system.cpu4: completed 70000 read accesses @22449746 -system.cpu7: completed 70000 read accesses @22451736 -system.cpu2: completed 70000 read accesses @22461052 -system.cpu0: completed 70000 read accesses @22554296 -system.cpu1: completed 70000 read accesses @22555310 -system.cpu3: completed 70000 read accesses @22588935 -system.cpu6: completed 70000 read accesses @22602456 -system.cpu5: completed 80000 read accesses @25540598 -system.cpu4: completed 80000 read accesses @25577430 -system.cpu7: completed 80000 read accesses @25617532 -system.cpu1: completed 80000 read accesses @25644879 -system.cpu2: completed 80000 read accesses @25660256 -system.cpu0: completed 80000 read accesses @25710799 -system.cpu3: completed 80000 read accesses @25716714 -system.cpu6: completed 80000 read accesses @25776606 -system.cpu5: completed 90000 read accesses @28693458 -system.cpu4: completed 90000 read accesses @28705416 -system.cpu7: completed 90000 read accesses @28729734 -system.cpu1: completed 90000 read accesses @28778532 -system.cpu2: completed 90000 read accesses @28801770 -system.cpu0: completed 90000 read accesses @28857559 -system.cpu6: completed 90000 read accesses @28885159 -system.cpu3: completed 90000 read accesses @28894168 -system.cpu7: completed 100000 read accesses @31814464 +system.cpu4: completed 10000 read accesses @3654068 +system.cpu1: completed 10000 read accesses @3658672 +system.cpu6: completed 10000 read accesses @3667702 +system.cpu0: completed 10000 read accesses @3693712 +system.cpu2: completed 10000 read accesses @3695692 +system.cpu7: completed 10000 read accesses @3702934 +system.cpu3: completed 10000 read accesses @3713843 +system.cpu5: completed 10000 read accesses @3747976 +system.cpu4: completed 20000 read accesses @6783252 +system.cpu6: completed 20000 read accesses @6788574 +system.cpu1: completed 20000 read accesses @6811444 +system.cpu2: completed 20000 read accesses @6811575 +system.cpu7: completed 20000 read accesses @6823208 +system.cpu3: completed 20000 read accesses @6833412 +system.cpu0: completed 20000 read accesses @6842332 +system.cpu5: completed 20000 read accesses @6892128 +system.cpu4: completed 30000 read accesses @9900552 +system.cpu6: completed 30000 read accesses @9919466 +system.cpu7: completed 30000 read accesses @9934195 +system.cpu3: completed 30000 read accesses @9940524 +system.cpu2: completed 30000 read accesses @9940526 +system.cpu0: completed 30000 read accesses @9949032 +system.cpu1: completed 30000 read accesses @10008962 +system.cpu5: completed 30000 read accesses @10013847 +system.cpu0: completed 40000 read accesses @12997824 +system.cpu3: completed 40000 read accesses @13026659 +system.cpu4: completed 40000 read accesses @13029141 +system.cpu6: completed 40000 read accesses @13053052 +system.cpu7: completed 40000 read accesses @13057445 +system.cpu2: completed 40000 read accesses @13075320 +system.cpu5: completed 40000 read accesses @13152513 +system.cpu1: completed 40000 read accesses @13163064 +system.cpu3: completed 50000 read accesses @16170822 +system.cpu0: completed 50000 read accesses @16183660 +system.cpu4: completed 50000 read accesses @16197183 +system.cpu6: completed 50000 read accesses @16212971 +system.cpu7: completed 50000 read accesses @16214970 +system.cpu5: completed 50000 read accesses @16230286 +system.cpu2: completed 50000 read accesses @16247930 +system.cpu1: completed 50000 read accesses @16329114 +system.cpu3: completed 60000 read accesses @19272882 +system.cpu7: completed 60000 read accesses @19345830 +system.cpu4: completed 60000 read accesses @19346068 +system.cpu6: completed 60000 read accesses @19382538 +system.cpu0: completed 60000 read accesses @19393516 +system.cpu2: completed 60000 read accesses @19397285 +system.cpu5: completed 60000 read accesses @19426724 +system.cpu1: completed 60000 read accesses @19469424 +system.cpu3: completed 70000 read accesses @22377862 +system.cpu4: completed 70000 read accesses @22461180 +system.cpu2: completed 70000 read accesses @22521889 +system.cpu6: completed 70000 read accesses @22522406 +system.cpu5: completed 70000 read accesses @22529566 +system.cpu7: completed 70000 read accesses @22543033 +system.cpu0: completed 70000 read accesses @22547582 +system.cpu1: completed 70000 read accesses @22584856 +system.cpu3: completed 80000 read accesses @25551111 +system.cpu4: completed 80000 read accesses @25606550 +system.cpu6: completed 80000 read accesses @25616752 +system.cpu2: completed 80000 read accesses @25647434 +system.cpu5: completed 80000 read accesses @25665443 +system.cpu0: completed 80000 read accesses @25669616 +system.cpu1: completed 80000 read accesses @25693304 +system.cpu7: completed 80000 read accesses @25704210 +system.cpu3: completed 90000 read accesses @28724260 +system.cpu6: completed 90000 read accesses @28724466 +system.cpu5: completed 90000 read accesses @28743404 +system.cpu4: completed 90000 read accesses @28745769 +system.cpu2: completed 90000 read accesses @28803478 +system.cpu0: completed 90000 read accesses @28806136 +system.cpu1: completed 90000 read accesses @28823872 +system.cpu7: completed 90000 read accesses @28858910 +system.cpu3: completed 100000 read accesses @31871402 hack: be nice to actually delete the event here diff --git a/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/simout b/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/simout index 511812c26..17519e7a0 100755 --- a/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/simout +++ b/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/simout @@ -5,11 +5,11 @@ The Regents of The University of Michigan All Rights Reserved -M5 compiled Jul 29 2009 15:19:07 -M5 revision a6e8795b73de+ 6384+ default tip -M5 started Jul 29 2009 15:19:16 +M5 compiled Aug 5 2009 13:36:56 +M5 revision 26abdfe2d980+ 6439+ default tip +M5 started Aug 5 2009 13:37:49 M5 executing on clover-02.cs.wisc.edu command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/quick/50.memtest/alpha/linux/memtest-ruby -re tests/run.py build/ALPHA_SE/tests/fast/quick/50.memtest/alpha/linux/memtest-ruby Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... -Exiting @ tick 31814464 because maximum number of loads reached +Exiting @ tick 31871402 because maximum number of loads reached diff --git a/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/stats.txt b/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/stats.txt index 53437462a..2c9df6517 100644 --- a/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/stats.txt +++ b/tests/quick/50.memtest/ref/alpha/linux/memtest-ruby/stats.txt @@ -1,34 +1,34 @@ ---------- Begin Simulation Statistics ---------- -host_mem_usage 1538672 # Number of bytes of host memory used -host_seconds 1279.29 # Real time elapsed on the host -host_tick_rate 24869 # Simulator tick rate (ticks/s) +host_mem_usage 1538648 # Number of bytes of host memory used +host_seconds 1657.04 # Real time elapsed on the host +host_tick_rate 19234 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks sim_seconds 0.000032 # Number of seconds simulated -sim_ticks 31814464 # Number of ticks simulated +sim_ticks 31871402 # Number of ticks simulated system.cpu0.num_copies 0 # number of copy accesses completed -system.cpu0.num_reads 99342 # number of read accesses completed -system.cpu0.num_writes 53699 # number of write accesses completed +system.cpu0.num_reads 99819 # number of read accesses completed +system.cpu0.num_writes 53816 # number of write accesses completed system.cpu1.num_copies 0 # number of copy accesses completed -system.cpu1.num_reads 99812 # number of read accesses completed -system.cpu1.num_writes 53757 # number of write accesses completed +system.cpu1.num_reads 99606 # number of read accesses completed +system.cpu1.num_writes 53868 # number of write accesses completed system.cpu2.num_copies 0 # number of copy accesses completed -system.cpu2.num_reads 99597 # number of read accesses completed -system.cpu2.num_writes 53671 # number of write accesses completed +system.cpu2.num_reads 99741 # number of read accesses completed +system.cpu2.num_writes 53973 # number of write accesses completed system.cpu3.num_copies 0 # number of copy accesses completed -system.cpu3.num_reads 99365 # number of read accesses completed -system.cpu3.num_writes 53444 # number of write accesses completed +system.cpu3.num_reads 100000 # number of read accesses completed +system.cpu3.num_writes 53819 # number of write accesses completed system.cpu4.num_copies 0 # number of copy accesses completed -system.cpu4.num_reads 99713 # number of read accesses completed -system.cpu4.num_writes 54044 # number of write accesses completed +system.cpu4.num_reads 99858 # number of read accesses completed +system.cpu4.num_writes 53805 # number of write accesses completed system.cpu5.num_copies 0 # number of copy accesses completed -system.cpu5.num_reads 99943 # number of read accesses completed -system.cpu5.num_writes 53789 # number of write accesses completed +system.cpu5.num_reads 99895 # number of read accesses completed +system.cpu5.num_writes 53573 # number of write accesses completed system.cpu6.num_copies 0 # number of copy accesses completed -system.cpu6.num_reads 99307 # number of read accesses completed -system.cpu6.num_writes 53603 # number of write accesses completed +system.cpu6.num_reads 99989 # number of read accesses completed +system.cpu6.num_writes 53856 # number of write accesses completed system.cpu7.num_copies 0 # number of copy accesses completed -system.cpu7.num_reads 100000 # number of read accesses completed -system.cpu7.num_writes 53881 # number of write accesses completed +system.cpu7.num_reads 99668 # number of read accesses completed +system.cpu7.num_writes 53858 # number of write accesses completed ---------- End Simulation Statistics ---------- |