summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt1946
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_CMP_directory/ruby.stats528
-rw-r--r--tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_CMP_directory/stats.txt288
-rw-r--r--tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/config.ini47
-rw-r--r--tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt118
-rw-r--r--tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/config.ini47
-rw-r--r--tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt190
7 files changed, 1557 insertions, 1607 deletions
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt
index 48207d64f..b1f18dd1f 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt
@@ -1,102 +1,102 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 5.136797 # Number of seconds simulated
-sim_ticks 5136797077000 # Number of ticks simulated
-final_tick 5136797077000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 5.136818 # Number of seconds simulated
+sim_ticks 5136817990000 # Number of ticks simulated
+final_tick 5136817990000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 59794 # Simulator instruction rate (inst/s)
-host_op_rate 118197 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 752889080 # Simulator tick rate (ticks/s)
-host_mem_usage 765888 # Number of bytes of host memory used
-host_seconds 6822.78 # Real time elapsed on the host
-sim_insts 407963976 # Number of instructions simulated
-sim_ops 806432115 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::pc.south_bridge.ide 2490112 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.dtb.walker 3136 # Number of bytes read from this memory
+host_inst_rate 178524 # Simulator instruction rate (inst/s)
+host_op_rate 352888 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 2247974016 # Simulator tick rate (ticks/s)
+host_mem_usage 798352 # Number of bytes of host memory used
+host_seconds 2285.09 # Real time elapsed on the host
+sim_insts 407944006 # Number of instructions simulated
+sim_ops 806380994 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::pc.south_bridge.ide 2472512 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.dtb.walker 3008 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.itb.walker 384 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.inst 1077440 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 10840448 # Number of bytes read from this memory
-system.physmem.bytes_read::total 14411520 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 1077440 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 1077440 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 9595008 # Number of bytes written to this memory
-system.physmem.bytes_written::total 9595008 # Number of bytes written to this memory
-system.physmem.num_reads::pc.south_bridge.ide 38908 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.dtb.walker 49 # Number of read requests responded to by this memory
+system.physmem.bytes_read::cpu.inst 1073088 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu.data 10819392 # Number of bytes read from this memory
+system.physmem.bytes_read::total 14368384 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu.inst 1073088 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 1073088 # Number of instructions bytes read from this memory
+system.physmem.bytes_written::writebacks 9566592 # Number of bytes written to this memory
+system.physmem.bytes_written::total 9566592 # Number of bytes written to this memory
+system.physmem.num_reads::pc.south_bridge.ide 38633 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.dtb.walker 47 # Number of read requests responded to by this memory
system.physmem.num_reads::cpu.itb.walker 6 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.inst 16835 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 169382 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 225180 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 149922 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 149922 # Number of write requests responded to by this memory
-system.physmem.bw_read::pc.south_bridge.ide 484760 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.dtb.walker 610 # Total read bandwidth from this memory (bytes/s)
+system.physmem.num_reads::cpu.inst 16767 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu.data 169053 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 224506 # Number of read requests responded to by this memory
+system.physmem.num_writes::writebacks 149478 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 149478 # Number of write requests responded to by this memory
+system.physmem.bw_read::pc.south_bridge.ide 481331 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.dtb.walker 586 # Total read bandwidth from this memory (bytes/s)
system.physmem.bw_read::cpu.itb.walker 75 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.inst 209749 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 2110352 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 2805546 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 209749 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 209749 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 1867897 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 1867897 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 1867897 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::pc.south_bridge.ide 484760 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.dtb.walker 610 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_read::cpu.inst 208901 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu.data 2106244 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 2797137 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu.inst 208901 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 208901 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::writebacks 1862358 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 1862358 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::writebacks 1862358 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::pc.south_bridge.ide 481331 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.dtb.walker 586 # Total bandwidth to/from this memory (bytes/s)
system.physmem.bw_total::cpu.itb.walker 75 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 209749 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 2110352 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 4673443 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 225180 # Total number of read requests seen
-system.physmem.writeReqs 149922 # Total number of write requests seen
-system.physmem.cpureqs 389082 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 14411520 # Total number of bytes read from memory
-system.physmem.bytesWritten 9595008 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 14411520 # bytesRead derated as per pkt->getSize()
-system.physmem.bytesConsumedWr 9595008 # bytesWritten derated as per pkt->getSize()
-system.physmem.servicedByWrQ 75 # Number of read reqs serviced by write Q
-system.physmem.neitherReadNorWrite 4150 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 13684 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 14849 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 12992 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 15044 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 13538 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::5 14702 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 13271 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 14556 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 13423 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 14638 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 13867 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 14842 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::12 13112 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 14582 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 12817 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 15188 # Track reads on a per bank basis
-system.physmem.perBankWrReqs::0 8767 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::1 10396 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::2 8323 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::3 10488 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::4 8797 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::5 10117 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::6 8482 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::7 9956 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::8 8780 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::9 9930 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::10 9138 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::11 10179 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::12 8298 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::13 9881 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::14 8122 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::15 10268 # Track writes on a per bank basis
+system.physmem.bw_total::cpu.inst 208901 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu.data 2106244 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 4659495 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 224506 # Total number of read requests seen
+system.physmem.writeReqs 149478 # Total number of write requests seen
+system.physmem.cpureqs 388421 # Reqs generatd by CPU via cache - shady
+system.physmem.bytesRead 14368384 # Total number of bytes read from memory
+system.physmem.bytesWritten 9566592 # Total number of bytes written to memory
+system.physmem.bytesConsumedRd 14368384 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedWr 9566592 # bytesWritten derated as per pkt->getSize()
+system.physmem.servicedByWrQ 103 # Number of read reqs serviced by write Q
+system.physmem.neitherReadNorWrite 4169 # Reqs where no action is needed
+system.physmem.perBankRdReqs::0 13472 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 14748 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 12720 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 14632 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 13467 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::5 14703 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 13182 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 14524 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 13510 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 15204 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 14041 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 14883 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::12 13300 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::13 14411 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 12663 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 14943 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 8673 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 10212 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 8057 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 10082 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 8656 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 10024 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 8415 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 9887 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 8846 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 10505 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 9296 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 10166 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 8640 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 9822 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 8034 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 10163 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
-system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 5136797025000 # Total gap between requests
+system.physmem.numWrRetry 164 # Number of times wr buffer was full causing retry
+system.physmem.totGap 5136817938000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
system.physmem.readPktSize::3 0 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
-system.physmem.readPktSize::6 225180 # Categorize read packet sizes
+system.physmem.readPktSize::6 224506 # Categorize read packet sizes
system.physmem.readPktSize::7 0 # Categorize read packet sizes
system.physmem.readPktSize::8 0 # Categorize read packet sizes
system.physmem.writePktSize::0 0 # categorize write packet sizes
@@ -105,7 +105,7 @@ system.physmem.writePktSize::2 0 # ca
system.physmem.writePktSize::3 0 # categorize write packet sizes
system.physmem.writePktSize::4 0 # categorize write packet sizes
system.physmem.writePktSize::5 0 # categorize write packet sizes
-system.physmem.writePktSize::6 149922 # categorize write packet sizes
+system.physmem.writePktSize::6 149642 # categorize write packet sizes
system.physmem.writePktSize::7 0 # categorize write packet sizes
system.physmem.writePktSize::8 0 # categorize write packet sizes
system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
@@ -114,33 +114,33 @@ system.physmem.neitherpktsize::2 0 # ca
system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
-system.physmem.neitherpktsize::6 4150 # categorize neither packet sizes
+system.physmem.neitherpktsize::6 4169 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 176541 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 21572 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 8228 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 2861 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 2837 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 2184 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 1343 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 1492 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 1352 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 1282 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 1193 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 1108 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 1080 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 864 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 445 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 257 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::16 173 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::17 111 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::18 87 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::19 72 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::20 18 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::21 2 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::22 2 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::23 1 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 176041 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::1 21421 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::2 8452 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::3 2850 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::4 2802 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::5 2098 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::6 1307 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::7 1461 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::8 1335 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::9 1298 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::10 1186 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::11 1137 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::12 1093 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::13 856 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::14 418 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::15 228 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::16 159 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::17 108 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::18 76 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::19 57 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::20 16 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::21 4 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
@@ -150,93 +150,93 @@ system.physmem.rdQLenPdf::29 0 # Wh
system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 5678 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 6373 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 6463 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 6497 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 6506 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 6513 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 6514 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 6514 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 6516 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::13 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::14 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 6518 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 841 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 146 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 56 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 22 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 13 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 6 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 5 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 5 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::0 5671 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::1 6355 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::2 6462 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::3 6480 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::4 6488 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::5 6495 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::6 6496 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::7 6497 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::8 6498 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::9 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::10 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::11 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::12 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::13 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::14 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::15 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::16 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::17 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::18 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::19 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::20 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::21 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::22 6499 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::23 829 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::24 144 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::25 37 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::26 19 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::27 11 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::28 4 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::29 3 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::30 2 # What write queue length does an incoming req see
+system.physmem.wrQLenPdf::31 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 3390959114 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 7646017114 # Sum of mem lat for all requests
-system.physmem.totBusLat 900420000 # Total cycles spent in databus access
-system.physmem.totBankLat 3354638000 # Total cycles spent in bank access
-system.physmem.avgQLat 15063.90 # Average queueing delay per request
-system.physmem.avgBankLat 14902.55 # Average bank access latency per request
+system.physmem.totQLat 3338682949 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 7589868949 # Sum of mem lat for all requests
+system.physmem.totBusLat 897612000 # Total cycles spent in databus access
+system.physmem.totBankLat 3353574000 # Total cycles spent in bank access
+system.physmem.avgQLat 14878.07 # Average queueing delay per request
+system.physmem.avgBankLat 14944.43 # Average bank access latency per request
system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 33966.45 # Average memory access latency
-system.physmem.avgRdBW 2.81 # Average achieved read bandwidth in MB/s
-system.physmem.avgWrBW 1.87 # Average achieved write bandwidth in MB/s
-system.physmem.avgConsumedRdBW 2.81 # Average consumed read bandwidth in MB/s
-system.physmem.avgConsumedWrBW 1.87 # Average consumed write bandwidth in MB/s
+system.physmem.avgMemAccLat 33822.49 # Average memory access latency
+system.physmem.avgRdBW 2.80 # Average achieved read bandwidth in MB/s
+system.physmem.avgWrBW 1.86 # Average achieved write bandwidth in MB/s
+system.physmem.avgConsumedRdBW 2.80 # Average consumed read bandwidth in MB/s
+system.physmem.avgConsumedWrBW 1.86 # Average consumed write bandwidth in MB/s
system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
system.physmem.busUtil 0.03 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
-system.physmem.avgWrQLen 11.93 # Average write queue length over time
-system.physmem.readRowHits 198524 # Number of row buffer hits during reads
-system.physmem.writeRowHits 88099 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 88.19 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 58.76 # Row buffer hit rate for writes
-system.physmem.avgGap 13694400.52 # Average gap between requests
-system.iocache.replacements 47577 # number of replacements
-system.iocache.tagsinuse 0.116411 # Cycle average of tags in use
+system.physmem.avgWrQLen 11.19 # Average write queue length over time
+system.physmem.readRowHits 197567 # Number of row buffer hits during reads
+system.physmem.writeRowHits 87961 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 88.04 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 58.85 # Row buffer hit rate for writes
+system.physmem.avgGap 13735394.93 # Average gap between requests
+system.iocache.replacements 47579 # number of replacements
+system.iocache.tagsinuse 0.116428 # Cycle average of tags in use
system.iocache.total_refs 0 # Total number of references to valid blocks.
-system.iocache.sampled_refs 47593 # Sample count of references to valid blocks.
+system.iocache.sampled_refs 47595 # Sample count of references to valid blocks.
system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 4991829125000 # Cycle when the warmup percentage was hit.
-system.iocache.occ_blocks::pc.south_bridge.ide 0.116411 # Average occupied blocks per requestor
-system.iocache.occ_percent::pc.south_bridge.ide 0.007276 # Average percentage of cache occupancy
-system.iocache.occ_percent::total 0.007276 # Average percentage of cache occupancy
-system.iocache.ReadReq_misses::pc.south_bridge.ide 912 # number of ReadReq misses
-system.iocache.ReadReq_misses::total 912 # number of ReadReq misses
+system.iocache.warmup_cycle 4991841370000 # Cycle when the warmup percentage was hit.
+system.iocache.occ_blocks::pc.south_bridge.ide 0.116428 # Average occupied blocks per requestor
+system.iocache.occ_percent::pc.south_bridge.ide 0.007277 # Average percentage of cache occupancy
+system.iocache.occ_percent::total 0.007277 # Average percentage of cache occupancy
+system.iocache.ReadReq_misses::pc.south_bridge.ide 914 # number of ReadReq misses
+system.iocache.ReadReq_misses::total 914 # number of ReadReq misses
system.iocache.WriteReq_misses::pc.south_bridge.ide 46720 # number of WriteReq misses
system.iocache.WriteReq_misses::total 46720 # number of WriteReq misses
-system.iocache.demand_misses::pc.south_bridge.ide 47632 # number of demand (read+write) misses
-system.iocache.demand_misses::total 47632 # number of demand (read+write) misses
-system.iocache.overall_misses::pc.south_bridge.ide 47632 # number of overall misses
-system.iocache.overall_misses::total 47632 # number of overall misses
-system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 146446932 # number of ReadReq miss cycles
-system.iocache.ReadReq_miss_latency::total 146446932 # number of ReadReq miss cycles
-system.iocache.WriteReq_miss_latency::pc.south_bridge.ide 9011912160 # number of WriteReq miss cycles
-system.iocache.WriteReq_miss_latency::total 9011912160 # number of WriteReq miss cycles
-system.iocache.demand_miss_latency::pc.south_bridge.ide 9158359092 # number of demand (read+write) miss cycles
-system.iocache.demand_miss_latency::total 9158359092 # number of demand (read+write) miss cycles
-system.iocache.overall_miss_latency::pc.south_bridge.ide 9158359092 # number of overall miss cycles
-system.iocache.overall_miss_latency::total 9158359092 # number of overall miss cycles
-system.iocache.ReadReq_accesses::pc.south_bridge.ide 912 # number of ReadReq accesses(hits+misses)
-system.iocache.ReadReq_accesses::total 912 # number of ReadReq accesses(hits+misses)
+system.iocache.demand_misses::pc.south_bridge.ide 47634 # number of demand (read+write) misses
+system.iocache.demand_misses::total 47634 # number of demand (read+write) misses
+system.iocache.overall_misses::pc.south_bridge.ide 47634 # number of overall misses
+system.iocache.overall_misses::total 47634 # number of overall misses
+system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 143641932 # number of ReadReq miss cycles
+system.iocache.ReadReq_miss_latency::total 143641932 # number of ReadReq miss cycles
+system.iocache.WriteReq_miss_latency::pc.south_bridge.ide 8950549160 # number of WriteReq miss cycles
+system.iocache.WriteReq_miss_latency::total 8950549160 # number of WriteReq miss cycles
+system.iocache.demand_miss_latency::pc.south_bridge.ide 9094191092 # number of demand (read+write) miss cycles
+system.iocache.demand_miss_latency::total 9094191092 # number of demand (read+write) miss cycles
+system.iocache.overall_miss_latency::pc.south_bridge.ide 9094191092 # number of overall miss cycles
+system.iocache.overall_miss_latency::total 9094191092 # number of overall miss cycles
+system.iocache.ReadReq_accesses::pc.south_bridge.ide 914 # number of ReadReq accesses(hits+misses)
+system.iocache.ReadReq_accesses::total 914 # number of ReadReq accesses(hits+misses)
system.iocache.WriteReq_accesses::pc.south_bridge.ide 46720 # number of WriteReq accesses(hits+misses)
system.iocache.WriteReq_accesses::total 46720 # number of WriteReq accesses(hits+misses)
-system.iocache.demand_accesses::pc.south_bridge.ide 47632 # number of demand (read+write) accesses
-system.iocache.demand_accesses::total 47632 # number of demand (read+write) accesses
-system.iocache.overall_accesses::pc.south_bridge.ide 47632 # number of overall (read+write) accesses
-system.iocache.overall_accesses::total 47632 # number of overall (read+write) accesses
+system.iocache.demand_accesses::pc.south_bridge.ide 47634 # number of demand (read+write) accesses
+system.iocache.demand_accesses::total 47634 # number of demand (read+write) accesses
+system.iocache.overall_accesses::pc.south_bridge.ide 47634 # number of overall (read+write) accesses
+system.iocache.overall_accesses::total 47634 # number of overall (read+write) accesses
system.iocache.ReadReq_miss_rate::pc.south_bridge.ide 1 # miss rate for ReadReq accesses
system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
system.iocache.WriteReq_miss_rate::pc.south_bridge.ide 1 # miss rate for WriteReq accesses
@@ -245,40 +245,40 @@ system.iocache.demand_miss_rate::pc.south_bridge.ide 1
system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
system.iocache.overall_miss_rate::pc.south_bridge.ide 1 # miss rate for overall accesses
system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 160577.776316 # average ReadReq miss latency
-system.iocache.ReadReq_avg_miss_latency::total 160577.776316 # average ReadReq miss latency
-system.iocache.WriteReq_avg_miss_latency::pc.south_bridge.ide 192891.955479 # average WriteReq miss latency
-system.iocache.WriteReq_avg_miss_latency::total 192891.955479 # average WriteReq miss latency
-system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 192273.242610 # average overall miss latency
-system.iocache.demand_avg_miss_latency::total 192273.242610 # average overall miss latency
-system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 192273.242610 # average overall miss latency
-system.iocache.overall_avg_miss_latency::total 192273.242610 # average overall miss latency
-system.iocache.blocked_cycles::no_mshrs 57584 # number of cycles access was blocked
+system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 157157.474836 # average ReadReq miss latency
+system.iocache.ReadReq_avg_miss_latency::total 157157.474836 # average ReadReq miss latency
+system.iocache.WriteReq_avg_miss_latency::pc.south_bridge.ide 191578.535103 # average WriteReq miss latency
+system.iocache.WriteReq_avg_miss_latency::total 191578.535103 # average WriteReq miss latency
+system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 190918.064660 # average overall miss latency
+system.iocache.demand_avg_miss_latency::total 190918.064660 # average overall miss latency
+system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 190918.064660 # average overall miss latency
+system.iocache.overall_avg_miss_latency::total 190918.064660 # average overall miss latency
+system.iocache.blocked_cycles::no_mshrs 54662 # number of cycles access was blocked
system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.iocache.blocked::no_mshrs 7533 # number of cycles access was blocked
+system.iocache.blocked::no_mshrs 7510 # number of cycles access was blocked
system.iocache.blocked::no_targets 0 # number of cycles access was blocked
-system.iocache.avg_blocked_cycles::no_mshrs 7.644232 # average number of cycles each access was blocked
+system.iocache.avg_blocked_cycles::no_mshrs 7.278562 # average number of cycles each access was blocked
system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.iocache.fast_writes 0 # number of fast writes performed
system.iocache.cache_copies 0 # number of cache copies performed
system.iocache.writebacks::writebacks 46667 # number of writebacks
system.iocache.writebacks::total 46667 # number of writebacks
-system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 912 # number of ReadReq MSHR misses
-system.iocache.ReadReq_mshr_misses::total 912 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 914 # number of ReadReq MSHR misses
+system.iocache.ReadReq_mshr_misses::total 914 # number of ReadReq MSHR misses
system.iocache.WriteReq_mshr_misses::pc.south_bridge.ide 46720 # number of WriteReq MSHR misses
system.iocache.WriteReq_mshr_misses::total 46720 # number of WriteReq MSHR misses
-system.iocache.demand_mshr_misses::pc.south_bridge.ide 47632 # number of demand (read+write) MSHR misses
-system.iocache.demand_mshr_misses::total 47632 # number of demand (read+write) MSHR misses
-system.iocache.overall_mshr_misses::pc.south_bridge.ide 47632 # number of overall MSHR misses
-system.iocache.overall_mshr_misses::total 47632 # number of overall MSHR misses
-system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 98991992 # number of ReadReq MSHR miss cycles
-system.iocache.ReadReq_mshr_miss_latency::total 98991992 # number of ReadReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::pc.south_bridge.ide 6580127962 # number of WriteReq MSHR miss cycles
-system.iocache.WriteReq_mshr_miss_latency::total 6580127962 # number of WriteReq MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 6679119954 # number of demand (read+write) MSHR miss cycles
-system.iocache.demand_mshr_miss_latency::total 6679119954 # number of demand (read+write) MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 6679119954 # number of overall MSHR miss cycles
-system.iocache.overall_mshr_miss_latency::total 6679119954 # number of overall MSHR miss cycles
+system.iocache.demand_mshr_misses::pc.south_bridge.ide 47634 # number of demand (read+write) MSHR misses
+system.iocache.demand_mshr_misses::total 47634 # number of demand (read+write) MSHR misses
+system.iocache.overall_mshr_misses::pc.south_bridge.ide 47634 # number of overall MSHR misses
+system.iocache.overall_mshr_misses::total 47634 # number of overall MSHR misses
+system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 96083990 # number of ReadReq MSHR miss cycles
+system.iocache.ReadReq_mshr_miss_latency::total 96083990 # number of ReadReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::pc.south_bridge.ide 6518807893 # number of WriteReq MSHR miss cycles
+system.iocache.WriteReq_mshr_miss_latency::total 6518807893 # number of WriteReq MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 6614891883 # number of demand (read+write) MSHR miss cycles
+system.iocache.demand_mshr_miss_latency::total 6614891883 # number of demand (read+write) MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 6614891883 # number of overall MSHR miss cycles
+system.iocache.overall_mshr_miss_latency::total 6614891883 # number of overall MSHR miss cycles
system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for ReadReq accesses
system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
system.iocache.WriteReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for WriteReq accesses
@@ -287,18 +287,18 @@ system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 1
system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for overall accesses
system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 108543.850877 # average ReadReq mshr miss latency
-system.iocache.ReadReq_avg_mshr_miss_latency::total 108543.850877 # average ReadReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::pc.south_bridge.ide 140841.780009 # average WriteReq mshr miss latency
-system.iocache.WriteReq_avg_mshr_miss_latency::total 140841.780009 # average WriteReq mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 140223.378275 # average overall mshr miss latency
-system.iocache.demand_avg_mshr_miss_latency::total 140223.378275 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 140223.378275 # average overall mshr miss latency
-system.iocache.overall_avg_mshr_miss_latency::total 140223.378275 # average overall mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 105124.715536 # average ReadReq mshr miss latency
+system.iocache.ReadReq_avg_mshr_miss_latency::total 105124.715536 # average ReadReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::pc.south_bridge.ide 139529.278532 # average WriteReq mshr miss latency
+system.iocache.WriteReq_avg_mshr_miss_latency::total 139529.278532 # average WriteReq mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 138869.124638 # average overall mshr miss latency
+system.iocache.demand_avg_mshr_miss_latency::total 138869.124638 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 138869.124638 # average overall mshr miss latency
+system.iocache.overall_avg_mshr_miss_latency::total 138869.124638 # average overall mshr miss latency
system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
system.pc.south_bridge.ide.disks0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.pc.south_bridge.ide.disks0.dma_read_bytes 34816 # Number of bytes transfered via DMA reads (not PRD).
-system.pc.south_bridge.ide.disks0.dma_read_txs 32 # Number of DMA read transactions (not PRD).
+system.pc.south_bridge.ide.disks0.dma_read_txs 31 # Number of DMA read transactions (not PRD).
system.pc.south_bridge.ide.disks0.dma_write_full_pages 693 # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks0.dma_write_bytes 2985984 # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks0.dma_write_txs 812 # Number of DMA write transactions.
@@ -308,141 +308,141 @@ system.pc.south_bridge.ide.disks1.dma_read_txs 0
system.pc.south_bridge.ide.disks1.dma_write_full_pages 1 # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_bytes 4096 # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_txs 1 # Number of DMA write transactions.
-system.cpu.numCycles 447871414 # number of cpu cycles simulated
+system.cpu.numCycles 447901761 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.BPredUnit.lookups 86248524 # Number of BP lookups
-system.cpu.BPredUnit.condPredicted 86248524 # Number of conditional branches predicted
-system.cpu.BPredUnit.condIncorrect 1109719 # Number of conditional branches incorrect
-system.cpu.BPredUnit.BTBLookups 81324372 # Number of BTB lookups
-system.cpu.BPredUnit.BTBHits 79248318 # Number of BTB hits
+system.cpu.BPredUnit.lookups 86252881 # Number of BP lookups
+system.cpu.BPredUnit.condPredicted 86252881 # Number of conditional branches predicted
+system.cpu.BPredUnit.condIncorrect 1115345 # Number of conditional branches incorrect
+system.cpu.BPredUnit.BTBLookups 81384938 # Number of BTB lookups
+system.cpu.BPredUnit.BTBHits 79240101 # Number of BTB hits
system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
-system.cpu.fetch.icacheStallCycles 27555812 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 426098303 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 86248524 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 79248318 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 163629889 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 4731856 # Number of cycles fetch has spent squashing
-system.cpu.fetch.TlbCycles 116400 # Number of cycles fetch has spent waiting for tlb
-system.cpu.fetch.BlockedCycles 62921622 # Number of cycles fetch has spent blocked
-system.cpu.fetch.MiscStallCycles 35870 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 52533 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 368 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 9034264 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 488269 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.ItlbSquashes 3183 # Number of outstanding ITLB misses that were squashed
-system.cpu.fetch.rateDist::samples 257896503 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 3.261731 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.418044 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.icacheStallCycles 27570299 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.Insts 426189548 # Number of instructions fetch has processed
+system.cpu.fetch.Branches 86252881 # Number of branches that fetch encountered
+system.cpu.fetch.predictedBranches 79240101 # Number of branches that fetch has predicted taken
+system.cpu.fetch.Cycles 163642808 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.SquashCycles 4755358 # Number of cycles fetch has spent squashing
+system.cpu.fetch.TlbCycles 112288 # Number of cycles fetch has spent waiting for tlb
+system.cpu.fetch.BlockedCycles 62866127 # Number of cycles fetch has spent blocked
+system.cpu.fetch.MiscStallCycles 37152 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
+system.cpu.fetch.PendingTrapStallCycles 52962 # Number of stall cycles due to pending traps
+system.cpu.fetch.IcacheWaitRetryStallCycles 398 # Number of stall cycles due to full MSHR
+system.cpu.fetch.CacheLines 9042653 # Number of cache lines fetched
+system.cpu.fetch.IcacheSquashes 488997 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.ItlbSquashes 3194 # Number of outstanding ITLB misses that were squashed
+system.cpu.fetch.rateDist::samples 257883656 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::mean 3.262433 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::stdev 3.418145 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 94692515 36.72% 36.72% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 1566812 0.61% 37.32% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 71928839 27.89% 65.22% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 936780 0.36% 65.58% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 1600320 0.62% 66.20% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 2427387 0.94% 67.14% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 1078261 0.42% 67.56% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 1378215 0.53% 68.09% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 82287374 31.91% 100.00% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::0 94667319 36.71% 36.71% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::1 1563412 0.61% 37.32% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::2 71921029 27.89% 65.20% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::3 936098 0.36% 65.57% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::4 1601572 0.62% 66.19% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::5 2435088 0.94% 67.13% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::6 1080780 0.42% 67.55% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::7 1378788 0.53% 68.09% # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.rateDist::8 82299570 31.91% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 257896503 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.192574 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.951385 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 31239529 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 60388203 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 159435692 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 3249070 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 3584009 # Number of cycles decode is squashing
-system.cpu.decode.DecodedInsts 838053376 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 983 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 3584009 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 33976924 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 37367105 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 10941861 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 159620502 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 12406102 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 834408692 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 19434 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 5810292 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LSQFullEvents 4754441 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.FullRegisterEvents 7847 # Number of times there has been no free registers
-system.cpu.rename.RenamedOperands 995994396 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 1811420133 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 1811419405 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 728 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 964426992 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 31567397 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 458567 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 466421 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 28739056 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 17094362 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 10134243 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 1234841 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 965780 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 828292865 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 1249354 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 823298492 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 149694 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 22192286 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 33736795 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 196434 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 257896503 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 3.192360 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.384089 # Number of insts issued each cycle
+system.cpu.fetch.rateDist::total 257883656 # Number of instructions fetched each cycle (Total)
+system.cpu.fetch.branchRate 0.192571 # Number of branch fetches per cycle
+system.cpu.fetch.rate 0.951525 # Number of inst fetches per cycle
+system.cpu.decode.IdleCycles 31254353 # Number of cycles decode is idle
+system.cpu.decode.BlockedCycles 60335803 # Number of cycles decode is blocked
+system.cpu.decode.RunCycles 159451505 # Number of cycles decode is running
+system.cpu.decode.UnblockCycles 3240373 # Number of cycles decode is unblocking
+system.cpu.decode.SquashCycles 3601622 # Number of cycles decode is squashing
+system.cpu.decode.DecodedInsts 838158125 # Number of instructions handled by decode
+system.cpu.decode.SquashedInsts 957 # Number of squashed instructions handled by decode
+system.cpu.rename.SquashCycles 3601622 # Number of cycles rename is squashing
+system.cpu.rename.IdleCycles 34003643 # Number of cycles rename is idle
+system.cpu.rename.BlockCycles 37352024 # Number of cycles rename is blocking
+system.cpu.rename.serializeStallCycles 10890553 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RunCycles 159616474 # Number of cycles rename is running
+system.cpu.rename.UnblockCycles 12419340 # Number of cycles rename is unblocking
+system.cpu.rename.RenamedInsts 834485567 # Number of instructions processed by rename
+system.cpu.rename.ROBFullEvents 19816 # Number of times rename has blocked due to ROB full
+system.cpu.rename.IQFullEvents 5811427 # Number of times rename has blocked due to IQ full
+system.cpu.rename.LSQFullEvents 4758263 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.FullRegisterEvents 7797 # Number of times there has been no free registers
+system.cpu.rename.RenamedOperands 996045264 # Number of destination operands rename has renamed
+system.cpu.rename.RenameLookups 1811616758 # Number of register rename lookups that rename has made
+system.cpu.rename.int_rename_lookups 1811616222 # Number of integer rename lookups
+system.cpu.rename.fp_rename_lookups 536 # Number of floating rename lookups
+system.cpu.rename.CommittedMaps 964358369 # Number of HB maps that are committed
+system.cpu.rename.UndoneMaps 31686888 # Number of HB maps that are undone due to squashing
+system.cpu.rename.serializingInsts 460019 # count of serializing insts renamed
+system.cpu.rename.tempSerializingInsts 467360 # count of temporary serializing insts renamed
+system.cpu.rename.skidInsts 28800044 # count of insts added to the skid buffer
+system.cpu.memDep0.insertedLoads 17105540 # Number of loads inserted to the mem dependence unit.
+system.cpu.memDep0.insertedStores 10151316 # Number of stores inserted to the mem dependence unit.
+system.cpu.memDep0.conflictingLoads 1164746 # Number of conflicting loads.
+system.cpu.memDep0.conflictingStores 891886 # Number of conflicting stores.
+system.cpu.iq.iqInstsAdded 828333374 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqNonSpecInstsAdded 1249979 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqInstsIssued 823307593 # Number of instructions issued
+system.cpu.iq.iqSquashedInstsIssued 149787 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedInstsExamined 22280168 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedOperandsExamined 33846252 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.iq.iqSquashedNonSpecRemoved 197115 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.issued_per_cycle::samples 257883656 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::mean 3.192554 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::stdev 2.383898 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 71417814 27.69% 27.69% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 15473003 6.00% 33.69% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 10302554 3.99% 37.69% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 7467952 2.90% 40.58% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 75909427 29.43% 70.02% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 3864522 1.50% 71.52% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 72522780 28.12% 99.64% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 788081 0.31% 99.94% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 150370 0.06% 100.00% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::0 71395205 27.69% 27.69% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::1 15462696 6.00% 33.68% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::2 10317630 4.00% 37.68% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::3 7483312 2.90% 40.58% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::4 75909298 29.44% 70.02% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::5 3861835 1.50% 71.52% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::6 72513968 28.12% 99.64% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::7 788170 0.31% 99.94% # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::8 151542 0.06% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 257896503 # Number of insts issued each cycle
+system.cpu.iq.issued_per_cycle::total 257883656 # Number of insts issued each cycle
system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 363959 34.09% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 34.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 552647 51.76% 85.85% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 151055 14.15% 100.00% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntAlu 365240 34.17% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntMult 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::IntDiv 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatMult 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMult 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShift 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 34.17% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemRead 553441 51.78% 85.95% # attempts to use FU when none available
+system.cpu.iq.fu_full::MemWrite 150145 14.05% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 310624 0.04% 0.04% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 795733525 96.65% 96.69% # Type of FU issued
+system.cpu.iq.FU_type_0::No_OpClass 311438 0.04% 0.04% # Type of FU issued
+system.cpu.iq.FU_type_0::IntAlu 795721586 96.65% 96.69% # Type of FU issued
system.cpu.iq.FU_type_0::IntMult 0 0.00% 96.69% # Type of FU issued
system.cpu.iq.FU_type_0::IntDiv 0 0.00% 96.69% # Type of FU issued
system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 96.69% # Type of FU issued
@@ -471,246 +471,246 @@ system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.69% # Ty
system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 96.69% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.69% # Type of FU issued
system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.69% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 17867181 2.17% 98.86% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 9387162 1.14% 100.00% # Type of FU issued
+system.cpu.iq.FU_type_0::MemRead 17876340 2.17% 98.86% # Type of FU issued
+system.cpu.iq.FU_type_0::MemWrite 9398229 1.14% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 823298492 # Type of FU issued
-system.cpu.iq.rate 1.838247 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 1067661 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.001297 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 1905840686 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 851744345 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 818819585 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 303 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 346 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 74 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 824055392 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 137 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 1644579 # Number of loads that had data forwarded from stores
+system.cpu.iq.FU_type_0::total 823307593 # Type of FU issued
+system.cpu.iq.rate 1.838143 # Inst issue rate
+system.cpu.iq.fu_busy_cnt 1068826 # FU busy when requested
+system.cpu.iq.fu_busy_rate 0.001298 # FU busy rate (busy events/executed inst)
+system.cpu.iq.int_inst_queue_reads 1905849140 # Number of integer instruction queue reads
+system.cpu.iq.int_inst_queue_writes 851873423 # Number of integer instruction queue writes
+system.cpu.iq.int_inst_queue_wakeup_accesses 818806890 # Number of integer instruction queue wakeup accesses
+system.cpu.iq.fp_inst_queue_reads 220 # Number of floating instruction queue reads
+system.cpu.iq.fp_inst_queue_writes 250 # Number of floating instruction queue writes
+system.cpu.iq.fp_inst_queue_wakeup_accesses 54 # Number of floating instruction queue wakeup accesses
+system.cpu.iq.int_alu_accesses 824064883 # Number of integer alu accesses
+system.cpu.iq.fp_alu_accesses 98 # Number of floating point alu accesses
+system.cpu.iew.lsq.thread0.forwLoads 1642369 # Number of loads that had data forwarded from stores
system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 3112367 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 23963 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 11499 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 1716857 # Number of stores squashed
+system.cpu.iew.lsq.thread0.squashedLoads 3123872 # Number of loads squashed
+system.cpu.iew.lsq.thread0.ignoredResponses 22910 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread0.memOrderViolation 11412 # Number of memory ordering violations
+system.cpu.iew.lsq.thread0.squashedStores 1729878 # Number of stores squashed
system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 1932401 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 11954 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread0.rescheduledLoads 1932382 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread0.cacheBlocked 12176 # Number of times an access to memory failed due to the cache being blocked
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 3584009 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 26166561 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 2112396 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 829542219 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 307602 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 17094362 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 10134243 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 718774 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 1614614 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 11947 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 11499 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 653687 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 591965 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1245652 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 821416518 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 17449825 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1881973 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewSquashCycles 3601622 # Number of cycles IEW is squashing
+system.cpu.iew.iewBlockCycles 26144135 # Number of cycles IEW is blocking
+system.cpu.iew.iewUnblockCycles 2117005 # Number of cycles IEW is unblocking
+system.cpu.iew.iewDispatchedInsts 829583353 # Number of instructions dispatched to IQ
+system.cpu.iew.iewDispSquashedInsts 307079 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispLoadInsts 17105540 # Number of dispatched load instructions
+system.cpu.iew.iewDispStoreInsts 10151316 # Number of dispatched store instructions
+system.cpu.iew.iewDispNonSpecInsts 719112 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewIQFullEvents 1614713 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.iewLSQFullEvents 12810 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.memOrderViolationEvents 11412 # Number of memory order violations
+system.cpu.iew.predictedTakenIncorrect 656230 # Number of branches that were predicted taken incorrectly
+system.cpu.iew.predictedNotTakenIncorrect 596856 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.branchMispredicts 1253086 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewExecutedInsts 821409782 # Number of executed instructions
+system.cpu.iew.iewExecLoadInsts 17457108 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 1897810 # Number of squashed instructions skipped in execute
system.cpu.iew.exec_swp 0 # number of swp insts executed
system.cpu.iew.exec_nop 0 # number of nop insts executed
-system.cpu.iew.exec_refs 26604955 # number of memory reference insts executed
-system.cpu.iew.exec_branches 83223788 # Number of branches executed
-system.cpu.iew.exec_stores 9155130 # Number of stores executed
-system.cpu.iew.exec_rate 1.834045 # Inst execution rate
-system.cpu.iew.wb_sent 820955265 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 818819659 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 639977790 # num instructions producing a value
-system.cpu.iew.wb_consumers 1045837145 # num instructions consuming a value
+system.cpu.iew.exec_refs 26622226 # number of memory reference insts executed
+system.cpu.iew.exec_branches 83220659 # Number of branches executed
+system.cpu.iew.exec_stores 9165118 # Number of stores executed
+system.cpu.iew.exec_rate 1.833906 # Inst execution rate
+system.cpu.iew.wb_sent 820945177 # cumulative count of insts sent to commit
+system.cpu.iew.wb_count 818806944 # cumulative count of insts written-back
+system.cpu.iew.wb_producers 639956313 # num instructions producing a value
+system.cpu.iew.wb_consumers 1045834424 # num instructions consuming a value
system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
-system.cpu.iew.wb_rate 1.828247 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.611929 # average fanout of values written-back
+system.cpu.iew.wb_rate 1.828095 # insts written-back per cycle
+system.cpu.iew.wb_fanout 0.611910 # average fanout of values written-back
system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.commit.commitSquashedInsts 23003299 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 1052918 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 1114308 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 254312494 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 3.171028 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.854625 # Number of insts commited each cycle
+system.cpu.commit.commitSquashedInsts 23092364 # The number of squashed insts skipped by commit
+system.cpu.commit.commitNonSpecStalls 1052862 # The number of times commit has been forced to stall to communicate backwards
+system.cpu.commit.branchMispredicts 1120067 # The number of times a branch was mispredicted
+system.cpu.commit.committed_per_cycle::samples 254282034 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::mean 3.171207 # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::stdev 2.854640 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 82565112 32.47% 32.47% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 11801317 4.64% 37.11% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 3875007 1.52% 38.63% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 74957575 29.47% 68.10% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 2434316 0.96% 69.06% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 1480794 0.58% 69.64% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 899910 0.35% 70.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 70920339 27.89% 97.89% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 5378124 2.11% 100.00% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::0 82542979 32.46% 32.46% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::1 11813450 4.65% 37.11% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::2 3859102 1.52% 38.62% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::3 74953678 29.48% 68.10% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::4 2443754 0.96% 69.06% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::5 1483333 0.58% 69.65% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::6 886403 0.35% 69.99% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::7 70916473 27.89% 97.88% # Number of insts commited each cycle
+system.cpu.commit.committed_per_cycle::8 5382862 2.12% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 254312494 # Number of insts commited each cycle
-system.cpu.commit.committedInsts 407963976 # Number of instructions committed
-system.cpu.commit.committedOps 806432115 # Number of ops (including micro ops) committed
+system.cpu.commit.committed_per_cycle::total 254282034 # Number of insts commited each cycle
+system.cpu.commit.committedInsts 407944006 # Number of instructions committed
+system.cpu.commit.committedOps 806380994 # Number of ops (including micro ops) committed
system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 22399378 # Number of memory references committed
-system.cpu.commit.loads 13981992 # Number of loads committed
-system.cpu.commit.membars 473513 # Number of memory barriers committed
-system.cpu.commit.branches 82199908 # Number of branches committed
+system.cpu.commit.refs 22403103 # Number of memory references committed
+system.cpu.commit.loads 13981665 # Number of loads committed
+system.cpu.commit.membars 473467 # Number of memory barriers committed
+system.cpu.commit.branches 82194070 # Number of branches committed
system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 735371295 # Number of committed integer instructions.
+system.cpu.commit.int_insts 735324556 # Number of committed integer instructions.
system.cpu.commit.function_calls 0 # Number of function calls committed.
-system.cpu.commit.bw_lim_events 5378124 # number cycles where commit BW limit reached
+system.cpu.commit.bw_lim_events 5382862 # number cycles where commit BW limit reached
system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
-system.cpu.rob.rob_reads 1078291467 # The number of ROB reads
-system.cpu.rob.rob_writes 1662473587 # The number of ROB writes
-system.cpu.timesIdled 1221266 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 189974911 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.quiesceCycles 9825720160 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
-system.cpu.committedInsts 407963976 # Number of Instructions Simulated
-system.cpu.committedOps 806432115 # Number of Ops (including micro ops) Simulated
-system.cpu.committedInsts_total 407963976 # Number of Instructions Simulated
-system.cpu.cpi 1.097821 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 1.097821 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.910895 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.910895 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 1507038080 # number of integer regfile reads
-system.cpu.int_regfile_writes 977032757 # number of integer regfile writes
-system.cpu.fp_regfile_reads 74 # number of floating regfile reads
-system.cpu.misc_regfile_reads 264726295 # number of misc regfile reads
-system.cpu.misc_regfile_writes 402502 # number of misc regfile writes
-system.cpu.icache.replacements 1052817 # number of replacements
-system.cpu.icache.tagsinuse 510.984184 # Cycle average of tags in use
-system.cpu.icache.total_refs 7916649 # Total number of references to valid blocks.
-system.cpu.icache.sampled_refs 1053329 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 7.515837 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 55992087000 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 510.984184 # Average occupied blocks per requestor
-system.cpu.icache.occ_percent::cpu.inst 0.998016 # Average percentage of cache occupancy
-system.cpu.icache.occ_percent::total 0.998016 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 7916649 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 7916649 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 7916649 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 7916649 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 7916649 # number of overall hits
-system.cpu.icache.overall_hits::total 7916649 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1117614 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1117614 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1117614 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1117614 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1117614 # number of overall misses
-system.cpu.icache.overall_misses::total 1117614 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 15123913488 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 15123913488 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 15123913488 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 15123913488 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 15123913488 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 15123913488 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 9034263 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 9034263 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 9034263 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 9034263 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 9034263 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 9034263 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.123708 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.123708 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.123708 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.123708 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.123708 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.123708 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13532.322866 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 13532.322866 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 13532.322866 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 13532.322866 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 13532.322866 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 13532.322866 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 6872 # number of cycles access was blocked
+system.cpu.rob.rob_reads 1078294199 # The number of ROB reads
+system.cpu.rob.rob_writes 1662567045 # The number of ROB writes
+system.cpu.timesIdled 1221565 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.idleCycles 190018105 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.quiesceCycles 9825731637 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
+system.cpu.committedInsts 407944006 # Number of Instructions Simulated
+system.cpu.committedOps 806380994 # Number of Ops (including micro ops) Simulated
+system.cpu.committedInsts_total 407944006 # Number of Instructions Simulated
+system.cpu.cpi 1.097949 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 1.097949 # CPI: Total CPI of All Threads
+system.cpu.ipc 0.910789 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 0.910789 # IPC: Total IPC of All Threads
+system.cpu.int_regfile_reads 1507043995 # number of integer regfile reads
+system.cpu.int_regfile_writes 976998949 # number of integer regfile writes
+system.cpu.fp_regfile_reads 54 # number of floating regfile reads
+system.cpu.misc_regfile_reads 264734619 # number of misc regfile reads
+system.cpu.misc_regfile_writes 402509 # number of misc regfile writes
+system.cpu.icache.replacements 1054256 # number of replacements
+system.cpu.icache.tagsinuse 510.988943 # Cycle average of tags in use
+system.cpu.icache.total_refs 7923866 # Total number of references to valid blocks.
+system.cpu.icache.sampled_refs 1054768 # Sample count of references to valid blocks.
+system.cpu.icache.avg_refs 7.512425 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 56004276000 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::cpu.inst 510.988943 # Average occupied blocks per requestor
+system.cpu.icache.occ_percent::cpu.inst 0.998025 # Average percentage of cache occupancy
+system.cpu.icache.occ_percent::total 0.998025 # Average percentage of cache occupancy
+system.cpu.icache.ReadReq_hits::cpu.inst 7923866 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 7923866 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 7923866 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 7923866 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 7923866 # number of overall hits
+system.cpu.icache.overall_hits::total 7923866 # number of overall hits
+system.cpu.icache.ReadReq_misses::cpu.inst 1118784 # number of ReadReq misses
+system.cpu.icache.ReadReq_misses::total 1118784 # number of ReadReq misses
+system.cpu.icache.demand_misses::cpu.inst 1118784 # number of demand (read+write) misses
+system.cpu.icache.demand_misses::total 1118784 # number of demand (read+write) misses
+system.cpu.icache.overall_misses::cpu.inst 1118784 # number of overall misses
+system.cpu.icache.overall_misses::total 1118784 # number of overall misses
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 15167301487 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_miss_latency::total 15167301487 # number of ReadReq miss cycles
+system.cpu.icache.demand_miss_latency::cpu.inst 15167301487 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_miss_latency::total 15167301487 # number of demand (read+write) miss cycles
+system.cpu.icache.overall_miss_latency::cpu.inst 15167301487 # number of overall miss cycles
+system.cpu.icache.overall_miss_latency::total 15167301487 # number of overall miss cycles
+system.cpu.icache.ReadReq_accesses::cpu.inst 9042650 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 9042650 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 9042650 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 9042650 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 9042650 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 9042650 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.123723 # miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_miss_rate::total 0.123723 # miss rate for ReadReq accesses
+system.cpu.icache.demand_miss_rate::cpu.inst 0.123723 # miss rate for demand accesses
+system.cpu.icache.demand_miss_rate::total 0.123723 # miss rate for demand accesses
+system.cpu.icache.overall_miss_rate::cpu.inst 0.123723 # miss rate for overall accesses
+system.cpu.icache.overall_miss_rate::total 0.123723 # miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13556.952447 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_miss_latency::total 13556.952447 # average ReadReq miss latency
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 13556.952447 # average overall miss latency
+system.cpu.icache.demand_avg_miss_latency::total 13556.952447 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 13556.952447 # average overall miss latency
+system.cpu.icache.overall_avg_miss_latency::total 13556.952447 # average overall miss latency
+system.cpu.icache.blocked_cycles::no_mshrs 9830 # number of cycles access was blocked
system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 267 # number of cycles access was blocked
+system.cpu.icache.blocked::no_mshrs 292 # number of cycles access was blocked
system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 25.737828 # average number of cycles each access was blocked
+system.cpu.icache.avg_blocked_cycles::no_mshrs 33.664384 # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 61803 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 61803 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 61803 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 61803 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 61803 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 61803 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1055811 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 1055811 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 1055811 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 1055811 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 1055811 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 1055811 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12467027488 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 12467027488 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12467027488 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 12467027488 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12467027488 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 12467027488 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.116867 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.116867 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.116867 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.116867 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.116867 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.116867 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11808.010608 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11808.010608 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11808.010608 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 11808.010608 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11808.010608 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 11808.010608 # average overall mshr miss latency
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 61527 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_hits::total 61527 # number of ReadReq MSHR hits
+system.cpu.icache.demand_mshr_hits::cpu.inst 61527 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_hits::total 61527 # number of demand (read+write) MSHR hits
+system.cpu.icache.overall_mshr_hits::cpu.inst 61527 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_hits::total 61527 # number of overall MSHR hits
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1057257 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses::total 1057257 # number of ReadReq MSHR misses
+system.cpu.icache.demand_mshr_misses::cpu.inst 1057257 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses::total 1057257 # number of demand (read+write) MSHR misses
+system.cpu.icache.overall_mshr_misses::cpu.inst 1057257 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses::total 1057257 # number of overall MSHR misses
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12498307487 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_latency::total 12498307487 # number of ReadReq MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12498307487 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_mshr_miss_latency::total 12498307487 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12498307487 # number of overall MSHR miss cycles
+system.cpu.icache.overall_mshr_miss_latency::total 12498307487 # number of overall MSHR miss cycles
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.116919 # mshr miss rate for ReadReq accesses
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.116919 # mshr miss rate for ReadReq accesses
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.116919 # mshr miss rate for demand accesses
+system.cpu.icache.demand_mshr_miss_rate::total 0.116919 # mshr miss rate for demand accesses
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.116919 # mshr miss rate for overall accesses
+system.cpu.icache.overall_mshr_miss_rate::total 0.116919 # mshr miss rate for overall accesses
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11821.446902 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11821.446902 # average ReadReq mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11821.446902 # average overall mshr miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency::total 11821.446902 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11821.446902 # average overall mshr miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency::total 11821.446902 # average overall mshr miss latency
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.itb_walker_cache.replacements 9172 # number of replacements
-system.cpu.itb_walker_cache.tagsinuse 6.015892 # Cycle average of tags in use
-system.cpu.itb_walker_cache.total_refs 26549 # Total number of references to valid blocks.
-system.cpu.itb_walker_cache.sampled_refs 9185 # Sample count of references to valid blocks.
-system.cpu.itb_walker_cache.avg_refs 2.890474 # Average number of references to valid blocks.
-system.cpu.itb_walker_cache.warmup_cycle 5104159763000 # Cycle when the warmup percentage was hit.
-system.cpu.itb_walker_cache.occ_blocks::cpu.itb.walker 6.015892 # Average occupied blocks per requestor
-system.cpu.itb_walker_cache.occ_percent::cpu.itb.walker 0.375993 # Average percentage of cache occupancy
-system.cpu.itb_walker_cache.occ_percent::total 0.375993 # Average percentage of cache occupancy
-system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 26666 # number of ReadReq hits
-system.cpu.itb_walker_cache.ReadReq_hits::total 26666 # number of ReadReq hits
+system.cpu.itb_walker_cache.replacements 9287 # number of replacements
+system.cpu.itb_walker_cache.tagsinuse 6.016215 # Cycle average of tags in use
+system.cpu.itb_walker_cache.total_refs 26989 # Total number of references to valid blocks.
+system.cpu.itb_walker_cache.sampled_refs 9300 # Sample count of references to valid blocks.
+system.cpu.itb_walker_cache.avg_refs 2.902043 # Average number of references to valid blocks.
+system.cpu.itb_walker_cache.warmup_cycle 5102704183500 # Cycle when the warmup percentage was hit.
+system.cpu.itb_walker_cache.occ_blocks::cpu.itb.walker 6.016215 # Average occupied blocks per requestor
+system.cpu.itb_walker_cache.occ_percent::cpu.itb.walker 0.376013 # Average percentage of cache occupancy
+system.cpu.itb_walker_cache.occ_percent::total 0.376013 # Average percentage of cache occupancy
+system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 27015 # number of ReadReq hits
+system.cpu.itb_walker_cache.ReadReq_hits::total 27015 # number of ReadReq hits
system.cpu.itb_walker_cache.WriteReq_hits::cpu.itb.walker 2 # number of WriteReq hits
system.cpu.itb_walker_cache.WriteReq_hits::total 2 # number of WriteReq hits
-system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 26668 # number of demand (read+write) hits
-system.cpu.itb_walker_cache.demand_hits::total 26668 # number of demand (read+write) hits
-system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 26668 # number of overall hits
-system.cpu.itb_walker_cache.overall_hits::total 26668 # number of overall hits
-system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 10048 # number of ReadReq misses
-system.cpu.itb_walker_cache.ReadReq_misses::total 10048 # number of ReadReq misses
-system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 10048 # number of demand (read+write) misses
-system.cpu.itb_walker_cache.demand_misses::total 10048 # number of demand (read+write) misses
-system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 10048 # number of overall misses
-system.cpu.itb_walker_cache.overall_misses::total 10048 # number of overall misses
-system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 111185500 # number of ReadReq miss cycles
-system.cpu.itb_walker_cache.ReadReq_miss_latency::total 111185500 # number of ReadReq miss cycles
-system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 111185500 # number of demand (read+write) miss cycles
-system.cpu.itb_walker_cache.demand_miss_latency::total 111185500 # number of demand (read+write) miss cycles
-system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 111185500 # number of overall miss cycles
-system.cpu.itb_walker_cache.overall_miss_latency::total 111185500 # number of overall miss cycles
-system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 36714 # number of ReadReq accesses(hits+misses)
-system.cpu.itb_walker_cache.ReadReq_accesses::total 36714 # number of ReadReq accesses(hits+misses)
+system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 27017 # number of demand (read+write) hits
+system.cpu.itb_walker_cache.demand_hits::total 27017 # number of demand (read+write) hits
+system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 27017 # number of overall hits
+system.cpu.itb_walker_cache.overall_hits::total 27017 # number of overall hits
+system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 10179 # number of ReadReq misses
+system.cpu.itb_walker_cache.ReadReq_misses::total 10179 # number of ReadReq misses
+system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 10179 # number of demand (read+write) misses
+system.cpu.itb_walker_cache.demand_misses::total 10179 # number of demand (read+write) misses
+system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 10179 # number of overall misses
+system.cpu.itb_walker_cache.overall_misses::total 10179 # number of overall misses
+system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 111301500 # number of ReadReq miss cycles
+system.cpu.itb_walker_cache.ReadReq_miss_latency::total 111301500 # number of ReadReq miss cycles
+system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 111301500 # number of demand (read+write) miss cycles
+system.cpu.itb_walker_cache.demand_miss_latency::total 111301500 # number of demand (read+write) miss cycles
+system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 111301500 # number of overall miss cycles
+system.cpu.itb_walker_cache.overall_miss_latency::total 111301500 # number of overall miss cycles
+system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 37194 # number of ReadReq accesses(hits+misses)
+system.cpu.itb_walker_cache.ReadReq_accesses::total 37194 # number of ReadReq accesses(hits+misses)
system.cpu.itb_walker_cache.WriteReq_accesses::cpu.itb.walker 2 # number of WriteReq accesses(hits+misses)
system.cpu.itb_walker_cache.WriteReq_accesses::total 2 # number of WriteReq accesses(hits+misses)
-system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 36716 # number of demand (read+write) accesses
-system.cpu.itb_walker_cache.demand_accesses::total 36716 # number of demand (read+write) accesses
-system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 36716 # number of overall (read+write) accesses
-system.cpu.itb_walker_cache.overall_accesses::total 36716 # number of overall (read+write) accesses
-system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.273683 # miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.273683 # miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.273668 # miss rate for demand accesses
-system.cpu.itb_walker_cache.demand_miss_rate::total 0.273668 # miss rate for demand accesses
-system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.273668 # miss rate for overall accesses
-system.cpu.itb_walker_cache.overall_miss_rate::total 0.273668 # miss rate for overall accesses
-system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 11065.435908 # average ReadReq miss latency
-system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 11065.435908 # average ReadReq miss latency
-system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 11065.435908 # average overall miss latency
-system.cpu.itb_walker_cache.demand_avg_miss_latency::total 11065.435908 # average overall miss latency
-system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 11065.435908 # average overall miss latency
-system.cpu.itb_walker_cache.overall_avg_miss_latency::total 11065.435908 # average overall miss latency
+system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 37196 # number of demand (read+write) accesses
+system.cpu.itb_walker_cache.demand_accesses::total 37196 # number of demand (read+write) accesses
+system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 37196 # number of overall (read+write) accesses
+system.cpu.itb_walker_cache.overall_accesses::total 37196 # number of overall (read+write) accesses
+system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.273673 # miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.273673 # miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.273658 # miss rate for demand accesses
+system.cpu.itb_walker_cache.demand_miss_rate::total 0.273658 # miss rate for demand accesses
+system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.273658 # miss rate for overall accesses
+system.cpu.itb_walker_cache.overall_miss_rate::total 0.273658 # miss rate for overall accesses
+system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 10934.423814 # average ReadReq miss latency
+system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 10934.423814 # average ReadReq miss latency
+system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 10934.423814 # average overall miss latency
+system.cpu.itb_walker_cache.demand_avg_miss_latency::total 10934.423814 # average overall miss latency
+system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 10934.423814 # average overall miss latency
+system.cpu.itb_walker_cache.overall_avg_miss_latency::total 10934.423814 # average overall miss latency
system.cpu.itb_walker_cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.itb_walker_cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -719,78 +719,78 @@ system.cpu.itb_walker_cache.avg_blocked_cycles::no_mshrs nan
system.cpu.itb_walker_cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.itb_walker_cache.fast_writes 0 # number of fast writes performed
system.cpu.itb_walker_cache.cache_copies 0 # number of cache copies performed
-system.cpu.itb_walker_cache.writebacks::writebacks 1844 # number of writebacks
-system.cpu.itb_walker_cache.writebacks::total 1844 # number of writebacks
-system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 10048 # number of ReadReq MSHR misses
-system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 10048 # number of ReadReq MSHR misses
-system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 10048 # number of demand (read+write) MSHR misses
-system.cpu.itb_walker_cache.demand_mshr_misses::total 10048 # number of demand (read+write) MSHR misses
-system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 10048 # number of overall MSHR misses
-system.cpu.itb_walker_cache.overall_mshr_misses::total 10048 # number of overall MSHR misses
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 91089500 # number of ReadReq MSHR miss cycles
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 91089500 # number of ReadReq MSHR miss cycles
-system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 91089500 # number of demand (read+write) MSHR miss cycles
-system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 91089500 # number of demand (read+write) MSHR miss cycles
-system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 91089500 # number of overall MSHR miss cycles
-system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 91089500 # number of overall MSHR miss cycles
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.273683 # mshr miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.273683 # mshr miss rate for ReadReq accesses
-system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.273668 # mshr miss rate for demand accesses
-system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.273668 # mshr miss rate for demand accesses
-system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.273668 # mshr miss rate for overall accesses
-system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.273668 # mshr miss rate for overall accesses
-system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 9065.435908 # average ReadReq mshr miss latency
-system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 9065.435908 # average ReadReq mshr miss latency
-system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 9065.435908 # average overall mshr miss latency
-system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 9065.435908 # average overall mshr miss latency
-system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 9065.435908 # average overall mshr miss latency
-system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 9065.435908 # average overall mshr miss latency
+system.cpu.itb_walker_cache.writebacks::writebacks 1896 # number of writebacks
+system.cpu.itb_walker_cache.writebacks::total 1896 # number of writebacks
+system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 10179 # number of ReadReq MSHR misses
+system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 10179 # number of ReadReq MSHR misses
+system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 10179 # number of demand (read+write) MSHR misses
+system.cpu.itb_walker_cache.demand_mshr_misses::total 10179 # number of demand (read+write) MSHR misses
+system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 10179 # number of overall MSHR misses
+system.cpu.itb_walker_cache.overall_mshr_misses::total 10179 # number of overall MSHR misses
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 90943500 # number of ReadReq MSHR miss cycles
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 90943500 # number of ReadReq MSHR miss cycles
+system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 90943500 # number of demand (read+write) MSHR miss cycles
+system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 90943500 # number of demand (read+write) MSHR miss cycles
+system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 90943500 # number of overall MSHR miss cycles
+system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 90943500 # number of overall MSHR miss cycles
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.273673 # mshr miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.273673 # mshr miss rate for ReadReq accesses
+system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.273658 # mshr miss rate for demand accesses
+system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.273658 # mshr miss rate for demand accesses
+system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.273658 # mshr miss rate for overall accesses
+system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.273658 # mshr miss rate for overall accesses
+system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 8934.423814 # average ReadReq mshr miss latency
+system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 8934.423814 # average ReadReq mshr miss latency
+system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 8934.423814 # average overall mshr miss latency
+system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 8934.423814 # average overall mshr miss latency
+system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 8934.423814 # average overall mshr miss latency
+system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 8934.423814 # average overall mshr miss latency
system.cpu.itb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dtb_walker_cache.replacements 111590 # number of replacements
-system.cpu.dtb_walker_cache.tagsinuse 11.995325 # Cycle average of tags in use
-system.cpu.dtb_walker_cache.total_refs 130038 # Total number of references to valid blocks.
-system.cpu.dtb_walker_cache.sampled_refs 111605 # Sample count of references to valid blocks.
-system.cpu.dtb_walker_cache.avg_refs 1.165163 # Average number of references to valid blocks.
-system.cpu.dtb_walker_cache.warmup_cycle 5100439779500 # Cycle when the warmup percentage was hit.
-system.cpu.dtb_walker_cache.occ_blocks::cpu.dtb.walker 11.995325 # Average occupied blocks per requestor
-system.cpu.dtb_walker_cache.occ_percent::cpu.dtb.walker 0.749708 # Average percentage of cache occupancy
-system.cpu.dtb_walker_cache.occ_percent::total 0.749708 # Average percentage of cache occupancy
-system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 130049 # number of ReadReq hits
-system.cpu.dtb_walker_cache.ReadReq_hits::total 130049 # number of ReadReq hits
-system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 130049 # number of demand (read+write) hits
-system.cpu.dtb_walker_cache.demand_hits::total 130049 # number of demand (read+write) hits
-system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 130049 # number of overall hits
-system.cpu.dtb_walker_cache.overall_hits::total 130049 # number of overall hits
-system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 112651 # number of ReadReq misses
-system.cpu.dtb_walker_cache.ReadReq_misses::total 112651 # number of ReadReq misses
-system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 112651 # number of demand (read+write) misses
-system.cpu.dtb_walker_cache.demand_misses::total 112651 # number of demand (read+write) misses
-system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 112651 # number of overall misses
-system.cpu.dtb_walker_cache.overall_misses::total 112651 # number of overall misses
-system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 1400311500 # number of ReadReq miss cycles
-system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 1400311500 # number of ReadReq miss cycles
-system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 1400311500 # number of demand (read+write) miss cycles
-system.cpu.dtb_walker_cache.demand_miss_latency::total 1400311500 # number of demand (read+write) miss cycles
-system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 1400311500 # number of overall miss cycles
-system.cpu.dtb_walker_cache.overall_miss_latency::total 1400311500 # number of overall miss cycles
-system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 242700 # number of ReadReq accesses(hits+misses)
-system.cpu.dtb_walker_cache.ReadReq_accesses::total 242700 # number of ReadReq accesses(hits+misses)
-system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 242700 # number of demand (read+write) accesses
-system.cpu.dtb_walker_cache.demand_accesses::total 242700 # number of demand (read+write) accesses
-system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 242700 # number of overall (read+write) accesses
-system.cpu.dtb_walker_cache.overall_accesses::total 242700 # number of overall (read+write) accesses
-system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.464157 # miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.464157 # miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.464157 # miss rate for demand accesses
-system.cpu.dtb_walker_cache.demand_miss_rate::total 0.464157 # miss rate for demand accesses
-system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.464157 # miss rate for overall accesses
-system.cpu.dtb_walker_cache.overall_miss_rate::total 0.464157 # miss rate for overall accesses
-system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 12430.528801 # average ReadReq miss latency
-system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 12430.528801 # average ReadReq miss latency
-system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 12430.528801 # average overall miss latency
-system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 12430.528801 # average overall miss latency
-system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 12430.528801 # average overall miss latency
-system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 12430.528801 # average overall miss latency
+system.cpu.dtb_walker_cache.replacements 108224 # number of replacements
+system.cpu.dtb_walker_cache.tagsinuse 12.929654 # Cycle average of tags in use
+system.cpu.dtb_walker_cache.total_refs 137412 # Total number of references to valid blocks.
+system.cpu.dtb_walker_cache.sampled_refs 108239 # Sample count of references to valid blocks.
+system.cpu.dtb_walker_cache.avg_refs 1.269524 # Average number of references to valid blocks.
+system.cpu.dtb_walker_cache.warmup_cycle 5100455706500 # Cycle when the warmup percentage was hit.
+system.cpu.dtb_walker_cache.occ_blocks::cpu.dtb.walker 12.929654 # Average occupied blocks per requestor
+system.cpu.dtb_walker_cache.occ_percent::cpu.dtb.walker 0.808103 # Average percentage of cache occupancy
+system.cpu.dtb_walker_cache.occ_percent::total 0.808103 # Average percentage of cache occupancy
+system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 137417 # number of ReadReq hits
+system.cpu.dtb_walker_cache.ReadReq_hits::total 137417 # number of ReadReq hits
+system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 137417 # number of demand (read+write) hits
+system.cpu.dtb_walker_cache.demand_hits::total 137417 # number of demand (read+write) hits
+system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 137417 # number of overall hits
+system.cpu.dtb_walker_cache.overall_hits::total 137417 # number of overall hits
+system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 109249 # number of ReadReq misses
+system.cpu.dtb_walker_cache.ReadReq_misses::total 109249 # number of ReadReq misses
+system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 109249 # number of demand (read+write) misses
+system.cpu.dtb_walker_cache.demand_misses::total 109249 # number of demand (read+write) misses
+system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 109249 # number of overall misses
+system.cpu.dtb_walker_cache.overall_misses::total 109249 # number of overall misses
+system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 1361810000 # number of ReadReq miss cycles
+system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 1361810000 # number of ReadReq miss cycles
+system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 1361810000 # number of demand (read+write) miss cycles
+system.cpu.dtb_walker_cache.demand_miss_latency::total 1361810000 # number of demand (read+write) miss cycles
+system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 1361810000 # number of overall miss cycles
+system.cpu.dtb_walker_cache.overall_miss_latency::total 1361810000 # number of overall miss cycles
+system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 246666 # number of ReadReq accesses(hits+misses)
+system.cpu.dtb_walker_cache.ReadReq_accesses::total 246666 # number of ReadReq accesses(hits+misses)
+system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 246666 # number of demand (read+write) accesses
+system.cpu.dtb_walker_cache.demand_accesses::total 246666 # number of demand (read+write) accesses
+system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 246666 # number of overall (read+write) accesses
+system.cpu.dtb_walker_cache.overall_accesses::total 246666 # number of overall (read+write) accesses
+system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.442903 # miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.442903 # miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.442903 # miss rate for demand accesses
+system.cpu.dtb_walker_cache.demand_miss_rate::total 0.442903 # miss rate for demand accesses
+system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.442903 # miss rate for overall accesses
+system.cpu.dtb_walker_cache.overall_miss_rate::total 0.442903 # miss rate for overall accesses
+system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 12465.194189 # average ReadReq miss latency
+system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 12465.194189 # average ReadReq miss latency
+system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 12465.194189 # average overall miss latency
+system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 12465.194189 # average overall miss latency
+system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 12465.194189 # average overall miss latency
+system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 12465.194189 # average overall miss latency
system.cpu.dtb_walker_cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dtb_walker_cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -799,146 +799,146 @@ system.cpu.dtb_walker_cache.avg_blocked_cycles::no_mshrs nan
system.cpu.dtb_walker_cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dtb_walker_cache.fast_writes 0 # number of fast writes performed
system.cpu.dtb_walker_cache.cache_copies 0 # number of cache copies performed
-system.cpu.dtb_walker_cache.writebacks::writebacks 35078 # number of writebacks
-system.cpu.dtb_walker_cache.writebacks::total 35078 # number of writebacks
-system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 112651 # number of ReadReq MSHR misses
-system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 112651 # number of ReadReq MSHR misses
-system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 112651 # number of demand (read+write) MSHR misses
-system.cpu.dtb_walker_cache.demand_mshr_misses::total 112651 # number of demand (read+write) MSHR misses
-system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 112651 # number of overall MSHR misses
-system.cpu.dtb_walker_cache.overall_mshr_misses::total 112651 # number of overall MSHR misses
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 1175009500 # number of ReadReq MSHR miss cycles
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 1175009500 # number of ReadReq MSHR miss cycles
-system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 1175009500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 1175009500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 1175009500 # number of overall MSHR miss cycles
-system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 1175009500 # number of overall MSHR miss cycles
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.464157 # mshr miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.464157 # mshr miss rate for ReadReq accesses
-system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.464157 # mshr miss rate for demand accesses
-system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.464157 # mshr miss rate for demand accesses
-system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.464157 # mshr miss rate for overall accesses
-system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.464157 # mshr miss rate for overall accesses
-system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 10430.528801 # average ReadReq mshr miss latency
-system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 10430.528801 # average ReadReq mshr miss latency
-system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 10430.528801 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 10430.528801 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 10430.528801 # average overall mshr miss latency
-system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 10430.528801 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.writebacks::writebacks 34685 # number of writebacks
+system.cpu.dtb_walker_cache.writebacks::total 34685 # number of writebacks
+system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 109249 # number of ReadReq MSHR misses
+system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 109249 # number of ReadReq MSHR misses
+system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 109249 # number of demand (read+write) MSHR misses
+system.cpu.dtb_walker_cache.demand_mshr_misses::total 109249 # number of demand (read+write) MSHR misses
+system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 109249 # number of overall MSHR misses
+system.cpu.dtb_walker_cache.overall_mshr_misses::total 109249 # number of overall MSHR misses
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 1143312000 # number of ReadReq MSHR miss cycles
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 1143312000 # number of ReadReq MSHR miss cycles
+system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 1143312000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 1143312000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 1143312000 # number of overall MSHR miss cycles
+system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 1143312000 # number of overall MSHR miss cycles
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.442903 # mshr miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.442903 # mshr miss rate for ReadReq accesses
+system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.442903 # mshr miss rate for demand accesses
+system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.442903 # mshr miss rate for demand accesses
+system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.442903 # mshr miss rate for overall accesses
+system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.442903 # mshr miss rate for overall accesses
+system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 10465.194189 # average ReadReq mshr miss latency
+system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 10465.194189 # average ReadReq mshr miss latency
+system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 10465.194189 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 10465.194189 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 10465.194189 # average overall mshr miss latency
+system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 10465.194189 # average overall mshr miss latency
system.cpu.dtb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.replacements 1661569 # number of replacements
-system.cpu.dcache.tagsinuse 511.994847 # Cycle average of tags in use
-system.cpu.dcache.total_refs 19098471 # Total number of references to valid blocks.
-system.cpu.dcache.sampled_refs 1662081 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 11.490698 # Average number of references to valid blocks.
+system.cpu.dcache.replacements 1662857 # number of replacements
+system.cpu.dcache.tagsinuse 511.994597 # Cycle average of tags in use
+system.cpu.dcache.total_refs 19099158 # Total number of references to valid blocks.
+system.cpu.dcache.sampled_refs 1663369 # Sample count of references to valid blocks.
+system.cpu.dcache.avg_refs 11.482214 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 27804000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.occ_blocks::cpu.data 511.994847 # Average occupied blocks per requestor
-system.cpu.dcache.occ_percent::cpu.data 0.999990 # Average percentage of cache occupancy
-system.cpu.dcache.occ_percent::total 0.999990 # Average percentage of cache occupancy
-system.cpu.dcache.ReadReq_hits::cpu.data 11004011 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 11004011 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 8089317 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 8089317 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 19093328 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 19093328 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 19093328 # number of overall hits
-system.cpu.dcache.overall_hits::total 19093328 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 2239016 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 2239016 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 318822 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 318822 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 2557838 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 2557838 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 2557838 # number of overall misses
-system.cpu.dcache.overall_misses::total 2557838 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 31972900500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 31972900500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 9624592994 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 9624592994 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 41597493494 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 41597493494 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 41597493494 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 41597493494 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 13243027 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 13243027 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 8408139 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 8408139 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 21651166 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 21651166 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 21651166 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 21651166 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.169071 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.169071 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037918 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.037918 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.118139 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.118139 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.118139 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.118139 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14279.889246 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 14279.889246 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30187.982617 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 30187.982617 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 16262.755301 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 16262.755301 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 16262.755301 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 16262.755301 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 404649 # number of cycles access was blocked
+system.cpu.dcache.occ_blocks::cpu.data 511.994597 # Average occupied blocks per requestor
+system.cpu.dcache.occ_percent::cpu.data 0.999989 # Average percentage of cache occupancy
+system.cpu.dcache.occ_percent::total 0.999989 # Average percentage of cache occupancy
+system.cpu.dcache.ReadReq_hits::cpu.data 11001158 # number of ReadReq hits
+system.cpu.dcache.ReadReq_hits::total 11001158 # number of ReadReq hits
+system.cpu.dcache.WriteReq_hits::cpu.data 8092803 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 8092803 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 19093961 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 19093961 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 19093961 # number of overall hits
+system.cpu.dcache.overall_hits::total 19093961 # number of overall hits
+system.cpu.dcache.ReadReq_misses::cpu.data 2250786 # number of ReadReq misses
+system.cpu.dcache.ReadReq_misses::total 2250786 # number of ReadReq misses
+system.cpu.dcache.WriteReq_misses::cpu.data 319407 # number of WriteReq misses
+system.cpu.dcache.WriteReq_misses::total 319407 # number of WriteReq misses
+system.cpu.dcache.demand_misses::cpu.data 2570193 # number of demand (read+write) misses
+system.cpu.dcache.demand_misses::total 2570193 # number of demand (read+write) misses
+system.cpu.dcache.overall_misses::cpu.data 2570193 # number of overall misses
+system.cpu.dcache.overall_misses::total 2570193 # number of overall misses
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 32047872500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 32047872500 # number of ReadReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 9644777995 # number of WriteReq miss cycles
+system.cpu.dcache.WriteReq_miss_latency::total 9644777995 # number of WriteReq miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 41692650495 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 41692650495 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 41692650495 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 41692650495 # number of overall miss cycles
+system.cpu.dcache.ReadReq_accesses::cpu.data 13251944 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_accesses::total 13251944 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::cpu.data 8412210 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 8412210 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 21664154 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 21664154 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 21664154 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 21664154 # number of overall (read+write) accesses
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.169846 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_miss_rate::total 0.169846 # miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037969 # miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_miss_rate::total 0.037969 # miss rate for WriteReq accesses
+system.cpu.dcache.demand_miss_rate::cpu.data 0.118638 # miss rate for demand accesses
+system.cpu.dcache.demand_miss_rate::total 0.118638 # miss rate for demand accesses
+system.cpu.dcache.overall_miss_rate::cpu.data 0.118638 # miss rate for overall accesses
+system.cpu.dcache.overall_miss_rate::total 0.118638 # miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14238.524898 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 14238.524898 # average ReadReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 30195.887989 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_miss_latency::total 30195.887989 # average WriteReq miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 16221.603006 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 16221.603006 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 16221.603006 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 16221.603006 # average overall miss latency
+system.cpu.dcache.blocked_cycles::no_mshrs 397855 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 42429 # number of cycles access was blocked
+system.cpu.dcache.blocked::no_mshrs 42661 # number of cycles access was blocked
system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.537085 # average number of cycles each access was blocked
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.325965 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.writebacks::writebacks 1562908 # number of writebacks
-system.cpu.dcache.writebacks::total 1562908 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 864676 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 864676 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 26384 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 26384 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 891060 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 891060 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 891060 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 891060 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1374340 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 1374340 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 292438 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 292438 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 1666778 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 1666778 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 1666778 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 1666778 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 17366494500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 17366494500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8784809994 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 8784809994 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 26151304494 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 26151304494 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 26151304494 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 26151304494 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 97298090500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 97298090500 # number of ReadReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2473113000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2473113000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 99771203500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.overall_mshr_uncacheable_latency::total 99771203500 # number of overall MSHR uncacheable cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.103778 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.103778 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.034780 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.034780 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.076983 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.076983 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.076983 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.076983 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12636.243215 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12636.243215 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30039.905874 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30039.905874 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 15689.734622 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 15689.734622 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 15689.734622 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 15689.734622 # average overall mshr miss latency
+system.cpu.dcache.writebacks::writebacks 1564276 # number of writebacks
+system.cpu.dcache.writebacks::total 1564276 # number of writebacks
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 877119 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_hits::total 877119 # number of ReadReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 25009 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_hits::total 25009 # number of WriteReq MSHR hits
+system.cpu.dcache.demand_mshr_hits::cpu.data 902128 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_hits::total 902128 # number of demand (read+write) MSHR hits
+system.cpu.dcache.overall_mshr_hits::cpu.data 902128 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_hits::total 902128 # number of overall MSHR hits
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1373667 # number of ReadReq MSHR misses
+system.cpu.dcache.ReadReq_mshr_misses::total 1373667 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 294398 # number of WriteReq MSHR misses
+system.cpu.dcache.WriteReq_mshr_misses::total 294398 # number of WriteReq MSHR misses
+system.cpu.dcache.demand_mshr_misses::cpu.data 1668065 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_mshr_misses::total 1668065 # number of demand (read+write) MSHR misses
+system.cpu.dcache.overall_mshr_misses::cpu.data 1668065 # number of overall MSHR misses
+system.cpu.dcache.overall_mshr_misses::total 1668065 # number of overall MSHR misses
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 17358648500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 17358648500 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8800545995 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 8800545995 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 26159194495 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 26159194495 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 26159194495 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 26159194495 # number of overall MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 97296699500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 97296699500 # number of ReadReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2470652500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2470652500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 99767352000 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.overall_mshr_uncacheable_latency::total 99767352000 # number of overall MSHR uncacheable cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.103658 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.103658 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.034997 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.034997 # mshr miss rate for WriteReq accesses
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.076997 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_miss_rate::total 0.076997 # mshr miss rate for demand accesses
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.076997 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_miss_rate::total 0.076997 # mshr miss rate for overall accesses
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12636.722364 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12636.722364 # average ReadReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 29893.362030 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 29893.362030 # average WriteReq mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 15682.359198 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 15682.359198 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 15682.359198 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 15682.359198 # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -946,141 +946,141 @@ system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.replacements 114048 # number of replacements
-system.cpu.l2cache.tagsinuse 64828.781789 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 3943145 # Total number of references to valid blocks.
-system.cpu.l2cache.sampled_refs 178083 # Sample count of references to valid blocks.
-system.cpu.l2cache.avg_refs 22.142175 # Average number of references to valid blocks.
+system.cpu.l2cache.replacements 113558 # number of replacements
+system.cpu.l2cache.tagsinuse 64830.425237 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 3942801 # Total number of references to valid blocks.
+system.cpu.l2cache.sampled_refs 177506 # Sample count of references to valid blocks.
+system.cpu.l2cache.avg_refs 22.212213 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 50215.061729 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.dtb.walker 7.199221 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.133392 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 3209.208803 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 11397.178643 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_percent::writebacks 0.766221 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.dtb.walker 0.000110 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_blocks::writebacks 50104.773483 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.dtb.walker 12.386832 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.133410 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 3229.258620 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 11483.872893 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_percent::writebacks 0.764538 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.dtb.walker 0.000189 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.itb.walker 0.000002 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.inst 0.048969 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::cpu.data 0.173907 # Average percentage of cache occupancy
-system.cpu.l2cache.occ_percent::total 0.989209 # Average percentage of cache occupancy
-system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 103777 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 7654 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.inst 1036447 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::cpu.data 1336423 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_hits::total 2484301 # number of ReadReq hits
-system.cpu.l2cache.Writeback_hits::writebacks 1599830 # number of Writeback hits
-system.cpu.l2cache.Writeback_hits::total 1599830 # number of Writeback hits
-system.cpu.l2cache.UpgradeReq_hits::cpu.data 336 # number of UpgradeReq hits
-system.cpu.l2cache.UpgradeReq_hits::total 336 # number of UpgradeReq hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 154761 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 154761 # number of ReadExReq hits
-system.cpu.l2cache.demand_hits::cpu.dtb.walker 103777 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.itb.walker 7654 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.inst 1036447 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 1491184 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 2639062 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.dtb.walker 103777 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.itb.walker 7654 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.inst 1036447 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 1491184 # number of overall hits
-system.cpu.l2cache.overall_hits::total 2639062 # number of overall hits
-system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 49 # number of ReadReq misses
+system.cpu.l2cache.occ_percent::cpu.inst 0.049275 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::cpu.data 0.175230 # Average percentage of cache occupancy
+system.cpu.l2cache.occ_percent::total 0.989234 # Average percentage of cache occupancy
+system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 101071 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 7595 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.inst 1037956 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::cpu.data 1335698 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_hits::total 2482320 # number of ReadReq hits
+system.cpu.l2cache.Writeback_hits::writebacks 1600857 # number of Writeback hits
+system.cpu.l2cache.Writeback_hits::total 1600857 # number of Writeback hits
+system.cpu.l2cache.UpgradeReq_hits::cpu.data 332 # number of UpgradeReq hits
+system.cpu.l2cache.UpgradeReq_hits::total 332 # number of UpgradeReq hits
+system.cpu.l2cache.ReadExReq_hits::cpu.data 156999 # number of ReadExReq hits
+system.cpu.l2cache.ReadExReq_hits::total 156999 # number of ReadExReq hits
+system.cpu.l2cache.demand_hits::cpu.dtb.walker 101071 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.itb.walker 7595 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.inst 1037956 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::cpu.data 1492697 # number of demand (read+write) hits
+system.cpu.l2cache.demand_hits::total 2639319 # number of demand (read+write) hits
+system.cpu.l2cache.overall_hits::cpu.dtb.walker 101071 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.itb.walker 7595 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.inst 1037956 # number of overall hits
+system.cpu.l2cache.overall_hits::cpu.data 1492697 # number of overall hits
+system.cpu.l2cache.overall_hits::total 2639319 # number of overall hits
+system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 47 # number of ReadReq misses
system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 6 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.inst 16836 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::cpu.data 36777 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_misses::total 53668 # number of ReadReq misses
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 3876 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 3876 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 133549 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 133549 # number of ReadExReq misses
-system.cpu.l2cache.demand_misses::cpu.dtb.walker 49 # number of demand (read+write) misses
+system.cpu.l2cache.ReadReq_misses::cpu.inst 16768 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::cpu.data 36730 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_misses::total 53551 # number of ReadReq misses
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 3897 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_misses::total 3897 # number of UpgradeReq misses
+system.cpu.l2cache.ReadExReq_misses::cpu.data 133267 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_misses::total 133267 # number of ReadExReq misses
+system.cpu.l2cache.demand_misses::cpu.dtb.walker 47 # number of demand (read+write) misses
system.cpu.l2cache.demand_misses::cpu.itb.walker 6 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.inst 16836 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 170326 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 187217 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.dtb.walker 49 # number of overall misses
+system.cpu.l2cache.demand_misses::cpu.inst 16768 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::cpu.data 169997 # number of demand (read+write) misses
+system.cpu.l2cache.demand_misses::total 186818 # number of demand (read+write) misses
+system.cpu.l2cache.overall_misses::cpu.dtb.walker 47 # number of overall misses
system.cpu.l2cache.overall_misses::cpu.itb.walker 6 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.inst 16836 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 170326 # number of overall misses
-system.cpu.l2cache.overall_misses::total 187217 # number of overall misses
-system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 3729000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 431500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 993413500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2399373497 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 3396947497 # number of ReadReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 17629499 # number of UpgradeReq miss cycles
-system.cpu.l2cache.UpgradeReq_miss_latency::total 17629499 # number of UpgradeReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6849048000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 6849048000 # number of ReadExReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 3729000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 431500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 993413500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 9248421497 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 10245995497 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 3729000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 431500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 993413500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 9248421497 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 10245995497 # number of overall miss cycles
-system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 103826 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 7660 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.inst 1053283 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::cpu.data 1373200 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_accesses::total 2537969 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::writebacks 1599830 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_accesses::total 1599830 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 4212 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 4212 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 288310 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 288310 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.dtb.walker 103826 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.itb.walker 7660 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.inst 1053283 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 1661510 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 2826279 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.dtb.walker 103826 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.itb.walker 7660 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 1053283 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 1661510 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 2826279 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000472 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000783 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.015984 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026782 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_miss_rate::total 0.021146 # miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.920228 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 0.920228 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.463213 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.463213 # miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000472 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000783 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.015984 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.102513 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.066242 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000472 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000783 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.015984 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.102513 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.066242 # miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 76102.040816 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 71916.666667 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 59005.315990 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65241.142480 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 63295.585768 # average ReadReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 4548.374355 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 4548.374355 # average UpgradeReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 51284.906663 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 51284.906663 # average ReadExReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 76102.040816 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 71916.666667 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 59005.315990 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 54298.354315 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 54727.911979 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 76102.040816 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 71916.666667 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 59005.315990 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 54298.354315 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 54727.911979 # average overall miss latency
+system.cpu.l2cache.overall_misses::cpu.inst 16768 # number of overall misses
+system.cpu.l2cache.overall_misses::cpu.data 169997 # number of overall misses
+system.cpu.l2cache.overall_misses::total 186818 # number of overall misses
+system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 3237000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 711500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1007074500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2398448998 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 3409471998 # number of ReadReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 17990000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency::total 17990000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6840285000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_miss_latency::total 6840285000 # number of ReadExReq miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 3237000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 711500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.inst 1007074500 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 9238733998 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 10249756998 # number of demand (read+write) miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 3237000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 711500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.inst 1007074500 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 9238733998 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 10249756998 # number of overall miss cycles
+system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 101118 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 7601 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.inst 1054724 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::cpu.data 1372428 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_accesses::total 2535871 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::writebacks 1600857 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_accesses::total 1600857 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 4229 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_accesses::total 4229 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 290266 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_accesses::total 290266 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.demand_accesses::cpu.dtb.walker 101118 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.itb.walker 7601 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.inst 1054724 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::cpu.data 1662694 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_accesses::total 2826137 # number of demand (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.dtb.walker 101118 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.itb.walker 7601 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.inst 1054724 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::cpu.data 1662694 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_accesses::total 2826137 # number of overall (read+write) accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000465 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000789 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.015898 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026763 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_miss_rate::total 0.021117 # miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.921494 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_miss_rate::total 0.921494 # miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.459120 # miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.459120 # miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000465 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000789 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.015898 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.102242 # miss rate for demand accesses
+system.cpu.l2cache.demand_miss_rate::total 0.066104 # miss rate for demand accesses
+system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000465 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000789 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.015898 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.102242 # miss rate for overall accesses
+system.cpu.l2cache.overall_miss_rate::total 0.066104 # miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 68872.340426 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 118583.333333 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 60059.309399 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 65299.455432 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 63667.755934 # average ReadReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 4616.371568 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 4616.371568 # average UpgradeReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 51327.673017 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 51327.673017 # average ReadExReq miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 68872.340426 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 118583.333333 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 60059.309399 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 54346.453161 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 54864.932705 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 68872.340426 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 118583.333333 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 60059.309399 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 54346.453161 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 54864.932705 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -1089,99 +1089,99 @@ system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.writebacks::writebacks 103255 # number of writebacks
-system.cpu.l2cache.writebacks::total 103255 # number of writebacks
+system.cpu.l2cache.writebacks::writebacks 102811 # number of writebacks
+system.cpu.l2cache.writebacks::total 102811 # number of writebacks
system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 1 # number of ReadReq MSHR hits
-system.cpu.l2cache.ReadReq_mshr_hits::total 2 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 2 # number of ReadReq MSHR hits
+system.cpu.l2cache.ReadReq_mshr_hits::total 3 # number of ReadReq MSHR hits
system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 1 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 2 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::cpu.data 2 # number of demand (read+write) MSHR hits
+system.cpu.l2cache.demand_mshr_hits::total 3 # number of demand (read+write) MSHR hits
system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 1 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 2 # number of overall MSHR hits
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 49 # number of ReadReq MSHR misses
+system.cpu.l2cache.overall_mshr_hits::cpu.data 2 # number of overall MSHR hits
+system.cpu.l2cache.overall_mshr_hits::total 3 # number of overall MSHR hits
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 47 # number of ReadReq MSHR misses
system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 6 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 16835 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 36776 # number of ReadReq MSHR misses
-system.cpu.l2cache.ReadReq_mshr_misses::total 53666 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 3876 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 3876 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 133549 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 133549 # number of ReadExReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 49 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 16767 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 36728 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_mshr_misses::total 53548 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 3897 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 3897 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 133267 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadExReq_mshr_misses::total 133267 # number of ReadExReq MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 47 # number of demand (read+write) MSHR misses
system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 6 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 16835 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 170325 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 187215 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 49 # number of overall MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 16767 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::cpu.data 169995 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_misses::total 186815 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 47 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 6 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 16835 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 170325 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 187215 # number of overall MSHR misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 3103591 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 354011 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 780431313 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1936463138 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2720352053 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 39875852 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 39875852 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 5124017116 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 5124017116 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 3103591 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 354011 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 780431313 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 7060480254 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 7844369169 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 3103591 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 354011 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 780431313 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 7060480254 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 7844369169 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 89188692000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 89188692000 # number of ReadReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2310744000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2310744000 # number of WriteReq MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 91499436000 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.overall_mshr_uncacheable_latency::total 91499436000 # number of overall MSHR uncacheable cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000472 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000783 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.015983 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026781 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.021145 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.920228 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.920228 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.463213 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.463213 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000472 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000783 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.015983 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.102512 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.066241 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000472 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000783 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.015983 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.102512 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.066241 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 63338.591837 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 59001.833333 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 46357.666350 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 52655.621547 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 50690.419502 # average ReadReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10287.887513 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10287.887513 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 38368.068020 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 38368.068020 # average ReadExReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 63338.591837 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 59001.833333 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 46357.666350 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 41452.988428 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 41900.324061 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 63338.591837 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 59001.833333 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 46357.666350 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 41452.988428 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 41900.324061 # average overall mshr miss latency
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 16767 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::cpu.data 169995 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_misses::total 186815 # number of overall MSHR misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 2640091 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 634512 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 794953055 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1935935400 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 2734163058 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 40037376 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 40037376 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 5118804681 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 5118804681 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 2640091 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 634512 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 794953055 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 7054740081 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 7852967739 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 2640091 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 634512 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 794953055 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 7054740081 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 7852967739 # number of overall MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 89187414000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 89187414000 # number of ReadReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2308511500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2308511500 # number of WriteReq MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 91495925500 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.overall_mshr_uncacheable_latency::total 91495925500 # number of overall MSHR uncacheable cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000465 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000789 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.015897 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026761 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.021116 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.921494 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.921494 # mshr miss rate for UpgradeReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.459120 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.459120 # mshr miss rate for ReadExReq accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000465 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000789 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.015897 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.102241 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.066103 # mshr miss rate for demand accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000465 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000789 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.015897 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.102241 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.066103 # mshr miss rate for overall accesses
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 56172.148936 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 105752 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 47411.764478 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 52710.068613 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 51060.040674 # average ReadReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10273.896844 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10273.896844 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 38410.144154 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 38410.144154 # average ReadExReq mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 56172.148936 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 105752 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 47411.764478 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 41499.691644 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 42036.066370 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 56172.148936 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 105752 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 47411.764478 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 41499.691644 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 42036.066370 # average overall mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_CMP_directory/ruby.stats b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_CMP_directory/ruby.stats
index 067b3523c..a700aebfc 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_CMP_directory/ruby.stats
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_CMP_directory/ruby.stats
@@ -1,26 +1,26 @@
-Real time: Jan/14/2013 10:13:32
+Real time: Jan/14/2013 22:52:15
Profiler Stats
--------------
-Elapsed_time_in_seconds: 413
-Elapsed_time_in_minutes: 6.88333
-Elapsed_time_in_hours: 0.114722
-Elapsed_time_in_days: 0.00478009
+Elapsed_time_in_seconds: 462
+Elapsed_time_in_minutes: 7.7
+Elapsed_time_in_hours: 0.128333
+Elapsed_time_in_days: 0.00534722
-Virtual_time_in_seconds: 413.38
-Virtual_time_in_minutes: 6.88967
-Virtual_time_in_hours: 0.114828
-Virtual_time_in_days: 0.00478449
+Virtual_time_in_seconds: 461.58
+Virtual_time_in_minutes: 7.693
+Virtual_time_in_hours: 0.128217
+Virtual_time_in_days: 0.00534236
-Ruby_current_time: 10410012988
+Ruby_current_time: 10409964586
Ruby_start_time: 0
-Ruby_cycles: 10410012988
+Ruby_cycles: 10409964586
-mbytes_resident: 588.977
-mbytes_total: 828.605
-resident_ratio: 0.710814
+mbytes_resident: 590.25
+mbytes_total: 829.625
+resident_ratio: 0.711475
-ruby_cycles_executed: [ 10410012989 10410012989 ]
+ruby_cycles_executed: [ 10409964587 10409964587 ]
Busy Controller Counts:
L1Cache-0:0 L1Cache-1:0
@@ -30,18 +30,18 @@ DMA-0:0
Busy Bank Count:0
-sequencer_requests_outstanding: [binsize: 1 max: 2 count: 154767676 average: 1.00012 | standard deviation: 0.0109603 | 0 154749082 18594 ]
+sequencer_requests_outstanding: [binsize: 1 max: 2 count: 154388062 average: 1.00012 | standard deviation: 0.0108509 | 0 154369882 18180 ]
All Non-Zero Cycle Demand Cache Accesses
----------------------------------------
-miss_latency: [binsize: 2 max: 236 count: 154767675 average: 3.45133 | standard deviation: 5.08508 | 0 152082948 0 0 0 0 0 0 0 926780 2045 1452598 1543 98967 1815 27128 360 207 3 49 1 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 3362 5780 7262 9598 51179 184 505 82 107 136 4 29 2 7 6 6 11 4 5 23 4 17 8 9 15 11 471 4264 10010 17502 13223 43114 813 894 2364 288 781 16 18 42 15 24 13 21 50 10 30 9 26 49 14 23 11 21 20 81 147 128 144 237 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_LD: [binsize: 2 max: 216 count: 15353007 average: 5.08842 | standard deviation: 8.50498 | 0 13922473 0 0 0 0 0 0 0 116145 265 1232650 928 35561 1127 12313 285 170 3 48 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 887 725 2463 2782 1967 61 77 31 29 29 1 1 0 0 0 2 3 2 2 2 1 2 4 2 0 3 0 1320 2750 4751 6080 5745 316 282 232 119 113 8 7 4 7 5 6 6 7 1 3 2 8 3 7 3 5 7 6 22 13 57 47 21 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_ST: [binsize: 2 max: 236 count: 9752758 average: 5.12122 | standard deviation: 15.1327 | 0 9401253 0 0 0 0 0 0 0 27237 27 167380 295 28892 378 2214 46 13 0 1 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 756 3337 3550 6358 49095 86 397 40 70 107 2 26 2 2 6 3 7 2 2 21 3 13 3 3 13 5 469 953 2931 8561 6761 36978 325 523 2027 157 663 8 10 37 5 16 3 11 42 4 25 4 15 44 4 20 5 11 11 20 101 56 96 215 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_IFETCH: [binsize: 2 max: 212 count: 128448361 average: 3.11278 | standard deviation: 1.97284 | 0 127661323 0 0 0 0 0 0 0 767930 1689 1597 184 154 39 0 0 6 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1612 1614 805 34 43 19 27 6 1 0 1 2 0 5 0 1 1 0 1 0 0 2 0 4 1 2 2 1978 4253 4132 218 194 166 78 102 6 2 0 1 1 3 3 4 3 1 4 2 3 3 2 3 0 1 3 3 39 33 15 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_RMW_Read: [binsize: 2 max: 214 count: 526633 average: 6.20648 | standard deviation: 9.4774 | 0 453002 0 0 0 0 0 0 0 10683 54 32916 31 18977 59 9489 9 4 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 82 86 385 383 51 15 4 5 6 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 1 0 9 51 15 121 166 3 9 3 6 2 0 0 0 0 0 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_Locked_RMW_Read: [binsize: 2 max: 216 count: 343458 average: 5.69413 | standard deviation: 7.99933 | 0 301439 0 0 0 0 0 0 0 4785 10 18055 105 15383 212 3112 20 14 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 25 18 59 41 23 3 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 4 25 43 43 31 3 2 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_Locked_RMW_Write: [binsize: 1 max: 3 count: 343458 average: 3 | standard deviation: 0 | 0 0 0 343458 ]
-miss_latency_NULL: [binsize: 2 max: 236 count: 154767675 average: 3.45133 | standard deviation: 5.08508 | 0 152082948 0 0 0 0 0 0 0 926780 2045 1452598 1543 98967 1815 27128 360 207 3 49 1 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 3362 5780 7262 9598 51179 184 505 82 107 136 4 29 2 7 6 6 11 4 5 23 4 17 8 9 15 11 471 4264 10010 17502 13223 43114 813 894 2364 288 781 16 18 42 15 24 13 21 50 10 30 9 26 49 14 23 11 21 20 81 147 128 144 237 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency: [binsize: 2 max: 273 count: 154388061 average: 3.45295 | standard deviation: 5.08106 | 0 151690537 0 0 0 0 0 0 0 932040 1703 1471533 1379 91424 1420 25290 352 173 9 51 2 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 3364 5598 7271 9474 50989 163 513 82 90 127 6 24 4 6 9 8 14 4 5 25 4 18 6 7 12 11 470 4229 10028 17505 13231 42632 784 872 2277 305 815 8 29 37 18 24 23 26 53 8 26 13 20 33 16 22 11 24 27 83 131 126 141 264 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_LD: [binsize: 2 max: 216 count: 15287552 average: 5.10334 | standard deviation: 8.51891 | 0 13850933 0 0 0 0 0 0 0 114268 255 1245097 853 32879 910 11079 294 137 7 50 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 911 726 2346 2634 1956 44 90 30 21 27 1 2 1 1 2 2 4 3 3 2 2 3 5 1 1 4 0 1351 2838 4647 6042 5788 291 264 240 135 110 0 10 3 8 6 12 9 4 3 5 5 4 3 7 8 2 6 4 27 18 45 48 25 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_ST: [binsize: 2 max: 273 count: 9717504 average: 5.12149 | standard deviation: 15.1012 | 0 9364126 0 0 0 0 0 0 0 26595 28 173015 272 26742 292 2182 35 8 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 756 3242 3694 6375 48918 84 398 40 60 99 3 20 3 1 7 4 9 1 1 23 2 13 0 4 10 4 468 868 2785 8639 6835 36479 336 487 1937 162 695 8 13 32 7 16 4 11 46 3 18 3 12 29 5 11 6 13 18 15 84 59 91 238 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_IFETCH: [binsize: 2 max: 212 count: 128175950 average: 3.11389 | standard deviation: 1.98122 | 0 127382199 0 0 0 0 0 0 0 775103 1366 1499 157 150 47 0 0 7 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1597 1530 790 33 43 20 20 6 2 0 2 2 0 4 0 1 1 0 1 0 0 2 0 2 0 2 2 1997 4318 4166 202 165 151 106 98 1 6 0 5 1 3 2 7 6 3 1 3 5 4 1 4 3 3 5 5 41 29 21 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_RMW_Read: [binsize: 2 max: 214 count: 522203 average: 6.16921 | standard deviation: 9.47561 | 0 450065 0 0 0 0 0 0 0 10577 45 32980 16 17715 77 9308 9 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 77 83 382 379 52 13 4 6 6 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 1 0 8 68 17 113 166 3 12 2 7 2 0 1 1 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_Locked_RMW_Read: [binsize: 2 max: 216 count: 342426 average: 5.64732 | standard deviation: 7.89763 | 0 300788 0 0 0 0 0 0 0 5497 9 18942 81 13938 94 2721 14 18 1 0 1 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 23 17 59 53 20 2 1 0 1 1 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 5 19 36 39 34 3 3 0 0 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_Locked_RMW_Write: [binsize: 1 max: 3 count: 342426 average: 3 | standard deviation: 0 | 0 0 0 342426 ]
+miss_latency_NULL: [binsize: 2 max: 273 count: 154388061 average: 3.45295 | standard deviation: 5.08106 | 0 151690537 0 0 0 0 0 0 0 932040 1703 1471533 1379 91424 1420 25290 352 173 9 51 2 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 3364 5598 7271 9474 50989 163 513 82 90 127 6 24 4 6 9 8 14 4 5 25 4 18 6 7 12 11 470 4229 10028 17505 13231 42632 784 872 2277 305 815 8 29 37 18 24 23 26 53 8 26 13 20 33 16 22 11 24 27 83 131 126 141 264 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
miss_latency_wCC_issue_to_initial_request: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
miss_latency_wCC_initial_forward_request: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
miss_latency_wCC_forward_to_first_response: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
@@ -52,12 +52,12 @@ miss_latency_dir_initial_forward_request: [binsize: 1 max: 0 count: 0 average: N
miss_latency_dir_forward_to_first_response: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
miss_latency_dir_first_response_to_completion: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
imcomplete_dir_Times: 0
-miss_latency_LD_NULL: [binsize: 2 max: 216 count: 15353007 average: 5.08842 | standard deviation: 8.50498 | 0 13922473 0 0 0 0 0 0 0 116145 265 1232650 928 35561 1127 12313 285 170 3 48 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 887 725 2463 2782 1967 61 77 31 29 29 1 1 0 0 0 2 3 2 2 2 1 2 4 2 0 3 0 1320 2750 4751 6080 5745 316 282 232 119 113 8 7 4 7 5 6 6 7 1 3 2 8 3 7 3 5 7 6 22 13 57 47 21 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_ST_NULL: [binsize: 2 max: 236 count: 9752758 average: 5.12122 | standard deviation: 15.1327 | 0 9401253 0 0 0 0 0 0 0 27237 27 167380 295 28892 378 2214 46 13 0 1 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 756 3337 3550 6358 49095 86 397 40 70 107 2 26 2 2 6 3 7 2 2 21 3 13 3 3 13 5 469 953 2931 8561 6761 36978 325 523 2027 157 663 8 10 37 5 16 3 11 42 4 25 4 15 44 4 20 5 11 11 20 101 56 96 215 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_IFETCH_NULL: [binsize: 2 max: 212 count: 128448361 average: 3.11278 | standard deviation: 1.97284 | 0 127661323 0 0 0 0 0 0 0 767930 1689 1597 184 154 39 0 0 6 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1612 1614 805 34 43 19 27 6 1 0 1 2 0 5 0 1 1 0 1 0 0 2 0 4 1 2 2 1978 4253 4132 218 194 166 78 102 6 2 0 1 1 3 3 4 3 1 4 2 3 3 2 3 0 1 3 3 39 33 15 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_RMW_Read_NULL: [binsize: 2 max: 214 count: 526633 average: 6.20648 | standard deviation: 9.4774 | 0 453002 0 0 0 0 0 0 0 10683 54 32916 31 18977 59 9489 9 4 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 82 86 385 383 51 15 4 5 6 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 1 0 9 51 15 121 166 3 9 3 6 2 0 0 0 0 0 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_Locked_RMW_Read_NULL: [binsize: 2 max: 216 count: 343458 average: 5.69413 | standard deviation: 7.99933 | 0 301439 0 0 0 0 0 0 0 4785 10 18055 105 15383 212 3112 20 14 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 25 18 59 41 23 3 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 4 25 43 43 31 3 2 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
-miss_latency_Locked_RMW_Write_NULL: [binsize: 1 max: 3 count: 343458 average: 3 | standard deviation: 0 | 0 0 0 343458 ]
+miss_latency_LD_NULL: [binsize: 2 max: 216 count: 15287552 average: 5.10334 | standard deviation: 8.51891 | 0 13850933 0 0 0 0 0 0 0 114268 255 1245097 853 32879 910 11079 294 137 7 50 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 911 726 2346 2634 1956 44 90 30 21 27 1 2 1 1 2 2 4 3 3 2 2 3 5 1 1 4 0 1351 2838 4647 6042 5788 291 264 240 135 110 0 10 3 8 6 12 9 4 3 5 5 4 3 7 8 2 6 4 27 18 45 48 25 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_ST_NULL: [binsize: 2 max: 273 count: 9717504 average: 5.12149 | standard deviation: 15.1012 | 0 9364126 0 0 0 0 0 0 0 26595 28 173015 272 26742 292 2182 35 8 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 756 3242 3694 6375 48918 84 398 40 60 99 3 20 3 1 7 4 9 1 1 23 2 13 0 4 10 4 468 868 2785 8639 6835 36479 336 487 1937 162 695 8 13 32 7 16 4 11 46 3 18 3 12 29 5 11 6 13 18 15 84 59 91 238 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_IFETCH_NULL: [binsize: 2 max: 212 count: 128175950 average: 3.11389 | standard deviation: 1.98122 | 0 127382199 0 0 0 0 0 0 0 775103 1366 1499 157 150 47 0 0 7 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1597 1530 790 33 43 20 20 6 2 0 2 2 0 4 0 1 1 0 1 0 0 2 0 2 0 2 2 1997 4318 4166 202 165 151 106 98 1 6 0 5 1 3 2 7 6 3 1 3 5 4 1 4 3 3 5 5 41 29 21 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_RMW_Read_NULL: [binsize: 2 max: 214 count: 522203 average: 6.16921 | standard deviation: 9.47561 | 0 450065 0 0 0 0 0 0 0 10577 45 32980 16 17715 77 9308 9 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 77 83 382 379 52 13 4 6 6 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 1 0 8 68 17 113 166 3 12 2 7 2 0 1 1 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_Locked_RMW_Read_NULL: [binsize: 2 max: 216 count: 342426 average: 5.64732 | standard deviation: 7.89763 | 0 300788 0 0 0 0 0 0 0 5497 9 18942 81 13938 94 2721 14 18 1 0 1 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 23 17 59 53 20 2 1 0 1 1 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 5 19 36 39 34 3 3 0 0 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ]
+miss_latency_Locked_RMW_Write_NULL: [binsize: 1 max: 3 count: 342426 average: 3 | standard deviation: 0 | 0 0 0 342426 ]
All Non-Zero Cycle SW Prefetch Requests
------------------------------------
@@ -71,11 +71,11 @@ filter_action: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN
Message Delayed Cycles
----------------------
-Total_delay_cycles: [binsize: 1 max: 37 count: 11102774 average: 0.602872 | standard deviation: 1.4337 | 9428519 3298 1963 3123 1660358 3178 362 299 341 1114 46 54 45 70 0 0 0 1 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 2 ]
-Total_nonPF_delay_cycles: [binsize: 1 max: 9 count: 4899179 average: 0.0429682 | standard deviation: 0.408932 | 4844093 1818 1298 2395 49214 270 22 12 25 32 ]
- virtual_network_0_delay_cycles: [binsize: 1 max: 37 count: 6203595 average: 1.04505 | standard deviation: 1.76171 | 4584426 1480 665 728 1611144 2908 340 287 316 1082 46 54 45 70 0 0 0 1 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 2 ]
- virtual_network_1_delay_cycles: [binsize: 1 max: 9 count: 4764254 average: 0.043552 | standard deviation: 0.412206 | 4710335 1474 1074 2162 48904 216 21 12 25 31 ]
- virtual_network_2_delay_cycles: [binsize: 1 max: 9 count: 134925 average: 0.0223532 | standard deviation: 0.268086 | 133758 344 224 233 310 54 1 0 0 1 ]
+Total_delay_cycles: [binsize: 1 max: 20 count: 11148135 average: 0.604011 | standard deviation: 1.43412 | 9463752 2800 1716 2621 1672813 2611 326 245 267 831 14 9 33 96 0 0 0 0 0 0 1 ]
+Total_nonPF_delay_cycles: [binsize: 1 max: 9 count: 4908600 average: 0.0392664 | standard deviation: 0.391117 | 4858225 1610 1216 1960 45293 234 18 5 15 24 ]
+ virtual_network_0_delay_cycles: [binsize: 1 max: 20 count: 6239535 average: 1.04829 | standard deviation: 1.7624 | 4605527 1190 500 661 1627520 2377 308 240 252 807 14 9 33 96 0 0 0 0 0 0 1 ]
+ virtual_network_1_delay_cycles: [binsize: 1 max: 9 count: 4783054 average: 0.0397181 | standard deviation: 0.3938 | 4733713 1359 968 1776 44998 181 18 4 15 22 ]
+ virtual_network_2_delay_cycles: [binsize: 1 max: 9 count: 125546 average: 0.0220557 | standard deviation: 0.26914 | 124512 251 248 184 295 53 0 1 0 2 ]
virtual_network_3_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
virtual_network_4_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
virtual_network_5_delay_cycles: [binsize: 1 max: 0 count: 0 average: NaN |standard deviation: NaN | 0 ]
@@ -87,82 +87,82 @@ Total_nonPF_delay_cycles: [binsize: 1 max: 9 count: 4899179 average: 0.0429682 |
Resource Usage
--------------
page_size: 4096
-user_time: 413
+user_time: 461
system_time: 0
-page_reclaims: 142263
+page_reclaims: 142165
page_faults: 0
swaps: 0
-block_inputs: 16
-block_outputs: 504
+block_inputs: 0
+block_outputs: 544
Network Stats
-------------
-total_msg_count_Control: 8573871 68590968
-total_msg_count_Request_Control: 402900 3223200
-total_msg_count_Response_Data: 8871192 638725824
-total_msg_count_Response_Control: 11214789 89718312
-total_msg_count_Writeback_Data: 4845120 348848640
-total_msg_count_Writeback_Control: 241380 1931040
-total_msgs: 34149252 total_bytes: 1151037984
+total_msg_count_Control: 8609013 68872104
+total_msg_count_Request_Control: 374943 2999544
+total_msg_count_Response_Data: 8904417 641118024
+total_msg_count_Response_Control: 11255862 90046896
+total_msg_count_Writeback_Data: 4892238 352241136
+total_msg_count_Writeback_Control: 242529 1940232
+total_msgs: 34279002 total_bytes: 1157217936
switch_0_inlinks: 2
switch_0_outlinks: 2
-links_utilized_percent_switch_0: 0.0911536
- links_utilized_percent_switch_0_link_0: 0.0987886 bw: 16000 base_latency: 1
- links_utilized_percent_switch_0_link_1: 0.0835187 bw: 16000 base_latency: 1
-
- outgoing_messages_switch_0_link_0_Request_Control: 70808 566464 [ 70808 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_0_link_0_Response_Data: 2104978 151558416 [ 0 2104978 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_0_link_0_Response_Control: 1552199 12417592 [ 0 1552199 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_0_link_1_Control: 2125604 17004832 [ 2125604 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_0_link_1_Response_Data: 64998 4679856 [ 0 64998 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_0_link_1_Response_Control: 1603807 12830456 [ 0 30257 1573550 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_0_link_1_Writeback_Data: 1445625 104085000 [ 1445565 60 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_0_link_1_Writeback_Control: 63591 508728 [ 63591 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+links_utilized_percent_switch_0: 0.0914405
+ links_utilized_percent_switch_0_link_0: 0.0993568 bw: 16000 base_latency: 1
+ links_utilized_percent_switch_0_link_1: 0.0835242 bw: 16000 base_latency: 1
+
+ outgoing_messages_switch_0_link_0_Request_Control: 66162 529296 [ 66162 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_0_link_0_Response_Data: 2118929 152562888 [ 0 2118929 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_0_link_0_Response_Control: 1549489 12395912 [ 0 1549489 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_0_link_1_Control: 2137847 17102776 [ 2137847 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_0_link_1_Response_Data: 60658 4367376 [ 0 60658 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_0_link_1_Response_Control: 1598104 12784832 [ 0 28048 1570056 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_0_link_1_Writeback_Data: 1449697 104378184 [ 1449587 110 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_0_link_1_Writeback_Control: 60538 484304 [ 60538 0 0 0 0 0 0 0 0 0 ] base_latency: 1
switch_1_inlinks: 2
switch_1_outlinks: 2
-links_utilized_percent_switch_1: 0.0193523
- links_utilized_percent_switch_1_link_0: 0.0246033 bw: 16000 base_latency: 1
- links_utilized_percent_switch_1_link_1: 0.0141014 bw: 16000 base_latency: 1
-
- outgoing_messages_switch_1_link_0_Request_Control: 64117 512936 [ 64117 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_1_link_0_Response_Data: 536143 38602296 [ 0 536143 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_1_link_0_Response_Control: 233007 1864056 [ 0 233007 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_1_link_1_Control: 559123 4472984 [ 559123 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_1_link_1_Response_Data: 62234 4480848 [ 0 62234 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_1_link_1_Response_Control: 275077 2200616 [ 0 25012 250065 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_1_link_1_Writeback_Data: 169415 12197880 [ 169228 187 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_1_link_1_Writeback_Control: 16869 134952 [ 16869 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+links_utilized_percent_switch_1: 0.0196
+ links_utilized_percent_switch_1_link_0: 0.0247412 bw: 16000 base_latency: 1
+ links_utilized_percent_switch_1_link_1: 0.0144589 bw: 16000 base_latency: 1
+
+ outgoing_messages_switch_1_link_0_Request_Control: 59384 475072 [ 59384 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_1_link_0_Response_Data: 538601 38779272 [ 0 538601 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_1_link_0_Response_Control: 244316 1954528 [ 0 244316 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_1_link_1_Control: 559677 4477416 [ 559677 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_1_link_1_Response_Data: 57457 4136904 [ 0 57457 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_1_link_1_Response_Control: 283787 2270296 [ 0 23091 260696 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_1_link_1_Writeback_Data: 181049 13035528 [ 180829 220 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_1_link_1_Writeback_Control: 20305 162440 [ 20305 0 0 0 0 0 0 0 0 0 ] base_latency: 1
switch_2_inlinks: 2
switch_2_outlinks: 2
-links_utilized_percent_switch_2: 0.113347
- links_utilized_percent_switch_2_link_0: 0.10197 bw: 16000 base_latency: 1
- links_utilized_percent_switch_2_link_1: 0.124723 bw: 16000 base_latency: 1
-
- outgoing_messages_switch_2_link_0_Control: 2684727 21477816 [ 2684727 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_2_link_0_Response_Data: 221053 15915816 [ 0 221053 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_2_link_0_Response_Control: 1940242 15521936 [ 0 116627 1823615 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_2_link_0_Writeback_Data: 1615040 116282880 [ 1614793 247 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_2_link_0_Writeback_Control: 80460 643680 [ 80460 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_2_link_1_Control: 173230 1385840 [ 173230 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_2_link_1_Request_Control: 133050 1064400 [ 133050 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_2_link_1_Response_Data: 2656602 191275344 [ 0 2656602 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_2_link_1_Response_Control: 1751674 14013392 [ 0 1751674 0 0 0 0 0 0 0 0 ] base_latency: 1
+links_utilized_percent_switch_2: 0.11409
+ links_utilized_percent_switch_2_link_0: 0.10253 bw: 16000 base_latency: 1
+ links_utilized_percent_switch_2_link_1: 0.12565 bw: 16000 base_latency: 1
+
+ outgoing_messages_switch_2_link_0_Control: 2697524 21580192 [ 2697524 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_2_link_0_Response_Data: 216185 15565320 [ 0 216185 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_2_link_0_Response_Control: 1945956 15567648 [ 0 115204 1830752 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_2_link_0_Writeback_Data: 1630746 117413712 [ 1630416 330 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_2_link_0_Writeback_Control: 80843 646744 [ 80843 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_2_link_1_Control: 172147 1377176 [ 172147 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_2_link_1_Request_Control: 123851 990808 [ 123851 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_2_link_1_Response_Data: 2677877 192807144 [ 0 2677877 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_2_link_1_Response_Control: 1763446 14107568 [ 0 1763446 0 0 0 0 0 0 0 0 ] base_latency: 1
switch_3_inlinks: 2
switch_3_outlinks: 2
-links_utilized_percent_switch_3: 0.00650054
- links_utilized_percent_switch_3_link_0: 0.00499545 bw: 16000 base_latency: 1
- links_utilized_percent_switch_3_link_1: 0.00800563 bw: 16000 base_latency: 1
+links_utilized_percent_switch_3: 0.00646039
+ links_utilized_percent_switch_3_link_0: 0.00496714 bw: 16000 base_latency: 1
+ links_utilized_percent_switch_3_link_1: 0.00795363 bw: 16000 base_latency: 1
- outgoing_messages_switch_3_link_0_Control: 173230 1385840 [ 173230 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_3_link_0_Response_Data: 94890 6832080 [ 0 94890 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_3_link_0_Response_Control: 12815 102520 [ 0 12815 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_3_link_1_Response_Data: 173230 12472560 [ 0 173230 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_3_link_1_Response_Control: 107705 861640 [ 0 107705 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_3_link_0_Control: 172147 1377176 [ 172147 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_3_link_0_Response_Data: 94424 6798528 [ 0 94424 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_3_link_0_Response_Control: 12193 97544 [ 0 12193 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_3_link_1_Response_Data: 172147 12394584 [ 0 172147 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_3_link_1_Response_Control: 106617 852936 [ 0 106617 0 0 0 0 0 0 0 0 ] base_latency: 1
switch_4_inlinks: 2
switch_4_outlinks: 2
@@ -173,117 +173,117 @@ links_utilized_percent_switch_4: 0
switch_5_inlinks: 5
switch_5_outlinks: 5
-links_utilized_percent_switch_5: 0.0460715
- links_utilized_percent_switch_5_link_0: 0.0987886 bw: 16000 base_latency: 1
- links_utilized_percent_switch_5_link_1: 0.0246033 bw: 16000 base_latency: 1
- links_utilized_percent_switch_5_link_2: 0.10197 bw: 16000 base_latency: 1
- links_utilized_percent_switch_5_link_3: 0.00499545 bw: 16000 base_latency: 1
+links_utilized_percent_switch_5: 0.0463191
+ links_utilized_percent_switch_5_link_0: 0.0993568 bw: 16000 base_latency: 1
+ links_utilized_percent_switch_5_link_1: 0.0247412 bw: 16000 base_latency: 1
+ links_utilized_percent_switch_5_link_2: 0.10253 bw: 16000 base_latency: 1
+ links_utilized_percent_switch_5_link_3: 0.00496714 bw: 16000 base_latency: 1
links_utilized_percent_switch_5_link_4: 0 bw: 16000 base_latency: 1
- outgoing_messages_switch_5_link_0_Request_Control: 70808 566464 [ 70808 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_0_Response_Data: 2104978 151558416 [ 0 2104978 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_0_Response_Control: 1552199 12417592 [ 0 1552199 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_1_Request_Control: 64117 512936 [ 64117 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_1_Response_Data: 536143 38602296 [ 0 536143 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_1_Response_Control: 233007 1864056 [ 0 233007 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_2_Control: 2684727 21477816 [ 2684727 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_2_Response_Data: 221053 15915816 [ 0 221053 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_2_Response_Control: 1940242 15521936 [ 0 116627 1823615 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_2_Writeback_Data: 1615040 116282880 [ 1614793 247 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_2_Writeback_Control: 80460 643680 [ 80460 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_3_Control: 173230 1385840 [ 173230 0 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_3_Response_Data: 94890 6832080 [ 0 94890 0 0 0 0 0 0 0 0 ] base_latency: 1
- outgoing_messages_switch_5_link_3_Response_Control: 12815 102520 [ 0 12815 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_0_Request_Control: 66162 529296 [ 66162 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_0_Response_Data: 2118929 152562888 [ 0 2118929 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_0_Response_Control: 1549489 12395912 [ 0 1549489 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_1_Request_Control: 59384 475072 [ 59384 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_1_Response_Data: 538601 38779272 [ 0 538601 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_1_Response_Control: 244316 1954528 [ 0 244316 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_2_Control: 2697524 21580192 [ 2697524 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_2_Response_Data: 216185 15565320 [ 0 216185 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_2_Response_Control: 1945956 15567648 [ 0 115204 1830752 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_2_Writeback_Data: 1630746 117413712 [ 1630416 330 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_2_Writeback_Control: 80843 646744 [ 80843 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_3_Control: 172147 1377176 [ 172147 0 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_3_Response_Data: 94424 6798528 [ 0 94424 0 0 0 0 0 0 0 0 ] base_latency: 1
+ outgoing_messages_switch_5_link_3_Response_Control: 12193 97544 [ 0 12193 0 0 0 0 0 0 0 0 ] base_latency: 1
Cache Stats: system.ruby.l1_cntrl0.L1IcacheMemory
- system.ruby.l1_cntrl0.L1IcacheMemory_total_misses: 500458
- system.ruby.l1_cntrl0.L1IcacheMemory_total_demand_misses: 500458
+ system.ruby.l1_cntrl0.L1IcacheMemory_total_misses: 519318
+ system.ruby.l1_cntrl0.L1IcacheMemory_total_demand_misses: 519318
system.ruby.l1_cntrl0.L1IcacheMemory_total_prefetches: 0
system.ruby.l1_cntrl0.L1IcacheMemory_total_sw_prefetches: 0
system.ruby.l1_cntrl0.L1IcacheMemory_total_hw_prefetches: 0
system.ruby.l1_cntrl0.L1IcacheMemory_request_type_IFETCH: 100%
- system.ruby.l1_cntrl0.L1IcacheMemory_access_mode_type_Supervisor: 500458 100%
+ system.ruby.l1_cntrl0.L1IcacheMemory_access_mode_type_Supervisor: 519318 100%
Cache Stats: system.ruby.l1_cntrl0.L1DcacheMemory
- system.ruby.l1_cntrl0.L1DcacheMemory_total_misses: 1625146
- system.ruby.l1_cntrl0.L1DcacheMemory_total_demand_misses: 1625146
+ system.ruby.l1_cntrl0.L1DcacheMemory_total_misses: 1618529
+ system.ruby.l1_cntrl0.L1DcacheMemory_total_demand_misses: 1618529
system.ruby.l1_cntrl0.L1DcacheMemory_total_prefetches: 0
system.ruby.l1_cntrl0.L1DcacheMemory_total_sw_prefetches: 0
system.ruby.l1_cntrl0.L1DcacheMemory_total_hw_prefetches: 0
- system.ruby.l1_cntrl0.L1DcacheMemory_request_type_LD: 80.0217%
- system.ruby.l1_cntrl0.L1DcacheMemory_request_type_ST: 19.9783%
+ system.ruby.l1_cntrl0.L1DcacheMemory_request_type_LD: 80.1036%
+ system.ruby.l1_cntrl0.L1DcacheMemory_request_type_ST: 19.8964%
- system.ruby.l1_cntrl0.L1DcacheMemory_access_mode_type_Supervisor: 1625146 100%
+ system.ruby.l1_cntrl0.L1DcacheMemory_access_mode_type_Supervisor: 1618529 100%
--- L1Cache ---
- Event Counts -
-Load [11657148 3695859 ] 15353007
-Ifetch [108817459 19630908 ] 128448367
-Store [7712341 3253966 ] 10966307
-Inv [30317 25199 ] 55516
-L1_Replacement [2079336 509005 ] 2588341
-Fwd_GETX [15984 15602 ] 31586
-Fwd_GETS [24502 23316 ] 47818
+Load [11524805 3762747 ] 15287552
+Ifetch [108056114 20119843 ] 128175957
+Store [7679126 3245433 ] 10924559
+Inv [28158 23311 ] 51469
+L1_Replacement [2094944 513621 ] 2608565
+Fwd_GETX [15350 14689 ] 30039
+Fwd_GETS [22649 21384 ] 44033
Fwd_GET_INSTR [5 0 ] 5
-Data [1791 950 ] 2741
-Data_Exclusive [1225558 83079 ] 1308637
-DataS_fromL1 [23316 24507 ] 47823
-Data_all_Acks [854313 427607 ] 1281920
-Ack [20626 22980 ] 43606
-Ack_all [22417 23930 ] 46347
-WB_Ack [1509156 186097 ] 1695253
+Data [1528 1030 ] 2558
+Data_Exclusive [1226643 92917 ] 1319560
+DataS_fromL1 [21384 22654 ] 44038
+Data_all_Acks [869374 422000 ] 1291374
+Ack [18918 21076 ] 39994
+Ack_all [20446 22106 ] 42552
+WB_Ack [1510125 201134 ] 1711259
PF_Load [0 0 ] 0
PF_Ifetch [0 0 ] 0
PF_Store [0 0 ] 0
- Transitions -
-NP Load [1283896 113817 ] 1397713
-NP Ifetch [500075 286188 ] 786263
-NP Store [296389 110024 ] 406413
-NP Inv [6714 2646 ] 9360
+NP Load [1280963 125209 ] 1406172
+NP Ifetch [519207 274210 ] 793417
+NP Store [295798 115226 ] 411024
+NP Inv [6575 2932 ] 9507
NP L1_Replacement [0 0 ] 0
NP PF_Load [0 0 ] 0
NP PF_Ifetch [0 0 ] 0
NP PF_Store [0 0 ] 0
-I Load [16574 16247 ] 32821
-I Ifetch [383 392 ] 775
-I Store [7661 9474 ] 17135
+I Load [15537 14910 ] 30447
+I Ifetch [111 223 ] 334
+I Store [7313 8822 ] 16135
I Inv [0 0 ] 0
-I L1_Replacement [14969 11940 ] 26909
+I L1_Replacement [13897 11112 ] 25009
I PF_Load [0 0 ] 0
I PF_Ifetch [0 0 ] 0
I PF_Store [0 0 ] 0
-S Load [793915 479736 ] 1273651
-S Ifetch [108316996 19344327 ] 127661323
-S Store [20626 22981 ] 43607
-S Inv [23501 22199 ] 45700
-S L1_Replacement [555211 310968 ] 866179
+S Load [750790 485617 ] 1236407
+S Ifetch [107536791 19845408 ] 127382199
+S Store [18918 21077 ] 39995
+S Inv [21405 20030 ] 41435
+S L1_Replacement [570922 301375 ] 872297
S PF_Load [0 0 ] 0
S PF_Store [0 0 ] 0
-E Load [3115881 532241 ] 3648122
+E Load [3053717 595327 ] 3649044
E Ifetch [0 0 ] 0
-E Store [118477 30338 ] 148815
-E Inv [42 166 ] 208
-E L1_Replacement [1105264 51360 ] 1156624
-E Fwd_GETX [95 109 ] 204
-E Fwd_GETS [1520 1047 ] 2567
+E Store [120709 32410 ] 153119
+E Inv [68 128 ] 196
+E L1_Replacement [1104096 58886 ] 1162982
+E Fwd_GETX [187 209 ] 396
+E Fwd_GETS [1490 1115 ] 2605
E Fwd_GET_INSTR [1 0 ] 1
E PF_Load [0 0 ] 0
E PF_Store [0 0 ] 0
-M Load [6446882 2553818 ] 9000700
+M Load [6423798 2541684 ] 8965482
M Ifetch [0 0 ] 0
-M Store [7269188 3081149 ] 10350337
-M Inv [60 187 ] 247
-M L1_Replacement [403892 134737 ] 538629
-M Fwd_GETX [15889 15493 ] 31382
-M Fwd_GETS [22982 22269 ] 45251
+M Store [7236388 3067898 ] 10304286
+M Inv [110 220 ] 330
+M L1_Replacement [406029 142248 ] 548277
+M Fwd_GETX [15163 14480 ] 29643
+M Fwd_GETS [21159 20269 ] 41428
M Fwd_GET_INSTR [4 0 ] 4
M PF_Load [0 0 ] 0
M PF_Store [0 0 ] 0
@@ -293,9 +293,9 @@ IS Ifetch [0 0 ] 0
IS Store [0 0 ] 0
IS Inv [0 0 ] 0
IS L1_Replacement [0 0 ] 0
-IS Data_Exclusive [1225558 83079 ] 1308637
-IS DataS_fromL1 [23316 24507 ] 47823
-IS Data_all_Acks [552054 309058 ] 861112
+IS Data_Exclusive [1226643 92917 ] 1319560
+IS DataS_fromL1 [21384 22654 ] 44038
+IS Data_all_Acks [567791 298981 ] 866772
IS PF_Load [0 0 ] 0
IS PF_Store [0 0 ] 0
@@ -304,8 +304,8 @@ IM Ifetch [0 0 ] 0
IM Store [0 0 ] 0
IM Inv [0 0 ] 0
IM L1_Replacement [0 0 ] 0
-IM Data [1791 950 ] 2741
-IM Data_all_Acks [302259 118549 ] 420808
+IM Data [1528 1030 ] 2558
+IM Data_all_Acks [301583 123019 ] 424602
IM Ack [0 0 ] 0
IM PF_Load [0 0 ] 0
IM PF_Store [0 0 ] 0
@@ -315,8 +315,8 @@ SM Ifetch [0 0 ] 0
SM Store [0 0 ] 0
SM Inv [0 1 ] 1
SM L1_Replacement [0 0 ] 0
-SM Ack [20626 22980 ] 43606
-SM Ack_all [22417 23930 ] 46347
+SM Ack [18918 21076 ] 39994
+SM Ack_all [20446 22106 ] 42552
SM PF_Load [0 0 ] 0
SM PF_Store [0 0 ] 0
@@ -332,14 +332,14 @@ IS_I PF_Load [0 0 ] 0
IS_I PF_Store [0 0 ] 0
M_I Load [0 0 ] 0
-M_I Ifetch [5 1 ] 6
+M_I Ifetch [5 2 ] 7
M_I Store [0 0 ] 0
M_I Inv [0 0 ] 0
M_I L1_Replacement [0 0 ] 0
M_I Fwd_GETX [0 0 ] 0
M_I Fwd_GETS [0 0 ] 0
M_I Fwd_GET_INSTR [0 0 ] 0
-M_I WB_Ack [1509156 186097 ] 1695253
+M_I WB_Ack [1510125 201134 ] 1711259
M_I PF_Load [0 0 ] 0
M_I PF_Store [0 0 ] 0
@@ -391,108 +391,108 @@ PF_IS_I DataS_fromL1 [0 0 ] 0
PF_IS_I Data_all_Acks [0 0 ] 0
Cache Stats: system.ruby.l1_cntrl1.L1IcacheMemory
- system.ruby.l1_cntrl1.L1IcacheMemory_total_misses: 286580
- system.ruby.l1_cntrl1.L1IcacheMemory_total_demand_misses: 286580
+ system.ruby.l1_cntrl1.L1IcacheMemory_total_misses: 274433
+ system.ruby.l1_cntrl1.L1IcacheMemory_total_demand_misses: 274433
system.ruby.l1_cntrl1.L1IcacheMemory_total_prefetches: 0
system.ruby.l1_cntrl1.L1IcacheMemory_total_sw_prefetches: 0
system.ruby.l1_cntrl1.L1IcacheMemory_total_hw_prefetches: 0
system.ruby.l1_cntrl1.L1IcacheMemory_request_type_IFETCH: 100%
- system.ruby.l1_cntrl1.L1IcacheMemory_access_mode_type_Supervisor: 286580 100%
+ system.ruby.l1_cntrl1.L1IcacheMemory_access_mode_type_Supervisor: 274433 100%
Cache Stats: system.ruby.l1_cntrl1.L1DcacheMemory
- system.ruby.l1_cntrl1.L1DcacheMemory_total_misses: 272543
- system.ruby.l1_cntrl1.L1DcacheMemory_total_demand_misses: 272543
+ system.ruby.l1_cntrl1.L1DcacheMemory_total_misses: 285244
+ system.ruby.l1_cntrl1.L1DcacheMemory_total_demand_misses: 285244
system.ruby.l1_cntrl1.L1DcacheMemory_total_prefetches: 0
system.ruby.l1_cntrl1.L1DcacheMemory_total_sw_prefetches: 0
system.ruby.l1_cntrl1.L1DcacheMemory_total_hw_prefetches: 0
- system.ruby.l1_cntrl1.L1DcacheMemory_request_type_LD: 47.7224%
- system.ruby.l1_cntrl1.L1DcacheMemory_request_type_ST: 52.2776%
+ system.ruby.l1_cntrl1.L1DcacheMemory_request_type_LD: 49.1225%
+ system.ruby.l1_cntrl1.L1DcacheMemory_request_type_ST: 50.8775%
- system.ruby.l1_cntrl1.L1DcacheMemory_access_mode_type_Supervisor: 272543 100%
+ system.ruby.l1_cntrl1.L1DcacheMemory_access_mode_type_Supervisor: 285244 100%
Cache Stats: system.ruby.l2_cntrl0.L2cacheMemory
- system.ruby.l2_cntrl0.L2cacheMemory_total_misses: 252639
- system.ruby.l2_cntrl0.L2cacheMemory_total_demand_misses: 252639
+ system.ruby.l2_cntrl0.L2cacheMemory_total_misses: 246224
+ system.ruby.l2_cntrl0.L2cacheMemory_total_demand_misses: 246224
system.ruby.l2_cntrl0.L2cacheMemory_total_prefetches: 0
system.ruby.l2_cntrl0.L2cacheMemory_total_sw_prefetches: 0
system.ruby.l2_cntrl0.L2cacheMemory_total_hw_prefetches: 0
- system.ruby.l2_cntrl0.L2cacheMemory_request_type_GETS: 31.2133%
- system.ruby.l2_cntrl0.L2cacheMemory_request_type_GET_INSTR: 6.11307%
- system.ruby.l2_cntrl0.L2cacheMemory_request_type_GETX: 62.6732%
- system.ruby.l2_cntrl0.L2cacheMemory_request_type_UPGRADE: 0.000395822%
+ system.ruby.l2_cntrl0.L2cacheMemory_request_type_GETS: 30.3882%
+ system.ruby.l2_cntrl0.L2cacheMemory_request_type_GET_INSTR: 6.26543%
+ system.ruby.l2_cntrl0.L2cacheMemory_request_type_GETX: 63.346%
+ system.ruby.l2_cntrl0.L2cacheMemory_request_type_UPGRADE: 0.000406134%
- system.ruby.l2_cntrl0.L2cacheMemory_access_mode_type_Supervisor: 252639 100%
+ system.ruby.l2_cntrl0.L2cacheMemory_access_mode_type_Supervisor: 246224 100%
--- L2Cache ---
- Event Counts -
-L1_GET_INSTR [787039 ] 787039
-L1_GETS [1430768 ] 1430768
-L1_GETX [423555 ] 423555
-L1_UPGRADE [43607 ] 43607
-L1_PUTX [1695253 ] 1695253
+L1_GET_INSTR [793751 ] 793751
+L1_GETS [1436868 ] 1436868
+L1_GETX [427161 ] 427161
+L1_UPGRADE [39995 ] 39995
+L1_PUTX [1711259 ] 1711259
L1_PUTX_old [0 ] 0
Fwd_L1_GETX [0 ] 0
Fwd_L1_GETS [0 ] 0
Fwd_L1_GET_INSTR [0 ] 0
-L2_Replacement [94736 ] 94736
-L2_Replacement_clean [12969 ] 12969
-Mem_Data [173230 ] 173230
-Mem_Ack [107705 ] 107705
-WB_Data [47491 ] 47491
-WB_Data_clean [579 ] 579
-Ack [1875 ] 1875
-Ack_all [7047 ] 7047
-Unblock [47823 ] 47823
+L2_Replacement [94211 ] 94211
+L2_Replacement_clean [12406 ] 12406
+Mem_Data [172147 ] 172147
+Mem_Ack [106617 ] 106617
+WB_Data [43746 ] 43746
+WB_Data_clean [622 ] 622
+Ack [1695 ] 1695
+Ack_all [6892 ] 6892
+Unblock [44038 ] 44038
Unblock_Cancel [0 ] 0
-Exclusive_Unblock [1775792 ] 1775792
+Exclusive_Unblock [1786714 ] 1786714
MEM_Inv [0 ] 0
- Transitions -
-NP L1_GET_INSTR [15439 ] 15439
-NP L1_GETS [31039 ] 31039
-NP L1_GETX [126752 ] 126752
+NP L1_GET_INSTR [15422 ] 15422
+NP L1_GETS [30790 ] 30790
+NP L1_GETX [125935 ] 125935
NP L1_PUTX [0 ] 0
NP L1_PUTX_old [0 ] 0
-SS L1_GET_INSTR [771381 ] 771381
-SS L1_GETS [74079 ] 74079
-SS L1_GETX [2996 ] 2996
-SS L1_UPGRADE [43606 ] 43606
+SS L1_GET_INSTR [778075 ] 778075
+SS L1_GETS [73026 ] 73026
+SS L1_GETX [2798 ] 2798
+SS L1_UPGRADE [39994 ] 39994
SS L1_PUTX [0 ] 0
SS L1_PUTX_old [0 ] 0
-SS L2_Replacement [237 ] 237
-SS L2_Replacement_clean [6602 ] 6602
+SS L2_Replacement [248 ] 248
+SS L2_Replacement_clean [6448 ] 6448
SS MEM_Inv [0 ] 0
-M L1_GET_INSTR [213 ] 213
-M L1_GETS [1277598 ] 1277598
-M L1_GETX [262215 ] 262215
+M L1_GET_INSTR [249 ] 249
+M L1_GETS [1288770 ] 1288770
+M L1_GETX [268388 ] 268388
M L1_PUTX [0 ] 0
M L1_PUTX_old [0 ] 0
-M L2_Replacement [94369 ] 94369
-M L2_Replacement_clean [6042 ] 6042
+M L2_Replacement [93815 ] 93815
+M L2_Replacement_clean [5580 ] 5580
M MEM_Inv [0 ] 0
MT L1_GET_INSTR [5 ] 5
-MT L1_GETS [47818 ] 47818
-MT L1_GETX [31586 ] 31586
-MT L1_PUTX [1695253 ] 1695253
+MT L1_GETS [44033 ] 44033
+MT L1_GETX [30039 ] 30039
+MT L1_PUTX [1711259 ] 1711259
MT L1_PUTX_old [0 ] 0
-MT L2_Replacement [130 ] 130
-MT L2_Replacement_clean [325 ] 325
+MT L2_Replacement [148 ] 148
+MT L2_Replacement_clean [378 ] 378
MT MEM_Inv [0 ] 0
-M_I L1_GET_INSTR [1 ] 1
+M_I L1_GET_INSTR [0 ] 0
M_I L1_GETS [0 ] 0
-M_I L1_GETX [2 ] 2
+M_I L1_GETX [0 ] 0
M_I L1_UPGRADE [0 ] 0
M_I L1_PUTX [0 ] 0
M_I L1_PUTX_old [0 ] 0
-M_I Mem_Ack [107705 ] 107705
+M_I Mem_Ack [106617 ] 106617
M_I MEM_Inv [0 ] 0
MT_I L1_GET_INSTR [0 ] 0
@@ -501,9 +501,9 @@ MT_I L1_GETX [0 ] 0
MT_I L1_UPGRADE [0 ] 0
MT_I L1_PUTX [0 ] 0
MT_I L1_PUTX_old [0 ] 0
-MT_I WB_Data [93 ] 93
+MT_I WB_Data [117 ] 117
MT_I WB_Data_clean [0 ] 0
-MT_I Ack_all [37 ] 37
+MT_I Ack_all [31 ] 31
MT_I MEM_Inv [0 ] 0
MCT_I L1_GET_INSTR [0 ] 0
@@ -512,9 +512,9 @@ MCT_I L1_GETX [0 ] 0
MCT_I L1_UPGRADE [0 ] 0
MCT_I L1_PUTX [0 ] 0
MCT_I L1_PUTX_old [0 ] 0
-MCT_I WB_Data [154 ] 154
+MCT_I WB_Data [213 ] 213
MCT_I WB_Data_clean [0 ] 0
-MCT_I Ack_all [171 ] 171
+MCT_I Ack_all [165 ] 165
I_I L1_GET_INSTR [0 ] 0
I_I L1_GETS [0 ] 0
@@ -522,8 +522,8 @@ I_I L1_GETX [0 ] 0
I_I L1_UPGRADE [0 ] 0
I_I L1_PUTX [0 ] 0
I_I L1_PUTX_old [0 ] 0
-I_I Ack [1645 ] 1645
-I_I Ack_all [6602 ] 6602
+I_I Ack [1454 ] 1454
+I_I Ack_all [6448 ] 6448
S_I L1_GET_INSTR [0 ] 0
S_I L1_GETS [0 ] 0
@@ -531,8 +531,8 @@ S_I L1_GETX [0 ] 0
S_I L1_UPGRADE [0 ] 0
S_I L1_PUTX [0 ] 0
S_I L1_PUTX_old [0 ] 0
-S_I Ack [230 ] 230
-S_I Ack_all [237 ] 237
+S_I Ack [241 ] 241
+S_I Ack_all [248 ] 248
S_I MEM_Inv [0 ] 0
ISS L1_GET_INSTR [0 ] 0
@@ -542,7 +542,7 @@ ISS L1_PUTX [0 ] 0
ISS L1_PUTX_old [0 ] 0
ISS L2_Replacement [0 ] 0
ISS L2_Replacement_clean [0 ] 0
-ISS Mem_Data [31039 ] 31039
+ISS Mem_Data [30790 ] 30790
ISS MEM_Inv [0 ] 0
IS L1_GET_INSTR [0 ] 0
@@ -552,7 +552,7 @@ IS L1_PUTX [0 ] 0
IS L1_PUTX_old [0 ] 0
IS L2_Replacement [0 ] 0
IS L2_Replacement_clean [0 ] 0
-IS Mem_Data [15439 ] 15439
+IS Mem_Data [15422 ] 15422
IS MEM_Inv [0 ] 0
IM L1_GET_INSTR [0 ] 0
@@ -562,11 +562,11 @@ IM L1_PUTX [0 ] 0
IM L1_PUTX_old [0 ] 0
IM L2_Replacement [0 ] 0
IM L2_Replacement_clean [0 ] 0
-IM Mem_Data [126752 ] 126752
+IM Mem_Data [125935 ] 125935
IM MEM_Inv [0 ] 0
SS_MB L1_GET_INSTR [0 ] 0
-SS_MB L1_GETS [179 ] 179
+SS_MB L1_GETS [193 ] 193
SS_MB L1_GETX [0 ] 0
SS_MB L1_UPGRADE [1 ] 1
SS_MB L1_PUTX [0 ] 0
@@ -574,19 +574,19 @@ SS_MB L1_PUTX_old [0 ] 0
SS_MB L2_Replacement [0 ] 0
SS_MB L2_Replacement_clean [0 ] 0
SS_MB Unblock_Cancel [0 ] 0
-SS_MB Exclusive_Unblock [46602 ] 46602
+SS_MB Exclusive_Unblock [42792 ] 42792
SS_MB MEM_Inv [0 ] 0
MT_MB L1_GET_INSTR [0 ] 0
-MT_MB L1_GETS [55 ] 55
-MT_MB L1_GETX [4 ] 4
+MT_MB L1_GETS [56 ] 56
+MT_MB L1_GETX [1 ] 1
MT_MB L1_UPGRADE [0 ] 0
MT_MB L1_PUTX [0 ] 0
MT_MB L1_PUTX_old [0 ] 0
MT_MB L2_Replacement [0 ] 0
MT_MB L2_Replacement_clean [0 ] 0
MT_MB Unblock_Cancel [0 ] 0
-MT_MB Exclusive_Unblock [1729190 ] 1729190
+MT_MB Exclusive_Unblock [1743922 ] 1743922
MT_MB MEM_Inv [0 ] 0
M_MB L1_GET_INSTR [0 ] 0
@@ -608,9 +608,9 @@ MT_IIB L1_PUTX [0 ] 0
MT_IIB L1_PUTX_old [0 ] 0
MT_IIB L2_Replacement [0 ] 0
MT_IIB L2_Replacement_clean [0 ] 0
-MT_IIB WB_Data [47176 ] 47176
-MT_IIB WB_Data_clean [579 ] 579
-MT_IIB Unblock [68 ] 68
+MT_IIB WB_Data [43375 ] 43375
+MT_IIB WB_Data_clean [622 ] 622
+MT_IIB Unblock [41 ] 41
MT_IIB MEM_Inv [0 ] 0
MT_IB L1_GET_INSTR [0 ] 0
@@ -621,7 +621,7 @@ MT_IB L1_PUTX [0 ] 0
MT_IB L1_PUTX_old [0 ] 0
MT_IB L2_Replacement [0 ] 0
MT_IB L2_Replacement_clean [0 ] 0
-MT_IB WB_Data [68 ] 68
+MT_IB WB_Data [41 ] 41
MT_IB WB_Data_clean [0 ] 0
MT_IB Unblock_Cancel [0 ] 0
MT_IB MEM_Inv [0 ] 0
@@ -634,41 +634,41 @@ MT_SB L1_PUTX [0 ] 0
MT_SB L1_PUTX_old [0 ] 0
MT_SB L2_Replacement [0 ] 0
MT_SB L2_Replacement_clean [0 ] 0
-MT_SB Unblock [47755 ] 47755
+MT_SB Unblock [43997 ] 43997
MT_SB MEM_Inv [0 ] 0
Memory controller: system.ruby.dir_cntrl0.memBuffer:
- memory_total_requests: 268120
- memory_reads: 173230
- memory_writes: 94890
- memory_refreshes: 540175
- memory_total_request_delays: 1021995
- memory_delays_per_request: 3.81171
- memory_delays_in_input_queue: 40655
- memory_delays_behind_head_of_bank_queue: 7571
- memory_delays_stalled_at_head_of_bank_queue: 973769
- memory_stalls_for_bank_busy: 964415
+ memory_total_requests: 266571
+ memory_reads: 172147
+ memory_writes: 94424
+ memory_refreshes: 536635
+ memory_total_request_delays: 1016562
+ memory_delays_per_request: 3.81348
+ memory_delays_in_input_queue: 40063
+ memory_delays_behind_head_of_bank_queue: 7489
+ memory_delays_stalled_at_head_of_bank_queue: 969010
+ memory_stalls_for_bank_busy: 959685
memory_stalls_for_random_busy: 0
memory_stalls_for_anti_starvation: 0
- memory_stalls_for_arbitration: 2119
- memory_stalls_for_bus: 7204
+ memory_stalls_for_arbitration: 2157
+ memory_stalls_for_bus: 7147
memory_stalls_for_tfaw: 0
- memory_stalls_for_read_write_turnaround: 20
- memory_stalls_for_read_read_turnaround: 11
- accesses_per_bank: 8668 7929 8035 8011 8299 8319 8160 8260 8417 8211 8203 8373 8266 8099 8224 7214 8411 8364 8280 8158 8504 8396 9002 8309 8657 8409 8646 9176 9084 8998 8838 8200
+ memory_stalls_for_read_write_turnaround: 15
+ memory_stalls_for_read_read_turnaround: 6
+ accesses_per_bank: 8989 7974 8010 8055 8487 8273 8235 8188 8380 8237 8148 8446 8268 8048 8068 7184 8265 8304 8191 8114 8382 8281 8178 8162 8416 8296 8511 9107 9086 9056 8973 8259
--- Directory ---
- Event Counts -
-Fetch [173230 ] 173230
-Data [94890 ] 94890
-Memory_Data [173230 ] 173230
-Memory_Ack [94890 ] 94890
+Fetch [172147 ] 172147
+Data [94424 ] 94424
+Memory_Data [172147 ] 172147
+Memory_Ack [94424 ] 94424
DMA_READ [0 ] 0
DMA_WRITE [0 ] 0
-CleanReplacement [12815 ] 12815
+CleanReplacement [12193 ] 12193
- Transitions -
-I Fetch [173230 ] 173230
+I Fetch [172147 ] 172147
I DMA_READ [0 ] 0
I DMA_WRITE [0 ] 0
@@ -684,20 +684,20 @@ ID_W Memory_Ack [0 ] 0
ID_W DMA_READ [0 ] 0
ID_W DMA_WRITE [0 ] 0
-M Data [94890 ] 94890
+M Data [94424 ] 94424
M DMA_READ [0 ] 0
M DMA_WRITE [0 ] 0
-M CleanReplacement [12815 ] 12815
+M CleanReplacement [12193 ] 12193
IM Fetch [0 ] 0
IM Data [0 ] 0
-IM Memory_Data [173230 ] 173230
+IM Memory_Data [172147 ] 172147
IM DMA_READ [0 ] 0
IM DMA_WRITE [0 ] 0
MI Fetch [0 ] 0
MI Data [0 ] 0
-MI Memory_Ack [94890 ] 94890
+MI Memory_Ack [94424 ] 94424
MI DMA_READ [0 ] 0
MI DMA_WRITE [0 ] 0
diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_CMP_directory/stats.txt b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_CMP_directory/stats.txt
index d9c6555b3..3f5c092bf 100644
--- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_CMP_directory/stats.txt
+++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-simple-timing-ruby-MESI_CMP_directory/stats.txt
@@ -1,125 +1,125 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 5.205006 # Number of seconds simulated
-sim_ticks 5205006494000 # Number of ticks simulated
-final_tick 5205006494000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_seconds 5.204982 # Number of seconds simulated
+sim_ticks 5204982293000 # Number of ticks simulated
+final_tick 5204982293000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 261635 # Simulator instruction rate (inst/s)
-host_op_rate 502023 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 12588404140 # Simulator tick rate (ticks/s)
-host_mem_usage 848496 # Number of bytes of host memory used
-host_seconds 413.48 # Real time elapsed on the host
-sim_insts 108179755 # Number of instructions simulated
-sim_ops 207574747 # Number of ops (including micro ops) simulated
-system.physmem.bytes_read::pc.south_bridge.ide 35216 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.dtb.walker 174032 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.itb.walker 86216 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.inst 870539632 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu0.data 69693671 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.dtb.walker 49472 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.itb.walker 20312 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.inst 157047256 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu1.data 27202450 # Number of bytes read from this memory
-system.physmem.bytes_read::total 1124848257 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu0.inst 870539632 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::cpu1.inst 157047256 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 1027586888 # Number of instructions bytes read from this memory
+host_inst_rate 233342 # Simulator instruction rate (inst/s)
+host_op_rate 447673 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 11247967547 # Simulator tick rate (ticks/s)
+host_mem_usage 849540 # Number of bytes of host memory used
+host_seconds 462.75 # Real time elapsed on the host
+sim_insts 107978732 # Number of instructions simulated
+sim_ops 207159910 # Number of ops (including micro ops) simulated
+system.physmem.bytes_read::pc.south_bridge.ide 35152 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.dtb.walker 137616 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.itb.walker 65352 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.inst 864448872 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu0.data 69078677 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.dtb.walker 87568 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.itb.walker 42392 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.inst 160958728 # Number of bytes read from this memory
+system.physmem.bytes_read::cpu1.data 27339153 # Number of bytes read from this memory
+system.physmem.bytes_read::total 1122193510 # Number of bytes read from this memory
+system.physmem.bytes_inst_read::cpu0.inst 864448872 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::cpu1.inst 160958728 # Number of instructions bytes read from this memory
+system.physmem.bytes_inst_read::total 1025407600 # Number of instructions bytes read from this memory
system.physmem.bytes_written::pc.south_bridge.ide 2991104 # Number of bytes written to this memory
system.physmem.bytes_written::cpu0.itb.walker 16 # Number of bytes written to this memory
-system.physmem.bytes_written::cpu0.data 48549554 # Number of bytes written to this memory
-system.physmem.bytes_written::cpu1.data 21360352 # Number of bytes written to this memory
-system.physmem.bytes_written::total 72901026 # Number of bytes written to this memory
-system.physmem.num_reads::pc.south_bridge.ide 818 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.dtb.walker 21754 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.itb.walker 10777 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.inst 108817454 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu0.data 12176562 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.dtb.walker 6184 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.itb.walker 2539 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.inst 19630907 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu1.data 4005282 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 144672277 # Number of read requests responded to by this memory
+system.physmem.bytes_written::cpu0.data 48342743 # Number of bytes written to this memory
+system.physmem.bytes_written::cpu1.data 21309608 # Number of bytes written to this memory
+system.physmem.bytes_written::total 72643471 # Number of bytes written to this memory
+system.physmem.num_reads::pc.south_bridge.ide 810 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.dtb.walker 17202 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.itb.walker 8169 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.inst 108056109 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu0.data 12053051 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.dtb.walker 10946 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.itb.walker 5299 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.inst 20119841 # Number of read requests responded to by this memory
+system.physmem.num_reads::cpu1.data 4057514 # Number of read requests responded to by this memory
+system.physmem.num_reads::total 144328941 # Number of read requests responded to by this memory
system.physmem.num_writes::pc.south_bridge.ide 46736 # Number of write requests responded to by this memory
system.physmem.num_writes::cpu0.itb.walker 2 # Number of write requests responded to by this memory
-system.physmem.num_writes::cpu0.data 7160394 # Number of write requests responded to by this memory
-system.physmem.num_writes::cpu1.data 2935820 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 10142952 # Number of write requests responded to by this memory
-system.physmem.bw_read::pc.south_bridge.ide 6766 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.dtb.walker 33436 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.itb.walker 16564 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.inst 167250441 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu0.data 13389738 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.dtb.walker 9505 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.itb.walker 3902 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.inst 30172346 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu1.data 5226209 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 216108906 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu0.inst 167250441 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu1.inst 30172346 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 197422787 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::pc.south_bridge.ide 574659 # Write bandwidth from this memory (bytes/s)
+system.physmem.num_writes::cpu0.data 7125507 # Number of write requests responded to by this memory
+system.physmem.num_writes::cpu1.data 2934421 # Number of write requests responded to by this memory
+system.physmem.num_writes::total 10106666 # Number of write requests responded to by this memory
+system.physmem.bw_read::pc.south_bridge.ide 6754 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.dtb.walker 26439 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.itb.walker 12556 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.inst 166081040 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu0.data 13271645 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.dtb.walker 16824 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.itb.walker 8145 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.inst 30923972 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::cpu1.data 5252497 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_read::total 215599871 # Total read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu0.inst 166081040 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::cpu1.inst 30923972 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_inst_read::total 197005012 # Instruction read bandwidth from this memory (bytes/s)
+system.physmem.bw_write::pc.south_bridge.ide 574662 # Write bandwidth from this memory (bytes/s)
system.physmem.bw_write::cpu0.itb.walker 3 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::cpu0.data 9327472 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::cpu1.data 4103809 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 14005943 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::pc.south_bridge.ide 581425 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.dtb.walker 33436 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.itb.walker 16567 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.inst 167250441 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu0.data 22717210 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.dtb.walker 9505 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.itb.walker 3902 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.inst 30172346 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu1.data 9330018 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 230114849 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 818 # Total number of read requests seen
+system.physmem.bw_write::cpu0.data 9287782 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::cpu1.data 4094079 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_write::total 13956526 # Write bandwidth from this memory (bytes/s)
+system.physmem.bw_total::pc.south_bridge.ide 581415 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.dtb.walker 26439 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.itb.walker 12559 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.inst 166081040 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu0.data 22559427 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.dtb.walker 16824 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.itb.walker 8145 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.inst 30923972 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::cpu1.data 9346576 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.bw_total::total 229556397 # Total bandwidth to/from this memory (bytes/s)
+system.physmem.readReqs 810 # Total number of read requests seen
system.physmem.writeReqs 46736 # Total number of write requests seen
system.physmem.cpureqs 47248 # Reqs generatd by CPU via cache - shady
-system.physmem.bytesRead 52352 # Total number of bytes read from memory
+system.physmem.bytesRead 51840 # Total number of bytes read from memory
system.physmem.bytesWritten 2991104 # Total number of bytes written to memory
-system.physmem.bytesConsumedRd 35216 # bytesRead derated as per pkt->getSize()
+system.physmem.bytesConsumedRd 35152 # bytesRead derated as per pkt->getSize()
system.physmem.bytesConsumedWr 2991104 # bytesWritten derated as per pkt->getSize()
system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
-system.physmem.perBankRdReqs::0 32 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::1 16 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::2 16 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::3 64 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::4 16 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::0 16 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::1 298 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::2 32 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::3 48 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::4 80 # Track reads on a per bank basis
system.physmem.perBankRdReqs::5 16 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::6 32 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::7 16 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::8 48 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::9 80 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::10 64 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::11 32 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::6 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::7 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::8 16 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::9 0 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::10 16 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::11 16 # Track reads on a per bank basis
system.physmem.perBankRdReqs::12 64 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::13 0 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::14 0 # Track reads on a per bank basis
-system.physmem.perBankRdReqs::15 322 # Track reads on a per bank basis
-system.physmem.perBankWrReqs::0 3080 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::1 3056 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::2 2944 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::3 2880 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::4 2912 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::5 2640 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::6 2864 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::7 2816 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::8 3024 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::9 2800 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::10 2800 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::11 2768 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::12 2992 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::13 3152 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::14 2992 # Track writes on a per bank basis
-system.physmem.perBankWrReqs::15 3016 # Track writes on a per bank basis
+system.physmem.perBankRdReqs::13 32 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::14 32 # Track reads on a per bank basis
+system.physmem.perBankRdReqs::15 144 # Track reads on a per bank basis
+system.physmem.perBankWrReqs::0 2944 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::1 3168 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::2 3232 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::3 3264 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::4 3120 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::5 2992 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::6 2960 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::7 3096 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::8 2856 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::9 2768 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::10 2640 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::11 2736 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::12 2640 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::13 2560 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::14 2768 # Track writes on a per bank basis
+system.physmem.perBankWrReqs::15 2992 # Track writes on a per bank basis
system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
-system.physmem.totGap 63209426000 # Total gap between requests
+system.physmem.totGap 63181906000 # Total gap between requests
system.physmem.readPktSize::0 0 # Categorize read packet sizes
system.physmem.readPktSize::1 0 # Categorize read packet sizes
system.physmem.readPktSize::2 0 # Categorize read packet sizes
-system.physmem.readPktSize::3 306 # Categorize read packet sizes
+system.physmem.readPktSize::3 298 # Categorize read packet sizes
system.physmem.readPktSize::4 0 # Categorize read packet sizes
system.physmem.readPktSize::5 0 # Categorize read packet sizes
system.physmem.readPktSize::6 512 # Categorize read packet sizes
@@ -143,7 +143,7 @@ system.physmem.neitherpktsize::5 0 # ca
system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
-system.physmem.rdQLenPdf::0 336 # What read queue length does an incoming req see
+system.physmem.rdQLenPdf::0 328 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::1 30 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::2 30 # What read queue length does an incoming req see
system.physmem.rdQLenPdf::3 30 # What read queue length does an incoming req see
@@ -209,14 +209,14 @@ system.physmem.wrQLenPdf::29 0 # Wh
system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 40984666 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 52278666 # Sum of mem lat for all requests
-system.physmem.totBusLat 3272000 # Total cycles spent in databus access
-system.physmem.totBankLat 8022000 # Total cycles spent in bank access
-system.physmem.avgQLat 50103.50 # Average queueing delay per request
-system.physmem.avgBankLat 9806.85 # Average bank access latency per request
+system.physmem.totQLat 34586744 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 44980744 # Sum of mem lat for all requests
+system.physmem.totBusLat 3240000 # Total cycles spent in databus access
+system.physmem.totBankLat 7154000 # Total cycles spent in bank access
+system.physmem.avgQLat 42699.68 # Average queueing delay per request
+system.physmem.avgBankLat 8832.10 # Average bank access latency per request
system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 63910.35 # Average memory access latency
+system.physmem.avgMemAccLat 55531.78 # Average memory access latency
system.physmem.avgRdBW 0.01 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 0.57 # Average achieved write bandwidth in MB/s
system.physmem.avgConsumedRdBW 0.01 # Average consumed read bandwidth in MB/s
@@ -225,11 +225,11 @@ system.physmem.peakBW 16000.00 # Th
system.physmem.busUtil 0.00 # Data bus utilization in percentage
system.physmem.avgRdQLen 0.00 # Average read queue length over time
system.physmem.avgWrQLen 0.15 # Average write queue length over time
-system.physmem.readRowHits 695 # Number of row buffer hits during reads
-system.physmem.writeRowHits 45891 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 84.96 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 98.19 # Row buffer hit rate for writes
-system.physmem.avgGap 1329213.65 # Average gap between requests
+system.physmem.readRowHits 716 # Number of row buffer hits during reads
+system.physmem.writeRowHits 45919 # Number of row buffer hits during writes
+system.physmem.readRowHitRate 88.40 # Row buffer hit rate for reads
+system.physmem.writeRowHitRate 98.25 # Row buffer hit rate for writes
+system.physmem.avgGap 1328858.49 # Average gap between requests
system.pc.south_bridge.ide.disks0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
system.pc.south_bridge.ide.disks0.dma_read_bytes 32768 # Number of bytes transfered via DMA reads (not PRD).
system.pc.south_bridge.ide.disks0.dma_read_txs 30 # Number of DMA read transactions (not PRD).
@@ -290,52 +290,52 @@ system.ruby.l2_cntrl0.L2cacheMemory.num_tag_array_reads 0
system.ruby.l2_cntrl0.L2cacheMemory.num_tag_array_writes 0 # number of tag array writes
system.ruby.l2_cntrl0.L2cacheMemory.num_tag_array_stalls 0 # number of stalls caused by tag array
system.ruby.l2_cntrl0.L2cacheMemory.num_data_array_stalls 0 # number of stalls caused by data array
-system.cpu0.numCycles 10410012988 # number of cpu cycles simulated
+system.cpu0.numCycles 10407785201 # number of cpu cycles simulated
system.cpu0.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu0.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu0.committedInsts 93132190 # Number of instructions committed
-system.cpu0.committedOps 179521943 # Number of ops (including micro ops) committed
-system.cpu0.num_int_alu_accesses 169453705 # Number of integer alu accesses
+system.cpu0.committedInsts 92551705 # Number of instructions committed
+system.cpu0.committedOps 178518504 # Number of ops (including micro ops) committed
+system.cpu0.num_int_alu_accesses 168457719 # Number of integer alu accesses
system.cpu0.num_fp_alu_accesses 0 # Number of float alu accesses
system.cpu0.num_func_calls 0 # number of times a function call or return occured
-system.cpu0.num_conditional_control_insts 16554212 # number of instructions that are conditional controls
-system.cpu0.num_int_insts 169453705 # number of integer instructions
+system.cpu0.num_conditional_control_insts 16414006 # number of instructions that are conditional controls
+system.cpu0.num_int_insts 168457719 # number of integer instructions
system.cpu0.num_fp_insts 0 # number of float instructions
-system.cpu0.num_int_register_reads 418670977 # number of times the integer registers were read
-system.cpu0.num_int_register_writes 211662649 # number of times the integer registers were written
+system.cpu0.num_int_register_reads 415888508 # number of times the integer registers were read
+system.cpu0.num_int_register_writes 210334532 # number of times the integer registers were written
system.cpu0.num_fp_register_reads 0 # number of times the floating registers were read
system.cpu0.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu0.num_mem_refs 20198672 # number of memory refs
-system.cpu0.num_load_insts 13023532 # Number of load instructions
-system.cpu0.num_store_insts 7175140 # Number of store instructions
-system.cpu0.num_idle_cycles 9667664508.054142 # Number of idle cycles
-system.cpu0.num_busy_cycles 742348479.945857 # Number of busy cycles
-system.cpu0.not_idle_fraction 0.071311 # Percentage of non-idle cycles
-system.cpu0.idle_fraction 0.928689 # Percentage of idle cycles
+system.cpu0.num_mem_refs 20039545 # number of memory refs
+system.cpu0.num_load_insts 12899818 # Number of load instructions
+system.cpu0.num_store_insts 7139727 # Number of store instructions
+system.cpu0.num_idle_cycles 9669886063.125444 # Number of idle cycles
+system.cpu0.num_busy_cycles 737899137.874556 # Number of busy cycles
+system.cpu0.not_idle_fraction 0.070899 # Percentage of non-idle cycles
+system.cpu0.idle_fraction 0.929101 # Percentage of idle cycles
system.cpu0.kern.inst.arm 0 # number of arm instructions executed
system.cpu0.kern.inst.quiesce 0 # number of quiesce instructions executed
-system.cpu1.numCycles 10407071288 # number of cpu cycles simulated
+system.cpu1.numCycles 10409964586 # number of cpu cycles simulated
system.cpu1.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu1.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu1.committedInsts 15047565 # Number of instructions committed
-system.cpu1.committedOps 28052804 # Number of ops (including micro ops) committed
-system.cpu1.num_int_alu_accesses 27533880 # Number of integer alu accesses
+system.cpu1.committedInsts 15427027 # Number of instructions committed
+system.cpu1.committedOps 28641406 # Number of ops (including micro ops) committed
+system.cpu1.num_int_alu_accesses 28123113 # Number of integer alu accesses
system.cpu1.num_fp_alu_accesses 0 # Number of float alu accesses
system.cpu1.num_func_calls 0 # number of times a function call or return occured
-system.cpu1.num_conditional_control_insts 1864518 # number of instructions that are conditional controls
-system.cpu1.num_int_insts 27533880 # number of integer instructions
+system.cpu1.num_conditional_control_insts 1978272 # number of instructions that are conditional controls
+system.cpu1.num_int_insts 28123113 # number of integer instructions
system.cpu1.num_fp_insts 0 # number of float instructions
-system.cpu1.num_int_register_reads 71369326 # number of times the integer registers were read
-system.cpu1.num_int_register_writes 30999444 # number of times the integer registers were written
+system.cpu1.num_int_register_reads 73027794 # number of times the integer registers were read
+system.cpu1.num_int_register_writes 31865306 # number of times the integer registers were written
system.cpu1.num_fp_register_reads 0 # number of times the floating registers were read
system.cpu1.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu1.num_mem_refs 6973948 # number of memory refs
-system.cpu1.num_load_insts 4014274 # Number of load instructions
-system.cpu1.num_store_insts 2959674 # Number of store instructions
-system.cpu1.num_idle_cycles 10279858503.692720 # Number of idle cycles
-system.cpu1.num_busy_cycles 127212784.307279 # Number of busy cycles
-system.cpu1.not_idle_fraction 0.012224 # Percentage of non-idle cycles
-system.cpu1.idle_fraction 0.987776 # Percentage of idle cycles
+system.cpu1.num_mem_refs 7025055 # number of memory refs
+system.cpu1.num_load_insts 4066664 # Number of load instructions
+system.cpu1.num_store_insts 2958391 # Number of store instructions
+system.cpu1.num_idle_cycles 10280021112.934025 # Number of idle cycles
+system.cpu1.num_busy_cycles 129943473.065975 # Number of busy cycles
+system.cpu1.not_idle_fraction 0.012483 # Percentage of non-idle cycles
+system.cpu1.idle_fraction 0.987517 # Percentage of idle cycles
system.cpu1.kern.inst.arm 0 # number of arm instructions executed
system.cpu1.kern.inst.quiesce 0 # number of quiesce instructions executed
diff --git a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/config.ini b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/config.ini
index 34779af67..12b6dc7b6 100644
--- a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/config.ini
+++ b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/config.ini
@@ -19,6 +19,7 @@ intel_mp_table=system.intel_mp_table
kernel=/scratch/nilay/GEM5/system/binaries/x86_64-vmlinux-2.6.22.9
load_addr_mask=18446744073709551615
mem_mode=atomic
+mem_ranges=0:134217727
memories=system.physmem
num_work_ids=16
readfile=tests/halt.sh
@@ -72,11 +73,10 @@ slave=system.membus.master[1]
[system.cpu]
type=AtomicSimpleCPU
-children=dcache dtb dtb_walker_cache icache interrupts itb itb_walker_cache l2cache toL2Bus tracer
+children=dcache dtb dtb_walker_cache icache interrupts isa itb itb_walker_cache l2cache toL2Bus tracer
checker=Null
clock=500
cpu_id=0
-defer_registration=false
do_checkpoint_insts=true
do_quiesce=true
do_statistics_insts=true
@@ -85,6 +85,7 @@ fastmem=false
function_trace=false
function_trace_start=0
interrupts=system.cpu.interrupts
+isa=system.cpu.isa
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
@@ -95,6 +96,7 @@ profile=0
progress_interval=0
simulate_data_stalls=false
simulate_inst_stalls=false
+switched_out=false
system=system
tracer=system.cpu.tracer
width=1
@@ -109,21 +111,16 @@ assoc=4
block_size=64
clock=500
forward_snoops=true
-hash_delay=1
hit_latency=2
is_top_level=true
max_miss_count=0
mshrs=4
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=2
size=32768
-subblock_size=0
system=system
tgts_per_mshr=20
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.dcache_port
@@ -148,21 +145,16 @@ assoc=2
block_size=64
clock=500
forward_snoops=true
-hash_delay=1
hit_latency=2
is_top_level=true
max_miss_count=0
mshrs=10
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=2
size=1024
-subblock_size=0
system=system
tgts_per_mshr=12
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.dtb.walker.port
@@ -175,21 +167,16 @@ assoc=1
block_size=64
clock=500
forward_snoops=true
-hash_delay=1
hit_latency=2
is_top_level=true
max_miss_count=0
mshrs=4
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=2
size=32768
-subblock_size=0
system=system
tgts_per_mshr=20
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.icache_port
@@ -202,10 +189,13 @@ int_latency=1000
pio_addr=2305843009213693952
pio_latency=100000
system=system
-int_master=system.membus.slave[4]
+int_master=system.membus.slave[3]
int_slave=system.membus.master[3]
pio=system.membus.master[2]
+[system.cpu.isa]
+type=X86ISA
+
[system.cpu.itb]
type=X86TLB
children=walker
@@ -225,21 +215,16 @@ assoc=2
block_size=64
clock=500
forward_snoops=true
-hash_delay=1
hit_latency=2
is_top_level=true
max_miss_count=0
mshrs=10
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=2
size=1024
-subblock_size=0
system=system
tgts_per_mshr=12
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.itb.walker.port
@@ -252,25 +237,20 @@ assoc=8
block_size=64
clock=500
forward_snoops=true
-hash_delay=1
hit_latency=20
is_top_level=false
max_miss_count=0
mshrs=20
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=20
size=4194304
-subblock_size=0
system=system
tgts_per_mshr=12
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.toL2Bus.master[0]
-mem_side=system.membus.slave[3]
+mem_side=system.membus.slave[2]
[system.cpu.toL2Bus]
type=CoherentBus
@@ -666,25 +646,20 @@ assoc=8
block_size=64
clock=1000
forward_snoops=false
-hash_delay=1
hit_latency=50
is_top_level=true
max_miss_count=0
mshrs=20
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=50
size=1024
-subblock_size=0
system=system
tgts_per_mshr=12
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.iobus.master[18]
-mem_side=system.membus.slave[2]
+mem_side=system.membus.slave[4]
[system.membus]
type=CoherentBus
@@ -696,7 +671,7 @@ use_default_range=false
width=8
default=system.membus.badaddr_responder.pio
master=system.physmem.port system.bridge.slave system.cpu.interrupts.pio system.cpu.interrupts.int_slave
-slave=system.apicbridge.master system.system_port system.iocache.mem_side system.cpu.l2cache.mem_side system.cpu.interrupts.int_master
+slave=system.apicbridge.master system.system_port system.cpu.l2cache.mem_side system.cpu.interrupts.int_master system.iocache.mem_side
[system.membus.badaddr_responder]
type=IsaFake
diff --git a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt
index 867a605e4..4d2d6b5c4 100644
--- a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-atomic/stats.txt
@@ -1,16 +1,16 @@
---------- Begin Simulation Statistics ----------
sim_seconds 5.112041 # Number of seconds simulated
-sim_ticks 5112040968500 # Number of ticks simulated
-final_tick 5112040968500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
+sim_ticks 5112040970500 # Number of ticks simulated
+final_tick 5112040970500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 468346 # Simulator instruction rate (inst/s)
-host_op_rate 958973 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 11982395829 # Simulator tick rate (ticks/s)
-host_mem_usage 354180 # Number of bytes of host memory used
-host_seconds 426.63 # Real time elapsed on the host
-sim_insts 199810236 # Number of instructions simulated
-sim_ops 409125920 # Number of ops (including micro ops) simulated
+host_inst_rate 1661898 # Simulator instruction rate (inst/s)
+host_op_rate 3402855 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 42518772648 # Simulator tick rate (ticks/s)
+host_mem_usage 621064 # Number of bytes of host memory used
+host_seconds 120.23 # Real time elapsed on the host
+sim_insts 199810242 # Number of instructions simulated
+sim_ops 409125923 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::pc.south_bridge.ide 2464640 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.dtb.walker 128 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.itb.walker 320 # Number of bytes read from this memory
@@ -209,7 +209,7 @@ system.iocache.tagsinuse 0.042402 # Cy
system.iocache.total_refs 0 # Total number of references to valid blocks.
system.iocache.sampled_refs 47585 # Sample count of references to valid blocks.
system.iocache.avg_refs 0 # Average number of references to valid blocks.
-system.iocache.warmup_cycle 4994776680059 # Cycle when the warmup percentage was hit.
+system.iocache.warmup_cycle 4994776682059 # Cycle when the warmup percentage was hit.
system.iocache.occ_blocks::pc.south_bridge.ide 0.042402 # Average occupied blocks per requestor
system.iocache.occ_percent::pc.south_bridge.ide 0.002650 # Average percentage of cache occupancy
system.iocache.occ_percent::total 0.002650 # Average percentage of cache occupancy
@@ -260,57 +260,57 @@ system.pc.south_bridge.ide.disks1.dma_read_txs 0
system.pc.south_bridge.ide.disks1.dma_write_full_pages 1 # Number of full page size DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_bytes 4096 # Number of bytes transfered via DMA writes.
system.pc.south_bridge.ide.disks1.dma_write_txs 1 # Number of DMA write transactions.
-system.cpu.numCycles 10224081960 # number of cpu cycles simulated
+system.cpu.numCycles 10224081964 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.committedInsts 199810236 # Number of instructions committed
-system.cpu.committedOps 409125920 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 374289911 # Number of integer alu accesses
+system.cpu.committedInsts 199810242 # Number of instructions committed
+system.cpu.committedOps 409125923 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 374289914 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
system.cpu.num_func_calls 0 # number of times a function call or return occured
-system.cpu.num_conditional_control_insts 39954536 # number of instructions that are conditional controls
-system.cpu.num_int_insts 374289911 # number of integer instructions
+system.cpu.num_conditional_control_insts 39954535 # number of instructions that are conditional controls
+system.cpu.num_int_insts 374289914 # number of integer instructions
system.cpu.num_fp_insts 0 # number of float instructions
-system.cpu.num_int_register_reads 915450709 # number of times the integer registers were read
-system.cpu.num_int_register_writes 480322748 # number of times the integer registers were written
+system.cpu.num_int_register_reads 915450706 # number of times the integer registers were read
+system.cpu.num_int_register_writes 480322745 # number of times the integer registers were written
system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu.num_mem_refs 35624588 # number of memory refs
+system.cpu.num_mem_refs 35624590 # number of memory refs
system.cpu.num_load_insts 27216588 # Number of load instructions
-system.cpu.num_store_insts 8408000 # Number of store instructions
-system.cpu.num_idle_cycles 9770609595.971962 # Number of idle cycles
-system.cpu.num_busy_cycles 453472364.028039 # Number of busy cycles
+system.cpu.num_store_insts 8408002 # Number of store instructions
+system.cpu.num_idle_cycles 9770609597.971960 # Number of idle cycles
+system.cpu.num_busy_cycles 453472366.028039 # Number of busy cycles
system.cpu.not_idle_fraction 0.044353 # Percentage of non-idle cycles
system.cpu.idle_fraction 0.955647 # Percentage of idle cycles
system.cpu.kern.inst.arm 0 # number of arm instructions executed
system.cpu.kern.inst.quiesce 0 # number of quiesce instructions executed
system.cpu.icache.replacements 790732 # number of replacements
-system.cpu.icache.tagsinuse 510.627676 # Cycle average of tags in use
-system.cpu.icache.total_refs 243360722 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 510.627675 # Cycle average of tags in use
+system.cpu.icache.total_refs 243360727 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 791244 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 307.567226 # Average number of references to valid blocks.
-system.cpu.icache.warmup_cycle 148763110500 # Cycle when the warmup percentage was hit.
-system.cpu.icache.occ_blocks::cpu.inst 510.627676 # Average occupied blocks per requestor
+system.cpu.icache.avg_refs 307.567232 # Average number of references to valid blocks.
+system.cpu.icache.warmup_cycle 148763114500 # Cycle when the warmup percentage was hit.
+system.cpu.icache.occ_blocks::cpu.inst 510.627675 # Average occupied blocks per requestor
system.cpu.icache.occ_percent::cpu.inst 0.997320 # Average percentage of cache occupancy
system.cpu.icache.occ_percent::total 0.997320 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 243360722 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 243360722 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 243360722 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 243360722 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 243360722 # number of overall hits
-system.cpu.icache.overall_hits::total 243360722 # number of overall hits
+system.cpu.icache.ReadReq_hits::cpu.inst 243360727 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 243360727 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 243360727 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 243360727 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 243360727 # number of overall hits
+system.cpu.icache.overall_hits::total 243360727 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 791251 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 791251 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 791251 # number of demand (read+write) misses
system.cpu.icache.demand_misses::total 791251 # number of demand (read+write) misses
system.cpu.icache.overall_misses::cpu.inst 791251 # number of overall misses
system.cpu.icache.overall_misses::total 791251 # number of overall misses
-system.cpu.icache.ReadReq_accesses::cpu.inst 244151973 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 244151973 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 244151973 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 244151973 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 244151973 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 244151973 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_accesses::cpu.inst 244151978 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 244151978 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 244151978 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 244151978 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 244151978 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 244151978 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.003241 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.003241 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.003241 # miss rate for demand accesses
@@ -331,7 +331,7 @@ system.cpu.itb_walker_cache.tagsinuse 3.026483 # Cy
system.cpu.itb_walker_cache.total_refs 8029 # Total number of references to valid blocks.
system.cpu.itb_walker_cache.sampled_refs 3346 # Sample count of references to valid blocks.
system.cpu.itb_walker_cache.avg_refs 2.399582 # Average number of references to valid blocks.
-system.cpu.itb_walker_cache.warmup_cycle 5102019608500 # Cycle when the warmup percentage was hit.
+system.cpu.itb_walker_cache.warmup_cycle 5102019610500 # Cycle when the warmup percentage was hit.
system.cpu.itb_walker_cache.occ_blocks::cpu.itb.walker 3.026483 # Average occupied blocks per requestor
system.cpu.itb_walker_cache.occ_percent::cpu.itb.walker 0.189155 # Average percentage of cache occupancy
system.cpu.itb_walker_cache.occ_percent::total 0.189155 # Average percentage of cache occupancy
@@ -379,7 +379,7 @@ system.cpu.dtb_walker_cache.tagsinuse 5.013746 # Cy
system.cpu.dtb_walker_cache.total_refs 13015 # Total number of references to valid blocks.
system.cpu.dtb_walker_cache.sampled_refs 7611 # Sample count of references to valid blocks.
system.cpu.dtb_walker_cache.avg_refs 1.710025 # Average number of references to valid blocks.
-system.cpu.dtb_walker_cache.warmup_cycle 5101206384000 # Cycle when the warmup percentage was hit.
+system.cpu.dtb_walker_cache.warmup_cycle 5101206386000 # Cycle when the warmup percentage was hit.
system.cpu.dtb_walker_cache.occ_blocks::cpu.dtb.walker 5.013746 # Average occupied blocks per requestor
system.cpu.dtb_walker_cache.occ_percent::cpu.dtb.walker 0.313359 # Average percentage of cache occupancy
system.cpu.dtb_walker_cache.occ_percent::total 0.313359 # Average percentage of cache occupancy
@@ -420,21 +420,21 @@ system.cpu.dtb_walker_cache.writebacks::total 2556
system.cpu.dtb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 1621135 # number of replacements
system.cpu.dcache.tagsinuse 511.999456 # Cycle average of tags in use
-system.cpu.dcache.total_refs 20140429 # Total number of references to valid blocks.
+system.cpu.dcache.total_refs 20140431 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 1621647 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 12.419737 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 12.419738 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 7549500 # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::cpu.data 511.999456 # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data 0.999999 # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total 0.999999 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 12055941 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 12055941 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 8082226 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 8082226 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 20138167 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 20138167 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 20138167 # number of overall hits
-system.cpu.dcache.overall_hits::total 20138167 # number of overall hits
+system.cpu.dcache.WriteReq_hits::cpu.data 8082228 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 8082228 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 20138169 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 20138169 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 20138169 # number of overall hits
+system.cpu.dcache.overall_hits::total 20138169 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 1308091 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 1308091 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 315828 # number of WriteReq misses
@@ -445,12 +445,12 @@ system.cpu.dcache.overall_misses::cpu.data 1623919 #
system.cpu.dcache.overall_misses::total 1623919 # number of overall misses
system.cpu.dcache.ReadReq_accesses::cpu.data 13364032 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 13364032 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 8398054 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 8398054 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 21762086 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 21762086 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 21762086 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 21762086 # number of overall (read+write) accesses
+system.cpu.dcache.WriteReq_accesses::cpu.data 8398056 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 8398056 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 21762088 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 21762088 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 21762088 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 21762088 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.097881 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.097881 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037607 # miss rate for WriteReq accesses
@@ -471,16 +471,16 @@ system.cpu.dcache.writebacks::writebacks 1534848 # nu
system.cpu.dcache.writebacks::total 1534848 # number of writebacks
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.l2cache.replacements 106558 # number of replacements
-system.cpu.l2cache.tagsinuse 64822.149247 # Cycle average of tags in use
+system.cpu.l2cache.tagsinuse 64822.149219 # Cycle average of tags in use
system.cpu.l2cache.total_refs 3456224 # Total number of references to valid blocks.
system.cpu.l2cache.sampled_refs 170677 # Sample count of references to valid blocks.
system.cpu.l2cache.avg_refs 20.250086 # Average number of references to valid blocks.
system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.occ_blocks::writebacks 51981.453140 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::writebacks 51981.453118 # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.dtb.walker 0.004954 # Average occupied blocks per requestor
system.cpu.l2cache.occ_blocks::cpu.itb.walker 0.132114 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.inst 2434.994083 # Average occupied blocks per requestor
-system.cpu.l2cache.occ_blocks::cpu.data 10405.564957 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.inst 2434.994082 # Average occupied blocks per requestor
+system.cpu.l2cache.occ_blocks::cpu.data 10405.564951 # Average occupied blocks per requestor
system.cpu.l2cache.occ_percent::writebacks 0.793174 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.dtb.walker 0.000000 # Average percentage of cache occupancy
system.cpu.l2cache.occ_percent::cpu.itb.walker 0.000002 # Average percentage of cache occupancy
diff --git a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/config.ini b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/config.ini
index f706fe351..378234e02 100644
--- a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/config.ini
+++ b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/config.ini
@@ -19,6 +19,7 @@ intel_mp_table=system.intel_mp_table
kernel=/scratch/nilay/GEM5/system/binaries/x86_64-vmlinux-2.6.22.9
load_addr_mask=18446744073709551615
mem_mode=timing
+mem_ranges=0:134217727
memories=system.physmem
num_work_ids=16
readfile=tests/halt.sh
@@ -72,11 +73,10 @@ slave=system.membus.master[1]
[system.cpu]
type=TimingSimpleCPU
-children=dcache dtb dtb_walker_cache icache interrupts itb itb_walker_cache l2cache toL2Bus tracer
+children=dcache dtb dtb_walker_cache icache interrupts isa itb itb_walker_cache l2cache toL2Bus tracer
checker=Null
clock=500
cpu_id=0
-defer_registration=false
do_checkpoint_insts=true
do_quiesce=true
do_statistics_insts=true
@@ -84,6 +84,7 @@ dtb=system.cpu.dtb
function_trace=false
function_trace_start=0
interrupts=system.cpu.interrupts
+isa=system.cpu.isa
itb=system.cpu.itb
max_insts_all_threads=0
max_insts_any_thread=0
@@ -92,6 +93,7 @@ max_loads_any_thread=0
numThreads=1
profile=0
progress_interval=0
+switched_out=false
system=system
tracer=system.cpu.tracer
workload=
@@ -105,21 +107,16 @@ assoc=4
block_size=64
clock=500
forward_snoops=true
-hash_delay=1
hit_latency=2
is_top_level=true
max_miss_count=0
mshrs=4
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=2
size=32768
-subblock_size=0
system=system
tgts_per_mshr=20
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.dcache_port
@@ -144,21 +141,16 @@ assoc=2
block_size=64
clock=500
forward_snoops=true
-hash_delay=1
hit_latency=2
is_top_level=true
max_miss_count=0
mshrs=10
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=2
size=1024
-subblock_size=0
system=system
tgts_per_mshr=12
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.dtb.walker.port
@@ -171,21 +163,16 @@ assoc=1
block_size=64
clock=500
forward_snoops=true
-hash_delay=1
hit_latency=2
is_top_level=true
max_miss_count=0
mshrs=4
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=2
size=32768
-subblock_size=0
system=system
tgts_per_mshr=20
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.icache_port
@@ -198,10 +185,13 @@ int_latency=1000
pio_addr=2305843009213693952
pio_latency=100000
system=system
-int_master=system.membus.slave[4]
+int_master=system.membus.slave[3]
int_slave=system.membus.master[3]
pio=system.membus.master[2]
+[system.cpu.isa]
+type=X86ISA
+
[system.cpu.itb]
type=X86TLB
children=walker
@@ -221,21 +211,16 @@ assoc=2
block_size=64
clock=500
forward_snoops=true
-hash_delay=1
hit_latency=2
is_top_level=true
max_miss_count=0
mshrs=10
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=2
size=1024
-subblock_size=0
system=system
tgts_per_mshr=12
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.itb.walker.port
@@ -248,25 +233,20 @@ assoc=8
block_size=64
clock=500
forward_snoops=true
-hash_delay=1
hit_latency=20
is_top_level=false
max_miss_count=0
mshrs=20
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=20
size=4194304
-subblock_size=0
system=system
tgts_per_mshr=12
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.cpu.toL2Bus.master[0]
-mem_side=system.membus.slave[3]
+mem_side=system.membus.slave[2]
[system.cpu.toL2Bus]
type=CoherentBus
@@ -662,25 +642,20 @@ assoc=8
block_size=64
clock=1000
forward_snoops=false
-hash_delay=1
hit_latency=50
is_top_level=true
max_miss_count=0
mshrs=20
prefetch_on_access=false
prefetcher=Null
-prioritizeRequests=false
-repl=Null
response_latency=50
size=1024
-subblock_size=0
system=system
tgts_per_mshr=12
-trace_addr=0
two_queue=false
write_buffers=8
cpu_side=system.iobus.master[18]
-mem_side=system.membus.slave[2]
+mem_side=system.membus.slave[4]
[system.membus]
type=CoherentBus
@@ -692,7 +667,7 @@ use_default_range=false
width=8
default=system.membus.badaddr_responder.pio
master=system.physmem.port system.bridge.slave system.cpu.interrupts.pio system.cpu.interrupts.int_slave
-slave=system.apicbridge.master system.system_port system.iocache.mem_side system.cpu.l2cache.mem_side system.cpu.interrupts.int_master
+slave=system.apicbridge.master system.system_port system.cpu.l2cache.mem_side system.cpu.interrupts.int_master system.iocache.mem_side
[system.membus.badaddr_responder]
type=IsaFake
diff --git a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt
index b63186d21..5586ee7f0 100644
--- a/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt
+++ b/tests/quick/fs/10.linux-boot/ref/x86/linux/pc-simple-timing/stats.txt
@@ -4,13 +4,13 @@ sim_seconds 5.191113 # Nu
sim_ticks 5191112864000 # Number of ticks simulated
final_tick 5191112864000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 1106680 # Simulator instruction rate (inst/s)
-host_op_rate 2133324 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 44796411922 # Simulator tick rate (ticks/s)
-host_mem_usage 384016 # Number of bytes of host memory used
-host_seconds 115.88 # Real time elapsed on the host
-sim_insts 128244614 # Number of instructions simulated
-sim_ops 247214600 # Number of ops (including micro ops) simulated
+host_inst_rate 1076481 # Simulator instruction rate (inst/s)
+host_op_rate 2075111 # Simulator op (including micro ops) rate (op/s)
+host_tick_rate 43574012985 # Simulator tick rate (ticks/s)
+host_mem_usage 651144 # Number of bytes of host memory used
+host_seconds 119.13 # Real time elapsed on the host
+sim_insts 128244620 # Number of instructions simulated
+sim_ops 247214608 # Number of ops (including micro ops) simulated
system.physmem.bytes_read::pc.south_bridge.ide 2852352 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.itb.walker 320 # Number of bytes read from this memory
system.physmem.bytes_read::cpu.inst 825984 # Number of bytes read from this memory
@@ -179,14 +179,14 @@ system.physmem.wrQLenPdf::29 1 # Wh
system.physmem.wrQLenPdf::30 1 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.totQLat 2876233269 # Total cycles spent in queuing delays
-system.physmem.totMemAccLat 6438459269 # Sum of mem lat for all requests
+system.physmem.totQLat 2876225269 # Total cycles spent in queuing delays
+system.physmem.totMemAccLat 6438451269 # Sum of mem lat for all requests
system.physmem.totBusLat 793712000 # Total cycles spent in databus access
system.physmem.totBankLat 2768514000 # Total cycles spent in bank access
-system.physmem.avgQLat 14495.10 # Average queueing delay per request
+system.physmem.avgQLat 14495.06 # Average queueing delay per request
system.physmem.avgBankLat 13952.23 # Average bank access latency per request
system.physmem.avgBusLat 4000.00 # Average bus latency per request
-system.physmem.avgMemAccLat 32447.33 # Average memory access latency
+system.physmem.avgMemAccLat 32447.29 # Average memory access latency
system.physmem.avgRdBW 2.45 # Average achieved read bandwidth in MB/s
system.physmem.avgWrBW 1.57 # Average achieved write bandwidth in MB/s
system.physmem.avgConsumedRdBW 2.45 # Average consumed read bandwidth in MB/s
@@ -307,21 +307,21 @@ system.pc.south_bridge.ide.disks1.dma_write_txs 1
system.cpu.numCycles 10382225728 # number of cpu cycles simulated
system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.committedInsts 128244614 # Number of instructions committed
-system.cpu.committedOps 247214600 # Number of ops (including micro ops) committed
-system.cpu.num_int_alu_accesses 231949861 # Number of integer alu accesses
+system.cpu.committedInsts 128244620 # Number of instructions committed
+system.cpu.committedOps 247214608 # Number of ops (including micro ops) committed
+system.cpu.num_int_alu_accesses 231949869 # Number of integer alu accesses
system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
system.cpu.num_func_calls 0 # number of times a function call or return occured
system.cpu.num_conditional_control_insts 23149723 # number of instructions that are conditional controls
-system.cpu.num_int_insts 231949861 # number of integer instructions
+system.cpu.num_int_insts 231949869 # number of integer instructions
system.cpu.num_fp_insts 0 # number of float instructions
-system.cpu.num_int_register_reads 566905512 # number of times the integer registers were read
-system.cpu.num_int_register_writes 293156466 # number of times the integer registers were written
+system.cpu.num_int_register_reads 566905534 # number of times the integer registers were read
+system.cpu.num_int_register_writes 293156476 # number of times the integer registers were written
system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
-system.cpu.num_mem_refs 22227093 # number of memory refs
+system.cpu.num_mem_refs 22227095 # number of memory refs
system.cpu.num_load_insts 13866667 # Number of load instructions
-system.cpu.num_store_insts 8360426 # Number of store instructions
+system.cpu.num_store_insts 8360428 # Number of store instructions
system.cpu.num_idle_cycles 9781583060.998116 # Number of idle cycles
system.cpu.num_busy_cycles 600642667.001884 # Number of busy cycles
system.cpu.not_idle_fraction 0.057853 # Percentage of non-idle cycles
@@ -330,19 +330,19 @@ system.cpu.kern.inst.arm 0 # nu
system.cpu.kern.inst.quiesce 0 # number of quiesce instructions executed
system.cpu.icache.replacements 790930 # number of replacements
system.cpu.icache.tagsinuse 510.376048 # Cycle average of tags in use
-system.cpu.icache.total_refs 144455339 # Total number of references to valid blocks.
+system.cpu.icache.total_refs 144455345 # Total number of references to valid blocks.
system.cpu.icache.sampled_refs 791442 # Sample count of references to valid blocks.
-system.cpu.icache.avg_refs 182.521700 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 182.521707 # Average number of references to valid blocks.
system.cpu.icache.warmup_cycle 159759301000 # Cycle when the warmup percentage was hit.
system.cpu.icache.occ_blocks::cpu.inst 510.376048 # Average occupied blocks per requestor
system.cpu.icache.occ_percent::cpu.inst 0.996828 # Average percentage of cache occupancy
system.cpu.icache.occ_percent::total 0.996828 # Average percentage of cache occupancy
-system.cpu.icache.ReadReq_hits::cpu.inst 144455339 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 144455339 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 144455339 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 144455339 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 144455339 # number of overall hits
-system.cpu.icache.overall_hits::total 144455339 # number of overall hits
+system.cpu.icache.ReadReq_hits::cpu.inst 144455345 # number of ReadReq hits
+system.cpu.icache.ReadReq_hits::total 144455345 # number of ReadReq hits
+system.cpu.icache.demand_hits::cpu.inst 144455345 # number of demand (read+write) hits
+system.cpu.icache.demand_hits::total 144455345 # number of demand (read+write) hits
+system.cpu.icache.overall_hits::cpu.inst 144455345 # number of overall hits
+system.cpu.icache.overall_hits::total 144455345 # number of overall hits
system.cpu.icache.ReadReq_misses::cpu.inst 791449 # number of ReadReq misses
system.cpu.icache.ReadReq_misses::total 791449 # number of ReadReq misses
system.cpu.icache.demand_misses::cpu.inst 791449 # number of demand (read+write) misses
@@ -355,12 +355,12 @@ system.cpu.icache.demand_miss_latency::cpu.inst 10871281000
system.cpu.icache.demand_miss_latency::total 10871281000 # number of demand (read+write) miss cycles
system.cpu.icache.overall_miss_latency::cpu.inst 10871281000 # number of overall miss cycles
system.cpu.icache.overall_miss_latency::total 10871281000 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 145246788 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 145246788 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 145246788 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 145246788 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 145246788 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 145246788 # number of overall (read+write) accesses
+system.cpu.icache.ReadReq_accesses::cpu.inst 145246794 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_accesses::total 145246794 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.demand_accesses::cpu.inst 145246794 # number of demand (read+write) accesses
+system.cpu.icache.demand_accesses::total 145246794 # number of demand (read+write) accesses
+system.cpu.icache.overall_accesses::cpu.inst 145246794 # number of overall (read+write) accesses
+system.cpu.icache.overall_accesses::total 145246794 # number of overall (read+write) accesses
system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.005449 # miss rate for ReadReq accesses
system.cpu.icache.ReadReq_miss_rate::total 0.005449 # miss rate for ReadReq accesses
system.cpu.icache.demand_miss_rate::cpu.inst 0.005449 # miss rate for demand accesses
@@ -572,21 +572,21 @@ system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 8766.151838
system.cpu.dtb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.replacements 1620901 # number of replacements
system.cpu.dcache.tagsinuse 511.997778 # Cycle average of tags in use
-system.cpu.dcache.total_refs 20018688 # Total number of references to valid blocks.
+system.cpu.dcache.total_refs 20018690 # Total number of references to valid blocks.
system.cpu.dcache.sampled_refs 1621413 # Sample count of references to valid blocks.
-system.cpu.dcache.avg_refs 12.346446 # Average number of references to valid blocks.
+system.cpu.dcache.avg_refs 12.346447 # Average number of references to valid blocks.
system.cpu.dcache.warmup_cycle 38749000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.occ_blocks::cpu.data 511.997778 # Average occupied blocks per requestor
system.cpu.dcache.occ_percent::cpu.data 0.999996 # Average percentage of cache occupancy
system.cpu.dcache.occ_percent::total 0.999996 # Average percentage of cache occupancy
system.cpu.dcache.ReadReq_hits::cpu.data 11981580 # number of ReadReq hits
system.cpu.dcache.ReadReq_hits::total 11981580 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 8034926 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 8034926 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 20016506 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 20016506 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 20016506 # number of overall hits
-system.cpu.dcache.overall_hits::total 20016506 # number of overall hits
+system.cpu.dcache.WriteReq_hits::cpu.data 8034928 # number of WriteReq hits
+system.cpu.dcache.WriteReq_hits::total 8034928 # number of WriteReq hits
+system.cpu.dcache.demand_hits::cpu.data 20016508 # number of demand (read+write) hits
+system.cpu.dcache.demand_hits::total 20016508 # number of demand (read+write) hits
+system.cpu.dcache.overall_hits::cpu.data 20016508 # number of overall hits
+system.cpu.dcache.overall_hits::total 20016508 # number of overall hits
system.cpu.dcache.ReadReq_misses::cpu.data 1308145 # number of ReadReq misses
system.cpu.dcache.ReadReq_misses::total 1308145 # number of ReadReq misses
system.cpu.dcache.WriteReq_misses::cpu.data 315486 # number of WriteReq misses
@@ -595,22 +595,22 @@ system.cpu.dcache.demand_misses::cpu.data 1623631 # n
system.cpu.dcache.demand_misses::total 1623631 # number of demand (read+write) misses
system.cpu.dcache.overall_misses::cpu.data 1623631 # number of overall misses
system.cpu.dcache.overall_misses::total 1623631 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 18313644000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 18313644000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 18313636000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency::total 18313636000 # number of ReadReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::cpu.data 8702717500 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_latency::total 8702717500 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 27016361500 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 27016361500 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 27016361500 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 27016361500 # number of overall miss cycles
+system.cpu.dcache.demand_miss_latency::cpu.data 27016353500 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency::total 27016353500 # number of demand (read+write) miss cycles
+system.cpu.dcache.overall_miss_latency::cpu.data 27016353500 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency::total 27016353500 # number of overall miss cycles
system.cpu.dcache.ReadReq_accesses::cpu.data 13289725 # number of ReadReq accesses(hits+misses)
system.cpu.dcache.ReadReq_accesses::total 13289725 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 8350412 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 8350412 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 21640137 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 21640137 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 21640137 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 21640137 # number of overall (read+write) accesses
+system.cpu.dcache.WriteReq_accesses::cpu.data 8350414 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_accesses::total 8350414 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.demand_accesses::cpu.data 21640139 # number of demand (read+write) accesses
+system.cpu.dcache.demand_accesses::total 21640139 # number of demand (read+write) accesses
+system.cpu.dcache.overall_accesses::cpu.data 21640139 # number of overall (read+write) accesses
+system.cpu.dcache.overall_accesses::total 21640139 # number of overall (read+write) accesses
system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.098433 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_miss_rate::total 0.098433 # miss rate for ReadReq accesses
system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.037781 # miss rate for WriteReq accesses
@@ -619,14 +619,14 @@ system.cpu.dcache.demand_miss_rate::cpu.data 0.075029
system.cpu.dcache.demand_miss_rate::total 0.075029 # miss rate for demand accesses
system.cpu.dcache.overall_miss_rate::cpu.data 0.075029 # miss rate for overall accesses
system.cpu.dcache.overall_miss_rate::total 0.075029 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13999.704926 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 13999.704926 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13999.698810 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency::total 13999.698810 # average ReadReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 27585.114712 # average WriteReq miss latency
system.cpu.dcache.WriteReq_avg_miss_latency::total 27585.114712 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 16639.471345 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 16639.471345 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 16639.471345 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 16639.471345 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 16639.466418 # average overall miss latency
+system.cpu.dcache.demand_avg_miss_latency::total 16639.466418 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 16639.466418 # average overall miss latency
+system.cpu.dcache.overall_avg_miss_latency::total 16639.466418 # average overall miss latency
system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -645,14 +645,14 @@ system.cpu.dcache.demand_mshr_misses::cpu.data 1623631
system.cpu.dcache.demand_mshr_misses::total 1623631 # number of demand (read+write) MSHR misses
system.cpu.dcache.overall_mshr_misses::cpu.data 1623631 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_misses::total 1623631 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 15697354000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 15697354000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 15697346000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 15697346000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8071745500 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_latency::total 8071745500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23769099500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 23769099500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23769099500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 23769099500 # number of overall MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23769091500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency::total 23769091500 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 23769091500 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency::total 23769091500 # number of overall MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 94147176000 # number of ReadReq MSHR uncacheable cycles
system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 94147176000 # number of ReadReq MSHR uncacheable cycles
system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2469978500 # number of WriteReq MSHR uncacheable cycles
@@ -667,14 +667,14 @@ system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.075029
system.cpu.dcache.demand_mshr_miss_rate::total 0.075029 # mshr miss rate for demand accesses
system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.075029 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_miss_rate::total 0.075029 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11999.704926 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11999.704926 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11999.698810 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11999.698810 # average ReadReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 25585.114712 # average WriteReq mshr miss latency
system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 25585.114712 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14639.471345 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 14639.471345 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14639.471345 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 14639.471345 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 14639.466418 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 14639.466418 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 14639.466418 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 14639.466418 # average overall mshr miss latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
@@ -736,20 +736,20 @@ system.cpu.l2cache.overall_misses::cpu.data 141963 #
system.cpu.l2cache.overall_misses::total 154875 # number of overall misses
system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 345000 # number of ReadReq miss cycles
system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 711631000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1599602500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_latency::total 2311578500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::cpu.data 1599594500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_latency::total 2311570500 # number of ReadReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 16623000 # number of UpgradeReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_latency::total 16623000 # number of UpgradeReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 5723743500 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_latency::total 5723743500 # number of ReadExReq miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 345000 # number of demand (read+write) miss cycles
system.cpu.l2cache.demand_miss_latency::cpu.inst 711631000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 7323346000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 8035322000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::cpu.data 7323338000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_latency::total 8035314000 # number of demand (read+write) miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 345000 # number of overall miss cycles
system.cpu.l2cache.overall_miss_latency::cpu.inst 711631000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 7323346000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 8035322000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::cpu.data 7323338000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_latency::total 8035314000 # number of overall miss cycles
system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 6912 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 3081 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_accesses::cpu.inst 791436 # number of ReadReq accesses(hits+misses)
@@ -789,20 +789,20 @@ system.cpu.l2cache.overall_miss_rate::cpu.data 0.087598
system.cpu.l2cache.overall_miss_rate::total 0.063944 # miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 69000 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 55135.275432 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 56258.660711 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_miss_latency::total 55909.505382 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 56258.379348 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_miss_latency::total 55909.311888 # average ReadReq miss latency
system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 12405.223881 # average UpgradeReq miss latency
system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 12405.223881 # average UpgradeReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 50416.132300 # average ReadExReq miss latency
system.cpu.l2cache.ReadExReq_avg_miss_latency::total 50416.132300 # average ReadExReq miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 69000 # average overall miss latency
system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 55135.275432 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 51586.300656 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 51882.627926 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 51586.244303 # average overall miss latency
+system.cpu.l2cache.demand_avg_miss_latency::total 51882.576271 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 69000 # average overall miss latency
system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 55135.275432 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 51586.300656 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 51882.627926 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 51586.244303 # average overall miss latency
+system.cpu.l2cache.overall_avg_miss_latency::total 51882.576271 # average overall miss latency
system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
@@ -831,20 +831,20 @@ system.cpu.l2cache.overall_mshr_misses::cpu.data 141963
system.cpu.l2cache.overall_mshr_misses::total 154875 # number of overall MSHR misses
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 280010 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 544173395 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1230984255 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1775437660 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 1230976255 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1775429660 # number of ReadReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 14316322 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 14316322 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 4249333352 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 4249333352 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 280010 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 544173395 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5480317607 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 6024771012 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 5480309607 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_latency::total 6024763012 # number of demand (read+write) MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 280010 # number of overall MSHR miss cycles
system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 544173395 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5480317607 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 6024771012 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 5480309607 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_latency::total 6024763012 # number of overall MSHR miss cycles
system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 86592298500 # number of ReadReq MSHR uncacheable cycles
system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 86592298500 # number of ReadReq MSHR uncacheable cycles
system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2307004500 # number of WriteReq MSHR uncacheable cycles
@@ -869,20 +869,20 @@ system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.087598
system.cpu.l2cache.overall_mshr_miss_rate::total 0.063944 # mshr miss rate for overall accesses
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 56002 # average ReadReq mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 42161.105989 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43294.209369 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 42942.016205 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 43293.928006 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 42941.822711 # average ReadReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10683.822388 # average UpgradeReq mshr miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10683.822388 # average UpgradeReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 37429.167198 # average ReadExReq mshr miss latency
system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 37429.167198 # average ReadExReq mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 56002 # average overall mshr miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 42161.105989 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 38603.844713 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 38900.862063 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 38603.788360 # average overall mshr miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 38900.810408 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 56002 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 42161.105989 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 38603.844713 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 38900.862063 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 38603.788360 # average overall mshr miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 38900.810408 # average overall mshr miss latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency