summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
-rw-r--r--tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/config.ini78
-rwxr-xr-xtests/long/se/40.perlbmk/ref/arm/linux/o3-timing/simerr3
-rwxr-xr-xtests/long/se/40.perlbmk/ref/arm/linux/o3-timing/simout13
-rw-r--r--tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt2564
-rw-r--r--tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/config.ini19
-rwxr-xr-xtests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/simerr3
-rwxr-xr-xtests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/simout13
-rw-r--r--tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/stats.txt2356
8 files changed, 2545 insertions, 2504 deletions
diff --git a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/config.ini b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/config.ini
index 155d03811..5d9ef8c4a 100644
--- a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/config.ini
+++ b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/config.ini
@@ -65,7 +65,7 @@ SSITSize=1024
activity=0
backComSize=5
branchPred=system.cpu.branchPred
-cachePorts=200
+cacheStorePorts=200
checker=Null
clk_domain=system.cpu_clk_domain
commitToDecodeDelay=1
@@ -141,6 +141,7 @@ socket_id=0
squashWidth=8
store_set_clear_period=250000
switched_out=false
+syscallRetryLatency=10000
system=system
tracer=system.cpu.tracer
trapLatency=13
@@ -176,10 +177,10 @@ addr_ranges=0:18446744073709551615:0:0:0:0
assoc=2
clk_domain=system.cpu_clk_domain
clusivity=mostly_incl
+data_latency=2
default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
-hit_latency=2
is_read_only=false
max_miss_count=0
mshrs=6
@@ -193,6 +194,7 @@ response_latency=2
sequential_access=false
size=32768
system=system
+tag_latency=2
tags=system.cpu.dcache.tags
tgts_per_mshr=8
write_buffers=16
@@ -205,15 +207,16 @@ type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
+data_latency=2
default_p_state=UNDEFINED
eventq_index=0
-hit_latency=2
p_state_clk_gate_bins=20
p_state_clk_gate_max=1000000000000
p_state_clk_gate_min=1000
power_model=Null
sequential_access=false
size=32768
+tag_latency=2
[system.cpu.dstage2_mmu]
type=ArmStage2MMU
@@ -316,38 +319,52 @@ pipelined=true
[system.cpu.fuPool.FUList2]
type=FUDesc
-children=opList
+children=opList0 opList1
count=1
eventq_index=0
-opList=system.cpu.fuPool.FUList2.opList
+opList=system.cpu.fuPool.FUList2.opList0 system.cpu.fuPool.FUList2.opList1
-[system.cpu.fuPool.FUList2.opList]
+[system.cpu.fuPool.FUList2.opList0]
type=OpDesc
eventq_index=0
opClass=MemRead
opLat=2
pipelined=true
+[system.cpu.fuPool.FUList2.opList1]
+type=OpDesc
+eventq_index=0
+opClass=FloatMemRead
+opLat=2
+pipelined=true
+
[system.cpu.fuPool.FUList3]
type=FUDesc
-children=opList
+children=opList0 opList1
count=1
eventq_index=0
-opList=system.cpu.fuPool.FUList3.opList
+opList=system.cpu.fuPool.FUList3.opList0 system.cpu.fuPool.FUList3.opList1
-[system.cpu.fuPool.FUList3.opList]
+[system.cpu.fuPool.FUList3.opList0]
type=OpDesc
eventq_index=0
opClass=MemWrite
opLat=2
pipelined=true
+[system.cpu.fuPool.FUList3.opList1]
+type=OpDesc
+eventq_index=0
+opClass=FloatMemWrite
+opLat=2
+pipelined=true
+
[system.cpu.fuPool.FUList4]
type=FUDesc
-children=opList00 opList01 opList02 opList03 opList04 opList05 opList06 opList07 opList08 opList09 opList10 opList11 opList12 opList13 opList14 opList15 opList16 opList17 opList18 opList19 opList20 opList21 opList22 opList23 opList24 opList25
+children=opList00 opList01 opList02 opList03 opList04 opList05 opList06 opList07 opList08 opList09 opList10 opList11 opList12 opList13 opList14 opList15 opList16 opList17 opList18 opList19 opList20 opList21 opList22 opList23 opList24 opList25 opList26 opList27
count=2
eventq_index=0
-opList=system.cpu.fuPool.FUList4.opList00 system.cpu.fuPool.FUList4.opList01 system.cpu.fuPool.FUList4.opList02 system.cpu.fuPool.FUList4.opList03 system.cpu.fuPool.FUList4.opList04 system.cpu.fuPool.FUList4.opList05 system.cpu.fuPool.FUList4.opList06 system.cpu.fuPool.FUList4.opList07 system.cpu.fuPool.FUList4.opList08 system.cpu.fuPool.FUList4.opList09 system.cpu.fuPool.FUList4.opList10 system.cpu.fuPool.FUList4.opList11 system.cpu.fuPool.FUList4.opList12 system.cpu.fuPool.FUList4.opList13 system.cpu.fuPool.FUList4.opList14 system.cpu.fuPool.FUList4.opList15 system.cpu.fuPool.FUList4.opList16 system.cpu.fuPool.FUList4.opList17 system.cpu.fuPool.FUList4.opList18 system.cpu.fuPool.FUList4.opList19 system.cpu.fuPool.FUList4.opList20 system.cpu.fuPool.FUList4.opList21 system.cpu.fuPool.FUList4.opList22 system.cpu.fuPool.FUList4.opList23 system.cpu.fuPool.FUList4.opList24 system.cpu.fuPool.FUList4.opList25
+opList=system.cpu.fuPool.FUList4.opList00 system.cpu.fuPool.FUList4.opList01 system.cpu.fuPool.FUList4.opList02 system.cpu.fuPool.FUList4.opList03 system.cpu.fuPool.FUList4.opList04 system.cpu.fuPool.FUList4.opList05 system.cpu.fuPool.FUList4.opList06 system.cpu.fuPool.FUList4.opList07 system.cpu.fuPool.FUList4.opList08 system.cpu.fuPool.FUList4.opList09 system.cpu.fuPool.FUList4.opList10 system.cpu.fuPool.FUList4.opList11 system.cpu.fuPool.FUList4.opList12 system.cpu.fuPool.FUList4.opList13 system.cpu.fuPool.FUList4.opList14 system.cpu.fuPool.FUList4.opList15 system.cpu.fuPool.FUList4.opList16 system.cpu.fuPool.FUList4.opList17 system.cpu.fuPool.FUList4.opList18 system.cpu.fuPool.FUList4.opList19 system.cpu.fuPool.FUList4.opList20 system.cpu.fuPool.FUList4.opList21 system.cpu.fuPool.FUList4.opList22 system.cpu.fuPool.FUList4.opList23 system.cpu.fuPool.FUList4.opList24 system.cpu.fuPool.FUList4.opList25 system.cpu.fuPool.FUList4.opList26 system.cpu.fuPool.FUList4.opList27
[system.cpu.fuPool.FUList4.opList00]
type=OpDesc
@@ -479,7 +496,7 @@ pipelined=true
type=OpDesc
eventq_index=0
opClass=SimdFloatMultAcc
-opLat=1
+opLat=5
pipelined=true
[system.cpu.fuPool.FUList4.opList19]
@@ -531,6 +548,20 @@ opClass=FloatMult
opLat=4
pipelined=true
+[system.cpu.fuPool.FUList4.opList26]
+type=OpDesc
+eventq_index=0
+opClass=FloatMultAcc
+opLat=5
+pipelined=true
+
+[system.cpu.fuPool.FUList4.opList27]
+type=OpDesc
+eventq_index=0
+opClass=FloatMisc
+opLat=3
+pipelined=true
+
[system.cpu.icache]
type=Cache
children=tags
@@ -538,10 +569,10 @@ addr_ranges=0:18446744073709551615:0:0:0:0
assoc=2
clk_domain=system.cpu_clk_domain
clusivity=mostly_incl
+data_latency=1
default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
-hit_latency=1
is_read_only=true
max_miss_count=0
mshrs=2
@@ -555,6 +586,7 @@ response_latency=1
sequential_access=false
size=32768
system=system
+tag_latency=1
tags=system.cpu.icache.tags
tgts_per_mshr=8
write_buffers=8
@@ -567,15 +599,16 @@ type=LRU
assoc=2
block_size=64
clk_domain=system.cpu_clk_domain
+data_latency=1
default_p_state=UNDEFINED
eventq_index=0
-hit_latency=1
p_state_clk_gate_bins=20
p_state_clk_gate_max=1000000000000
p_state_clk_gate_min=1000
power_model=Null
sequential_access=false
size=32768
+tag_latency=1
[system.cpu.interrupts]
type=ArmInterrupts
@@ -594,8 +627,6 @@ id_aa64isar0_el1=0
id_aa64isar1_el1=0
id_aa64mmfr0_el1=15728642
id_aa64mmfr1_el1=0
-id_aa64pfr0_el1=34
-id_aa64pfr1_el1=0
id_isar0=34607377
id_isar1=34677009
id_isar2=555950401
@@ -606,8 +637,6 @@ id_mmfr0=270536963
id_mmfr1=0
id_mmfr2=19070976
id_mmfr3=34611729
-id_pfr0=49
-id_pfr1=4113
midr=1091551472
pmu=Null
system=system
@@ -670,10 +699,10 @@ addr_ranges=0:18446744073709551615:0:0:0:0
assoc=16
clk_domain=system.cpu_clk_domain
clusivity=mostly_excl
+data_latency=12
default_p_state=UNDEFINED
demand_mshr_reserve=1
eventq_index=0
-hit_latency=12
is_read_only=false
max_miss_count=0
mshrs=16
@@ -687,6 +716,7 @@ response_latency=12
sequential_access=false
size=1048576
system=system
+tag_latency=12
tags=system.cpu.l2cache.tags
tgts_per_mshr=8
write_buffers=8
@@ -729,15 +759,16 @@ type=RandomRepl
assoc=16
block_size=64
clk_domain=system.cpu_clk_domain
+data_latency=12
default_p_state=UNDEFINED
eventq_index=0
-hit_latency=12
p_state_clk_gate_bins=20
p_state_clk_gate_max=1000000000000
p_state_clk_gate_min=1000
power_model=Null
sequential_access=false
size=1048576
+tag_latency=12
[system.cpu.toL2Bus]
type=CoherentXBar
@@ -773,7 +804,7 @@ type=ExeTracer
eventq_index=0
[system.cpu.workload]
-type=LiveProcess
+type=Process
cmd=perlbmk -I. -I lib mdred.makerand.pl
cwd=build/ARM/tests/opt/long/se/40.perlbmk/arm/linux/o3-timing
drivers=
@@ -782,14 +813,15 @@ env=
errout=cerr
euid=100
eventq_index=0
-executable=/arm/projectscratch/randd/systems/dist/cpu2000/binaries/arm/linux/perlbmk
+executable=/usr/local/google/home/gabeblack/gem5/dist/m5/cpu2000/binaries/arm/linux/perlbmk
gid=100
input=cin
kvmInSE=false
max_stack_size=67108864
output=cout
+pgid=100
pid=100
-ppid=99
+ppid=0
simpoint=0
system=system
uid=100
diff --git a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/simerr b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/simerr
index c1f3592f9..a0d2c5ece 100755
--- a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/simerr
+++ b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/simerr
@@ -1,4 +1,7 @@
warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned (128 Mbytes)
warn: Sockets disabled, not accepting gdb connections
warn: ClockedObject: More than one power state change request encountered within the same simulation tick
+info: Entering event queue @ 0. Starting simulation...
warn: fcntl64(3, 2) passed through to host
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
diff --git a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/simout b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/simout
index 4ad08cdbb..fb1e27e73 100755
--- a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/simout
+++ b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/simout
@@ -3,15 +3,12 @@ Redirecting stderr to build/ARM/tests/opt/long/se/40.perlbmk/arm/linux/o3-timing
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Oct 11 2016 00:00:58
-gem5 started Oct 13 2016 20:55:26
-gem5 executing on e108600-lin, pid 17505
-command line: /work/curdun01/gem5-external.hg/build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/40.perlbmk/arm/linux/o3-timing -re /work/curdun01/gem5-external.hg/tests/testing/../run.py long/se/40.perlbmk/arm/linux/o3-timing
+gem5 compiled Apr 2 2017 11:48:43
+gem5 started Apr 2 2017 11:49:00
+gem5 executing on gabeblack-desktop.mtv.corp.google.com, pid 87253
+command line: /usr/local/google/home/gabeblack/gem5/gem5-public/build/ARM/gem5.opt -d build/ARM/tests/opt/long/se/40.perlbmk/arm/linux/o3-timing --stats-file 'text://stats.txt?desc=False' -re /usr/local/google/home/gabeblack/gem5/gem5-public/tests/testing/../run.py long/se/40.perlbmk/arm/linux/o3-timing
Global frequency set at 1000000000000 ticks per second
-info: Entering event queue @ 0. Starting simulation...
-info: Increasing stack size by one page.
-info: Increasing stack size by one page.
637000: 2581848540
636000: 4117852332
635000: 329081094
@@ -650,4 +647,4 @@ info: Increasing stack size by one page.
2000: 2845746745
1000: 2068042552
0: 290958364
-Exiting @ tick 339012932000 because target called exit()
+Exiting @ tick 339069355000 because target called exit()
diff --git a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
index 1f99db17b..e757c5929 100644
--- a/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
+++ b/tests/long/se/40.perlbmk/ref/arm/linux/o3-timing/stats.txt
@@ -1,1286 +1,1286 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.339069 # Number of seconds simulated
-sim_ticks 339069355000 # Number of ticks simulated
-final_tick 339069355000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
-sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 212003 # Simulator instruction rate (inst/s)
-host_op_rate 261004 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 112204360 # Simulator tick rate (ticks/s)
-host_mem_usage 277184 # Number of bytes of host memory used
-host_seconds 3021.89 # Real time elapsed on the host
-sim_insts 640649299 # Number of instructions simulated
-sim_ops 788724958 # Number of ops (including micro ops) simulated
-system.voltage_domain.voltage 1 # Voltage in Volts
-system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.physmem.bytes_read::cpu.inst 272000 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 48065856 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.l2cache.prefetcher 12979392 # Number of bytes read from this memory
-system.physmem.bytes_read::total 61317248 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 272000 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 272000 # Number of instructions bytes read from this memory
-system.physmem.bytes_written::writebacks 4246400 # Number of bytes written to this memory
-system.physmem.bytes_written::total 4246400 # Number of bytes written to this memory
-system.physmem.num_reads::cpu.inst 4250 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 751029 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.l2cache.prefetcher 202803 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 958082 # Number of read requests responded to by this memory
-system.physmem.num_writes::writebacks 66350 # Number of write requests responded to by this memory
-system.physmem.num_writes::total 66350 # Number of write requests responded to by this memory
-system.physmem.bw_read::cpu.inst 802196 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 141758184 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.l2cache.prefetcher 38279461 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 180839840 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 802196 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 802196 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_write::writebacks 12523692 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_write::total 12523692 # Write bandwidth from this memory (bytes/s)
-system.physmem.bw_total::writebacks 12523692 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 802196 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 141758184 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.l2cache.prefetcher 38279461 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 193363532 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 958083 # Number of read requests accepted
-system.physmem.writeReqs 66350 # Number of write requests accepted
-system.physmem.readBursts 958083 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 66350 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 61296960 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 20352 # Total number of bytes read from write queue
-system.physmem.bytesWritten 4240000 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 61317312 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 4246400 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 318 # Number of DRAM read bursts serviced by the write queue
-system.physmem.mergedWrBursts 71 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 19910 # Per bank write bursts
-system.physmem.perBankRdBursts::1 19573 # Per bank write bursts
-system.physmem.perBankRdBursts::2 657828 # Per bank write bursts
-system.physmem.perBankRdBursts::3 21032 # Per bank write bursts
-system.physmem.perBankRdBursts::4 19718 # Per bank write bursts
-system.physmem.perBankRdBursts::5 21045 # Per bank write bursts
-system.physmem.perBankRdBursts::6 19700 # Per bank write bursts
-system.physmem.perBankRdBursts::7 20038 # Per bank write bursts
-system.physmem.perBankRdBursts::8 19491 # Per bank write bursts
-system.physmem.perBankRdBursts::9 20101 # Per bank write bursts
-system.physmem.perBankRdBursts::10 19540 # Per bank write bursts
-system.physmem.perBankRdBursts::11 19692 # Per bank write bursts
-system.physmem.perBankRdBursts::12 19618 # Per bank write bursts
-system.physmem.perBankRdBursts::13 21105 # Per bank write bursts
-system.physmem.perBankRdBursts::14 19493 # Per bank write bursts
-system.physmem.perBankRdBursts::15 19881 # Per bank write bursts
-system.physmem.perBankWrBursts::0 4272 # Per bank write bursts
-system.physmem.perBankWrBursts::1 4107 # Per bank write bursts
-system.physmem.perBankWrBursts::2 4147 # Per bank write bursts
-system.physmem.perBankWrBursts::3 4153 # Per bank write bursts
-system.physmem.perBankWrBursts::4 4251 # Per bank write bursts
-system.physmem.perBankWrBursts::5 4229 # Per bank write bursts
-system.physmem.perBankWrBursts::6 4174 # Per bank write bursts
-system.physmem.perBankWrBursts::7 4096 # Per bank write bursts
-system.physmem.perBankWrBursts::8 4096 # Per bank write bursts
-system.physmem.perBankWrBursts::9 4095 # Per bank write bursts
-system.physmem.perBankWrBursts::10 4095 # Per bank write bursts
-system.physmem.perBankWrBursts::11 4097 # Per bank write bursts
-system.physmem.perBankWrBursts::12 4098 # Per bank write bursts
-system.physmem.perBankWrBursts::13 4094 # Per bank write bursts
-system.physmem.perBankWrBursts::14 4095 # Per bank write bursts
-system.physmem.perBankWrBursts::15 4151 # Per bank write bursts
-system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
-system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 339069344500 # Total gap between requests
-system.physmem.readPktSize::0 0 # Read request sizes (log2)
-system.physmem.readPktSize::1 0 # Read request sizes (log2)
-system.physmem.readPktSize::2 0 # Read request sizes (log2)
-system.physmem.readPktSize::3 0 # Read request sizes (log2)
-system.physmem.readPktSize::4 0 # Read request sizes (log2)
-system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 958083 # Read request sizes (log2)
-system.physmem.writePktSize::0 0 # Write request sizes (log2)
-system.physmem.writePktSize::1 0 # Write request sizes (log2)
-system.physmem.writePktSize::2 0 # Write request sizes (log2)
-system.physmem.writePktSize::3 0 # Write request sizes (log2)
-system.physmem.writePktSize::4 0 # Write request sizes (log2)
-system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 66350 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 765133 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 120601 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 15570 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 6690 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 6457 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 7738 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 9158 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 10207 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 6741 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 3672 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 2435 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 1581 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 1116 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 666 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 511 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 556 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 857 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 1405 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 2061 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 2611 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 3025 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 3538 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 4041 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 4482 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 4954 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 5339 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 5747 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 6156 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 6357 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 4787 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 4236 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 4138 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 191 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 168 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 135 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 120 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 116 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 89 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 84 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 75 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 73 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 60 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::43 58 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::44 51 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::45 45 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::46 44 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::47 32 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::48 26 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::49 29 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::50 22 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::51 15 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::52 12 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::53 10 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::54 6 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::55 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::56 1 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 196319 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 333.816859 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 191.183939 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 355.380336 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 65406 33.32% 33.32% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 61086 31.12% 64.43% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 15476 7.88% 72.31% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 3179 1.62% 73.93% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 3479 1.77% 75.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 2336 1.19% 76.90% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 2511 1.28% 78.18% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 34323 17.48% 95.66% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 8523 4.34% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 196319 # Bytes accessed per row activation
-system.physmem.rdPerTurnAround::samples 4003 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::mean 214.941294 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::gmean 35.155298 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::stdev 2727.024521 # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::0-4095 3978 99.38% 99.38% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::4096-8191 12 0.30% 99.68% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::8192-12287 3 0.07% 99.75% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::12288-16383 4 0.10% 99.85% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::16384-20479 1 0.02% 99.88% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::32768-36863 1 0.02% 99.90% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::36864-40959 1 0.02% 99.93% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::57344-61439 1 0.02% 99.95% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::69632-73727 1 0.02% 99.98% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::126976-131071 1 0.02% 100.00% # Reads before turning the bus around for writes
-system.physmem.rdPerTurnAround::total 4003 # Reads before turning the bus around for writes
-system.physmem.wrPerTurnAround::samples 4003 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::mean 16.550087 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::gmean 16.475287 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::stdev 1.816460 # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::16 3400 84.94% 84.94% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::17 19 0.47% 85.41% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::18 373 9.32% 94.73% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::19 54 1.35% 96.08% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::20 20 0.50% 96.58% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::21 27 0.67% 97.25% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::22 15 0.37% 97.63% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::23 21 0.52% 98.15% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::24 14 0.35% 98.50% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::25 14 0.35% 98.85% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::26 14 0.35% 99.20% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::27 6 0.15% 99.35% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::28 7 0.17% 99.53% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::29 6 0.15% 99.68% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::30 1 0.02% 99.70% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::31 3 0.07% 99.78% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::32 4 0.10% 99.88% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::33 1 0.02% 99.90% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::34 2 0.05% 99.95% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::35 1 0.02% 99.98% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::38 1 0.02% 100.00% # Writes before turning the bus around for reads
-system.physmem.wrPerTurnAround::total 4003 # Writes before turning the bus around for reads
-system.physmem.totQLat 27518767878 # Total ticks spent queuing
-system.physmem.totMemAccLat 45476861628 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 4788825000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 28732.28 # Average queueing delay per DRAM burst
-system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 47482.28 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 180.78 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 12.50 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 180.84 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 12.52 # Average system write bandwidth in MiByte/s
-system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 1.51 # Data bus utilization in percentage
-system.physmem.busUtilRead 1.41 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 0.10 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.09 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 25.37 # Average write queue length when enqueuing
-system.physmem.readRowHits 804881 # Number of row buffer hits during reads
-system.physmem.writeRowHits 22802 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 84.04 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate 34.40 # Row buffer hit rate for writes
-system.physmem.avgGap 330982.45 # Average gap between requests
-system.physmem.pageHitRate 80.82 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 901474980 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 479122545 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 5703739020 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 174499380 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 27325665120.000008 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 14491103160 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 673386240 # Energy for precharge background per rank (pJ)
-system.physmem_0.actPowerDownEnergy 138371323560 # Energy for active power-down per rank (pJ)
-system.physmem_0.prePowerDownEnergy 679220160 # Energy for precharge power-down per rank (pJ)
-system.physmem_0.selfRefreshEnergy 661319340.000000 # Energy for self refresh per rank (pJ)
-system.physmem_0.totalEnergy 189506984115 # Total energy per rank (pJ)
-system.physmem_0.averagePower 558.903308 # Core power per rank (mW)
-system.physmem_0.totalIdleTime 305432505529 # Total Idle time Per DRAM Rank
-system.physmem_0.memoryStateTime::IDLE 523884278 # Time in different power states
-system.physmem_0.memoryStateTime::REF 11566244000 # Time in different power states
-system.physmem_0.memoryStateTime::SREF 219111500 # Time in different power states
-system.physmem_0.memoryStateTime::PRE_PDN 1768844578 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 21546721193 # Time in different power states
-system.physmem_0.memoryStateTime::ACT_PDN 303444549451 # Time in different power states
-system.physmem_1.actEnergy 500335500 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 265908060 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 1134695940 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 171325620 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 25432573920.000004 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 6980276430 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 1364879040 # Energy for precharge background per rank (pJ)
-system.physmem_1.actPowerDownEnergy 70621447890 # Energy for active power-down per rank (pJ)
-system.physmem_1.prePowerDownEnergy 30989177760 # Energy for precharge power-down per rank (pJ)
-system.physmem_1.selfRefreshEnergy 25472740305 # Energy for self refresh per rank (pJ)
-system.physmem_1.totalEnergy 162933984825 # Total energy per rank (pJ)
-system.physmem_1.averagePower 480.532913 # Core power per rank (mW)
-system.physmem_1.totalIdleTime 320205691246 # Total Idle time Per DRAM Rank
-system.physmem_1.memoryStateTime::IDLE 2610959521 # Time in different power states
-system.physmem_1.memoryStateTime::REF 10814464000 # Time in different power states
-system.physmem_1.memoryStateTime::SREF 84633345250 # Time in different power states
-system.physmem_1.memoryStateTime::PRE_PDN 80700935022 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 5438217483 # Time in different power states
-system.physmem_1.memoryStateTime::ACT_PDN 154871433724 # Time in different power states
-system.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.branchPred.lookups 175312537 # Number of BP lookups
-system.cpu.branchPred.condPredicted 119126010 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 4023429 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 95987051 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 67762694 # Number of BTB hits
-system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 70.595662 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 18784914 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 1299715 # Number of incorrect RAS predictions.
-system.cpu.branchPred.indirectLookups 16714738 # Number of indirect predictor lookups.
-system.cpu.branchPred.indirectHits 16702890 # Number of indirect target hits.
-system.cpu.branchPred.indirectMisses 11848 # Number of indirect misses.
-system.cpu.branchPredindirectMispredicted 1279488 # Number of mispredicted indirect branches.
-system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
-system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
-system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
-system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
-system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
-system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
-system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
-system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
-system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
-system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
-system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
-system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.dtb.walker.walks 0 # Table walker walks requested
-system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
-system.cpu.dtb.inst_hits 0 # ITB inst hits
-system.cpu.dtb.inst_misses 0 # ITB inst misses
-system.cpu.dtb.read_hits 0 # DTB read hits
-system.cpu.dtb.read_misses 0 # DTB read misses
-system.cpu.dtb.write_hits 0 # DTB write hits
-system.cpu.dtb.write_misses 0 # DTB write misses
-system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.dtb.read_accesses 0 # DTB read accesses
-system.cpu.dtb.write_accesses 0 # DTB write accesses
-system.cpu.dtb.inst_accesses 0 # ITB inst accesses
-system.cpu.dtb.hits 0 # DTB hits
-system.cpu.dtb.misses 0 # DTB misses
-system.cpu.dtb.accesses 0 # DTB accesses
-system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
-system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
-system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
-system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
-system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
-system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
-system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
-system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
-system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
-system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
-system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
-system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
-system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.itb.walker.walks 0 # Table walker walks requested
-system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
-system.cpu.itb.inst_hits 0 # ITB inst hits
-system.cpu.itb.inst_misses 0 # ITB inst misses
-system.cpu.itb.read_hits 0 # DTB read hits
-system.cpu.itb.read_misses 0 # DTB read misses
-system.cpu.itb.write_hits 0 # DTB write hits
-system.cpu.itb.write_misses 0 # DTB write misses
-system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
-system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
-system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
-system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
-system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
-system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
-system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
-system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
-system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
-system.cpu.itb.read_accesses 0 # DTB read accesses
-system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.inst_accesses 0 # ITB inst accesses
-system.cpu.itb.hits 0 # DTB hits
-system.cpu.itb.misses 0 # DTB misses
-system.cpu.itb.accesses 0 # DTB accesses
-system.cpu.workload.num_syscalls 673 # Number of system calls
-system.cpu.pwrStateResidencyTicks::ON 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.numCycles 678138711 # number of cpu cycles simulated
-system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
-system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 35026134 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 824295259 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 175312537 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 103250498 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 638595633 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 8083491 # Number of cycles fetch has spent squashing
-system.cpu.fetch.MiscStallCycles 2728 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.PendingTrapStallCycles 17 # Number of stall cycles due to pending traps
-system.cpu.fetch.IcacheWaitRetryStallCycles 3109 # Number of stall cycles due to full MSHR
-system.cpu.fetch.CacheLines 247757876 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 12590 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 677669366 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.498301 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 1.263018 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 215620652 31.82% 31.82% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 148930568 21.98% 53.79% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 72932404 10.76% 64.56% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 240185742 35.44% 100.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 677669366 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.258520 # Number of branch fetches per cycle
-system.cpu.fetch.rate 1.215526 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 75794919 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 258105460 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 277738151 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 62003234 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 4027602 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 64856939 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 14426 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 924580293 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 10545635 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 4027602 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 118744370 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 157469679 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 209680 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 295125429 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 102092606 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 906546743 # Number of instructions processed by rename
-system.cpu.rename.SquashedInsts 6881182 # Number of squashed instructions processed by rename
-system.cpu.rename.ROBFullEvents 27980774 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 2218296 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 49244088 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 491152 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 980952632 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 4318034270 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 1001843328 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 34457465 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 874778230 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 106174402 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 6852 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 6837 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 138250974 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 271864033 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 160594184 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 6150346 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 12039275 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 899826395 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 12582 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 860048195 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 9222152 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 111114019 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 244270336 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 428 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 677669366 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.269127 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 1.103925 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 215576710 31.81% 31.81% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 182398349 26.92% 58.73% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 173866168 25.66% 84.38% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 93397486 13.78% 98.17% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 12428213 1.83% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 2440 0.00% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 677669366 # Number of insts issued each cycle
-system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 66592795 23.99% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 18143 0.01% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMisc 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 23.99% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 636888 0.23% 24.22% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 24.22% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 24.22% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 24.22% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 24.22% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 24.22% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 132895197 47.87% 72.10% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 66486163 23.95% 96.04% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMemRead 5670687 2.04% 98.09% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMemWrite 5308776 1.91% 100.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 413112342 48.03% 48.03% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 5187450 0.60% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 48.64% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 637528 0.07% 48.71% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 48.71% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 3187675 0.37% 49.08% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 2550158 0.30% 49.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 49.38% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 11478201 1.33% 50.71% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 50.71% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 50.71% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 50.71% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 259635092 30.19% 80.90% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 153408617 17.84% 98.74% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMemRead 7019173 0.82% 99.55% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMemWrite 3831959 0.45% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 860048195 # Type of FU issued
-system.cpu.iq.rate 1.268248 # Inst issue rate
-system.cpu.iq.fu_busy_cnt 277608649 # FU busy when requested
-system.cpu.iq.fu_busy_rate 0.322783 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 2621941266 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 980329396 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 820105906 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 62655291 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 30642249 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 24878687 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 1100523479 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 37133365 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 13978556 # Number of loads that had data forwarded from stores
-system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 19623095 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 150 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 18653 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 31613688 # Number of stores squashed
-system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
-system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 1918749 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 18225 # Number of times an access to memory failed due to the cache being blocked
-system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 4027602 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 10592950 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 5943 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 899848973 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 271864033 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 160594184 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 6842 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 932 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 3107 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 18653 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 3297561 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 3294434 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 6591995 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 850188945 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts 263367686 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 9859250 # Number of squashed instructions skipped in execute
-system.cpu.iew.exec_swp 0 # number of swp insts executed
-system.cpu.iew.exec_nop 9996 # number of nop insts executed
-system.cpu.iew.exec_refs 416059985 # number of memory reference insts executed
-system.cpu.iew.exec_branches 143387028 # Number of branches executed
-system.cpu.iew.exec_stores 152692299 # Number of stores executed
-system.cpu.iew.exec_rate 1.253710 # Inst execution rate
-system.cpu.iew.wb_sent 846316526 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count 844984593 # cumulative count of insts written-back
-system.cpu.iew.wb_producers 486213090 # num instructions producing a value
-system.cpu.iew.wb_consumers 804713496 # num instructions consuming a value
-system.cpu.iew.wb_rate 1.246035 # insts written-back per cycle
-system.cpu.iew.wb_fanout 0.604206 # average fanout of values written-back
-system.cpu.commit.commitSquashedInsts 103170323 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 12154 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 4009286 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 663080037 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 1.189495 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 2.047357 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 372743600 56.21% 56.21% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 137229465 20.70% 76.91% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 51343947 7.74% 84.65% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 28225650 4.26% 88.91% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 14387181 2.17% 91.08% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 14772519 2.23% 93.31% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 7871150 1.19% 94.49% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 6554658 0.99% 95.48% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 29951867 4.52% 100.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 663080037 # Number of insts commited each cycle
-system.cpu.commit.committedInsts 640654411 # Number of instructions committed
-system.cpu.commit.committedOps 788730070 # Number of ops (including micro ops) committed
-system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.refs 381221434 # Number of memory references committed
-system.cpu.commit.loads 252240938 # Number of loads committed
-system.cpu.commit.membars 5740 # Number of memory barriers committed
-system.cpu.commit.branches 137364860 # Number of branches committed
-system.cpu.commit.fp_insts 24239771 # Number of committed floating point instructions.
-system.cpu.commit.int_insts 682251399 # Number of committed integer instructions.
-system.cpu.commit.function_calls 19275340 # Number of function calls committed.
-system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
-system.cpu.commit.op_class_0::IntAlu 385756794 48.91% 48.91% # Class of committed instruction
-system.cpu.commit.op_class_0::IntMult 5173441 0.66% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::IntDiv 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatAdd 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatCmp 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatCvt 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMult 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatDiv 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMisc 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAdd 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAlu 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdCmp 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdCvt 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMisc 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMult 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdShift 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 49.56% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatAdd 637528 0.08% 49.65% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 49.65% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatCmp 3187668 0.40% 50.05% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatCvt 2550131 0.32% 50.37% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 50.37% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMisc 10203074 1.29% 51.67% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 51.67% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 51.67% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 51.67% # Class of committed instruction
-system.cpu.commit.op_class_0::MemRead 245222568 31.09% 82.76% # Class of committed instruction
-system.cpu.commit.op_class_0::MemWrite 125149822 15.87% 98.62% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMemRead 7018370 0.89% 99.51% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMemWrite 3830674 0.49% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_0::total 788730070 # Class of committed instruction
-system.cpu.commit.bw_lim_events 29951867 # number cycles where commit BW limit reached
-system.cpu.rob.rob_reads 1525019812 # The number of ROB reads
-system.cpu.rob.rob_writes 1798395927 # The number of ROB writes
-system.cpu.timesIdled 10540 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 469345 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.committedInsts 640649299 # Number of Instructions Simulated
-system.cpu.committedOps 788724958 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi 1.058518 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 1.058518 # CPI: Total CPI of All Threads
-system.cpu.ipc 0.944717 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.944717 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 868485327 # number of integer regfile reads
-system.cpu.int_regfile_writes 500716513 # number of integer regfile writes
-system.cpu.fp_regfile_reads 30616072 # number of floating regfile reads
-system.cpu.fp_regfile_writes 22959512 # number of floating regfile writes
-system.cpu.cc_regfile_reads 3322428373 # number of cc regfile reads
-system.cpu.cc_regfile_writes 369236255 # number of cc regfile writes
-system.cpu.misc_regfile_reads 606835918 # number of misc regfile reads
-system.cpu.misc_regfile_writes 6386808 # number of misc regfile writes
-system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.dcache.tags.replacements 2756526 # number of replacements
-system.cpu.dcache.tags.tagsinuse 511.910931 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 371056816 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 2757038 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 134.585311 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 286323500 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 511.910931 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.999826 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.999826 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 37 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 243 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::2 176 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::4 56 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 751754868 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 751754868 # Number of data accesses
-system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.dcache.ReadReq_hits::cpu.data 243133490 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 243133490 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 127906319 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 127906319 # number of WriteReq hits
-system.cpu.dcache.SoftPFReq_hits::cpu.data 3157 # number of SoftPFReq hits
-system.cpu.dcache.SoftPFReq_hits::total 3157 # number of SoftPFReq hits
-system.cpu.dcache.LoadLockedReq_hits::cpu.data 5739 # number of LoadLockedReq hits
-system.cpu.dcache.LoadLockedReq_hits::total 5739 # number of LoadLockedReq hits
-system.cpu.dcache.StoreCondReq_hits::cpu.data 5739 # number of StoreCondReq hits
-system.cpu.dcache.StoreCondReq_hits::total 5739 # number of StoreCondReq hits
-system.cpu.dcache.demand_hits::cpu.data 371039809 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 371039809 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 371042966 # number of overall hits
-system.cpu.dcache.overall_hits::total 371042966 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 2398664 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 2398664 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 1045158 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 1045158 # number of WriteReq misses
-system.cpu.dcache.SoftPFReq_misses::cpu.data 647 # number of SoftPFReq misses
-system.cpu.dcache.SoftPFReq_misses::total 647 # number of SoftPFReq misses
-system.cpu.dcache.LoadLockedReq_misses::cpu.data 2 # number of LoadLockedReq misses
-system.cpu.dcache.LoadLockedReq_misses::total 2 # number of LoadLockedReq misses
-system.cpu.dcache.demand_misses::cpu.data 3443822 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 3443822 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 3444469 # number of overall misses
-system.cpu.dcache.overall_misses::total 3444469 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 80554008500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 80554008500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 9982772350 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 9982772350 # number of WriteReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 140000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.LoadLockedReq_miss_latency::total 140000 # number of LoadLockedReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 90536780850 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 90536780850 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 90536780850 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 90536780850 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 245532154 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 245532154 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 128951477 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 128951477 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::cpu.data 3804 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.SoftPFReq_accesses::total 3804 # number of SoftPFReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5741 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.LoadLockedReq_accesses::total 5741 # number of LoadLockedReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::cpu.data 5739 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.StoreCondReq_accesses::total 5739 # number of StoreCondReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 374483631 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 374483631 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 374487435 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 374487435 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.009769 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.009769 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.008105 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.008105 # miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.170084 # miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_miss_rate::total 0.170084 # miss rate for SoftPFReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000348 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000348 # miss rate for LoadLockedReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.009196 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.009196 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.009198 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.009198 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 33582.864670 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 33582.864670 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 9551.448059 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 9551.448059 # average WriteReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 70000 # average LoadLockedReq miss latency
-system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 70000 # average LoadLockedReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 26289.622649 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 26289.622649 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 26284.684475 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 26284.684475 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 344610 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 4869 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 70.776340 # average number of cycles each access was blocked
-system.cpu.dcache.writebacks::writebacks 2756526 # number of writebacks
-system.cpu.dcache.writebacks::total 2756526 # number of writebacks
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 363119 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 363119 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 323999 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 323999 # number of WriteReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.LoadLockedReq_mshr_hits::total 2 # number of LoadLockedReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 687118 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 687118 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 687118 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 687118 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 2035545 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 2035545 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 721159 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 721159 # number of WriteReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 642 # number of SoftPFReq MSHR misses
-system.cpu.dcache.SoftPFReq_mshr_misses::total 642 # number of SoftPFReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 2756704 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 2756704 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 2757346 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 2757346 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 75270268500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 75270268500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5954605850 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 5954605850 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 5576500 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 5576500 # number of SoftPFReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 81224874350 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 81224874350 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 81230450850 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 81230450850 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.008290 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.008290 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005592 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005592 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.168770 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.168770 # mshr miss rate for SoftPFReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.007361 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.007361 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.007363 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.007363 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 36977.943745 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 36977.943745 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 8256.994435 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 8256.994435 # average WriteReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 8686.137072 # average SoftPFReq mshr miss latency
-system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 8686.137072 # average SoftPFReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 29464.488879 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 29464.488879 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 29459.651001 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 29459.651001 # average overall mshr miss latency
-system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.icache.tags.replacements 1980658 # number of replacements
-system.cpu.icache.tags.tagsinuse 510.043873 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 245773558 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 1981168 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 124.054880 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 275783500 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 510.043873 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.996179 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.996179 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 510 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 60 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 113 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::3 2 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::4 333 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.996094 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 497497160 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 497497160 # Number of data accesses
-system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.icache.ReadReq_hits::cpu.inst 245773612 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 245773612 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 245773612 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 245773612 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 245773612 # number of overall hits
-system.cpu.icache.overall_hits::total 245773612 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 1984230 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 1984230 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 1984230 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 1984230 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 1984230 # number of overall misses
-system.cpu.icache.overall_misses::total 1984230 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 16225163428 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 16225163428 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 16225163428 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 16225163428 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 16225163428 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 16225163428 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 247757842 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 247757842 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 247757842 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 247757842 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 247757842 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 247757842 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.008009 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.008009 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.008009 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.008009 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.008009 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.008009 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 8177.057815 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 8177.057815 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 8177.057815 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 8177.057815 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 8177.057815 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 8177.057815 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 86855 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 219 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 3239 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 7 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 26.815375 # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets 31.285714 # average number of cycles each access was blocked
-system.cpu.icache.writebacks::writebacks 1980658 # number of writebacks
-system.cpu.icache.writebacks::total 1980658 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2752 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 2752 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 2752 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 2752 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 2752 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 2752 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1981478 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 1981478 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 1981478 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 1981478 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 1981478 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 1981478 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 15191208442 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 15191208442 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 15191208442 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 15191208442 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 15191208442 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 15191208442 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.007998 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.007998 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.007998 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.007998 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.007998 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.007998 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 7666.604647 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 7666.604647 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 7666.604647 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 7666.604647 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 7666.604647 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 7666.604647 # average overall mshr miss latency
-system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.prefetcher.num_hwpf_issued 1350180 # number of hwpf issued
-system.cpu.l2cache.prefetcher.pfIdentified 1355046 # number of prefetch candidates identified
-system.cpu.l2cache.prefetcher.pfBufferHit 4259 # number of redundant prefetches already in prefetch queue
-system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped
-system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size
-system.cpu.l2cache.prefetcher.pfSpanPage 4789962 # number of prefetches not generated due to page crossing
-system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.tags.replacements 297363 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 16097.095848 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 3953275 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 313560 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 12.607715 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::writebacks 15676.959856 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 420.135992 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::writebacks 0.956846 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.025643 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.982489 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1022 460 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 15737 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1022::1 7 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1022::2 63 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1022::3 274 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1022::4 116 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 94 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 407 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1553 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::3 3714 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::4 9969 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1022 0.028076 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.960510 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 145611380 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 145611380 # Number of data accesses
-system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.WritebackDirty_hits::writebacks 735645 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackDirty_hits::total 735645 # number of WritebackDirty hits
-system.cpu.l2cache.WritebackClean_hits::writebacks 3358020 # number of WritebackClean hits
-system.cpu.l2cache.WritebackClean_hits::total 3358020 # number of WritebackClean hits
-system.cpu.l2cache.ReadExReq_hits::cpu.data 718668 # number of ReadExReq hits
-system.cpu.l2cache.ReadExReq_hits::total 718668 # number of ReadExReq hits
-system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 1976918 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadCleanReq_hits::total 1976918 # number of ReadCleanReq hits
-system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1285460 # number of ReadSharedReq hits
-system.cpu.l2cache.ReadSharedReq_hits::total 1285460 # number of ReadSharedReq hits
-system.cpu.l2cache.demand_hits::cpu.inst 1976918 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::cpu.data 2004128 # number of demand (read+write) hits
-system.cpu.l2cache.demand_hits::total 3981046 # number of demand (read+write) hits
-system.cpu.l2cache.overall_hits::cpu.inst 1976918 # number of overall hits
-system.cpu.l2cache.overall_hits::cpu.data 2004128 # number of overall hits
-system.cpu.l2cache.overall_hits::total 3981046 # number of overall hits
-system.cpu.l2cache.UpgradeReq_misses::cpu.data 308 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_misses::total 308 # number of UpgradeReq misses
-system.cpu.l2cache.ReadExReq_misses::cpu.data 2183 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 2183 # number of ReadExReq misses
-system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 4253 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadCleanReq_misses::total 4253 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.data 750727 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::total 750727 # number of ReadSharedReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 4253 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 752910 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 757163 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 4253 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 752910 # number of overall misses
-system.cpu.l2cache.overall_misses::total 757163 # number of overall misses
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 189493000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 189493000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 353014500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 353014500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 63858972500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 63858972500 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 353014500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 64048465500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 64401480000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 353014500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 64048465500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 64401480000 # number of overall miss cycles
-system.cpu.l2cache.WritebackDirty_accesses::writebacks 735645 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackDirty_accesses::total 735645 # number of WritebackDirty accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::writebacks 3358020 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::total 3358020 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::cpu.data 308 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_accesses::total 308 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 720851 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 720851 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1981171 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::total 1981171 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 2036187 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::total 2036187 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 1981171 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 2757038 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 4738209 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 1981171 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 2757038 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 4738209 # number of overall (read+write) accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.003028 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 0.003028 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.002147 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.002147 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.368693 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.368693 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 0.002147 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 0.273087 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 0.159799 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 0.002147 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 0.273087 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 0.159799 # miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 86803.939533 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 86803.939533 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 83003.644486 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 83003.644486 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 85062.842418 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 85062.842418 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83003.644486 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 85067.890585 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 85056.295672 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83003.644486 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 85067.890585 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 85056.295672 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.l2cache.unused_prefetches 3562 # number of HardPF blocks evicted w/o reference
-system.cpu.l2cache.writebacks::writebacks 66350 # number of writebacks
-system.cpu.l2cache.writebacks::total 66350 # number of writebacks
-system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 796 # number of ReadExReq MSHR hits
-system.cpu.l2cache.ReadExReq_mshr_hits::total 796 # number of ReadExReq MSHR hits
-system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 2 # number of ReadCleanReq MSHR hits
-system.cpu.l2cache.ReadCleanReq_mshr_hits::total 2 # number of ReadCleanReq MSHR hits
-system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 1085 # number of ReadSharedReq MSHR hits
-system.cpu.l2cache.ReadSharedReq_mshr_hits::total 1085 # number of ReadSharedReq MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::cpu.data 1881 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_hits::total 1883 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::cpu.data 1881 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_hits::total 1883 # number of overall MSHR hits
-system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 202894 # number of HardPFReq MSHR misses
-system.cpu.l2cache.HardPFReq_mshr_misses::total 202894 # number of HardPFReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 308 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.UpgradeReq_mshr_misses::total 308 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1387 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 1387 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 4251 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::total 4251 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 749642 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 749642 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 4251 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 751029 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 755280 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 4251 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 751029 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 202894 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 958174 # number of overall MSHR misses
-system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 20344447507 # number of HardPFReq MSHR miss cycles
-system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 20344447507 # number of HardPFReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 4667000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 4667000 # number of UpgradeReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 140070000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 140070000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 327411500 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 327411500 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 59289686000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 59289686000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 327411500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 59429756000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 59757167500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 327411500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 59429756000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 20344447507 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 80101615007 # number of overall MSHR miss cycles
-system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
-system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.001924 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.001924 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.002146 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.002146 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.368160 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.368160 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.002146 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.272404 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 0.159402 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.002146 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.272404 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 0.202223 # mshr miss rate for overall accesses
-system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 100271.311655 # average HardPFReq mshr miss latency
-system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 100271.311655 # average HardPFReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 15152.597403 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 15152.597403 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 100987.743331 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 100987.743331 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 77019.877676 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 77019.877676 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79090.667279 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79090.667279 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 77019.877676 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 79131.106788 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 79119.223996 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 77019.877676 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 79131.106788 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 100271.311655 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 83598.193029 # average overall mshr miss latency
-system.cpu.toL2Bus.snoop_filter.tot_requests 9476008 # Total number of requests made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_requests 4737217 # Number of requests hitting in the snoop filter with a single holder of the requested data.
-system.cpu.toL2Bus.snoop_filter.hit_multi_requests 644846 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.snoop_filter.tot_snoops 94 # Total number of snoops made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_snoops 93 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
-system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 1 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.cpu.toL2Bus.trans_dist::ReadResp 4017663 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackDirty 801995 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackClean 4001539 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::CleanEvict 231013 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::HardPFReq 255559 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeReq 308 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::UpgradeResp 308 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 720851 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 720851 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadCleanReq 1981478 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadSharedReq 2036187 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 5943305 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 8271218 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 14214523 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 253556928 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 352868096 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 606425024 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 553229 # Total snoops (count)
-system.cpu.toL2Bus.snoopTraffic 4266048 # Total snoop traffic (bytes)
-system.cpu.toL2Bus.snoop_fanout::samples 5291746 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0.121883 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0.327151 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 4646773 87.81% 87.81% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 644972 12.19% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::2 1 0.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 5291746 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 9475188000 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 2.8 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 2972215996 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 0.9 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 4135722477 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 1.2 # Layer utilization (%)
-system.membus.snoop_filter.tot_requests 1255754 # Total number of requests made to the snoop filter.
-system.membus.snoop_filter.hit_single_requests 941197 # Number of requests hitting in the snoop filter with a single holder of the requested data.
-system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
-system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
-system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.membus.pwrStateResidencyTicks::UNDEFINED 339069355000 # Cumulative time (in ticks) in various power states
-system.membus.trans_dist::ReadResp 956694 # Transaction distribution
-system.membus.trans_dist::WritebackDirty 66350 # Transaction distribution
-system.membus.trans_dist::CleanEvict 231013 # Transaction distribution
-system.membus.trans_dist::UpgradeReq 308 # Transaction distribution
-system.membus.trans_dist::ReadExReq 1387 # Transaction distribution
-system.membus.trans_dist::ReadExResp 1387 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 956696 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 2213835 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 2213835 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 65563584 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 65563584 # Cumulative packet size per connected master and slave (bytes)
-system.membus.snoops 0 # Total snoops (count)
-system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
-system.membus.snoop_fanout::samples 958391 # Request fanout histogram
-system.membus.snoop_fanout::mean 0 # Request fanout histogram
-system.membus.snoop_fanout::stdev 0 # Request fanout histogram
-system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 958391 100.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::min_value 0 # Request fanout histogram
-system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 958391 # Request fanout histogram
-system.membus.reqLayer0.occupancy 1760245062 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 0.5 # Layer utilization (%)
-system.membus.respLayer1.occupancy 5035040414 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 1.5 # Layer utilization (%)
+sim_seconds 0.339069
+sim_ticks 339069355000
+final_tick 339069355000
+sim_freq 1000000000000
+host_inst_rate 200289
+host_op_rate 246583
+host_tick_rate 106004783
+host_mem_usage 288044
+host_seconds 3198.62
+sim_insts 640649299
+sim_ops 788724958
+system.voltage_domain.voltage 1
+system.clk_domain.clock 1000
+system.physmem.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.physmem.bytes_read::cpu.inst 272000
+system.physmem.bytes_read::cpu.data 48065856
+system.physmem.bytes_read::cpu.l2cache.prefetcher 12979392
+system.physmem.bytes_read::total 61317248
+system.physmem.bytes_inst_read::cpu.inst 272000
+system.physmem.bytes_inst_read::total 272000
+system.physmem.bytes_written::writebacks 4246400
+system.physmem.bytes_written::total 4246400
+system.physmem.num_reads::cpu.inst 4250
+system.physmem.num_reads::cpu.data 751029
+system.physmem.num_reads::cpu.l2cache.prefetcher 202803
+system.physmem.num_reads::total 958082
+system.physmem.num_writes::writebacks 66350
+system.physmem.num_writes::total 66350
+system.physmem.bw_read::cpu.inst 802196
+system.physmem.bw_read::cpu.data 141758184
+system.physmem.bw_read::cpu.l2cache.prefetcher 38279461
+system.physmem.bw_read::total 180839840
+system.physmem.bw_inst_read::cpu.inst 802196
+system.physmem.bw_inst_read::total 802196
+system.physmem.bw_write::writebacks 12523692
+system.physmem.bw_write::total 12523692
+system.physmem.bw_total::writebacks 12523692
+system.physmem.bw_total::cpu.inst 802196
+system.physmem.bw_total::cpu.data 141758184
+system.physmem.bw_total::cpu.l2cache.prefetcher 38279461
+system.physmem.bw_total::total 193363532
+system.physmem.readReqs 958083
+system.physmem.writeReqs 66350
+system.physmem.readBursts 958083
+system.physmem.writeBursts 66350
+system.physmem.bytesReadDRAM 61296960
+system.physmem.bytesReadWrQ 20352
+system.physmem.bytesWritten 4240000
+system.physmem.bytesReadSys 61317312
+system.physmem.bytesWrittenSys 4246400
+system.physmem.servicedByWrQ 318
+system.physmem.mergedWrBursts 71
+system.physmem.neitherReadNorWriteReqs 0
+system.physmem.perBankRdBursts::0 19910
+system.physmem.perBankRdBursts::1 19573
+system.physmem.perBankRdBursts::2 657828
+system.physmem.perBankRdBursts::3 21032
+system.physmem.perBankRdBursts::4 19718
+system.physmem.perBankRdBursts::5 21045
+system.physmem.perBankRdBursts::6 19700
+system.physmem.perBankRdBursts::7 20038
+system.physmem.perBankRdBursts::8 19491
+system.physmem.perBankRdBursts::9 20101
+system.physmem.perBankRdBursts::10 19540
+system.physmem.perBankRdBursts::11 19692
+system.physmem.perBankRdBursts::12 19618
+system.physmem.perBankRdBursts::13 21105
+system.physmem.perBankRdBursts::14 19493
+system.physmem.perBankRdBursts::15 19881
+system.physmem.perBankWrBursts::0 4272
+system.physmem.perBankWrBursts::1 4107
+system.physmem.perBankWrBursts::2 4147
+system.physmem.perBankWrBursts::3 4153
+system.physmem.perBankWrBursts::4 4251
+system.physmem.perBankWrBursts::5 4229
+system.physmem.perBankWrBursts::6 4174
+system.physmem.perBankWrBursts::7 4096
+system.physmem.perBankWrBursts::8 4096
+system.physmem.perBankWrBursts::9 4095
+system.physmem.perBankWrBursts::10 4095
+system.physmem.perBankWrBursts::11 4097
+system.physmem.perBankWrBursts::12 4098
+system.physmem.perBankWrBursts::13 4094
+system.physmem.perBankWrBursts::14 4095
+system.physmem.perBankWrBursts::15 4151
+system.physmem.numRdRetry 0
+system.physmem.numWrRetry 0
+system.physmem.totGap 339069344500
+system.physmem.readPktSize::0 0
+system.physmem.readPktSize::1 0
+system.physmem.readPktSize::2 0
+system.physmem.readPktSize::3 0
+system.physmem.readPktSize::4 0
+system.physmem.readPktSize::5 0
+system.physmem.readPktSize::6 958083
+system.physmem.writePktSize::0 0
+system.physmem.writePktSize::1 0
+system.physmem.writePktSize::2 0
+system.physmem.writePktSize::3 0
+system.physmem.writePktSize::4 0
+system.physmem.writePktSize::5 0
+system.physmem.writePktSize::6 66350
+system.physmem.rdQLenPdf::0 765133
+system.physmem.rdQLenPdf::1 120601
+system.physmem.rdQLenPdf::2 15570
+system.physmem.rdQLenPdf::3 6690
+system.physmem.rdQLenPdf::4 6457
+system.physmem.rdQLenPdf::5 7738
+system.physmem.rdQLenPdf::6 9158
+system.physmem.rdQLenPdf::7 10207
+system.physmem.rdQLenPdf::8 6741
+system.physmem.rdQLenPdf::9 3672
+system.physmem.rdQLenPdf::10 2435
+system.physmem.rdQLenPdf::11 1581
+system.physmem.rdQLenPdf::12 1116
+system.physmem.rdQLenPdf::13 666
+system.physmem.rdQLenPdf::14 0
+system.physmem.rdQLenPdf::15 0
+system.physmem.rdQLenPdf::16 0
+system.physmem.rdQLenPdf::17 0
+system.physmem.rdQLenPdf::18 0
+system.physmem.rdQLenPdf::19 0
+system.physmem.rdQLenPdf::20 0
+system.physmem.rdQLenPdf::21 0
+system.physmem.rdQLenPdf::22 0
+system.physmem.rdQLenPdf::23 0
+system.physmem.rdQLenPdf::24 0
+system.physmem.rdQLenPdf::25 0
+system.physmem.rdQLenPdf::26 0
+system.physmem.rdQLenPdf::27 0
+system.physmem.rdQLenPdf::28 0
+system.physmem.rdQLenPdf::29 0
+system.physmem.rdQLenPdf::30 0
+system.physmem.rdQLenPdf::31 0
+system.physmem.wrQLenPdf::0 1
+system.physmem.wrQLenPdf::1 1
+system.physmem.wrQLenPdf::2 1
+system.physmem.wrQLenPdf::3 1
+system.physmem.wrQLenPdf::4 1
+system.physmem.wrQLenPdf::5 1
+system.physmem.wrQLenPdf::6 1
+system.physmem.wrQLenPdf::7 1
+system.physmem.wrQLenPdf::8 1
+system.physmem.wrQLenPdf::9 1
+system.physmem.wrQLenPdf::10 1
+system.physmem.wrQLenPdf::11 1
+system.physmem.wrQLenPdf::12 1
+system.physmem.wrQLenPdf::13 1
+system.physmem.wrQLenPdf::14 1
+system.physmem.wrQLenPdf::15 511
+system.physmem.wrQLenPdf::16 556
+system.physmem.wrQLenPdf::17 857
+system.physmem.wrQLenPdf::18 1405
+system.physmem.wrQLenPdf::19 2061
+system.physmem.wrQLenPdf::20 2611
+system.physmem.wrQLenPdf::21 3025
+system.physmem.wrQLenPdf::22 3538
+system.physmem.wrQLenPdf::23 4041
+system.physmem.wrQLenPdf::24 4482
+system.physmem.wrQLenPdf::25 4954
+system.physmem.wrQLenPdf::26 5339
+system.physmem.wrQLenPdf::27 5747
+system.physmem.wrQLenPdf::28 6156
+system.physmem.wrQLenPdf::29 6357
+system.physmem.wrQLenPdf::30 4787
+system.physmem.wrQLenPdf::31 4236
+system.physmem.wrQLenPdf::32 4138
+system.physmem.wrQLenPdf::33 191
+system.physmem.wrQLenPdf::34 168
+system.physmem.wrQLenPdf::35 135
+system.physmem.wrQLenPdf::36 120
+system.physmem.wrQLenPdf::37 116
+system.physmem.wrQLenPdf::38 89
+system.physmem.wrQLenPdf::39 84
+system.physmem.wrQLenPdf::40 75
+system.physmem.wrQLenPdf::41 73
+system.physmem.wrQLenPdf::42 60
+system.physmem.wrQLenPdf::43 58
+system.physmem.wrQLenPdf::44 51
+system.physmem.wrQLenPdf::45 45
+system.physmem.wrQLenPdf::46 44
+system.physmem.wrQLenPdf::47 32
+system.physmem.wrQLenPdf::48 26
+system.physmem.wrQLenPdf::49 29
+system.physmem.wrQLenPdf::50 22
+system.physmem.wrQLenPdf::51 15
+system.physmem.wrQLenPdf::52 12
+system.physmem.wrQLenPdf::53 10
+system.physmem.wrQLenPdf::54 6
+system.physmem.wrQLenPdf::55 1
+system.physmem.wrQLenPdf::56 1
+system.physmem.wrQLenPdf::57 0
+system.physmem.wrQLenPdf::58 0
+system.physmem.wrQLenPdf::59 0
+system.physmem.wrQLenPdf::60 0
+system.physmem.wrQLenPdf::61 0
+system.physmem.wrQLenPdf::62 0
+system.physmem.wrQLenPdf::63 0
+system.physmem.bytesPerActivate::samples 196319
+system.physmem.bytesPerActivate::mean 333.816859
+system.physmem.bytesPerActivate::gmean 191.183939
+system.physmem.bytesPerActivate::stdev 355.380336
+system.physmem.bytesPerActivate::0-127 65406 33.32% 33.32%
+system.physmem.bytesPerActivate::128-255 61086 31.12% 64.43%
+system.physmem.bytesPerActivate::256-383 15476 7.88% 72.31%
+system.physmem.bytesPerActivate::384-511 3179 1.62% 73.93%
+system.physmem.bytesPerActivate::512-639 3479 1.77% 75.71%
+system.physmem.bytesPerActivate::640-767 2336 1.19% 76.90%
+system.physmem.bytesPerActivate::768-895 2511 1.28% 78.18%
+system.physmem.bytesPerActivate::896-1023 34323 17.48% 95.66%
+system.physmem.bytesPerActivate::1024-1151 8523 4.34% 100.00%
+system.physmem.bytesPerActivate::total 196319
+system.physmem.rdPerTurnAround::samples 4003
+system.physmem.rdPerTurnAround::mean 214.941294
+system.physmem.rdPerTurnAround::gmean 35.155298
+system.physmem.rdPerTurnAround::stdev 2727.024521
+system.physmem.rdPerTurnAround::0-4095 3978 99.38% 99.38%
+system.physmem.rdPerTurnAround::4096-8191 12 0.30% 99.68%
+system.physmem.rdPerTurnAround::8192-12287 3 0.07% 99.75%
+system.physmem.rdPerTurnAround::12288-16383 4 0.10% 99.85%
+system.physmem.rdPerTurnAround::16384-20479 1 0.02% 99.88%
+system.physmem.rdPerTurnAround::32768-36863 1 0.02% 99.90%
+system.physmem.rdPerTurnAround::36864-40959 1 0.02% 99.93%
+system.physmem.rdPerTurnAround::57344-61439 1 0.02% 99.95%
+system.physmem.rdPerTurnAround::69632-73727 1 0.02% 99.98%
+system.physmem.rdPerTurnAround::126976-131071 1 0.02% 100.00%
+system.physmem.rdPerTurnAround::total 4003
+system.physmem.wrPerTurnAround::samples 4003
+system.physmem.wrPerTurnAround::mean 16.550087
+system.physmem.wrPerTurnAround::gmean 16.475287
+system.physmem.wrPerTurnAround::stdev 1.816460
+system.physmem.wrPerTurnAround::16 3400 84.94% 84.94%
+system.physmem.wrPerTurnAround::17 19 0.47% 85.41%
+system.physmem.wrPerTurnAround::18 373 9.32% 94.73%
+system.physmem.wrPerTurnAround::19 54 1.35% 96.08%
+system.physmem.wrPerTurnAround::20 20 0.50% 96.58%
+system.physmem.wrPerTurnAround::21 27 0.67% 97.25%
+system.physmem.wrPerTurnAround::22 15 0.37% 97.63%
+system.physmem.wrPerTurnAround::23 21 0.52% 98.15%
+system.physmem.wrPerTurnAround::24 14 0.35% 98.50%
+system.physmem.wrPerTurnAround::25 14 0.35% 98.85%
+system.physmem.wrPerTurnAround::26 14 0.35% 99.20%
+system.physmem.wrPerTurnAround::27 6 0.15% 99.35%
+system.physmem.wrPerTurnAround::28 7 0.17% 99.53%
+system.physmem.wrPerTurnAround::29 6 0.15% 99.68%
+system.physmem.wrPerTurnAround::30 1 0.02% 99.70%
+system.physmem.wrPerTurnAround::31 3 0.07% 99.78%
+system.physmem.wrPerTurnAround::32 4 0.10% 99.88%
+system.physmem.wrPerTurnAround::33 1 0.02% 99.90%
+system.physmem.wrPerTurnAround::34 2 0.05% 99.95%
+system.physmem.wrPerTurnAround::35 1 0.02% 99.98%
+system.physmem.wrPerTurnAround::38 1 0.02% 100.00%
+system.physmem.wrPerTurnAround::total 4003
+system.physmem.totQLat 27518767878
+system.physmem.totMemAccLat 45476861628
+system.physmem.totBusLat 4788825000
+system.physmem.avgQLat 28732.28
+system.physmem.avgBusLat 5000.00
+system.physmem.avgMemAccLat 47482.28
+system.physmem.avgRdBW 180.78
+system.physmem.avgWrBW 12.50
+system.physmem.avgRdBWSys 180.84
+system.physmem.avgWrBWSys 12.52
+system.physmem.peakBW 12800.00
+system.physmem.busUtil 1.51
+system.physmem.busUtilRead 1.41
+system.physmem.busUtilWrite 0.10
+system.physmem.avgRdQLen 1.09
+system.physmem.avgWrQLen 25.37
+system.physmem.readRowHits 804881
+system.physmem.writeRowHits 22802
+system.physmem.readRowHitRate 84.04
+system.physmem.writeRowHitRate 34.40
+system.physmem.avgGap 330982.45
+system.physmem.pageHitRate 80.82
+system.physmem_0.actEnergy 901474980
+system.physmem_0.preEnergy 479122545
+system.physmem_0.readEnergy 5703739020
+system.physmem_0.writeEnergy 174499380
+system.physmem_0.refreshEnergy 27325665120.000008
+system.physmem_0.actBackEnergy 14491103160
+system.physmem_0.preBackEnergy 673386240
+system.physmem_0.actPowerDownEnergy 138371323560
+system.physmem_0.prePowerDownEnergy 679220160
+system.physmem_0.selfRefreshEnergy 661319340.000000
+system.physmem_0.totalEnergy 189506984115
+system.physmem_0.averagePower 558.903308
+system.physmem_0.totalIdleTime 305432505529
+system.physmem_0.memoryStateTime::IDLE 523884278
+system.physmem_0.memoryStateTime::REF 11566244000
+system.physmem_0.memoryStateTime::SREF 219111500
+system.physmem_0.memoryStateTime::PRE_PDN 1768844578
+system.physmem_0.memoryStateTime::ACT 21546721193
+system.physmem_0.memoryStateTime::ACT_PDN 303444549451
+system.physmem_1.actEnergy 500335500
+system.physmem_1.preEnergy 265908060
+system.physmem_1.readEnergy 1134695940
+system.physmem_1.writeEnergy 171325620
+system.physmem_1.refreshEnergy 25432573920.000004
+system.physmem_1.actBackEnergy 6980276430
+system.physmem_1.preBackEnergy 1364879040
+system.physmem_1.actPowerDownEnergy 70621447890
+system.physmem_1.prePowerDownEnergy 30989177760
+system.physmem_1.selfRefreshEnergy 25472740305
+system.physmem_1.totalEnergy 162933984825
+system.physmem_1.averagePower 480.532913
+system.physmem_1.totalIdleTime 320205691246
+system.physmem_1.memoryStateTime::IDLE 2610959521
+system.physmem_1.memoryStateTime::REF 10814464000
+system.physmem_1.memoryStateTime::SREF 84633345250
+system.physmem_1.memoryStateTime::PRE_PDN 80700935022
+system.physmem_1.memoryStateTime::ACT 5438217483
+system.physmem_1.memoryStateTime::ACT_PDN 154871433724
+system.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.branchPred.lookups 175312537
+system.cpu.branchPred.condPredicted 119126010
+system.cpu.branchPred.condIncorrect 4023429
+system.cpu.branchPred.BTBLookups 95987051
+system.cpu.branchPred.BTBHits 67762694
+system.cpu.branchPred.BTBCorrect 0
+system.cpu.branchPred.BTBHitPct 70.595662
+system.cpu.branchPred.usedRAS 18784914
+system.cpu.branchPred.RASInCorrect 1299715
+system.cpu.branchPred.indirectLookups 16714738
+system.cpu.branchPred.indirectHits 16702890
+system.cpu.branchPred.indirectMisses 11848
+system.cpu.branchPredindirectMispredicted 1279488
+system.cpu_clk_domain.clock 500
+system.cpu.dstage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0
+system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0
+system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0
+system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0
+system.cpu.dstage2_mmu.stage2_tlb.read_hits 0
+system.cpu.dstage2_mmu.stage2_tlb.read_misses 0
+system.cpu.dstage2_mmu.stage2_tlb.write_hits 0
+system.cpu.dstage2_mmu.stage2_tlb.write_misses 0
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0
+system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0
+system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0
+system.cpu.dstage2_mmu.stage2_tlb.align_faults 0
+system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0
+system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0
+system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0
+system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0
+system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0
+system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0
+system.cpu.dstage2_mmu.stage2_tlb.hits 0
+system.cpu.dstage2_mmu.stage2_tlb.misses 0
+system.cpu.dstage2_mmu.stage2_tlb.accesses 0
+system.cpu.dtb.walker.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.dtb.walker.walks 0
+system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0
+system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0
+system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0
+system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0
+system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0
+system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0
+system.cpu.dtb.walker.walkRequestOrigin::total 0
+system.cpu.dtb.inst_hits 0
+system.cpu.dtb.inst_misses 0
+system.cpu.dtb.read_hits 0
+system.cpu.dtb.read_misses 0
+system.cpu.dtb.write_hits 0
+system.cpu.dtb.write_misses 0
+system.cpu.dtb.flush_tlb 0
+system.cpu.dtb.flush_tlb_mva 0
+system.cpu.dtb.flush_tlb_mva_asid 0
+system.cpu.dtb.flush_tlb_asid 0
+system.cpu.dtb.flush_entries 0
+system.cpu.dtb.align_faults 0
+system.cpu.dtb.prefetch_faults 0
+system.cpu.dtb.domain_faults 0
+system.cpu.dtb.perms_faults 0
+system.cpu.dtb.read_accesses 0
+system.cpu.dtb.write_accesses 0
+system.cpu.dtb.inst_accesses 0
+system.cpu.dtb.hits 0
+system.cpu.dtb.misses 0
+system.cpu.dtb.accesses 0
+system.cpu.istage2_mmu.stage2_tlb.walker.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.istage2_mmu.stage2_tlb.walker.walks 0
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0
+system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0
+system.cpu.istage2_mmu.stage2_tlb.inst_hits 0
+system.cpu.istage2_mmu.stage2_tlb.inst_misses 0
+system.cpu.istage2_mmu.stage2_tlb.read_hits 0
+system.cpu.istage2_mmu.stage2_tlb.read_misses 0
+system.cpu.istage2_mmu.stage2_tlb.write_hits 0
+system.cpu.istage2_mmu.stage2_tlb.write_misses 0
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0
+system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0
+system.cpu.istage2_mmu.stage2_tlb.flush_entries 0
+system.cpu.istage2_mmu.stage2_tlb.align_faults 0
+system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0
+system.cpu.istage2_mmu.stage2_tlb.domain_faults 0
+system.cpu.istage2_mmu.stage2_tlb.perms_faults 0
+system.cpu.istage2_mmu.stage2_tlb.read_accesses 0
+system.cpu.istage2_mmu.stage2_tlb.write_accesses 0
+system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0
+system.cpu.istage2_mmu.stage2_tlb.hits 0
+system.cpu.istage2_mmu.stage2_tlb.misses 0
+system.cpu.istage2_mmu.stage2_tlb.accesses 0
+system.cpu.itb.walker.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.itb.walker.walks 0
+system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0
+system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0
+system.cpu.itb.walker.walkRequestOrigin_Requested::total 0
+system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0
+system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0
+system.cpu.itb.walker.walkRequestOrigin_Completed::total 0
+system.cpu.itb.walker.walkRequestOrigin::total 0
+system.cpu.itb.inst_hits 0
+system.cpu.itb.inst_misses 0
+system.cpu.itb.read_hits 0
+system.cpu.itb.read_misses 0
+system.cpu.itb.write_hits 0
+system.cpu.itb.write_misses 0
+system.cpu.itb.flush_tlb 0
+system.cpu.itb.flush_tlb_mva 0
+system.cpu.itb.flush_tlb_mva_asid 0
+system.cpu.itb.flush_tlb_asid 0
+system.cpu.itb.flush_entries 0
+system.cpu.itb.align_faults 0
+system.cpu.itb.prefetch_faults 0
+system.cpu.itb.domain_faults 0
+system.cpu.itb.perms_faults 0
+system.cpu.itb.read_accesses 0
+system.cpu.itb.write_accesses 0
+system.cpu.itb.inst_accesses 0
+system.cpu.itb.hits 0
+system.cpu.itb.misses 0
+system.cpu.itb.accesses 0
+system.cpu.workload.num_syscalls 673
+system.cpu.pwrStateResidencyTicks::ON 339069355000
+system.cpu.numCycles 678138711
+system.cpu.numWorkItemsStarted 0
+system.cpu.numWorkItemsCompleted 0
+system.cpu.fetch.icacheStallCycles 35026134
+system.cpu.fetch.Insts 824295259
+system.cpu.fetch.Branches 175312537
+system.cpu.fetch.predictedBranches 103250498
+system.cpu.fetch.Cycles 638595633
+system.cpu.fetch.SquashCycles 8083491
+system.cpu.fetch.MiscStallCycles 2728
+system.cpu.fetch.PendingTrapStallCycles 17
+system.cpu.fetch.IcacheWaitRetryStallCycles 3109
+system.cpu.fetch.CacheLines 247757876
+system.cpu.fetch.IcacheSquashes 12590
+system.cpu.fetch.rateDist::samples 677669366
+system.cpu.fetch.rateDist::mean 1.498301
+system.cpu.fetch.rateDist::stdev 1.263018
+system.cpu.fetch.rateDist::underflows 0 0.00% 0.00%
+system.cpu.fetch.rateDist::0 215620652 31.82% 31.82%
+system.cpu.fetch.rateDist::1 148930568 21.98% 53.79%
+system.cpu.fetch.rateDist::2 72932404 10.76% 64.56%
+system.cpu.fetch.rateDist::3 240185742 35.44% 100.00%
+system.cpu.fetch.rateDist::overflows 0 0.00% 100.00%
+system.cpu.fetch.rateDist::min_value 0
+system.cpu.fetch.rateDist::max_value 3
+system.cpu.fetch.rateDist::total 677669366
+system.cpu.fetch.branchRate 0.258520
+system.cpu.fetch.rate 1.215526
+system.cpu.decode.IdleCycles 75794919
+system.cpu.decode.BlockedCycles 258105460
+system.cpu.decode.RunCycles 277738151
+system.cpu.decode.UnblockCycles 62003234
+system.cpu.decode.SquashCycles 4027602
+system.cpu.decode.BranchResolved 64856939
+system.cpu.decode.BranchMispred 14426
+system.cpu.decode.DecodedInsts 924580293
+system.cpu.decode.SquashedInsts 10545635
+system.cpu.rename.SquashCycles 4027602
+system.cpu.rename.IdleCycles 118744370
+system.cpu.rename.BlockCycles 157469679
+system.cpu.rename.serializeStallCycles 209680
+system.cpu.rename.RunCycles 295125429
+system.cpu.rename.UnblockCycles 102092606
+system.cpu.rename.RenamedInsts 906546743
+system.cpu.rename.SquashedInsts 6881182
+system.cpu.rename.ROBFullEvents 27980774
+system.cpu.rename.IQFullEvents 2218296
+system.cpu.rename.LQFullEvents 49244088
+system.cpu.rename.SQFullEvents 491152
+system.cpu.rename.RenamedOperands 980952632
+system.cpu.rename.RenameLookups 4318034270
+system.cpu.rename.int_rename_lookups 1001843328
+system.cpu.rename.fp_rename_lookups 34457465
+system.cpu.rename.CommittedMaps 874778230
+system.cpu.rename.UndoneMaps 106174402
+system.cpu.rename.serializingInsts 6852
+system.cpu.rename.tempSerializingInsts 6837
+system.cpu.rename.skidInsts 138250974
+system.cpu.memDep0.insertedLoads 271864033
+system.cpu.memDep0.insertedStores 160594184
+system.cpu.memDep0.conflictingLoads 6150346
+system.cpu.memDep0.conflictingStores 12039275
+system.cpu.iq.iqInstsAdded 899826395
+system.cpu.iq.iqNonSpecInstsAdded 12582
+system.cpu.iq.iqInstsIssued 860048195
+system.cpu.iq.iqSquashedInstsIssued 9222152
+system.cpu.iq.iqSquashedInstsExamined 111114019
+system.cpu.iq.iqSquashedOperandsExamined 244270336
+system.cpu.iq.iqSquashedNonSpecRemoved 428
+system.cpu.iq.issued_per_cycle::samples 677669366
+system.cpu.iq.issued_per_cycle::mean 1.269127
+system.cpu.iq.issued_per_cycle::stdev 1.103925
+system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00%
+system.cpu.iq.issued_per_cycle::0 215576710 31.81% 31.81%
+system.cpu.iq.issued_per_cycle::1 182398349 26.92% 58.73%
+system.cpu.iq.issued_per_cycle::2 173866168 25.66% 84.38%
+system.cpu.iq.issued_per_cycle::3 93397486 13.78% 98.17%
+system.cpu.iq.issued_per_cycle::4 12428213 1.83% 100.00%
+system.cpu.iq.issued_per_cycle::5 2440 0.00% 100.00%
+system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00%
+system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00%
+system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00%
+system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00%
+system.cpu.iq.issued_per_cycle::min_value 0
+system.cpu.iq.issued_per_cycle::max_value 5
+system.cpu.iq.issued_per_cycle::total 677669366
+system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00%
+system.cpu.iq.fu_full::IntAlu 66592795 23.99% 23.99%
+system.cpu.iq.fu_full::IntMult 18143 0.01% 23.99%
+system.cpu.iq.fu_full::IntDiv 0 0.00% 23.99%
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 23.99%
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 23.99%
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 23.99%
+system.cpu.iq.fu_full::FloatMult 0 0.00% 23.99%
+system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 23.99%
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 23.99%
+system.cpu.iq.fu_full::FloatMisc 0 0.00% 23.99%
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdMult 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdShift 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 23.99%
+system.cpu.iq.fu_full::SimdFloatCvt 636888 0.23% 24.22%
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 24.22%
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 24.22%
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 24.22%
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 24.22%
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 24.22%
+system.cpu.iq.fu_full::MemRead 132895197 47.87% 72.10%
+system.cpu.iq.fu_full::MemWrite 66486163 23.95% 96.04%
+system.cpu.iq.fu_full::FloatMemRead 5670687 2.04% 98.09%
+system.cpu.iq.fu_full::FloatMemWrite 5308776 1.91% 100.00%
+system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00%
+system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00%
+system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00%
+system.cpu.iq.FU_type_0::IntAlu 413112342 48.03% 48.03%
+system.cpu.iq.FU_type_0::IntMult 5187450 0.60% 48.64%
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 48.64%
+system.cpu.iq.FU_type_0::SimdFloatAdd 637528 0.07% 48.71%
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 48.71%
+system.cpu.iq.FU_type_0::SimdFloatCmp 3187675 0.37% 49.08%
+system.cpu.iq.FU_type_0::SimdFloatCvt 2550158 0.30% 49.38%
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 49.38%
+system.cpu.iq.FU_type_0::SimdFloatMisc 11478201 1.33% 50.71%
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 50.71%
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 50.71%
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 50.71%
+system.cpu.iq.FU_type_0::MemRead 259635092 30.19% 80.90%
+system.cpu.iq.FU_type_0::MemWrite 153408617 17.84% 98.74%
+system.cpu.iq.FU_type_0::FloatMemRead 7019173 0.82% 99.55%
+system.cpu.iq.FU_type_0::FloatMemWrite 3831959 0.45% 100.00%
+system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00%
+system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00%
+system.cpu.iq.FU_type_0::total 860048195
+system.cpu.iq.rate 1.268248
+system.cpu.iq.fu_busy_cnt 277608649
+system.cpu.iq.fu_busy_rate 0.322783
+system.cpu.iq.int_inst_queue_reads 2621941266
+system.cpu.iq.int_inst_queue_writes 980329396
+system.cpu.iq.int_inst_queue_wakeup_accesses 820105906
+system.cpu.iq.fp_inst_queue_reads 62655291
+system.cpu.iq.fp_inst_queue_writes 30642249
+system.cpu.iq.fp_inst_queue_wakeup_accesses 24878687
+system.cpu.iq.int_alu_accesses 1100523479
+system.cpu.iq.fp_alu_accesses 37133365
+system.cpu.iew.lsq.thread0.forwLoads 13978556
+system.cpu.iew.lsq.thread0.invAddrLoads 0
+system.cpu.iew.lsq.thread0.squashedLoads 19623095
+system.cpu.iew.lsq.thread0.ignoredResponses 150
+system.cpu.iew.lsq.thread0.memOrderViolation 18653
+system.cpu.iew.lsq.thread0.squashedStores 31613688
+system.cpu.iew.lsq.thread0.invAddrSwpfs 0
+system.cpu.iew.lsq.thread0.blockedLoads 0
+system.cpu.iew.lsq.thread0.rescheduledLoads 1918749
+system.cpu.iew.lsq.thread0.cacheBlocked 18225
+system.cpu.iew.iewIdleCycles 0
+system.cpu.iew.iewSquashCycles 4027602
+system.cpu.iew.iewBlockCycles 10592950
+system.cpu.iew.iewUnblockCycles 5943
+system.cpu.iew.iewDispatchedInsts 899848973
+system.cpu.iew.iewDispSquashedInsts 0
+system.cpu.iew.iewDispLoadInsts 271864033
+system.cpu.iew.iewDispStoreInsts 160594184
+system.cpu.iew.iewDispNonSpecInsts 6842
+system.cpu.iew.iewIQFullEvents 932
+system.cpu.iew.iewLSQFullEvents 3107
+system.cpu.iew.memOrderViolationEvents 18653
+system.cpu.iew.predictedTakenIncorrect 3297561
+system.cpu.iew.predictedNotTakenIncorrect 3294434
+system.cpu.iew.branchMispredicts 6591995
+system.cpu.iew.iewExecutedInsts 850188945
+system.cpu.iew.iewExecLoadInsts 263367686
+system.cpu.iew.iewExecSquashedInsts 9859250
+system.cpu.iew.exec_swp 0
+system.cpu.iew.exec_nop 9996
+system.cpu.iew.exec_refs 416059985
+system.cpu.iew.exec_branches 143387028
+system.cpu.iew.exec_stores 152692299
+system.cpu.iew.exec_rate 1.253710
+system.cpu.iew.wb_sent 846316526
+system.cpu.iew.wb_count 844984593
+system.cpu.iew.wb_producers 486213090
+system.cpu.iew.wb_consumers 804713496
+system.cpu.iew.wb_rate 1.246035
+system.cpu.iew.wb_fanout 0.604206
+system.cpu.commit.commitSquashedInsts 103170323
+system.cpu.commit.commitNonSpecStalls 12154
+system.cpu.commit.branchMispredicts 4009286
+system.cpu.commit.committed_per_cycle::samples 663080037
+system.cpu.commit.committed_per_cycle::mean 1.189495
+system.cpu.commit.committed_per_cycle::stdev 2.047357
+system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00%
+system.cpu.commit.committed_per_cycle::0 372743600 56.21% 56.21%
+system.cpu.commit.committed_per_cycle::1 137229465 20.70% 76.91%
+system.cpu.commit.committed_per_cycle::2 51343947 7.74% 84.65%
+system.cpu.commit.committed_per_cycle::3 28225650 4.26% 88.91%
+system.cpu.commit.committed_per_cycle::4 14387181 2.17% 91.08%
+system.cpu.commit.committed_per_cycle::5 14772519 2.23% 93.31%
+system.cpu.commit.committed_per_cycle::6 7871150 1.19% 94.49%
+system.cpu.commit.committed_per_cycle::7 6554658 0.99% 95.48%
+system.cpu.commit.committed_per_cycle::8 29951867 4.52% 100.00%
+system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00%
+system.cpu.commit.committed_per_cycle::min_value 0
+system.cpu.commit.committed_per_cycle::max_value 8
+system.cpu.commit.committed_per_cycle::total 663080037
+system.cpu.commit.committedInsts 640654411
+system.cpu.commit.committedOps 788730070
+system.cpu.commit.swp_count 0
+system.cpu.commit.refs 381221434
+system.cpu.commit.loads 252240938
+system.cpu.commit.membars 5740
+system.cpu.commit.branches 137364860
+system.cpu.commit.fp_insts 24239771
+system.cpu.commit.int_insts 682251399
+system.cpu.commit.function_calls 19275340
+system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00%
+system.cpu.commit.op_class_0::IntAlu 385756794 48.91% 48.91%
+system.cpu.commit.op_class_0::IntMult 5173441 0.66% 49.56%
+system.cpu.commit.op_class_0::IntDiv 0 0.00% 49.56%
+system.cpu.commit.op_class_0::FloatAdd 0 0.00% 49.56%
+system.cpu.commit.op_class_0::FloatCmp 0 0.00% 49.56%
+system.cpu.commit.op_class_0::FloatCvt 0 0.00% 49.56%
+system.cpu.commit.op_class_0::FloatMult 0 0.00% 49.56%
+system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 49.56%
+system.cpu.commit.op_class_0::FloatDiv 0 0.00% 49.56%
+system.cpu.commit.op_class_0::FloatMisc 0 0.00% 49.56%
+system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdAdd 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdAlu 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdCmp 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdCvt 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdMisc 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdMult 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdShift 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 49.56%
+system.cpu.commit.op_class_0::SimdFloatAdd 637528 0.08% 49.65%
+system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 49.65%
+system.cpu.commit.op_class_0::SimdFloatCmp 3187668 0.40% 50.05%
+system.cpu.commit.op_class_0::SimdFloatCvt 2550131 0.32% 50.37%
+system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 50.37%
+system.cpu.commit.op_class_0::SimdFloatMisc 10203074 1.29% 51.67%
+system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 51.67%
+system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 51.67%
+system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 51.67%
+system.cpu.commit.op_class_0::MemRead 245222568 31.09% 82.76%
+system.cpu.commit.op_class_0::MemWrite 125149822 15.87% 98.62%
+system.cpu.commit.op_class_0::FloatMemRead 7018370 0.89% 99.51%
+system.cpu.commit.op_class_0::FloatMemWrite 3830674 0.49% 100.00%
+system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00%
+system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00%
+system.cpu.commit.op_class_0::total 788730070
+system.cpu.commit.bw_lim_events 29951867
+system.cpu.rob.rob_reads 1525019812
+system.cpu.rob.rob_writes 1798395927
+system.cpu.timesIdled 10540
+system.cpu.idleCycles 469345
+system.cpu.committedInsts 640649299
+system.cpu.committedOps 788724958
+system.cpu.cpi 1.058518
+system.cpu.cpi_total 1.058518
+system.cpu.ipc 0.944717
+system.cpu.ipc_total 0.944717
+system.cpu.int_regfile_reads 868485327
+system.cpu.int_regfile_writes 500716512
+system.cpu.fp_regfile_reads 30616072
+system.cpu.fp_regfile_writes 22959512
+system.cpu.cc_regfile_reads 3322428373
+system.cpu.cc_regfile_writes 369236255
+system.cpu.misc_regfile_reads 606835918
+system.cpu.misc_regfile_writes 6386808
+system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.dcache.tags.replacements 2756526
+system.cpu.dcache.tags.tagsinuse 511.910931
+system.cpu.dcache.tags.total_refs 371056816
+system.cpu.dcache.tags.sampled_refs 2757038
+system.cpu.dcache.tags.avg_refs 134.585311
+system.cpu.dcache.tags.warmup_cycle 286323500
+system.cpu.dcache.tags.occ_blocks::cpu.data 511.910931
+system.cpu.dcache.tags.occ_percent::cpu.data 0.999826
+system.cpu.dcache.tags.occ_percent::total 0.999826
+system.cpu.dcache.tags.occ_task_id_blocks::1024 512
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 37
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 243
+system.cpu.dcache.tags.age_task_id_blocks_1024::2 176
+system.cpu.dcache.tags.age_task_id_blocks_1024::4 56
+system.cpu.dcache.tags.occ_task_id_percent::1024 1
+system.cpu.dcache.tags.tag_accesses 751754868
+system.cpu.dcache.tags.data_accesses 751754868
+system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.dcache.ReadReq_hits::cpu.data 243133490
+system.cpu.dcache.ReadReq_hits::total 243133490
+system.cpu.dcache.WriteReq_hits::cpu.data 127906319
+system.cpu.dcache.WriteReq_hits::total 127906319
+system.cpu.dcache.SoftPFReq_hits::cpu.data 3157
+system.cpu.dcache.SoftPFReq_hits::total 3157
+system.cpu.dcache.LoadLockedReq_hits::cpu.data 5739
+system.cpu.dcache.LoadLockedReq_hits::total 5739
+system.cpu.dcache.StoreCondReq_hits::cpu.data 5739
+system.cpu.dcache.StoreCondReq_hits::total 5739
+system.cpu.dcache.demand_hits::cpu.data 371039809
+system.cpu.dcache.demand_hits::total 371039809
+system.cpu.dcache.overall_hits::cpu.data 371042966
+system.cpu.dcache.overall_hits::total 371042966
+system.cpu.dcache.ReadReq_misses::cpu.data 2398664
+system.cpu.dcache.ReadReq_misses::total 2398664
+system.cpu.dcache.WriteReq_misses::cpu.data 1045158
+system.cpu.dcache.WriteReq_misses::total 1045158
+system.cpu.dcache.SoftPFReq_misses::cpu.data 647
+system.cpu.dcache.SoftPFReq_misses::total 647
+system.cpu.dcache.LoadLockedReq_misses::cpu.data 2
+system.cpu.dcache.LoadLockedReq_misses::total 2
+system.cpu.dcache.demand_misses::cpu.data 3443822
+system.cpu.dcache.demand_misses::total 3443822
+system.cpu.dcache.overall_misses::cpu.data 3444469
+system.cpu.dcache.overall_misses::total 3444469
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 80554008500
+system.cpu.dcache.ReadReq_miss_latency::total 80554008500
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 9982772350
+system.cpu.dcache.WriteReq_miss_latency::total 9982772350
+system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 140000
+system.cpu.dcache.LoadLockedReq_miss_latency::total 140000
+system.cpu.dcache.demand_miss_latency::cpu.data 90536780850
+system.cpu.dcache.demand_miss_latency::total 90536780850
+system.cpu.dcache.overall_miss_latency::cpu.data 90536780850
+system.cpu.dcache.overall_miss_latency::total 90536780850
+system.cpu.dcache.ReadReq_accesses::cpu.data 245532154
+system.cpu.dcache.ReadReq_accesses::total 245532154
+system.cpu.dcache.WriteReq_accesses::cpu.data 128951477
+system.cpu.dcache.WriteReq_accesses::total 128951477
+system.cpu.dcache.SoftPFReq_accesses::cpu.data 3804
+system.cpu.dcache.SoftPFReq_accesses::total 3804
+system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5741
+system.cpu.dcache.LoadLockedReq_accesses::total 5741
+system.cpu.dcache.StoreCondReq_accesses::cpu.data 5739
+system.cpu.dcache.StoreCondReq_accesses::total 5739
+system.cpu.dcache.demand_accesses::cpu.data 374483631
+system.cpu.dcache.demand_accesses::total 374483631
+system.cpu.dcache.overall_accesses::cpu.data 374487435
+system.cpu.dcache.overall_accesses::total 374487435
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.009769
+system.cpu.dcache.ReadReq_miss_rate::total 0.009769
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.008105
+system.cpu.dcache.WriteReq_miss_rate::total 0.008105
+system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.170084
+system.cpu.dcache.SoftPFReq_miss_rate::total 0.170084
+system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.000348
+system.cpu.dcache.LoadLockedReq_miss_rate::total 0.000348
+system.cpu.dcache.demand_miss_rate::cpu.data 0.009196
+system.cpu.dcache.demand_miss_rate::total 0.009196
+system.cpu.dcache.overall_miss_rate::cpu.data 0.009198
+system.cpu.dcache.overall_miss_rate::total 0.009198
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 33582.864670
+system.cpu.dcache.ReadReq_avg_miss_latency::total 33582.864670
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 9551.448059
+system.cpu.dcache.WriteReq_avg_miss_latency::total 9551.448059
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 70000
+system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 70000
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 26289.622649
+system.cpu.dcache.demand_avg_miss_latency::total 26289.622649
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 26284.684475
+system.cpu.dcache.overall_avg_miss_latency::total 26284.684475
+system.cpu.dcache.blocked_cycles::no_mshrs 0
+system.cpu.dcache.blocked_cycles::no_targets 344610
+system.cpu.dcache.blocked::no_mshrs 0
+system.cpu.dcache.blocked::no_targets 4869
+system.cpu.dcache.avg_blocked_cycles::no_mshrs nan
+system.cpu.dcache.avg_blocked_cycles::no_targets 70.776340
+system.cpu.dcache.writebacks::writebacks 2756526
+system.cpu.dcache.writebacks::total 2756526
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 363119
+system.cpu.dcache.ReadReq_mshr_hits::total 363119
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 323999
+system.cpu.dcache.WriteReq_mshr_hits::total 323999
+system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 2
+system.cpu.dcache.LoadLockedReq_mshr_hits::total 2
+system.cpu.dcache.demand_mshr_hits::cpu.data 687118
+system.cpu.dcache.demand_mshr_hits::total 687118
+system.cpu.dcache.overall_mshr_hits::cpu.data 687118
+system.cpu.dcache.overall_mshr_hits::total 687118
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 2035545
+system.cpu.dcache.ReadReq_mshr_misses::total 2035545
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 721159
+system.cpu.dcache.WriteReq_mshr_misses::total 721159
+system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 642
+system.cpu.dcache.SoftPFReq_mshr_misses::total 642
+system.cpu.dcache.demand_mshr_misses::cpu.data 2756704
+system.cpu.dcache.demand_mshr_misses::total 2756704
+system.cpu.dcache.overall_mshr_misses::cpu.data 2757346
+system.cpu.dcache.overall_mshr_misses::total 2757346
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 75270268500
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 75270268500
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 5954605850
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 5954605850
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 5576500
+system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 5576500
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 81224874350
+system.cpu.dcache.demand_mshr_miss_latency::total 81224874350
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 81230450850
+system.cpu.dcache.overall_mshr_miss_latency::total 81230450850
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.008290
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.008290
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.005592
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.005592
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.168770
+system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.168770
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.007361
+system.cpu.dcache.demand_mshr_miss_rate::total 0.007361
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.007363
+system.cpu.dcache.overall_mshr_miss_rate::total 0.007363
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 36977.943745
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 36977.943745
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 8256.994435
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 8256.994435
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 8686.137072
+system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 8686.137072
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 29464.488879
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 29464.488879
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 29459.651001
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 29459.651001
+system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.icache.tags.replacements 1980658
+system.cpu.icache.tags.tagsinuse 510.043873
+system.cpu.icache.tags.total_refs 245773558
+system.cpu.icache.tags.sampled_refs 1981168
+system.cpu.icache.tags.avg_refs 124.054880
+system.cpu.icache.tags.warmup_cycle 275783500
+system.cpu.icache.tags.occ_blocks::cpu.inst 510.043873
+system.cpu.icache.tags.occ_percent::cpu.inst 0.996179
+system.cpu.icache.tags.occ_percent::total 0.996179
+system.cpu.icache.tags.occ_task_id_blocks::1024 510
+system.cpu.icache.tags.age_task_id_blocks_1024::0 60
+system.cpu.icache.tags.age_task_id_blocks_1024::1 113
+system.cpu.icache.tags.age_task_id_blocks_1024::2 2
+system.cpu.icache.tags.age_task_id_blocks_1024::3 2
+system.cpu.icache.tags.age_task_id_blocks_1024::4 333
+system.cpu.icache.tags.occ_task_id_percent::1024 0.996094
+system.cpu.icache.tags.tag_accesses 497497160
+system.cpu.icache.tags.data_accesses 497497160
+system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.icache.ReadReq_hits::cpu.inst 245773612
+system.cpu.icache.ReadReq_hits::total 245773612
+system.cpu.icache.demand_hits::cpu.inst 245773612
+system.cpu.icache.demand_hits::total 245773612
+system.cpu.icache.overall_hits::cpu.inst 245773612
+system.cpu.icache.overall_hits::total 245773612
+system.cpu.icache.ReadReq_misses::cpu.inst 1984230
+system.cpu.icache.ReadReq_misses::total 1984230
+system.cpu.icache.demand_misses::cpu.inst 1984230
+system.cpu.icache.demand_misses::total 1984230
+system.cpu.icache.overall_misses::cpu.inst 1984230
+system.cpu.icache.overall_misses::total 1984230
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 16225163428
+system.cpu.icache.ReadReq_miss_latency::total 16225163428
+system.cpu.icache.demand_miss_latency::cpu.inst 16225163428
+system.cpu.icache.demand_miss_latency::total 16225163428
+system.cpu.icache.overall_miss_latency::cpu.inst 16225163428
+system.cpu.icache.overall_miss_latency::total 16225163428
+system.cpu.icache.ReadReq_accesses::cpu.inst 247757842
+system.cpu.icache.ReadReq_accesses::total 247757842
+system.cpu.icache.demand_accesses::cpu.inst 247757842
+system.cpu.icache.demand_accesses::total 247757842
+system.cpu.icache.overall_accesses::cpu.inst 247757842
+system.cpu.icache.overall_accesses::total 247757842
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.008009
+system.cpu.icache.ReadReq_miss_rate::total 0.008009
+system.cpu.icache.demand_miss_rate::cpu.inst 0.008009
+system.cpu.icache.demand_miss_rate::total 0.008009
+system.cpu.icache.overall_miss_rate::cpu.inst 0.008009
+system.cpu.icache.overall_miss_rate::total 0.008009
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 8177.057815
+system.cpu.icache.ReadReq_avg_miss_latency::total 8177.057815
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 8177.057815
+system.cpu.icache.demand_avg_miss_latency::total 8177.057815
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 8177.057815
+system.cpu.icache.overall_avg_miss_latency::total 8177.057815
+system.cpu.icache.blocked_cycles::no_mshrs 86855
+system.cpu.icache.blocked_cycles::no_targets 219
+system.cpu.icache.blocked::no_mshrs 3239
+system.cpu.icache.blocked::no_targets 7
+system.cpu.icache.avg_blocked_cycles::no_mshrs 26.815375
+system.cpu.icache.avg_blocked_cycles::no_targets 31.285714
+system.cpu.icache.writebacks::writebacks 1980658
+system.cpu.icache.writebacks::total 1980658
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 2752
+system.cpu.icache.ReadReq_mshr_hits::total 2752
+system.cpu.icache.demand_mshr_hits::cpu.inst 2752
+system.cpu.icache.demand_mshr_hits::total 2752
+system.cpu.icache.overall_mshr_hits::cpu.inst 2752
+system.cpu.icache.overall_mshr_hits::total 2752
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1981478
+system.cpu.icache.ReadReq_mshr_misses::total 1981478
+system.cpu.icache.demand_mshr_misses::cpu.inst 1981478
+system.cpu.icache.demand_mshr_misses::total 1981478
+system.cpu.icache.overall_mshr_misses::cpu.inst 1981478
+system.cpu.icache.overall_mshr_misses::total 1981478
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 15191208442
+system.cpu.icache.ReadReq_mshr_miss_latency::total 15191208442
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 15191208442
+system.cpu.icache.demand_mshr_miss_latency::total 15191208442
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 15191208442
+system.cpu.icache.overall_mshr_miss_latency::total 15191208442
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.007998
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.007998
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.007998
+system.cpu.icache.demand_mshr_miss_rate::total 0.007998
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.007998
+system.cpu.icache.overall_mshr_miss_rate::total 0.007998
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 7666.604647
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 7666.604647
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 7666.604647
+system.cpu.icache.demand_avg_mshr_miss_latency::total 7666.604647
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 7666.604647
+system.cpu.icache.overall_avg_mshr_miss_latency::total 7666.604647
+system.cpu.l2cache.prefetcher.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.l2cache.prefetcher.num_hwpf_issued 1350180
+system.cpu.l2cache.prefetcher.pfIdentified 1355046
+system.cpu.l2cache.prefetcher.pfBufferHit 4259
+system.cpu.l2cache.prefetcher.pfInCache 0
+system.cpu.l2cache.prefetcher.pfRemovedFull 0
+system.cpu.l2cache.prefetcher.pfSpanPage 4789962
+system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.l2cache.tags.replacements 297363
+system.cpu.l2cache.tags.tagsinuse 16097.095848
+system.cpu.l2cache.tags.total_refs 3953275
+system.cpu.l2cache.tags.sampled_refs 313560
+system.cpu.l2cache.tags.avg_refs 12.607715
+system.cpu.l2cache.tags.warmup_cycle 0
+system.cpu.l2cache.tags.occ_blocks::writebacks 15676.959856
+system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 420.135992
+system.cpu.l2cache.tags.occ_percent::writebacks 0.956846
+system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.025643
+system.cpu.l2cache.tags.occ_percent::total 0.982489
+system.cpu.l2cache.tags.occ_task_id_blocks::1022 460
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 15737
+system.cpu.l2cache.tags.age_task_id_blocks_1022::1 7
+system.cpu.l2cache.tags.age_task_id_blocks_1022::2 63
+system.cpu.l2cache.tags.age_task_id_blocks_1022::3 274
+system.cpu.l2cache.tags.age_task_id_blocks_1022::4 116
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 94
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 407
+system.cpu.l2cache.tags.age_task_id_blocks_1024::2 1553
+system.cpu.l2cache.tags.age_task_id_blocks_1024::3 3714
+system.cpu.l2cache.tags.age_task_id_blocks_1024::4 9969
+system.cpu.l2cache.tags.occ_task_id_percent::1022 0.028076
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.960510
+system.cpu.l2cache.tags.tag_accesses 145611380
+system.cpu.l2cache.tags.data_accesses 145611380
+system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.l2cache.WritebackDirty_hits::writebacks 735645
+system.cpu.l2cache.WritebackDirty_hits::total 735645
+system.cpu.l2cache.WritebackClean_hits::writebacks 3358020
+system.cpu.l2cache.WritebackClean_hits::total 3358020
+system.cpu.l2cache.ReadExReq_hits::cpu.data 718668
+system.cpu.l2cache.ReadExReq_hits::total 718668
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 1976918
+system.cpu.l2cache.ReadCleanReq_hits::total 1976918
+system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1285460
+system.cpu.l2cache.ReadSharedReq_hits::total 1285460
+system.cpu.l2cache.demand_hits::cpu.inst 1976918
+system.cpu.l2cache.demand_hits::cpu.data 2004128
+system.cpu.l2cache.demand_hits::total 3981046
+system.cpu.l2cache.overall_hits::cpu.inst 1976918
+system.cpu.l2cache.overall_hits::cpu.data 2004128
+system.cpu.l2cache.overall_hits::total 3981046
+system.cpu.l2cache.UpgradeReq_misses::cpu.data 308
+system.cpu.l2cache.UpgradeReq_misses::total 308
+system.cpu.l2cache.ReadExReq_misses::cpu.data 2183
+system.cpu.l2cache.ReadExReq_misses::total 2183
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 4253
+system.cpu.l2cache.ReadCleanReq_misses::total 4253
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 750727
+system.cpu.l2cache.ReadSharedReq_misses::total 750727
+system.cpu.l2cache.demand_misses::cpu.inst 4253
+system.cpu.l2cache.demand_misses::cpu.data 752910
+system.cpu.l2cache.demand_misses::total 757163
+system.cpu.l2cache.overall_misses::cpu.inst 4253
+system.cpu.l2cache.overall_misses::cpu.data 752910
+system.cpu.l2cache.overall_misses::total 757163
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 189493000
+system.cpu.l2cache.ReadExReq_miss_latency::total 189493000
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 353014500
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 353014500
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 63858972500
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 63858972500
+system.cpu.l2cache.demand_miss_latency::cpu.inst 353014500
+system.cpu.l2cache.demand_miss_latency::cpu.data 64048465500
+system.cpu.l2cache.demand_miss_latency::total 64401480000
+system.cpu.l2cache.overall_miss_latency::cpu.inst 353014500
+system.cpu.l2cache.overall_miss_latency::cpu.data 64048465500
+system.cpu.l2cache.overall_miss_latency::total 64401480000
+system.cpu.l2cache.WritebackDirty_accesses::writebacks 735645
+system.cpu.l2cache.WritebackDirty_accesses::total 735645
+system.cpu.l2cache.WritebackClean_accesses::writebacks 3358020
+system.cpu.l2cache.WritebackClean_accesses::total 3358020
+system.cpu.l2cache.UpgradeReq_accesses::cpu.data 308
+system.cpu.l2cache.UpgradeReq_accesses::total 308
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 720851
+system.cpu.l2cache.ReadExReq_accesses::total 720851
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1981171
+system.cpu.l2cache.ReadCleanReq_accesses::total 1981171
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 2036187
+system.cpu.l2cache.ReadSharedReq_accesses::total 2036187
+system.cpu.l2cache.demand_accesses::cpu.inst 1981171
+system.cpu.l2cache.demand_accesses::cpu.data 2757038
+system.cpu.l2cache.demand_accesses::total 4738209
+system.cpu.l2cache.overall_accesses::cpu.inst 1981171
+system.cpu.l2cache.overall_accesses::cpu.data 2757038
+system.cpu.l2cache.overall_accesses::total 4738209
+system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1
+system.cpu.l2cache.UpgradeReq_miss_rate::total 1
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.003028
+system.cpu.l2cache.ReadExReq_miss_rate::total 0.003028
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.002147
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.002147
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.368693
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.368693
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.002147
+system.cpu.l2cache.demand_miss_rate::cpu.data 0.273087
+system.cpu.l2cache.demand_miss_rate::total 0.159799
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.002147
+system.cpu.l2cache.overall_miss_rate::cpu.data 0.273087
+system.cpu.l2cache.overall_miss_rate::total 0.159799
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 86803.939533
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 86803.939533
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 83003.644486
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 83003.644486
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 85062.842418
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 85062.842418
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 83003.644486
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 85067.890585
+system.cpu.l2cache.demand_avg_miss_latency::total 85056.295672
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 83003.644486
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 85067.890585
+system.cpu.l2cache.overall_avg_miss_latency::total 85056.295672
+system.cpu.l2cache.blocked_cycles::no_mshrs 0
+system.cpu.l2cache.blocked_cycles::no_targets 0
+system.cpu.l2cache.blocked::no_mshrs 0
+system.cpu.l2cache.blocked::no_targets 0
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan
+system.cpu.l2cache.unused_prefetches 3562
+system.cpu.l2cache.writebacks::writebacks 66350
+system.cpu.l2cache.writebacks::total 66350
+system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 796
+system.cpu.l2cache.ReadExReq_mshr_hits::total 796
+system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 2
+system.cpu.l2cache.ReadCleanReq_mshr_hits::total 2
+system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 1085
+system.cpu.l2cache.ReadSharedReq_mshr_hits::total 1085
+system.cpu.l2cache.demand_mshr_hits::cpu.inst 2
+system.cpu.l2cache.demand_mshr_hits::cpu.data 1881
+system.cpu.l2cache.demand_mshr_hits::total 1883
+system.cpu.l2cache.overall_mshr_hits::cpu.inst 2
+system.cpu.l2cache.overall_mshr_hits::cpu.data 1881
+system.cpu.l2cache.overall_mshr_hits::total 1883
+system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 202894
+system.cpu.l2cache.HardPFReq_mshr_misses::total 202894
+system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 308
+system.cpu.l2cache.UpgradeReq_mshr_misses::total 308
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1387
+system.cpu.l2cache.ReadExReq_mshr_misses::total 1387
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 4251
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 4251
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 749642
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 749642
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 4251
+system.cpu.l2cache.demand_mshr_misses::cpu.data 751029
+system.cpu.l2cache.demand_mshr_misses::total 755280
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 4251
+system.cpu.l2cache.overall_mshr_misses::cpu.data 751029
+system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 202894
+system.cpu.l2cache.overall_mshr_misses::total 958174
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 20344447507
+system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 20344447507
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 4667000
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 4667000
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 140070000
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 140070000
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 327411500
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 327411500
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 59289686000
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 59289686000
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 327411500
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 59429756000
+system.cpu.l2cache.demand_mshr_miss_latency::total 59757167500
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 327411500
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 59429756000
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 20344447507
+system.cpu.l2cache.overall_mshr_miss_latency::total 80101615007
+system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf
+system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1
+system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.001924
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.001924
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.002146
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.002146
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.368160
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.368160
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.002146
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.272404
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.159402
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.002146
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.272404
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.202223
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 100271.311655
+system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 100271.311655
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 15152.597403
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 15152.597403
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 100987.743331
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 100987.743331
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 77019.877676
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 77019.877676
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 79090.667279
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 79090.667279
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 77019.877676
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 79131.106788
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 79119.223996
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 77019.877676
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 79131.106788
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 100271.311655
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 83598.193029
+system.cpu.toL2Bus.snoop_filter.tot_requests 9476008
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 4737217
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 644846
+system.cpu.toL2Bus.snoop_filter.tot_snoops 94
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 93
+system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 1
+system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.cpu.toL2Bus.trans_dist::ReadResp 4017663
+system.cpu.toL2Bus.trans_dist::WritebackDirty 801995
+system.cpu.toL2Bus.trans_dist::WritebackClean 4001539
+system.cpu.toL2Bus.trans_dist::CleanEvict 231013
+system.cpu.toL2Bus.trans_dist::HardPFReq 255559
+system.cpu.toL2Bus.trans_dist::UpgradeReq 308
+system.cpu.toL2Bus.trans_dist::UpgradeResp 308
+system.cpu.toL2Bus.trans_dist::ReadExReq 720851
+system.cpu.toL2Bus.trans_dist::ReadExResp 720851
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 1981478
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 2036187
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 5943305
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 8271218
+system.cpu.toL2Bus.pkt_count::total 14214523
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 253556928
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 352868096
+system.cpu.toL2Bus.pkt_size::total 606425024
+system.cpu.toL2Bus.snoops 553229
+system.cpu.toL2Bus.snoopTraffic 4266048
+system.cpu.toL2Bus.snoop_fanout::samples 5291746
+system.cpu.toL2Bus.snoop_fanout::mean 0.121883
+system.cpu.toL2Bus.snoop_fanout::stdev 0.327151
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00%
+system.cpu.toL2Bus.snoop_fanout::0 4646773 87.81% 87.81%
+system.cpu.toL2Bus.snoop_fanout::1 644972 12.19% 100.00%
+system.cpu.toL2Bus.snoop_fanout::2 1 0.00% 100.00%
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00%
+system.cpu.toL2Bus.snoop_fanout::min_value 0
+system.cpu.toL2Bus.snoop_fanout::max_value 2
+system.cpu.toL2Bus.snoop_fanout::total 5291746
+system.cpu.toL2Bus.reqLayer0.occupancy 9475188000
+system.cpu.toL2Bus.reqLayer0.utilization 2.8
+system.cpu.toL2Bus.respLayer0.occupancy 2972215996
+system.cpu.toL2Bus.respLayer0.utilization 0.9
+system.cpu.toL2Bus.respLayer1.occupancy 4135722477
+system.cpu.toL2Bus.respLayer1.utilization 1.2
+system.membus.snoop_filter.tot_requests 1255754
+system.membus.snoop_filter.hit_single_requests 941197
+system.membus.snoop_filter.hit_multi_requests 0
+system.membus.snoop_filter.tot_snoops 0
+system.membus.snoop_filter.hit_single_snoops 0
+system.membus.snoop_filter.hit_multi_snoops 0
+system.membus.pwrStateResidencyTicks::UNDEFINED 339069355000
+system.membus.trans_dist::ReadResp 956694
+system.membus.trans_dist::WritebackDirty 66350
+system.membus.trans_dist::CleanEvict 231013
+system.membus.trans_dist::UpgradeReq 308
+system.membus.trans_dist::ReadExReq 1387
+system.membus.trans_dist::ReadExResp 1387
+system.membus.trans_dist::ReadSharedReq 956696
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 2213835
+system.membus.pkt_count::total 2213835
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 65563584
+system.membus.pkt_size::total 65563584
+system.membus.snoops 0
+system.membus.snoopTraffic 0
+system.membus.snoop_fanout::samples 958391
+system.membus.snoop_fanout::mean 0
+system.membus.snoop_fanout::stdev 0
+system.membus.snoop_fanout::underflows 0 0.00% 0.00%
+system.membus.snoop_fanout::0 958391 100.00% 100.00%
+system.membus.snoop_fanout::1 0 0.00% 100.00%
+system.membus.snoop_fanout::overflows 0 0.00% 100.00%
+system.membus.snoop_fanout::min_value 0
+system.membus.snoop_fanout::max_value 0
+system.membus.snoop_fanout::total 958391
+system.membus.reqLayer0.occupancy 1760245062
+system.membus.reqLayer0.utilization 0.5
+system.membus.respLayer1.occupancy 5035040414
+system.membus.respLayer1.utilization 1.5
---------- End Simulation Statistics ----------
diff --git a/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/config.ini b/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/config.ini
index f716f7509..5c4d73bb2 100644
--- a/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/config.ini
+++ b/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/config.ini
@@ -65,7 +65,7 @@ SSITSize=1024
activity=0
backComSize=5
branchPred=system.cpu.branchPred
-cachePorts=200
+cacheStorePorts=200
checker=Null
clk_domain=system.cpu_clk_domain
commitToDecodeDelay=1
@@ -139,6 +139,7 @@ socket_id=0
squashWidth=8
store_set_clear_period=250000
switched_out=false
+syscallRetryLatency=10000
system=system
tracer=system.cpu.tracer
trapLatency=13
@@ -725,7 +726,7 @@ type=ExeTracer
eventq_index=0
[system.cpu.workload0]
-type=LiveProcess
+type=Process
cmd=hello
cwd=
drivers=
@@ -734,21 +735,22 @@ env=
errout=cerr
euid=100
eventq_index=0
-executable=/dist/m5/regression/test-progs/hello/bin/alpha/linux/hello
+executable=/usr/local/google/home/gabeblack/gem5/dist/m5/regression/test-progs/hello/bin/alpha/linux/hello
gid=100
input=cin
kvmInSE=false
max_stack_size=67108864
output=cout
+pgid=100
pid=100
-ppid=99
+ppid=0
simpoint=0
system=system
uid=100
useArchPT=false
[system.cpu.workload1]
-type=LiveProcess
+type=Process
cmd=hello
cwd=
drivers=
@@ -757,14 +759,15 @@ env=
errout=cerr
euid=100
eventq_index=0
-executable=/dist/m5/regression/test-progs/hello/bin/alpha/linux/hello
+executable=/usr/local/google/home/gabeblack/gem5/dist/m5/regression/test-progs/hello/bin/alpha/linux/hello
gid=100
input=cin
kvmInSE=false
max_stack_size=67108864
output=cout
-pid=100
-ppid=99
+pgid=100
+pid=101
+ppid=100
simpoint=0
system=system
uid=100
diff --git a/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/simerr b/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/simerr
index b4f78c475..b1d1f26e1 100755
--- a/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/simerr
+++ b/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/simerr
@@ -2,3 +2,6 @@ warn: DRAM device capacity (8192 Mbytes) does not match the address range assign
warn: Sockets disabled, not accepting gdb connections
warn: ClockedObject: More than one power state change request encountered within the same simulation tick
warn: ClockedObject: Already in the requested power state, request ignored
+info: Entering event queue @ 0. Starting simulation...
+info: Increasing stack size by one page.
+info: Increasing stack size by one page.
diff --git a/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/simout b/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/simout
index c8d7343f8..98b12d0fa 100755
--- a/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/simout
+++ b/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/simout
@@ -3,15 +3,12 @@ Redirecting stderr to build/ALPHA/tests/opt/quick/se/01.hello-2T-smt/alpha/linux
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
-gem5 compiled Nov 29 2016 18:06:09
-gem5 started Nov 29 2016 18:06:32
-gem5 executing on zizzer, pid 27586
-command line: /z/powerjg/gem5-upstream/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/quick/se/01.hello-2T-smt/alpha/linux/o3-timing-mt -re /z/powerjg/gem5-upstream/tests/testing/../run.py quick/se/01.hello-2T-smt/alpha/linux/o3-timing-mt
+gem5 compiled Mar 29 2017 21:35:16
+gem5 started Mar 29 2017 21:35:26
+gem5 executing on gabeblack-desktop.mtv.corp.google.com, pid 87431
+command line: /usr/local/google/home/gabeblack/gem5/gem5-public/build/ALPHA/gem5.opt -d build/ALPHA/tests/opt/quick/se/01.hello-2T-smt/alpha/linux/o3-timing-mt --stats-file 'text://stats.txt?desc=False' -re /usr/local/google/home/gabeblack/gem5/gem5-public/tests/testing/../run.py quick/se/01.hello-2T-smt/alpha/linux/o3-timing-mt
Global frequency set at 1000000000000 ticks per second
-info: Entering event queue @ 0. Starting simulation...
-info: Increasing stack size by one page.
-info: Increasing stack size by one page.
Hello world!
Hello world!
-Exiting @ tick 26661500 because target called exit()
+Exiting @ tick 27117500 because target called exit()
diff --git a/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/stats.txt b/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/stats.txt
index 255fcdbff..d3b8cc574 100644
--- a/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/stats.txt
+++ b/tests/quick/se/01.hello-2T-smt/ref/alpha/linux/o3-timing-mt/stats.txt
@@ -1,1179 +1,1185 @@
---------- Begin Simulation Statistics ----------
-sim_seconds 0.000026 # Number of seconds simulated
-sim_ticks 25563000 # Number of ticks simulated
-final_tick 25563000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
-sim_freq 1000000000000 # Frequency of simulated ticks
-host_inst_rate 149418 # Simulator instruction rate (inst/s)
-host_op_rate 149401 # Simulator op (including micro ops) rate (op/s)
-host_tick_rate 290951659 # Simulator tick rate (ticks/s)
-host_mem_usage 254508 # Number of bytes of host memory used
-host_seconds 0.09 # Real time elapsed on the host
-sim_insts 13125 # Number of instructions simulated
-sim_ops 13125 # Number of ops (including micro ops) simulated
-system.voltage_domain.voltage 1 # Voltage in Volts
-system.clk_domain.clock 1000 # Clock period in ticks
-system.physmem.pwrStateResidencyTicks::UNDEFINED 25563000 # Cumulative time (in ticks) in various power states
-system.physmem.bytes_read::cpu.inst 20288 # Number of bytes read from this memory
-system.physmem.bytes_read::cpu.data 11200 # Number of bytes read from this memory
-system.physmem.bytes_read::total 31488 # Number of bytes read from this memory
-system.physmem.bytes_inst_read::cpu.inst 20288 # Number of instructions bytes read from this memory
-system.physmem.bytes_inst_read::total 20288 # Number of instructions bytes read from this memory
-system.physmem.num_reads::cpu.inst 317 # Number of read requests responded to by this memory
-system.physmem.num_reads::cpu.data 175 # Number of read requests responded to by this memory
-system.physmem.num_reads::total 492 # Number of read requests responded to by this memory
-system.physmem.bw_read::cpu.inst 793647068 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::cpu.data 438133239 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_read::total 1231780307 # Total read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::cpu.inst 793647068 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_inst_read::total 793647068 # Instruction read bandwidth from this memory (bytes/s)
-system.physmem.bw_total::cpu.inst 793647068 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::cpu.data 438133239 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.bw_total::total 1231780307 # Total bandwidth to/from this memory (bytes/s)
-system.physmem.readReqs 492 # Number of read requests accepted
-system.physmem.writeReqs 0 # Number of write requests accepted
-system.physmem.readBursts 492 # Number of DRAM read bursts, including those serviced by the write queue
-system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
-system.physmem.bytesReadDRAM 31488 # Total number of bytes read from DRAM
-system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
-system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
-system.physmem.bytesReadSys 31488 # Total read bytes from the system interface side
-system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
-system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
-system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
-system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
-system.physmem.perBankRdBursts::0 14 # Per bank write bursts
-system.physmem.perBankRdBursts::1 155 # Per bank write bursts
-system.physmem.perBankRdBursts::2 30 # Per bank write bursts
-system.physmem.perBankRdBursts::3 55 # Per bank write bursts
-system.physmem.perBankRdBursts::4 70 # Per bank write bursts
-system.physmem.perBankRdBursts::5 0 # Per bank write bursts
-system.physmem.perBankRdBursts::6 6 # Per bank write bursts
-system.physmem.perBankRdBursts::7 3 # Per bank write bursts
-system.physmem.perBankRdBursts::8 43 # Per bank write bursts
-system.physmem.perBankRdBursts::9 15 # Per bank write bursts
-system.physmem.perBankRdBursts::10 26 # Per bank write bursts
-system.physmem.perBankRdBursts::11 0 # Per bank write bursts
-system.physmem.perBankRdBursts::12 0 # Per bank write bursts
-system.physmem.perBankRdBursts::13 2 # Per bank write bursts
-system.physmem.perBankRdBursts::14 44 # Per bank write bursts
-system.physmem.perBankRdBursts::15 29 # Per bank write bursts
-system.physmem.perBankWrBursts::0 0 # Per bank write bursts
-system.physmem.perBankWrBursts::1 0 # Per bank write bursts
-system.physmem.perBankWrBursts::2 0 # Per bank write bursts
-system.physmem.perBankWrBursts::3 0 # Per bank write bursts
-system.physmem.perBankWrBursts::4 0 # Per bank write bursts
-system.physmem.perBankWrBursts::5 0 # Per bank write bursts
-system.physmem.perBankWrBursts::6 0 # Per bank write bursts
-system.physmem.perBankWrBursts::7 0 # Per bank write bursts
-system.physmem.perBankWrBursts::8 0 # Per bank write bursts
-system.physmem.perBankWrBursts::9 0 # Per bank write bursts
-system.physmem.perBankWrBursts::10 0 # Per bank write bursts
-system.physmem.perBankWrBursts::11 0 # Per bank write bursts
-system.physmem.perBankWrBursts::12 0 # Per bank write bursts
-system.physmem.perBankWrBursts::13 0 # Per bank write bursts
-system.physmem.perBankWrBursts::14 0 # Per bank write bursts
-system.physmem.perBankWrBursts::15 0 # Per bank write bursts
-system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
-system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
-system.physmem.totGap 25412500 # Total gap between requests
-system.physmem.readPktSize::0 0 # Read request sizes (log2)
-system.physmem.readPktSize::1 0 # Read request sizes (log2)
-system.physmem.readPktSize::2 0 # Read request sizes (log2)
-system.physmem.readPktSize::3 0 # Read request sizes (log2)
-system.physmem.readPktSize::4 0 # Read request sizes (log2)
-system.physmem.readPktSize::5 0 # Read request sizes (log2)
-system.physmem.readPktSize::6 492 # Read request sizes (log2)
-system.physmem.writePktSize::0 0 # Write request sizes (log2)
-system.physmem.writePktSize::1 0 # Write request sizes (log2)
-system.physmem.writePktSize::2 0 # Write request sizes (log2)
-system.physmem.writePktSize::3 0 # Write request sizes (log2)
-system.physmem.writePktSize::4 0 # Write request sizes (log2)
-system.physmem.writePktSize::5 0 # Write request sizes (log2)
-system.physmem.writePktSize::6 0 # Write request sizes (log2)
-system.physmem.rdQLenPdf::0 273 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::1 142 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::2 52 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::3 18 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
-system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
-system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
-system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
-system.physmem.bytesPerActivate::samples 105 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::mean 284.647619 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::gmean 175.785516 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::stdev 296.753264 # Bytes accessed per row activation
-system.physmem.bytesPerActivate::0-127 38 36.19% 36.19% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::128-255 31 29.52% 65.71% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::256-383 6 5.71% 71.43% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::384-511 9 8.57% 80.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::512-639 3 2.86% 82.86% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::640-767 4 3.81% 86.67% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::768-895 5 4.76% 91.43% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::896-1023 3 2.86% 94.29% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::1024-1151 6 5.71% 100.00% # Bytes accessed per row activation
-system.physmem.bytesPerActivate::total 105 # Bytes accessed per row activation
-system.physmem.totQLat 8936250 # Total ticks spent queuing
-system.physmem.totMemAccLat 18161250 # Total ticks spent from burst creation until serviced by the DRAM
-system.physmem.totBusLat 2460000 # Total ticks spent in databus transfers
-system.physmem.avgQLat 18163.11 # Average queueing delay per DRAM burst
-system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
-system.physmem.avgMemAccLat 36913.11 # Average memory access latency per DRAM burst
-system.physmem.avgRdBW 1231.78 # Average DRAM read bandwidth in MiByte/s
-system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
-system.physmem.avgRdBWSys 1231.78 # Average system read bandwidth in MiByte/s
-system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
-system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
-system.physmem.busUtil 9.62 # Data bus utilization in percentage
-system.physmem.busUtilRead 9.62 # Data bus utilization in percentage for reads
-system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
-system.physmem.avgRdQLen 1.77 # Average read queue length when enqueuing
-system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
-system.physmem.readRowHits 382 # Number of row buffer hits during reads
-system.physmem.writeRowHits 0 # Number of row buffer hits during writes
-system.physmem.readRowHitRate 77.64 # Row buffer hit rate for reads
-system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
-system.physmem.avgGap 51651.42 # Average gap between requests
-system.physmem.pageHitRate 77.64 # Row buffer hit rate, read and write combined
-system.physmem_0.actEnergy 564060 # Energy for activate commands per rank (pJ)
-system.physmem_0.preEnergy 288420 # Energy for precharge commands per rank (pJ)
-system.physmem_0.readEnergy 2377620 # Energy for read commands per rank (pJ)
-system.physmem_0.writeEnergy 0 # Energy for write commands per rank (pJ)
-system.physmem_0.refreshEnergy 1843920.000000 # Energy for refresh commands per rank (pJ)
-system.physmem_0.actBackEnergy 4052700 # Energy for active background per rank (pJ)
-system.physmem_0.preBackEnergy 52800 # Energy for precharge background per rank (pJ)
-system.physmem_0.actPowerDownEnergy 7250970 # Energy for active power-down per rank (pJ)
-system.physmem_0.prePowerDownEnergy 244800 # Energy for precharge power-down per rank (pJ)
-system.physmem_0.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ)
-system.physmem_0.totalEnergy 16675290 # Total energy per rank (pJ)
-system.physmem_0.averagePower 652.302186 # Core power per rank (mW)
-system.physmem_0.totalIdleTime 16451750 # Total Idle time Per DRAM Rank
-system.physmem_0.memoryStateTime::IDLE 40500 # Time in different power states
-system.physmem_0.memoryStateTime::REF 780000 # Time in different power states
-system.physmem_0.memoryStateTime::SREF 0 # Time in different power states
-system.physmem_0.memoryStateTime::PRE_PDN 637500 # Time in different power states
-system.physmem_0.memoryStateTime::ACT 8201250 # Time in different power states
-system.physmem_0.memoryStateTime::ACT_PDN 15903750 # Time in different power states
-system.physmem_1.actEnergy 221340 # Energy for activate commands per rank (pJ)
-system.physmem_1.preEnergy 110055 # Energy for precharge commands per rank (pJ)
-system.physmem_1.readEnergy 1135260 # Energy for read commands per rank (pJ)
-system.physmem_1.writeEnergy 0 # Energy for write commands per rank (pJ)
-system.physmem_1.refreshEnergy 1843920.000000 # Energy for refresh commands per rank (pJ)
-system.physmem_1.actBackEnergy 2074800 # Energy for active background per rank (pJ)
-system.physmem_1.preBackEnergy 239040 # Energy for precharge background per rank (pJ)
-system.physmem_1.actPowerDownEnergy 8714160 # Energy for active power-down per rank (pJ)
-system.physmem_1.prePowerDownEnergy 492000 # Energy for precharge power-down per rank (pJ)
-system.physmem_1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ)
-system.physmem_1.totalEnergy 14830575 # Total energy per rank (pJ)
-system.physmem_1.averagePower 580.140824 # Core power per rank (mW)
-system.physmem_1.totalIdleTime 20195750 # Total Idle time Per DRAM Rank
-system.physmem_1.memoryStateTime::IDLE 443500 # Time in different power states
-system.physmem_1.memoryStateTime::REF 780000 # Time in different power states
-system.physmem_1.memoryStateTime::SREF 0 # Time in different power states
-system.physmem_1.memoryStateTime::PRE_PDN 1279500 # Time in different power states
-system.physmem_1.memoryStateTime::ACT 3943500 # Time in different power states
-system.physmem_1.memoryStateTime::ACT_PDN 19116500 # Time in different power states
-system.pwrStateResidencyTicks::UNDEFINED 25563000 # Cumulative time (in ticks) in various power states
-system.cpu.branchPred.lookups 5883 # Number of BP lookups
-system.cpu.branchPred.condPredicted 3464 # Number of conditional branches predicted
-system.cpu.branchPred.condIncorrect 1044 # Number of conditional branches incorrect
-system.cpu.branchPred.BTBLookups 4417 # Number of BTB lookups
-system.cpu.branchPred.BTBHits 1219 # Number of BTB hits
-system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-system.cpu.branchPred.BTBHitPct 27.597917 # BTB Hit Percentage
-system.cpu.branchPred.usedRAS 791 # Number of times the RAS was used to get a target.
-system.cpu.branchPred.RASInCorrect 72 # Number of incorrect RAS predictions.
-system.cpu.branchPred.indirectLookups 1012 # Number of indirect predictor lookups.
-system.cpu.branchPred.indirectHits 40 # Number of indirect target hits.
-system.cpu.branchPred.indirectMisses 972 # Number of indirect misses.
-system.cpu.branchPredindirectMispredicted 246 # Number of mispredicted indirect branches.
-system.cpu_clk_domain.clock 500 # Clock period in ticks
-system.cpu.dtb.fetch_hits 0 # ITB hits
-system.cpu.dtb.fetch_misses 0 # ITB misses
-system.cpu.dtb.fetch_acv 0 # ITB acv
-system.cpu.dtb.fetch_accesses 0 # ITB accesses
-system.cpu.dtb.read_hits 4167 # DTB read hits
-system.cpu.dtb.read_misses 88 # DTB read misses
-system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_accesses 4255 # DTB read accesses
-system.cpu.dtb.write_hits 2106 # DTB write hits
-system.cpu.dtb.write_misses 58 # DTB write misses
-system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_accesses 2164 # DTB write accesses
-system.cpu.dtb.data_hits 6273 # DTB hits
-system.cpu.dtb.data_misses 146 # DTB misses
-system.cpu.dtb.data_acv 0 # DTB access violations
-system.cpu.dtb.data_accesses 6419 # DTB accesses
-system.cpu.itb.fetch_hits 4394 # ITB hits
-system.cpu.itb.fetch_misses 52 # ITB misses
-system.cpu.itb.fetch_acv 0 # ITB acv
-system.cpu.itb.fetch_accesses 4446 # ITB accesses
-system.cpu.itb.read_hits 0 # DTB read hits
-system.cpu.itb.read_misses 0 # DTB read misses
-system.cpu.itb.read_acv 0 # DTB read access violations
-system.cpu.itb.read_accesses 0 # DTB read accesses
-system.cpu.itb.write_hits 0 # DTB write hits
-system.cpu.itb.write_misses 0 # DTB write misses
-system.cpu.itb.write_acv 0 # DTB write access violations
-system.cpu.itb.write_accesses 0 # DTB write accesses
-system.cpu.itb.data_hits 0 # DTB hits
-system.cpu.itb.data_misses 0 # DTB misses
-system.cpu.itb.data_acv 0 # DTB access violations
-system.cpu.itb.data_accesses 0 # DTB accesses
-system.cpu.workload0.num_syscalls 18 # Number of system calls
-system.cpu.workload1.num_syscalls 18 # Number of system calls
-system.cpu.pwrStateResidencyTicks::ON 25563000 # Cumulative time (in ticks) in various power states
-system.cpu.numCycles 51127 # number of cpu cycles simulated
-system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
-system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
-system.cpu.fetch.icacheStallCycles 960 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.Insts 33549 # Number of instructions fetch has processed
-system.cpu.fetch.Branches 5883 # Number of branches that fetch encountered
-system.cpu.fetch.predictedBranches 2050 # Number of branches that fetch has predicted taken
-system.cpu.fetch.Cycles 9426 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.SquashCycles 1118 # Number of cycles fetch has spent squashing
-system.cpu.fetch.MiscStallCycles 44 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
-system.cpu.fetch.CacheLines 4394 # Number of cache lines fetched
-system.cpu.fetch.IcacheSquashes 660 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.rateDist::samples 17609 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::mean 1.905219 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::stdev 3.084149 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::0 11843 67.26% 67.26% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::1 481 2.73% 69.99% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::2 427 2.42% 72.41% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::3 478 2.71% 75.13% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::4 423 2.40% 77.53% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::5 397 2.25% 79.78% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::6 518 2.94% 82.72% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::7 341 1.94% 84.66% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::8 2701 15.34% 100.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist::total 17609 # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.branchRate 0.115066 # Number of branch fetches per cycle
-system.cpu.fetch.rate 0.656189 # Number of inst fetches per cycle
-system.cpu.decode.IdleCycles 18146 # Number of cycles decode is idle
-system.cpu.decode.BlockedCycles 10408 # Number of cycles decode is blocked
-system.cpu.decode.RunCycles 5085 # Number of cycles decode is running
-system.cpu.decode.UnblockCycles 609 # Number of cycles decode is unblocking
-system.cpu.decode.SquashCycles 960 # Number of cycles decode is squashing
-system.cpu.decode.BranchResolved 1283 # Number of times decode resolved a branch
-system.cpu.decode.BranchMispred 162 # Number of times decode detected a branch misprediction
-system.cpu.decode.DecodedInsts 29203 # Number of instructions handled by decode
-system.cpu.decode.SquashedInsts 227 # Number of squashed instructions handled by decode
-system.cpu.rename.SquashCycles 960 # Number of cycles rename is squashing
-system.cpu.rename.IdleCycles 18571 # Number of cycles rename is idle
-system.cpu.rename.BlockCycles 3611 # Number of cycles rename is blocking
-system.cpu.rename.serializeStallCycles 1447 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RunCycles 5248 # Number of cycles rename is running
-system.cpu.rename.UnblockCycles 5371 # Number of cycles rename is unblocking
-system.cpu.rename.RenamedInsts 27754 # Number of instructions processed by rename
-system.cpu.rename.ROBFullEvents 18 # Number of times rename has blocked due to ROB full
-system.cpu.rename.IQFullEvents 466 # Number of times rename has blocked due to IQ full
-system.cpu.rename.LQFullEvents 832 # Number of times rename has blocked due to LQ full
-system.cpu.rename.SQFullEvents 4294 # Number of times rename has blocked due to SQ full
-system.cpu.rename.RenamedOperands 20868 # Number of destination operands rename has renamed
-system.cpu.rename.RenameLookups 34818 # Number of register rename lookups that rename has made
-system.cpu.rename.int_rename_lookups 34800 # Number of integer rename lookups
-system.cpu.rename.fp_rename_lookups 16 # Number of floating rename lookups
-system.cpu.rename.CommittedMaps 9408 # Number of HB maps that are committed
-system.cpu.rename.UndoneMaps 11460 # Number of HB maps that are undone due to squashing
-system.cpu.rename.serializingInsts 54 # count of serializing insts renamed
-system.cpu.rename.tempSerializingInsts 41 # count of temporary serializing insts renamed
-system.cpu.rename.skidInsts 1221 # count of insts added to the skid buffer
-system.cpu.memDep0.insertedLoads 2635 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep0.insertedStores 1335 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep0.conflictingLoads 13 # Number of conflicting loads.
-system.cpu.memDep0.conflictingStores 7 # Number of conflicting stores.
-system.cpu.memDep1.insertedLoads 2668 # Number of loads inserted to the mem dependence unit.
-system.cpu.memDep1.insertedStores 1295 # Number of stores inserted to the mem dependence unit.
-system.cpu.memDep1.conflictingLoads 8 # Number of conflicting loads.
-system.cpu.memDep1.conflictingStores 0 # Number of conflicting stores.
-system.cpu.iq.iqInstsAdded 25217 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqNonSpecInstsAdded 49 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqInstsIssued 21059 # Number of instructions issued
-system.cpu.iq.iqSquashedInstsIssued 106 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedInstsExamined 12140 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedOperandsExamined 6785 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.iq.iqSquashedNonSpecRemoved 13 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.issued_per_cycle::samples 17609 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::mean 1.195923 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::stdev 2.068924 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::0 11762 66.80% 66.80% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::1 1075 6.10% 72.90% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::2 1081 6.14% 79.04% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::3 919 5.22% 84.26% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::4 899 5.11% 89.36% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::5 701 3.98% 93.34% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::6 574 3.26% 96.60% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::7 264 1.50% 98.10% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::8 334 1.90% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
-system.cpu.iq.issued_per_cycle::total 17609 # Number of insts issued each cycle
-system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntAlu 153 31.03% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntMult 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::IntDiv 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatAdd 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCmp 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatCvt 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMult 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatDiv 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMisc 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatSqrt 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAdd 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdAlu 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCmp 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdCvt 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMisc 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMult 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShift 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdSqrt 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 31.03% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemRead 227 46.04% 77.08% # attempts to use FU when none available
-system.cpu.iq.fu_full::MemWrite 109 22.11% 99.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMemRead 0 0.00% 99.19% # attempts to use FU when none available
-system.cpu.iq.fu_full::FloatMemWrite 4 0.81% 100.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
-system.cpu.iq.FU_type_0::No_OpClass 2 0.02% 0.02% # Type of FU issued
-system.cpu.iq.FU_type_0::IntAlu 7042 67.16% 67.18% # Type of FU issued
-system.cpu.iq.FU_type_0::IntMult 1 0.01% 67.18% # Type of FU issued
-system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.18% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.20% # Type of FU issued
-system.cpu.iq.FU_type_0::MemRead 2285 21.79% 88.99% # Type of FU issued
-system.cpu.iq.FU_type_0::MemWrite 1146 10.93% 99.92% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMemRead 1 0.01% 99.93% # Type of FU issued
-system.cpu.iq.FU_type_0::FloatMemWrite 7 0.07% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_0::total 10486 # Type of FU issued
-system.cpu.iq.FU_type_1::No_OpClass 2 0.02% 0.02% # Type of FU issued
-system.cpu.iq.FU_type_1::IntAlu 7119 67.33% 67.35% # Type of FU issued
-system.cpu.iq.FU_type_1::IntMult 1 0.01% 67.36% # Type of FU issued
-system.cpu.iq.FU_type_1::IntDiv 0 0.00% 67.36% # Type of FU issued
-system.cpu.iq.FU_type_1::FloatAdd 2 0.02% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::FloatCmp 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::FloatCvt 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::FloatMult 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::FloatMultAcc 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::FloatDiv 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::FloatMisc 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::FloatSqrt 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdAdd 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdAddAcc 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdAlu 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdCmp 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdCvt 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdMisc 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdMult 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdMultAcc 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdShift 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdShiftAcc 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdSqrt 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdFloatAdd 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdFloatAlu 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdFloatCmp 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdFloatCvt 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdFloatDiv 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdFloatMisc 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdFloatMult 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdFloatMultAcc 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::SimdFloatSqrt 0 0.00% 67.38% # Type of FU issued
-system.cpu.iq.FU_type_1::MemRead 2310 21.85% 89.23% # Type of FU issued
-system.cpu.iq.FU_type_1::MemWrite 1131 10.70% 99.92% # Type of FU issued
-system.cpu.iq.FU_type_1::FloatMemRead 1 0.01% 99.93% # Type of FU issued
-system.cpu.iq.FU_type_1::FloatMemWrite 7 0.07% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_1::IprAccess 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_1::InstPrefetch 0 0.00% 100.00% # Type of FU issued
-system.cpu.iq.FU_type_1::total 10573 # Type of FU issued
-system.cpu.iq.FU_type::total 21059 0.00% 0.00% # Type of FU issued
-system.cpu.iq.rate 0.411896 # Inst issue rate
-system.cpu.iq.fu_busy_cnt::0 245 # FU busy when requested
-system.cpu.iq.fu_busy_cnt::1 248 # FU busy when requested
-system.cpu.iq.fu_busy_cnt::total 493 # FU busy when requested
-system.cpu.iq.fu_busy_rate::0 0.011634 # FU busy rate (busy events/executed inst)
-system.cpu.iq.fu_busy_rate::1 0.011776 # FU busy rate (busy events/executed inst)
-system.cpu.iq.fu_busy_rate::total 0.023410 # FU busy rate (busy events/executed inst)
-system.cpu.iq.int_inst_queue_reads 60282 # Number of integer instruction queue reads
-system.cpu.iq.int_inst_queue_writes 37413 # Number of integer instruction queue writes
-system.cpu.iq.int_inst_queue_wakeup_accesses 19074 # Number of integer instruction queue wakeup accesses
-system.cpu.iq.fp_inst_queue_reads 44 # Number of floating instruction queue reads
-system.cpu.iq.fp_inst_queue_writes 20 # Number of floating instruction queue writes
-system.cpu.iq.fp_inst_queue_wakeup_accesses 20 # Number of floating instruction queue wakeup accesses
-system.cpu.iq.int_alu_accesses 21524 # Number of integer alu accesses
-system.cpu.iq.fp_alu_accesses 24 # Number of floating point alu accesses
-system.cpu.iew.lsq.thread0.forwLoads 79 # Number of loads that had data forwarded from stores
-system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread0.squashedLoads 1418 # Number of loads squashed
-system.cpu.iew.lsq.thread0.ignoredResponses 0 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread0.memOrderViolation 16 # Number of memory ordering violations
-system.cpu.iew.lsq.thread0.squashedStores 450 # Number of stores squashed
-system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
-system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread0.cacheBlocked 58 # Number of times an access to memory failed due to the cache being blocked
-system.cpu.iew.lsq.thread1.forwLoads 83 # Number of loads that had data forwarded from stores
-system.cpu.iew.lsq.thread1.invAddrLoads 0 # Number of loads ignored due to an invalid address
-system.cpu.iew.lsq.thread1.squashedLoads 1434 # Number of loads squashed
-system.cpu.iew.lsq.thread1.ignoredResponses 3 # Number of memory responses ignored because the instruction is squashed
-system.cpu.iew.lsq.thread1.memOrderViolation 13 # Number of memory ordering violations
-system.cpu.iew.lsq.thread1.squashedStores 405 # Number of stores squashed
-system.cpu.iew.lsq.thread1.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
-system.cpu.iew.lsq.thread1.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread1.rescheduledLoads 1 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread1.cacheBlocked 57 # Number of times an access to memory failed due to the cache being blocked
-system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewSquashCycles 960 # Number of cycles IEW is squashing
-system.cpu.iew.iewBlockCycles 2021 # Number of cycles IEW is blocking
-system.cpu.iew.iewUnblockCycles 347 # Number of cycles IEW is unblocking
-system.cpu.iew.iewDispatchedInsts 25404 # Number of instructions dispatched to IQ
-system.cpu.iew.iewDispSquashedInsts 199 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispLoadInsts 5303 # Number of dispatched load instructions
-system.cpu.iew.iewDispStoreInsts 2630 # Number of dispatched store instructions
-system.cpu.iew.iewDispNonSpecInsts 49 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewIQFullEvents 0 # Number of times the IQ has become full, causing a stall
-system.cpu.iew.iewLSQFullEvents 341 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.memOrderViolationEvents 29 # Number of memory order violations
-system.cpu.iew.predictedTakenIncorrect 167 # Number of branches that were predicted taken incorrectly
-system.cpu.iew.predictedNotTakenIncorrect 860 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.branchMispredicts 1027 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewExecutedInsts 19999 # Number of executed instructions
-system.cpu.iew.iewExecLoadInsts::0 2117 # Number of load instructions executed
-system.cpu.iew.iewExecLoadInsts::1 2148 # Number of load instructions executed
-system.cpu.iew.iewExecLoadInsts::total 4265 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 1060 # Number of squashed instructions skipped in execute
-system.cpu.iew.exec_swp::0 0 # number of swp insts executed
-system.cpu.iew.exec_swp::1 0 # number of swp insts executed
-system.cpu.iew.exec_swp::total 0 # number of swp insts executed
-system.cpu.iew.exec_nop::0 69 # number of nop insts executed
-system.cpu.iew.exec_nop::1 69 # number of nop insts executed
-system.cpu.iew.exec_nop::total 138 # number of nop insts executed
-system.cpu.iew.exec_refs::0 3217 # number of memory reference insts executed
-system.cpu.iew.exec_refs::1 3234 # number of memory reference insts executed
-system.cpu.iew.exec_refs::total 6451 # number of memory reference insts executed
-system.cpu.iew.exec_branches::0 1607 # Number of branches executed
-system.cpu.iew.exec_branches::1 1627 # Number of branches executed
-system.cpu.iew.exec_branches::total 3234 # Number of branches executed
-system.cpu.iew.exec_stores::0 1100 # Number of stores executed
-system.cpu.iew.exec_stores::1 1086 # Number of stores executed
-system.cpu.iew.exec_stores::total 2186 # Number of stores executed
-system.cpu.iew.exec_rate 0.391163 # Inst execution rate
-system.cpu.iew.wb_sent::0 9679 # cumulative count of insts sent to commit
-system.cpu.iew.wb_sent::1 9769 # cumulative count of insts sent to commit
-system.cpu.iew.wb_sent::total 19448 # cumulative count of insts sent to commit
-system.cpu.iew.wb_count::0 9504 # cumulative count of insts written-back
-system.cpu.iew.wb_count::1 9590 # cumulative count of insts written-back
-system.cpu.iew.wb_count::total 19094 # cumulative count of insts written-back
-system.cpu.iew.wb_producers::0 4946 # num instructions producing a value
-system.cpu.iew.wb_producers::1 5011 # num instructions producing a value
-system.cpu.iew.wb_producers::total 9957 # num instructions producing a value
-system.cpu.iew.wb_consumers::0 6500 # num instructions consuming a value
-system.cpu.iew.wb_consumers::1 6565 # num instructions consuming a value
-system.cpu.iew.wb_consumers::total 13065 # num instructions consuming a value
-system.cpu.iew.wb_rate::0 0.185890 # insts written-back per cycle
-system.cpu.iew.wb_rate::1 0.187572 # insts written-back per cycle
-system.cpu.iew.wb_rate::total 0.373462 # insts written-back per cycle
-system.cpu.iew.wb_fanout::0 0.760923 # average fanout of values written-back
-system.cpu.iew.wb_fanout::1 0.763290 # average fanout of values written-back
-system.cpu.iew.wb_fanout::total 0.762113 # average fanout of values written-back
-system.cpu.commit.commitSquashedInsts 12156 # The number of squashed insts skipped by commit
-system.cpu.commit.commitNonSpecStalls 36 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.branchMispredicts 887 # The number of times a branch was mispredicted
-system.cpu.commit.committed_per_cycle::samples 17042 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::mean 0.772151 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::stdev 1.826014 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::0 13049 76.57% 76.57% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::1 1202 7.05% 83.62% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::2 934 5.48% 89.10% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::3 454 2.66% 91.77% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::4 336 1.97% 93.74% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::5 195 1.14% 94.88% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::6 209 1.23% 96.11% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::7 150 0.88% 96.99% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::8 513 3.01% 100.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
-system.cpu.commit.committed_per_cycle::total 17042 # Number of insts commited each cycle
-system.cpu.commit.committedInsts::0 6547 # Number of instructions committed
-system.cpu.commit.committedInsts::1 6612 # Number of instructions committed
-system.cpu.commit.committedInsts::total 13159 # Number of instructions committed
-system.cpu.commit.committedOps::0 6547 # Number of ops (including micro ops) committed
-system.cpu.commit.committedOps::1 6612 # Number of ops (including micro ops) committed
-system.cpu.commit.committedOps::total 13159 # Number of ops (including micro ops) committed
-system.cpu.commit.swp_count::0 0 # Number of s/w prefetches committed
-system.cpu.commit.swp_count::1 0 # Number of s/w prefetches committed
-system.cpu.commit.swp_count::total 0 # Number of s/w prefetches committed
-system.cpu.commit.refs::0 2102 # Number of memory references committed
-system.cpu.commit.refs::1 2124 # Number of memory references committed
-system.cpu.commit.refs::total 4226 # Number of memory references committed
-system.cpu.commit.loads::0 1217 # Number of loads committed
-system.cpu.commit.loads::1 1234 # Number of loads committed
-system.cpu.commit.loads::total 2451 # Number of loads committed
-system.cpu.commit.membars::0 0 # Number of memory barriers committed
-system.cpu.commit.membars::1 0 # Number of memory barriers committed
-system.cpu.commit.membars::total 0 # Number of memory barriers committed
-system.cpu.commit.branches::0 1082 # Number of branches committed
-system.cpu.commit.branches::1 1095 # Number of branches committed
-system.cpu.commit.branches::total 2177 # Number of branches committed
-system.cpu.commit.fp_insts::0 10 # Number of committed floating point instructions.
-system.cpu.commit.fp_insts::1 10 # Number of committed floating point instructions.
-system.cpu.commit.fp_insts::total 20 # Number of committed floating point instructions.
-system.cpu.commit.int_insts::0 6462 # Number of committed integer instructions.
-system.cpu.commit.int_insts::1 6526 # Number of committed integer instructions.
-system.cpu.commit.int_insts::total 12988 # Number of committed integer instructions.
-system.cpu.commit.function_calls::0 132 # Number of function calls committed.
-system.cpu.commit.function_calls::1 133 # Number of function calls committed.
-system.cpu.commit.function_calls::total 265 # Number of function calls committed.
-system.cpu.commit.op_class_0::No_OpClass 19 0.29% 0.29% # Class of committed instruction
-system.cpu.commit.op_class_0::IntAlu 4423 67.56% 67.85% # Class of committed instruction
-system.cpu.commit.op_class_0::IntMult 1 0.02% 67.86% # Class of committed instruction
-system.cpu.commit.op_class_0::IntDiv 0 0.00% 67.86% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatAdd 2 0.03% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatCmp 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatCvt 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMult 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatDiv 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMisc 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAdd 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdAlu 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdCmp 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdCvt 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMisc 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMult 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdShift 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 67.89% # Class of committed instruction
-system.cpu.commit.op_class_0::MemRead 1216 18.57% 86.47% # Class of committed instruction
-system.cpu.commit.op_class_0::MemWrite 878 13.41% 99.88% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMemRead 1 0.02% 99.89% # Class of committed instruction
-system.cpu.commit.op_class_0::FloatMemWrite 7 0.11% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_0::total 6547 # Class of committed instruction
-system.cpu.commit.op_class_1::No_OpClass 19 0.29% 0.29% # Class of committed instruction
-system.cpu.commit.op_class_1::IntAlu 4466 67.54% 67.83% # Class of committed instruction
-system.cpu.commit.op_class_1::IntMult 1 0.02% 67.85% # Class of committed instruction
-system.cpu.commit.op_class_1::IntDiv 0 0.00% 67.85% # Class of committed instruction
-system.cpu.commit.op_class_1::FloatAdd 2 0.03% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::FloatCmp 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::FloatCvt 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::FloatMult 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::FloatMultAcc 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::FloatDiv 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::FloatMisc 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::FloatSqrt 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdAdd 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdAddAcc 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdAlu 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdCmp 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdCvt 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdMisc 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdMult 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdMultAcc 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdShift 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdShiftAcc 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdSqrt 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdFloatAdd 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdFloatAlu 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdFloatCmp 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdFloatCvt 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdFloatDiv 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdFloatMisc 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdFloatMult 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdFloatMultAcc 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::SimdFloatSqrt 0 0.00% 67.88% # Class of committed instruction
-system.cpu.commit.op_class_1::MemRead 1233 18.65% 86.52% # Class of committed instruction
-system.cpu.commit.op_class_1::MemWrite 883 13.35% 99.88% # Class of committed instruction
-system.cpu.commit.op_class_1::FloatMemRead 1 0.02% 99.89% # Class of committed instruction
-system.cpu.commit.op_class_1::FloatMemWrite 7 0.11% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_1::IprAccess 0 0.00% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_1::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
-system.cpu.commit.op_class_1::total 6612 # Class of committed instruction
-system.cpu.commit.op_class::total 13159 0.00% 0.00% # Class of committed instruction
-system.cpu.commit.bw_lim_events 513 # number cycles where commit BW limit reached
-system.cpu.rob.rob_reads 93105 # The number of ROB reads
-system.cpu.rob.rob_writes 52882 # The number of ROB writes
-system.cpu.timesIdled 260 # Number of times that the entire CPU went into an idle state and unscheduled itself
-system.cpu.idleCycles 33518 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.committedInsts::0 6530 # Number of Instructions Simulated
-system.cpu.committedInsts::1 6595 # Number of Instructions Simulated
-system.cpu.committedInsts::total 13125 # Number of Instructions Simulated
-system.cpu.committedOps::0 6530 # Number of Ops (including micro ops) Simulated
-system.cpu.committedOps::1 6595 # Number of Ops (including micro ops) Simulated
-system.cpu.committedOps::total 13125 # Number of Ops (including micro ops) Simulated
-system.cpu.cpi::0 7.829556 # CPI: Cycles Per Instruction
-system.cpu.cpi::1 7.752388 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 3.895390 # CPI: Total CPI of All Threads
-system.cpu.ipc::0 0.127721 # IPC: Instructions Per Cycle
-system.cpu.ipc::1 0.128993 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 0.256714 # IPC: Total IPC of All Threads
-system.cpu.int_regfile_reads 25576 # number of integer regfile reads
-system.cpu.int_regfile_writes 14448 # number of integer regfile writes
-system.cpu.fp_regfile_reads 16 # number of floating regfile reads
-system.cpu.fp_regfile_writes 4 # number of floating regfile writes
-system.cpu.misc_regfile_reads 2 # number of misc regfile reads
-system.cpu.misc_regfile_writes 2 # number of misc regfile writes
-system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 25563000 # Cumulative time (in ticks) in various power states
-system.cpu.dcache.tags.replacements::0 0 # number of replacements
-system.cpu.dcache.tags.replacements::1 0 # number of replacements
-system.cpu.dcache.tags.replacements::total 0 # number of replacements
-system.cpu.dcache.tags.tagsinuse 108.945725 # Cycle average of tags in use
-system.cpu.dcache.tags.total_refs 4625 # Total number of references to valid blocks.
-system.cpu.dcache.tags.sampled_refs 175 # Sample count of references to valid blocks.
-system.cpu.dcache.tags.avg_refs 26.428571 # Average number of references to valid blocks.
-system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.tags.occ_blocks::cpu.data 108.945725 # Average occupied blocks per requestor
-system.cpu.dcache.tags.occ_percent::cpu.data 0.026598 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_percent::total 0.026598 # Average percentage of cache occupancy
-system.cpu.dcache.tags.occ_task_id_blocks::1024 175 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::0 41 # Occupied blocks per task id
-system.cpu.dcache.tags.age_task_id_blocks_1024::1 134 # Occupied blocks per task id
-system.cpu.dcache.tags.occ_task_id_percent::1024 0.042725 # Percentage of cache occupancy per task id
-system.cpu.dcache.tags.tag_accesses 11523 # Number of tag accesses
-system.cpu.dcache.tags.data_accesses 11523 # Number of data accesses
-system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 25563000 # Cumulative time (in ticks) in various power states
-system.cpu.dcache.ReadReq_hits::cpu.data 3561 # number of ReadReq hits
-system.cpu.dcache.ReadReq_hits::total 3561 # number of ReadReq hits
-system.cpu.dcache.WriteReq_hits::cpu.data 1064 # number of WriteReq hits
-system.cpu.dcache.WriteReq_hits::total 1064 # number of WriteReq hits
-system.cpu.dcache.demand_hits::cpu.data 4625 # number of demand (read+write) hits
-system.cpu.dcache.demand_hits::total 4625 # number of demand (read+write) hits
-system.cpu.dcache.overall_hits::cpu.data 4625 # number of overall hits
-system.cpu.dcache.overall_hits::total 4625 # number of overall hits
-system.cpu.dcache.ReadReq_misses::cpu.data 338 # number of ReadReq misses
-system.cpu.dcache.ReadReq_misses::total 338 # number of ReadReq misses
-system.cpu.dcache.WriteReq_misses::cpu.data 711 # number of WriteReq misses
-system.cpu.dcache.WriteReq_misses::total 711 # number of WriteReq misses
-system.cpu.dcache.demand_misses::cpu.data 1049 # number of demand (read+write) misses
-system.cpu.dcache.demand_misses::total 1049 # number of demand (read+write) misses
-system.cpu.dcache.overall_misses::cpu.data 1049 # number of overall misses
-system.cpu.dcache.overall_misses::total 1049 # number of overall misses
-system.cpu.dcache.ReadReq_miss_latency::cpu.data 29216500 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_latency::total 29216500 # number of ReadReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::cpu.data 54293993 # number of WriteReq miss cycles
-system.cpu.dcache.WriteReq_miss_latency::total 54293993 # number of WriteReq miss cycles
-system.cpu.dcache.demand_miss_latency::cpu.data 83510493 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_latency::total 83510493 # number of demand (read+write) miss cycles
-system.cpu.dcache.overall_miss_latency::cpu.data 83510493 # number of overall miss cycles
-system.cpu.dcache.overall_miss_latency::total 83510493 # number of overall miss cycles
-system.cpu.dcache.ReadReq_accesses::cpu.data 3899 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_accesses::total 3899 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::cpu.data 1775 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_accesses::total 1775 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.demand_accesses::cpu.data 5674 # number of demand (read+write) accesses
-system.cpu.dcache.demand_accesses::total 5674 # number of demand (read+write) accesses
-system.cpu.dcache.overall_accesses::cpu.data 5674 # number of overall (read+write) accesses
-system.cpu.dcache.overall_accesses::total 5674 # number of overall (read+write) accesses
-system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.086689 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_miss_rate::total 0.086689 # miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.400563 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_miss_rate::total 0.400563 # miss rate for WriteReq accesses
-system.cpu.dcache.demand_miss_rate::cpu.data 0.184878 # miss rate for demand accesses
-system.cpu.dcache.demand_miss_rate::total 0.184878 # miss rate for demand accesses
-system.cpu.dcache.overall_miss_rate::cpu.data 0.184878 # miss rate for overall accesses
-system.cpu.dcache.overall_miss_rate::total 0.184878 # miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 86439.349112 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_miss_latency::total 86439.349112 # average ReadReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 76362.859353 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_miss_latency::total 76362.859353 # average WriteReq miss latency
-system.cpu.dcache.demand_avg_miss_latency::cpu.data 79609.621544 # average overall miss latency
-system.cpu.dcache.demand_avg_miss_latency::total 79609.621544 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::cpu.data 79609.621544 # average overall miss latency
-system.cpu.dcache.overall_avg_miss_latency::total 79609.621544 # average overall miss latency
-system.cpu.dcache.blocked_cycles::no_mshrs 1769 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles::no_targets 155 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_mshrs 17 # number of cycles access was blocked
-system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_mshrs 104.058824 # average number of cycles each access was blocked
-system.cpu.dcache.avg_blocked_cycles::no_targets 155 # average number of cycles each access was blocked
-system.cpu.dcache.ReadReq_mshr_hits::cpu.data 236 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_hits::total 236 # number of ReadReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::cpu.data 638 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_hits::total 638 # number of WriteReq MSHR hits
-system.cpu.dcache.demand_mshr_hits::cpu.data 874 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_hits::total 874 # number of demand (read+write) MSHR hits
-system.cpu.dcache.overall_mshr_hits::cpu.data 874 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_hits::total 874 # number of overall MSHR hits
-system.cpu.dcache.ReadReq_mshr_misses::cpu.data 102 # number of ReadReq MSHR misses
-system.cpu.dcache.ReadReq_mshr_misses::total 102 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::cpu.data 73 # number of WriteReq MSHR misses
-system.cpu.dcache.WriteReq_mshr_misses::total 73 # number of WriteReq MSHR misses
-system.cpu.dcache.demand_mshr_misses::cpu.data 175 # number of demand (read+write) MSHR misses
-system.cpu.dcache.demand_mshr_misses::total 175 # number of demand (read+write) MSHR misses
-system.cpu.dcache.overall_mshr_misses::cpu.data 175 # number of overall MSHR misses
-system.cpu.dcache.overall_mshr_misses::total 175 # number of overall MSHR misses
-system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 10272000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_latency::total 10272000 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 6249500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.WriteReq_mshr_miss_latency::total 6249500 # number of WriteReq MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::cpu.data 16521500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_latency::total 16521500 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::cpu.data 16521500 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_latency::total 16521500 # number of overall MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.026161 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.026161 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.041127 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.041127 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.030842 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_miss_rate::total 0.030842 # mshr miss rate for demand accesses
-system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.030842 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_miss_rate::total 0.030842 # mshr miss rate for overall accesses
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 100705.882353 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 100705.882353 # average ReadReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 85609.589041 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 85609.589041 # average WriteReq mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 94408.571429 # average overall mshr miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency::total 94408.571429 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 94408.571429 # average overall mshr miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency::total 94408.571429 # average overall mshr miss latency
-system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 25563000 # Cumulative time (in ticks) in various power states
-system.cpu.icache.tags.replacements::0 1 # number of replacements
-system.cpu.icache.tags.replacements::1 0 # number of replacements
-system.cpu.icache.tags.replacements::total 1 # number of replacements
-system.cpu.icache.tags.tagsinuse 159.243131 # Cycle average of tags in use
-system.cpu.icache.tags.total_refs 3483 # Total number of references to valid blocks.
-system.cpu.icache.tags.sampled_refs 317 # Sample count of references to valid blocks.
-system.cpu.icache.tags.avg_refs 10.987382 # Average number of references to valid blocks.
-system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.icache.tags.occ_blocks::cpu.inst 159.243131 # Average occupied blocks per requestor
-system.cpu.icache.tags.occ_percent::cpu.inst 0.077755 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_percent::total 0.077755 # Average percentage of cache occupancy
-system.cpu.icache.tags.occ_task_id_blocks::1024 316 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::0 124 # Occupied blocks per task id
-system.cpu.icache.tags.age_task_id_blocks_1024::1 192 # Occupied blocks per task id
-system.cpu.icache.tags.occ_task_id_percent::1024 0.154297 # Percentage of cache occupancy per task id
-system.cpu.icache.tags.tag_accesses 9105 # Number of tag accesses
-system.cpu.icache.tags.data_accesses 9105 # Number of data accesses
-system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 25563000 # Cumulative time (in ticks) in various power states
-system.cpu.icache.ReadReq_hits::cpu.inst 3483 # number of ReadReq hits
-system.cpu.icache.ReadReq_hits::total 3483 # number of ReadReq hits
-system.cpu.icache.demand_hits::cpu.inst 3483 # number of demand (read+write) hits
-system.cpu.icache.demand_hits::total 3483 # number of demand (read+write) hits
-system.cpu.icache.overall_hits::cpu.inst 3483 # number of overall hits
-system.cpu.icache.overall_hits::total 3483 # number of overall hits
-system.cpu.icache.ReadReq_misses::cpu.inst 911 # number of ReadReq misses
-system.cpu.icache.ReadReq_misses::total 911 # number of ReadReq misses
-system.cpu.icache.demand_misses::cpu.inst 911 # number of demand (read+write) misses
-system.cpu.icache.demand_misses::total 911 # number of demand (read+write) misses
-system.cpu.icache.overall_misses::cpu.inst 911 # number of overall misses
-system.cpu.icache.overall_misses::total 911 # number of overall misses
-system.cpu.icache.ReadReq_miss_latency::cpu.inst 73733999 # number of ReadReq miss cycles
-system.cpu.icache.ReadReq_miss_latency::total 73733999 # number of ReadReq miss cycles
-system.cpu.icache.demand_miss_latency::cpu.inst 73733999 # number of demand (read+write) miss cycles
-system.cpu.icache.demand_miss_latency::total 73733999 # number of demand (read+write) miss cycles
-system.cpu.icache.overall_miss_latency::cpu.inst 73733999 # number of overall miss cycles
-system.cpu.icache.overall_miss_latency::total 73733999 # number of overall miss cycles
-system.cpu.icache.ReadReq_accesses::cpu.inst 4394 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_accesses::total 4394 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.demand_accesses::cpu.inst 4394 # number of demand (read+write) accesses
-system.cpu.icache.demand_accesses::total 4394 # number of demand (read+write) accesses
-system.cpu.icache.overall_accesses::cpu.inst 4394 # number of overall (read+write) accesses
-system.cpu.icache.overall_accesses::total 4394 # number of overall (read+write) accesses
-system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.207328 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_miss_rate::total 0.207328 # miss rate for ReadReq accesses
-system.cpu.icache.demand_miss_rate::cpu.inst 0.207328 # miss rate for demand accesses
-system.cpu.icache.demand_miss_rate::total 0.207328 # miss rate for demand accesses
-system.cpu.icache.overall_miss_rate::cpu.inst 0.207328 # miss rate for overall accesses
-system.cpu.icache.overall_miss_rate::total 0.207328 # miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 80937.430296 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_miss_latency::total 80937.430296 # average ReadReq miss latency
-system.cpu.icache.demand_avg_miss_latency::cpu.inst 80937.430296 # average overall miss latency
-system.cpu.icache.demand_avg_miss_latency::total 80937.430296 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::cpu.inst 80937.430296 # average overall miss latency
-system.cpu.icache.overall_avg_miss_latency::total 80937.430296 # average overall miss latency
-system.cpu.icache.blocked_cycles::no_mshrs 136 # number of cycles access was blocked
-system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.blocked::no_mshrs 1 # number of cycles access was blocked
-system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.icache.avg_blocked_cycles::no_mshrs 136 # average number of cycles each access was blocked
-system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.icache.writebacks::writebacks 1 # number of writebacks
-system.cpu.icache.writebacks::total 1 # number of writebacks
-system.cpu.icache.ReadReq_mshr_hits::cpu.inst 594 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_hits::total 594 # number of ReadReq MSHR hits
-system.cpu.icache.demand_mshr_hits::cpu.inst 594 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_hits::total 594 # number of demand (read+write) MSHR hits
-system.cpu.icache.overall_mshr_hits::cpu.inst 594 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_hits::total 594 # number of overall MSHR hits
-system.cpu.icache.ReadReq_mshr_misses::cpu.inst 317 # number of ReadReq MSHR misses
-system.cpu.icache.ReadReq_mshr_misses::total 317 # number of ReadReq MSHR misses
-system.cpu.icache.demand_mshr_misses::cpu.inst 317 # number of demand (read+write) MSHR misses
-system.cpu.icache.demand_mshr_misses::total 317 # number of demand (read+write) MSHR misses
-system.cpu.icache.overall_mshr_misses::cpu.inst 317 # number of overall MSHR misses
-system.cpu.icache.overall_mshr_misses::total 317 # number of overall MSHR misses
-system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 27574500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_latency::total 27574500 # number of ReadReq MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::cpu.inst 27574500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.demand_mshr_miss_latency::total 27574500 # number of demand (read+write) MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::cpu.inst 27574500 # number of overall MSHR miss cycles
-system.cpu.icache.overall_mshr_miss_latency::total 27574500 # number of overall MSHR miss cycles
-system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.072144 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_miss_rate::total 0.072144 # mshr miss rate for ReadReq accesses
-system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.072144 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_miss_rate::total 0.072144 # mshr miss rate for demand accesses
-system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.072144 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_miss_rate::total 0.072144 # mshr miss rate for overall accesses
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 86985.804416 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 86985.804416 # average ReadReq mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 86985.804416 # average overall mshr miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency::total 86985.804416 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 86985.804416 # average overall mshr miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency::total 86985.804416 # average overall mshr miss latency
-system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 25563000 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.tags.replacements::0 0 # number of replacements
-system.cpu.l2cache.tags.replacements::1 0 # number of replacements
-system.cpu.l2cache.tags.replacements::total 0 # number of replacements
-system.cpu.l2cache.tags.tagsinuse 268.537778 # Cycle average of tags in use
-system.cpu.l2cache.tags.total_refs 1 # Total number of references to valid blocks.
-system.cpu.l2cache.tags.sampled_refs 492 # Sample count of references to valid blocks.
-system.cpu.l2cache.tags.avg_refs 0.002033 # Average number of references to valid blocks.
-system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.tags.occ_blocks::cpu.inst 159.520172 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_blocks::cpu.data 109.017606 # Average occupied blocks per requestor
-system.cpu.l2cache.tags.occ_percent::cpu.inst 0.004868 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::cpu.data 0.003327 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_percent::total 0.008195 # Average percentage of cache occupancy
-system.cpu.l2cache.tags.occ_task_id_blocks::1024 492 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::0 165 # Occupied blocks per task id
-system.cpu.l2cache.tags.age_task_id_blocks_1024::1 327 # Occupied blocks per task id
-system.cpu.l2cache.tags.occ_task_id_percent::1024 0.015015 # Percentage of cache occupancy per task id
-system.cpu.l2cache.tags.tag_accesses 4436 # Number of tag accesses
-system.cpu.l2cache.tags.data_accesses 4436 # Number of data accesses
-system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 25563000 # Cumulative time (in ticks) in various power states
-system.cpu.l2cache.WritebackClean_hits::writebacks 1 # number of WritebackClean hits
-system.cpu.l2cache.WritebackClean_hits::total 1 # number of WritebackClean hits
-system.cpu.l2cache.ReadExReq_misses::cpu.data 73 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_misses::total 73 # number of ReadExReq misses
-system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 317 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadCleanReq_misses::total 317 # number of ReadCleanReq misses
-system.cpu.l2cache.ReadSharedReq_misses::cpu.data 102 # number of ReadSharedReq misses
-system.cpu.l2cache.ReadSharedReq_misses::total 102 # number of ReadSharedReq misses
-system.cpu.l2cache.demand_misses::cpu.inst 317 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::cpu.data 175 # number of demand (read+write) misses
-system.cpu.l2cache.demand_misses::total 492 # number of demand (read+write) misses
-system.cpu.l2cache.overall_misses::cpu.inst 317 # number of overall misses
-system.cpu.l2cache.overall_misses::cpu.data 175 # number of overall misses
-system.cpu.l2cache.overall_misses::total 492 # number of overall misses
-system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 6138000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadExReq_miss_latency::total 6138000 # number of ReadExReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 27097500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadCleanReq_miss_latency::total 27097500 # number of ReadCleanReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 10111000 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.ReadSharedReq_miss_latency::total 10111000 # number of ReadSharedReq miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.inst 27097500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::cpu.data 16249000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_latency::total 43346500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.inst 27097500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::cpu.data 16249000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_latency::total 43346500 # number of overall miss cycles
-system.cpu.l2cache.WritebackClean_accesses::writebacks 1 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.WritebackClean_accesses::total 1 # number of WritebackClean accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::cpu.data 73 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_accesses::total 73 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 317 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadCleanReq_accesses::total 317 # number of ReadCleanReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 102 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.ReadSharedReq_accesses::total 102 # number of ReadSharedReq accesses(hits+misses)
-system.cpu.l2cache.demand_accesses::cpu.inst 317 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::cpu.data 175 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_accesses::total 492 # number of demand (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.inst 317 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::cpu.data 175 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_accesses::total 492 # number of overall (read+write) accesses
-system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 1 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_miss_rate::total 1 # miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 1 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_miss_rate::total 1 # miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_miss_rate::cpu.inst 1 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
-system.cpu.l2cache.demand_miss_rate::total 1 # miss rate for demand accesses
-system.cpu.l2cache.overall_miss_rate::cpu.inst 1 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
-system.cpu.l2cache.overall_miss_rate::total 1 # miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 84082.191781 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_miss_latency::total 84082.191781 # average ReadExReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 85481.072555 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 85481.072555 # average ReadCleanReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 99127.450980 # average ReadSharedReq miss latency
-system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 99127.450980 # average ReadSharedReq miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 85481.072555 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::cpu.data 92851.428571 # average overall miss latency
-system.cpu.l2cache.demand_avg_miss_latency::total 88102.642276 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 85481.072555 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::cpu.data 92851.428571 # average overall miss latency
-system.cpu.l2cache.overall_avg_miss_latency::total 88102.642276 # average overall miss latency
-system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
-system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
-system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
-system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 73 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_misses::total 73 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 317 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadCleanReq_mshr_misses::total 317 # number of ReadCleanReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 102 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.ReadSharedReq_mshr_misses::total 102 # number of ReadSharedReq MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.inst 317 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::cpu.data 175 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.demand_mshr_misses::total 492 # number of demand (read+write) MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.inst 317 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::cpu.data 175 # number of overall MSHR misses
-system.cpu.l2cache.overall_mshr_misses::total 492 # number of overall MSHR misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 5408000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 5408000 # number of ReadExReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 23927500 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 23927500 # number of ReadCleanReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 9091000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 9091000 # number of ReadSharedReq MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 23927500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 14499000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_latency::total 38426500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 23927500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 14499000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_latency::total 38426500 # number of overall MSHR miss cycles
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 1 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 1 # mshr miss rate for ReadCleanReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 1 # mshr miss rate for ReadSharedReq accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 1 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 74082.191781 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 74082.191781 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 75481.072555 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 75481.072555 # average ReadCleanReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 89127.450980 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 89127.450980 # average ReadSharedReq mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 75481.072555 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 82851.428571 # average overall mshr miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency::total 78102.642276 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 75481.072555 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 82851.428571 # average overall mshr miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency::total 78102.642276 # average overall mshr miss latency
-system.cpu.toL2Bus.snoop_filter.tot_requests 493 # Total number of requests made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_requests 1 # Number of requests hitting in the snoop filter with a single holder of the requested data.
-system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
-system.cpu.toL2Bus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
-system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 25563000 # Cumulative time (in ticks) in various power states
-system.cpu.toL2Bus.trans_dist::ReadResp 419 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::WritebackClean 1 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExReq 73 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadExResp 73 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadCleanReq 317 # Transaction distribution
-system.cpu.toL2Bus.trans_dist::ReadSharedReq 102 # Transaction distribution
-system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 635 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 350 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_count::total 985 # Packet count per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 20352 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 11200 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.pkt_size::total 31552 # Cumulative packet size per connected master and slave (bytes)
-system.cpu.toL2Bus.snoops 0 # Total snoops (count)
-system.cpu.toL2Bus.snoopTraffic 0 # Total snoop traffic (bytes)
-system.cpu.toL2Bus.snoop_fanout::samples 492 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::mean 0 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::stdev 0 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::0 492 100.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::max_value 0 # Request fanout histogram
-system.cpu.toL2Bus.snoop_fanout::total 492 # Request fanout histogram
-system.cpu.toL2Bus.reqLayer0.occupancy 247500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.reqLayer0.utilization 1.0 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer0.occupancy 475500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer0.utilization 1.9 # Layer utilization (%)
-system.cpu.toL2Bus.respLayer1.occupancy 262500 # Layer occupancy (ticks)
-system.cpu.toL2Bus.respLayer1.utilization 1.0 # Layer utilization (%)
-system.membus.snoop_filter.tot_requests 492 # Total number of requests made to the snoop filter.
-system.membus.snoop_filter.hit_single_requests 0 # Number of requests hitting in the snoop filter with a single holder of the requested data.
-system.membus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
-system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
-system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
-system.membus.pwrStateResidencyTicks::UNDEFINED 25563000 # Cumulative time (in ticks) in various power states
-system.membus.trans_dist::ReadResp 419 # Transaction distribution
-system.membus.trans_dist::ReadExReq 73 # Transaction distribution
-system.membus.trans_dist::ReadExResp 73 # Transaction distribution
-system.membus.trans_dist::ReadSharedReq 419 # Transaction distribution
-system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 984 # Packet count per connected master and slave (bytes)
-system.membus.pkt_count::total 984 # Packet count per connected master and slave (bytes)
-system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 31488 # Cumulative packet size per connected master and slave (bytes)
-system.membus.pkt_size::total 31488 # Cumulative packet size per connected master and slave (bytes)
-system.membus.snoops 0 # Total snoops (count)
-system.membus.snoopTraffic 0 # Total snoop traffic (bytes)
-system.membus.snoop_fanout::samples 492 # Request fanout histogram
-system.membus.snoop_fanout::mean 0 # Request fanout histogram
-system.membus.snoop_fanout::stdev 0 # Request fanout histogram
-system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
-system.membus.snoop_fanout::0 492 100.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
-system.membus.snoop_fanout::min_value 0 # Request fanout histogram
-system.membus.snoop_fanout::max_value 0 # Request fanout histogram
-system.membus.snoop_fanout::total 492 # Request fanout histogram
-system.membus.reqLayer0.occupancy 588500 # Layer occupancy (ticks)
-system.membus.reqLayer0.utilization 2.3 # Layer utilization (%)
-system.membus.respLayer1.occupancy 2626750 # Layer occupancy (ticks)
-system.membus.respLayer1.utilization 10.3 # Layer utilization (%)
+sim_seconds 0.000027
+sim_ticks 27117500
+final_tick 27117500
+sim_freq 1000000000000
+host_inst_rate 132500
+host_op_rate 132484
+host_tick_rate 281303428
+host_mem_usage 265748
+host_seconds 0.10
+sim_insts 12770
+sim_ops 12770
+system.voltage_domain.voltage 1
+system.clk_domain.clock 1000
+system.physmem.pwrStateResidencyTicks::UNDEFINED 27117500
+system.physmem.bytes_read::cpu.inst 39680
+system.physmem.bytes_read::cpu.data 21888
+system.physmem.bytes_read::total 61568
+system.physmem.bytes_inst_read::cpu.inst 39680
+system.physmem.bytes_inst_read::total 39680
+system.physmem.num_reads::cpu.inst 620
+system.physmem.num_reads::cpu.data 342
+system.physmem.num_reads::total 962
+system.physmem.bw_read::cpu.inst 1463261731
+system.physmem.bw_read::cpu.data 807154052
+system.physmem.bw_read::total 2270415783
+system.physmem.bw_inst_read::cpu.inst 1463261731
+system.physmem.bw_inst_read::total 1463261731
+system.physmem.bw_total::cpu.inst 1463261731
+system.physmem.bw_total::cpu.data 807154052
+system.physmem.bw_total::total 2270415783
+system.physmem.readReqs 963
+system.physmem.writeReqs 0
+system.physmem.readBursts 963
+system.physmem.writeBursts 0
+system.physmem.bytesReadDRAM 61632
+system.physmem.bytesReadWrQ 0
+system.physmem.bytesWritten 0
+system.physmem.bytesReadSys 61632
+system.physmem.bytesWrittenSys 0
+system.physmem.servicedByWrQ 0
+system.physmem.mergedWrBursts 0
+system.physmem.neitherReadNorWriteReqs 0
+system.physmem.perBankRdBursts::0 82
+system.physmem.perBankRdBursts::1 150
+system.physmem.perBankRdBursts::2 77
+system.physmem.perBankRdBursts::3 59
+system.physmem.perBankRdBursts::4 88
+system.physmem.perBankRdBursts::5 45
+system.physmem.perBankRdBursts::6 32
+system.physmem.perBankRdBursts::7 50
+system.physmem.perBankRdBursts::8 42
+system.physmem.perBankRdBursts::9 38
+system.physmem.perBankRdBursts::10 28
+system.physmem.perBankRdBursts::11 33
+system.physmem.perBankRdBursts::12 15
+system.physmem.perBankRdBursts::13 120
+system.physmem.perBankRdBursts::14 67
+system.physmem.perBankRdBursts::15 37
+system.physmem.perBankWrBursts::0 0
+system.physmem.perBankWrBursts::1 0
+system.physmem.perBankWrBursts::2 0
+system.physmem.perBankWrBursts::3 0
+system.physmem.perBankWrBursts::4 0
+system.physmem.perBankWrBursts::5 0
+system.physmem.perBankWrBursts::6 0
+system.physmem.perBankWrBursts::7 0
+system.physmem.perBankWrBursts::8 0
+system.physmem.perBankWrBursts::9 0
+system.physmem.perBankWrBursts::10 0
+system.physmem.perBankWrBursts::11 0
+system.physmem.perBankWrBursts::12 0
+system.physmem.perBankWrBursts::13 0
+system.physmem.perBankWrBursts::14 0
+system.physmem.perBankWrBursts::15 0
+system.physmem.numRdRetry 0
+system.physmem.numWrRetry 0
+system.physmem.totGap 27086500
+system.physmem.readPktSize::0 0
+system.physmem.readPktSize::1 0
+system.physmem.readPktSize::2 0
+system.physmem.readPktSize::3 0
+system.physmem.readPktSize::4 0
+system.physmem.readPktSize::5 0
+system.physmem.readPktSize::6 963
+system.physmem.writePktSize::0 0
+system.physmem.writePktSize::1 0
+system.physmem.writePktSize::2 0
+system.physmem.writePktSize::3 0
+system.physmem.writePktSize::4 0
+system.physmem.writePktSize::5 0
+system.physmem.writePktSize::6 0
+system.physmem.rdQLenPdf::0 329
+system.physmem.rdQLenPdf::1 321
+system.physmem.rdQLenPdf::2 178
+system.physmem.rdQLenPdf::3 95
+system.physmem.rdQLenPdf::4 35
+system.physmem.rdQLenPdf::5 5
+system.physmem.rdQLenPdf::6 0
+system.physmem.rdQLenPdf::7 0
+system.physmem.rdQLenPdf::8 0
+system.physmem.rdQLenPdf::9 0
+system.physmem.rdQLenPdf::10 0
+system.physmem.rdQLenPdf::11 0
+system.physmem.rdQLenPdf::12 0
+system.physmem.rdQLenPdf::13 0
+system.physmem.rdQLenPdf::14 0
+system.physmem.rdQLenPdf::15 0
+system.physmem.rdQLenPdf::16 0
+system.physmem.rdQLenPdf::17 0
+system.physmem.rdQLenPdf::18 0
+system.physmem.rdQLenPdf::19 0
+system.physmem.rdQLenPdf::20 0
+system.physmem.rdQLenPdf::21 0
+system.physmem.rdQLenPdf::22 0
+system.physmem.rdQLenPdf::23 0
+system.physmem.rdQLenPdf::24 0
+system.physmem.rdQLenPdf::25 0
+system.physmem.rdQLenPdf::26 0
+system.physmem.rdQLenPdf::27 0
+system.physmem.rdQLenPdf::28 0
+system.physmem.rdQLenPdf::29 0
+system.physmem.rdQLenPdf::30 0
+system.physmem.rdQLenPdf::31 0
+system.physmem.wrQLenPdf::0 0
+system.physmem.wrQLenPdf::1 0
+system.physmem.wrQLenPdf::2 0
+system.physmem.wrQLenPdf::3 0
+system.physmem.wrQLenPdf::4 0
+system.physmem.wrQLenPdf::5 0
+system.physmem.wrQLenPdf::6 0
+system.physmem.wrQLenPdf::7 0
+system.physmem.wrQLenPdf::8 0
+system.physmem.wrQLenPdf::9 0
+system.physmem.wrQLenPdf::10 0
+system.physmem.wrQLenPdf::11 0
+system.physmem.wrQLenPdf::12 0
+system.physmem.wrQLenPdf::13 0
+system.physmem.wrQLenPdf::14 0
+system.physmem.wrQLenPdf::15 0
+system.physmem.wrQLenPdf::16 0
+system.physmem.wrQLenPdf::17 0
+system.physmem.wrQLenPdf::18 0
+system.physmem.wrQLenPdf::19 0
+system.physmem.wrQLenPdf::20 0
+system.physmem.wrQLenPdf::21 0
+system.physmem.wrQLenPdf::22 0
+system.physmem.wrQLenPdf::23 0
+system.physmem.wrQLenPdf::24 0
+system.physmem.wrQLenPdf::25 0
+system.physmem.wrQLenPdf::26 0
+system.physmem.wrQLenPdf::27 0
+system.physmem.wrQLenPdf::28 0
+system.physmem.wrQLenPdf::29 0
+system.physmem.wrQLenPdf::30 0
+system.physmem.wrQLenPdf::31 0
+system.physmem.wrQLenPdf::32 0
+system.physmem.wrQLenPdf::33 0
+system.physmem.wrQLenPdf::34 0
+system.physmem.wrQLenPdf::35 0
+system.physmem.wrQLenPdf::36 0
+system.physmem.wrQLenPdf::37 0
+system.physmem.wrQLenPdf::38 0
+system.physmem.wrQLenPdf::39 0
+system.physmem.wrQLenPdf::40 0
+system.physmem.wrQLenPdf::41 0
+system.physmem.wrQLenPdf::42 0
+system.physmem.wrQLenPdf::43 0
+system.physmem.wrQLenPdf::44 0
+system.physmem.wrQLenPdf::45 0
+system.physmem.wrQLenPdf::46 0
+system.physmem.wrQLenPdf::47 0
+system.physmem.wrQLenPdf::48 0
+system.physmem.wrQLenPdf::49 0
+system.physmem.wrQLenPdf::50 0
+system.physmem.wrQLenPdf::51 0
+system.physmem.wrQLenPdf::52 0
+system.physmem.wrQLenPdf::53 0
+system.physmem.wrQLenPdf::54 0
+system.physmem.wrQLenPdf::55 0
+system.physmem.wrQLenPdf::56 0
+system.physmem.wrQLenPdf::57 0
+system.physmem.wrQLenPdf::58 0
+system.physmem.wrQLenPdf::59 0
+system.physmem.wrQLenPdf::60 0
+system.physmem.wrQLenPdf::61 0
+system.physmem.wrQLenPdf::62 0
+system.physmem.wrQLenPdf::63 0
+system.physmem.bytesPerActivate::samples 202
+system.physmem.bytesPerActivate::mean 288.316832
+system.physmem.bytesPerActivate::gmean 177.342258
+system.physmem.bytesPerActivate::stdev 298.023303
+system.physmem.bytesPerActivate::0-127 71 35.15% 35.15%
+system.physmem.bytesPerActivate::128-255 55 27.23% 62.38%
+system.physmem.bytesPerActivate::256-383 17 8.42% 70.79%
+system.physmem.bytesPerActivate::384-511 14 6.93% 77.72%
+system.physmem.bytesPerActivate::512-639 12 5.94% 83.66%
+system.physmem.bytesPerActivate::640-767 6 2.97% 86.63%
+system.physmem.bytesPerActivate::768-895 9 4.46% 91.09%
+system.physmem.bytesPerActivate::896-1023 5 2.48% 93.56%
+system.physmem.bytesPerActivate::1024-1151 13 6.44% 100.00%
+system.physmem.bytesPerActivate::total 202
+system.physmem.totQLat 16137750
+system.physmem.totMemAccLat 34194000
+system.physmem.totBusLat 4815000
+system.physmem.avgQLat 16757.79
+system.physmem.avgBusLat 5000.00
+system.physmem.avgMemAccLat 35507.79
+system.physmem.avgRdBW 2272.78
+system.physmem.avgWrBW 0.00
+system.physmem.avgRdBWSys 2272.78
+system.physmem.avgWrBWSys 0.00
+system.physmem.peakBW 12800.00
+system.physmem.busUtil 17.76
+system.physmem.busUtilRead 17.76
+system.physmem.busUtilWrite 0.00
+system.physmem.avgRdQLen 2.46
+system.physmem.avgWrQLen 0.00
+system.physmem.readRowHits 750
+system.physmem.writeRowHits 0
+system.physmem.readRowHitRate 77.88
+system.physmem.writeRowHitRate nan
+system.physmem.avgGap 28127.21
+system.physmem.pageHitRate 77.88
+system.physmem_0.actEnergy 835380
+system.physmem_0.preEnergy 428835
+system.physmem_0.readEnergy 4162620
+system.physmem_0.writeEnergy 0
+system.physmem_0.refreshEnergy 1843920.000000
+system.physmem_0.actBackEnergy 5930850
+system.physmem_0.preBackEnergy 47520
+system.physmem_0.actPowerDownEnergy 6376590
+system.physmem_0.prePowerDownEnergy 1440
+system.physmem_0.selfRefreshEnergy 0
+system.physmem_0.totalEnergy 19627155
+system.physmem_0.averagePower 723.781875
+system.physmem_0.totalIdleTime 13833750
+system.physmem_0.memoryStateTime::IDLE 40500
+system.physmem_0.memoryStateTime::REF 780000
+system.physmem_0.memoryStateTime::SREF 0
+system.physmem_0.memoryStateTime::PRE_PDN 3750
+system.physmem_0.memoryStateTime::ACT 12310750
+system.physmem_0.memoryStateTime::ACT_PDN 13982500
+system.physmem_1.actEnergy 685440
+system.physmem_1.preEnergy 337755
+system.physmem_1.readEnergy 2713200
+system.physmem_1.writeEnergy 0
+system.physmem_1.refreshEnergy 1843920.000000
+system.physmem_1.actBackEnergy 4668300
+system.physmem_1.preBackEnergy 160320
+system.physmem_1.actPowerDownEnergy 7500060
+system.physmem_1.prePowerDownEnergy 5760
+system.physmem_1.selfRefreshEnergy 0
+system.physmem_1.totalEnergy 17914755
+system.physmem_1.averagePower 660.634461
+system.physmem_1.totalIdleTime 16457500
+system.physmem_1.memoryStateTime::IDLE 306000
+system.physmem_1.memoryStateTime::REF 780000
+system.physmem_1.memoryStateTime::SREF 0
+system.physmem_1.memoryStateTime::PRE_PDN 15250
+system.physmem_1.memoryStateTime::ACT 9574000
+system.physmem_1.memoryStateTime::ACT_PDN 16442250
+system.pwrStateResidencyTicks::UNDEFINED 27117500
+system.cpu.branchPred.lookups 5015
+system.cpu.branchPred.condPredicted 3001
+system.cpu.branchPred.condIncorrect 806
+system.cpu.branchPred.BTBLookups 3809
+system.cpu.branchPred.BTBHits 1166
+system.cpu.branchPred.BTBCorrect 0
+system.cpu.branchPred.BTBHitPct 30.611709
+system.cpu.branchPred.usedRAS 698
+system.cpu.branchPred.RASInCorrect 53
+system.cpu.branchPred.indirectLookups 824
+system.cpu.branchPred.indirectHits 156
+system.cpu.branchPred.indirectMisses 668
+system.cpu.branchPredindirectMispredicted 131
+system.cpu_clk_domain.clock 500
+system.cpu.dtb.fetch_hits 0
+system.cpu.dtb.fetch_misses 0
+system.cpu.dtb.fetch_acv 0
+system.cpu.dtb.fetch_accesses 0
+system.cpu.dtb.read_hits 4101
+system.cpu.dtb.read_misses 90
+system.cpu.dtb.read_acv 0
+system.cpu.dtb.read_accesses 4191
+system.cpu.dtb.write_hits 1999
+system.cpu.dtb.write_misses 49
+system.cpu.dtb.write_acv 0
+system.cpu.dtb.write_accesses 2048
+system.cpu.dtb.data_hits 6100
+system.cpu.dtb.data_misses 139
+system.cpu.dtb.data_acv 0
+system.cpu.dtb.data_accesses 6239
+system.cpu.itb.fetch_hits 3896
+system.cpu.itb.fetch_misses 51
+system.cpu.itb.fetch_acv 0
+system.cpu.itb.fetch_accesses 3947
+system.cpu.itb.read_hits 0
+system.cpu.itb.read_misses 0
+system.cpu.itb.read_acv 0
+system.cpu.itb.read_accesses 0
+system.cpu.itb.write_hits 0
+system.cpu.itb.write_misses 0
+system.cpu.itb.write_acv 0
+system.cpu.itb.write_accesses 0
+system.cpu.itb.data_hits 0
+system.cpu.itb.data_misses 0
+system.cpu.itb.data_acv 0
+system.cpu.itb.data_accesses 0
+system.cpu.workload0.num_syscalls 17
+system.cpu.workload1.num_syscalls 17
+system.cpu.pwrStateResidencyTicks::ON 27117500
+system.cpu.numCycles 54236
+system.cpu.numWorkItemsStarted 0
+system.cpu.numWorkItemsCompleted 0
+system.cpu.fetch.icacheStallCycles 769
+system.cpu.fetch.Insts 28725
+system.cpu.fetch.Branches 5015
+system.cpu.fetch.predictedBranches 2020
+system.cpu.fetch.Cycles 9652
+system.cpu.fetch.SquashCycles 886
+system.cpu.fetch.MiscStallCycles 340
+system.cpu.fetch.CacheLines 3896
+system.cpu.fetch.IcacheSquashes 581
+system.cpu.fetch.rateDist::samples 26268
+system.cpu.fetch.rateDist::mean 1.093536
+system.cpu.fetch.rateDist::stdev 2.491751
+system.cpu.fetch.rateDist::underflows 0 0.00% 0.00%
+system.cpu.fetch.rateDist::0 21148 80.51% 80.51%
+system.cpu.fetch.rateDist::1 495 1.88% 82.39%
+system.cpu.fetch.rateDist::2 401 1.53% 83.92%
+system.cpu.fetch.rateDist::3 445 1.69% 85.61%
+system.cpu.fetch.rateDist::4 462 1.76% 87.37%
+system.cpu.fetch.rateDist::5 360 1.37% 88.74%
+system.cpu.fetch.rateDist::6 460 1.75% 90.49%
+system.cpu.fetch.rateDist::7 291 1.11% 91.60%
+system.cpu.fetch.rateDist::8 2206 8.40% 100.00%
+system.cpu.fetch.rateDist::overflows 0 0.00% 100.00%
+system.cpu.fetch.rateDist::min_value 0
+system.cpu.fetch.rateDist::max_value 8
+system.cpu.fetch.rateDist::total 26268
+system.cpu.fetch.branchRate 0.092466
+system.cpu.fetch.rate 0.529630
+system.cpu.decode.IdleCycles 36232
+system.cpu.decode.BlockedCycles 10559
+system.cpu.decode.RunCycles 4004
+system.cpu.decode.UnblockCycles 499
+system.cpu.decode.SquashCycles 740
+system.cpu.decode.BranchResolved 1233
+system.cpu.decode.BranchMispred 150
+system.cpu.decode.DecodedInsts 24986
+system.cpu.decode.SquashedInsts 353
+system.cpu.rename.SquashCycles 740
+system.cpu.rename.IdleCycles 36582
+system.cpu.rename.BlockCycles 3853
+system.cpu.rename.serializeStallCycles 1413
+system.cpu.rename.RunCycles 4167
+system.cpu.rename.UnblockCycles 5279
+system.cpu.rename.RenamedInsts 23947
+system.cpu.rename.ROBFullEvents 27
+system.cpu.rename.IQFullEvents 237
+system.cpu.rename.LQFullEvents 333
+system.cpu.rename.SQFullEvents 4524
+system.cpu.rename.RenamedOperands 17933
+system.cpu.rename.RenameLookups 29997
+system.cpu.rename.int_rename_lookups 29979
+system.cpu.rename.fp_rename_lookups 16
+system.cpu.rename.CommittedMaps 9154
+system.cpu.rename.UndoneMaps 8779
+system.cpu.rename.serializingInsts 57
+system.cpu.rename.tempSerializingInsts 45
+system.cpu.rename.skidInsts 1716
+system.cpu.memDep0.insertedLoads 1914
+system.cpu.memDep0.insertedStores 1068
+system.cpu.memDep0.conflictingLoads 6
+system.cpu.memDep0.conflictingStores 0
+system.cpu.memDep1.insertedLoads 2644
+system.cpu.memDep1.insertedStores 1299
+system.cpu.memDep1.conflictingLoads 14
+system.cpu.memDep1.conflictingStores 4
+system.cpu.iq.iqInstsAdded 22142
+system.cpu.iq.iqNonSpecInstsAdded 52
+system.cpu.iq.iqInstsIssued 19454
+system.cpu.iq.iqSquashedInstsIssued 57
+system.cpu.iq.iqSquashedInstsExamined 9423
+system.cpu.iq.iqSquashedOperandsExamined 4923
+system.cpu.iq.iqSquashedNonSpecRemoved 18
+system.cpu.iq.issued_per_cycle::samples 26268
+system.cpu.iq.issued_per_cycle::mean 0.740597
+system.cpu.iq.issued_per_cycle::stdev 1.454117
+system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00%
+system.cpu.iq.issued_per_cycle::0 18898 71.94% 71.94%
+system.cpu.iq.issued_per_cycle::1 2350 8.95% 80.89%
+system.cpu.iq.issued_per_cycle::2 1639 6.24% 87.13%
+system.cpu.iq.issued_per_cycle::3 1288 4.90% 92.03%
+system.cpu.iq.issued_per_cycle::4 1107 4.21% 96.25%
+system.cpu.iq.issued_per_cycle::5 560 2.13% 98.38%
+system.cpu.iq.issued_per_cycle::6 292 1.11% 99.49%
+system.cpu.iq.issued_per_cycle::7 90 0.34% 99.83%
+system.cpu.iq.issued_per_cycle::8 44 0.17% 100.00%
+system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00%
+system.cpu.iq.issued_per_cycle::min_value 0
+system.cpu.iq.issued_per_cycle::max_value 8
+system.cpu.iq.issued_per_cycle::total 26268
+system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00%
+system.cpu.iq.fu_full::IntAlu 27 9.18% 9.18%
+system.cpu.iq.fu_full::IntMult 0 0.00% 9.18%
+system.cpu.iq.fu_full::IntDiv 0 0.00% 9.18%
+system.cpu.iq.fu_full::FloatAdd 0 0.00% 9.18%
+system.cpu.iq.fu_full::FloatCmp 0 0.00% 9.18%
+system.cpu.iq.fu_full::FloatCvt 0 0.00% 9.18%
+system.cpu.iq.fu_full::FloatMult 0 0.00% 9.18%
+system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 9.18%
+system.cpu.iq.fu_full::FloatDiv 0 0.00% 9.18%
+system.cpu.iq.fu_full::FloatMisc 0 0.00% 9.18%
+system.cpu.iq.fu_full::FloatSqrt 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdAdd 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdAlu 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdCmp 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdCvt 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdMisc 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdMult 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdShift 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdSqrt 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 9.18%
+system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 9.18%
+system.cpu.iq.fu_full::MemRead 190 64.63% 73.81%
+system.cpu.iq.fu_full::MemWrite 74 25.17% 98.98%
+system.cpu.iq.fu_full::FloatMemRead 0 0.00% 98.98%
+system.cpu.iq.fu_full::FloatMemWrite 3 1.02% 100.00%
+system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00%
+system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00%
+system.cpu.iq.FU_type_0::No_OpClass 2 0.02% 0.02%
+system.cpu.iq.FU_type_0::IntAlu 5807 66.00% 66.02%
+system.cpu.iq.FU_type_0::IntMult 1 0.01% 66.03%
+system.cpu.iq.FU_type_0::IntDiv 0 0.00% 66.03%
+system.cpu.iq.FU_type_0::FloatAdd 2 0.02% 66.05%
+system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.05%
+system.cpu.iq.FU_type_0::MemRead 1993 22.65% 88.70%
+system.cpu.iq.FU_type_0::MemWrite 986 11.21% 99.91%
+system.cpu.iq.FU_type_0::FloatMemRead 1 0.01% 99.92%
+system.cpu.iq.FU_type_0::FloatMemWrite 7 0.08% 100.00%
+system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00%
+system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00%
+system.cpu.iq.FU_type_0::total 8799
+system.cpu.iq.FU_type_1::No_OpClass 2 0.02% 0.02%
+system.cpu.iq.FU_type_1::IntAlu 7099 66.63% 66.64%
+system.cpu.iq.FU_type_1::IntMult 1 0.01% 66.65%
+system.cpu.iq.FU_type_1::IntDiv 0 0.00% 66.65%
+system.cpu.iq.FU_type_1::FloatAdd 2 0.02% 66.67%
+system.cpu.iq.FU_type_1::FloatCmp 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::FloatCvt 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::FloatMult 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::FloatMultAcc 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::FloatDiv 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::FloatMisc 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::FloatSqrt 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdAdd 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdAddAcc 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdAlu 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdCmp 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdCvt 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdMisc 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdMult 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdMultAcc 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdShift 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdShiftAcc 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdSqrt 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdFloatAdd 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdFloatAlu 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdFloatCmp 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdFloatCvt 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdFloatDiv 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdFloatMisc 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdFloatMult 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdFloatMultAcc 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::SimdFloatSqrt 0 0.00% 66.67%
+system.cpu.iq.FU_type_1::MemRead 2427 22.78% 89.45%
+system.cpu.iq.FU_type_1::MemWrite 1116 10.47% 99.92%
+system.cpu.iq.FU_type_1::FloatMemRead 1 0.01% 99.93%
+system.cpu.iq.FU_type_1::FloatMemWrite 7 0.07% 100.00%
+system.cpu.iq.FU_type_1::IprAccess 0 0.00% 100.00%
+system.cpu.iq.FU_type_1::InstPrefetch 0 0.00% 100.00%
+system.cpu.iq.FU_type_1::total 10655
+system.cpu.iq.FU_type::total 19454 0.00% 0.00%
+system.cpu.iq.rate 0.358692
+system.cpu.iq.fu_busy_cnt::0 148
+system.cpu.iq.fu_busy_cnt::1 146
+system.cpu.iq.fu_busy_cnt::total 294
+system.cpu.iq.fu_busy_rate::0 0.007608
+system.cpu.iq.fu_busy_rate::1 0.007505
+system.cpu.iq.fu_busy_rate::total 0.015113
+system.cpu.iq.int_inst_queue_reads 65484
+system.cpu.iq.int_inst_queue_writes 31629
+system.cpu.iq.int_inst_queue_wakeup_accesses 17691
+system.cpu.iq.fp_inst_queue_reads 43
+system.cpu.iq.fp_inst_queue_writes 20
+system.cpu.iq.fp_inst_queue_wakeup_accesses 20
+system.cpu.iq.int_alu_accesses 19721
+system.cpu.iq.fp_alu_accesses 23
+system.cpu.iew.lsq.thread0.forwLoads 41
+system.cpu.iew.lsq.thread0.invAddrLoads 0
+system.cpu.iew.lsq.thread0.squashedLoads 729
+system.cpu.iew.lsq.thread0.ignoredResponses 0
+system.cpu.iew.lsq.thread0.memOrderViolation 12
+system.cpu.iew.lsq.thread0.squashedStores 203
+system.cpu.iew.lsq.thread0.invAddrSwpfs 0
+system.cpu.iew.lsq.thread0.blockedLoads 0
+system.cpu.iew.lsq.thread0.rescheduledLoads 1
+system.cpu.iew.lsq.thread0.cacheBlocked 273
+system.cpu.iew.lsq.thread1.forwLoads 90
+system.cpu.iew.lsq.thread1.invAddrLoads 0
+system.cpu.iew.lsq.thread1.squashedLoads 1459
+system.cpu.iew.lsq.thread1.ignoredResponses 9
+system.cpu.iew.lsq.thread1.memOrderViolation 21
+system.cpu.iew.lsq.thread1.squashedStores 434
+system.cpu.iew.lsq.thread1.invAddrSwpfs 0
+system.cpu.iew.lsq.thread1.blockedLoads 0
+system.cpu.iew.lsq.thread1.rescheduledLoads 1
+system.cpu.iew.lsq.thread1.cacheBlocked 221
+system.cpu.iew.iewIdleCycles 0
+system.cpu.iew.iewSquashCycles 740
+system.cpu.iew.iewBlockCycles 2317
+system.cpu.iew.iewUnblockCycles 426
+system.cpu.iew.iewDispatchedInsts 22329
+system.cpu.iew.iewDispSquashedInsts 159
+system.cpu.iew.iewDispLoadInsts 4558
+system.cpu.iew.iewDispStoreInsts 2367
+system.cpu.iew.iewDispNonSpecInsts 52
+system.cpu.iew.iewIQFullEvents 21
+system.cpu.iew.iewLSQFullEvents 403
+system.cpu.iew.memOrderViolationEvents 33
+system.cpu.iew.predictedTakenIncorrect 142
+system.cpu.iew.predictedNotTakenIncorrect 645
+system.cpu.iew.branchMispredicts 787
+system.cpu.iew.iewExecutedInsts 18732
+system.cpu.iew.iewExecLoadInsts::0 1919
+system.cpu.iew.iewExecLoadInsts::1 2279
+system.cpu.iew.iewExecLoadInsts::total 4198
+system.cpu.iew.iewExecSquashedInsts 722
+system.cpu.iew.exec_swp::0 0
+system.cpu.iew.exec_swp::1 0
+system.cpu.iew.exec_swp::total 0
+system.cpu.iew.exec_nop::0 63
+system.cpu.iew.exec_nop::1 72
+system.cpu.iew.exec_nop::total 135
+system.cpu.iew.exec_refs::0 2905
+system.cpu.iew.exec_refs::1 3353
+system.cpu.iew.exec_refs::total 6258
+system.cpu.iew.exec_branches::0 1375
+system.cpu.iew.exec_branches::1 1612
+system.cpu.iew.exec_branches::total 2987
+system.cpu.iew.exec_stores::0 986
+system.cpu.iew.exec_stores::1 1074
+system.cpu.iew.exec_stores::total 2060
+system.cpu.iew.exec_rate 0.345379
+system.cpu.iew.wb_sent::0 8229
+system.cpu.iew.wb_sent::1 9751
+system.cpu.iew.wb_sent::total 17980
+system.cpu.iew.wb_count::0 8135
+system.cpu.iew.wb_count::1 9576
+system.cpu.iew.wb_count::total 17711
+system.cpu.iew.wb_producers::0 4316
+system.cpu.iew.wb_producers::1 5060
+system.cpu.iew.wb_producers::total 9376
+system.cpu.iew.wb_consumers::0 5785
+system.cpu.iew.wb_consumers::1 6812
+system.cpu.iew.wb_consumers::total 12597
+system.cpu.iew.wb_rate::0 0.149993
+system.cpu.iew.wb_rate::1 0.176562
+system.cpu.iew.wb_rate::total 0.326554
+system.cpu.iew.wb_fanout::0 0.746067
+system.cpu.iew.wb_fanout::1 0.742807
+system.cpu.iew.wb_fanout::total 0.744304
+system.cpu.commit.commitSquashedInsts 9512
+system.cpu.commit.commitNonSpecStalls 34
+system.cpu.commit.branchMispredicts 661
+system.cpu.commit.committed_per_cycle::samples 26245
+system.cpu.commit.committed_per_cycle::mean 0.487864
+system.cpu.commit.committed_per_cycle::stdev 1.400805
+system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00%
+system.cpu.commit.committed_per_cycle::0 21282 81.09% 81.09%
+system.cpu.commit.committed_per_cycle::1 2428 9.25% 90.34%
+system.cpu.commit.committed_per_cycle::2 980 3.73% 94.08%
+system.cpu.commit.committed_per_cycle::3 381 1.45% 95.53%
+system.cpu.commit.committed_per_cycle::4 266 1.01% 96.54%
+system.cpu.commit.committed_per_cycle::5 163 0.62% 97.16%
+system.cpu.commit.committed_per_cycle::6 223 0.85% 98.01%
+system.cpu.commit.committed_per_cycle::7 120 0.46% 98.47%
+system.cpu.commit.committed_per_cycle::8 402 1.53% 100.00%
+system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00%
+system.cpu.commit.committed_per_cycle::min_value 0
+system.cpu.commit.committed_per_cycle::max_value 8
+system.cpu.commit.committed_per_cycle::total 26245
+system.cpu.commit.committedInsts::0 6402
+system.cpu.commit.committedInsts::1 6402
+system.cpu.commit.committedInsts::total 12804
+system.cpu.commit.committedOps::0 6402
+system.cpu.commit.committedOps::1 6402
+system.cpu.commit.committedOps::total 12804
+system.cpu.commit.swp_count::0 0
+system.cpu.commit.swp_count::1 0
+system.cpu.commit.swp_count::total 0
+system.cpu.commit.refs::0 2050
+system.cpu.commit.refs::1 2050
+system.cpu.commit.refs::total 4100
+system.cpu.commit.loads::0 1185
+system.cpu.commit.loads::1 1185
+system.cpu.commit.loads::total 2370
+system.cpu.commit.membars::0 0
+system.cpu.commit.membars::1 0
+system.cpu.commit.membars::total 0
+system.cpu.commit.branches::0 1056
+system.cpu.commit.branches::1 1056
+system.cpu.commit.branches::total 2112
+system.cpu.commit.fp_insts::0 10
+system.cpu.commit.fp_insts::1 10
+system.cpu.commit.fp_insts::total 20
+system.cpu.commit.int_insts::0 6319
+system.cpu.commit.int_insts::1 6319
+system.cpu.commit.int_insts::total 12638
+system.cpu.commit.function_calls::0 127
+system.cpu.commit.function_calls::1 127
+system.cpu.commit.function_calls::total 254
+system.cpu.commit.op_class_0::No_OpClass 19 0.30% 0.30%
+system.cpu.commit.op_class_0::IntAlu 4330 67.64% 67.93%
+system.cpu.commit.op_class_0::IntMult 1 0.02% 67.95%
+system.cpu.commit.op_class_0::IntDiv 0 0.00% 67.95%
+system.cpu.commit.op_class_0::FloatAdd 2 0.03% 67.98%
+system.cpu.commit.op_class_0::FloatCmp 0 0.00% 67.98%
+system.cpu.commit.op_class_0::FloatCvt 0 0.00% 67.98%
+system.cpu.commit.op_class_0::FloatMult 0 0.00% 67.98%
+system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 67.98%
+system.cpu.commit.op_class_0::FloatDiv 0 0.00% 67.98%
+system.cpu.commit.op_class_0::FloatMisc 0 0.00% 67.98%
+system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdAdd 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdAlu 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdCmp 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdCvt 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdMisc 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdMult 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdShift 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 67.98%
+system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 67.98%
+system.cpu.commit.op_class_0::MemRead 1184 18.49% 86.47%
+system.cpu.commit.op_class_0::MemWrite 858 13.40% 99.88%
+system.cpu.commit.op_class_0::FloatMemRead 1 0.02% 99.89%
+system.cpu.commit.op_class_0::FloatMemWrite 7 0.11% 100.00%
+system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00%
+system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00%
+system.cpu.commit.op_class_0::total 6402
+system.cpu.commit.op_class_1::No_OpClass 19 0.30% 0.30%
+system.cpu.commit.op_class_1::IntAlu 4330 67.64% 67.93%
+system.cpu.commit.op_class_1::IntMult 1 0.02% 67.95%
+system.cpu.commit.op_class_1::IntDiv 0 0.00% 67.95%
+system.cpu.commit.op_class_1::FloatAdd 2 0.03% 67.98%
+system.cpu.commit.op_class_1::FloatCmp 0 0.00% 67.98%
+system.cpu.commit.op_class_1::FloatCvt 0 0.00% 67.98%
+system.cpu.commit.op_class_1::FloatMult 0 0.00% 67.98%
+system.cpu.commit.op_class_1::FloatMultAcc 0 0.00% 67.98%
+system.cpu.commit.op_class_1::FloatDiv 0 0.00% 67.98%
+system.cpu.commit.op_class_1::FloatMisc 0 0.00% 67.98%
+system.cpu.commit.op_class_1::FloatSqrt 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdAdd 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdAddAcc 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdAlu 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdCmp 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdCvt 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdMisc 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdMult 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdMultAcc 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdShift 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdShiftAcc 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdSqrt 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdFloatAdd 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdFloatAlu 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdFloatCmp 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdFloatCvt 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdFloatDiv 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdFloatMisc 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdFloatMult 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdFloatMultAcc 0 0.00% 67.98%
+system.cpu.commit.op_class_1::SimdFloatSqrt 0 0.00% 67.98%
+system.cpu.commit.op_class_1::MemRead 1184 18.49% 86.47%
+system.cpu.commit.op_class_1::MemWrite 858 13.40% 99.88%
+system.cpu.commit.op_class_1::FloatMemRead 1 0.02% 99.89%
+system.cpu.commit.op_class_1::FloatMemWrite 7 0.11% 100.00%
+system.cpu.commit.op_class_1::IprAccess 0 0.00% 100.00%
+system.cpu.commit.op_class_1::InstPrefetch 0 0.00% 100.00%
+system.cpu.commit.op_class_1::total 6402
+system.cpu.commit.op_class::total 12804 0.00% 0.00%
+system.cpu.commit.bw_lim_events 402
+system.cpu.rob.rob_reads 114640
+system.cpu.rob.rob_writes 46397
+system.cpu.timesIdled 397
+system.cpu.idleCycles 27968
+system.cpu.committedInsts::0 6385
+system.cpu.committedInsts::1 6385
+system.cpu.committedInsts::total 12770
+system.cpu.committedOps::0 6385
+system.cpu.committedOps::1 6385
+system.cpu.committedOps::total 12770
+system.cpu.cpi::0 8.494283
+system.cpu.cpi::1 8.494283
+system.cpu.cpi_total 4.247142
+system.cpu.ipc::0 0.117726
+system.cpu.ipc::1 0.117726
+system.cpu.ipc_total 0.235452
+system.cpu.int_regfile_reads 23898
+system.cpu.int_regfile_writes 13306
+system.cpu.fp_regfile_reads 16
+system.cpu.fp_regfile_writes 4
+system.cpu.misc_regfile_reads 2
+system.cpu.misc_regfile_writes 2
+system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 27117500
+system.cpu.dcache.tags.replacements::0 0
+system.cpu.dcache.tags.replacements::1 0
+system.cpu.dcache.tags.replacements::total 0
+system.cpu.dcache.tags.tagsinuse 217.668632
+system.cpu.dcache.tags.total_refs 4250
+system.cpu.dcache.tags.sampled_refs 342
+system.cpu.dcache.tags.avg_refs 12.426901
+system.cpu.dcache.tags.warmup_cycle 0
+system.cpu.dcache.tags.occ_blocks::cpu.data 217.668632
+system.cpu.dcache.tags.occ_percent::cpu.data 0.053142
+system.cpu.dcache.tags.occ_percent::total 0.053142
+system.cpu.dcache.tags.occ_task_id_blocks::1024 342
+system.cpu.dcache.tags.age_task_id_blocks_1024::0 67
+system.cpu.dcache.tags.age_task_id_blocks_1024::1 275
+system.cpu.dcache.tags.occ_task_id_percent::1024 0.083496
+system.cpu.dcache.tags.tag_accesses 10882
+system.cpu.dcache.tags.data_accesses 10882
+system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 27117500
+system.cpu.dcache.ReadReq_hits::cpu.data 3235
+system.cpu.dcache.ReadReq_hits::total 3235
+system.cpu.dcache.WriteReq_hits::cpu.data 1015
+system.cpu.dcache.WriteReq_hits::total 1015
+system.cpu.dcache.demand_hits::cpu.data 4250
+system.cpu.dcache.demand_hits::total 4250
+system.cpu.dcache.overall_hits::cpu.data 4250
+system.cpu.dcache.overall_hits::total 4250
+system.cpu.dcache.ReadReq_misses::cpu.data 305
+system.cpu.dcache.ReadReq_misses::total 305
+system.cpu.dcache.WriteReq_misses::cpu.data 715
+system.cpu.dcache.WriteReq_misses::total 715
+system.cpu.dcache.demand_misses::cpu.data 1020
+system.cpu.dcache.demand_misses::total 1020
+system.cpu.dcache.overall_misses::cpu.data 1020
+system.cpu.dcache.overall_misses::total 1020
+system.cpu.dcache.ReadReq_miss_latency::cpu.data 24356500
+system.cpu.dcache.ReadReq_miss_latency::total 24356500
+system.cpu.dcache.WriteReq_miss_latency::cpu.data 50960445
+system.cpu.dcache.WriteReq_miss_latency::total 50960445
+system.cpu.dcache.demand_miss_latency::cpu.data 75316945
+system.cpu.dcache.demand_miss_latency::total 75316945
+system.cpu.dcache.overall_miss_latency::cpu.data 75316945
+system.cpu.dcache.overall_miss_latency::total 75316945
+system.cpu.dcache.ReadReq_accesses::cpu.data 3540
+system.cpu.dcache.ReadReq_accesses::total 3540
+system.cpu.dcache.WriteReq_accesses::cpu.data 1730
+system.cpu.dcache.WriteReq_accesses::total 1730
+system.cpu.dcache.demand_accesses::cpu.data 5270
+system.cpu.dcache.demand_accesses::total 5270
+system.cpu.dcache.overall_accesses::cpu.data 5270
+system.cpu.dcache.overall_accesses::total 5270
+system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.086158
+system.cpu.dcache.ReadReq_miss_rate::total 0.086158
+system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.413295
+system.cpu.dcache.WriteReq_miss_rate::total 0.413295
+system.cpu.dcache.demand_miss_rate::cpu.data 0.193548
+system.cpu.dcache.demand_miss_rate::total 0.193548
+system.cpu.dcache.overall_miss_rate::cpu.data 0.193548
+system.cpu.dcache.overall_miss_rate::total 0.193548
+system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 79857.377049
+system.cpu.dcache.ReadReq_avg_miss_latency::total 79857.377049
+system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 71273.349650
+system.cpu.dcache.WriteReq_avg_miss_latency::total 71273.349650
+system.cpu.dcache.demand_avg_miss_latency::cpu.data 73840.142157
+system.cpu.dcache.demand_avg_miss_latency::total 73840.142157
+system.cpu.dcache.overall_avg_miss_latency::cpu.data 73840.142157
+system.cpu.dcache.overall_avg_miss_latency::total 73840.142157
+system.cpu.dcache.blocked_cycles::no_mshrs 5867
+system.cpu.dcache.blocked_cycles::no_targets 0
+system.cpu.dcache.blocked::no_mshrs 115
+system.cpu.dcache.blocked::no_targets 0
+system.cpu.dcache.avg_blocked_cycles::no_mshrs 51.017391
+system.cpu.dcache.avg_blocked_cycles::no_targets nan
+system.cpu.dcache.ReadReq_mshr_hits::cpu.data 107
+system.cpu.dcache.ReadReq_mshr_hits::total 107
+system.cpu.dcache.WriteReq_mshr_hits::cpu.data 570
+system.cpu.dcache.WriteReq_mshr_hits::total 570
+system.cpu.dcache.demand_mshr_hits::cpu.data 677
+system.cpu.dcache.demand_mshr_hits::total 677
+system.cpu.dcache.overall_mshr_hits::cpu.data 677
+system.cpu.dcache.overall_mshr_hits::total 677
+system.cpu.dcache.ReadReq_mshr_misses::cpu.data 198
+system.cpu.dcache.ReadReq_mshr_misses::total 198
+system.cpu.dcache.WriteReq_mshr_misses::cpu.data 145
+system.cpu.dcache.WriteReq_mshr_misses::total 145
+system.cpu.dcache.demand_mshr_misses::cpu.data 343
+system.cpu.dcache.demand_mshr_misses::total 343
+system.cpu.dcache.overall_mshr_misses::cpu.data 343
+system.cpu.dcache.overall_mshr_misses::total 343
+system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 18395500
+system.cpu.dcache.ReadReq_mshr_miss_latency::total 18395500
+system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 12405489
+system.cpu.dcache.WriteReq_mshr_miss_latency::total 12405489
+system.cpu.dcache.demand_mshr_miss_latency::cpu.data 30800989
+system.cpu.dcache.demand_mshr_miss_latency::total 30800989
+system.cpu.dcache.overall_mshr_miss_latency::cpu.data 30800989
+system.cpu.dcache.overall_mshr_miss_latency::total 30800989
+system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.055932
+system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.055932
+system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.083815
+system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.083815
+system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.065085
+system.cpu.dcache.demand_mshr_miss_rate::total 0.065085
+system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.065085
+system.cpu.dcache.overall_mshr_miss_rate::total 0.065085
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 92906.565657
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 92906.565657
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 85555.096552
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 85555.096552
+system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 89798.801749
+system.cpu.dcache.demand_avg_mshr_miss_latency::total 89798.801749
+system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 89798.801749
+system.cpu.dcache.overall_avg_mshr_miss_latency::total 89798.801749
+system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 27117500
+system.cpu.icache.tags.replacements::0 7
+system.cpu.icache.tags.replacements::1 0
+system.cpu.icache.tags.replacements::total 7
+system.cpu.icache.tags.tagsinuse 317.013453
+system.cpu.icache.tags.total_refs 2987
+system.cpu.icache.tags.sampled_refs 623
+system.cpu.icache.tags.avg_refs 4.794543
+system.cpu.icache.tags.warmup_cycle 0
+system.cpu.icache.tags.occ_blocks::cpu.inst 317.013453
+system.cpu.icache.tags.occ_percent::cpu.inst 0.154792
+system.cpu.icache.tags.occ_percent::total 0.154792
+system.cpu.icache.tags.occ_task_id_blocks::1024 616
+system.cpu.icache.tags.age_task_id_blocks_1024::0 227
+system.cpu.icache.tags.age_task_id_blocks_1024::1 389
+system.cpu.icache.tags.occ_task_id_percent::1024 0.300781
+system.cpu.icache.tags.tag_accesses 8411
+system.cpu.icache.tags.data_accesses 8411
+system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 27117500
+system.cpu.icache.ReadReq_hits::cpu.inst 2987
+system.cpu.icache.ReadReq_hits::total 2987
+system.cpu.icache.demand_hits::cpu.inst 2987
+system.cpu.icache.demand_hits::total 2987
+system.cpu.icache.overall_hits::cpu.inst 2987
+system.cpu.icache.overall_hits::total 2987
+system.cpu.icache.ReadReq_misses::cpu.inst 907
+system.cpu.icache.ReadReq_misses::total 907
+system.cpu.icache.demand_misses::cpu.inst 907
+system.cpu.icache.demand_misses::total 907
+system.cpu.icache.overall_misses::cpu.inst 907
+system.cpu.icache.overall_misses::total 907
+system.cpu.icache.ReadReq_miss_latency::cpu.inst 73557995
+system.cpu.icache.ReadReq_miss_latency::total 73557995
+system.cpu.icache.demand_miss_latency::cpu.inst 73557995
+system.cpu.icache.demand_miss_latency::total 73557995
+system.cpu.icache.overall_miss_latency::cpu.inst 73557995
+system.cpu.icache.overall_miss_latency::total 73557995
+system.cpu.icache.ReadReq_accesses::cpu.inst 3894
+system.cpu.icache.ReadReq_accesses::total 3894
+system.cpu.icache.demand_accesses::cpu.inst 3894
+system.cpu.icache.demand_accesses::total 3894
+system.cpu.icache.overall_accesses::cpu.inst 3894
+system.cpu.icache.overall_accesses::total 3894
+system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.232922
+system.cpu.icache.ReadReq_miss_rate::total 0.232922
+system.cpu.icache.demand_miss_rate::cpu.inst 0.232922
+system.cpu.icache.demand_miss_rate::total 0.232922
+system.cpu.icache.overall_miss_rate::cpu.inst 0.232922
+system.cpu.icache.overall_miss_rate::total 0.232922
+system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 81100.325248
+system.cpu.icache.ReadReq_avg_miss_latency::total 81100.325248
+system.cpu.icache.demand_avg_miss_latency::cpu.inst 81100.325248
+system.cpu.icache.demand_avg_miss_latency::total 81100.325248
+system.cpu.icache.overall_avg_miss_latency::cpu.inst 81100.325248
+system.cpu.icache.overall_avg_miss_latency::total 81100.325248
+system.cpu.icache.blocked_cycles::no_mshrs 3028
+system.cpu.icache.blocked_cycles::no_targets 0
+system.cpu.icache.blocked::no_mshrs 53
+system.cpu.icache.blocked::no_targets 0
+system.cpu.icache.avg_blocked_cycles::no_mshrs 57.132075
+system.cpu.icache.avg_blocked_cycles::no_targets nan
+system.cpu.icache.writebacks::writebacks 7
+system.cpu.icache.writebacks::total 7
+system.cpu.icache.ReadReq_mshr_hits::cpu.inst 284
+system.cpu.icache.ReadReq_mshr_hits::total 284
+system.cpu.icache.demand_mshr_hits::cpu.inst 284
+system.cpu.icache.demand_mshr_hits::total 284
+system.cpu.icache.overall_mshr_hits::cpu.inst 284
+system.cpu.icache.overall_mshr_hits::total 284
+system.cpu.icache.ReadReq_mshr_misses::cpu.inst 623
+system.cpu.icache.ReadReq_mshr_misses::total 623
+system.cpu.icache.demand_mshr_misses::cpu.inst 623
+system.cpu.icache.demand_mshr_misses::total 623
+system.cpu.icache.overall_mshr_misses::cpu.inst 623
+system.cpu.icache.overall_mshr_misses::total 623
+system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 54126496
+system.cpu.icache.ReadReq_mshr_miss_latency::total 54126496
+system.cpu.icache.demand_mshr_miss_latency::cpu.inst 54126496
+system.cpu.icache.demand_mshr_miss_latency::total 54126496
+system.cpu.icache.overall_mshr_miss_latency::cpu.inst 54126496
+system.cpu.icache.overall_mshr_miss_latency::total 54126496
+system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.159990
+system.cpu.icache.ReadReq_mshr_miss_rate::total 0.159990
+system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.159990
+system.cpu.icache.demand_mshr_miss_rate::total 0.159990
+system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.159990
+system.cpu.icache.overall_mshr_miss_rate::total 0.159990
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 86880.410915
+system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 86880.410915
+system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 86880.410915
+system.cpu.icache.demand_avg_mshr_miss_latency::total 86880.410915
+system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 86880.410915
+system.cpu.icache.overall_avg_mshr_miss_latency::total 86880.410915
+system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 27117500
+system.cpu.l2cache.tags.replacements::0 0
+system.cpu.l2cache.tags.replacements::1 0
+system.cpu.l2cache.tags.replacements::total 0
+system.cpu.l2cache.tags.tagsinuse 535.282693
+system.cpu.l2cache.tags.total_refs 10
+system.cpu.l2cache.tags.sampled_refs 962
+system.cpu.l2cache.tags.avg_refs 0.010395
+system.cpu.l2cache.tags.warmup_cycle 0
+system.cpu.l2cache.tags.occ_blocks::cpu.inst 317.481637
+system.cpu.l2cache.tags.occ_blocks::cpu.data 217.801056
+system.cpu.l2cache.tags.occ_percent::cpu.inst 0.009689
+system.cpu.l2cache.tags.occ_percent::cpu.data 0.006647
+system.cpu.l2cache.tags.occ_percent::total 0.016336
+system.cpu.l2cache.tags.occ_task_id_blocks::1024 962
+system.cpu.l2cache.tags.age_task_id_blocks_1024::0 291
+system.cpu.l2cache.tags.age_task_id_blocks_1024::1 671
+system.cpu.l2cache.tags.occ_task_id_percent::1024 0.029358
+system.cpu.l2cache.tags.tag_accesses 8746
+system.cpu.l2cache.tags.data_accesses 8746
+system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 27117500
+system.cpu.l2cache.WritebackClean_hits::writebacks 7
+system.cpu.l2cache.WritebackClean_hits::total 7
+system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 3
+system.cpu.l2cache.ReadCleanReq_hits::total 3
+system.cpu.l2cache.demand_hits::cpu.inst 3
+system.cpu.l2cache.demand_hits::total 3
+system.cpu.l2cache.overall_hits::cpu.inst 3
+system.cpu.l2cache.overall_hits::total 3
+system.cpu.l2cache.ReadExReq_misses::cpu.data 146
+system.cpu.l2cache.ReadExReq_misses::total 146
+system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 620
+system.cpu.l2cache.ReadCleanReq_misses::total 620
+system.cpu.l2cache.ReadSharedReq_misses::cpu.data 197
+system.cpu.l2cache.ReadSharedReq_misses::total 197
+system.cpu.l2cache.demand_misses::cpu.inst 620
+system.cpu.l2cache.demand_misses::cpu.data 343
+system.cpu.l2cache.demand_misses::total 963
+system.cpu.l2cache.overall_misses::cpu.inst 620
+system.cpu.l2cache.overall_misses::cpu.data 343
+system.cpu.l2cache.overall_misses::total 963
+system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 12255000
+system.cpu.l2cache.ReadExReq_miss_latency::total 12255000
+system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 53153500
+system.cpu.l2cache.ReadCleanReq_miss_latency::total 53153500
+system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 18016500
+system.cpu.l2cache.ReadSharedReq_miss_latency::total 18016500
+system.cpu.l2cache.demand_miss_latency::cpu.inst 53153500
+system.cpu.l2cache.demand_miss_latency::cpu.data 30271500
+system.cpu.l2cache.demand_miss_latency::total 83425000
+system.cpu.l2cache.overall_miss_latency::cpu.inst 53153500
+system.cpu.l2cache.overall_miss_latency::cpu.data 30271500
+system.cpu.l2cache.overall_miss_latency::total 83425000
+system.cpu.l2cache.WritebackClean_accesses::writebacks 7
+system.cpu.l2cache.WritebackClean_accesses::total 7
+system.cpu.l2cache.ReadExReq_accesses::cpu.data 146
+system.cpu.l2cache.ReadExReq_accesses::total 146
+system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 623
+system.cpu.l2cache.ReadCleanReq_accesses::total 623
+system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 197
+system.cpu.l2cache.ReadSharedReq_accesses::total 197
+system.cpu.l2cache.demand_accesses::cpu.inst 623
+system.cpu.l2cache.demand_accesses::cpu.data 343
+system.cpu.l2cache.demand_accesses::total 966
+system.cpu.l2cache.overall_accesses::cpu.inst 623
+system.cpu.l2cache.overall_accesses::cpu.data 343
+system.cpu.l2cache.overall_accesses::total 966
+system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 1
+system.cpu.l2cache.ReadExReq_miss_rate::total 1
+system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.995185
+system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.995185
+system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 1
+system.cpu.l2cache.ReadSharedReq_miss_rate::total 1
+system.cpu.l2cache.demand_miss_rate::cpu.inst 0.995185
+system.cpu.l2cache.demand_miss_rate::cpu.data 1
+system.cpu.l2cache.demand_miss_rate::total 0.996894
+system.cpu.l2cache.overall_miss_rate::cpu.inst 0.995185
+system.cpu.l2cache.overall_miss_rate::cpu.data 1
+system.cpu.l2cache.overall_miss_rate::total 0.996894
+system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 83938.356164
+system.cpu.l2cache.ReadExReq_avg_miss_latency::total 83938.356164
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 85731.451613
+system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 85731.451613
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 91454.314721
+system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 91454.314721
+system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 85731.451613
+system.cpu.l2cache.demand_avg_miss_latency::cpu.data 88255.102041
+system.cpu.l2cache.demand_avg_miss_latency::total 86630.321911
+system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 85731.451613
+system.cpu.l2cache.overall_avg_miss_latency::cpu.data 88255.102041
+system.cpu.l2cache.overall_avg_miss_latency::total 86630.321911
+system.cpu.l2cache.blocked_cycles::no_mshrs 0
+system.cpu.l2cache.blocked_cycles::no_targets 0
+system.cpu.l2cache.blocked::no_mshrs 0
+system.cpu.l2cache.blocked::no_targets 0
+system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan
+system.cpu.l2cache.avg_blocked_cycles::no_targets nan
+system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 146
+system.cpu.l2cache.ReadExReq_mshr_misses::total 146
+system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 620
+system.cpu.l2cache.ReadCleanReq_mshr_misses::total 620
+system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 197
+system.cpu.l2cache.ReadSharedReq_mshr_misses::total 197
+system.cpu.l2cache.demand_mshr_misses::cpu.inst 620
+system.cpu.l2cache.demand_mshr_misses::cpu.data 343
+system.cpu.l2cache.demand_mshr_misses::total 963
+system.cpu.l2cache.overall_mshr_misses::cpu.inst 620
+system.cpu.l2cache.overall_mshr_misses::cpu.data 343
+system.cpu.l2cache.overall_mshr_misses::total 963
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 10795000
+system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 10795000
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 46953500
+system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 46953500
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 16056500
+system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 16056500
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 46953500
+system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 26851500
+system.cpu.l2cache.demand_mshr_miss_latency::total 73805000
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 46953500
+system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 26851500
+system.cpu.l2cache.overall_mshr_miss_latency::total 73805000
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1
+system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 1
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.995185
+system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.995185
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 1
+system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 1
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.995185
+system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 1
+system.cpu.l2cache.demand_mshr_miss_rate::total 0.996894
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.995185
+system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 1
+system.cpu.l2cache.overall_mshr_miss_rate::total 0.996894
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 73938.356164
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 73938.356164
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 75731.451613
+system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 75731.451613
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 81505.076142
+system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 81505.076142
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 75731.451613
+system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 78284.256560
+system.cpu.l2cache.demand_avg_mshr_miss_latency::total 76640.706127
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 75731.451613
+system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 78284.256560
+system.cpu.l2cache.overall_avg_mshr_miss_latency::total 76640.706127
+system.cpu.toL2Bus.snoop_filter.tot_requests 973
+system.cpu.toL2Bus.snoop_filter.hit_single_requests 9
+system.cpu.toL2Bus.snoop_filter.hit_multi_requests 0
+system.cpu.toL2Bus.snoop_filter.tot_snoops 0
+system.cpu.toL2Bus.snoop_filter.hit_single_snoops 0
+system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0
+system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 27117500
+system.cpu.toL2Bus.trans_dist::ReadResp 819
+system.cpu.toL2Bus.trans_dist::WritebackClean 7
+system.cpu.toL2Bus.trans_dist::ReadExReq 146
+system.cpu.toL2Bus.trans_dist::ReadExResp 146
+system.cpu.toL2Bus.trans_dist::ReadCleanReq 623
+system.cpu.toL2Bus.trans_dist::ReadSharedReq 197
+system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1253
+system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 685
+system.cpu.toL2Bus.pkt_count::total 1938
+system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 40320
+system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 21888
+system.cpu.toL2Bus.pkt_size::total 62208
+system.cpu.toL2Bus.snoops 0
+system.cpu.toL2Bus.snoopTraffic 0
+system.cpu.toL2Bus.snoop_fanout::samples 966
+system.cpu.toL2Bus.snoop_fanout::mean 0.002070
+system.cpu.toL2Bus.snoop_fanout::stdev 0.045478
+system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00%
+system.cpu.toL2Bus.snoop_fanout::0 964 99.79% 99.79%
+system.cpu.toL2Bus.snoop_fanout::1 2 0.21% 100.00%
+system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00%
+system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00%
+system.cpu.toL2Bus.snoop_fanout::min_value 0
+system.cpu.toL2Bus.snoop_fanout::max_value 1
+system.cpu.toL2Bus.snoop_fanout::total 966
+system.cpu.toL2Bus.reqLayer0.occupancy 493500
+system.cpu.toL2Bus.reqLayer0.utilization 1.8
+system.cpu.toL2Bus.respLayer0.occupancy 934500
+system.cpu.toL2Bus.respLayer0.utilization 3.4
+system.cpu.toL2Bus.respLayer1.occupancy 513000
+system.cpu.toL2Bus.respLayer1.utilization 1.9
+system.membus.snoop_filter.tot_requests 963
+system.membus.snoop_filter.hit_single_requests 0
+system.membus.snoop_filter.hit_multi_requests 0
+system.membus.snoop_filter.tot_snoops 0
+system.membus.snoop_filter.hit_single_snoops 0
+system.membus.snoop_filter.hit_multi_snoops 0
+system.membus.pwrStateResidencyTicks::UNDEFINED 27117500
+system.membus.trans_dist::ReadResp 816
+system.membus.trans_dist::ReadExReq 146
+system.membus.trans_dist::ReadExResp 146
+system.membus.trans_dist::ReadSharedReq 817
+system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1925
+system.membus.pkt_count::total 1925
+system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 61568
+system.membus.pkt_size::total 61568
+system.membus.snoops 0
+system.membus.snoopTraffic 0
+system.membus.snoop_fanout::samples 963
+system.membus.snoop_fanout::mean 0
+system.membus.snoop_fanout::stdev 0
+system.membus.snoop_fanout::underflows 0 0.00% 0.00%
+system.membus.snoop_fanout::0 963 100.00% 100.00%
+system.membus.snoop_fanout::1 0 0.00% 100.00%
+system.membus.snoop_fanout::overflows 0 0.00% 100.00%
+system.membus.snoop_fanout::min_value 0
+system.membus.snoop_fanout::max_value 0
+system.membus.snoop_fanout::total 963
+system.membus.reqLayer0.occupancy 1169500
+system.membus.reqLayer0.utilization 4.3
+system.membus.respLayer1.occupancy 5110750
+system.membus.respLayer1.utilization 18.8
---------- End Simulation Statistics ----------