diff options
Diffstat (limited to 'src')
-rw-r--r-- | src/arch/sparc/insts/SConscript | 1 | ||||
-rw-r--r-- | src/arch/sparc/insts/integer.cc | 126 | ||||
-rw-r--r-- | src/arch/sparc/insts/integer.hh | 133 | ||||
-rw-r--r-- | src/arch/sparc/isa/formats/integerop.isa | 194 | ||||
-rw-r--r-- | src/arch/sparc/isa/includes.isa | 1 |
5 files changed, 261 insertions, 194 deletions
diff --git a/src/arch/sparc/insts/SConscript b/src/arch/sparc/insts/SConscript index f6085541b..3a5ac2e22 100644 --- a/src/arch/sparc/insts/SConscript +++ b/src/arch/sparc/insts/SConscript @@ -34,6 +34,7 @@ Import('*') if env['TARGET_ISA'] == 'sparc': Source('blockmem.cc') Source('branch.cc') + Source('integer.cc') Source('mem.cc') Source('micro.cc') Source('priv.cc') diff --git a/src/arch/sparc/insts/integer.cc b/src/arch/sparc/insts/integer.cc new file mode 100644 index 000000000..963964988 --- /dev/null +++ b/src/arch/sparc/insts/integer.cc @@ -0,0 +1,126 @@ +/* + * Copyright (c) 2006-2007 The Regents of The University of Michigan + * All rights reserved. + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are + * met: redistributions of source code must retain the above copyright + * notice, this list of conditions and the following disclaimer; + * redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution; + * neither the name of the copyright holders nor the names of its + * contributors may be used to endorse or promote products derived from + * this software without specific prior written permission. + * + * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS + * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT + * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR + * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT + * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, + * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT + * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, + * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY + * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE + * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. + * + * Authors: Ali Saidi + * Gabe Black + * Steve Reinhardt + */ + +#include "arch/sparc/insts/integer.hh" + +namespace SparcISA +{ + +//////////////////////////////////////////////////////////////////// +// +// Integer operate instructions +// + +bool +IntOp::printPseudoOps(std::ostream &os, Addr pc, + const SymbolTable *symbab) const +{ + if (!std::strcmp(mnemonic, "or") && _srcRegIdx[0].index() == 0) { + printMnemonic(os, "mov"); + printSrcReg(os, 1); + ccprintf(os, ", "); + printDestReg(os, 0); + return true; + } + return false; +} + +bool +IntOpImm::printPseudoOps(std::ostream &os, Addr pc, + const SymbolTable *symbab) const +{ + if (!std::strcmp(mnemonic, "or")) { + if (_numSrcRegs > 0 && _srcRegIdx[0].index() == 0) { + if (imm == 0) { + printMnemonic(os, "clr"); + } else { + printMnemonic(os, "mov"); + ccprintf(os, " %#x, ", imm); + } + printDestReg(os, 0); + return true; + } else if (imm == 0) { + printMnemonic(os, "mov"); + printSrcReg(os, 0); + ccprintf(os, ", "); + printDestReg(os, 0); + return true; + } + } + return false; +} + +std::string +IntOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const +{ + std::stringstream response; + + if (printPseudoOps(response, pc, symtab)) + return response.str(); + printMnemonic(response, mnemonic); + printRegArray(response, _srcRegIdx, _numSrcRegs); + if (_numDestRegs && _numSrcRegs) + response << ", "; + printDestReg(response, 0); + return response.str(); +} + +std::string +IntOpImm::generateDisassembly(Addr pc, const SymbolTable *symtab) const +{ + std::stringstream response; + + if (printPseudoOps(response, pc, symtab)) + return response.str(); + printMnemonic(response, mnemonic); + printRegArray(response, _srcRegIdx, _numSrcRegs); + if (_numSrcRegs > 0) + response << ", "; + ccprintf(response, "%#x", imm); + if (_numDestRegs > 0) + response << ", "; + printDestReg(response, 0); + return response.str(); +} + +std::string +SetHi::generateDisassembly(Addr pc, const SymbolTable *symtab) const +{ + std::stringstream response; + + printMnemonic(response, mnemonic); + ccprintf(response, "%%hi(%#x), ", imm); + printDestReg(response, 0); + return response.str(); +} + +} diff --git a/src/arch/sparc/insts/integer.hh b/src/arch/sparc/insts/integer.hh new file mode 100644 index 000000000..f53f568d9 --- /dev/null +++ b/src/arch/sparc/insts/integer.hh @@ -0,0 +1,133 @@ +/* + * Copyright (c) 2006-2007 The Regents of The University of Michigan + * All rights reserved. + * + * Redistribution and use in source and binary forms, with or without + * modification, are permitted provided that the following conditions are + * met: redistributions of source code must retain the above copyright + * notice, this list of conditions and the following disclaimer; + * redistributions in binary form must reproduce the above copyright + * notice, this list of conditions and the following disclaimer in the + * documentation and/or other materials provided with the distribution; + * neither the name of the copyright holders nor the names of its + * contributors may be used to endorse or promote products derived from + * this software without specific prior written permission. + * + * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS + * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT + * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR + * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT + * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, + * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT + * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, + * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY + * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT + * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE + * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. + * + * Authors: Ali Saidi + * Gabe Black + * Steve Reinhardt + */ + +#ifndef __ARCH_SPARC_INSTS_INTEGER_HH__ +#define __ARCH_SPARC_INSTS_INTEGER_HH__ + +#include "arch/sparc/insts/static_inst.hh" + +namespace SparcISA +{ + +//////////////////////////////////////////////////////////////////// +// +// Integer operate instructions +// + +/** + * Base class for integer operations. + */ +class IntOp : public SparcStaticInst +{ + protected: + using SparcStaticInst::SparcStaticInst; + + std::string generateDisassembly( + Addr pc, const SymbolTable *symtab) const override; + + virtual bool printPseudoOps(std::ostream &os, Addr pc, + const SymbolTable *symtab) const; +}; + +/** + * Base class for immediate integer operations. + */ +class IntOpImm : public IntOp +{ + protected: + // Constructor + IntOpImm(const char *mnem, ExtMachInst _machInst, + OpClass __opClass, int64_t _imm) : + IntOp(mnem, _machInst, __opClass), imm(_imm) + {} + + int64_t imm; + + std::string generateDisassembly( + Addr pc, const SymbolTable *symtab) const override; + + bool printPseudoOps(std::ostream &os, Addr pc, + const SymbolTable *symtab) const override; +}; + +/** + * Base class for 10 bit immediate integer operations. + */ +class IntOpImm10 : public IntOpImm +{ + protected: + // Constructor + IntOpImm10(const char *mnem, ExtMachInst _machInst, OpClass __opClass) : + IntOpImm(mnem, _machInst, __opClass, sext<10>(bits(_machInst, 9, 0))) + {} +}; + +/** + * Base class for 11 bit immediate integer operations. + */ +class IntOpImm11 : public IntOpImm +{ + protected: + IntOpImm11(const char *mnem, ExtMachInst _machInst, OpClass __opClass) : + IntOpImm(mnem, _machInst, __opClass, sext<10>(bits(_machInst, 10, 0))) + {} +}; + +/** + * Base class for 13 bit immediate integer operations. + */ +class IntOpImm13 : public IntOpImm +{ + protected: + IntOpImm13(const char *mnem, ExtMachInst _machInst, OpClass __opClass) : + IntOpImm(mnem, _machInst, __opClass, sext<13>(bits(_machInst, 12, 0))) + {} +}; + +/** + * Base class for sethi. + */ +class SetHi : public IntOpImm +{ + protected: + // Constructor + SetHi(const char *mnem, ExtMachInst _machInst, OpClass __opClass) : + IntOpImm(mnem, _machInst, __opClass, bits(_machInst, 21, 0) << 10) + {} + + std::string generateDisassembly( + Addr pc, const SymbolTable *symtab) const override; +}; + +} + +#endif // __ARCH_SPARCH_INSTS_INTEGER_HH__ diff --git a/src/arch/sparc/isa/formats/integerop.isa b/src/arch/sparc/isa/formats/integerop.isa index 93e5614af..fa7af31f8 100644 --- a/src/arch/sparc/isa/formats/integerop.isa +++ b/src/arch/sparc/isa/formats/integerop.isa @@ -33,113 +33,6 @@ // Integer operate instructions // -output header {{ - /** - * Base class for integer operations. - */ - class IntOp : public SparcStaticInst - { - protected: - // Constructor - IntOp(const char *mnem, ExtMachInst _machInst, - OpClass __opClass) : - SparcStaticInst(mnem, _machInst, __opClass) - { - } - - std::string generateDisassembly(Addr pc, - const SymbolTable *symtab) const; - - virtual bool printPseudoOps(std::ostream &os, Addr pc, - const SymbolTable *symtab) const; - }; - - /** - * Base class for immediate integer operations. - */ - class IntOpImm : public IntOp - { - protected: - // Constructor - IntOpImm(const char *mnem, ExtMachInst _machInst, - OpClass __opClass) : - IntOp(mnem, _machInst, __opClass) - { - } - - int64_t imm; - - std::string generateDisassembly(Addr pc, - const SymbolTable *symtab) const; - - virtual bool printPseudoOps(std::ostream &os, Addr pc, - const SymbolTable *symtab) const; - }; - - /** - * Base class for 10 bit immediate integer operations. - */ - class IntOpImm10 : public IntOpImm - { - protected: - // Constructor - IntOpImm10(const char *mnem, ExtMachInst _machInst, - OpClass __opClass) : - IntOpImm(mnem, _machInst, __opClass) - { - imm = sext<10>(SIMM10); - } - }; - - /** - * Base class for 11 bit immediate integer operations. - */ - class IntOpImm11 : public IntOpImm - { - protected: - // Constructor - IntOpImm11(const char *mnem, ExtMachInst _machInst, - OpClass __opClass) : - IntOpImm(mnem, _machInst, __opClass) - { - imm = sext<11>(SIMM11); - } - }; - - /** - * Base class for 13 bit immediate integer operations. - */ - class IntOpImm13 : public IntOpImm - { - protected: - // Constructor - IntOpImm13(const char *mnem, ExtMachInst _machInst, - OpClass __opClass) : - IntOpImm(mnem, _machInst, __opClass) - { - imm = sext<13>(SIMM13); - } - }; - - /** - * Base class for sethi. - */ - class SetHi : public IntOpImm - { - protected: - // Constructor - SetHi(const char *mnem, ExtMachInst _machInst, - OpClass __opClass) : - IntOpImm(mnem, _machInst, __opClass) - { - imm = (IMM22 & 0x3FFFFF) << 10; - } - - std::string generateDisassembly(Addr pc, - const SymbolTable *symtab) const; - }; -}}; - def template SetHiDecode {{ { if (RD == 0 && IMM22 == 0) @@ -149,93 +42,6 @@ def template SetHiDecode {{ } }}; -output decoder {{ - - bool - IntOp::printPseudoOps(std::ostream &os, Addr pc, - const SymbolTable *symbab) const - { - if (!std::strcmp(mnemonic, "or") && _srcRegIdx[0].index() == 0) { - printMnemonic(os, "mov"); - printSrcReg(os, 1); - ccprintf(os, ", "); - printDestReg(os, 0); - return true; - } - return false; - } - - bool - IntOpImm::printPseudoOps(std::ostream &os, Addr pc, - const SymbolTable *symbab) const - { - if (!std::strcmp(mnemonic, "or")) { - if (_numSrcRegs > 0 && _srcRegIdx[0].index() == 0) { - if (imm == 0) { - printMnemonic(os, "clr"); - } else { - printMnemonic(os, "mov"); - ccprintf(os, " 0x%x, ", imm); - } - printDestReg(os, 0); - return true; - } else if (imm == 0) { - printMnemonic(os, "mov"); - printSrcReg(os, 0); - ccprintf(os, ", "); - printDestReg(os, 0); - return true; - } - } - return false; - } - - std::string - IntOp::generateDisassembly(Addr pc, const SymbolTable *symtab) const - { - std::stringstream response; - - if (printPseudoOps(response, pc, symtab)) - return response.str(); - printMnemonic(response, mnemonic); - printRegArray(response, _srcRegIdx, _numSrcRegs); - if (_numDestRegs && _numSrcRegs) - response << ", "; - printDestReg(response, 0); - return response.str(); - } - - std::string - IntOpImm::generateDisassembly(Addr pc, - const SymbolTable *symtab) const - { - std::stringstream response; - - if (printPseudoOps(response, pc, symtab)) - return response.str(); - printMnemonic(response, mnemonic); - printRegArray(response, _srcRegIdx, _numSrcRegs); - if (_numSrcRegs > 0) - response << ", "; - ccprintf(response, "0x%x", imm); - if (_numDestRegs > 0) - response << ", "; - printDestReg(response, 0); - return response.str(); - } - - std::string - SetHi::generateDisassembly(Addr pc, const SymbolTable *symtab) const - { - std::stringstream response; - - printMnemonic(response, mnemonic); - ccprintf(response, "%%hi(0x%x), ", imm); - printDestReg(response, 0); - return response.str(); - } -}}; - def template IntOpExecute {{ Fault %(class_name)s::execute(ExecContext *xc, Trace::InstRecord *traceData) const diff --git a/src/arch/sparc/isa/includes.isa b/src/arch/sparc/isa/includes.isa index 49edccb0b..e78295a0d 100644 --- a/src/arch/sparc/isa/includes.isa +++ b/src/arch/sparc/isa/includes.isa @@ -41,6 +41,7 @@ output header {{ #include "arch/sparc/faults.hh" #include "arch/sparc/insts/blockmem.hh" #include "arch/sparc/insts/branch.hh" +#include "arch/sparc/insts/integer.hh" #include "arch/sparc/insts/mem.hh" #include "arch/sparc/insts/micro.hh" #include "arch/sparc/insts/nop.hh" |