diff options
Diffstat (limited to 'tests/long/50.vortex')
6 files changed, 801 insertions, 799 deletions
diff --git a/tests/long/50.vortex/ref/alpha/tru64/o3-timing/config.ini b/tests/long/50.vortex/ref/alpha/tru64/o3-timing/config.ini index 669e84c5b..22a45b8cb 100644 --- a/tests/long/50.vortex/ref/alpha/tru64/o3-timing/config.ini +++ b/tests/long/50.vortex/ref/alpha/tru64/o3-timing/config.ini @@ -115,6 +115,7 @@ assoc=2 block_size=64 forward_snoops=true hash_delay=1 +is_top_level=true latency=1000 max_miss_count=0 mshrs=10 @@ -413,6 +414,7 @@ assoc=2 block_size=64 forward_snoops=true hash_delay=1 +is_top_level=true latency=1000 max_miss_count=0 mshrs=10 @@ -448,6 +450,7 @@ assoc=2 block_size=64 forward_snoops=true hash_delay=1 +is_top_level=false latency=1000 max_miss_count=0 mshrs=10 diff --git a/tests/long/50.vortex/ref/alpha/tru64/o3-timing/simout b/tests/long/50.vortex/ref/alpha/tru64/o3-timing/simout index ea4e5025f..78849816e 100755 --- a/tests/long/50.vortex/ref/alpha/tru64/o3-timing/simout +++ b/tests/long/50.vortex/ref/alpha/tru64/o3-timing/simout @@ -5,12 +5,11 @@ The Regents of The University of Michigan All Rights Reserved -M5 compiled Feb 7 2011 01:47:18 -M5 revision 4b4b02c5553c 7929 default qtip reupdatestats.patch tip -M5 started Feb 7 2011 01:47:37 -M5 executing on burrito +M5 compiled Mar 17 2011 21:44:37 +M5 started Mar 17 2011 21:45:41 +M5 executing on zizzer command line: build/ALPHA_SE/m5.fast -d build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/o3-timing -re tests/run.py build/ALPHA_SE/tests/fast/long/50.vortex/alpha/tru64/o3-timing Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... info: Increasing stack size by one page. -Exiting @ tick 26961586000 because target called exit() +Exiting @ tick 25567234000 because target called exit() diff --git a/tests/long/50.vortex/ref/alpha/tru64/o3-timing/stats.txt b/tests/long/50.vortex/ref/alpha/tru64/o3-timing/stats.txt index 553c740bc..2c566c667 100644 --- a/tests/long/50.vortex/ref/alpha/tru64/o3-timing/stats.txt +++ b/tests/long/50.vortex/ref/alpha/tru64/o3-timing/stats.txt @@ -1,41 +1,41 @@ ---------- Begin Simulation Statistics ---------- -host_inst_rate 86589 # Simulator instruction rate (inst/s) -host_mem_usage 236008 # Number of bytes of host memory used -host_seconds 919.19 # Real time elapsed on the host -host_tick_rate 29331748 # Simulator tick rate (ticks/s) +host_inst_rate 229170 # Simulator instruction rate (inst/s) +host_mem_usage 217968 # Number of bytes of host memory used +host_seconds 347.30 # Real time elapsed on the host +host_tick_rate 73616120 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks sim_insts 79591756 # Number of instructions simulated -sim_seconds 0.026962 # Number of seconds simulated -sim_ticks 26961586000 # Number of ticks simulated +sim_seconds 0.025567 # Number of seconds simulated +sim_ticks 25567234000 # Number of ticks simulated system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.BPredUnit.BTBHits 8073497 # Number of BTB hits -system.cpu.BPredUnit.BTBLookups 14157572 # Number of BTB lookups -system.cpu.BPredUnit.RASInCorrect 36043 # Number of incorrect RAS predictions. -system.cpu.BPredUnit.condIncorrect 458661 # Number of conditional branches incorrect -system.cpu.BPredUnit.condPredicted 10575039 # Number of conditional branches predicted -system.cpu.BPredUnit.lookups 16280778 # Number of BP lookups -system.cpu.BPredUnit.usedRAS 1941652 # Number of times the RAS was used to get a target. +system.cpu.BPredUnit.BTBHits 7985382 # Number of BTB hits +system.cpu.BPredUnit.BTBLookups 13917590 # Number of BTB lookups +system.cpu.BPredUnit.RASInCorrect 35809 # Number of incorrect RAS predictions. +system.cpu.BPredUnit.condIncorrect 450273 # Number of conditional branches incorrect +system.cpu.BPredUnit.condPredicted 10401089 # Number of conditional branches predicted +system.cpu.BPredUnit.lookups 16008370 # Number of BP lookups +system.cpu.BPredUnit.usedRAS 1909965 # Number of times the RAS was used to get a target. system.cpu.commit.COM:branches 13754477 # Number of branches committed -system.cpu.commit.COM:bw_lim_events 3390195 # number cycles where commit BW limit reached +system.cpu.commit.COM:bw_lim_events 3841167 # number cycles where commit BW limit reached system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits -system.cpu.commit.COM:committed_per_cycle::samples 51426557 # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::mean 1.717803 # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::stdev 2.342707 # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::samples 49654357 # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::mean 1.779112 # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::stdev 2.457508 # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::0 22406480 43.57% 43.57% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::1 11177974 21.74% 65.31% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::2 5100083 9.92% 75.22% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::3 3515976 6.84% 82.06% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::4 2514692 4.89% 86.95% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::5 1504113 2.92% 89.87% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::6 1005597 1.96% 91.83% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::7 811447 1.58% 93.41% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::8 3390195 6.59% 100.00% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::0 22596462 45.51% 45.51% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::1 9701520 19.54% 65.05% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::2 4636863 9.34% 74.38% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::3 2945074 5.93% 80.32% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::4 2498358 5.03% 85.35% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::5 1627223 3.28% 88.62% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::6 982509 1.98% 90.60% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::7 825181 1.66% 92.26% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::8 3841167 7.74% 100.00% # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::total 51426557 # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::total 49654357 # Number of insts commited each cycle system.cpu.commit.COM:count 88340672 # Number of instructions committed system.cpu.commit.COM:fp_insts 267754 # Number of committed floating point instructions. system.cpu.commit.COM:function_calls 1661057 # Number of function calls committed. @@ -44,353 +44,353 @@ system.cpu.commit.COM:loads 20276638 # Nu system.cpu.commit.COM:membars 0 # Number of memory barriers committed system.cpu.commit.COM:refs 34890015 # Number of memory references committed system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed -system.cpu.commit.branchMispredicts 362167 # The number of times a branch was mispredicted +system.cpu.commit.branchMispredicts 354109 # The number of times a branch was mispredicted system.cpu.commit.commitCommittedInsts 88340672 # The number of committed instructions system.cpu.commit.commitNonSpecStalls 4583 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.commitSquashedInsts 8347307 # The number of squashed insts skipped by commit +system.cpu.commit.commitSquashedInsts 6568373 # The number of squashed insts skipped by commit system.cpu.committedInsts 79591756 # Number of Instructions Simulated system.cpu.committedInsts_total 79591756 # Number of Instructions Simulated -system.cpu.cpi 0.677497 # CPI: Cycles Per Instruction -system.cpu.cpi_total 0.677497 # CPI: Total CPI of All Threads -system.cpu.dcache.LoadLockedReq_accesses 44 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_hits 44 # number of LoadLockedReq hits -system.cpu.dcache.ReadReq_accesses 20461848 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_avg_miss_latency 30161.580175 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency 20422.684261 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_hits 20315611 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_latency 4410739000 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_rate 0.007147 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_misses 146237 # number of ReadReq misses -system.cpu.dcache.ReadReq_mshr_hits 84626 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_miss_latency 1258262000 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate 0.003011 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_misses 61611 # number of ReadReq MSHR misses +system.cpu.cpi 0.642459 # CPI: Cycles Per Instruction +system.cpu.cpi_total 0.642459 # CPI: Total CPI of All Threads +system.cpu.dcache.LoadLockedReq_accesses 43 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_hits 43 # number of LoadLockedReq hits +system.cpu.dcache.ReadReq_accesses 20559608 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_avg_miss_latency 26896.308306 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency 20641.135763 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_hits 20399248 # number of ReadReq hits +system.cpu.dcache.ReadReq_miss_latency 4313092000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_rate 0.007800 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_misses 160360 # number of ReadReq misses +system.cpu.dcache.ReadReq_mshr_hits 98657 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_miss_latency 1273620000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate 0.003001 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_misses 61703 # number of ReadReq MSHR misses system.cpu.dcache.WriteReq_accesses 14613377 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_avg_miss_latency 32533.052088 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency 32982.737586 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_hits 13581415 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_latency 33572873499 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_rate 0.070618 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_misses 1031962 # number of WriteReq misses -system.cpu.dcache.WriteReq_mshr_hits 888471 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_miss_latency 4732725999 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_rate 0.009819 # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_misses 143491 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_avg_miss_latency 32551.967827 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency 33106.498522 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_hits 13581325 # number of WriteReq hits +system.cpu.dcache.WriteReq_miss_latency 33595323500 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_rate 0.070624 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_misses 1032052 # number of WriteReq misses +system.cpu.dcache.WriteReq_mshr_hits 888604 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_miss_latency 4749061000 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_rate 0.009816 # mshr miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_mshr_misses 143448 # number of WriteReq MSHR misses system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.dcache.avg_blocked_cycles::no_targets 27000 # average number of cycles each access was blocked -system.cpu.dcache.avg_refs 165.269329 # Average number of references to valid blocks. +system.cpu.dcache.avg_refs 165.637097 # Average number of references to valid blocks. system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_targets 27000 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.demand_accesses 35075225 # number of demand (read+write) accesses -system.cpu.dcache.demand_avg_miss_latency 32238.707128 # average overall miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency 29209.798047 # average overall mshr miss latency -system.cpu.dcache.demand_hits 33897026 # number of demand (read+write) hits -system.cpu.dcache.demand_miss_latency 37983612499 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_rate 0.033591 # miss rate for demand accesses -system.cpu.dcache.demand_misses 1178199 # number of demand (read+write) misses -system.cpu.dcache.demand_mshr_hits 973097 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_miss_latency 5990987999 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_rate 0.005847 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_misses 205102 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_accesses 35172985 # number of demand (read+write) accesses +system.cpu.dcache.demand_avg_miss_latency 31791.373703 # average overall miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency 29357.307544 # average overall mshr miss latency +system.cpu.dcache.demand_hits 33980573 # number of demand (read+write) hits +system.cpu.dcache.demand_miss_latency 37908415500 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_rate 0.033901 # miss rate for demand accesses +system.cpu.dcache.demand_misses 1192412 # number of demand (read+write) misses +system.cpu.dcache.demand_mshr_hits 987261 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_miss_latency 6022681000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_rate 0.005833 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_misses 205151 # number of demand (read+write) MSHR misses system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.dcache.occ_%::0 0.995502 # Average percentage of cache occupancy -system.cpu.dcache.occ_blocks::0 4077.575152 # Average occupied blocks per context -system.cpu.dcache.overall_accesses 35075225 # number of overall (read+write) accesses -system.cpu.dcache.overall_avg_miss_latency 32238.707128 # average overall miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency 29209.798047 # average overall mshr miss latency +system.cpu.dcache.occ_%::0 0.995275 # Average percentage of cache occupancy +system.cpu.dcache.occ_blocks::0 4076.644885 # Average occupied blocks per context +system.cpu.dcache.overall_accesses 35172985 # number of overall (read+write) accesses +system.cpu.dcache.overall_avg_miss_latency 31791.373703 # average overall miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency 29357.307544 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.cpu.dcache.overall_hits 33897026 # number of overall hits -system.cpu.dcache.overall_miss_latency 37983612499 # number of overall miss cycles -system.cpu.dcache.overall_miss_rate 0.033591 # miss rate for overall accesses -system.cpu.dcache.overall_misses 1178199 # number of overall misses -system.cpu.dcache.overall_mshr_hits 973097 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_miss_latency 5990987999 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_rate 0.005847 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_misses 205102 # number of overall MSHR misses +system.cpu.dcache.overall_hits 33980573 # number of overall hits +system.cpu.dcache.overall_miss_latency 37908415500 # number of overall miss cycles +system.cpu.dcache.overall_miss_rate 0.033901 # miss rate for overall accesses +system.cpu.dcache.overall_misses 1192412 # number of overall misses +system.cpu.dcache.overall_mshr_hits 987261 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_miss_latency 6022681000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_rate 0.005833 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_misses 205151 # number of overall MSHR misses system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.dcache.replacements 201006 # number of replacements -system.cpu.dcache.sampled_refs 205102 # Sample count of references to valid blocks. +system.cpu.dcache.replacements 201055 # number of replacements +system.cpu.dcache.sampled_refs 205151 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 4077.575152 # Cycle average of tags in use -system.cpu.dcache.total_refs 33897070 # Total number of references to valid blocks. -system.cpu.dcache.warmup_cycle 178565000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.writebacks 161507 # number of writebacks -system.cpu.decode.DECODE:BlockedCycles 3275994 # Number of cycles decode is blocked -system.cpu.decode.DECODE:BranchMispred 97418 # Number of times decode detected a branch misprediction -system.cpu.decode.DECODE:BranchResolved 3660154 # Number of times decode resolved a branch -system.cpu.decode.DECODE:DecodedInsts 101876983 # Number of instructions handled by decode -system.cpu.decode.DECODE:IdleCycles 28458490 # Number of cycles decode is idle -system.cpu.decode.DECODE:RunCycles 19656582 # Number of cycles decode is running -system.cpu.decode.DECODE:SquashCycles 1300870 # Number of cycles decode is squashing -system.cpu.decode.DECODE:SquashedInsts 282338 # Number of squashed instructions handled by decode -system.cpu.decode.DECODE:UnblockCycles 35491 # Number of cycles decode is unblocking -system.cpu.dtb.data_accesses 36639089 # DTB accesses -system.cpu.dtb.data_acv 39 # DTB access violations -system.cpu.dtb.data_hits 36464202 # DTB hits -system.cpu.dtb.data_misses 174887 # DTB misses +system.cpu.dcache.tagsinuse 4076.644885 # Cycle average of tags in use +system.cpu.dcache.total_refs 33980616 # Total number of references to valid blocks. +system.cpu.dcache.warmup_cycle 177876000 # Cycle when the warmup percentage was hit. +system.cpu.dcache.writebacks 161514 # number of writebacks +system.cpu.decode.DECODE:BlockedCycles 2460997 # Number of cycles decode is blocked +system.cpu.decode.DECODE:BranchMispred 97681 # Number of times decode detected a branch misprediction +system.cpu.decode.DECODE:BranchResolved 3594435 # Number of times decode resolved a branch +system.cpu.decode.DECODE:DecodedInsts 100084760 # Number of instructions handled by decode +system.cpu.decode.DECODE:IdleCycles 27762644 # Number of cycles decode is idle +system.cpu.decode.DECODE:RunCycles 19396266 # Number of cycles decode is running +system.cpu.decode.DECODE:SquashCycles 1063649 # Number of cycles decode is squashing +system.cpu.decode.DECODE:SquashedInsts 276834 # Number of squashed instructions handled by decode +system.cpu.decode.DECODE:UnblockCycles 34450 # Number of cycles decode is unblocking +system.cpu.dtb.data_accesses 36973918 # DTB accesses +system.cpu.dtb.data_acv 20 # DTB access violations +system.cpu.dtb.data_hits 36772232 # DTB hits +system.cpu.dtb.data_misses 201686 # DTB misses system.cpu.dtb.fetch_accesses 0 # ITB accesses system.cpu.dtb.fetch_acv 0 # ITB acv system.cpu.dtb.fetch_hits 0 # ITB hits system.cpu.dtb.fetch_misses 0 # ITB misses -system.cpu.dtb.read_accesses 21567895 # DTB read accesses -system.cpu.dtb.read_acv 36 # DTB read access violations -system.cpu.dtb.read_hits 21410565 # DTB read hits -system.cpu.dtb.read_misses 157330 # DTB read misses -system.cpu.dtb.write_accesses 15071194 # DTB write accesses -system.cpu.dtb.write_acv 3 # DTB write access violations -system.cpu.dtb.write_hits 15053637 # DTB write hits -system.cpu.dtb.write_misses 17557 # DTB write misses -system.cpu.fetch.Branches 16280778 # Number of branches that fetch encountered -system.cpu.fetch.CacheLines 13394904 # Number of cache lines fetched -system.cpu.fetch.Cycles 19864093 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.IcacheSquashes 154345 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.Insts 103458756 # Number of instructions fetch has processed -system.cpu.fetch.MiscStallCycles 26906 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.SquashCycles 576280 # Number of cycles fetch has spent squashing -system.cpu.fetch.branchRate 0.301925 # Number of branch fetches per cycle -system.cpu.fetch.icacheStallCycles 13394904 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.predictedBranches 10015149 # Number of branches that fetch has predicted taken -system.cpu.fetch.rate 1.918633 # Number of inst fetches per cycle -system.cpu.fetch.rateDist::samples 52727427 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 1.962143 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 2.947691 # Number of instructions fetched each cycle (Total) +system.cpu.dtb.read_accesses 21748478 # DTB read accesses +system.cpu.dtb.read_acv 19 # DTB read access violations +system.cpu.dtb.read_hits 21577330 # DTB read hits +system.cpu.dtb.read_misses 171148 # DTB read misses +system.cpu.dtb.write_accesses 15225440 # DTB write accesses +system.cpu.dtb.write_acv 1 # DTB write access violations +system.cpu.dtb.write_hits 15194902 # DTB write hits +system.cpu.dtb.write_misses 30538 # DTB write misses +system.cpu.fetch.Branches 16008370 # Number of branches that fetch encountered +system.cpu.fetch.CacheLines 13158718 # Number of cache lines fetched +system.cpu.fetch.Cycles 19591284 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.IcacheSquashes 152584 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.Insts 101571141 # Number of instructions fetch has processed +system.cpu.fetch.MiscStallCycles 26109 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.SquashCycles 555760 # Number of cycles fetch has spent squashing +system.cpu.fetch.branchRate 0.313064 # Number of branch fetches per cycle +system.cpu.fetch.icacheStallCycles 13158718 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.predictedBranches 9895347 # Number of branches that fetch has predicted taken +system.cpu.fetch.rate 1.986354 # Number of inst fetches per cycle +system.cpu.fetch.rateDist::samples 50718006 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 2.002664 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 2.959146 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 32863334 62.33% 62.33% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 1866571 3.54% 65.87% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 1546342 2.93% 68.80% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 1858063 3.52% 72.32% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::4 3933633 7.46% 79.78% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::5 1853024 3.51% 83.30% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::6 690881 1.31% 84.61% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::7 1144258 2.17% 86.78% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::8 6971321 13.22% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 31126722 61.37% 61.37% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 1893724 3.73% 65.11% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 1511025 2.98% 68.09% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 1863843 3.67% 71.76% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::4 3852588 7.60% 79.36% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::5 1892655 3.73% 83.09% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::6 670633 1.32% 84.41% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::7 1088115 2.15% 86.56% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::8 6818701 13.44% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 52727427 # Number of instructions fetched each cycle (Total) -system.cpu.fp_regfile_reads 245061 # number of floating regfile reads -system.cpu.fp_regfile_writes 242344 # number of floating regfile writes -system.cpu.icache.ReadReq_accesses 13394904 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_avg_miss_latency 9553.478677 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency 6055.148214 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_hits 13306149 # number of ReadReq hits -system.cpu.icache.ReadReq_miss_latency 847919000 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_rate 0.006626 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_misses 88755 # number of ReadReq misses -system.cpu.icache.ReadReq_mshr_hits 2832 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_miss_latency 520276500 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_rate 0.006415 # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_misses 85923 # number of ReadReq MSHR misses +system.cpu.fetch.rateDist::total 50718006 # Number of instructions fetched each cycle (Total) +system.cpu.fp_regfile_reads 235864 # number of floating regfile reads +system.cpu.fp_regfile_writes 240719 # number of floating regfile writes +system.cpu.icache.ReadReq_accesses 13158718 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_avg_miss_latency 9582.065520 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency 6079.057819 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_hits 13070837 # number of ReadReq hits +system.cpu.icache.ReadReq_miss_latency 842081500 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_rate 0.006679 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_misses 87881 # number of ReadReq misses +system.cpu.icache.ReadReq_mshr_hits 2823 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_miss_latency 517072500 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_rate 0.006464 # mshr miss rate for ReadReq accesses +system.cpu.icache.ReadReq_mshr_misses 85058 # number of ReadReq MSHR misses system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.icache.avg_refs 154.863120 # Average number of references to valid blocks. +system.cpu.icache.avg_refs 153.671503 # Average number of references to valid blocks. system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.demand_accesses 13394904 # number of demand (read+write) accesses -system.cpu.icache.demand_avg_miss_latency 9553.478677 # average overall miss latency -system.cpu.icache.demand_avg_mshr_miss_latency 6055.148214 # average overall mshr miss latency -system.cpu.icache.demand_hits 13306149 # number of demand (read+write) hits -system.cpu.icache.demand_miss_latency 847919000 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_rate 0.006626 # miss rate for demand accesses -system.cpu.icache.demand_misses 88755 # number of demand (read+write) misses -system.cpu.icache.demand_mshr_hits 2832 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_miss_latency 520276500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_rate 0.006415 # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_misses 85923 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_accesses 13158718 # number of demand (read+write) accesses +system.cpu.icache.demand_avg_miss_latency 9582.065520 # average overall miss latency +system.cpu.icache.demand_avg_mshr_miss_latency 6079.057819 # average overall mshr miss latency +system.cpu.icache.demand_hits 13070837 # number of demand (read+write) hits +system.cpu.icache.demand_miss_latency 842081500 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_rate 0.006679 # miss rate for demand accesses +system.cpu.icache.demand_misses 87881 # number of demand (read+write) misses +system.cpu.icache.demand_mshr_hits 2823 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_miss_latency 517072500 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_rate 0.006464 # mshr miss rate for demand accesses +system.cpu.icache.demand_mshr_misses 85058 # number of demand (read+write) MSHR misses system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.icache.occ_%::0 0.937341 # Average percentage of cache occupancy -system.cpu.icache.occ_blocks::0 1919.673560 # Average occupied blocks per context -system.cpu.icache.overall_accesses 13394904 # number of overall (read+write) accesses -system.cpu.icache.overall_avg_miss_latency 9553.478677 # average overall miss latency -system.cpu.icache.overall_avg_mshr_miss_latency 6055.148214 # average overall mshr miss latency +system.cpu.icache.occ_%::0 0.935566 # Average percentage of cache occupancy +system.cpu.icache.occ_blocks::0 1916.040169 # Average occupied blocks per context +system.cpu.icache.overall_accesses 13158718 # number of overall (read+write) accesses +system.cpu.icache.overall_avg_miss_latency 9582.065520 # average overall miss latency +system.cpu.icache.overall_avg_mshr_miss_latency 6079.057819 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.cpu.icache.overall_hits 13306149 # number of overall hits -system.cpu.icache.overall_miss_latency 847919000 # number of overall miss cycles -system.cpu.icache.overall_miss_rate 0.006626 # miss rate for overall accesses -system.cpu.icache.overall_misses 88755 # number of overall misses -system.cpu.icache.overall_mshr_hits 2832 # number of overall MSHR hits -system.cpu.icache.overall_mshr_miss_latency 520276500 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_rate 0.006415 # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_misses 85923 # number of overall MSHR misses +system.cpu.icache.overall_hits 13070837 # number of overall hits +system.cpu.icache.overall_miss_latency 842081500 # number of overall miss cycles +system.cpu.icache.overall_miss_rate 0.006679 # miss rate for overall accesses +system.cpu.icache.overall_misses 87881 # number of overall misses +system.cpu.icache.overall_mshr_hits 2823 # number of overall MSHR hits +system.cpu.icache.overall_mshr_miss_latency 517072500 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_rate 0.006464 # mshr miss rate for overall accesses +system.cpu.icache.overall_mshr_misses 85058 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.icache.replacements 83875 # number of replacements -system.cpu.icache.sampled_refs 85922 # Sample count of references to valid blocks. +system.cpu.icache.replacements 83010 # number of replacements +system.cpu.icache.sampled_refs 85057 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 1919.673560 # Cycle average of tags in use -system.cpu.icache.total_refs 13306149 # Total number of references to valid blocks. +system.cpu.icache.tagsinuse 1916.040169 # Cycle average of tags in use +system.cpu.icache.total_refs 13070837 # Total number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.icache.writebacks 0 # number of writebacks -system.cpu.idleCycles 1195746 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu.iew.EXEC:branches 14762410 # Number of branches executed -system.cpu.iew.EXEC:nop 9405310 # number of nop insts executed -system.cpu.iew.EXEC:rate 1.574714 # Inst execution rate -system.cpu.iew.EXEC:refs 36640920 # number of memory reference insts executed -system.cpu.iew.EXEC:stores 15071432 # Number of stores executed +system.cpu.idleCycles 416464 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.iew.EXEC:branches 14700654 # Number of branches executed +system.cpu.iew.EXEC:nop 9311504 # number of nop insts executed +system.cpu.iew.EXEC:rate 1.660486 # Inst execution rate +system.cpu.iew.EXEC:refs 36975872 # number of memory reference insts executed +system.cpu.iew.EXEC:stores 15225695 # Number of stores executed system.cpu.iew.EXEC:swp 0 # number of swp insts executed -system.cpu.iew.WB:consumers 42200394 # num instructions consuming a value -system.cpu.iew.WB:count 84434185 # cumulative count of insts written-back -system.cpu.iew.WB:fanout 0.765638 # average fanout of values written-back +system.cpu.iew.WB:consumers 40429267 # num instructions consuming a value +system.cpu.iew.WB:count 84366668 # cumulative count of insts written-back +system.cpu.iew.WB:fanout 0.767758 # average fanout of values written-back system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu.iew.WB:producers 32310240 # num instructions producing a value -system.cpu.iew.WB:rate 1.565824 # insts written-back per cycle -system.cpu.iew.WB:sent 84670704 # cumulative count of insts sent to commit -system.cpu.iew.branchMispredicts 403347 # Number of branch mispredicts detected at execute -system.cpu.iew.iewBlockCycles 511454 # Number of cycles IEW is blocking -system.cpu.iew.iewDispLoadInsts 22901502 # Number of dispatched load instructions -system.cpu.iew.iewDispNonSpecInsts 5005 # Number of dispatched non-speculative instructions -system.cpu.iew.iewDispSquashedInsts 341334 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispStoreInsts 16112849 # Number of dispatched store instructions -system.cpu.iew.iewDispatchedInsts 99067942 # Number of instructions dispatched to IQ -system.cpu.iew.iewExecLoadInsts 21569488 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 539182 # Number of squashed instructions skipped in execute -system.cpu.iew.iewExecutedInsts 84913582 # Number of executed instructions -system.cpu.iew.iewIQFullEvents 10145 # Number of times the IQ has become full, causing a stall +system.cpu.iew.WB:producers 31039892 # num instructions producing a value +system.cpu.iew.WB:rate 1.649898 # insts written-back per cycle +system.cpu.iew.WB:sent 84634554 # cumulative count of insts sent to commit +system.cpu.iew.branchMispredicts 395795 # Number of branch mispredicts detected at execute +system.cpu.iew.iewBlockCycles 429488 # Number of cycles IEW is blocking +system.cpu.iew.iewDispLoadInsts 22491432 # Number of dispatched load instructions +system.cpu.iew.iewDispNonSpecInsts 4739 # Number of dispatched non-speculative instructions +system.cpu.iew.iewDispSquashedInsts 365032 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispStoreInsts 15781594 # Number of dispatched store instructions +system.cpu.iew.iewDispatchedInsts 97321762 # Number of instructions dispatched to IQ +system.cpu.iew.iewExecLoadInsts 21750177 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 569916 # Number of squashed instructions skipped in execute +system.cpu.iew.iewExecutedInsts 84908070 # Number of executed instructions +system.cpu.iew.iewIQFullEvents 23208 # Number of times the IQ has become full, causing a stall system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewLSQFullEvents 16238 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.iewSquashCycles 1300870 # Number of cycles IEW is squashing -system.cpu.iew.iewUnblockCycles 39828 # Number of cycles IEW is unblocking +system.cpu.iew.iewLSQFullEvents 1058 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.iewSquashCycles 1063649 # Number of cycles IEW is squashing +system.cpu.iew.iewUnblockCycles 29880 # Number of cycles IEW is unblocking system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread.0.cacheBlocked 22 # Number of times an access to memory failed due to the cache being blocked -system.cpu.iew.lsq.thread.0.forwLoads 947280 # Number of loads that had data forwarded from stores -system.cpu.iew.lsq.thread.0.ignoredResponses 706 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread.0.cacheBlocked 30 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread.0.forwLoads 1016178 # Number of loads that had data forwarded from stores +system.cpu.iew.lsq.thread.0.ignoredResponses 1322 # Number of memory responses ignored because the instruction is squashed system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address -system.cpu.iew.lsq.thread.0.memOrderViolation 20765 # Number of memory ordering violations -system.cpu.iew.lsq.thread.0.rescheduledLoads 1373 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread.0.squashedLoads 2624864 # Number of loads squashed -system.cpu.iew.lsq.thread.0.squashedStores 1499472 # Number of stores squashed -system.cpu.iew.memOrderViolationEvents 20765 # Number of memory order violations -system.cpu.iew.predictedNotTakenIncorrect 133024 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.predictedTakenIncorrect 270323 # Number of branches that were predicted taken incorrectly -system.cpu.int_regfile_reads 112261025 # number of integer regfile reads -system.cpu.int_regfile_writes 55957664 # number of integer regfile writes -system.cpu.ipc 1.476021 # IPC: Instructions Per Cycle -system.cpu.ipc_total 1.476021 # IPC: Total IPC of All Threads +system.cpu.iew.lsq.thread.0.memOrderViolation 6217 # Number of memory ordering violations +system.cpu.iew.lsq.thread.0.rescheduledLoads 1472 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread.0.squashedLoads 2214794 # Number of loads squashed +system.cpu.iew.lsq.thread.0.squashedStores 1168217 # Number of stores squashed +system.cpu.iew.memOrderViolationEvents 6217 # Number of memory order violations +system.cpu.iew.predictedNotTakenIncorrect 133065 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.predictedTakenIncorrect 262730 # Number of branches that were predicted taken incorrectly +system.cpu.int_regfile_reads 112360564 # number of integer regfile reads +system.cpu.int_regfile_writes 55786710 # number of integer regfile writes +system.cpu.ipc 1.556519 # IPC: Instructions Per Cycle +system.cpu.ipc_total 1.556519 # IPC: Total IPC of All Threads system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::IntAlu 48294833 56.52% 56.52% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::IntMult 42901 0.05% 56.57% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 56.57% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatAdd 122014 0.14% 56.71% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatCmp 87 0.00% 56.71% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatCvt 122228 0.14% 56.85% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatMult 51 0.00% 56.85% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatDiv 38521 0.05% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdAdd 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdAddAcc 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdAlu 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdCmp 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdCvt 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdMisc 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdMult 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdMultAcc 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdShift 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdSqrt 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatAdd 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatAlu 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatCmp 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatCvt 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatDiv 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatMult 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatSqrt 0 0.00% 56.90% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::MemRead 21679241 25.37% 82.27% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::MemWrite 15152888 17.73% 100.00% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::IntAlu 47939957 56.08% 56.08% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::IntMult 43473 0.05% 56.14% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 56.14% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatAdd 122672 0.14% 56.28% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatCmp 87 0.00% 56.28% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatCvt 123541 0.14% 56.42% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatMult 52 0.00% 56.42% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatDiv 38558 0.05% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdAdd 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdAddAcc 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdAlu 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdCmp 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdCvt 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdMisc 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdMult 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdMultAcc 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdShift 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdSqrt 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatAdd 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatAlu 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatCmp 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatCvt 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatDiv 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatMult 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatSqrt 0 0.00% 56.47% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::MemRead 21877865 25.59% 82.06% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::MemWrite 15331781 17.94% 100.00% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::total 85452764 # Type of FU issued -system.cpu.iq.ISSUE:fu_busy_cnt 905523 # FU busy when requested -system.cpu.iq.ISSUE:fu_busy_rate 0.010597 # FU busy rate (busy events/executed inst) +system.cpu.iq.ISSUE:FU_type_0::total 85477986 # Type of FU issued +system.cpu.iq.ISSUE:fu_busy_cnt 1052413 # FU busy when requested +system.cpu.iq.ISSUE:fu_busy_rate 0.012312 # FU busy rate (busy events/executed inst) system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::IntAlu 99616 11.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdAdd 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdAddAcc 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdAlu 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdCmp 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdCvt 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdMisc 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdMult 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdMultAcc 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdShift 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdShiftAcc 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdSqrt 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatAdd 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatAlu 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatCmp 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatCvt 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatDiv 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatMisc 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatMult 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt 0 0.00% 11.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::MemRead 404792 44.70% 55.70% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::MemWrite 401115 44.30% 100.00% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::IntAlu 99607 9.46% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdAdd 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdAddAcc 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdAlu 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdCmp 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdCvt 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdMisc 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdMult 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdMultAcc 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdShift 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdShiftAcc 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdSqrt 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatAdd 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatAlu 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatCmp 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatCvt 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatDiv 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatMisc 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatMult 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt 0 0.00% 9.46% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::MemRead 509872 48.45% 57.91% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::MemWrite 442934 42.09% 100.00% # attempts to use FU when none available system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:issued_per_cycle::samples 52727427 # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::mean 1.620651 # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.723782 # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::samples 50718006 # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::mean 1.685358 # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.886898 # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::0 17471285 33.14% 33.14% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::1 13743409 26.07% 59.20% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::2 8117223 15.39% 74.59% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::3 4850961 9.20% 83.79% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::4 4579502 8.69% 92.48% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::5 2116514 4.01% 96.49% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::6 1152468 2.19% 98.68% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::7 461880 0.88% 99.56% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::8 234185 0.44% 100.00% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::0 18797586 37.06% 37.06% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::1 10551252 20.80% 57.87% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::2 7740515 15.26% 73.13% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::3 3878311 7.65% 80.78% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::4 5219123 10.29% 91.07% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::5 1973435 3.89% 94.96% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::6 1302970 2.57% 97.53% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::7 789228 1.56% 99.08% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::8 465586 0.92% 100.00% # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::total 52727427 # Number of insts issued each cycle -system.cpu.iq.ISSUE:rate 1.584713 # Inst issue rate -system.cpu.iq.fp_alu_accesses 300330 # Number of floating point alu accesses -system.cpu.iq.fp_inst_queue_reads 600062 # Number of floating instruction queue reads -system.cpu.iq.fp_inst_queue_wakeup_accesses 291336 # Number of floating instruction queue wakeup accesses -system.cpu.iq.fp_inst_queue_writes 449677 # Number of floating instruction queue writes -system.cpu.iq.int_alu_accesses 86057957 # Number of integer alu accesses -system.cpu.iq.int_inst_queue_reads 223986187 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_wakeup_accesses 84142849 # Number of integer instruction queue wakeup accesses -system.cpu.iq.int_inst_queue_writes 99078725 # Number of integer instruction queue writes -system.cpu.iq.iqInstsAdded 89657627 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqInstsIssued 85452764 # Number of instructions issued -system.cpu.iq.iqNonSpecInstsAdded 5005 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqSquashedInstsExamined 9846565 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedInstsIssued 47771 # Number of squashed instructions issued -system.cpu.iq.iqSquashedNonSpecRemoved 422 # Number of squashed non-spec instructions that were removed -system.cpu.iq.iqSquashedOperandsExamined 6801202 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.ISSUE:issued_per_cycle::total 50718006 # Number of insts issued each cycle +system.cpu.iq.ISSUE:rate 1.671631 # Inst issue rate +system.cpu.iq.fp_alu_accesses 297653 # Number of floating point alu accesses +system.cpu.iq.fp_inst_queue_reads 595198 # Number of floating instruction queue reads +system.cpu.iq.fp_inst_queue_wakeup_accesses 282834 # Number of floating instruction queue wakeup accesses +system.cpu.iq.fp_inst_queue_writes 410179 # Number of floating instruction queue writes +system.cpu.iq.int_alu_accesses 86232746 # Number of integer alu accesses +system.cpu.iq.int_inst_queue_reads 222155982 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_wakeup_accesses 84083834 # Number of integer instruction queue wakeup accesses +system.cpu.iq.int_inst_queue_writes 95743057 # Number of integer instruction queue writes +system.cpu.iq.iqInstsAdded 88005519 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqInstsIssued 85477986 # Number of instructions issued +system.cpu.iq.iqNonSpecInstsAdded 4739 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqSquashedInstsExamined 8137764 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedInstsIssued 24789 # Number of squashed instructions issued +system.cpu.iq.iqSquashedNonSpecRemoved 156 # Number of squashed non-spec instructions that were removed +system.cpu.iq.iqSquashedOperandsExamined 4541669 # Number of squashed operands that are examined and possibly removed from graph system.cpu.itb.data_accesses 0 # DTB accesses system.cpu.itb.data_acv 0 # DTB access violations system.cpu.itb.data_hits 0 # DTB hits system.cpu.itb.data_misses 0 # DTB misses -system.cpu.itb.fetch_accesses 13421810 # ITB accesses +system.cpu.itb.fetch_accesses 13184827 # ITB accesses system.cpu.itb.fetch_acv 0 # ITB acv -system.cpu.itb.fetch_hits 13394904 # ITB hits -system.cpu.itb.fetch_misses 26906 # ITB misses +system.cpu.itb.fetch_hits 13158718 # ITB hits +system.cpu.itb.fetch_misses 26109 # ITB misses system.cpu.itb.read_accesses 0 # DTB read accesses system.cpu.itb.read_acv 0 # DTB read access violations system.cpu.itb.read_hits 0 # DTB read hits @@ -399,106 +399,106 @@ system.cpu.itb.write_accesses 0 # DT system.cpu.itb.write_acv 0 # DTB write access violations system.cpu.itb.write_hits 0 # DTB write hits system.cpu.itb.write_misses 0 # DTB write misses -system.cpu.l2cache.ReadExReq_accesses 143493 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_avg_miss_latency 34337.769357 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31245.328098 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_hits 12069 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_miss_latency 4512807000 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_rate 0.915891 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_misses 131424 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_mshr_miss_latency 4106386000 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.915891 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_misses 131424 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadReq_accesses 147532 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_avg_miss_latency 34134.347507 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31032.670455 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_hits 103884 # number of ReadReq hits -system.cpu.l2cache.ReadReq_miss_latency 1489896000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_rate 0.295854 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_misses 43648 # number of ReadReq misses -system.cpu.l2cache.ReadReq_mshr_miss_latency 1354514000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate 0.295854 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_misses 43648 # number of ReadReq MSHR misses -system.cpu.l2cache.Writeback_accesses 161507 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_hits 161507 # number of Writeback hits +system.cpu.l2cache.ReadExReq_accesses 143470 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_avg_miss_latency 34366.090113 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31253.171300 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_hits 12057 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_miss_latency 4516151000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_rate 0.915962 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_misses 131413 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_mshr_miss_latency 4107073000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.915962 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_misses 131413 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadReq_accesses 146739 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_avg_miss_latency 34243.505155 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31097.285223 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_hits 103089 # number of ReadReq hits +system.cpu.l2cache.ReadReq_miss_latency 1494729000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_rate 0.297467 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_misses 43650 # number of ReadReq misses +system.cpu.l2cache.ReadReq_mshr_miss_latency 1357396500 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_rate 0.297467 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_misses 43650 # number of ReadReq MSHR misses +system.cpu.l2cache.Writeback_accesses 161514 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_hits 161514 # number of Writeback hits system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.l2cache.avg_refs 0.759811 # Average number of references to valid blocks. +system.cpu.l2cache.avg_refs 0.755289 # Average number of references to valid blocks. system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.demand_accesses 291025 # number of demand (read+write) accesses -system.cpu.l2cache.demand_avg_miss_latency 34287.053327 # average overall miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency 31192.309450 # average overall mshr miss latency -system.cpu.l2cache.demand_hits 115953 # number of demand (read+write) hits -system.cpu.l2cache.demand_miss_latency 6002703000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_rate 0.601570 # miss rate for demand accesses -system.cpu.l2cache.demand_misses 175072 # number of demand (read+write) misses +system.cpu.l2cache.demand_accesses 290209 # number of demand (read+write) accesses +system.cpu.l2cache.demand_avg_miss_latency 34335.524925 # average overall miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency 31214.302851 # average overall mshr miss latency +system.cpu.l2cache.demand_hits 115146 # number of demand (read+write) hits +system.cpu.l2cache.demand_miss_latency 6010880000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_rate 0.603231 # miss rate for demand accesses +system.cpu.l2cache.demand_misses 175063 # number of demand (read+write) misses system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_miss_latency 5460900000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_rate 0.601570 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_misses 175072 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_miss_latency 5464469500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_rate 0.603231 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_misses 175063 # number of demand (read+write) MSHR misses system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.occ_%::0 0.094660 # Average percentage of cache occupancy -system.cpu.l2cache.occ_%::1 0.481148 # Average percentage of cache occupancy -system.cpu.l2cache.occ_blocks::0 3101.833838 # Average occupied blocks per context -system.cpu.l2cache.occ_blocks::1 15766.259215 # Average occupied blocks per context -system.cpu.l2cache.overall_accesses 291025 # number of overall (read+write) accesses -system.cpu.l2cache.overall_avg_miss_latency 34287.053327 # average overall miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency 31192.309450 # average overall mshr miss latency +system.cpu.l2cache.occ_%::0 0.091039 # Average percentage of cache occupancy +system.cpu.l2cache.occ_%::1 0.482420 # Average percentage of cache occupancy +system.cpu.l2cache.occ_blocks::0 2983.162459 # Average occupied blocks per context +system.cpu.l2cache.occ_blocks::1 15807.936259 # Average occupied blocks per context +system.cpu.l2cache.overall_accesses 290209 # number of overall (read+write) accesses +system.cpu.l2cache.overall_avg_miss_latency 34335.524925 # average overall miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency 31214.302851 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.cpu.l2cache.overall_hits 115953 # number of overall hits -system.cpu.l2cache.overall_miss_latency 6002703000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_rate 0.601570 # miss rate for overall accesses -system.cpu.l2cache.overall_misses 175072 # number of overall misses +system.cpu.l2cache.overall_hits 115146 # number of overall hits +system.cpu.l2cache.overall_miss_latency 6010880000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_rate 0.603231 # miss rate for overall accesses +system.cpu.l2cache.overall_misses 175063 # number of overall misses system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_miss_latency 5460900000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_rate 0.601570 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_misses 175072 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_miss_latency 5464469500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_rate 0.603231 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_misses 175063 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.l2cache.replacements 148712 # number of replacements -system.cpu.l2cache.sampled_refs 174071 # Sample count of references to valid blocks. +system.cpu.l2cache.replacements 148713 # number of replacements +system.cpu.l2cache.sampled_refs 174075 # Sample count of references to valid blocks. system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.l2cache.tagsinuse 18868.093053 # Cycle average of tags in use -system.cpu.l2cache.total_refs 132261 # Total number of references to valid blocks. +system.cpu.l2cache.tagsinuse 18791.098718 # Cycle average of tags in use +system.cpu.l2cache.total_refs 131477 # Total number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.writebacks 120513 # number of writebacks -system.cpu.memDep0.conflictingLoads 12487229 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 11176863 # Number of conflicting stores. -system.cpu.memDep0.insertedLoads 22901502 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 16112849 # Number of stores inserted to the mem dependence unit. -system.cpu.misc_regfile_reads 38001 # number of misc regfile reads +system.cpu.l2cache.writebacks 120512 # number of writebacks +system.cpu.memDep0.conflictingLoads 5725093 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 4370544 # Number of conflicting stores. +system.cpu.memDep0.insertedLoads 22491432 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 15781594 # Number of stores inserted to the mem dependence unit. +system.cpu.misc_regfile_reads 37825 # number of misc regfile reads system.cpu.misc_regfile_writes 1 # number of misc regfile writes -system.cpu.numCycles 53923173 # number of cpu cycles simulated +system.cpu.numCycles 51134470 # number of cpu cycles simulated system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.numWorkItemsStarted 0 # number of work items this cpu started -system.cpu.rename.RENAME:BlockCycles 1782763 # Number of cycles rename is blocking +system.cpu.rename.RENAME:BlockCycles 1389160 # Number of cycles rename is blocking system.cpu.rename.RENAME:CommittedMaps 52546881 # Number of HB maps that are committed -system.cpu.rename.RENAME:IQFullEvents 52474 # Number of times rename has blocked due to IQ full -system.cpu.rename.RENAME:IdleCycles 28901078 # Number of cycles rename is idle -system.cpu.rename.RENAME:LSQFullEvents 1299024 # Number of times rename has blocked due to LSQ full -system.cpu.rename.RENAME:ROBFullEvents 36 # Number of times rename has blocked due to ROB full -system.cpu.rename.RENAME:RenameLookups 121755454 # Number of register rename lookups that rename has made -system.cpu.rename.RENAME:RenamedInsts 101053942 # Number of instructions processed by rename -system.cpu.rename.RENAME:RenamedOperands 60784194 # Number of destination operands rename has renamed -system.cpu.rename.RENAME:RunCycles 19225803 # Number of cycles rename is running -system.cpu.rename.RENAME:SquashCycles 1300870 # Number of cycles rename is squashing -system.cpu.rename.RENAME:UnblockCycles 1439133 # Number of cycles rename is unblocking -system.cpu.rename.RENAME:UndoneMaps 8237313 # Number of HB maps that are undone due to squashing -system.cpu.rename.RENAME:fp_rename_lookups 444545 # Number of floating rename lookups -system.cpu.rename.RENAME:int_rename_lookups 121310909 # Number of integer rename lookups -system.cpu.rename.RENAME:serializeStallCycles 77780 # count of cycles rename stalled for serializing inst -system.cpu.rename.RENAME:serializingInsts 5276 # count of serializing insts renamed -system.cpu.rename.RENAME:skidInsts 3015491 # count of insts added to the skid buffer -system.cpu.rename.RENAME:tempSerializingInsts 5274 # count of temporary serializing insts renamed -system.cpu.rob.rob_reads 143406999 # The number of ROB reads -system.cpu.rob.rob_writes 194680217 # The number of ROB writes -system.cpu.timesIdled 39379 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.rename.RENAME:IQFullEvents 11049 # Number of times rename has blocked due to IQ full +system.cpu.rename.RENAME:IdleCycles 28153155 # Number of cycles rename is idle +system.cpu.rename.RENAME:LSQFullEvents 921609 # Number of times rename has blocked due to LSQ full +system.cpu.rename.RENAME:ROBFullEvents 39 # Number of times rename has blocked due to ROB full +system.cpu.rename.RENAME:RenameLookups 119490611 # Number of register rename lookups that rename has made +system.cpu.rename.RENAME:RenamedInsts 99297358 # Number of instructions processed by rename +system.cpu.rename.RENAME:RenamedOperands 59691366 # Number of destination operands rename has renamed +system.cpu.rename.RENAME:RunCycles 19024050 # Number of cycles rename is running +system.cpu.rename.RENAME:SquashCycles 1063649 # Number of cycles rename is squashing +system.cpu.rename.RENAME:UnblockCycles 1018413 # Number of cycles rename is unblocking +system.cpu.rename.RENAME:UndoneMaps 7144485 # Number of HB maps that are undone due to squashing +system.cpu.rename.RENAME:fp_rename_lookups 428893 # Number of floating rename lookups +system.cpu.rename.RENAME:int_rename_lookups 119061718 # Number of integer rename lookups +system.cpu.rename.RENAME:serializeStallCycles 69579 # count of cycles rename stalled for serializing inst +system.cpu.rename.RENAME:serializingInsts 5023 # count of serializing insts renamed +system.cpu.rename.RENAME:skidInsts 2212492 # count of insts added to the skid buffer +system.cpu.rename.RENAME:tempSerializingInsts 5020 # count of temporary serializing insts renamed +system.cpu.rob.rob_reads 139404893 # The number of ROB reads +system.cpu.rob.rob_writes 190882895 # The number of ROB writes +system.cpu.timesIdled 12185 # Number of times that the entire CPU went into an idle state and unscheduled itself system.cpu.workload.PROG:num_syscalls 4583 # Number of system calls ---------- End Simulation Statistics ---------- diff --git a/tests/long/50.vortex/ref/arm/linux/o3-timing/config.ini b/tests/long/50.vortex/ref/arm/linux/o3-timing/config.ini index 3fb22d702..63a46ba4a 100644 --- a/tests/long/50.vortex/ref/arm/linux/o3-timing/config.ini +++ b/tests/long/50.vortex/ref/arm/linux/o3-timing/config.ini @@ -496,7 +496,7 @@ egid=100 env= errout=cerr euid=100 -executable=/chips/pd/randd/dist/cpu2000/binaries/arm/linux/vortex +executable=/dist/m5/cpu2000/binaries/arm/linux/vortex gid=100 input=cin max_stack_size=67108864 diff --git a/tests/long/50.vortex/ref/arm/linux/o3-timing/simout b/tests/long/50.vortex/ref/arm/linux/o3-timing/simout index 4992cad53..1da31b60d 100755 --- a/tests/long/50.vortex/ref/arm/linux/o3-timing/simout +++ b/tests/long/50.vortex/ref/arm/linux/o3-timing/simout @@ -5,12 +5,11 @@ The Regents of The University of Michigan All Rights Reserved -M5 compiled Mar 11 2011 20:10:09 -M5 revision 4decc284606a 8095 default qtip tip ext/update_add_stats.patch -M5 started Mar 11 2011 20:10:13 -M5 executing on u200439-lin.austin.arm.com +M5 compiled Mar 18 2011 20:12:03 +M5 started Mar 18 2011 20:43:38 +M5 executing on zizzer command line: build/ARM_SE/m5.fast -d build/ARM_SE/tests/fast/long/50.vortex/arm/linux/o3-timing -re tests/run.py build/ARM_SE/tests/fast/long/50.vortex/arm/linux/o3-timing Global frequency set at 1000000000000 ticks per second info: Entering event queue @ 0. Starting simulation... info: Increasing stack size by one page. -Exiting @ tick 42429858000 because target called exit() +Exiting @ tick 39814499000 because target called exit() diff --git a/tests/long/50.vortex/ref/arm/linux/o3-timing/stats.txt b/tests/long/50.vortex/ref/arm/linux/o3-timing/stats.txt index 3695b79a3..3f79167d8 100644 --- a/tests/long/50.vortex/ref/arm/linux/o3-timing/stats.txt +++ b/tests/long/50.vortex/ref/arm/linux/o3-timing/stats.txt @@ -1,142 +1,142 @@ ---------- Begin Simulation Statistics ---------- -host_inst_rate 115309 # Simulator instruction rate (inst/s) -host_mem_usage 263676 # Number of bytes of host memory used -host_seconds 872.72 # Real time elapsed on the host -host_tick_rate 48617676 # Simulator tick rate (ticks/s) +host_inst_rate 141424 # Simulator instruction rate (inst/s) +host_mem_usage 230092 # Number of bytes of host memory used +host_seconds 711.57 # Real time elapsed on the host +host_tick_rate 55953326 # Simulator tick rate (ticks/s) sim_freq 1000000000000 # Frequency of simulated ticks -sim_insts 100632835 # Number of instructions simulated -sim_seconds 0.042430 # Number of seconds simulated -sim_ticks 42429858000 # Number of ticks simulated +sim_insts 100632680 # Number of instructions simulated +sim_seconds 0.039814 # Number of seconds simulated +sim_ticks 39814499000 # Number of ticks simulated system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.BPredUnit.BTBHits 9648133 # Number of BTB hits -system.cpu.BPredUnit.BTBLookups 15114739 # Number of BTB lookups -system.cpu.BPredUnit.RASInCorrect 120896 # Number of incorrect RAS predictions. -system.cpu.BPredUnit.condIncorrect 708230 # Number of conditional branches incorrect -system.cpu.BPredUnit.condPredicted 11837178 # Number of conditional branches predicted -system.cpu.BPredUnit.lookups 18100814 # Number of BP lookups -system.cpu.BPredUnit.usedRAS 1938552 # Number of times the RAS was used to get a target. -system.cpu.commit.COM:branches 13645712 # Number of branches committed -system.cpu.commit.COM:bw_lim_events 1956948 # number cycles where commit BW limit reached +system.cpu.BPredUnit.BTBHits 9474553 # Number of BTB hits +system.cpu.BPredUnit.BTBLookups 14867699 # Number of BTB lookups +system.cpu.BPredUnit.RASInCorrect 120437 # Number of incorrect RAS predictions. +system.cpu.BPredUnit.condIncorrect 705175 # Number of conditional branches incorrect +system.cpu.BPredUnit.condPredicted 11698396 # Number of conditional branches predicted +system.cpu.BPredUnit.lookups 17816526 # Number of BP lookups +system.cpu.BPredUnit.usedRAS 1920156 # Number of times the RAS was used to get a target. +system.cpu.commit.COM:branches 13645681 # Number of branches committed +system.cpu.commit.COM:bw_lim_events 2731708 # number cycles where commit BW limit reached system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits -system.cpu.commit.COM:committed_per_cycle::samples 81664789 # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::mean 1.232335 # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::stdev 1.714285 # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::samples 76749449 # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::mean 1.311257 # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::stdev 1.867212 # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::0 35836252 43.88% 43.88% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::1 24456690 29.95% 73.83% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::2 7408660 9.07% 82.90% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::3 5445972 6.67% 89.57% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::4 4443469 5.44% 95.01% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::5 1356942 1.66% 96.67% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::6 506701 0.62% 97.29% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::7 253155 0.31% 97.60% # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::8 1956948 2.40% 100.00% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::0 33503516 43.65% 43.65% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::1 22762482 29.66% 73.31% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::2 6689783 8.72% 82.03% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::3 4895670 6.38% 88.41% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::4 3997632 5.21% 93.62% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::5 1356419 1.77% 95.38% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::6 502786 0.66% 96.04% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::7 309453 0.40% 96.44% # Number of insts commited each cycle +system.cpu.commit.COM:committed_per_cycle::8 2731708 3.56% 100.00% # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.COM:committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.COM:committed_per_cycle::total 81664789 # Number of insts commited each cycle -system.cpu.commit.COM:count 100638387 # Number of instructions committed +system.cpu.commit.COM:committed_per_cycle::total 76749449 # Number of insts commited each cycle +system.cpu.commit.COM:count 100638232 # Number of instructions committed system.cpu.commit.COM:fp_insts 56 # Number of committed floating point instructions. system.cpu.commit.COM:function_calls 1679850 # Number of function calls committed. -system.cpu.commit.COM:int_insts 91477547 # Number of committed integer instructions. -system.cpu.commit.COM:loads 27308299 # Number of loads committed +system.cpu.commit.COM:int_insts 91477423 # Number of committed integer instructions. +system.cpu.commit.COM:loads 27308268 # Number of loads committed system.cpu.commit.COM:membars 15920 # Number of memory barriers committed -system.cpu.commit.COM:refs 47865227 # Number of memory references committed +system.cpu.commit.COM:refs 47865165 # Number of memory references committed system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed -system.cpu.commit.branchMispredicts 703198 # The number of times a branch was mispredicted -system.cpu.commit.commitCommittedInsts 100638387 # The number of committed instructions -system.cpu.commit.commitNonSpecStalls 700820 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.commitSquashedInsts 14515398 # The number of squashed insts skipped by commit -system.cpu.committedInsts 100632835 # Number of Instructions Simulated -system.cpu.committedInsts_total 100632835 # Number of Instructions Simulated -system.cpu.cpi 0.843261 # CPI: Cycles Per Instruction -system.cpu.cpi_total 0.843261 # CPI: Total CPI of All Threads -system.cpu.dcache.LoadLockedReq_accesses 18610 # number of LoadLockedReq accesses(hits+misses) -system.cpu.dcache.LoadLockedReq_avg_miss_latency 13134.615385 # average LoadLockedReq miss latency -system.cpu.dcache.LoadLockedReq_hits 18584 # number of LoadLockedReq hits -system.cpu.dcache.LoadLockedReq_miss_latency 341500 # number of LoadLockedReq miss cycles -system.cpu.dcache.LoadLockedReq_miss_rate 0.001397 # miss rate for LoadLockedReq accesses -system.cpu.dcache.LoadLockedReq_misses 26 # number of LoadLockedReq misses -system.cpu.dcache.LoadLockedReq_mshr_hits 26 # number of LoadLockedReq MSHR hits -system.cpu.dcache.ReadReq_accesses 27269611 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_avg_miss_latency 22490.604159 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency 18794.207345 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_hits 27168396 # number of ReadReq hits -system.cpu.dcache.ReadReq_miss_latency 2276386500 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_rate 0.003712 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_misses 101215 # number of ReadReq misses -system.cpu.dcache.ReadReq_mshr_hits 46784 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_miss_latency 1022987500 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_rate 0.001996 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_misses 54431 # number of ReadReq MSHR misses -system.cpu.dcache.StoreCondReq_accesses 17109 # number of StoreCondReq accesses(hits+misses) -system.cpu.dcache.StoreCondReq_hits 17109 # number of StoreCondReq hits +system.cpu.commit.branchMispredicts 701341 # The number of times a branch was mispredicted +system.cpu.commit.commitCommittedInsts 100638232 # The number of committed instructions +system.cpu.commit.commitNonSpecStalls 700789 # The number of times commit has been forced to stall to communicate backwards +system.cpu.commit.commitSquashedInsts 12187883 # The number of squashed insts skipped by commit +system.cpu.committedInsts 100632680 # Number of Instructions Simulated +system.cpu.committedInsts_total 100632680 # Number of Instructions Simulated +system.cpu.cpi 0.791284 # CPI: Cycles Per Instruction +system.cpu.cpi_total 0.791284 # CPI: Total CPI of All Threads +system.cpu.dcache.LoadLockedReq_accesses 18554 # number of LoadLockedReq accesses(hits+misses) +system.cpu.dcache.LoadLockedReq_avg_miss_latency 12851.851852 # average LoadLockedReq miss latency +system.cpu.dcache.LoadLockedReq_hits 18527 # number of LoadLockedReq hits +system.cpu.dcache.LoadLockedReq_miss_latency 347000 # number of LoadLockedReq miss cycles +system.cpu.dcache.LoadLockedReq_miss_rate 0.001455 # miss rate for LoadLockedReq accesses +system.cpu.dcache.LoadLockedReq_misses 27 # number of LoadLockedReq misses +system.cpu.dcache.LoadLockedReq_mshr_hits 27 # number of LoadLockedReq MSHR hits +system.cpu.dcache.ReadReq_accesses 26941109 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_avg_miss_latency 22340.076347 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency 18819.128231 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_hits 26838682 # number of ReadReq hits +system.cpu.dcache.ReadReq_miss_latency 2288227000 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_rate 0.003802 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_misses 102427 # number of ReadReq misses +system.cpu.dcache.ReadReq_mshr_hits 47963 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_miss_latency 1024965000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_rate 0.002022 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_misses 54464 # number of ReadReq MSHR misses +system.cpu.dcache.StoreCondReq_accesses 17078 # number of StoreCondReq accesses(hits+misses) +system.cpu.dcache.StoreCondReq_hits 17078 # number of StoreCondReq hits system.cpu.dcache.WriteReq_accesses 19849901 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_avg_miss_latency 32466.100488 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency 34204.996866 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_hits 18297917 # number of WriteReq hits -system.cpu.dcache.WriteReq_miss_latency 50386868500 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_rate 0.078186 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_misses 1551984 # number of WriteReq misses -system.cpu.dcache.WriteReq_mshr_hits 1445097 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_miss_latency 3656069500 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_avg_miss_latency 32476.175857 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency 34166.852204 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_hits 18297799 # number of WriteReq hits +system.cpu.dcache.WriteReq_miss_latency 50406337500 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_rate 0.078192 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_misses 1552102 # number of WriteReq misses +system.cpu.dcache.WriteReq_mshr_hits 1445205 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_miss_latency 3652334000 # number of WriteReq MSHR miss cycles system.cpu.dcache.WriteReq_mshr_miss_rate 0.005385 # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_misses 106887 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses 106897 # number of WriteReq MSHR misses system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles::no_targets 17500 # average number of cycles each access was blocked -system.cpu.dcache.avg_refs 282.067538 # Average number of references to valid blocks. +system.cpu.dcache.avg_blocked_cycles::no_targets 22000 # average number of cycles each access was blocked +system.cpu.dcache.avg_refs 279.970622 # Average number of references to valid blocks. system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.dcache.blocked::no_targets 1 # number of cycles access was blocked system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_targets 17500 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_targets 22000 # number of cycles access was blocked system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.demand_accesses 47119512 # number of demand (read+write) accesses -system.cpu.dcache.demand_avg_miss_latency 31855.363450 # average overall miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency 29005.176112 # average overall mshr miss latency -system.cpu.dcache.demand_hits 45466313 # number of demand (read+write) hits -system.cpu.dcache.demand_miss_latency 52663255000 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_rate 0.035085 # miss rate for demand accesses -system.cpu.dcache.demand_misses 1653199 # number of demand (read+write) misses -system.cpu.dcache.demand_mshr_hits 1491881 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_miss_latency 4679057000 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_rate 0.003424 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_misses 161318 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_accesses 46791010 # number of demand (read+write) accesses +system.cpu.dcache.demand_avg_miss_latency 31848.679896 # average overall miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency 28986.551893 # average overall mshr miss latency +system.cpu.dcache.demand_hits 45136481 # number of demand (read+write) hits +system.cpu.dcache.demand_miss_latency 52694564500 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_rate 0.035360 # miss rate for demand accesses +system.cpu.dcache.demand_misses 1654529 # number of demand (read+write) misses +system.cpu.dcache.demand_mshr_hits 1493168 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_miss_latency 4677299000 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_rate 0.003449 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_misses 161361 # number of demand (read+write) MSHR misses system.cpu.dcache.fast_writes 0 # number of fast writes performed system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.dcache.occ_%::0 0.995259 # Average percentage of cache occupancy -system.cpu.dcache.occ_blocks::0 4076.580163 # Average occupied blocks per context -system.cpu.dcache.overall_accesses 47119512 # number of overall (read+write) accesses -system.cpu.dcache.overall_avg_miss_latency 31855.363450 # average overall miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency 29005.176112 # average overall mshr miss latency +system.cpu.dcache.occ_%::0 0.994972 # Average percentage of cache occupancy +system.cpu.dcache.occ_blocks::0 4075.403467 # Average occupied blocks per context +system.cpu.dcache.overall_accesses 46791010 # number of overall (read+write) accesses +system.cpu.dcache.overall_avg_miss_latency 31848.679896 # average overall miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency 28986.551893 # average overall mshr miss latency system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.cpu.dcache.overall_hits 45466313 # number of overall hits -system.cpu.dcache.overall_miss_latency 52663255000 # number of overall miss cycles -system.cpu.dcache.overall_miss_rate 0.035085 # miss rate for overall accesses -system.cpu.dcache.overall_misses 1653199 # number of overall misses -system.cpu.dcache.overall_mshr_hits 1491881 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_miss_latency 4679057000 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_rate 0.003424 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_misses 161318 # number of overall MSHR misses +system.cpu.dcache.overall_hits 45136481 # number of overall hits +system.cpu.dcache.overall_miss_latency 52694564500 # number of overall miss cycles +system.cpu.dcache.overall_miss_rate 0.035360 # miss rate for overall accesses +system.cpu.dcache.overall_misses 1654529 # number of overall misses +system.cpu.dcache.overall_mshr_hits 1493168 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_miss_latency 4677299000 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_rate 0.003449 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_misses 161361 # number of overall MSHR misses system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.dcache.replacements 157220 # number of replacements -system.cpu.dcache.sampled_refs 161316 # Sample count of references to valid blocks. +system.cpu.dcache.replacements 157250 # number of replacements +system.cpu.dcache.sampled_refs 161346 # Sample count of references to valid blocks. system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.dcache.tagsinuse 4076.580163 # Cycle average of tags in use -system.cpu.dcache.total_refs 45502007 # Total number of references to valid blocks. -system.cpu.dcache.warmup_cycle 331251000 # Cycle when the warmup percentage was hit. -system.cpu.dcache.writebacks 123262 # number of writebacks -system.cpu.decode.DECODE:BlockedCycles 33824964 # Number of cycles decode is blocked -system.cpu.decode.DECODE:BranchMispred 92972 # Number of times decode detected a branch misprediction -system.cpu.decode.DECODE:BranchResolved 3728578 # Number of times decode resolved a branch -system.cpu.decode.DECODE:DecodedInsts 120838990 # Number of instructions handled by decode -system.cpu.decode.DECODE:IdleCycles 25532965 # Number of cycles decode is idle -system.cpu.decode.DECODE:RunCycles 21535228 # Number of cycles decode is running -system.cpu.decode.DECODE:SquashCycles 2196298 # Number of cycles decode is squashing -system.cpu.decode.DECODE:SquashedInsts 331340 # Number of squashed instructions handled by decode -system.cpu.decode.DECODE:UnblockCycles 771631 # Number of cycles decode is unblocking +system.cpu.dcache.tagsinuse 4075.403467 # Cycle average of tags in use +system.cpu.dcache.total_refs 45172140 # Total number of references to valid blocks. +system.cpu.dcache.warmup_cycle 327456000 # Cycle when the warmup percentage was hit. +system.cpu.dcache.writebacks 123257 # number of writebacks +system.cpu.decode.DECODE:BlockedCycles 29986169 # Number of cycles decode is blocked +system.cpu.decode.DECODE:BranchMispred 91538 # Number of times decode detected a branch misprediction +system.cpu.decode.DECODE:BranchResolved 3619762 # Number of times decode resolved a branch +system.cpu.decode.DECODE:DecodedInsts 118267772 # Number of instructions handled by decode +system.cpu.decode.DECODE:IdleCycles 24869566 # Number of cycles decode is idle +system.cpu.decode.DECODE:RunCycles 21242565 # Number of cycles decode is running +system.cpu.decode.DECODE:SquashCycles 1889316 # Number of cycles decode is squashing +system.cpu.decode.DECODE:SquashedInsts 325053 # Number of squashed instructions handled by decode +system.cpu.decode.DECODE:UnblockCycles 651148 # Number of cycles decode is unblocking system.cpu.dtb.accesses 0 # DTB accesses system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions @@ -158,243 +158,243 @@ system.cpu.dtb.read_misses 0 # DT system.cpu.dtb.write_accesses 0 # DTB write accesses system.cpu.dtb.write_hits 0 # DTB write hits system.cpu.dtb.write_misses 0 # DTB write misses -system.cpu.fetch.Branches 18100814 # Number of branches that fetch encountered -system.cpu.fetch.CacheLines 11605237 # Number of cache lines fetched -system.cpu.fetch.Cycles 22692685 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.IcacheSquashes 153016 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.Insts 89098054 # Number of instructions fetch has processed -system.cpu.fetch.MiscStallCycles 32223 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.SquashCycles 835942 # Number of cycles fetch has spent squashing -system.cpu.fetch.branchRate 0.213303 # Number of branch fetches per cycle -system.cpu.fetch.icacheStallCycles 11605237 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.predictedBranches 11586685 # Number of branches that fetch has predicted taken -system.cpu.fetch.rate 1.049945 # Number of inst fetches per cycle -system.cpu.fetch.rateDist::samples 83861086 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 1.470767 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 2.783294 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.Branches 17816526 # Number of branches that fetch encountered +system.cpu.fetch.CacheLines 11383853 # Number of cache lines fetched +system.cpu.fetch.Cycles 22263353 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.IcacheSquashes 149960 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.Insts 87185179 # Number of instructions fetch has processed +system.cpu.fetch.MiscStallCycles 32417 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.SquashCycles 799636 # Number of cycles fetch has spent squashing +system.cpu.fetch.branchRate 0.223744 # Number of branch fetches per cycle +system.cpu.fetch.icacheStallCycles 11383853 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.predictedBranches 11394709 # Number of branches that fetch has predicted taken +system.cpu.fetch.rate 1.094892 # Number of inst fetches per cycle +system.cpu.fetch.rateDist::samples 78638764 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 1.535218 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 2.823911 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 61184703 72.96% 72.96% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 2309063 2.75% 75.71% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 2572532 3.07% 78.78% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 2218385 2.65% 81.43% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::4 1638972 1.95% 83.38% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::5 1774046 2.12% 85.50% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::6 996638 1.19% 86.68% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::7 1509113 1.80% 88.48% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::8 9657634 11.52% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 56390222 71.71% 71.71% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 2286086 2.91% 74.61% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 2538611 3.23% 77.84% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 2175303 2.77% 80.61% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::4 1609869 2.05% 82.66% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::5 1746559 2.22% 84.88% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::6 986099 1.25% 86.13% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::7 1498585 1.91% 88.04% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::8 9407430 11.96% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 83861086 # Number of instructions fetched each cycle (Total) -system.cpu.fp_regfile_reads 348 # number of floating regfile reads -system.cpu.fp_regfile_writes 308 # number of floating regfile writes -system.cpu.icache.ReadReq_accesses 11605237 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_avg_miss_latency 12815.490689 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency 9320.206177 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_hits 11579783 # number of ReadReq hits -system.cpu.icache.ReadReq_miss_latency 326205500 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_rate 0.002193 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_misses 25454 # number of ReadReq misses -system.cpu.icache.ReadReq_mshr_hits 912 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_miss_latency 228736500 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_rate 0.002115 # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_misses 24542 # number of ReadReq MSHR misses +system.cpu.fetch.rateDist::total 78638764 # Number of instructions fetched each cycle (Total) +system.cpu.fp_regfile_reads 366 # number of floating regfile reads +system.cpu.fp_regfile_writes 320 # number of floating regfile writes +system.cpu.icache.ReadReq_accesses 11383853 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_avg_miss_latency 12943.379124 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency 9472.145833 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_hits 11359030 # number of ReadReq hits +system.cpu.icache.ReadReq_miss_latency 321293500 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_rate 0.002181 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_misses 24823 # number of ReadReq misses +system.cpu.icache.ReadReq_mshr_hits 823 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_miss_latency 227331500 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_rate 0.002108 # mshr miss rate for ReadReq accesses +system.cpu.icache.ReadReq_mshr_misses 24000 # number of ReadReq MSHR misses system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.icache.avg_refs 471.854570 # Average number of references to valid blocks. +system.cpu.icache.avg_refs 473.568957 # Average number of references to valid blocks. system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.demand_accesses 11605237 # number of demand (read+write) accesses -system.cpu.icache.demand_avg_miss_latency 12815.490689 # average overall miss latency -system.cpu.icache.demand_avg_mshr_miss_latency 9320.206177 # average overall mshr miss latency -system.cpu.icache.demand_hits 11579783 # number of demand (read+write) hits -system.cpu.icache.demand_miss_latency 326205500 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_rate 0.002193 # miss rate for demand accesses -system.cpu.icache.demand_misses 25454 # number of demand (read+write) misses -system.cpu.icache.demand_mshr_hits 912 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_miss_latency 228736500 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_rate 0.002115 # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_misses 24542 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_accesses 11383853 # number of demand (read+write) accesses +system.cpu.icache.demand_avg_miss_latency 12943.379124 # average overall miss latency +system.cpu.icache.demand_avg_mshr_miss_latency 9472.145833 # average overall mshr miss latency +system.cpu.icache.demand_hits 11359030 # number of demand (read+write) hits +system.cpu.icache.demand_miss_latency 321293500 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_rate 0.002181 # miss rate for demand accesses +system.cpu.icache.demand_misses 24823 # number of demand (read+write) misses +system.cpu.icache.demand_mshr_hits 823 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_miss_latency 227331500 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_rate 0.002108 # mshr miss rate for demand accesses +system.cpu.icache.demand_mshr_misses 24000 # number of demand (read+write) MSHR misses system.cpu.icache.fast_writes 0 # number of fast writes performed system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.icache.occ_%::0 0.876963 # Average percentage of cache occupancy -system.cpu.icache.occ_blocks::0 1796.020608 # Average occupied blocks per context -system.cpu.icache.overall_accesses 11605237 # number of overall (read+write) accesses -system.cpu.icache.overall_avg_miss_latency 12815.490689 # average overall miss latency -system.cpu.icache.overall_avg_mshr_miss_latency 9320.206177 # average overall mshr miss latency +system.cpu.icache.occ_%::0 0.878234 # Average percentage of cache occupancy +system.cpu.icache.occ_blocks::0 1798.623677 # Average occupied blocks per context +system.cpu.icache.overall_accesses 11383853 # number of overall (read+write) accesses +system.cpu.icache.overall_avg_miss_latency 12943.379124 # average overall miss latency +system.cpu.icache.overall_avg_mshr_miss_latency 9472.145833 # average overall mshr miss latency system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.cpu.icache.overall_hits 11579783 # number of overall hits -system.cpu.icache.overall_miss_latency 326205500 # number of overall miss cycles -system.cpu.icache.overall_miss_rate 0.002193 # miss rate for overall accesses -system.cpu.icache.overall_misses 25454 # number of overall misses -system.cpu.icache.overall_mshr_hits 912 # number of overall MSHR hits -system.cpu.icache.overall_mshr_miss_latency 228736500 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_rate 0.002115 # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_misses 24542 # number of overall MSHR misses +system.cpu.icache.overall_hits 11359030 # number of overall hits +system.cpu.icache.overall_miss_latency 321293500 # number of overall miss cycles +system.cpu.icache.overall_miss_rate 0.002181 # miss rate for overall accesses +system.cpu.icache.overall_misses 24823 # number of overall misses +system.cpu.icache.overall_mshr_hits 823 # number of overall MSHR hits +system.cpu.icache.overall_mshr_miss_latency 227331500 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_rate 0.002108 # mshr miss rate for overall accesses +system.cpu.icache.overall_mshr_misses 24000 # number of overall MSHR misses system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.icache.replacements 22507 # number of replacements -system.cpu.icache.sampled_refs 24541 # Sample count of references to valid blocks. +system.cpu.icache.replacements 21955 # number of replacements +system.cpu.icache.sampled_refs 23986 # Sample count of references to valid blocks. system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.icache.tagsinuse 1796.020608 # Cycle average of tags in use -system.cpu.icache.total_refs 11579783 # Total number of references to valid blocks. +system.cpu.icache.tagsinuse 1798.623677 # Cycle average of tags in use +system.cpu.icache.total_refs 11359025 # Total number of references to valid blocks. system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit. system.cpu.icache.writebacks 0 # number of writebacks -system.cpu.idleCycles 998631 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu.iew.EXEC:branches 14720525 # Number of branches executed -system.cpu.iew.EXEC:nop 89802 # number of nop insts executed -system.cpu.iew.EXEC:rate 1.245286 # Inst execution rate -system.cpu.iew.EXEC:refs 49064418 # number of memory reference insts executed -system.cpu.iew.EXEC:stores 20899088 # Number of stores executed +system.cpu.idleCycles 990235 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.iew.EXEC:branches 14607903 # Number of branches executed +system.cpu.iew.EXEC:nop 89799 # number of nop insts executed +system.cpu.iew.EXEC:rate 1.318459 # Inst execution rate +system.cpu.iew.EXEC:refs 48979606 # number of memory reference insts executed +system.cpu.iew.EXEC:stores 20848536 # Number of stores executed system.cpu.iew.EXEC:swp 0 # number of swp insts executed -system.cpu.iew.WB:consumers 110564194 # num instructions consuming a value -system.cpu.iew.WB:count 105075118 # cumulative count of insts written-back -system.cpu.iew.WB:fanout 0.489698 # average fanout of values written-back +system.cpu.iew.WB:consumers 107968668 # num instructions consuming a value +system.cpu.iew.WB:count 104398441 # cumulative count of insts written-back +system.cpu.iew.WB:fanout 0.491185 # average fanout of values written-back system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu.iew.WB:producers 54143071 # num instructions producing a value -system.cpu.iew.WB:rate 1.238221 # insts written-back per cycle -system.cpu.iew.WB:sent 105316682 # cumulative count of insts sent to commit -system.cpu.iew.branchMispredicts 772856 # Number of branch mispredicts detected at execute -system.cpu.iew.iewBlockCycles 1030923 # Number of cycles IEW is blocking -system.cpu.iew.iewDispLoadInsts 29917156 # Number of dispatched load instructions -system.cpu.iew.iewDispNonSpecInsts 748831 # Number of dispatched non-speculative instructions -system.cpu.iew.iewDispSquashedInsts 540612 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispStoreInsts 22494076 # Number of dispatched store instructions -system.cpu.iew.iewDispatchedInsts 115228257 # Number of instructions dispatched to IQ -system.cpu.iew.iewExecLoadInsts 28165330 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 744036 # Number of squashed instructions skipped in execute -system.cpu.iew.iewExecutedInsts 105674596 # Number of executed instructions -system.cpu.iew.iewIQFullEvents 10554 # Number of times the IQ has become full, causing a stall +system.cpu.iew.WB:producers 53032589 # num instructions producing a value +system.cpu.iew.WB:rate 1.311061 # insts written-back per cycle +system.cpu.iew.WB:sent 104647568 # cumulative count of insts sent to commit +system.cpu.iew.branchMispredicts 769833 # Number of branch mispredicts detected at execute +system.cpu.iew.iewBlockCycles 1011566 # Number of cycles IEW is blocking +system.cpu.iew.iewDispLoadInsts 29423654 # Number of dispatched load instructions +system.cpu.iew.iewDispNonSpecInsts 740403 # Number of dispatched non-speculative instructions +system.cpu.iew.iewDispSquashedInsts 542722 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispStoreInsts 21756532 # Number of dispatched store instructions +system.cpu.iew.iewDispatchedInsts 112900513 # Number of instructions dispatched to IQ +system.cpu.iew.iewExecLoadInsts 28131070 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 777005 # Number of squashed instructions skipped in execute +system.cpu.iew.iewExecutedInsts 104987577 # Number of executed instructions +system.cpu.iew.iewIQFullEvents 5988 # Number of times the IQ has become full, causing a stall system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewLSQFullEvents 9453 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.iewSquashCycles 2196298 # Number of cycles IEW is squashing -system.cpu.iew.iewUnblockCycles 59055 # Number of cycles IEW is unblocking +system.cpu.iew.iewLSQFullEvents 6373 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.iewSquashCycles 1889316 # Number of cycles IEW is squashing +system.cpu.iew.iewUnblockCycles 50994 # Number of cycles IEW is unblocking system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread.0.cacheBlocked 5 # Number of times an access to memory failed due to the cache being blocked -system.cpu.iew.lsq.thread.0.forwLoads 693039 # Number of loads that had data forwarded from stores -system.cpu.iew.lsq.thread.0.ignoredResponses 2022 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread.0.cacheBlocked 7 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread.0.forwLoads 986302 # Number of loads that had data forwarded from stores +system.cpu.iew.lsq.thread.0.ignoredResponses 2227 # Number of memory responses ignored because the instruction is squashed system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address -system.cpu.iew.lsq.thread.0.memOrderViolation 44278 # Number of memory ordering violations +system.cpu.iew.lsq.thread.0.memOrderViolation 8960 # Number of memory ordering violations system.cpu.iew.lsq.thread.0.rescheduledLoads 42 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread.0.squashedLoads 2608845 # Number of loads squashed -system.cpu.iew.lsq.thread.0.squashedStores 1937136 # Number of stores squashed -system.cpu.iew.memOrderViolationEvents 44278 # Number of memory order violations -system.cpu.iew.predictedNotTakenIncorrect 252630 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.predictedTakenIncorrect 520226 # Number of branches that were predicted taken incorrectly -system.cpu.int_regfile_reads 252581804 # number of integer regfile reads -system.cpu.int_regfile_writes 78295108 # number of integer regfile writes -system.cpu.ipc 1.185873 # IPC: Instructions Per Cycle -system.cpu.ipc_total 1.185873 # IPC: Total IPC of All Threads +system.cpu.iew.lsq.thread.0.squashedLoads 2115374 # Number of loads squashed +system.cpu.iew.lsq.thread.0.squashedStores 1199623 # Number of stores squashed +system.cpu.iew.memOrderViolationEvents 8960 # Number of memory order violations +system.cpu.iew.predictedNotTakenIncorrect 250530 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.predictedTakenIncorrect 519303 # Number of branches that were predicted taken incorrectly +system.cpu.int_regfile_reads 251243405 # number of integer regfile reads +system.cpu.int_regfile_writes 77636795 # number of integer regfile writes +system.cpu.ipc 1.263769 # IPC: Instructions Per Cycle +system.cpu.ipc_total 1.263769 # IPC: Total IPC of All Threads system.cpu.iq.ISSUE:FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::IntAlu 56936434 53.50% 53.50% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::IntMult 90757 0.09% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatAdd 60 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdAdd 6 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdAddAcc 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdAlu 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdCmp 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdCvt 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdMisc 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdMult 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdMultAcc 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdShift 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdSqrt 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatAdd 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatAlu 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatCmp 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatCvt 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatDiv 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc 7 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatMult 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::SimdFloatSqrt 0 0.00% 53.59% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::MemRead 28415464 26.70% 80.29% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::MemWrite 20975911 19.71% 100.00% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::IntAlu 56346023 53.27% 53.27% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::IntMult 90776 0.09% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::IntDiv 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatAdd 60 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatCmp 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatCvt 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatMult 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatDiv 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::FloatSqrt 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdAdd 4 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdAddAcc 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdAlu 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdCmp 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdCvt 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdMisc 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdMult 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdMultAcc 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdShift 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdShiftAcc 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdSqrt 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatAdd 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatAlu 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatCmp 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatCvt 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatDiv 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatMisc 7 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatMult 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatMultAcc 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::SimdFloatSqrt 0 0.00% 53.36% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::MemRead 28386719 26.84% 80.20% # Type of FU issued +system.cpu.iq.ISSUE:FU_type_0::MemWrite 20941000 19.80% 100.00% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.ISSUE:FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.ISSUE:FU_type_0::total 106418639 # Type of FU issued -system.cpu.iq.ISSUE:fu_busy_cnt 1769080 # FU busy when requested -system.cpu.iq.ISSUE:fu_busy_rate 0.016624 # FU busy rate (busy events/executed inst) +system.cpu.iq.ISSUE:FU_type_0::total 105764589 # Type of FU issued +system.cpu.iq.ISSUE:fu_busy_cnt 1807941 # FU busy when requested +system.cpu.iq.ISSUE:fu_busy_rate 0.017094 # FU busy rate (busy events/executed inst) system.cpu.iq.ISSUE:fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::IntAlu 82343 4.65% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdAdd 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdAddAcc 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdAlu 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdCmp 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdCvt 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdMisc 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdMult 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdMultAcc 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdShift 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdShiftAcc 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdSqrt 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatAdd 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatAlu 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatCmp 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatCvt 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatDiv 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatMisc 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatMult 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt 0 0.00% 4.65% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::MemRead 1571781 88.85% 93.50% # attempts to use FU when none available -system.cpu.iq.ISSUE:fu_full::MemWrite 114956 6.50% 100.00% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::IntAlu 62929 3.48% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::IntMult 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::IntDiv 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatAdd 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatCmp 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatCvt 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatMult 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatDiv 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::FloatSqrt 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdAdd 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdAddAcc 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdAlu 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdCmp 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdCvt 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdMisc 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdMult 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdMultAcc 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdShift 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdShiftAcc 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdSqrt 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatAdd 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatAlu 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatCmp 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatCvt 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatDiv 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatMisc 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatMult 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatMultAcc 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::SimdFloatSqrt 0 0.00% 3.48% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::MemRead 1498776 82.90% 86.38% # attempts to use FU when none available +system.cpu.iq.ISSUE:fu_full::MemWrite 246236 13.62% 100.00% # attempts to use FU when none available system.cpu.iq.ISSUE:fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.ISSUE:fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available -system.cpu.iq.ISSUE:issued_per_cycle::samples 83861086 # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::mean 1.268987 # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.445189 # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::samples 78638764 # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::mean 1.344942 # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::stdev 1.522879 # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::0 32249828 38.46% 38.46% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::1 23882071 28.48% 66.93% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::2 13427667 16.01% 82.95% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::3 6314911 7.53% 90.48% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::4 4996611 5.96% 96.43% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::5 1765354 2.11% 98.54% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::6 709016 0.85% 99.39% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::7 455833 0.54% 99.93% # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::8 59795 0.07% 100.00% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::0 29814112 37.91% 37.91% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::1 21100770 26.83% 64.75% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::2 12756983 16.22% 80.97% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::3 6513032 8.28% 89.25% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::4 4951047 6.30% 95.55% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::5 1996772 2.54% 98.08% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::6 869647 1.11% 99.19% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::7 486381 0.62% 99.81% # Number of insts issued each cycle +system.cpu.iq.ISSUE:issued_per_cycle::8 150020 0.19% 100.00% # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.ISSUE:issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu.iq.ISSUE:issued_per_cycle::total 83861086 # Number of insts issued each cycle -system.cpu.iq.ISSUE:rate 1.254054 # Inst issue rate -system.cpu.iq.fp_alu_accesses 126 # Number of floating point alu accesses -system.cpu.iq.fp_inst_queue_reads 248 # Number of floating instruction queue reads -system.cpu.iq.fp_inst_queue_wakeup_accesses 98 # Number of floating instruction queue wakeup accesses -system.cpu.iq.fp_inst_queue_writes 372 # Number of floating instruction queue writes -system.cpu.iq.int_alu_accesses 108187593 # Number of integer alu accesses -system.cpu.iq.int_inst_queue_reads 298548100 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_wakeup_accesses 105075020 # Number of integer instruction queue wakeup accesses -system.cpu.iq.int_inst_queue_writes 129476414 # Number of integer instruction queue writes -system.cpu.iq.iqInstsAdded 114372601 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqInstsIssued 106418639 # Number of instructions issued -system.cpu.iq.iqNonSpecInstsAdded 765854 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqSquashedInstsExamined 14297482 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedInstsIssued 80911 # Number of squashed instructions issued -system.cpu.iq.iqSquashedNonSpecRemoved 65034 # Number of squashed non-spec instructions that were removed -system.cpu.iq.iqSquashedOperandsExamined 24667303 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.ISSUE:issued_per_cycle::total 78638764 # Number of insts issued each cycle +system.cpu.iq.ISSUE:rate 1.328217 # Inst issue rate +system.cpu.iq.fp_alu_accesses 124 # Number of floating point alu accesses +system.cpu.iq.fp_inst_queue_reads 244 # Number of floating instruction queue reads +system.cpu.iq.fp_inst_queue_wakeup_accesses 101 # Number of floating instruction queue wakeup accesses +system.cpu.iq.fp_inst_queue_writes 368 # Number of floating instruction queue writes +system.cpu.iq.int_alu_accesses 107572406 # Number of integer alu accesses +system.cpu.iq.int_inst_queue_reads 292071724 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_wakeup_accesses 104398340 # Number of integer instruction queue wakeup accesses +system.cpu.iq.int_inst_queue_writes 124776670 # Number of integer instruction queue writes +system.cpu.iq.iqInstsAdded 112053311 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqInstsIssued 105764589 # Number of instructions issued +system.cpu.iq.iqNonSpecInstsAdded 757403 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqSquashedInstsExamined 11959480 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedInstsIssued 96092 # Number of squashed instructions issued +system.cpu.iq.iqSquashedNonSpecRemoved 56614 # Number of squashed non-spec instructions that were removed +system.cpu.iq.iqSquashedOperandsExamined 19388799 # Number of squashed operands that are examined and possibly removed from graph system.cpu.itb.accesses 0 # DTB accesses system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions @@ -416,114 +416,115 @@ system.cpu.itb.read_misses 0 # DT system.cpu.itb.write_accesses 0 # DTB write accesses system.cpu.itb.write_hits 0 # DTB write hits system.cpu.itb.write_misses 0 # DTB write misses -system.cpu.l2cache.ReadExReq_accesses 106886 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_avg_miss_latency 34447.118852 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31261.705881 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_hits 4288 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_miss_latency 3534205500 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_rate 0.959882 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_misses 102598 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_mshr_miss_latency 3207388500 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.959882 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_misses 102598 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadReq_accesses 78971 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_avg_miss_latency 34178.924225 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31045.290979 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_hits 46678 # number of ReadReq hits -system.cpu.l2cache.ReadReq_miss_latency 1103740000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_rate 0.408922 # miss rate for ReadReq accesses +system.cpu.l2cache.ReadExReq_accesses 106884 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_avg_miss_latency 34404.892788 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31241.062378 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_hits 4284 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_miss_latency 3529942000 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_rate 0.959919 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_misses 102600 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_mshr_miss_latency 3205333000 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.959919 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_misses 102600 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadReq_accesses 78447 # number of ReadReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_avg_miss_latency 34190.010219 # average ReadReq miss latency +system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31051.927909 # average ReadReq mshr miss latency +system.cpu.l2cache.ReadReq_hits 46154 # number of ReadReq hits +system.cpu.l2cache.ReadReq_miss_latency 1104098000 # number of ReadReq miss cycles +system.cpu.l2cache.ReadReq_miss_rate 0.411654 # miss rate for ReadReq accesses system.cpu.l2cache.ReadReq_misses 32293 # number of ReadReq misses -system.cpu.l2cache.ReadReq_mshr_hits 57 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_miss_latency 1000776000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate 0.408200 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_misses 32236 # number of ReadReq MSHR misses -system.cpu.l2cache.UpgradeReq_accesses 1 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.ReadReq_mshr_hits 56 # number of ReadReq MSHR hits +system.cpu.l2cache.ReadReq_mshr_miss_latency 1001021000 # number of ReadReq MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_miss_rate 0.410940 # mshr miss rate for ReadReq accesses +system.cpu.l2cache.ReadReq_mshr_misses 32237 # number of ReadReq MSHR misses +system.cpu.l2cache.UpgradeReq_accesses 14 # number of UpgradeReq accesses(hits+misses) system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31000 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_misses 1 # number of UpgradeReq misses -system.cpu.l2cache.UpgradeReq_mshr_miss_latency 31000 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_mshr_misses 1 # number of UpgradeReq MSHR misses -system.cpu.l2cache.Writeback_accesses 123262 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_hits 123262 # number of Writeback hits +system.cpu.l2cache.UpgradeReq_hits 5 # number of UpgradeReq hits +system.cpu.l2cache.UpgradeReq_miss_rate 0.642857 # miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_misses 9 # number of UpgradeReq misses +system.cpu.l2cache.UpgradeReq_mshr_miss_latency 279000 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_rate 0.642857 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_mshr_misses 9 # number of UpgradeReq MSHR misses +system.cpu.l2cache.Writeback_accesses 123257 # number of Writeback accesses(hits+misses) +system.cpu.l2cache.Writeback_hits 123257 # number of Writeback hits system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked -system.cpu.l2cache.avg_refs 0.512422 # Average number of references to valid blocks. +system.cpu.l2cache.avg_refs 0.508488 # Average number of references to valid blocks. system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.demand_accesses 185857 # number of demand (read+write) accesses -system.cpu.l2cache.demand_avg_miss_latency 34382.912870 # average overall miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency 31209.965587 # average overall mshr miss latency -system.cpu.l2cache.demand_hits 50966 # number of demand (read+write) hits -system.cpu.l2cache.demand_miss_latency 4637945500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_rate 0.725778 # miss rate for demand accesses -system.cpu.l2cache.demand_misses 134891 # number of demand (read+write) misses -system.cpu.l2cache.demand_mshr_hits 57 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_miss_latency 4208164500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_rate 0.725472 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_misses 134834 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_accesses 185331 # number of demand (read+write) accesses +system.cpu.l2cache.demand_avg_miss_latency 34353.450513 # average overall miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency 31195.843871 # average overall mshr miss latency +system.cpu.l2cache.demand_hits 50438 # number of demand (read+write) hits +system.cpu.l2cache.demand_miss_latency 4634040000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_rate 0.727849 # miss rate for demand accesses +system.cpu.l2cache.demand_misses 134893 # number of demand (read+write) misses +system.cpu.l2cache.demand_mshr_hits 56 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_miss_latency 4206354000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_rate 0.727547 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_misses 134837 # number of demand (read+write) MSHR misses system.cpu.l2cache.fast_writes 0 # number of fast writes performed system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.occ_%::0 0.069881 # Average percentage of cache occupancy -system.cpu.l2cache.occ_%::1 0.489057 # Average percentage of cache occupancy -system.cpu.l2cache.occ_blocks::0 2289.872639 # Average occupied blocks per context -system.cpu.l2cache.occ_blocks::1 16025.414403 # Average occupied blocks per context -system.cpu.l2cache.overall_accesses 185857 # number of overall (read+write) accesses -system.cpu.l2cache.overall_avg_miss_latency 34382.912870 # average overall miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency 31209.965587 # average overall mshr miss latency +system.cpu.l2cache.occ_%::0 0.070607 # Average percentage of cache occupancy +system.cpu.l2cache.occ_%::1 0.488287 # Average percentage of cache occupancy +system.cpu.l2cache.occ_blocks::0 2313.642919 # Average occupied blocks per context +system.cpu.l2cache.occ_blocks::1 16000.187006 # Average occupied blocks per context +system.cpu.l2cache.overall_accesses 185331 # number of overall (read+write) accesses +system.cpu.l2cache.overall_avg_miss_latency 34353.450513 # average overall miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency 31195.843871 # average overall mshr miss latency system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency -system.cpu.l2cache.overall_hits 50966 # number of overall hits -system.cpu.l2cache.overall_miss_latency 4637945500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_rate 0.725778 # miss rate for overall accesses -system.cpu.l2cache.overall_misses 134891 # number of overall misses -system.cpu.l2cache.overall_mshr_hits 57 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_miss_latency 4208164500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_rate 0.725472 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_misses 134834 # number of overall MSHR misses +system.cpu.l2cache.overall_hits 50438 # number of overall hits +system.cpu.l2cache.overall_miss_latency 4634040000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_rate 0.727849 # miss rate for overall accesses +system.cpu.l2cache.overall_misses 134893 # number of overall misses +system.cpu.l2cache.overall_mshr_hits 56 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_miss_latency 4206354000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_rate 0.727547 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_misses 134837 # number of overall MSHR misses system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses -system.cpu.l2cache.replacements 114591 # number of replacements -system.cpu.l2cache.sampled_refs 133433 # Sample count of references to valid blocks. +system.cpu.l2cache.replacements 114587 # number of replacements +system.cpu.l2cache.sampled_refs 133431 # Sample count of references to valid blocks. system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions -system.cpu.l2cache.tagsinuse 18315.287042 # Cycle average of tags in use -system.cpu.l2cache.total_refs 68374 # Total number of references to valid blocks. +system.cpu.l2cache.tagsinuse 18313.829925 # Cycle average of tags in use +system.cpu.l2cache.total_refs 67848 # Total number of references to valid blocks. system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.writebacks 88457 # number of writebacks -system.cpu.memDep0.conflictingLoads 22231521 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 18598246 # Number of conflicting stores. -system.cpu.memDep0.insertedLoads 29917156 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 22494076 # Number of stores inserted to the mem dependence unit. -system.cpu.misc_regfile_reads 145950656 # number of misc regfile reads -system.cpu.misc_regfile_writes 1948148 # number of misc regfile writes -system.cpu.numCycles 84859717 # number of cpu cycles simulated +system.cpu.l2cache.writebacks 88456 # number of writebacks +system.cpu.memDep0.conflictingLoads 17365346 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 14593147 # Number of conflicting stores. +system.cpu.memDep0.insertedLoads 29423654 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 21756532 # Number of stores inserted to the mem dependence unit. +system.cpu.misc_regfile_reads 143746938 # number of misc regfile reads +system.cpu.misc_regfile_writes 1948150 # number of misc regfile writes +system.cpu.numCycles 79628999 # number of cpu cycles simulated system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed system.cpu.numWorkItemsStarted 0 # number of work items this cpu started -system.cpu.rename.RENAME:BlockCycles 3837556 # Number of cycles rename is blocking -system.cpu.rename.RENAME:CommittedMaps 76545937 # Number of HB maps that are committed -system.cpu.rename.RENAME:IQFullEvents 321924 # Number of times rename has blocked due to IQ full -system.cpu.rename.RENAME:IdleCycles 27362593 # Number of cycles rename is idle -system.cpu.rename.RENAME:LSQFullEvents 4158532 # Number of times rename has blocked due to LSQ full -system.cpu.rename.RENAME:ROBFullEvents 1 # Number of times rename has blocked due to ROB full -system.cpu.rename.RENAME:RenameLookups 316348591 # Number of register rename lookups that rename has made -system.cpu.rename.RENAME:RenamedInsts 118493995 # Number of instructions processed by rename -system.cpu.rename.RENAME:RenamedOperands 91447203 # Number of destination operands rename has renamed -system.cpu.rename.RENAME:RunCycles 20319316 # Number of cycles rename is running -system.cpu.rename.RENAME:SquashCycles 2196298 # Number of cycles rename is squashing -system.cpu.rename.RENAME:UnblockCycles 5609683 # Number of cycles rename is unblocking -system.cpu.rename.RENAME:UndoneMaps 14901230 # Number of HB maps that are undone due to squashing -system.cpu.rename.RENAME:fp_rename_lookups 85544 # Number of floating rename lookups -system.cpu.rename.RENAME:int_rename_lookups 316263047 # Number of integer rename lookups -system.cpu.rename.RENAME:serializeStallCycles 24535640 # count of cycles rename stalled for serializing inst -system.cpu.rename.RENAME:serializingInsts 768991 # count of serializing insts renamed -system.cpu.rename.RENAME:skidInsts 14793505 # count of insts added to the skid buffer -system.cpu.rename.RENAME:tempSerializingInsts 769620 # count of temporary serializing insts renamed -system.cpu.rob.rob_reads 194836327 # The number of ROB reads -system.cpu.rob.rob_writes 232505480 # The number of ROB writes -system.cpu.timesIdled 60947 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.rename.RENAME:BlockCycles 3301986 # Number of cycles rename is blocking +system.cpu.rename.RENAME:CommittedMaps 76545782 # Number of HB maps that are committed +system.cpu.rename.RENAME:IQFullEvents 219694 # Number of times rename has blocked due to IQ full +system.cpu.rename.RENAME:IdleCycles 26561955 # Number of cycles rename is idle +system.cpu.rename.RENAME:LSQFullEvents 3507385 # Number of times rename has blocked due to LSQ full +system.cpu.rename.RENAME:ROBFullEvents 2 # Number of times rename has blocked due to ROB full +system.cpu.rename.RENAME:RenameLookups 309490180 # Number of register rename lookups that rename has made +system.cpu.rename.RENAME:RenamedInsts 116073660 # Number of instructions processed by rename +system.cpu.rename.RENAME:RenamedOperands 89787248 # Number of destination operands rename has renamed +system.cpu.rename.RENAME:RunCycles 20074378 # Number of cycles rename is running +system.cpu.rename.RENAME:SquashCycles 1889316 # Number of cycles rename is squashing +system.cpu.rename.RENAME:UnblockCycles 4839366 # Number of cycles rename is unblocking +system.cpu.rename.RENAME:UndoneMaps 13241430 # Number of HB maps that are undone due to squashing +system.cpu.rename.RENAME:fp_rename_lookups 84864 # Number of floating rename lookups +system.cpu.rename.RENAME:int_rename_lookups 309405316 # Number of integer rename lookups +system.cpu.rename.RENAME:serializeStallCycles 21971763 # count of cycles rename stalled for serializing inst +system.cpu.rename.RENAME:serializingInsts 760740 # count of serializing insts renamed +system.cpu.rename.RENAME:skidInsts 13287175 # count of insts added to the skid buffer +system.cpu.rename.RENAME:tempSerializingInsts 761380 # count of temporary serializing insts renamed +system.cpu.rob.rob_reads 186818557 # The number of ROB reads +system.cpu.rob.rob_writes 227542910 # The number of ROB writes +system.cpu.timesIdled 60754 # Number of times that the entire CPU went into an idle state and unscheduled itself system.cpu.workload.PROG:num_syscalls 1946 # Number of system calls ---------- End Simulation Statistics ---------- |