summaryrefslogtreecommitdiff
path: root/tests/long/60.bzip2/ref/alpha
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/60.bzip2/ref/alpha')
-rw-r--r--tests/long/60.bzip2/ref/alpha/tru64/o3-timing/m5stats.txt591
-rw-r--r--tests/long/60.bzip2/ref/alpha/tru64/simple-timing/config.ini1
-rw-r--r--tests/long/60.bzip2/ref/alpha/tru64/simple-timing/m5stats.txt109
-rw-r--r--tests/long/60.bzip2/ref/alpha/tru64/simple-timing/stderr1
4 files changed, 349 insertions, 353 deletions
diff --git a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/m5stats.txt b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/m5stats.txt
index bace5dece..cfecc80fb 100644
--- a/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/m5stats.txt
+++ b/tests/long/60.bzip2/ref/alpha/tru64/o3-timing/m5stats.txt
@@ -1,40 +1,40 @@
---------- Begin Simulation Statistics ----------
global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
-global.BPredUnit.BTBHits 295839323 # Number of BTB hits
-global.BPredUnit.BTBLookups 304173612 # Number of BTB lookups
-global.BPredUnit.RASInCorrect 120 # Number of incorrect RAS predictions.
-global.BPredUnit.condIncorrect 19407214 # Number of conditional branches incorrect
-global.BPredUnit.condPredicted 254124042 # Number of conditional branches predicted
-global.BPredUnit.lookups 329654643 # Number of BP lookups
-global.BPredUnit.usedRAS 23321143 # Number of times the RAS was used to get a target.
-host_inst_rate 104317 # Simulator instruction rate (inst/s)
-host_mem_usage 152912 # Number of bytes of host memory used
-host_seconds 16642.00 # Real time elapsed on the host
-host_tick_rate 39307247 # Simulator tick rate (ticks/s)
-memdepunit.memDep.conflictingLoads 71970990 # Number of conflicting loads.
-memdepunit.memDep.conflictingStores 36581415 # Number of conflicting stores.
-memdepunit.memDep.insertedLoads 594992698 # Number of loads inserted to the mem dependence unit.
-memdepunit.memDep.insertedStores 221743701 # Number of stores inserted to the mem dependence unit.
+global.BPredUnit.BTBHits 295818465 # Number of BTB hits
+global.BPredUnit.BTBLookups 304122978 # Number of BTB lookups
+global.BPredUnit.RASInCorrect 117 # Number of incorrect RAS predictions.
+global.BPredUnit.condIncorrect 19402485 # Number of conditional branches incorrect
+global.BPredUnit.condPredicted 254075805 # Number of conditional branches predicted
+global.BPredUnit.lookups 329612468 # Number of BP lookups
+global.BPredUnit.usedRAS 23323532 # Number of times the RAS was used to get a target.
+host_inst_rate 97496 # Simulator instruction rate (inst/s)
+host_mem_usage 329184 # Number of bytes of host memory used
+host_seconds 17806.38 # Real time elapsed on the host
+host_tick_rate 36626304 # Simulator tick rate (ticks/s)
+memdepunit.memDep.conflictingLoads 70242096 # Number of conflicting loads.
+memdepunit.memDep.conflictingStores 35756687 # Number of conflicting stores.
+memdepunit.memDep.insertedLoads 594298118 # Number of loads inserted to the mem dependence unit.
+memdepunit.memDep.insertedStores 221596838 # Number of stores inserted to the mem dependence unit.
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 1736043781 # Number of instructions simulated
-sim_seconds 0.654151 # Number of seconds simulated
-sim_ticks 654151114500 # Number of ticks simulated
+sim_seconds 0.652182 # Number of seconds simulated
+sim_ticks 652181935500 # Number of ticks simulated
system.cpu.commit.COM:branches 214632552 # Number of branches committed
-system.cpu.commit.COM:bw_lim_events 63247563 # number cycles where commit BW limit reached
+system.cpu.commit.COM:bw_lim_events 63182611 # number cycles where commit BW limit reached
system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
-system.cpu.commit.COM:committed_per_cycle.samples 1235798413
+system.cpu.commit.COM:committed_per_cycle.samples 1232005757
system.cpu.commit.COM:committed_per_cycle.min_value 0
- 0 591538550 4786.69%
- 1 262725182 2125.96%
- 2 125553761 1015.97%
- 3 79229965 641.12%
- 4 49991517 404.53%
- 5 29482875 238.57%
- 6 23306420 188.59%
- 7 10722580 86.77%
- 8 63247563 511.80%
+ 0 589160016 4782.12%
+ 1 261470532 2122.32%
+ 2 125479748 1018.50%
+ 3 79571868 645.87%
+ 4 48773289 395.89%
+ 5 29278259 237.65%
+ 6 23936883 194.29%
+ 7 11152551 90.52%
+ 8 63182611 512.84%
system.cpu.commit.COM:committed_per_cycle.max_value 8
system.cpu.commit.COM:committed_per_cycle.end_dist
@@ -43,14 +43,14 @@ system.cpu.commit.COM:loads 445666361 # Nu
system.cpu.commit.COM:membars 0 # Number of memory barriers committed
system.cpu.commit.COM:refs 606571343 # Number of memory references committed
system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
-system.cpu.commit.branchMispredicts 19406708 # The number of times a branch was mispredicted
+system.cpu.commit.branchMispredicts 19401982 # The number of times a branch was mispredicted
system.cpu.commit.commitCommittedInsts 1819780126 # The number of committed instructions
system.cpu.commit.commitNonSpecStalls 29 # The number of times commit has been forced to stall to communicate backwards
-system.cpu.commit.commitSquashedInsts 476380348 # The number of squashed insts skipped by commit
+system.cpu.commit.commitSquashedInsts 475043649 # The number of squashed insts skipped by commit
system.cpu.committedInsts 1736043781 # Number of Instructions Simulated
system.cpu.committedInsts_total 1736043781 # Number of Instructions Simulated
-system.cpu.cpi 0.753611 # CPI: Cycles Per Instruction
-system.cpu.cpi_total 0.753611 # CPI: Total CPI of All Threads
+system.cpu.cpi 0.751343 # CPI: Cycles Per Instruction
+system.cpu.cpi_total 0.751343 # CPI: Total CPI of All Threads
system.cpu.dcache.LoadLockedReq_accesses 3 # number of LoadLockedReq accesses(hits+misses)
system.cpu.dcache.LoadLockedReq_avg_miss_latency 7500 # average LoadLockedReq miss latency
system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency 5500 # average LoadLockedReq mshr miss latency
@@ -61,62 +61,62 @@ system.cpu.dcache.LoadLockedReq_misses 1 # nu
system.cpu.dcache.LoadLockedReq_mshr_miss_latency 5500 # number of LoadLockedReq MSHR miss cycles
system.cpu.dcache.LoadLockedReq_mshr_miss_rate 0.333333 # mshr miss rate for LoadLockedReq accesses
system.cpu.dcache.LoadLockedReq_mshr_misses 1 # number of LoadLockedReq MSHR misses
-system.cpu.dcache.ReadReq_accesses 511433519 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency 6211.244353 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 3240.935477 # average ReadReq mshr miss latency
-system.cpu.dcache.ReadReq_hits 504159005 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency 45183784000 # number of ReadReq miss cycles
-system.cpu.dcache.ReadReq_miss_rate 0.014224 # miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_misses 7274514 # number of ReadReq misses
-system.cpu.dcache.ReadReq_mshr_hits 1442447 # number of ReadReq MSHR hits
-system.cpu.dcache.ReadReq_mshr_miss_latency 23576230500 # number of ReadReq MSHR miss cycles
-system.cpu.dcache.ReadReq_mshr_miss_rate 0.014224 # mshr miss rate for ReadReq accesses
-system.cpu.dcache.ReadReq_mshr_misses 7274514 # number of ReadReq MSHR misses
-system.cpu.dcache.WriteReq_accesses 158840548 # number of WriteReq accesses(hits+misses)
-system.cpu.dcache.WriteReq_avg_miss_latency 13691.826036 # average WriteReq miss latency
-system.cpu.dcache.WriteReq_avg_mshr_miss_latency 7367.776387 # average WriteReq mshr miss latency
-system.cpu.dcache.WriteReq_hits 156591933 # number of WriteReq hits
-system.cpu.dcache.WriteReq_miss_latency 30787645402 # number of WriteReq miss cycles
+system.cpu.dcache.ReadReq_accesses 511397910 # number of ReadReq accesses(hits+misses)
+system.cpu.dcache.ReadReq_avg_miss_latency 5961.540286 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 3155.891925 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_hits 504123428 # number of ReadReq hits
+system.cpu.dcache.ReadReq_miss_latency 43367117500 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_rate 0.014225 # miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_misses 7274482 # number of ReadReq misses
+system.cpu.dcache.ReadReq_mshr_hits 1270693 # number of ReadReq MSHR hits
+system.cpu.dcache.ReadReq_mshr_miss_latency 22957479000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_rate 0.014225 # mshr miss rate for ReadReq accesses
+system.cpu.dcache.ReadReq_mshr_misses 7274482 # number of ReadReq MSHR misses
+system.cpu.dcache.WriteReq_accesses 158841743 # number of WriteReq accesses(hits+misses)
+system.cpu.dcache.WriteReq_avg_miss_latency 13698.127588 # average WriteReq miss latency
+system.cpu.dcache.WriteReq_avg_mshr_miss_latency 7375.596927 # average WriteReq mshr miss latency
+system.cpu.dcache.WriteReq_hits 156593123 # number of WriteReq hits
+system.cpu.dcache.WriteReq_miss_latency 30801883656 # number of WriteReq miss cycles
system.cpu.dcache.WriteReq_miss_rate 0.014156 # miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_misses 2248615 # number of WriteReq misses
-system.cpu.dcache.WriteReq_mshr_hits 1887954 # number of WriteReq MSHR hits
-system.cpu.dcache.WriteReq_mshr_miss_latency 16567292501 # number of WriteReq MSHR miss cycles
+system.cpu.dcache.WriteReq_misses 2248620 # number of WriteReq misses
+system.cpu.dcache.WriteReq_mshr_hits 1886759 # number of WriteReq MSHR hits
+system.cpu.dcache.WriteReq_mshr_miss_latency 16584914763 # number of WriteReq MSHR miss cycles
system.cpu.dcache.WriteReq_mshr_miss_rate 0.014156 # mshr miss rate for WriteReq accesses
-system.cpu.dcache.WriteReq_mshr_misses 2248615 # number of WriteReq MSHR misses
-system.cpu.dcache.avg_blocked_cycles_no_mshrs 1521.257137 # average number of cycles each access was blocked
+system.cpu.dcache.WriteReq_mshr_misses 2248620 # number of WriteReq MSHR misses
+system.cpu.dcache.avg_blocked_cycles_no_mshrs 1503.843690 # average number of cycles each access was blocked
system.cpu.dcache.avg_blocked_cycles_no_targets 1667.900476 # average number of cycles each access was blocked
-system.cpu.dcache.avg_refs 72.179769 # Average number of references to valid blocks.
-system.cpu.dcache.blocked_no_mshrs 34783 # number of cycles access was blocked
+system.cpu.dcache.avg_refs 72.176220 # Average number of references to valid blocks.
+system.cpu.dcache.blocked_no_mshrs 32186 # number of cycles access was blocked
system.cpu.dcache.blocked_no_targets 65110 # number of cycles access was blocked
-system.cpu.dcache.blocked_cycles_no_mshrs 52913887 # number of cycles access was blocked
+system.cpu.dcache.blocked_cycles_no_mshrs 48402713 # number of cycles access was blocked
system.cpu.dcache.blocked_cycles_no_targets 108597000 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
-system.cpu.dcache.demand_accesses 670274067 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency 7977.570124 # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 4215.371124 # average overall mshr miss latency
-system.cpu.dcache.demand_hits 660750938 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 75971429402 # number of demand (read+write) miss cycles
-system.cpu.dcache.demand_miss_rate 0.014208 # miss rate for demand accesses
-system.cpu.dcache.demand_misses 9523129 # number of demand (read+write) misses
-system.cpu.dcache.demand_mshr_hits 3330401 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 40143523001 # number of demand (read+write) MSHR miss cycles
-system.cpu.dcache.demand_mshr_miss_rate 0.014208 # mshr miss rate for demand accesses
-system.cpu.dcache.demand_mshr_misses 9523129 # number of demand (read+write) MSHR misses
+system.cpu.dcache.demand_accesses 670239653 # number of demand (read+write) accesses
+system.cpu.dcache.demand_avg_miss_latency 7788.323716 # average overall miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 4152.259816 # average overall mshr miss latency
+system.cpu.dcache.demand_hits 660716551 # number of demand (read+write) hits
+system.cpu.dcache.demand_miss_latency 74169001156 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_rate 0.014209 # miss rate for demand accesses
+system.cpu.dcache.demand_misses 9523102 # number of demand (read+write) misses
+system.cpu.dcache.demand_mshr_hits 3157452 # number of demand (read+write) MSHR hits
+system.cpu.dcache.demand_mshr_miss_latency 39542393763 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_rate 0.014209 # mshr miss rate for demand accesses
+system.cpu.dcache.demand_mshr_misses 9523102 # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.dcache.overall_accesses 670274067 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency 7977.570124 # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 4215.371124 # average overall mshr miss latency
+system.cpu.dcache.overall_accesses 670239653 # number of overall (read+write) accesses
+system.cpu.dcache.overall_avg_miss_latency 7788.323716 # average overall miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 4152.259816 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
-system.cpu.dcache.overall_hits 660750938 # number of overall hits
-system.cpu.dcache.overall_miss_latency 75971429402 # number of overall miss cycles
-system.cpu.dcache.overall_miss_rate 0.014208 # miss rate for overall accesses
-system.cpu.dcache.overall_misses 9523129 # number of overall misses
-system.cpu.dcache.overall_mshr_hits 3330401 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 40143523001 # number of overall MSHR miss cycles
-system.cpu.dcache.overall_mshr_miss_rate 0.014208 # mshr miss rate for overall accesses
-system.cpu.dcache.overall_mshr_misses 9523129 # number of overall MSHR misses
+system.cpu.dcache.overall_hits 660716551 # number of overall hits
+system.cpu.dcache.overall_miss_latency 74169001156 # number of overall miss cycles
+system.cpu.dcache.overall_miss_rate 0.014209 # miss rate for overall accesses
+system.cpu.dcache.overall_misses 9523102 # number of overall misses
+system.cpu.dcache.overall_mshr_hits 3157452 # number of overall MSHR hits
+system.cpu.dcache.overall_mshr_miss_latency 39542393763 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_rate 0.014209 # mshr miss rate for overall accesses
+system.cpu.dcache.overall_mshr_misses 9523102 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
@@ -128,104 +128,104 @@ system.cpu.dcache.prefetcher.num_hwpf_issued 0
system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
-system.cpu.dcache.replacements 9155185 # number of replacements
-system.cpu.dcache.sampled_refs 9159281 # Sample count of references to valid blocks.
+system.cpu.dcache.replacements 9155159 # number of replacements
+system.cpu.dcache.sampled_refs 9159255 # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 4084.725934 # Cycle average of tags in use
-system.cpu.dcache.total_refs 661114789 # Total number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 6949556000 # Cycle when the warmup percentage was hit.
-system.cpu.dcache.writebacks 2245528 # number of writebacks
-system.cpu.decode.DECODE:BlockedCycles 23691676 # Number of cycles decode is blocked
-system.cpu.decode.DECODE:BranchMispred 575 # Number of times decode detected a branch misprediction
-system.cpu.decode.DECODE:BranchResolved 51434078 # Number of times decode resolved a branch
-system.cpu.decode.DECODE:DecodedInsts 2685033131 # Number of instructions handled by decode
-system.cpu.decode.DECODE:IdleCycles 684622012 # Number of cycles decode is idle
-system.cpu.decode.DECODE:RunCycles 525045997 # Number of cycles decode is running
-system.cpu.decode.DECODE:SquashCycles 72503618 # Number of cycles decode is squashing
-system.cpu.decode.DECODE:SquashedInsts 1687 # Number of squashed instructions handled by decode
-system.cpu.decode.DECODE:UnblockCycles 2438729 # Number of cycles decode is unblocking
-system.cpu.dtb.accesses 758263324 # DTB accesses
+system.cpu.dcache.tagsinuse 4084.262567 # Cycle average of tags in use
+system.cpu.dcache.total_refs 661080401 # Total number of references to valid blocks.
+system.cpu.dcache.warmup_cycle 6949510000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.writebacks 2245532 # number of writebacks
+system.cpu.decode.DECODE:BlockedCycles 20296019 # Number of cycles decode is blocked
+system.cpu.decode.DECODE:BranchMispred 568 # Number of times decode detected a branch misprediction
+system.cpu.decode.DECODE:BranchResolved 51416617 # Number of times decode resolved a branch
+system.cpu.decode.DECODE:DecodedInsts 2683518542 # Number of instructions handled by decode
+system.cpu.decode.DECODE:IdleCycles 684337640 # Number of cycles decode is idle
+system.cpu.decode.DECODE:RunCycles 525337430 # Number of cycles decode is running
+system.cpu.decode.DECODE:SquashCycles 72357917 # Number of cycles decode is squashing
+system.cpu.decode.DECODE:SquashedInsts 1672 # Number of squashed instructions handled by decode
+system.cpu.decode.DECODE:UnblockCycles 2034669 # Number of cycles decode is unblocking
+system.cpu.dtb.accesses 758199856 # DTB accesses
system.cpu.dtb.acv 0 # DTB access violations
-system.cpu.dtb.hits 743549416 # DTB hits
-system.cpu.dtb.misses 14713908 # DTB misses
-system.cpu.dtb.read_accesses 558500328 # DTB read accesses
+system.cpu.dtb.hits 743488243 # DTB hits
+system.cpu.dtb.misses 14711613 # DTB misses
+system.cpu.dtb.read_accesses 558546548 # DTB read accesses
system.cpu.dtb.read_acv 0 # DTB read access violations
-system.cpu.dtb.read_hits 549711484 # DTB read hits
-system.cpu.dtb.read_misses 8788844 # DTB read misses
-system.cpu.dtb.write_accesses 199762996 # DTB write accesses
+system.cpu.dtb.read_hits 549772416 # DTB read hits
+system.cpu.dtb.read_misses 8774132 # DTB read misses
+system.cpu.dtb.write_accesses 199653308 # DTB write accesses
system.cpu.dtb.write_acv 0 # DTB write access violations
-system.cpu.dtb.write_hits 193837932 # DTB write hits
-system.cpu.dtb.write_misses 5925064 # DTB write misses
-system.cpu.fetch.Branches 329654643 # Number of branches that fetch encountered
-system.cpu.fetch.CacheLines 338459959 # Number of cache lines fetched
-system.cpu.fetch.Cycles 875922747 # Number of cycles fetch has run and was not squashing or blocked
-system.cpu.fetch.IcacheSquashes 8905673 # Number of outstanding Icache misses that were squashed
-system.cpu.fetch.Insts 2732615563 # Number of instructions fetch has processed
-system.cpu.fetch.SquashCycles 26330323 # Number of cycles fetch has spent squashing
-system.cpu.fetch.branchRate 0.251971 # Number of branch fetches per cycle
-system.cpu.fetch.icacheStallCycles 338459959 # Number of cycles fetch is stalled on an Icache miss
-system.cpu.fetch.predictedBranches 319160466 # Number of branches that fetch has predicted taken
-system.cpu.fetch.rate 2.088673 # Number of inst fetches per cycle
+system.cpu.dtb.write_hits 193715827 # DTB write hits
+system.cpu.dtb.write_misses 5937481 # DTB write misses
+system.cpu.fetch.Branches 329612468 # Number of branches that fetch encountered
+system.cpu.fetch.CacheLines 338613941 # Number of cache lines fetched
+system.cpu.fetch.Cycles 876004177 # Number of cycles fetch has run and was not squashing or blocked
+system.cpu.fetch.IcacheSquashes 8904316 # Number of outstanding Icache misses that were squashed
+system.cpu.fetch.Insts 2731617625 # Number of instructions fetch has processed
+system.cpu.fetch.SquashCycles 26354316 # Number of cycles fetch has spent squashing
+system.cpu.fetch.branchRate 0.252700 # Number of branch fetches per cycle
+system.cpu.fetch.icacheStallCycles 338613941 # Number of cycles fetch is stalled on an Icache miss
+system.cpu.fetch.predictedBranches 319141997 # Number of branches that fetch has predicted taken
+system.cpu.fetch.rate 2.094214 # Number of inst fetches per cycle
system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
-system.cpu.fetch.rateDist.samples 1308302032
+system.cpu.fetch.rateDist.samples 1304363675
system.cpu.fetch.rateDist.min_value 0
- 0 770839280 5891.91%
- 1 46037016 351.88%
- 2 31884250 243.71%
- 3 48862901 373.48%
- 4 119031591 909.82%
- 5 67260944 514.11%
- 6 45605032 348.58%
- 7 40088076 306.41%
- 8 138692942 1060.10%
+ 0 766973475 5880.06%
+ 1 46084102 353.31%
+ 2 31888422 244.47%
+ 3 48880451 374.75%
+ 4 119066916 912.84%
+ 5 67245019 515.54%
+ 6 45549495 349.21%
+ 7 40080763 307.28%
+ 8 138595032 1062.55%
system.cpu.fetch.rateDist.max_value 8
system.cpu.fetch.rateDist.end_dist
-system.cpu.icache.ReadReq_accesses 338459878 # number of ReadReq accesses(hits+misses)
-system.cpu.icache.ReadReq_avg_miss_latency 7805.862832 # average ReadReq miss latency
-system.cpu.icache.ReadReq_avg_mshr_miss_latency 5445.796460 # average ReadReq mshr miss latency
-system.cpu.icache.ReadReq_hits 338458974 # number of ReadReq hits
-system.cpu.icache.ReadReq_miss_latency 7056500 # number of ReadReq miss cycles
+system.cpu.icache.ReadReq_accesses 338613861 # number of ReadReq accesses(hits+misses)
+system.cpu.icache.ReadReq_avg_miss_latency 7795.580110 # average ReadReq miss latency
+system.cpu.icache.ReadReq_avg_mshr_miss_latency 5439.226519 # average ReadReq mshr miss latency
+system.cpu.icache.ReadReq_hits 338612956 # number of ReadReq hits
+system.cpu.icache.ReadReq_miss_latency 7055000 # number of ReadReq miss cycles
system.cpu.icache.ReadReq_miss_rate 0.000003 # miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_misses 904 # number of ReadReq misses
-system.cpu.icache.ReadReq_mshr_hits 81 # number of ReadReq MSHR hits
-system.cpu.icache.ReadReq_mshr_miss_latency 4923000 # number of ReadReq MSHR miss cycles
+system.cpu.icache.ReadReq_misses 905 # number of ReadReq misses
+system.cpu.icache.ReadReq_mshr_hits 80 # number of ReadReq MSHR hits
+system.cpu.icache.ReadReq_mshr_miss_latency 4922500 # number of ReadReq MSHR miss cycles
system.cpu.icache.ReadReq_mshr_miss_rate 0.000003 # mshr miss rate for ReadReq accesses
-system.cpu.icache.ReadReq_mshr_misses 904 # number of ReadReq MSHR misses
+system.cpu.icache.ReadReq_mshr_misses 905 # number of ReadReq MSHR misses
system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.icache.avg_refs 374401.519912 # Average number of references to valid blocks.
+system.cpu.icache.avg_refs 374157.962431 # Average number of references to valid blocks.
system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.icache.cache_copies 0 # number of cache copies performed
-system.cpu.icache.demand_accesses 338459878 # number of demand (read+write) accesses
-system.cpu.icache.demand_avg_miss_latency 7805.862832 # average overall miss latency
-system.cpu.icache.demand_avg_mshr_miss_latency 5445.796460 # average overall mshr miss latency
-system.cpu.icache.demand_hits 338458974 # number of demand (read+write) hits
-system.cpu.icache.demand_miss_latency 7056500 # number of demand (read+write) miss cycles
+system.cpu.icache.demand_accesses 338613861 # number of demand (read+write) accesses
+system.cpu.icache.demand_avg_miss_latency 7795.580110 # average overall miss latency
+system.cpu.icache.demand_avg_mshr_miss_latency 5439.226519 # average overall mshr miss latency
+system.cpu.icache.demand_hits 338612956 # number of demand (read+write) hits
+system.cpu.icache.demand_miss_latency 7055000 # number of demand (read+write) miss cycles
system.cpu.icache.demand_miss_rate 0.000003 # miss rate for demand accesses
-system.cpu.icache.demand_misses 904 # number of demand (read+write) misses
-system.cpu.icache.demand_mshr_hits 81 # number of demand (read+write) MSHR hits
-system.cpu.icache.demand_mshr_miss_latency 4923000 # number of demand (read+write) MSHR miss cycles
+system.cpu.icache.demand_misses 905 # number of demand (read+write) misses
+system.cpu.icache.demand_mshr_hits 80 # number of demand (read+write) MSHR hits
+system.cpu.icache.demand_mshr_miss_latency 4922500 # number of demand (read+write) MSHR miss cycles
system.cpu.icache.demand_mshr_miss_rate 0.000003 # mshr miss rate for demand accesses
-system.cpu.icache.demand_mshr_misses 904 # number of demand (read+write) MSHR misses
+system.cpu.icache.demand_mshr_misses 905 # number of demand (read+write) MSHR misses
system.cpu.icache.fast_writes 0 # number of fast writes performed
system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.icache.overall_accesses 338459878 # number of overall (read+write) accesses
-system.cpu.icache.overall_avg_miss_latency 7805.862832 # average overall miss latency
-system.cpu.icache.overall_avg_mshr_miss_latency 5445.796460 # average overall mshr miss latency
+system.cpu.icache.overall_accesses 338613861 # number of overall (read+write) accesses
+system.cpu.icache.overall_avg_miss_latency 7795.580110 # average overall miss latency
+system.cpu.icache.overall_avg_mshr_miss_latency 5439.226519 # average overall mshr miss latency
system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
-system.cpu.icache.overall_hits 338458974 # number of overall hits
-system.cpu.icache.overall_miss_latency 7056500 # number of overall miss cycles
+system.cpu.icache.overall_hits 338612956 # number of overall hits
+system.cpu.icache.overall_miss_latency 7055000 # number of overall miss cycles
system.cpu.icache.overall_miss_rate 0.000003 # miss rate for overall accesses
-system.cpu.icache.overall_misses 904 # number of overall misses
-system.cpu.icache.overall_mshr_hits 81 # number of overall MSHR hits
-system.cpu.icache.overall_mshr_miss_latency 4923000 # number of overall MSHR miss cycles
+system.cpu.icache.overall_misses 905 # number of overall misses
+system.cpu.icache.overall_mshr_hits 80 # number of overall MSHR hits
+system.cpu.icache.overall_mshr_miss_latency 4922500 # number of overall MSHR miss cycles
system.cpu.icache.overall_mshr_miss_rate 0.000003 # mshr miss rate for overall accesses
-system.cpu.icache.overall_mshr_misses 904 # number of overall MSHR misses
+system.cpu.icache.overall_mshr_misses 905 # number of overall MSHR misses
system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
@@ -238,79 +238,79 @@ system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0
system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
system.cpu.icache.replacements 1 # number of replacements
-system.cpu.icache.sampled_refs 904 # Sample count of references to valid blocks.
+system.cpu.icache.sampled_refs 905 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 710.981866 # Cycle average of tags in use
-system.cpu.icache.total_refs 338458974 # Total number of references to valid blocks.
+system.cpu.icache.tagsinuse 710.790129 # Cycle average of tags in use
+system.cpu.icache.total_refs 338612956 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
-system.cpu.idleCycles 198 # Total number of cycles that the CPU has spent unscheduled due to idling
-system.cpu.iew.EXEC:branches 270496625 # Number of branches executed
-system.cpu.iew.EXEC:nop 123104848 # number of nop insts executed
-system.cpu.iew.EXEC:rate 1.690526 # Inst execution rate
-system.cpu.iew.EXEC:refs 759555953 # number of memory reference insts executed
-system.cpu.iew.EXEC:stores 199980179 # Number of stores executed
+system.cpu.idleCycles 197 # Total number of cycles that the CPU has spent unscheduled due to idling
+system.cpu.iew.EXEC:branches 270601627 # Number of branches executed
+system.cpu.iew.EXEC:nop 122950690 # number of nop insts executed
+system.cpu.iew.EXEC:rate 1.695694 # Inst execution rate
+system.cpu.iew.EXEC:refs 759488153 # number of memory reference insts executed
+system.cpu.iew.EXEC:stores 199866169 # Number of stores executed
system.cpu.iew.EXEC:swp 0 # number of swp insts executed
-system.cpu.iew.WB:consumers 1477074261 # num instructions consuming a value
-system.cpu.iew.WB:count 2172910244 # cumulative count of insts written-back
-system.cpu.iew.WB:fanout 0.814315 # average fanout of values written-back
+system.cpu.iew.WB:consumers 1476471660 # num instructions consuming a value
+system.cpu.iew.WB:count 2173120671 # cumulative count of insts written-back
+system.cpu.iew.WB:fanout 0.814447 # average fanout of values written-back
system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
-system.cpu.iew.WB:producers 1202804007 # num instructions producing a value
-system.cpu.iew.WB:rate 1.660863 # insts written-back per cycle
-system.cpu.iew.WB:sent 2193655810 # cumulative count of insts sent to commit
-system.cpu.iew.branchMispredicts 21011435 # Number of branch mispredicts detected at execute
-system.cpu.iew.iewBlockCycles 889547 # Number of cycles IEW is blocking
-system.cpu.iew.iewDispLoadInsts 594992698 # Number of dispatched load instructions
-system.cpu.iew.iewDispNonSpecInsts 42 # Number of dispatched non-speculative instructions
-system.cpu.iew.iewDispSquashedInsts 23236538 # Number of squashed instructions skipped by dispatch
-system.cpu.iew.iewDispStoreInsts 221743701 # Number of dispatched store instructions
-system.cpu.iew.iewDispatchedInsts 2499789841 # Number of instructions dispatched to IQ
-system.cpu.iew.iewExecLoadInsts 559575774 # Number of load instructions executed
-system.cpu.iew.iewExecSquashedInsts 40783144 # Number of squashed instructions skipped in execute
-system.cpu.iew.iewExecutedInsts 2211719271 # Number of executed instructions
-system.cpu.iew.iewIQFullEvents 12131 # Number of times the IQ has become full, causing a stall
+system.cpu.iew.WB:producers 1202508134 # num instructions producing a value
+system.cpu.iew.WB:rate 1.666039 # insts written-back per cycle
+system.cpu.iew.WB:sent 2193819887 # cumulative count of insts sent to commit
+system.cpu.iew.branchMispredicts 21036346 # Number of branch mispredicts detected at execute
+system.cpu.iew.iewBlockCycles 890955 # Number of cycles IEW is blocking
+system.cpu.iew.iewDispLoadInsts 594298118 # Number of dispatched load instructions
+system.cpu.iew.iewDispNonSpecInsts 44 # Number of dispatched non-speculative instructions
+system.cpu.iew.iewDispSquashedInsts 23367194 # Number of squashed instructions skipped by dispatch
+system.cpu.iew.iewDispStoreInsts 221596838 # Number of dispatched store instructions
+system.cpu.iew.iewDispatchedInsts 2498495898 # Number of instructions dispatched to IQ
+system.cpu.iew.iewExecLoadInsts 559621984 # Number of load instructions executed
+system.cpu.iew.iewExecSquashedInsts 40950985 # Number of squashed instructions skipped in execute
+system.cpu.iew.iewExecutedInsts 2211801428 # Number of executed instructions
+system.cpu.iew.iewIQFullEvents 13541 # Number of times the IQ has become full, causing a stall
system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
-system.cpu.iew.iewLSQFullEvents 5627 # Number of times the LSQ has become full, causing a stall
-system.cpu.iew.iewSquashCycles 72503618 # Number of cycles IEW is squashing
-system.cpu.iew.iewUnblockCycles 62383 # Number of cycles IEW is unblocking
+system.cpu.iew.iewLSQFullEvents 2831 # Number of times the LSQ has become full, causing a stall
+system.cpu.iew.iewSquashCycles 72357917 # Number of cycles IEW is squashing
+system.cpu.iew.iewUnblockCycles 97673 # Number of cycles IEW is unblocking
system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
-system.cpu.iew.lsq.thread.0.cacheBlocked 123419 # Number of times an access to memory failed due to the cache being blocked
-system.cpu.iew.lsq.thread.0.forwLoads 36795200 # Number of loads that had data forwarded from stores
-system.cpu.iew.lsq.thread.0.ignoredResponses 338163 # Number of memory responses ignored because the instruction is squashed
+system.cpu.iew.lsq.thread.0.cacheBlocked 127122 # Number of times an access to memory failed due to the cache being blocked
+system.cpu.iew.lsq.thread.0.forwLoads 37060344 # Number of loads that had data forwarded from stores
+system.cpu.iew.lsq.thread.0.ignoredResponses 338095 # Number of memory responses ignored because the instruction is squashed
system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
-system.cpu.iew.lsq.thread.0.memOrderViolation 340968 # Number of memory ordering violations
-system.cpu.iew.lsq.thread.0.rescheduledLoads 5 # Number of loads that were rescheduled
-system.cpu.iew.lsq.thread.0.squashedLoads 149326337 # Number of loads squashed
-system.cpu.iew.lsq.thread.0.squashedStores 60838719 # Number of stores squashed
-system.cpu.iew.memOrderViolationEvents 340968 # Number of memory order violations
-system.cpu.iew.predictedNotTakenIncorrect 705255 # Number of branches that were predicted not taken incorrectly
-system.cpu.iew.predictedTakenIncorrect 20306180 # Number of branches that were predicted taken incorrectly
-system.cpu.ipc 1.326944 # IPC: Instructions Per Cycle
-system.cpu.ipc_total 1.326944 # IPC: Total IPC of All Threads
-system.cpu.iq.ISSUE:FU_type_0 2252502415 # Type of FU issued
+system.cpu.iew.lsq.thread.0.memOrderViolation 366768 # Number of memory ordering violations
+system.cpu.iew.lsq.thread.0.rescheduledLoads 9 # Number of loads that were rescheduled
+system.cpu.iew.lsq.thread.0.squashedLoads 148631757 # Number of loads squashed
+system.cpu.iew.lsq.thread.0.squashedStores 60691856 # Number of stores squashed
+system.cpu.iew.memOrderViolationEvents 366768 # Number of memory order violations
+system.cpu.iew.predictedNotTakenIncorrect 707965 # Number of branches that were predicted not taken incorrectly
+system.cpu.iew.predictedTakenIncorrect 20328381 # Number of branches that were predicted taken incorrectly
+system.cpu.ipc 1.330951 # IPC: Instructions Per Cycle
+system.cpu.ipc_total 1.330951 # IPC: Total IPC of All Threads
+system.cpu.iq.ISSUE:FU_type_0 2252752413 # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.start_dist
No_OpClass 0 0.00% # Type of FU issued
- IntAlu 1478322731 65.63% # Type of FU issued
- IntMult 86 0.00% # Type of FU issued
+ IntAlu 1478789273 65.64% # Type of FU issued
+ IntMult 88 0.00% # Type of FU issued
IntDiv 0 0.00% # Type of FU issued
- FloatAdd 218 0.00% # Type of FU issued
+ FloatAdd 219 0.00% # Type of FU issued
FloatCmp 15 0.00% # Type of FU issued
- FloatCvt 143 0.00% # Type of FU issued
+ FloatCvt 142 0.00% # Type of FU issued
FloatMult 14 0.00% # Type of FU issued
FloatDiv 24 0.00% # Type of FU issued
FloatSqrt 0 0.00% # Type of FU issued
- MemRead 570745775 25.34% # Type of FU issued
- MemWrite 203433409 9.03% # Type of FU issued
+ MemRead 570630847 25.33% # Type of FU issued
+ MemWrite 203331791 9.03% # Type of FU issued
IprAccess 0 0.00% # Type of FU issued
InstPrefetch 0 0.00% # Type of FU issued
system.cpu.iq.ISSUE:FU_type_0.end_dist
-system.cpu.iq.ISSUE:fu_busy_cnt 16701899 # FU busy when requested
-system.cpu.iq.ISSUE:fu_busy_rate 0.007415 # FU busy rate (busy events/executed inst)
+system.cpu.iq.ISSUE:fu_busy_cnt 16520505 # FU busy when requested
+system.cpu.iq.ISSUE:fu_busy_rate 0.007333 # FU busy rate (busy events/executed inst)
system.cpu.iq.ISSUE:fu_full.start_dist
No_OpClass 0 0.00% # attempts to use FU when none available
- IntAlu 2428134 14.54% # attempts to use FU when none available
+ IntAlu 2435019 14.74% # attempts to use FU when none available
IntMult 0 0.00% # attempts to use FU when none available
IntDiv 0 0.00% # attempts to use FU when none available
FloatAdd 0 0.00% # attempts to use FU when none available
@@ -319,105 +319,102 @@ system.cpu.iq.ISSUE:fu_full.start_dist
FloatMult 0 0.00% # attempts to use FU when none available
FloatDiv 0 0.00% # attempts to use FU when none available
FloatSqrt 0 0.00% # attempts to use FU when none available
- MemRead 10594349 63.43% # attempts to use FU when none available
- MemWrite 3679416 22.03% # attempts to use FU when none available
+ MemRead 10615930 64.26% # attempts to use FU when none available
+ MemWrite 3469556 21.00% # attempts to use FU when none available
IprAccess 0 0.00% # attempts to use FU when none available
InstPrefetch 0 0.00% # attempts to use FU when none available
system.cpu.iq.ISSUE:fu_full.end_dist
system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
-system.cpu.iq.ISSUE:issued_per_cycle.samples 1308302032
+system.cpu.iq.ISSUE:issued_per_cycle.samples 1304363675
system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
- 0 464994043 3554.18%
- 1 246274613 1882.40%
- 2 221057057 1689.65%
- 3 136661391 1044.57%
- 4 111222575 850.13%
- 5 73372635 560.82%
- 6 42938142 328.20%
- 7 9505420 72.65%
- 8 2276156 17.40%
+ 0 462770877 3547.87%
+ 1 244714532 1876.12%
+ 2 220402920 1689.74%
+ 3 136161657 1043.89%
+ 4 111417032 854.19%
+ 5 74141239 568.41%
+ 6 43153628 330.84%
+ 7 9363341 71.78%
+ 8 2238449 17.16%
system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
system.cpu.iq.ISSUE:issued_per_cycle.end_dist
-system.cpu.iq.ISSUE:rate 1.721699 # Inst issue rate
-system.cpu.iq.iqInstsAdded 2376684951 # Number of instructions added to the IQ (excludes non-spec)
-system.cpu.iq.iqInstsIssued 2252502415 # Number of instructions issued
-system.cpu.iq.iqNonSpecInstsAdded 42 # Number of non-speculative instructions added to the IQ
-system.cpu.iq.iqSquashedInstsExamined 628382811 # Number of squashed instructions iterated over during squash; mainly for profiling
-system.cpu.iq.iqSquashedInstsIssued 968171 # Number of squashed instructions issued
-system.cpu.iq.iqSquashedNonSpecRemoved 13 # Number of squashed non-spec instructions that were removed
-system.cpu.iq.iqSquashedOperandsExamined 253289947 # Number of squashed operands that are examined and possibly removed from graph
-system.cpu.itb.accesses 338459995 # ITB accesses
+system.cpu.iq.ISSUE:rate 1.727089 # Inst issue rate
+system.cpu.iq.iqInstsAdded 2375545164 # Number of instructions added to the IQ (excludes non-spec)
+system.cpu.iq.iqInstsIssued 2252752413 # Number of instructions issued
+system.cpu.iq.iqNonSpecInstsAdded 44 # Number of non-speculative instructions added to the IQ
+system.cpu.iq.iqSquashedInstsExamined 626246255 # Number of squashed instructions iterated over during squash; mainly for profiling
+system.cpu.iq.iqSquashedInstsIssued 560449 # Number of squashed instructions issued
+system.cpu.iq.iqSquashedNonSpecRemoved 15 # Number of squashed non-spec instructions that were removed
+system.cpu.iq.iqSquashedOperandsExamined 250981207 # Number of squashed operands that are examined and possibly removed from graph
+system.cpu.itb.accesses 338613977 # ITB accesses
system.cpu.itb.acv 0 # ITB acv
-system.cpu.itb.hits 338459959 # ITB hits
+system.cpu.itb.hits 338613941 # ITB hits
system.cpu.itb.misses 36 # ITB misses
-system.cpu.l2cache.ReadExReq_accesses 1884767 # number of ReadExReq accesses(hits+misses)
-system.cpu.l2cache.ReadExReq_avg_miss_latency 5021.674297 # average ReadExReq miss latency
-system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 3021.674297 # average ReadExReq mshr miss latency
-system.cpu.l2cache.ReadExReq_miss_latency 9464686000 # number of ReadExReq miss cycles
+system.cpu.l2cache.ReadExReq_accesses 1884773 # number of ReadExReq accesses(hits+misses)
+system.cpu.l2cache.ReadExReq_avg_miss_latency 4937.593280 # average ReadExReq miss latency
+system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 2937.593280 # average ReadExReq mshr miss latency
+system.cpu.l2cache.ReadExReq_miss_latency 9306242500 # number of ReadExReq miss cycles
system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_misses 1884767 # number of ReadExReq misses
-system.cpu.l2cache.ReadExReq_mshr_miss_latency 5695152000 # number of ReadExReq MSHR miss cycles
+system.cpu.l2cache.ReadExReq_misses 1884773 # number of ReadExReq misses
+system.cpu.l2cache.ReadExReq_mshr_miss_latency 5536696500 # number of ReadExReq MSHR miss cycles
system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
-system.cpu.l2cache.ReadExReq_mshr_misses 1884767 # number of ReadExReq MSHR misses
-system.cpu.l2cache.ReadReq_accesses 7275418 # number of ReadReq accesses(hits+misses)
-system.cpu.l2cache.ReadReq_avg_miss_latency 4312.531905 # average ReadReq miss latency
-system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2312.531905 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_hits 5169529 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_miss_latency 9081713500 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_rate 0.289453 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_misses 2105889 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 4869935500 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.289453 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_misses 2105889 # number of ReadReq MSHR misses
-system.cpu.l2cache.UpgradeReq_accesses 363855 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_avg_miss_latency 4840.345742 # average UpgradeReq miss latency
-system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 2840.551868 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_miss_latency 1761184000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.ReadExReq_mshr_misses 1884773 # number of ReadExReq MSHR misses
+system.cpu.l2cache.ReadReq_accesses 7275387 # number of ReadReq accesses(hits+misses)
+system.cpu.l2cache.ReadReq_avg_miss_latency 4268.742599 # average ReadReq miss latency
+system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 2268.742599 # average ReadReq mshr miss latency
+system.cpu.l2cache.ReadReq_hits 5387095 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_miss_latency 8060632500 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_rate 0.259545 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_misses 1888292 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency 4284048500 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.259545 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_misses 1888292 # number of ReadReq MSHR misses
+system.cpu.l2cache.UpgradeReq_accesses 363852 # number of UpgradeReq accesses(hits+misses)
+system.cpu.l2cache.UpgradeReq_avg_miss_latency 4821.983939 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 2827.799490 # average UpgradeReq mshr miss latency
+system.cpu.l2cache.UpgradeReq_miss_latency 1754488500 # number of UpgradeReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_misses 363855 # number of UpgradeReq misses
-system.cpu.l2cache.UpgradeReq_mshr_miss_latency 1033549000 # number of UpgradeReq MSHR miss cycles
+system.cpu.l2cache.UpgradeReq_misses 363852 # number of UpgradeReq misses
+system.cpu.l2cache.UpgradeReq_mshr_miss_latency 1028900500 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
-system.cpu.l2cache.UpgradeReq_mshr_misses 363855 # number of UpgradeReq MSHR misses
-system.cpu.l2cache.Writeback_accesses 2245528 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_miss_rate 1 # miss rate for Writeback accesses
-system.cpu.l2cache.Writeback_misses 2245528 # number of Writeback misses
-system.cpu.l2cache.Writeback_mshr_miss_rate 1 # mshr miss rate for Writeback accesses
-system.cpu.l2cache.Writeback_mshr_misses 2245528 # number of Writeback MSHR misses
+system.cpu.l2cache.UpgradeReq_mshr_misses 363852 # number of UpgradeReq MSHR misses
+system.cpu.l2cache.Writeback_accesses 2245532 # number of Writeback accesses(hits+misses)
+system.cpu.l2cache.Writeback_hits 2245532 # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.l2cache.avg_refs 4.195593 # Average number of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.418007 # Average number of references to valid blocks.
system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.cache_copies 0 # number of cache copies performed
-system.cpu.l2cache.demand_accesses 9160185 # number of demand (read+write) accesses
-system.cpu.l2cache.demand_avg_miss_latency 4647.456333 # average overall miss latency
-system.cpu.l2cache.demand_avg_mshr_miss_latency 2647.456333 # average overall mshr miss latency
-system.cpu.l2cache.demand_hits 5169529 # number of demand (read+write) hits
-system.cpu.l2cache.demand_miss_latency 18546399500 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_rate 0.435652 # miss rate for demand accesses
-system.cpu.l2cache.demand_misses 3990656 # number of demand (read+write) misses
+system.cpu.l2cache.demand_accesses 9160160 # number of demand (read+write) accesses
+system.cpu.l2cache.demand_avg_miss_latency 4602.856033 # average overall miss latency
+system.cpu.l2cache.demand_avg_mshr_miss_latency 2602.856033 # average overall mshr miss latency
+system.cpu.l2cache.demand_hits 5387095 # number of demand (read+write) hits
+system.cpu.l2cache.demand_miss_latency 17366875000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_rate 0.411899 # miss rate for demand accesses
+system.cpu.l2cache.demand_misses 3773065 # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_miss_latency 10565087500 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_rate 0.435652 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_misses 3990656 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_miss_latency 9820745000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_rate 0.411899 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_misses 3773065 # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
-system.cpu.l2cache.overall_accesses 9160185 # number of overall (read+write) accesses
-system.cpu.l2cache.overall_avg_miss_latency 4647.456333 # average overall miss latency
-system.cpu.l2cache.overall_avg_mshr_miss_latency 2647.456333 # average overall mshr miss latency
+system.cpu.l2cache.overall_accesses 9160160 # number of overall (read+write) accesses
+system.cpu.l2cache.overall_avg_miss_latency 4602.856033 # average overall miss latency
+system.cpu.l2cache.overall_avg_mshr_miss_latency 2602.856033 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
-system.cpu.l2cache.overall_hits 5169529 # number of overall hits
-system.cpu.l2cache.overall_miss_latency 18546399500 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_rate 0.435652 # miss rate for overall accesses
-system.cpu.l2cache.overall_misses 3990656 # number of overall misses
+system.cpu.l2cache.overall_hits 5387095 # number of overall hits
+system.cpu.l2cache.overall_miss_latency 17366875000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_rate 0.411899 # miss rate for overall accesses
+system.cpu.l2cache.overall_misses 3773065 # number of overall misses
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_miss_latency 10565087500 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_rate 0.435652 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_misses 3990656 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_miss_latency 9820745000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_rate 0.411899 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_misses 3773065 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
@@ -429,32 +426,32 @@ system.cpu.l2cache.prefetcher.num_hwpf_issued 0
system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
-system.cpu.l2cache.replacements 1375756 # number of replacements
-system.cpu.l2cache.sampled_refs 1398753 # Sample count of references to valid blocks.
+system.cpu.l2cache.replacements 2759208 # number of replacements
+system.cpu.l2cache.sampled_refs 2783807 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 18802.772512 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 5868598 # Total number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 505903236000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.writebacks 0 # number of writebacks
-system.cpu.numCycles 1308302230 # number of cpu cycles simulated
-system.cpu.rename.RENAME:BlockCycles 9337863 # Number of cycles rename is blocking
+system.cpu.l2cache.tagsinuse 25807.653410 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 6731265 # Total number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 138143419000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.writebacks 1195675 # number of writebacks
+system.cpu.numCycles 1304363872 # number of cpu cycles simulated
+system.cpu.rename.RENAME:BlockCycles 7040310 # Number of cycles rename is blocking
system.cpu.rename.RENAME:CommittedMaps 1376202963 # Number of HB maps that are committed
-system.cpu.rename.RENAME:IQFullEvents 3445344 # Number of times rename has blocked due to IQ full
-system.cpu.rename.RENAME:IdleCycles 700444791 # Number of cycles rename is idle
-system.cpu.rename.RENAME:LSQFullEvents 8719600 # Number of times rename has blocked due to LSQ full
-system.cpu.rename.RENAME:ROBFullEvents 7541 # Number of times rename has blocked due to ROB full
-system.cpu.rename.RENAME:RenameLookups 3393542111 # Number of register rename lookups that rename has made
-system.cpu.rename.RENAME:RenamedInsts 2622643654 # Number of instructions processed by rename
-system.cpu.rename.RENAME:RenamedOperands 1968531217 # Number of destination operands rename has renamed
-system.cpu.rename.RENAME:RunCycles 511623129 # Number of cycles rename is running
-system.cpu.rename.RENAME:SquashCycles 72503618 # Number of cycles rename is squashing
-system.cpu.rename.RENAME:UnblockCycles 14392122 # Number of cycles rename is unblocking
-system.cpu.rename.RENAME:UndoneMaps 592328254 # Number of HB maps that are undone due to squashing
-system.cpu.rename.RENAME:serializeStallCycles 509 # count of cycles rename stalled for serializing inst
-system.cpu.rename.RENAME:serializingInsts 47 # count of serializing insts renamed
-system.cpu.rename.RENAME:skidInsts 29038166 # count of insts added to the skid buffer
-system.cpu.rename.RENAME:tempSerializingInsts 45 # count of temporary serializing insts renamed
-system.cpu.timesIdled 380 # Number of times that the entire CPU went into an idle state and unscheduled itself
+system.cpu.rename.RENAME:IQFullEvents 2463939 # Number of times rename has blocked due to IQ full
+system.cpu.rename.RENAME:IdleCycles 700105266 # Number of cycles rename is idle
+system.cpu.rename.RENAME:LSQFullEvents 8691200 # Number of times rename has blocked due to LSQ full
+system.cpu.rename.RENAME:ROBFullEvents 11040 # Number of times rename has blocked due to ROB full
+system.cpu.rename.RENAME:RenameLookups 3391931401 # Number of register rename lookups that rename has made
+system.cpu.rename.RENAME:RenamedInsts 2621456398 # Number of instructions processed by rename
+system.cpu.rename.RENAME:RenamedOperands 1967699206 # Number of destination operands rename has renamed
+system.cpu.rename.RENAME:RunCycles 511613721 # Number of cycles rename is running
+system.cpu.rename.RENAME:SquashCycles 72357917 # Number of cycles rename is squashing
+system.cpu.rename.RENAME:UnblockCycles 13245923 # Number of cycles rename is unblocking
+system.cpu.rename.RENAME:UndoneMaps 591496243 # Number of HB maps that are undone due to squashing
+system.cpu.rename.RENAME:serializeStallCycles 538 # count of cycles rename stalled for serializing inst
+system.cpu.rename.RENAME:serializingInsts 49 # count of serializing insts renamed
+system.cpu.rename.RENAME:skidInsts 27887649 # count of insts added to the skid buffer
+system.cpu.rename.RENAME:tempSerializingInsts 47 # count of temporary serializing insts renamed
+system.cpu.timesIdled 1183 # Number of times that the entire CPU went into an idle state and unscheduled itself
system.cpu.workload.PROG:num_syscalls 29 # Number of system calls
---------- End Simulation Statistics ----------
diff --git a/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/config.ini b/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/config.ini
index 9095d9dfe..8ed394bb6 100644
--- a/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/config.ini
+++ b/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/config.ini
@@ -169,6 +169,7 @@ euid=100
executable=/dist/m5/cpu2000/binaries/alpha/tru64/bzip2
gid=100
input=cin
+max_stack_size=67108864
output=cout
pid=100
ppid=99
diff --git a/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/m5stats.txt b/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/m5stats.txt
index afbd9c385..c79bac28f 100644
--- a/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/m5stats.txt
+++ b/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/m5stats.txt
@@ -1,21 +1,21 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 1279505 # Simulator instruction rate (inst/s)
-host_mem_usage 199716 # Number of bytes of host memory used
-host_seconds 1422.25 # Real time elapsed on the host
-host_tick_rate 1826162604 # Simulator tick rate (ticks/s)
+host_inst_rate 890836 # Simulator instruction rate (inst/s)
+host_mem_usage 328448 # Number of bytes of host memory used
+host_seconds 2042.78 # Real time elapsed on the host
+host_tick_rate 1270245606 # Simulator tick rate (ticks/s)
sim_freq 1000000000000 # Frequency of simulated ticks
sim_insts 1819780127 # Number of instructions simulated
-sim_seconds 2.597265 # Number of seconds simulated
-sim_ticks 2597265186000 # Number of ticks simulated
+sim_seconds 2.594831 # Number of seconds simulated
+sim_ticks 2594830590000 # Number of ticks simulated
system.cpu.dcache.ReadReq_accesses 444595663 # number of ReadReq accesses(hits+misses)
-system.cpu.dcache.ReadReq_avg_miss_latency 16451.345769 # average ReadReq miss latency
-system.cpu.dcache.ReadReq_avg_mshr_miss_latency 14451.345769 # average ReadReq mshr miss latency
+system.cpu.dcache.ReadReq_avg_miss_latency 16114.256812 # average ReadReq miss latency
+system.cpu.dcache.ReadReq_avg_mshr_miss_latency 14114.256812 # average ReadReq mshr miss latency
system.cpu.dcache.ReadReq_hits 437373249 # number of ReadReq hits
-system.cpu.dcache.ReadReq_miss_latency 118818430000 # number of ReadReq miss cycles
+system.cpu.dcache.ReadReq_miss_latency 116383834000 # number of ReadReq miss cycles
system.cpu.dcache.ReadReq_miss_rate 0.016245 # miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_misses 7222414 # number of ReadReq misses
-system.cpu.dcache.ReadReq_mshr_miss_latency 104373602000 # number of ReadReq MSHR miss cycles
+system.cpu.dcache.ReadReq_mshr_miss_latency 101939006000 # number of ReadReq MSHR miss cycles
system.cpu.dcache.ReadReq_mshr_miss_rate 0.016245 # mshr miss rate for ReadReq accesses
system.cpu.dcache.ReadReq_mshr_misses 7222414 # number of ReadReq MSHR misses
system.cpu.dcache.WriteReq_accesses 160728502 # number of WriteReq accesses(hits+misses)
@@ -37,29 +37,29 @@ system.cpu.dcache.blocked_cycles_no_mshrs 0 # n
system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked
system.cpu.dcache.cache_copies 0 # number of cache copies performed
system.cpu.dcache.demand_accesses 605324165 # number of demand (read+write) accesses
-system.cpu.dcache.demand_avg_miss_latency 18480.410584 # average overall miss latency
-system.cpu.dcache.demand_avg_mshr_miss_latency 16480.410584 # average overall mshr miss latency
+system.cpu.dcache.demand_avg_miss_latency 18223.331337 # average overall miss latency
+system.cpu.dcache.demand_avg_mshr_miss_latency 16223.331337 # average overall mshr miss latency
system.cpu.dcache.demand_hits 595853949 # number of demand (read+write) hits
-system.cpu.dcache.demand_miss_latency 175013480000 # number of demand (read+write) miss cycles
+system.cpu.dcache.demand_miss_latency 172578884000 # number of demand (read+write) miss cycles
system.cpu.dcache.demand_miss_rate 0.015645 # miss rate for demand accesses
system.cpu.dcache.demand_misses 9470216 # number of demand (read+write) misses
system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.dcache.demand_mshr_miss_latency 156073048000 # number of demand (read+write) MSHR miss cycles
+system.cpu.dcache.demand_mshr_miss_latency 153638452000 # number of demand (read+write) MSHR miss cycles
system.cpu.dcache.demand_mshr_miss_rate 0.015645 # mshr miss rate for demand accesses
system.cpu.dcache.demand_mshr_misses 9470216 # number of demand (read+write) MSHR misses
system.cpu.dcache.fast_writes 0 # number of fast writes performed
system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
system.cpu.dcache.overall_accesses 605324165 # number of overall (read+write) accesses
-system.cpu.dcache.overall_avg_miss_latency 18480.410584 # average overall miss latency
-system.cpu.dcache.overall_avg_mshr_miss_latency 16480.410584 # average overall mshr miss latency
+system.cpu.dcache.overall_avg_miss_latency 18223.331337 # average overall miss latency
+system.cpu.dcache.overall_avg_mshr_miss_latency 16223.331337 # average overall mshr miss latency
system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
system.cpu.dcache.overall_hits 595853949 # number of overall hits
-system.cpu.dcache.overall_miss_latency 175013480000 # number of overall miss cycles
+system.cpu.dcache.overall_miss_latency 172578884000 # number of overall miss cycles
system.cpu.dcache.overall_miss_rate 0.015645 # miss rate for overall accesses
system.cpu.dcache.overall_misses 9470216 # number of overall misses
system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.dcache.overall_mshr_miss_latency 156073048000 # number of overall MSHR miss cycles
+system.cpu.dcache.overall_mshr_miss_latency 153638452000 # number of overall MSHR miss cycles
system.cpu.dcache.overall_mshr_miss_rate 0.015645 # mshr miss rate for overall accesses
system.cpu.dcache.overall_mshr_misses 9470216 # number of overall MSHR misses
system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
@@ -76,9 +76,9 @@ system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.dcache.replacements 9107638 # number of replacements
system.cpu.dcache.sampled_refs 9111734 # Sample count of references to valid blocks.
system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.dcache.tagsinuse 4079.325443 # Cycle average of tags in use
+system.cpu.dcache.tagsinuse 4079.310460 # Cycle average of tags in use
system.cpu.dcache.total_refs 596212431 # Total number of references to valid blocks.
-system.cpu.dcache.warmup_cycle 40727877000 # Cycle when the warmup percentage was hit.
+system.cpu.dcache.warmup_cycle 40726989000 # Cycle when the warmup percentage was hit.
system.cpu.dcache.writebacks 2244708 # number of writebacks
system.cpu.dtb.accesses 611922547 # DTB accesses
system.cpu.dtb.acv 0 # DTB access violations
@@ -150,7 +150,7 @@ system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0
system.cpu.icache.replacements 1 # number of replacements
system.cpu.icache.sampled_refs 802 # Sample count of references to valid blocks.
system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.icache.tagsinuse 611.506832 # Cycle average of tags in use
+system.cpu.icache.tagsinuse 611.506560 # Cycle average of tags in use
system.cpu.icache.total_refs 1826377708 # Total number of references to valid blocks.
system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
system.cpu.icache.writebacks 0 # number of writebacks
@@ -171,30 +171,27 @@ system.cpu.l2cache.ReadExReq_mshr_misses 1889320 # nu
system.cpu.l2cache.ReadReq_accesses 7223216 # number of ReadReq accesses(hits+misses)
system.cpu.l2cache.ReadReq_avg_miss_latency 22000 # average ReadReq miss latency
system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 11000 # average ReadReq mshr miss latency
-system.cpu.l2cache.ReadReq_hits 5145160 # number of ReadReq hits
-system.cpu.l2cache.ReadReq_miss_latency 45717232000 # number of ReadReq miss cycles
-system.cpu.l2cache.ReadReq_miss_rate 0.287691 # miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_misses 2078056 # number of ReadReq misses
-system.cpu.l2cache.ReadReq_mshr_miss_latency 22858616000 # number of ReadReq MSHR miss cycles
-system.cpu.l2cache.ReadReq_mshr_miss_rate 0.287691 # mshr miss rate for ReadReq accesses
-system.cpu.l2cache.ReadReq_mshr_misses 2078056 # number of ReadReq MSHR misses
+system.cpu.l2cache.ReadReq_hits 5348043 # number of ReadReq hits
+system.cpu.l2cache.ReadReq_miss_latency 41253806000 # number of ReadReq miss cycles
+system.cpu.l2cache.ReadReq_miss_rate 0.259604 # miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_misses 1875173 # number of ReadReq misses
+system.cpu.l2cache.ReadReq_mshr_miss_latency 20626903000 # number of ReadReq MSHR miss cycles
+system.cpu.l2cache.ReadReq_mshr_miss_rate 0.259604 # mshr miss rate for ReadReq accesses
+system.cpu.l2cache.ReadReq_mshr_misses 1875173 # number of ReadReq MSHR misses
system.cpu.l2cache.UpgradeReq_accesses 358482 # number of UpgradeReq accesses(hits+misses)
-system.cpu.l2cache.UpgradeReq_avg_miss_latency 21999.018082 # average UpgradeReq miss latency
+system.cpu.l2cache.UpgradeReq_avg_miss_latency 21978.336430 # average UpgradeReq miss latency
system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 11000 # average UpgradeReq mshr miss latency
-system.cpu.l2cache.UpgradeReq_miss_latency 7886252000 # number of UpgradeReq miss cycles
+system.cpu.l2cache.UpgradeReq_miss_latency 7878838000 # number of UpgradeReq miss cycles
system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_misses 358482 # number of UpgradeReq misses
system.cpu.l2cache.UpgradeReq_mshr_miss_latency 3943302000 # number of UpgradeReq MSHR miss cycles
system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
system.cpu.l2cache.UpgradeReq_mshr_misses 358482 # number of UpgradeReq MSHR misses
system.cpu.l2cache.Writeback_accesses 2244708 # number of Writeback accesses(hits+misses)
-system.cpu.l2cache.Writeback_miss_rate 1 # miss rate for Writeback accesses
-system.cpu.l2cache.Writeback_misses 2244708 # number of Writeback misses
-system.cpu.l2cache.Writeback_mshr_miss_rate 1 # mshr miss rate for Writeback accesses
-system.cpu.l2cache.Writeback_mshr_misses 2244708 # number of Writeback MSHR misses
+system.cpu.l2cache.Writeback_hits 2244708 # number of Writeback hits
system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
-system.cpu.l2cache.avg_refs 4.187898 # Average number of references to valid blocks.
+system.cpu.l2cache.avg_refs 2.407812 # Average number of references to valid blocks.
system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
@@ -203,14 +200,14 @@ system.cpu.l2cache.cache_copies 0 # nu
system.cpu.l2cache.demand_accesses 9112536 # number of demand (read+write) accesses
system.cpu.l2cache.demand_avg_miss_latency 22000 # average overall miss latency
system.cpu.l2cache.demand_avg_mshr_miss_latency 11000 # average overall mshr miss latency
-system.cpu.l2cache.demand_hits 5145160 # number of demand (read+write) hits
-system.cpu.l2cache.demand_miss_latency 87282272000 # number of demand (read+write) miss cycles
-system.cpu.l2cache.demand_miss_rate 0.435376 # miss rate for demand accesses
-system.cpu.l2cache.demand_misses 3967376 # number of demand (read+write) misses
+system.cpu.l2cache.demand_hits 5348043 # number of demand (read+write) hits
+system.cpu.l2cache.demand_miss_latency 82818846000 # number of demand (read+write) miss cycles
+system.cpu.l2cache.demand_miss_rate 0.413111 # miss rate for demand accesses
+system.cpu.l2cache.demand_misses 3764493 # number of demand (read+write) misses
system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
-system.cpu.l2cache.demand_mshr_miss_latency 43641136000 # number of demand (read+write) MSHR miss cycles
-system.cpu.l2cache.demand_mshr_miss_rate 0.435376 # mshr miss rate for demand accesses
-system.cpu.l2cache.demand_mshr_misses 3967376 # number of demand (read+write) MSHR misses
+system.cpu.l2cache.demand_mshr_miss_latency 41409423000 # number of demand (read+write) MSHR miss cycles
+system.cpu.l2cache.demand_mshr_miss_rate 0.413111 # mshr miss rate for demand accesses
+system.cpu.l2cache.demand_mshr_misses 3764493 # number of demand (read+write) MSHR misses
system.cpu.l2cache.fast_writes 0 # number of fast writes performed
system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
@@ -218,14 +215,14 @@ system.cpu.l2cache.overall_accesses 9112536 # nu
system.cpu.l2cache.overall_avg_miss_latency 22000 # average overall miss latency
system.cpu.l2cache.overall_avg_mshr_miss_latency 11000 # average overall mshr miss latency
system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
-system.cpu.l2cache.overall_hits 5145160 # number of overall hits
-system.cpu.l2cache.overall_miss_latency 87282272000 # number of overall miss cycles
-system.cpu.l2cache.overall_miss_rate 0.435376 # miss rate for overall accesses
-system.cpu.l2cache.overall_misses 3967376 # number of overall misses
+system.cpu.l2cache.overall_hits 5348043 # number of overall hits
+system.cpu.l2cache.overall_miss_latency 82818846000 # number of overall miss cycles
+system.cpu.l2cache.overall_miss_rate 0.413111 # miss rate for overall accesses
+system.cpu.l2cache.overall_misses 3764493 # number of overall misses
system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
-system.cpu.l2cache.overall_mshr_miss_latency 43641136000 # number of overall MSHR miss cycles
-system.cpu.l2cache.overall_mshr_miss_rate 0.435376 # mshr miss rate for overall accesses
-system.cpu.l2cache.overall_mshr_misses 3967376 # number of overall MSHR misses
+system.cpu.l2cache.overall_mshr_miss_latency 41409423000 # number of overall MSHR miss cycles
+system.cpu.l2cache.overall_mshr_miss_rate 0.413111 # mshr miss rate for overall accesses
+system.cpu.l2cache.overall_mshr_misses 3764493 # number of overall MSHR misses
system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
@@ -237,15 +234,15 @@ system.cpu.l2cache.prefetcher.num_hwpf_issued 0
system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
-system.cpu.l2cache.replacements 1367767 # number of replacements
-system.cpu.l2cache.sampled_refs 1390767 # Sample count of references to valid blocks.
+system.cpu.l2cache.replacements 2751986 # number of replacements
+system.cpu.l2cache.sampled_refs 2776586 # Sample count of references to valid blocks.
system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
-system.cpu.l2cache.tagsinuse 18552.565433 # Cycle average of tags in use
-system.cpu.l2cache.total_refs 5824390 # Total number of references to valid blocks.
-system.cpu.l2cache.warmup_cycle 2034930554000 # Cycle when the warmup percentage was hit.
-system.cpu.l2cache.writebacks 0 # number of writebacks
+system.cpu.l2cache.tagsinuse 25384.669947 # Cycle average of tags in use
+system.cpu.l2cache.total_refs 6685498 # Total number of references to valid blocks.
+system.cpu.l2cache.warmup_cycle 571912424000 # Cycle when the warmup percentage was hit.
+system.cpu.l2cache.writebacks 1194738 # number of writebacks
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
-system.cpu.numCycles 5194530372 # number of cpu cycles simulated
+system.cpu.numCycles 5189661180 # number of cpu cycles simulated
system.cpu.num_insts 1819780127 # Number of instructions executed
system.cpu.num_refs 613169725 # Number of memory references
system.cpu.workload.PROG:num_syscalls 29 # Number of system calls
diff --git a/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/stderr b/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/stderr
index d0a887867..256a7f3be 100644
--- a/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/stderr
+++ b/tests/long/60.bzip2/ref/alpha/tru64/simple-timing/stderr
@@ -1,3 +1,4 @@
+0: system.remote_gdb.listener: listening for remote gdb on port 7000
warn: Entering event queue @ 0. Starting simulation...
warn: Increasing stack size by one page.
warn: Increasing stack size by one page.