summaryrefslogtreecommitdiff
path: root/tests/long/60.bzip2
diff options
context:
space:
mode:
Diffstat (limited to 'tests/long/60.bzip2')
-rwxr-xr-xtests/long/60.bzip2/ref/arm/linux/simple-atomic/simout8
-rw-r--r--tests/long/60.bzip2/ref/arm/linux/simple-atomic/stats.txt18
-rwxr-xr-xtests/long/60.bzip2/ref/arm/linux/simple-timing/simout6
-rw-r--r--tests/long/60.bzip2/ref/arm/linux/simple-timing/stats.txt12
4 files changed, 22 insertions, 22 deletions
diff --git a/tests/long/60.bzip2/ref/arm/linux/simple-atomic/simout b/tests/long/60.bzip2/ref/arm/linux/simple-atomic/simout
index 574350233..1c7f546c9 100755
--- a/tests/long/60.bzip2/ref/arm/linux/simple-atomic/simout
+++ b/tests/long/60.bzip2/ref/arm/linux/simple-atomic/simout
@@ -5,9 +5,9 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled Jul 25 2010 20:52:35
-M5 revision ffac9df60637 7512 default tip
-M5 started Jul 26 2010 23:53:12
+M5 compiled Aug 24 2010 15:34:40
+M5 revision 1c687284910c 7619 default qtip round2.patch tip qbase
+M5 started Aug 24 2010 15:40:33
M5 executing on zizzer
command line: build/ARM_SE/m5.fast -d build/ARM_SE/tests/fast/long/60.bzip2/arm/linux/simple-atomic -re tests/run.py build/ARM_SE/tests/fast/long/60.bzip2/arm/linux/simple-atomic
Global frequency set at 1000000000000 ticks per second
@@ -29,4 +29,4 @@ Uncompressing Data
Uncompressed data 1048576 bytes in length
Uncompressed data compared correctly
Tested 1MB buffer: OK!
-Exiting @ tick 846553003000 because target called exit()
+Exiting @ tick 854705615000 because target called exit()
diff --git a/tests/long/60.bzip2/ref/arm/linux/simple-atomic/stats.txt b/tests/long/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
index 834bf11ae..7984cc4d9 100644
--- a/tests/long/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
+++ b/tests/long/60.bzip2/ref/arm/linux/simple-atomic/stats.txt
@@ -1,13 +1,13 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 3961270 # Simulator instruction rate (inst/s)
-host_mem_usage 197588 # Number of bytes of host memory used
-host_seconds 427.41 # Real time elapsed on the host
-host_tick_rate 1980637218 # Simulator tick rate (ticks/s)
+host_inst_rate 3154654 # Simulator instruction rate (inst/s)
+host_mem_usage 202692 # Number of bytes of host memory used
+host_seconds 541.87 # Real time elapsed on the host
+host_tick_rate 1577328455 # Simulator tick rate (ticks/s)
sim_freq 1000000000000 # Frequency of simulated ticks
-sim_insts 1693103458 # Number of instructions simulated
-sim_seconds 0.846553 # Number of seconds simulated
-sim_ticks 846553003000 # Number of ticks simulated
+sim_insts 1709408682 # Number of instructions simulated
+sim_seconds 0.854706 # Number of seconds simulated
+sim_ticks 854705615000 # Number of ticks simulated
system.cpu.dtb.accesses 0 # DTB accesses
system.cpu.dtb.hits 0 # DTB hits
system.cpu.dtb.misses 0 # DTB misses
@@ -28,8 +28,8 @@ system.cpu.itb.write_accesses 0 # DT
system.cpu.itb.write_hits 0 # DTB write hits
system.cpu.itb.write_misses 0 # DTB write misses
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
-system.cpu.numCycles 1693106007 # number of cpu cycles simulated
-system.cpu.num_insts 1693103458 # Number of instructions executed
+system.cpu.numCycles 1709411231 # number of cpu cycles simulated
+system.cpu.num_insts 1709408682 # Number of instructions executed
system.cpu.num_refs 660773876 # Number of memory references
system.cpu.workload.PROG:num_syscalls 46 # Number of system calls
diff --git a/tests/long/60.bzip2/ref/arm/linux/simple-timing/simout b/tests/long/60.bzip2/ref/arm/linux/simple-timing/simout
index c59cdfaa8..362a504a1 100755
--- a/tests/long/60.bzip2/ref/arm/linux/simple-timing/simout
+++ b/tests/long/60.bzip2/ref/arm/linux/simple-timing/simout
@@ -5,9 +5,9 @@ The Regents of The University of Michigan
All Rights Reserved
-M5 compiled Jul 25 2010 20:52:35
-M5 revision ffac9df60637 7512 default tip
-M5 started Jul 26 2010 23:53:12
+M5 compiled Aug 24 2010 15:34:40
+M5 revision 1c687284910c 7619 default qtip round2.patch tip qbase
+M5 started Aug 24 2010 15:41:22
M5 executing on zizzer
command line: build/ARM_SE/m5.fast -d build/ARM_SE/tests/fast/long/60.bzip2/arm/linux/simple-timing -re tests/run.py build/ARM_SE/tests/fast/long/60.bzip2/arm/linux/simple-timing
Global frequency set at 1000000000000 ticks per second
diff --git a/tests/long/60.bzip2/ref/arm/linux/simple-timing/stats.txt b/tests/long/60.bzip2/ref/arm/linux/simple-timing/stats.txt
index 9dc5d12af..46cd1e2af 100644
--- a/tests/long/60.bzip2/ref/arm/linux/simple-timing/stats.txt
+++ b/tests/long/60.bzip2/ref/arm/linux/simple-timing/stats.txt
@@ -1,11 +1,11 @@
---------- Begin Simulation Statistics ----------
-host_inst_rate 1188041 # Simulator instruction rate (inst/s)
-host_mem_usage 205272 # Number of bytes of host memory used
-host_seconds 1420.24 # Real time elapsed on the host
-host_tick_rate 1757384537 # Simulator tick rate (ticks/s)
+host_inst_rate 1693548 # Simulator instruction rate (inst/s)
+host_mem_usage 210380 # Number of bytes of host memory used
+host_seconds 1005.94 # Real time elapsed on the host
+host_tick_rate 2481166849 # Simulator tick rate (ticks/s)
sim_freq 1000000000000 # Frequency of simulated ticks
-sim_insts 1687299939 # Number of instructions simulated
+sim_insts 1703605163 # Number of instructions simulated
sim_seconds 2.495902 # Number of seconds simulated
sim_ticks 2495902189000 # Number of ticks simulated
system.cpu.dcache.ReadReq_accesses 482384248 # number of ReadReq accesses(hits+misses)
@@ -226,7 +226,7 @@ system.cpu.l2cache.warmup_cycle 562275129000 # Cy
system.cpu.l2cache.writebacks 1196151 # number of writebacks
system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
system.cpu.numCycles 4991804378 # number of cpu cycles simulated
-system.cpu.num_insts 1687299939 # Number of instructions executed
+system.cpu.num_insts 1703605163 # Number of instructions executed
system.cpu.num_refs 660773876 # Number of memory references
system.cpu.workload.PROG:num_syscalls 46 # Number of system calls